blob: 60d4391d4c5ac959e19fbf88497894c222ffe81e [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000048#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000053#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000054#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000055#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000057#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include <algorithm>
59using namespace llvm;
60
Dale Johannesen601d3c02008-09-05 01:48:15 +000061/// LimitFloatPrecision - Generate low-precision inline sequences for
62/// some float libcalls (6, 8 or 12 bits).
63static unsigned LimitFloatPrecision;
64
65static cl::opt<unsigned, true>
66LimitFPPrecision("limit-float-precision",
67 cl::desc("Generate low-precision inline sequences "
68 "for some float libcalls"),
69 cl::location(LimitFloatPrecision),
70 cl::init(0));
71
Andrew Trickde91f3c2010-11-12 17:50:46 +000072// Limit the width of DAG chains. This is important in general to prevent
73// prevent DAG-based analysis from blowing up. For example, alias analysis and
74// load clustering may not complete in reasonable time. It is difficult to
75// recognize and avoid this situation within each individual analysis, and
76// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000077// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000078//
79// MaxParallelChains default is arbitrarily high to avoid affecting
80// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000081// sequence over this should have been converted to llvm.memcpy by the
82// frontend. It easy to induce this behavior with .ll code such as:
83// %buffer = alloca [4096 x i8]
84// %data = load [4096 x i8]* %argPtr
85// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000086static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000087
Chris Lattner3ac18842010-08-24 23:20:40 +000088static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
89 const SDValue *Parts, unsigned NumParts,
90 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000092/// getCopyFromParts - Create a value that contains the specified legal parts
93/// combined into the value they represent. If the parts combine to a type
94/// larger then ValueVT then AssertOp can be used to specify whether the extra
95/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
96/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000097static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000098 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000099 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000100 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000101 if (ValueVT.isVector())
102 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000105 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000106 SDValue Val = Parts[0];
107
108 if (NumParts > 1) {
109 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 unsigned PartBits = PartVT.getSizeInBits();
112 unsigned ValueBits = ValueVT.getSizeInBits();
113
114 // Assemble the power of 2 part.
115 unsigned RoundParts = NumParts & (NumParts - 1) ?
116 1 << Log2_32(NumParts) : NumParts;
117 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000118 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000119 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000120 SDValue Lo, Hi;
121
Owen Anderson23b9b192009-08-12 00:36:31 +0000122 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000125 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000126 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000127 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000128 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000129 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000130 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
131 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000132 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 if (TLI.isBigEndian())
135 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000136
Chris Lattner3ac18842010-08-24 23:20:40 +0000137 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138
139 if (RoundParts < NumParts) {
140 // Assemble the trailing non-power-of-2 part.
141 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000143 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000144 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145
146 // Combine the round and odd parts.
147 Lo = Val;
148 if (TLI.isBigEndian())
149 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000150 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000151 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
152 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000153 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000154 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
156 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000158 } else if (PartVT.isFloatingPoint()) {
159 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000161 "Unexpected split");
162 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000163 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
164 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 if (TLI.isBigEndian())
166 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000167 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000168 } else {
169 // FP split into integer parts (soft fp)
170 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
171 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000172 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000173 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 }
175 }
176
177 // There is now one part, held in Val. Correct it to match ValueVT.
178 PartVT = Val.getValueType();
179
180 if (PartVT == ValueVT)
181 return Val;
182
Chris Lattner3ac18842010-08-24 23:20:40 +0000183 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000184 if (ValueVT.bitsLT(PartVT)) {
185 // For a truncate, see if we have any information to
186 // indicate whether the truncated bits will always be
187 // zero or sign-extension.
188 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000189 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000190 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 }
195
196 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 // FP_ROUND's are always exact here.
198 if (ValueVT.bitsLT(Val.getValueType()))
199 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000200 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000201
Chris Lattner3ac18842010-08-24 23:20:40 +0000202 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
Bill Wendling4533cac2010-01-28 21:51:40 +0000205 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000206 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207
Torok Edwinc23197a2009-07-14 16:55:14 +0000208 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000209 return SDValue();
210}
211
Chris Lattner3ac18842010-08-24 23:20:40 +0000212/// getCopyFromParts - Create a value that contains the specified legal parts
213/// combined into the value they represent. If the parts combine to a type
214/// larger then ValueVT then AssertOp can be used to specify whether the extra
215/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
216/// (ISD::AssertSext).
217static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
218 const SDValue *Parts, unsigned NumParts,
219 EVT PartVT, EVT ValueVT) {
220 assert(ValueVT.isVector() && "Not a vector value");
221 assert(NumParts > 0 && "No parts to assemble!");
222 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
223 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000224
Chris Lattner3ac18842010-08-24 23:20:40 +0000225 // Handle a multi-element vector.
226 if (NumParts > 1) {
227 EVT IntermediateVT, RegisterVT;
228 unsigned NumIntermediates;
229 unsigned NumRegs =
230 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
231 NumIntermediates, RegisterVT);
232 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
233 NumParts = NumRegs; // Silence a compiler warning.
234 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
235 assert(RegisterVT == Parts[0].getValueType() &&
236 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000237
Chris Lattner3ac18842010-08-24 23:20:40 +0000238 // Assemble the parts into intermediate operands.
239 SmallVector<SDValue, 8> Ops(NumIntermediates);
240 if (NumIntermediates == NumParts) {
241 // If the register was not expanded, truncate or copy the value,
242 // as appropriate.
243 for (unsigned i = 0; i != NumParts; ++i)
244 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
245 PartVT, IntermediateVT);
246 } else if (NumParts > 0) {
247 // If the intermediate type was expanded, build the intermediate
248 // operands from the parts.
249 assert(NumParts % NumIntermediates == 0 &&
250 "Must expand into a divisible number of parts!");
251 unsigned Factor = NumParts / NumIntermediates;
252 for (unsigned i = 0; i != NumIntermediates; ++i)
253 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
254 PartVT, IntermediateVT);
255 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000256
Chris Lattner3ac18842010-08-24 23:20:40 +0000257 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
258 // intermediate operands.
259 Val = DAG.getNode(IntermediateVT.isVector() ?
260 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
261 ValueVT, &Ops[0], NumIntermediates);
262 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000263
Chris Lattner3ac18842010-08-24 23:20:40 +0000264 // There is now one part, held in Val. Correct it to match ValueVT.
265 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 if (PartVT == ValueVT)
268 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattnere6f7c262010-08-25 22:49:25 +0000270 if (PartVT.isVector()) {
271 // If the element type of the source/dest vectors are the same, but the
272 // parts vector has more elements than the value vector, then we have a
273 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
274 // elements we want.
275 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
276 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
277 "Cannot narrow, it would be a lossy transformation");
278 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
279 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000280 }
281
Chris Lattnere6f7c262010-08-25 22:49:25 +0000282 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000283 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
284 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
285
286 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
287 "Cannot handle this kind of promotion");
288 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000289 bool Smaller = ValueVT.bitsLE(PartVT);
290 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
291 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000292
Chris Lattnere6f7c262010-08-25 22:49:25 +0000293 }
Eric Christopher471e4222011-06-08 23:55:35 +0000294
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000295 // Trivial bitcast if the types are the same size and the destination
296 // vector type is legal.
297 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
298 TLI.isTypeLegal(ValueVT))
299 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000300
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000301 // Handle cases such as i8 -> <1 x i1>
302 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000303 "Only trivial scalar-to-vector conversions should get here!");
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000304
305 if (ValueVT.getVectorNumElements() == 1 &&
306 ValueVT.getVectorElementType() != PartVT) {
307 bool Smaller = ValueVT.bitsLE(PartVT);
308 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
309 DL, ValueVT.getScalarType(), Val);
310 }
311
Chris Lattner3ac18842010-08-24 23:20:40 +0000312 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
313}
314
315
316
Chris Lattnera13b8602010-08-24 23:10:06 +0000317
318static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
319 SDValue Val, SDValue *Parts, unsigned NumParts,
320 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322/// getCopyToParts - Create a series of nodes that contain the specified value
323/// split into legal parts. If the parts contain more bits than Val, then, for
324/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000325static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000326 SDValue Val, SDValue *Parts, unsigned NumParts,
327 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000328 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000329 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000330
Chris Lattnera13b8602010-08-24 23:10:06 +0000331 // Handle the vector case separately.
332 if (ValueVT.isVector())
333 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000334
Chris Lattnera13b8602010-08-24 23:10:06 +0000335 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000336 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000337 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
339
Chris Lattnera13b8602010-08-24 23:10:06 +0000340 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000341 return;
342
Chris Lattnera13b8602010-08-24 23:10:06 +0000343 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
344 if (PartVT == ValueVT) {
345 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 Parts[0] = Val;
347 return;
348 }
349
Chris Lattnera13b8602010-08-24 23:10:06 +0000350 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
351 // If the parts cover more bits than the value has, promote the value.
352 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
353 assert(NumParts == 1 && "Do not know what to promote to!");
354 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
355 } else {
356 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000357 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000358 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
359 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
360 }
361 } else if (PartBits == ValueVT.getSizeInBits()) {
362 // Different types of the same size.
363 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000364 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000365 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
366 // If the parts cover less bits than value has, truncate the value.
367 assert(PartVT.isInteger() && ValueVT.isInteger() &&
368 "Unknown mismatch!");
369 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
370 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
371 }
372
373 // The value may have changed - recompute ValueVT.
374 ValueVT = Val.getValueType();
375 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
376 "Failed to tile the value with PartVT!");
377
378 if (NumParts == 1) {
379 assert(PartVT == ValueVT && "Type conversion failed!");
380 Parts[0] = Val;
381 return;
382 }
383
384 // Expand the value into multiple parts.
385 if (NumParts & (NumParts - 1)) {
386 // The number of parts is not a power of 2. Split off and copy the tail.
387 assert(PartVT.isInteger() && ValueVT.isInteger() &&
388 "Do not know what to expand to!");
389 unsigned RoundParts = 1 << Log2_32(NumParts);
390 unsigned RoundBits = RoundParts * PartBits;
391 unsigned OddParts = NumParts - RoundParts;
392 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
393 DAG.getIntPtrConstant(RoundBits));
394 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
395
396 if (TLI.isBigEndian())
397 // The odd parts were reversed by getCopyToParts - unreverse them.
398 std::reverse(Parts + RoundParts, Parts + NumParts);
399
400 NumParts = RoundParts;
401 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
402 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
403 }
404
405 // The number of parts is a power of 2. Repeatedly bisect the value using
406 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000407 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000408 EVT::getIntegerVT(*DAG.getContext(),
409 ValueVT.getSizeInBits()),
410 Val);
411
412 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
413 for (unsigned i = 0; i < NumParts; i += StepSize) {
414 unsigned ThisBits = StepSize * PartBits / 2;
415 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
416 SDValue &Part0 = Parts[i];
417 SDValue &Part1 = Parts[i+StepSize/2];
418
419 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
420 ThisVT, Part0, DAG.getIntPtrConstant(1));
421 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
422 ThisVT, Part0, DAG.getIntPtrConstant(0));
423
424 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000425 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
426 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000427 }
428 }
429 }
430
431 if (TLI.isBigEndian())
432 std::reverse(Parts, Parts + OrigNumParts);
433}
434
435
436/// getCopyToPartsVector - Create a series of nodes that contain the specified
437/// value split into legal parts.
438static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
439 SDValue Val, SDValue *Parts, unsigned NumParts,
440 EVT PartVT) {
441 EVT ValueVT = Val.getValueType();
442 assert(ValueVT.isVector() && "Not a vector");
443 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000444
Chris Lattnera13b8602010-08-24 23:10:06 +0000445 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000446 if (PartVT == ValueVT) {
447 // Nothing to do.
448 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
449 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000450 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000451 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000452 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000453 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
454 EVT ElementVT = PartVT.getVectorElementType();
455 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
456 // undef elements.
457 SmallVector<SDValue, 16> Ops;
458 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
459 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
460 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000461
Chris Lattnere6f7c262010-08-25 22:49:25 +0000462 for (unsigned i = ValueVT.getVectorNumElements(),
463 e = PartVT.getVectorNumElements(); i != e; ++i)
464 Ops.push_back(DAG.getUNDEF(ElementVT));
465
466 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
467
468 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000469
Chris Lattnere6f7c262010-08-25 22:49:25 +0000470 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
471 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000472 } else if (PartVT.isVector() &&
473 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000474 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000475 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
476
477 // Promoted vector extract
Nadav Rotemc6341e62011-06-19 08:49:38 +0000478 bool Smaller = PartVT.bitsLE(ValueVT);
479 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
480 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000481 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000482 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000483 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000484 "Only trivial vector-to-scalar conversions should get here!");
485 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
486 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000487
488 bool Smaller = ValueVT.bitsLE(PartVT);
489 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
490 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000491 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000492
Chris Lattnera13b8602010-08-24 23:10:06 +0000493 Parts[0] = Val;
494 return;
495 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000496
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000497 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000498 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000499 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000500 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000501 IntermediateVT,
502 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000503 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000504
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000505 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
506 NumParts = NumRegs; // Silence a compiler warning.
507 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000508
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000509 // Split the vector into intermediate operands.
510 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000511 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000512 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000513 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000514 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000515 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000516 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000517 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000518 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000519 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000520
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000521 // Split the intermediate operands into legal parts.
522 if (NumParts == NumIntermediates) {
523 // If the register was not expanded, promote or copy the value,
524 // as appropriate.
525 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000526 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000527 } else if (NumParts > 0) {
528 // If the intermediate type was expanded, split each the value into
529 // legal parts.
530 assert(NumParts % NumIntermediates == 0 &&
531 "Must expand into a divisible number of parts!");
532 unsigned Factor = NumParts / NumIntermediates;
533 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000534 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000535 }
536}
537
Chris Lattnera13b8602010-08-24 23:10:06 +0000538
539
540
Dan Gohman462f6b52010-05-29 17:53:24 +0000541namespace {
542 /// RegsForValue - This struct represents the registers (physical or virtual)
543 /// that a particular set of values is assigned, and the type information
544 /// about the value. The most common situation is to represent one value at a
545 /// time, but struct or array values are handled element-wise as multiple
546 /// values. The splitting of aggregates is performed recursively, so that we
547 /// never have aggregate-typed registers. The values at this point do not
548 /// necessarily have legal types, so each value may require one or more
549 /// registers of some legal type.
550 ///
551 struct RegsForValue {
552 /// ValueVTs - The value types of the values, which may not be legal, and
553 /// may need be promoted or synthesized from one or more registers.
554 ///
555 SmallVector<EVT, 4> ValueVTs;
556
557 /// RegVTs - The value types of the registers. This is the same size as
558 /// ValueVTs and it records, for each value, what the type of the assigned
559 /// register or registers are. (Individual values are never synthesized
560 /// from more than one type of register.)
561 ///
562 /// With virtual registers, the contents of RegVTs is redundant with TLI's
563 /// getRegisterType member function, however when with physical registers
564 /// it is necessary to have a separate record of the types.
565 ///
566 SmallVector<EVT, 4> RegVTs;
567
568 /// Regs - This list holds the registers assigned to the values.
569 /// Each legal or promoted value requires one register, and each
570 /// expanded value requires multiple registers.
571 ///
572 SmallVector<unsigned, 4> Regs;
573
574 RegsForValue() {}
575
576 RegsForValue(const SmallVector<unsigned, 4> &regs,
577 EVT regvt, EVT valuevt)
578 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
579
Dan Gohman462f6b52010-05-29 17:53:24 +0000580 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000581 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000582 ComputeValueVTs(tli, Ty, ValueVTs);
583
584 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
585 EVT ValueVT = ValueVTs[Value];
586 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
587 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
588 for (unsigned i = 0; i != NumRegs; ++i)
589 Regs.push_back(Reg + i);
590 RegVTs.push_back(RegisterVT);
591 Reg += NumRegs;
592 }
593 }
594
595 /// areValueTypesLegal - Return true if types of all the values are legal.
596 bool areValueTypesLegal(const TargetLowering &TLI) {
597 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
598 EVT RegisterVT = RegVTs[Value];
599 if (!TLI.isTypeLegal(RegisterVT))
600 return false;
601 }
602 return true;
603 }
604
605 /// append - Add the specified values to this one.
606 void append(const RegsForValue &RHS) {
607 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
608 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
609 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
610 }
611
612 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
613 /// this value and returns the result as a ValueVTs value. This uses
614 /// Chain/Flag as the input and updates them for the output Chain/Flag.
615 /// If the Flag pointer is NULL, no flag is used.
616 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
617 DebugLoc dl,
618 SDValue &Chain, SDValue *Flag) const;
619
620 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
621 /// specified value into the registers specified by this object. This uses
622 /// Chain/Flag as the input and updates them for the output Chain/Flag.
623 /// If the Flag pointer is NULL, no flag is used.
624 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
625 SDValue &Chain, SDValue *Flag) const;
626
627 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
628 /// operand list. This adds the code marker, matching input operand index
629 /// (if applicable), and includes the number of values added into it.
630 void AddInlineAsmOperands(unsigned Kind,
631 bool HasMatching, unsigned MatchingIdx,
632 SelectionDAG &DAG,
633 std::vector<SDValue> &Ops) const;
634 };
635}
636
637/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
638/// this value and returns the result as a ValueVT value. This uses
639/// Chain/Flag as the input and updates them for the output Chain/Flag.
640/// If the Flag pointer is NULL, no flag is used.
641SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
642 FunctionLoweringInfo &FuncInfo,
643 DebugLoc dl,
644 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000645 // A Value with type {} or [0 x %t] needs no registers.
646 if (ValueVTs.empty())
647 return SDValue();
648
Dan Gohman462f6b52010-05-29 17:53:24 +0000649 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
650
651 // Assemble the legal parts into the final values.
652 SmallVector<SDValue, 4> Values(ValueVTs.size());
653 SmallVector<SDValue, 8> Parts;
654 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
655 // Copy the legal parts from the registers.
656 EVT ValueVT = ValueVTs[Value];
657 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
658 EVT RegisterVT = RegVTs[Value];
659
660 Parts.resize(NumRegs);
661 for (unsigned i = 0; i != NumRegs; ++i) {
662 SDValue P;
663 if (Flag == 0) {
664 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
665 } else {
666 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
667 *Flag = P.getValue(2);
668 }
669
670 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000671 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000672
673 // If the source register was virtual and if we know something about it,
674 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000675 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000676 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000677 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000678
679 const FunctionLoweringInfo::LiveOutInfo *LOI =
680 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
681 if (!LOI)
682 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000683
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000684 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000685 unsigned NumSignBits = LOI->NumSignBits;
686 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000687
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000688 // FIXME: We capture more information than the dag can represent. For
689 // now, just use the tightest assertzext/assertsext possible.
690 bool isSExt = true;
691 EVT FromVT(MVT::Other);
692 if (NumSignBits == RegSize)
693 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
694 else if (NumZeroBits >= RegSize-1)
695 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
696 else if (NumSignBits > RegSize-8)
697 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
698 else if (NumZeroBits >= RegSize-8)
699 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
700 else if (NumSignBits > RegSize-16)
701 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
702 else if (NumZeroBits >= RegSize-16)
703 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
704 else if (NumSignBits > RegSize-32)
705 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
706 else if (NumZeroBits >= RegSize-32)
707 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
708 else
709 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000710
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000711 // Add an assertion node.
712 assert(FromVT != MVT::Other);
713 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
714 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000715 }
716
717 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
718 NumRegs, RegisterVT, ValueVT);
719 Part += NumRegs;
720 Parts.clear();
721 }
722
723 return DAG.getNode(ISD::MERGE_VALUES, dl,
724 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
725 &Values[0], ValueVTs.size());
726}
727
728/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
729/// specified value into the registers specified by this object. This uses
730/// Chain/Flag as the input and updates them for the output Chain/Flag.
731/// If the Flag pointer is NULL, no flag is used.
732void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
733 SDValue &Chain, SDValue *Flag) const {
734 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
735
736 // Get the list of the values's legal parts.
737 unsigned NumRegs = Regs.size();
738 SmallVector<SDValue, 8> Parts(NumRegs);
739 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
740 EVT ValueVT = ValueVTs[Value];
741 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
742 EVT RegisterVT = RegVTs[Value];
743
Chris Lattner3ac18842010-08-24 23:20:40 +0000744 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000745 &Parts[Part], NumParts, RegisterVT);
746 Part += NumParts;
747 }
748
749 // Copy the parts into the registers.
750 SmallVector<SDValue, 8> Chains(NumRegs);
751 for (unsigned i = 0; i != NumRegs; ++i) {
752 SDValue Part;
753 if (Flag == 0) {
754 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
755 } else {
756 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
757 *Flag = Part.getValue(1);
758 }
759
760 Chains[i] = Part.getValue(0);
761 }
762
763 if (NumRegs == 1 || Flag)
764 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
765 // flagged to it. That is the CopyToReg nodes and the user are considered
766 // a single scheduling unit. If we create a TokenFactor and return it as
767 // chain, then the TokenFactor is both a predecessor (operand) of the
768 // user as well as a successor (the TF operands are flagged to the user).
769 // c1, f1 = CopyToReg
770 // c2, f2 = CopyToReg
771 // c3 = TokenFactor c1, c2
772 // ...
773 // = op c3, ..., f2
774 Chain = Chains[NumRegs-1];
775 else
776 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
777}
778
779/// AddInlineAsmOperands - Add this value to the specified inlineasm node
780/// operand list. This adds the code marker and includes the number of
781/// values added into it.
782void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
783 unsigned MatchingIdx,
784 SelectionDAG &DAG,
785 std::vector<SDValue> &Ops) const {
786 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
787
788 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
789 if (HasMatching)
790 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
791 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
792 Ops.push_back(Res);
793
794 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
795 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
796 EVT RegisterVT = RegVTs[Value];
797 for (unsigned i = 0; i != NumRegs; ++i) {
798 assert(Reg < Regs.size() && "Mismatch in # registers expected");
799 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
800 }
801 }
802}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000803
Dan Gohman2048b852009-11-23 18:04:58 +0000804void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000805 AA = &aa;
806 GFI = gfi;
807 TD = DAG.getTarget().getTargetData();
808}
809
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000810/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000811/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000812/// for a new block. This doesn't clear out information about
813/// additional blocks that are needed to complete switch lowering
814/// or PHI node updating; that information is cleared out as it is
815/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000816void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000817 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000818 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000819 PendingLoads.clear();
820 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000821 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000822 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000823}
824
Devang Patel23385752011-05-23 17:44:13 +0000825/// clearDanglingDebugInfo - Clear the dangling debug information
826/// map. This function is seperated from the clear so that debug
827/// information that is dangling in a basic block can be properly
828/// resolved in a different basic block. This allows the
829/// SelectionDAG to resolve dangling debug information attached
830/// to PHI nodes.
831void SelectionDAGBuilder::clearDanglingDebugInfo() {
832 DanglingDebugInfoMap.clear();
833}
834
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000835/// getRoot - Return the current virtual root of the Selection DAG,
836/// flushing any PendingLoad items. This must be done before emitting
837/// a store or any other node that may need to be ordered after any
838/// prior load instructions.
839///
Dan Gohman2048b852009-11-23 18:04:58 +0000840SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000841 if (PendingLoads.empty())
842 return DAG.getRoot();
843
844 if (PendingLoads.size() == 1) {
845 SDValue Root = PendingLoads[0];
846 DAG.setRoot(Root);
847 PendingLoads.clear();
848 return Root;
849 }
850
851 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000853 &PendingLoads[0], PendingLoads.size());
854 PendingLoads.clear();
855 DAG.setRoot(Root);
856 return Root;
857}
858
859/// getControlRoot - Similar to getRoot, but instead of flushing all the
860/// PendingLoad items, flush all the PendingExports items. It is necessary
861/// to do this before emitting a terminator instruction.
862///
Dan Gohman2048b852009-11-23 18:04:58 +0000863SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000864 SDValue Root = DAG.getRoot();
865
866 if (PendingExports.empty())
867 return Root;
868
869 // Turn all of the CopyToReg chains into one factored node.
870 if (Root.getOpcode() != ISD::EntryToken) {
871 unsigned i = 0, e = PendingExports.size();
872 for (; i != e; ++i) {
873 assert(PendingExports[i].getNode()->getNumOperands() > 1);
874 if (PendingExports[i].getNode()->getOperand(0) == Root)
875 break; // Don't add the root if we already indirectly depend on it.
876 }
877
878 if (i == e)
879 PendingExports.push_back(Root);
880 }
881
Owen Anderson825b72b2009-08-11 20:47:22 +0000882 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000883 &PendingExports[0],
884 PendingExports.size());
885 PendingExports.clear();
886 DAG.setRoot(Root);
887 return Root;
888}
889
Bill Wendling4533cac2010-01-28 21:51:40 +0000890void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
891 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
892 DAG.AssignOrdering(Node, SDNodeOrder);
893
894 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
895 AssignOrderingToNode(Node->getOperand(I).getNode());
896}
897
Dan Gohman46510a72010-04-15 01:51:59 +0000898void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000899 // Set up outgoing PHI node register values before emitting the terminator.
900 if (isa<TerminatorInst>(&I))
901 HandlePHINodesInSuccessorBlocks(I.getParent());
902
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000903 CurDebugLoc = I.getDebugLoc();
904
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000905 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000906
Dan Gohman92884f72010-04-20 15:03:56 +0000907 if (!isa<TerminatorInst>(&I) && !HasTailCall)
908 CopyToExportRegsIfNeeded(&I);
909
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000910 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000911}
912
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000913void SelectionDAGBuilder::visitPHI(const PHINode &) {
914 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
915}
916
Dan Gohman46510a72010-04-15 01:51:59 +0000917void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000918 // Note: this doesn't use InstVisitor, because it has to work with
919 // ConstantExpr's in addition to instructions.
920 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000921 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000922 // Build the switch statement using the Instruction.def file.
923#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000924 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000925#include "llvm/Instruction.def"
926 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000927
928 // Assign the ordering to the freshly created DAG nodes.
929 if (NodeMap.count(&I)) {
930 ++SDNodeOrder;
931 AssignOrderingToNode(getValue(&I).getNode());
932 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000933}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000934
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000935// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
936// generate the debug data structures now that we've seen its definition.
937void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
938 SDValue Val) {
939 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000940 if (DDI.getDI()) {
941 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000942 DebugLoc dl = DDI.getdl();
943 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000944 MDNode *Variable = DI->getVariable();
945 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000946 SDDbgValue *SDV;
947 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000948 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000949 SDV = DAG.getDbgValue(Variable, Val.getNode(),
950 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
951 DAG.AddDbgValue(SDV, Val.getNode(), false);
952 }
Owen Anderson95771af2011-02-25 21:41:48 +0000953 } else
Devang Patelafeaae72010-12-06 22:39:26 +0000954 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000955 DanglingDebugInfoMap[V] = DanglingDebugInfo();
956 }
957}
958
Dan Gohman28a17352010-07-01 01:59:43 +0000959// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000960SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000961 // If we already have an SDValue for this value, use it. It's important
962 // to do this first, so that we don't create a CopyFromReg if we already
963 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000964 SDValue &N = NodeMap[V];
965 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000966
Dan Gohman28a17352010-07-01 01:59:43 +0000967 // If there's a virtual register allocated and initialized for this
968 // value, use it.
969 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
970 if (It != FuncInfo.ValueMap.end()) {
971 unsigned InReg = It->second;
972 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
973 SDValue Chain = DAG.getEntryNode();
Devang Patel8f314282011-01-25 18:09:58 +0000974 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
975 resolveDanglingDebugInfo(V, N);
976 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000977 }
978
979 // Otherwise create a new SDValue and remember it.
980 SDValue Val = getValueImpl(V);
981 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000982 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000983 return Val;
984}
985
986/// getNonRegisterValue - Return an SDValue for the given Value, but
987/// don't look in FuncInfo.ValueMap for a virtual register.
988SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
989 // If we already have an SDValue for this value, use it.
990 SDValue &N = NodeMap[V];
991 if (N.getNode()) return N;
992
993 // Otherwise create a new SDValue and remember it.
994 SDValue Val = getValueImpl(V);
995 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000996 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000997 return Val;
998}
999
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001000/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001001/// Create an SDValue for the given value.
1002SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001003 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001004 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001005
Dan Gohman383b5f62010-04-17 15:32:28 +00001006 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001007 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001008
Dan Gohman383b5f62010-04-17 15:32:28 +00001009 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001010 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001011
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001012 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001013 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001014
Dan Gohman383b5f62010-04-17 15:32:28 +00001015 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001016 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001017
Nate Begeman9008ca62009-04-27 18:41:29 +00001018 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001019 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001020
Dan Gohman383b5f62010-04-17 15:32:28 +00001021 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001022 visit(CE->getOpcode(), *CE);
1023 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001024 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001025 return N1;
1026 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001027
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001028 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1029 SmallVector<SDValue, 4> Constants;
1030 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1031 OI != OE; ++OI) {
1032 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001033 // If the operand is an empty aggregate, there are no values.
1034 if (!Val) continue;
1035 // Add each leaf value from the operand to the Constants list
1036 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001037 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1038 Constants.push_back(SDValue(Val, i));
1039 }
Bill Wendling87710f02009-12-21 23:47:40 +00001040
Bill Wendling4533cac2010-01-28 21:51:40 +00001041 return DAG.getMergeValues(&Constants[0], Constants.size(),
1042 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043 }
1044
Duncan Sands1df98592010-02-16 11:11:14 +00001045 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001046 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1047 "Unknown struct or array constant!");
1048
Owen Andersone50ed302009-08-10 22:56:29 +00001049 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001050 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1051 unsigned NumElts = ValueVTs.size();
1052 if (NumElts == 0)
1053 return SDValue(); // empty struct
1054 SmallVector<SDValue, 4> Constants(NumElts);
1055 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001056 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001057 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001058 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001059 else if (EltVT.isFloatingPoint())
1060 Constants[i] = DAG.getConstantFP(0, EltVT);
1061 else
1062 Constants[i] = DAG.getConstant(0, EltVT);
1063 }
Bill Wendling87710f02009-12-21 23:47:40 +00001064
Bill Wendling4533cac2010-01-28 21:51:40 +00001065 return DAG.getMergeValues(&Constants[0], NumElts,
1066 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001067 }
1068
Dan Gohman383b5f62010-04-17 15:32:28 +00001069 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001070 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001071
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001072 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001073 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001074
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001075 // Now that we know the number and type of the elements, get that number of
1076 // elements into the Ops array based on what kind of constant it is.
1077 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001078 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001079 for (unsigned i = 0; i != NumElements; ++i)
1080 Ops.push_back(getValue(CP->getOperand(i)));
1081 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001082 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001083 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001084
1085 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001086 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001087 Op = DAG.getConstantFP(0, EltVT);
1088 else
1089 Op = DAG.getConstant(0, EltVT);
1090 Ops.assign(NumElements, Op);
1091 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001092
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001093 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001094 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1095 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001096 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001097
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001098 // If this is a static alloca, generate it as the frameindex instead of
1099 // computation.
1100 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1101 DenseMap<const AllocaInst*, int>::iterator SI =
1102 FuncInfo.StaticAllocaMap.find(AI);
1103 if (SI != FuncInfo.StaticAllocaMap.end())
1104 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1105 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001106
Dan Gohman28a17352010-07-01 01:59:43 +00001107 // If this is an instruction which fast-isel has deferred, select it now.
1108 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001109 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1110 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1111 SDValue Chain = DAG.getEntryNode();
1112 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001113 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001114
Dan Gohman28a17352010-07-01 01:59:43 +00001115 llvm_unreachable("Can't get register for value!");
1116 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001117}
1118
Dan Gohman46510a72010-04-15 01:51:59 +00001119void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001120 SDValue Chain = getControlRoot();
1121 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001122 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001123
Dan Gohman7451d3e2010-05-29 17:03:36 +00001124 if (!FuncInfo.CanLowerReturn) {
1125 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001126 const Function *F = I.getParent()->getParent();
1127
1128 // Emit a store of the return value through the virtual register.
1129 // Leave Outs empty so that LowerReturn won't try to load return
1130 // registers the usual way.
1131 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001132 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001133 PtrValueVTs);
1134
1135 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1136 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001137
Owen Andersone50ed302009-08-10 22:56:29 +00001138 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001139 SmallVector<uint64_t, 4> Offsets;
1140 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001141 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001142
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001143 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001144 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001145 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1146 RetPtr.getValueType(), RetPtr,
1147 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001148 Chains[i] =
1149 DAG.getStore(Chain, getCurDebugLoc(),
1150 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001151 // FIXME: better loc info would be nice.
1152 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001153 }
1154
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001155 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1156 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001157 } else if (I.getNumOperands() != 0) {
1158 SmallVector<EVT, 4> ValueVTs;
1159 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1160 unsigned NumValues = ValueVTs.size();
1161 if (NumValues) {
1162 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001163 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1164 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001165
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001166 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001167
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001168 const Function *F = I.getParent()->getParent();
1169 if (F->paramHasAttr(0, Attribute::SExt))
1170 ExtendKind = ISD::SIGN_EXTEND;
1171 else if (F->paramHasAttr(0, Attribute::ZExt))
1172 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001173
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001174 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1175 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001176
1177 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1178 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1179 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001180 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001181 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1182 &Parts[0], NumParts, PartVT, ExtendKind);
1183
1184 // 'inreg' on function refers to return value
1185 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1186 if (F->paramHasAttr(0, Attribute::InReg))
1187 Flags.setInReg();
1188
1189 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001190 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001191 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001192 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001193 Flags.setZExt();
1194
Dan Gohmanc9403652010-07-07 15:54:55 +00001195 for (unsigned i = 0; i < NumParts; ++i) {
1196 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1197 /*isfixed=*/true));
1198 OutVals.push_back(Parts[i]);
1199 }
Evan Cheng3927f432009-03-25 20:20:11 +00001200 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001201 }
1202 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001203
1204 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001205 CallingConv::ID CallConv =
1206 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001207 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001208 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001209
1210 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001211 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001212 "LowerReturn didn't return a valid chain!");
1213
1214 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001215 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001216}
1217
Dan Gohmanad62f532009-04-23 23:13:24 +00001218/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1219/// created for it, emit nodes to copy the value into the virtual
1220/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001221void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001222 // Skip empty types
1223 if (V->getType()->isEmptyTy())
1224 return;
1225
Dan Gohman33b7a292010-04-16 17:15:02 +00001226 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1227 if (VMI != FuncInfo.ValueMap.end()) {
1228 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1229 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001230 }
1231}
1232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001233/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1234/// the current basic block, add it to ValueMap now so that we'll get a
1235/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001236void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001237 // No need to export constants.
1238 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001239
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001240 // Already exported?
1241 if (FuncInfo.isExportedInst(V)) return;
1242
1243 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1244 CopyValueToVirtualRegister(V, Reg);
1245}
1246
Dan Gohman46510a72010-04-15 01:51:59 +00001247bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001248 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001249 // The operands of the setcc have to be in this block. We don't know
1250 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001251 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001252 // Can export from current BB.
1253 if (VI->getParent() == FromBB)
1254 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001255
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001256 // Is already exported, noop.
1257 return FuncInfo.isExportedInst(V);
1258 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001259
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001260 // If this is an argument, we can export it if the BB is the entry block or
1261 // if it is already exported.
1262 if (isa<Argument>(V)) {
1263 if (FromBB == &FromBB->getParent()->getEntryBlock())
1264 return true;
1265
1266 // Otherwise, can only export this if it is already exported.
1267 return FuncInfo.isExportedInst(V);
1268 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001269
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001270 // Otherwise, constants can always be exported.
1271 return true;
1272}
1273
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001274/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
1275uint32_t SelectionDAGBuilder::getEdgeWeight(MachineBasicBlock *Src,
1276 MachineBasicBlock *Dst) {
1277 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1278 if (!BPI)
1279 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001280 const BasicBlock *SrcBB = Src->getBasicBlock();
1281 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001282 return BPI->getEdgeWeight(SrcBB, DstBB);
1283}
1284
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001285void SelectionDAGBuilder::
1286addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1287 uint32_t Weight /* = 0 */) {
1288 if (!Weight)
1289 Weight = getEdgeWeight(Src, Dst);
1290 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001291}
1292
1293
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001294static bool InBlock(const Value *V, const BasicBlock *BB) {
1295 if (const Instruction *I = dyn_cast<Instruction>(V))
1296 return I->getParent() == BB;
1297 return true;
1298}
1299
Dan Gohmanc2277342008-10-17 21:16:08 +00001300/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1301/// This function emits a branch and is used at the leaves of an OR or an
1302/// AND operator tree.
1303///
1304void
Dan Gohman46510a72010-04-15 01:51:59 +00001305SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001306 MachineBasicBlock *TBB,
1307 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001308 MachineBasicBlock *CurBB,
1309 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001310 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001311
Dan Gohmanc2277342008-10-17 21:16:08 +00001312 // If the leaf of the tree is a comparison, merge the condition into
1313 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001314 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001315 // The operands of the cmp have to be in this block. We don't know
1316 // how to export them from some other block. If this is the first block
1317 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001318 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001319 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1320 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001321 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001322 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001323 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001324 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001325 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001326 } else {
1327 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001328 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001329 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001330
1331 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001332 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1333 SwitchCases.push_back(CB);
1334 return;
1335 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001336 }
1337
1338 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001339 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001340 NULL, TBB, FBB, CurBB);
1341 SwitchCases.push_back(CB);
1342}
1343
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001344/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001345void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001346 MachineBasicBlock *TBB,
1347 MachineBasicBlock *FBB,
1348 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001349 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001350 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001351 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001352 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001353 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001354 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1355 BOp->getParent() != CurBB->getBasicBlock() ||
1356 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1357 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001358 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001359 return;
1360 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001361
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001362 // Create TmpBB after CurBB.
1363 MachineFunction::iterator BBI = CurBB;
1364 MachineFunction &MF = DAG.getMachineFunction();
1365 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1366 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001367
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001368 if (Opc == Instruction::Or) {
1369 // Codegen X | Y as:
1370 // jmp_if_X TBB
1371 // jmp TmpBB
1372 // TmpBB:
1373 // jmp_if_Y TBB
1374 // jmp FBB
1375 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001376
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001377 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001378 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001379
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001380 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001381 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001382 } else {
1383 assert(Opc == Instruction::And && "Unknown merge op!");
1384 // Codegen X & Y as:
1385 // jmp_if_X TmpBB
1386 // jmp FBB
1387 // TmpBB:
1388 // jmp_if_Y TBB
1389 // jmp FBB
1390 //
1391 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001392
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001393 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001394 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001395
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001396 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001397 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001398 }
1399}
1400
1401/// If the set of cases should be emitted as a series of branches, return true.
1402/// If we should emit this as a bunch of and/or'd together conditions, return
1403/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001404bool
Dan Gohman2048b852009-11-23 18:04:58 +00001405SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001406 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001407
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001408 // If this is two comparisons of the same values or'd or and'd together, they
1409 // will get folded into a single comparison, so don't emit two blocks.
1410 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1411 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1412 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1413 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1414 return false;
1415 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001416
Chris Lattner133ce872010-01-02 00:00:03 +00001417 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1418 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1419 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1420 Cases[0].CC == Cases[1].CC &&
1421 isa<Constant>(Cases[0].CmpRHS) &&
1422 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1423 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1424 return false;
1425 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1426 return false;
1427 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001428
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001429 return true;
1430}
1431
Dan Gohman46510a72010-04-15 01:51:59 +00001432void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001433 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001434
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001435 // Update machine-CFG edges.
1436 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1437
1438 // Figure out which block is immediately after the current one.
1439 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001440 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001441 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001442 NextBlock = BBI;
1443
1444 if (I.isUnconditional()) {
1445 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001446 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001447
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001448 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001449 if (Succ0MBB != NextBlock)
1450 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001451 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001452 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001453
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001454 return;
1455 }
1456
1457 // If this condition is one of the special cases we handle, do special stuff
1458 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001459 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001460 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1461
1462 // If this is a series of conditions that are or'd or and'd together, emit
1463 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001464 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001465 // For example, instead of something like:
1466 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001467 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001468 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001469 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001470 // or C, F
1471 // jnz foo
1472 // Emit:
1473 // cmp A, B
1474 // je foo
1475 // cmp D, E
1476 // jle foo
1477 //
Dan Gohman46510a72010-04-15 01:51:59 +00001478 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001479 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001480 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001481 (BOp->getOpcode() == Instruction::And ||
1482 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001483 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1484 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001485 // If the compares in later blocks need to use values not currently
1486 // exported from this block, export them now. This block should always
1487 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001488 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001489
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001490 // Allow some cases to be rejected.
1491 if (ShouldEmitAsBranches(SwitchCases)) {
1492 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1493 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1494 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1495 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001496
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001497 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001498 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001499 SwitchCases.erase(SwitchCases.begin());
1500 return;
1501 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001502
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001503 // Okay, we decided not to do this, remove any inserted MBB's and clear
1504 // SwitchCases.
1505 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001506 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001508 SwitchCases.clear();
1509 }
1510 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001511
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001512 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001513 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001514 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001515
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001516 // Use visitSwitchCase to actually insert the fast branch sequence for this
1517 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001518 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001519}
1520
1521/// visitSwitchCase - Emits the necessary code to represent a single node in
1522/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001523void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1524 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001525 SDValue Cond;
1526 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001527 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001528
1529 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001530 if (CB.CmpMHS == NULL) {
1531 // Fold "(X == true)" to X and "(X == false)" to !X to
1532 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001533 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001534 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001535 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001536 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001537 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001538 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001539 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001540 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001541 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001542 } else {
1543 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1544
Anton Korobeynikov23218582008-12-23 22:25:27 +00001545 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1546 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001547
1548 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001549 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001550
1551 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001552 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001553 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001554 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001555 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001556 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001557 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001558 DAG.getConstant(High-Low, VT), ISD::SETULE);
1559 }
1560 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001561
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001562 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001563 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
1564 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001565
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001566 // Set NextBlock to be the MBB immediately after the current one, if any.
1567 // This is used to avoid emitting unnecessary branches to the next block.
1568 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001569 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001570 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001571 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001572
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001573 // If the lhs block is the next block, invert the condition so that we can
1574 // fall through to the lhs instead of the rhs block.
1575 if (CB.TrueBB == NextBlock) {
1576 std::swap(CB.TrueBB, CB.FalseBB);
1577 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001578 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001579 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001580
Dale Johannesenf5d97892009-02-04 01:48:28 +00001581 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001582 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001583 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001584
Evan Cheng266a99d2010-09-23 06:51:55 +00001585 // Insert the false branch. Do this even if it's a fall through branch,
1586 // this makes it easier to do DAG optimizations which require inverting
1587 // the branch condition.
1588 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1589 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001590
1591 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001592}
1593
1594/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001595void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001596 // Emit the code for the jump table
1597 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001598 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001599 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1600 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001601 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001602 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1603 MVT::Other, Index.getValue(1),
1604 Table, Index);
1605 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001606}
1607
1608/// visitJumpTableHeader - This function emits necessary code to produce index
1609/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001610void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001611 JumpTableHeader &JTH,
1612 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001613 // Subtract the lowest switch case value from the value being switched on and
1614 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001615 // difference between smallest and largest cases.
1616 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001617 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001618 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001619 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001620
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001621 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001622 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001623 // can be used as an index into the jump table in a subsequent basic block.
1624 // This value may be smaller or larger than the target's pointer type, and
1625 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001626 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001627
Dan Gohman89496d02010-07-02 00:10:16 +00001628 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001629 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1630 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001631 JT.Reg = JumpTableReg;
1632
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001633 // Emit the range check for the jump table, and branch to the default block
1634 // for the switch statement if the value being switched on exceeds the largest
1635 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001636 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001637 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001638 DAG.getConstant(JTH.Last-JTH.First,VT),
1639 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001640
1641 // Set NextBlock to be the MBB immediately after the current one, if any.
1642 // This is used to avoid emitting unnecessary branches to the next block.
1643 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001644 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001645
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001646 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001647 NextBlock = BBI;
1648
Dale Johannesen66978ee2009-01-31 02:22:37 +00001649 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001650 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001651 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001652
Bill Wendling4533cac2010-01-28 21:51:40 +00001653 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001654 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1655 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001656
Bill Wendling87710f02009-12-21 23:47:40 +00001657 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001658}
1659
1660/// visitBitTestHeader - This function emits necessary code to produce value
1661/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001662void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1663 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001664 // Subtract the minimum value
1665 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001666 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001667 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001668 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001669
1670 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001671 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001672 TLI.getSetCCResultType(Sub.getValueType()),
1673 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001674 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001675
Evan Chengd08e5b42011-01-06 01:02:44 +00001676 // Determine the type of the test operands.
1677 bool UsePtrType = false;
1678 if (!TLI.isTypeLegal(VT))
1679 UsePtrType = true;
1680 else {
1681 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
1682 if ((uint64_t)((int64_t)B.Cases[i].Mask >> VT.getSizeInBits()) + 1 >= 2) {
1683 // Switch table case range are encoded into series of masks.
1684 // Just use pointer type, it's guaranteed to fit.
1685 UsePtrType = true;
1686 break;
1687 }
1688 }
1689 if (UsePtrType) {
1690 VT = TLI.getPointerTy();
1691 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1692 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001693
Evan Chengd08e5b42011-01-06 01:02:44 +00001694 B.RegVT = VT;
1695 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001696 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001697 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001698
1699 // Set NextBlock to be the MBB immediately after the current one, if any.
1700 // This is used to avoid emitting unnecessary branches to the next block.
1701 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001702 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001703 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001704 NextBlock = BBI;
1705
1706 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1707
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001708 addSuccessorWithWeight(SwitchBB, B.Default);
1709 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001710
Dale Johannesen66978ee2009-01-31 02:22:37 +00001711 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001712 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001713 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001714
Evan Cheng8c1f4322010-09-23 18:32:19 +00001715 if (MBB != NextBlock)
1716 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1717 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001718
Bill Wendling87710f02009-12-21 23:47:40 +00001719 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001720}
1721
1722/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001723void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1724 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001725 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001726 BitTestCase &B,
1727 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001728 EVT VT = BB.RegVT;
1729 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1730 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001731 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001732 unsigned PopCount = CountPopulation_64(B.Mask);
1733 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001734 // Testing for a single bit; just compare the shift count with what it
1735 // would need to be to shift a 1 bit in that position.
1736 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001737 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001738 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001739 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001740 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001741 } else if (PopCount == BB.Range) {
1742 // There is only one zero bit in the range, test for it directly.
1743 Cmp = DAG.getSetCC(getCurDebugLoc(),
1744 TLI.getSetCCResultType(VT),
1745 ShiftOp,
1746 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1747 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001748 } else {
1749 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001750 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1751 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001752
Dan Gohman8e0163a2010-06-24 02:06:24 +00001753 // Emit bit tests and jumps
1754 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001755 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001756 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001757 TLI.getSetCCResultType(VT),
1758 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001759 ISD::SETNE);
1760 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001761
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001762 addSuccessorWithWeight(SwitchBB, B.TargetBB);
1763 addSuccessorWithWeight(SwitchBB, NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001764
Dale Johannesen66978ee2009-01-31 02:22:37 +00001765 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001766 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001767 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001768
1769 // Set NextBlock to be the MBB immediately after the current one, if any.
1770 // This is used to avoid emitting unnecessary branches to the next block.
1771 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001772 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001773 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001774 NextBlock = BBI;
1775
Evan Cheng8c1f4322010-09-23 18:32:19 +00001776 if (NextMBB != NextBlock)
1777 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1778 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001779
Bill Wendling87710f02009-12-21 23:47:40 +00001780 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001781}
1782
Dan Gohman46510a72010-04-15 01:51:59 +00001783void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001784 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001785
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001786 // Retrieve successors.
1787 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1788 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1789
Gabor Greifb67e6b32009-01-15 11:10:44 +00001790 const Value *Callee(I.getCalledValue());
1791 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001792 visitInlineAsm(&I);
1793 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001794 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001795
1796 // If the value of the invoke is used outside of its defining block, make it
1797 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001798 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001799
1800 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001801 InvokeMBB->addSuccessor(Return);
1802 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001803
1804 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001805 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1806 MVT::Other, getControlRoot(),
1807 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001808}
1809
Dan Gohman46510a72010-04-15 01:51:59 +00001810void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001811}
1812
Bill Wendling772fe172011-07-27 20:18:04 +00001813void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
Bill Wendling7379b662011-07-28 21:14:13 +00001814 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1815}
1816
Bill Wendling36785372011-07-28 23:44:58 +00001817void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
Bill Wendling772fe172011-07-27 20:18:04 +00001818 // FIXME: Handle this
Bill Wendling7379b662011-07-28 21:14:13 +00001819 assert(FuncInfo.MBB->isLandingPad() &&
1820 "Call to landingpad not in landing pad!");
Bill Wendling36785372011-07-28 23:44:58 +00001821
1822 MachineBasicBlock *MBB = FuncInfo.MBB;
1823 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1824 AddLandingPadInfo(LP, MMI, MBB);
1825
1826 SmallVector<EVT, 2> ValueVTs;
Bill Wendling744b4bd2011-07-29 01:11:14 +00001827 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
Bill Wendling36785372011-07-28 23:44:58 +00001828
1829 // Insert the EXCEPTIONADDR instruction.
1830 assert(FuncInfo.MBB->isLandingPad() &&
1831 "Call to eh.exception not in landing pad!");
1832 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1833 SDValue Ops[2];
1834 Ops[0] = DAG.getRoot();
1835 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurDebugLoc(), VTs, Ops, 1);
1836 SDValue Chain = Op1.getValue(1);
1837
1838 // Insert the EHSELECTION instruction.
Bill Wendling741bf792011-07-29 01:15:29 +00001839 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Bill Wendling36785372011-07-28 23:44:58 +00001840 Ops[0] = Op1;
1841 Ops[1] = Chain;
1842 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurDebugLoc(), VTs, Ops, 2);
1843 Chain = Op2.getValue(1);
Bill Wendling7d44c452011-07-29 01:11:33 +00001844 Op2 = DAG.getSExtOrTrunc(Op2, getCurDebugLoc(), MVT::i32);
Bill Wendling36785372011-07-28 23:44:58 +00001845
1846 Ops[0] = Op1;
1847 Ops[1] = Op2;
Bill Wendling36785372011-07-28 23:44:58 +00001848 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
1849 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1850 &Ops[0], 2);
1851
1852 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1853 setValue(&LP, RetPair.first);
1854 DAG.setRoot(RetPair.second);
Bill Wendling772fe172011-07-27 20:18:04 +00001855}
1856
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001857/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1858/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001859bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1860 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001861 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001862 MachineBasicBlock *Default,
1863 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001864 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001865
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001866 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001867 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001868 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001869 return false;
1870
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001871 // Get the MachineFunction which holds the current MBB. This is used when
1872 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001873 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001874
1875 // Figure out which block is immediately after the current one.
1876 MachineBasicBlock *NextBlock = 0;
1877 MachineFunction::iterator BBI = CR.CaseBB;
1878
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001879 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001880 NextBlock = BBI;
1881
Benjamin Kramerce750f02010-11-22 09:45:38 +00001882 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001883 // is the same as the other, but has one bit unset that the other has set,
1884 // use bit manipulation to do two compares at once. For example:
1885 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001886 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1887 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1888 if (Size == 2 && CR.CaseBB == SwitchBB) {
1889 Case &Small = *CR.Range.first;
1890 Case &Big = *(CR.Range.second-1);
1891
1892 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1893 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1894 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1895
1896 // Check that there is only one bit different.
1897 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1898 (SmallValue | BigValue) == BigValue) {
1899 // Isolate the common bit.
1900 APInt CommonBit = BigValue & ~SmallValue;
1901 assert((SmallValue | CommonBit) == BigValue &&
1902 CommonBit.countPopulation() == 1 && "Not a common bit?");
1903
1904 SDValue CondLHS = getValue(SV);
1905 EVT VT = CondLHS.getValueType();
1906 DebugLoc DL = getCurDebugLoc();
1907
1908 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1909 DAG.getConstant(CommonBit, VT));
1910 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1911 Or, DAG.getConstant(BigValue, VT),
1912 ISD::SETEQ);
1913
1914 // Update successor info.
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001915 addSuccessorWithWeight(SwitchBB, Small.BB);
1916 addSuccessorWithWeight(SwitchBB, Default);
Benjamin Kramerce750f02010-11-22 09:45:38 +00001917
1918 // Insert the true branch.
1919 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1920 getControlRoot(), Cond,
1921 DAG.getBasicBlock(Small.BB));
1922
1923 // Insert the false branch.
1924 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1925 DAG.getBasicBlock(Default));
1926
1927 DAG.setRoot(BrCond);
1928 return true;
1929 }
1930 }
1931 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001932
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001933 // Rearrange the case blocks so that the last one falls through if possible.
1934 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1935 // The last case block won't fall through into 'NextBlock' if we emit the
1936 // branches in this order. See if rearranging a case value would help.
1937 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1938 if (I->BB == NextBlock) {
1939 std::swap(*I, BackCase);
1940 break;
1941 }
1942 }
1943 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001944
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001945 // Create a CaseBlock record representing a conditional branch to
1946 // the Case's target mbb if the value being switched on SV is equal
1947 // to C.
1948 MachineBasicBlock *CurBlock = CR.CaseBB;
1949 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1950 MachineBasicBlock *FallThrough;
1951 if (I != E-1) {
1952 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1953 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001954
1955 // Put SV in a virtual register to make it available from the new blocks.
1956 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001957 } else {
1958 // If the last case doesn't match, go to the default block.
1959 FallThrough = Default;
1960 }
1961
Dan Gohman46510a72010-04-15 01:51:59 +00001962 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001963 ISD::CondCode CC;
1964 if (I->High == I->Low) {
1965 // This is just small small case range :) containing exactly 1 case
1966 CC = ISD::SETEQ;
1967 LHS = SV; RHS = I->High; MHS = NULL;
1968 } else {
1969 CC = ISD::SETLE;
1970 LHS = I->Low; MHS = SV; RHS = I->High;
1971 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001972
1973 uint32_t ExtraWeight = I->ExtraWeight;
1974 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
1975 /* me */ CurBlock,
1976 /* trueweight */ ExtraWeight / 2, /* falseweight */ ExtraWeight / 2);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001977
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001978 // If emitting the first comparison, just call visitSwitchCase to emit the
1979 // code into the current block. Otherwise, push the CaseBlock onto the
1980 // vector to be later processed by SDISel, and insert the node's MBB
1981 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001982 if (CurBlock == SwitchBB)
1983 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001984 else
1985 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001986
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001987 CurBlock = FallThrough;
1988 }
1989
1990 return true;
1991}
1992
1993static inline bool areJTsAllowed(const TargetLowering &TLI) {
1994 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001995 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1996 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001997}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001998
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001999static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002000 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00002001 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002002 return (LastExt - FirstExt + 1ULL);
2003}
2004
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002005/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00002006bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
2007 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002008 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002009 MachineBasicBlock* Default,
2010 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002011 Case& FrontCase = *CR.Range.first;
2012 Case& BackCase = *(CR.Range.second-1);
2013
Chris Lattnere880efe2009-11-07 07:50:34 +00002014 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2015 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002016
Chris Lattnere880efe2009-11-07 07:50:34 +00002017 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002018 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2019 I!=E; ++I)
2020 TSize += I->size();
2021
Dan Gohmane0567812010-04-08 23:03:40 +00002022 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002023 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002024
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002025 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00002026 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002027 if (Density < 0.4)
2028 return false;
2029
David Greene4b69d992010-01-05 01:24:57 +00002030 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002031 << "First entry: " << First << ". Last entry: " << Last << '\n'
2032 << "Range: " << Range
Jim Grosbach3fc83172011-02-25 03:59:03 +00002033 << ". Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002034
2035 // Get the MachineFunction which holds the current MBB. This is used when
2036 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002037 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002038
2039 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002040 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002041 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002042
2043 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2044
2045 // Create a new basic block to hold the code for loading the address
2046 // of the jump table, and jumping to it. Update successor information;
2047 // we will either branch to the default case for the switch, or the jump
2048 // table.
2049 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2050 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002051
2052 addSuccessorWithWeight(CR.CaseBB, Default);
2053 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002054
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002055 // Build a vector of destination BBs, corresponding to each target
2056 // of the jump table. If the value of the jump table slot corresponds to
2057 // a case statement, push the case's BB onto the vector, otherwise, push
2058 // the default BB.
2059 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002060 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002061 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002062 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2063 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002064
2065 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002066 DestBBs.push_back(I->BB);
2067 if (TEI==High)
2068 ++I;
2069 } else {
2070 DestBBs.push_back(Default);
2071 }
2072 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002073
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002074 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002075 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2076 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002077 E = DestBBs.end(); I != E; ++I) {
2078 if (!SuccsHandled[(*I)->getNumber()]) {
2079 SuccsHandled[(*I)->getNumber()] = true;
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002080 addSuccessorWithWeight(JumpTableBB, *I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002081 }
2082 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002083
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002084 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002085 unsigned JTEncoding = TLI.getJumpTableEncoding();
2086 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002087 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002088
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002089 // Set the jump table information so that we can codegen it as a second
2090 // MachineBasicBlock
2091 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002092 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2093 if (CR.CaseBB == SwitchBB)
2094 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002095
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002096 JTCases.push_back(JumpTableBlock(JTH, JT));
2097
2098 return true;
2099}
2100
2101/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2102/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002103bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2104 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002105 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002106 MachineBasicBlock *Default,
2107 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002108 // Get the MachineFunction which holds the current MBB. This is used when
2109 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002110 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002111
2112 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002113 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002114 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002115
2116 Case& FrontCase = *CR.Range.first;
2117 Case& BackCase = *(CR.Range.second-1);
2118 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2119
2120 // Size is the number of Cases represented by this range.
2121 unsigned Size = CR.Range.second - CR.Range.first;
2122
Chris Lattnere880efe2009-11-07 07:50:34 +00002123 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2124 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002125 double FMetric = 0;
2126 CaseItr Pivot = CR.Range.first + Size/2;
2127
2128 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2129 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002130 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002131 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2132 I!=E; ++I)
2133 TSize += I->size();
2134
Chris Lattnere880efe2009-11-07 07:50:34 +00002135 APInt LSize = FrontCase.size();
2136 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002137 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002138 << "First: " << First << ", Last: " << Last <<'\n'
2139 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002140 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2141 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002142 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2143 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002144 APInt Range = ComputeRange(LEnd, RBegin);
2145 assert((Range - 2ULL).isNonNegative() &&
2146 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002147 // Use volatile double here to avoid excess precision issues on some hosts,
2148 // e.g. that use 80-bit X87 registers.
2149 volatile double LDensity =
2150 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002151 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002152 volatile double RDensity =
2153 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002154 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002155 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002156 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002157 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002158 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2159 << "LDensity: " << LDensity
2160 << ", RDensity: " << RDensity << '\n'
2161 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002162 if (FMetric < Metric) {
2163 Pivot = J;
2164 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002165 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002166 }
2167
2168 LSize += J->size();
2169 RSize -= J->size();
2170 }
2171 if (areJTsAllowed(TLI)) {
2172 // If our case is dense we *really* should handle it earlier!
2173 assert((FMetric > 0) && "Should handle dense range earlier!");
2174 } else {
2175 Pivot = CR.Range.first + Size/2;
2176 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002177
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002178 CaseRange LHSR(CR.Range.first, Pivot);
2179 CaseRange RHSR(Pivot, CR.Range.second);
2180 Constant *C = Pivot->Low;
2181 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002182
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002183 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002184 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002185 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002186 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002187 // Pivot's Value, then we can branch directly to the LHS's Target,
2188 // rather than creating a leaf node for it.
2189 if ((LHSR.second - LHSR.first) == 1 &&
2190 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002191 cast<ConstantInt>(C)->getValue() ==
2192 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002193 TrueBB = LHSR.first->BB;
2194 } else {
2195 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2196 CurMF->insert(BBI, TrueBB);
2197 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002198
2199 // Put SV in a virtual register to make it available from the new blocks.
2200 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002201 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002202
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002203 // Similar to the optimization above, if the Value being switched on is
2204 // known to be less than the Constant CR.LT, and the current Case Value
2205 // is CR.LT - 1, then we can branch directly to the target block for
2206 // the current Case Value, rather than emitting a RHS leaf node for it.
2207 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002208 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2209 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002210 FalseBB = RHSR.first->BB;
2211 } else {
2212 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2213 CurMF->insert(BBI, FalseBB);
2214 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002215
2216 // Put SV in a virtual register to make it available from the new blocks.
2217 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002218 }
2219
2220 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002221 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002222 // Otherwise, branch to LHS.
2223 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2224
Dan Gohman99be8ae2010-04-19 22:41:47 +00002225 if (CR.CaseBB == SwitchBB)
2226 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002227 else
2228 SwitchCases.push_back(CB);
2229
2230 return true;
2231}
2232
2233/// handleBitTestsSwitchCase - if current case range has few destination and
2234/// range span less, than machine word bitwidth, encode case range into series
2235/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002236bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2237 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002238 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002239 MachineBasicBlock* Default,
2240 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002241 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002242 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002243
2244 Case& FrontCase = *CR.Range.first;
2245 Case& BackCase = *(CR.Range.second-1);
2246
2247 // Get the MachineFunction which holds the current MBB. This is used when
2248 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002249 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002250
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002251 // If target does not have legal shift left, do not emit bit tests at all.
2252 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2253 return false;
2254
Anton Korobeynikov23218582008-12-23 22:25:27 +00002255 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002256 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2257 I!=E; ++I) {
2258 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002259 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002260 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002261
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002262 // Count unique destinations
2263 SmallSet<MachineBasicBlock*, 4> Dests;
2264 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2265 Dests.insert(I->BB);
2266 if (Dests.size() > 3)
2267 // Don't bother the code below, if there are too much unique destinations
2268 return false;
2269 }
David Greene4b69d992010-01-05 01:24:57 +00002270 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002271 << Dests.size() << '\n'
2272 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002273
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002274 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002275 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2276 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002277 APInt cmpRange = maxValue - minValue;
2278
David Greene4b69d992010-01-05 01:24:57 +00002279 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002280 << "Low bound: " << minValue << '\n'
2281 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002282
Dan Gohmane0567812010-04-08 23:03:40 +00002283 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002284 (!(Dests.size() == 1 && numCmps >= 3) &&
2285 !(Dests.size() == 2 && numCmps >= 5) &&
2286 !(Dests.size() >= 3 && numCmps >= 6)))
2287 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002288
David Greene4b69d992010-01-05 01:24:57 +00002289 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002290 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2291
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002292 // Optimize the case where all the case values fit in a
2293 // word without having to subtract minValue. In this case,
2294 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002295 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002296 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002297 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002298 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002299 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002300
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002301 CaseBitsVector CasesBits;
2302 unsigned i, count = 0;
2303
2304 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2305 MachineBasicBlock* Dest = I->BB;
2306 for (i = 0; i < count; ++i)
2307 if (Dest == CasesBits[i].BB)
2308 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002309
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002310 if (i == count) {
2311 assert((count < 3) && "Too much destinations to test!");
2312 CasesBits.push_back(CaseBits(0, Dest, 0));
2313 count++;
2314 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002315
2316 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2317 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2318
2319 uint64_t lo = (lowValue - lowBound).getZExtValue();
2320 uint64_t hi = (highValue - lowBound).getZExtValue();
2321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002322 for (uint64_t j = lo; j <= hi; j++) {
2323 CasesBits[i].Mask |= 1ULL << j;
2324 CasesBits[i].Bits++;
2325 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002326
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002327 }
2328 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002329
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002330 BitTestInfo BTC;
2331
2332 // Figure out which block is immediately after the current one.
2333 MachineFunction::iterator BBI = CR.CaseBB;
2334 ++BBI;
2335
2336 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2337
David Greene4b69d992010-01-05 01:24:57 +00002338 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002339 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002340 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002341 << ", Bits: " << CasesBits[i].Bits
2342 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002343
2344 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2345 CurMF->insert(BBI, CaseBB);
2346 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2347 CaseBB,
2348 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002349
2350 // Put SV in a virtual register to make it available from the new blocks.
2351 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002352 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002353
2354 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002355 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002356 CR.CaseBB, Default, BTC);
2357
Dan Gohman99be8ae2010-04-19 22:41:47 +00002358 if (CR.CaseBB == SwitchBB)
2359 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002360
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002361 BitTestCases.push_back(BTB);
2362
2363 return true;
2364}
2365
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002366/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002367size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2368 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002369 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002370
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002371 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002372 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002373 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002374 BasicBlock *SuccBB = SI.getSuccessor(i);
2375 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2376
2377 uint32_t ExtraWeight = BPI ? BPI->getEdgeWeight(SI.getParent(), SuccBB) : 0;
2378
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002379 Cases.push_back(Case(SI.getSuccessorValue(i),
2380 SI.getSuccessorValue(i),
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002381 SMBB, ExtraWeight));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002382 }
2383 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2384
2385 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002386 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002387 // Must recompute end() each iteration because it may be
2388 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002389 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2390 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002391 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2392 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002393 MachineBasicBlock* nextBB = J->BB;
2394 MachineBasicBlock* currentBB = I->BB;
2395
2396 // If the two neighboring cases go to the same destination, merge them
2397 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002398 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002399 I->High = J->High;
2400 J = Cases.erase(J);
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002401
2402 if (BranchProbabilityInfo *BPI = FuncInfo.BPI) {
2403 uint32_t CurWeight = currentBB->getBasicBlock() ?
2404 BPI->getEdgeWeight(SI.getParent(), currentBB->getBasicBlock()) : 16;
2405 uint32_t NextWeight = nextBB->getBasicBlock() ?
2406 BPI->getEdgeWeight(SI.getParent(), nextBB->getBasicBlock()) : 16;
2407
2408 BPI->setEdgeWeight(SI.getParent(), currentBB->getBasicBlock(),
2409 CurWeight + NextWeight);
2410 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002411 } else {
2412 I = J++;
2413 }
2414 }
2415
2416 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2417 if (I->Low != I->High)
2418 // A range counts double, since it requires two compares.
2419 ++numCmps;
2420 }
2421
2422 return numCmps;
2423}
2424
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002425void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2426 MachineBasicBlock *Last) {
2427 // Update JTCases.
2428 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2429 if (JTCases[i].first.HeaderBB == First)
2430 JTCases[i].first.HeaderBB = Last;
2431
2432 // Update BitTestCases.
2433 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2434 if (BitTestCases[i].Parent == First)
2435 BitTestCases[i].Parent = Last;
2436}
2437
Dan Gohman46510a72010-04-15 01:51:59 +00002438void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002439 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002440
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002441 // Figure out which block is immediately after the current one.
2442 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002443 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2444
2445 // If there is only the default destination, branch to it if it is not the
2446 // next basic block. Otherwise, just fall through.
2447 if (SI.getNumOperands() == 2) {
2448 // Update machine-CFG edges.
2449
2450 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002451 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002452 if (Default != NextBlock)
2453 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2454 MVT::Other, getControlRoot(),
2455 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002456
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002457 return;
2458 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002459
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002460 // If there are any non-default case statements, create a vector of Cases
2461 // representing each one, and sort the vector so that we can efficiently
2462 // create a binary search tree from them.
2463 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002464 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002465 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002466 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002467 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002468
2469 // Get the Value to be switched on and default basic blocks, which will be
2470 // inserted into CaseBlock records, representing basic blocks in the binary
2471 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002472 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002473
2474 // Push the initial CaseRec onto the worklist
2475 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002476 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2477 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002478
2479 while (!WorkList.empty()) {
2480 // Grab a record representing a case range to process off the worklist
2481 CaseRec CR = WorkList.back();
2482 WorkList.pop_back();
2483
Dan Gohman99be8ae2010-04-19 22:41:47 +00002484 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002485 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002486
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002487 // If the range has few cases (two or less) emit a series of specific
2488 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002489 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002490 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002491
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002492 // If the switch has more than 5 blocks, and at least 40% dense, and the
2493 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002494 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002495 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002496 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002497
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002498 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2499 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002500 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002501 }
2502}
2503
Dan Gohman46510a72010-04-15 01:51:59 +00002504void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002505 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002506
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002507 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002508 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002509 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002510 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002511 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002512 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002513 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002514 for (unsigned i = 0, e = succs.size(); i != e; ++i) {
2515 MachineBasicBlock *Succ = FuncInfo.MBBMap[succs[i]];
2516 addSuccessorWithWeight(IndirectBrMBB, Succ);
2517 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002518
Bill Wendling4533cac2010-01-28 21:51:40 +00002519 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2520 MVT::Other, getControlRoot(),
2521 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002522}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002523
Dan Gohman46510a72010-04-15 01:51:59 +00002524void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002525 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002526 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002527 if (isa<Constant>(I.getOperand(0)) &&
2528 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2529 SDValue Op2 = getValue(I.getOperand(1));
2530 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2531 Op2.getValueType(), Op2));
2532 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002533 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002534
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002535 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002536}
2537
Dan Gohman46510a72010-04-15 01:51:59 +00002538void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002539 SDValue Op1 = getValue(I.getOperand(0));
2540 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002541 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2542 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002543}
2544
Dan Gohman46510a72010-04-15 01:51:59 +00002545void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002546 SDValue Op1 = getValue(I.getOperand(0));
2547 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002548
2549 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2550
Chris Lattnerd3027732011-02-13 09:02:52 +00002551 // Coerce the shift amount to the right type if we can.
2552 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002553 unsigned ShiftSize = ShiftTy.getSizeInBits();
2554 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002555 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002556
Dan Gohman57fc82d2009-04-09 03:51:29 +00002557 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002558 if (ShiftSize > Op2Size)
2559 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002560
Dan Gohman57fc82d2009-04-09 03:51:29 +00002561 // If the operand is larger than the shift count type but the shift
2562 // count type has enough bits to represent any shift value, truncate
2563 // it now. This is a common case and it exposes the truncate to
2564 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002565 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2566 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2567 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002568 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002569 else
Chris Lattnere0751182011-02-13 19:09:16 +00002570 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002571 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002572
Bill Wendling4533cac2010-01-28 21:51:40 +00002573 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2574 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002575}
2576
Benjamin Kramer9c640302011-07-08 10:31:30 +00002577void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002578 SDValue Op1 = getValue(I.getOperand(0));
2579 SDValue Op2 = getValue(I.getOperand(1));
2580
2581 // Turn exact SDivs into multiplications.
2582 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2583 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002584 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2585 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002586 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2587 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2588 else
2589 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2590 Op1, Op2));
2591}
2592
Dan Gohman46510a72010-04-15 01:51:59 +00002593void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002594 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002595 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002596 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002597 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002598 predicate = ICmpInst::Predicate(IC->getPredicate());
2599 SDValue Op1 = getValue(I.getOperand(0));
2600 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002601 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002602
Owen Andersone50ed302009-08-10 22:56:29 +00002603 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002604 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002605}
2606
Dan Gohman46510a72010-04-15 01:51:59 +00002607void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002608 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002609 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002610 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002611 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002612 predicate = FCmpInst::Predicate(FC->getPredicate());
2613 SDValue Op1 = getValue(I.getOperand(0));
2614 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002615 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002616 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002617 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002618}
2619
Dan Gohman46510a72010-04-15 01:51:59 +00002620void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002621 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002622 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2623 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002624 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002625
Bill Wendling49fcff82009-12-21 22:30:11 +00002626 SmallVector<SDValue, 4> Values(NumValues);
2627 SDValue Cond = getValue(I.getOperand(0));
2628 SDValue TrueVal = getValue(I.getOperand(1));
2629 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002630
Bill Wendling4533cac2010-01-28 21:51:40 +00002631 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002632 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002633 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2634 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002635 SDValue(TrueVal.getNode(),
2636 TrueVal.getResNo() + i),
2637 SDValue(FalseVal.getNode(),
2638 FalseVal.getResNo() + i));
2639
Bill Wendling4533cac2010-01-28 21:51:40 +00002640 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2641 DAG.getVTList(&ValueVTs[0], NumValues),
2642 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002643}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002644
Dan Gohman46510a72010-04-15 01:51:59 +00002645void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002646 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2647 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002648 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002649 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002650}
2651
Dan Gohman46510a72010-04-15 01:51:59 +00002652void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002653 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2654 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2655 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002656 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002657 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002658}
2659
Dan Gohman46510a72010-04-15 01:51:59 +00002660void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002661 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2662 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2663 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002664 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002665 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002666}
2667
Dan Gohman46510a72010-04-15 01:51:59 +00002668void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002669 // FPTrunc is never a no-op cast, no need to check
2670 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002671 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002672 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2673 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002674}
2675
Dan Gohman46510a72010-04-15 01:51:59 +00002676void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002677 // FPTrunc is never a no-op cast, no need to check
2678 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002679 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002680 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002681}
2682
Dan Gohman46510a72010-04-15 01:51:59 +00002683void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002684 // FPToUI is never a no-op cast, no need to check
2685 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002686 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002687 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002688}
2689
Dan Gohman46510a72010-04-15 01:51:59 +00002690void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002691 // FPToSI is never a no-op cast, no need to check
2692 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002693 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002694 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002695}
2696
Dan Gohman46510a72010-04-15 01:51:59 +00002697void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002698 // UIToFP is never a no-op cast, no need to check
2699 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002700 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002701 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002702}
2703
Dan Gohman46510a72010-04-15 01:51:59 +00002704void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002705 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002706 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002707 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002708 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002709}
2710
Dan Gohman46510a72010-04-15 01:51:59 +00002711void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002712 // What to do depends on the size of the integer and the size of the pointer.
2713 // We can either truncate, zero extend, or no-op, accordingly.
2714 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002715 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002716 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002717}
2718
Dan Gohman46510a72010-04-15 01:51:59 +00002719void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002720 // What to do depends on the size of the integer and the size of the pointer.
2721 // We can either truncate, zero extend, or no-op, accordingly.
2722 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002723 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002724 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002725}
2726
Dan Gohman46510a72010-04-15 01:51:59 +00002727void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002728 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002729 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002730
Bill Wendling49fcff82009-12-21 22:30:11 +00002731 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002732 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002733 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002734 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002735 DestVT, N)); // convert types.
2736 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002737 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002738}
2739
Dan Gohman46510a72010-04-15 01:51:59 +00002740void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002741 SDValue InVec = getValue(I.getOperand(0));
2742 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002743 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002744 TLI.getPointerTy(),
2745 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002746 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2747 TLI.getValueType(I.getType()),
2748 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002749}
2750
Dan Gohman46510a72010-04-15 01:51:59 +00002751void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002752 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002753 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002754 TLI.getPointerTy(),
2755 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002756 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2757 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002758}
2759
Mon P Wangaeb06d22008-11-10 04:46:22 +00002760// Utility for visitShuffleVector - Returns true if the mask is mask starting
2761// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002762static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2763 unsigned MaskNumElts = Mask.size();
2764 for (unsigned i = 0; i != MaskNumElts; ++i)
2765 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002766 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002767 return true;
2768}
2769
Dan Gohman46510a72010-04-15 01:51:59 +00002770void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002771 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002772 SDValue Src1 = getValue(I.getOperand(0));
2773 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002774
Nate Begeman9008ca62009-04-27 18:41:29 +00002775 // Convert the ConstantVector mask operand into an array of ints, with -1
2776 // representing undef values.
2777 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002778 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002779 unsigned MaskNumElts = MaskElts.size();
2780 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002781 if (isa<UndefValue>(MaskElts[i]))
2782 Mask.push_back(-1);
2783 else
2784 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2785 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002786
Owen Andersone50ed302009-08-10 22:56:29 +00002787 EVT VT = TLI.getValueType(I.getType());
2788 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002789 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002790
Mon P Wangc7849c22008-11-16 05:06:27 +00002791 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002792 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2793 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002794 return;
2795 }
2796
2797 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002798 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2799 // Mask is longer than the source vectors and is a multiple of the source
2800 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002801 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002802 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2803 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002804 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2805 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002806 return;
2807 }
2808
Mon P Wangc7849c22008-11-16 05:06:27 +00002809 // Pad both vectors with undefs to make them the same length as the mask.
2810 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002811 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2812 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002813 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002814
Nate Begeman9008ca62009-04-27 18:41:29 +00002815 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2816 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002817 MOps1[0] = Src1;
2818 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002819
2820 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2821 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002822 &MOps1[0], NumConcat);
2823 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002824 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002825 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002826
Mon P Wangaeb06d22008-11-10 04:46:22 +00002827 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002828 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002829 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002830 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002831 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002832 MappedOps.push_back(Idx);
2833 else
2834 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002835 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002836
Bill Wendling4533cac2010-01-28 21:51:40 +00002837 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2838 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002839 return;
2840 }
2841
Mon P Wangc7849c22008-11-16 05:06:27 +00002842 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002843 // Analyze the access pattern of the vector to see if we can extract
2844 // two subvectors and do the shuffle. The analysis is done by calculating
2845 // the range of elements the mask access on both vectors.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00002846 int MinRange[2] = { static_cast<int>(SrcNumElts+1),
2847 static_cast<int>(SrcNumElts+1)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002848 int MaxRange[2] = {-1, -1};
2849
Nate Begeman5a5ca152009-04-29 05:20:52 +00002850 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002851 int Idx = Mask[i];
2852 int Input = 0;
2853 if (Idx < 0)
2854 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002855
Nate Begeman5a5ca152009-04-29 05:20:52 +00002856 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002857 Input = 1;
2858 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002859 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002860 if (Idx > MaxRange[Input])
2861 MaxRange[Input] = Idx;
2862 if (Idx < MinRange[Input])
2863 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002864 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002865
Mon P Wangc7849c22008-11-16 05:06:27 +00002866 // Check if the access is smaller than the vector size and can we find
2867 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002868 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2869 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002870 int StartIdx[2]; // StartIdx to extract from
2871 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002872 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002873 RangeUse[Input] = 0; // Unused
2874 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002875 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002876 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002877 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002878 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002879 RangeUse[Input] = 1; // Extract from beginning of the vector
2880 StartIdx[Input] = 0;
2881 } else {
2882 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002883 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002884 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002885 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002886 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002887 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002888 }
2889
Bill Wendling636e2582009-08-21 18:16:06 +00002890 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002891 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002892 return;
2893 }
2894 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2895 // Extract appropriate subvector and generate a vector shuffle
2896 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002897 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002898 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002899 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002900 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002901 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002902 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002903 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002904
Mon P Wangc7849c22008-11-16 05:06:27 +00002905 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002906 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002907 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002908 int Idx = Mask[i];
2909 if (Idx < 0)
2910 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002911 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002912 MappedOps.push_back(Idx - StartIdx[0]);
2913 else
2914 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002915 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002916
Bill Wendling4533cac2010-01-28 21:51:40 +00002917 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2918 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002919 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002920 }
2921 }
2922
Mon P Wangc7849c22008-11-16 05:06:27 +00002923 // We can't use either concat vectors or extract subvectors so fall back to
2924 // replacing the shuffle with extract and build vector.
2925 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002926 EVT EltVT = VT.getVectorElementType();
2927 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002928 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002929 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002930 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002931 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002932 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002933 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002934 SDValue Res;
2935
Nate Begeman5a5ca152009-04-29 05:20:52 +00002936 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002937 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2938 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002939 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002940 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2941 EltVT, Src2,
2942 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2943
2944 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002945 }
2946 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002947
Bill Wendling4533cac2010-01-28 21:51:40 +00002948 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2949 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002950}
2951
Dan Gohman46510a72010-04-15 01:51:59 +00002952void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002953 const Value *Op0 = I.getOperand(0);
2954 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002955 Type *AggTy = I.getType();
2956 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002957 bool IntoUndef = isa<UndefValue>(Op0);
2958 bool FromUndef = isa<UndefValue>(Op1);
2959
Jay Foadfc6d3a42011-07-13 10:26:04 +00002960 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002961
Owen Andersone50ed302009-08-10 22:56:29 +00002962 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002963 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002964 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002965 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2966
2967 unsigned NumAggValues = AggValueVTs.size();
2968 unsigned NumValValues = ValValueVTs.size();
2969 SmallVector<SDValue, 4> Values(NumAggValues);
2970
2971 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002972 unsigned i = 0;
2973 // Copy the beginning value(s) from the original aggregate.
2974 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002975 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002976 SDValue(Agg.getNode(), Agg.getResNo() + i);
2977 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00002978 if (NumValValues) {
2979 SDValue Val = getValue(Op1);
2980 for (; i != LinearIndex + NumValValues; ++i)
2981 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
2982 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2983 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002984 // Copy remaining value(s) from the original aggregate.
2985 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002986 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002987 SDValue(Agg.getNode(), Agg.getResNo() + i);
2988
Bill Wendling4533cac2010-01-28 21:51:40 +00002989 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2990 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2991 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002992}
2993
Dan Gohman46510a72010-04-15 01:51:59 +00002994void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002995 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002996 Type *AggTy = Op0->getType();
2997 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002998 bool OutOfUndef = isa<UndefValue>(Op0);
2999
Jay Foadfc6d3a42011-07-13 10:26:04 +00003000 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003001
Owen Andersone50ed302009-08-10 22:56:29 +00003002 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003003 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3004
3005 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003006
3007 // Ignore a extractvalue that produces an empty object
3008 if (!NumValValues) {
3009 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3010 return;
3011 }
3012
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003013 SmallVector<SDValue, 4> Values(NumValValues);
3014
3015 SDValue Agg = getValue(Op0);
3016 // Copy out the selected value(s).
3017 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3018 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003019 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003020 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003021 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003022
Bill Wendling4533cac2010-01-28 21:51:40 +00003023 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3024 DAG.getVTList(&ValValueVTs[0], NumValValues),
3025 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003026}
3027
Dan Gohman46510a72010-04-15 01:51:59 +00003028void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003029 SDValue N = getValue(I.getOperand(0));
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003030 Type *Ty = I.getOperand(0)->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003031
Dan Gohman46510a72010-04-15 01:51:59 +00003032 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003033 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003034 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003035 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003036 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
3037 if (Field) {
3038 // N = N + Offset
3039 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003040 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003041 DAG.getIntPtrConstant(Offset));
3042 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003043
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003044 Ty = StTy->getElementType(Field);
3045 } else {
3046 Ty = cast<SequentialType>(Ty)->getElementType();
3047
3048 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003049 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003050 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003051 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003052 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003053 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003054 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003055 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003056 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003057 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3058 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003059 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003060 else
Evan Chengb1032a82009-02-09 20:54:38 +00003061 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003062
Dale Johannesen66978ee2009-01-31 02:22:37 +00003063 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003064 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003065 continue;
3066 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003067
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003068 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003069 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3070 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003071 SDValue IdxN = getValue(Idx);
3072
3073 // If the index is smaller or larger than intptr_t, truncate or extend
3074 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003075 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003076
3077 // If this is a multiply by a power of two, turn it into a shl
3078 // immediately. This is a very common case.
3079 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003080 if (ElementSize.isPowerOf2()) {
3081 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003082 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003083 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00003084 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003085 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00003086 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00003087 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003088 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003089 }
3090 }
3091
Scott Michelfdc40a02009-02-17 22:15:04 +00003092 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003093 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003094 }
3095 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003096
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003097 setValue(&I, N);
3098}
3099
Dan Gohman46510a72010-04-15 01:51:59 +00003100void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003101 // If this is a fixed sized alloca in the entry block of the function,
3102 // allocate it statically on the stack.
3103 if (FuncInfo.StaticAllocaMap.count(&I))
3104 return; // getValue will auto-populate this.
3105
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003106 Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00003107 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003108 unsigned Align =
3109 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
3110 I.getAlignment());
3111
3112 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003113
Owen Andersone50ed302009-08-10 22:56:29 +00003114 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003115 if (AllocSize.getValueType() != IntPtr)
3116 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3117
3118 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3119 AllocSize,
3120 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003121
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003122 // Handle alignment. If the requested alignment is less than or equal to
3123 // the stack alignment, ignore it. If the size is greater than or equal to
3124 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003125 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003126 if (Align <= StackAlign)
3127 Align = 0;
3128
3129 // Round the size of the allocation up to the stack alignment size
3130 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003131 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003132 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003133 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003134
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003135 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003136 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003137 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003138 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3139
3140 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003141 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003142 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003143 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003144 setValue(&I, DSA);
3145 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003146
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003147 // Inform the Frame Information that we have just allocated a variable-sized
3148 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003149 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003150}
3151
Dan Gohman46510a72010-04-15 01:51:59 +00003152void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003153 const Value *SV = I.getOperand(0);
3154 SDValue Ptr = getValue(SV);
3155
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003156 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003157
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003158 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003159 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003160 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003161 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003162
Owen Andersone50ed302009-08-10 22:56:29 +00003163 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003164 SmallVector<uint64_t, 4> Offsets;
3165 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3166 unsigned NumValues = ValueVTs.size();
3167 if (NumValues == 0)
3168 return;
3169
3170 SDValue Root;
3171 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003172 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003173 // Serialize volatile loads with other side effects.
3174 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003175 else if (AA->pointsToConstantMemory(
3176 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003177 // Do not serialize (non-volatile) loads of constant memory with anything.
3178 Root = DAG.getEntryNode();
3179 ConstantMemory = true;
3180 } else {
3181 // Do not serialize non-volatile loads against each other.
3182 Root = DAG.getRoot();
3183 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003184
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003185 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003186 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3187 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003188 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003189 unsigned ChainI = 0;
3190 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3191 // Serializing loads here may result in excessive register pressure, and
3192 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3193 // could recover a bit by hoisting nodes upward in the chain by recognizing
3194 // they are side-effect free or do not alias. The optimizer should really
3195 // avoid this case by converting large object/array copies to llvm.memcpy
3196 // (MaxParallelChains should always remain as failsafe).
3197 if (ChainI == MaxParallelChains) {
3198 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3199 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3200 MVT::Other, &Chains[0], ChainI);
3201 Root = Chain;
3202 ChainI = 0;
3203 }
Bill Wendling856ff412009-12-22 00:12:37 +00003204 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3205 PtrVT, Ptr,
3206 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003207 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003208 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003209 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003210
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003211 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003212 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003213 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003214
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003215 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003216 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003217 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003218 if (isVolatile)
3219 DAG.setRoot(Chain);
3220 else
3221 PendingLoads.push_back(Chain);
3222 }
3223
Bill Wendling4533cac2010-01-28 21:51:40 +00003224 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3225 DAG.getVTList(&ValueVTs[0], NumValues),
3226 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003227}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003228
Dan Gohman46510a72010-04-15 01:51:59 +00003229void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3230 const Value *SrcV = I.getOperand(0);
3231 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003232
Owen Andersone50ed302009-08-10 22:56:29 +00003233 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003234 SmallVector<uint64_t, 4> Offsets;
3235 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3236 unsigned NumValues = ValueVTs.size();
3237 if (NumValues == 0)
3238 return;
3239
3240 // Get the lowered operands. Note that we do this after
3241 // checking if NumResults is zero, because with zero results
3242 // the operands won't have values in the map.
3243 SDValue Src = getValue(SrcV);
3244 SDValue Ptr = getValue(PtrV);
3245
3246 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003247 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3248 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003249 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003250 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003251 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003252 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003253 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003254
Andrew Trickde91f3c2010-11-12 17:50:46 +00003255 unsigned ChainI = 0;
3256 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3257 // See visitLoad comments.
3258 if (ChainI == MaxParallelChains) {
3259 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3260 MVT::Other, &Chains[0], ChainI);
3261 Root = Chain;
3262 ChainI = 0;
3263 }
Bill Wendling856ff412009-12-22 00:12:37 +00003264 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3265 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003266 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3267 SDValue(Src.getNode(), Src.getResNo() + i),
3268 Add, MachinePointerInfo(PtrV, Offsets[i]),
3269 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3270 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003271 }
3272
Devang Patel7e13efa2010-10-26 22:14:52 +00003273 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003274 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003275 ++SDNodeOrder;
3276 AssignOrderingToNode(StoreNode.getNode());
3277 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003278}
3279
Eli Friedmanff030482011-07-28 21:48:00 +00003280void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman55ba8162011-07-29 03:05:32 +00003281 SDValue Root = getRoot();
3282 SDValue L =
3283 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
3284 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
3285 Root,
3286 getValue(I.getPointerOperand()),
3287 getValue(I.getCompareOperand()),
3288 getValue(I.getNewValOperand()),
3289 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
3290 I.getOrdering(), I.getSynchScope());
3291 setValue(&I, L);
3292 DAG.setRoot(L.getValue(1));
Eli Friedmanff030482011-07-28 21:48:00 +00003293}
3294
3295void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman55ba8162011-07-29 03:05:32 +00003296 ISD::NodeType NT;
3297 switch (I.getOperation()) {
3298 default: llvm_unreachable("Unknown atomicrmw operation"); return;
3299 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3300 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3301 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3302 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3303 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3304 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3305 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3306 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3307 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3308 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3309 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3310 }
3311 SDValue L =
3312 DAG.getAtomic(NT, getCurDebugLoc(),
3313 getValue(I.getValOperand()).getValueType().getSimpleVT(),
3314 getRoot(),
3315 getValue(I.getPointerOperand()),
3316 getValue(I.getValOperand()),
3317 I.getPointerOperand(), 0 /* Alignment */,
3318 I.getOrdering(), I.getSynchScope());
3319 setValue(&I, L);
3320 DAG.setRoot(L.getValue(1));
Eli Friedmanff030482011-07-28 21:48:00 +00003321}
3322
Eli Friedman47f35132011-07-25 23:16:38 +00003323void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003324 DebugLoc dl = getCurDebugLoc();
3325 SDValue Ops[3];
3326 Ops[0] = getRoot();
3327 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3328 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3329 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003330}
3331
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003332/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3333/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003334void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003335 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003336 bool HasChain = !I.doesNotAccessMemory();
3337 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3338
3339 // Build the operand list.
3340 SmallVector<SDValue, 8> Ops;
3341 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3342 if (OnlyLoad) {
3343 // We don't need to serialize loads against other loads.
3344 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003345 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003346 Ops.push_back(getRoot());
3347 }
3348 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003349
3350 // Info is set by getTgtMemInstrinsic
3351 TargetLowering::IntrinsicInfo Info;
3352 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3353
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003354 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003355 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3356 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003357 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003358
3359 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003360 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3361 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003362 assert(TLI.isTypeLegal(Op.getValueType()) &&
3363 "Intrinsic uses a non-legal type?");
3364 Ops.push_back(Op);
3365 }
3366
Owen Andersone50ed302009-08-10 22:56:29 +00003367 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003368 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3369#ifndef NDEBUG
3370 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3371 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3372 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003373 }
Bob Wilson8d919552009-07-31 22:41:21 +00003374#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003375
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003376 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003377 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003378
Bob Wilson8d919552009-07-31 22:41:21 +00003379 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003380
3381 // Create the node.
3382 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003383 if (IsTgtIntrinsic) {
3384 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003385 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003386 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003387 Info.memVT,
3388 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003389 Info.align, Info.vol,
3390 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003391 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003392 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003393 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003394 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003395 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003396 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003397 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003398 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003399 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003400 }
3401
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003402 if (HasChain) {
3403 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3404 if (OnlyLoad)
3405 PendingLoads.push_back(Chain);
3406 else
3407 DAG.setRoot(Chain);
3408 }
Bill Wendling856ff412009-12-22 00:12:37 +00003409
Benjamin Kramerf0127052010-01-05 13:12:22 +00003410 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003411 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003412 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003413 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003414 }
Bill Wendling856ff412009-12-22 00:12:37 +00003415
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003416 setValue(&I, Result);
3417 }
3418}
3419
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003420/// GetSignificand - Get the significand and build it into a floating-point
3421/// number with exponent of 1:
3422///
3423/// Op = (Op & 0x007fffff) | 0x3f800000;
3424///
3425/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003426static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003427GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003428 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3429 DAG.getConstant(0x007fffff, MVT::i32));
3430 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3431 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003432 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003433}
3434
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003435/// GetExponent - Get the exponent:
3436///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003437/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003438///
3439/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003440static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003441GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003442 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003443 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3444 DAG.getConstant(0x7f800000, MVT::i32));
3445 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003446 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003447 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3448 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003449 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003450}
3451
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003452/// getF32Constant - Get 32-bit floating point constant.
3453static SDValue
3454getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003455 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003456}
3457
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003458/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003459/// visitIntrinsicCall: I is a call instruction
3460/// Op is the associated NodeType for I
3461const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003462SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3463 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003464 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003465 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003466 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003467 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003468 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003469 getValue(I.getArgOperand(0)),
3470 getValue(I.getArgOperand(1)),
Eli Friedman55ba8162011-07-29 03:05:32 +00003471 I.getArgOperand(0), 0 /* Alignment */,
3472 Monotonic, CrossThread);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003473 setValue(&I, L);
3474 DAG.setRoot(L.getValue(1));
3475 return 0;
3476}
3477
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003478// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003479const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003480SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003481 SDValue Op1 = getValue(I.getArgOperand(0));
3482 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003483
Owen Anderson825b72b2009-08-11 20:47:22 +00003484 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003485 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003486 return 0;
3487}
Bill Wendling74c37652008-12-09 22:08:41 +00003488
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003489/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3490/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003491void
Dan Gohman46510a72010-04-15 01:51:59 +00003492SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003493 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003494 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003495
Gabor Greif0635f352010-06-25 09:38:13 +00003496 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003497 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003498 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003499
3500 // Put the exponent in the right bit position for later addition to the
3501 // final result:
3502 //
3503 // #define LOG2OFe 1.4426950f
3504 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003505 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003506 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003507 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003508
3509 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003510 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3511 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003512
3513 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003514 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003515 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003516
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003517 if (LimitFloatPrecision <= 6) {
3518 // For floating-point precision of 6:
3519 //
3520 // TwoToFractionalPartOfX =
3521 // 0.997535578f +
3522 // (0.735607626f + 0.252464424f * x) * x;
3523 //
3524 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003525 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003526 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003527 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003528 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003529 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3530 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003531 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003532 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003533
3534 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003535 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003536 TwoToFracPartOfX, IntegerPartOfX);
3537
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003538 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003539 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3540 // For floating-point precision of 12:
3541 //
3542 // TwoToFractionalPartOfX =
3543 // 0.999892986f +
3544 // (0.696457318f +
3545 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3546 //
3547 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003548 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003549 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003550 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003551 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003552 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3553 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003554 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003555 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3556 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003557 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003558 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003559
3560 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003561 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003562 TwoToFracPartOfX, IntegerPartOfX);
3563
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003564 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003565 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3566 // For floating-point precision of 18:
3567 //
3568 // TwoToFractionalPartOfX =
3569 // 0.999999982f +
3570 // (0.693148872f +
3571 // (0.240227044f +
3572 // (0.554906021e-1f +
3573 // (0.961591928e-2f +
3574 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3575 //
3576 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003577 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003578 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003579 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003580 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003581 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3582 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003583 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003584 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3585 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003586 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003587 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3588 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003589 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003590 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3591 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003592 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003593 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3594 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003595 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003596 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003597 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003598
3599 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003600 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003601 TwoToFracPartOfX, IntegerPartOfX);
3602
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003603 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003604 }
3605 } else {
3606 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003607 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003608 getValue(I.getArgOperand(0)).getValueType(),
3609 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003610 }
3611
Dale Johannesen59e577f2008-09-05 18:38:42 +00003612 setValue(&I, result);
3613}
3614
Bill Wendling39150252008-09-09 20:39:27 +00003615/// visitLog - Lower a log intrinsic. Handles the special sequences for
3616/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003617void
Dan Gohman46510a72010-04-15 01:51:59 +00003618SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003619 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003620 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003621
Gabor Greif0635f352010-06-25 09:38:13 +00003622 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003623 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003624 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003625 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003626
3627 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003628 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003629 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003630 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003631
3632 // Get the significand and build it into a floating-point number with
3633 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003634 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003635
3636 if (LimitFloatPrecision <= 6) {
3637 // For floating-point precision of 6:
3638 //
3639 // LogofMantissa =
3640 // -1.1609546f +
3641 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003642 //
Bill Wendling39150252008-09-09 20:39:27 +00003643 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003644 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003645 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003646 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003647 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003648 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3649 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003650 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003651
Scott Michelfdc40a02009-02-17 22:15:04 +00003652 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003653 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003654 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3655 // For floating-point precision of 12:
3656 //
3657 // LogOfMantissa =
3658 // -1.7417939f +
3659 // (2.8212026f +
3660 // (-1.4699568f +
3661 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3662 //
3663 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003664 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003665 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003666 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003667 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003668 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3669 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003670 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003671 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3672 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003673 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003674 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3675 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003676 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003677
Scott Michelfdc40a02009-02-17 22:15:04 +00003678 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003679 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003680 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3681 // For floating-point precision of 18:
3682 //
3683 // LogOfMantissa =
3684 // -2.1072184f +
3685 // (4.2372794f +
3686 // (-3.7029485f +
3687 // (2.2781945f +
3688 // (-0.87823314f +
3689 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3690 //
3691 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003692 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003693 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003694 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003695 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003696 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3697 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003698 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003699 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3700 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003701 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003702 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3703 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003704 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003705 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3706 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003707 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003708 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3709 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003710 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003711
Scott Michelfdc40a02009-02-17 22:15:04 +00003712 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003713 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003714 }
3715 } else {
3716 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003717 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003718 getValue(I.getArgOperand(0)).getValueType(),
3719 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003720 }
3721
Dale Johannesen59e577f2008-09-05 18:38:42 +00003722 setValue(&I, result);
3723}
3724
Bill Wendling3eb59402008-09-09 00:28:24 +00003725/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3726/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003727void
Dan Gohman46510a72010-04-15 01:51:59 +00003728SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003729 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003730 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003731
Gabor Greif0635f352010-06-25 09:38:13 +00003732 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003733 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003734 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003735 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003736
Bill Wendling39150252008-09-09 20:39:27 +00003737 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003738 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003739
Bill Wendling3eb59402008-09-09 00:28:24 +00003740 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003741 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003742 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003743
Bill Wendling3eb59402008-09-09 00:28:24 +00003744 // Different possible minimax approximations of significand in
3745 // floating-point for various degrees of accuracy over [1,2].
3746 if (LimitFloatPrecision <= 6) {
3747 // For floating-point precision of 6:
3748 //
3749 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3750 //
3751 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003752 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003753 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003754 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003755 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003756 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3757 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003758 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003759
Scott Michelfdc40a02009-02-17 22:15:04 +00003760 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003761 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003762 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3763 // For floating-point precision of 12:
3764 //
3765 // Log2ofMantissa =
3766 // -2.51285454f +
3767 // (4.07009056f +
3768 // (-2.12067489f +
3769 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003770 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003771 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003772 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003773 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003775 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3777 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003778 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3780 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003781 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003782 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3783 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003784 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003785
Scott Michelfdc40a02009-02-17 22:15:04 +00003786 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003787 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003788 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3789 // For floating-point precision of 18:
3790 //
3791 // Log2ofMantissa =
3792 // -3.0400495f +
3793 // (6.1129976f +
3794 // (-5.3420409f +
3795 // (3.2865683f +
3796 // (-1.2669343f +
3797 // (0.27515199f -
3798 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3799 //
3800 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003801 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003802 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003803 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003804 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003805 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3806 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003807 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003808 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3809 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003810 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003811 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3812 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003813 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003814 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3815 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003816 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003817 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3818 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003819 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003820
Scott Michelfdc40a02009-02-17 22:15:04 +00003821 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003822 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003823 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003824 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003825 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003826 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003827 getValue(I.getArgOperand(0)).getValueType(),
3828 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003829 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003830
Dale Johannesen59e577f2008-09-05 18:38:42 +00003831 setValue(&I, result);
3832}
3833
Bill Wendling3eb59402008-09-09 00:28:24 +00003834/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3835/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003836void
Dan Gohman46510a72010-04-15 01:51:59 +00003837SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003838 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003839 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003840
Gabor Greif0635f352010-06-25 09:38:13 +00003841 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003842 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003843 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003844 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003845
Bill Wendling39150252008-09-09 20:39:27 +00003846 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003847 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003848 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003849 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003850
3851 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003852 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003853 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003854
3855 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003856 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003857 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003858 // Log10ofMantissa =
3859 // -0.50419619f +
3860 // (0.60948995f - 0.10380950f * x) * x;
3861 //
3862 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003863 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003864 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003865 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003866 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003867 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3868 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003869 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003870
Scott Michelfdc40a02009-02-17 22:15:04 +00003871 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003872 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003873 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3874 // For floating-point precision of 12:
3875 //
3876 // Log10ofMantissa =
3877 // -0.64831180f +
3878 // (0.91751397f +
3879 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3880 //
3881 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003882 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003883 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003884 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003885 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003886 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3887 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003888 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003889 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3890 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003891 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003892
Scott Michelfdc40a02009-02-17 22:15:04 +00003893 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003894 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003895 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003896 // For floating-point precision of 18:
3897 //
3898 // Log10ofMantissa =
3899 // -0.84299375f +
3900 // (1.5327582f +
3901 // (-1.0688956f +
3902 // (0.49102474f +
3903 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3904 //
3905 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003907 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003908 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003909 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003910 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3911 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003912 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003913 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3914 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003915 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003916 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3917 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003918 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003919 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3920 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003921 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003922
Scott Michelfdc40a02009-02-17 22:15:04 +00003923 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003924 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003925 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003926 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003927 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003928 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003929 getValue(I.getArgOperand(0)).getValueType(),
3930 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003931 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003932
Dale Johannesen59e577f2008-09-05 18:38:42 +00003933 setValue(&I, result);
3934}
3935
Bill Wendlinge10c8142008-09-09 22:39:21 +00003936/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3937/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003938void
Dan Gohman46510a72010-04-15 01:51:59 +00003939SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003940 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003941 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003942
Gabor Greif0635f352010-06-25 09:38:13 +00003943 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003944 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003945 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003946
Owen Anderson825b72b2009-08-11 20:47:22 +00003947 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003948
3949 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003950 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3951 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003952
3953 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003954 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003955 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003956
3957 if (LimitFloatPrecision <= 6) {
3958 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003959 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003960 // TwoToFractionalPartOfX =
3961 // 0.997535578f +
3962 // (0.735607626f + 0.252464424f * x) * x;
3963 //
3964 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003965 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003966 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003967 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003968 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003969 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3970 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003971 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003972 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003973 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003974 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003975
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003976 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003977 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003978 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3979 // For floating-point precision of 12:
3980 //
3981 // TwoToFractionalPartOfX =
3982 // 0.999892986f +
3983 // (0.696457318f +
3984 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3985 //
3986 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003987 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003988 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003989 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003990 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003991 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3992 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003993 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003994 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3995 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003996 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003997 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003998 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003999 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004000
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004001 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004002 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004003 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4004 // For floating-point precision of 18:
4005 //
4006 // TwoToFractionalPartOfX =
4007 // 0.999999982f +
4008 // (0.693148872f +
4009 // (0.240227044f +
4010 // (0.554906021e-1f +
4011 // (0.961591928e-2f +
4012 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4013 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004014 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004015 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004016 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004017 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004018 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4019 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004020 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004021 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4022 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004023 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004024 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4025 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004026 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004027 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4028 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004029 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004030 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4031 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004032 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004033 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004034 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004035 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004036
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004037 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004038 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004039 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00004040 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004041 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004042 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004043 getValue(I.getArgOperand(0)).getValueType(),
4044 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004045 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004046
Dale Johannesen601d3c02008-09-05 01:48:15 +00004047 setValue(&I, result);
4048}
4049
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004050/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4051/// limited-precision mode with x == 10.0f.
4052void
Dan Gohman46510a72010-04-15 01:51:59 +00004053SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004054 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00004055 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00004056 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004057 bool IsExp10 = false;
4058
Owen Anderson825b72b2009-08-11 20:47:22 +00004059 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004060 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004061 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4062 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
4063 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
4064 APFloat Ten(10.0f);
4065 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
4066 }
4067 }
4068 }
4069
4070 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004071 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004072
4073 // Put the exponent in the right bit position for later addition to the
4074 // final result:
4075 //
4076 // #define LOG2OF10 3.3219281f
4077 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00004078 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004079 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004080 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004081
4082 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004083 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4084 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004085
4086 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004087 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004088 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004089
4090 if (LimitFloatPrecision <= 6) {
4091 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004092 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004093 // twoToFractionalPartOfX =
4094 // 0.997535578f +
4095 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004096 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004097 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004098 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004099 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004100 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004101 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004102 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4103 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004104 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004105 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004106 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004107 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004108
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004109 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004110 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004111 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4112 // For floating-point precision of 12:
4113 //
4114 // TwoToFractionalPartOfX =
4115 // 0.999892986f +
4116 // (0.696457318f +
4117 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4118 //
4119 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004120 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004121 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004122 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004123 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004124 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4125 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004126 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004127 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4128 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004129 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004130 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004131 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004132 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004133
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004134 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004135 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004136 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4137 // For floating-point precision of 18:
4138 //
4139 // TwoToFractionalPartOfX =
4140 // 0.999999982f +
4141 // (0.693148872f +
4142 // (0.240227044f +
4143 // (0.554906021e-1f +
4144 // (0.961591928e-2f +
4145 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4146 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004147 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004148 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004149 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004150 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004151 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4152 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004153 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004154 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4155 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004156 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004157 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4158 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004159 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004160 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4161 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004162 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004163 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4164 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004165 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004166 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004167 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004168 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004169
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004170 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004171 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004172 }
4173 } else {
4174 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004175 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004176 getValue(I.getArgOperand(0)).getValueType(),
4177 getValue(I.getArgOperand(0)),
4178 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004179 }
4180
4181 setValue(&I, result);
4182}
4183
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004184
4185/// ExpandPowI - Expand a llvm.powi intrinsic.
4186static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4187 SelectionDAG &DAG) {
4188 // If RHS is a constant, we can expand this out to a multiplication tree,
4189 // otherwise we end up lowering to a call to __powidf2 (for example). When
4190 // optimizing for size, we only want to do this if the expansion would produce
4191 // a small number of multiplies, otherwise we do the full expansion.
4192 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4193 // Get the exponent as a positive value.
4194 unsigned Val = RHSC->getSExtValue();
4195 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004196
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004197 // powi(x, 0) -> 1.0
4198 if (Val == 0)
4199 return DAG.getConstantFP(1.0, LHS.getValueType());
4200
Dan Gohmanae541aa2010-04-15 04:33:49 +00004201 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004202 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4203 // If optimizing for size, don't insert too many multiplies. This
4204 // inserts up to 5 multiplies.
4205 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4206 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004207 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004208 // powi(x,15) generates one more multiply than it should), but this has
4209 // the benefit of being both really simple and much better than a libcall.
4210 SDValue Res; // Logically starts equal to 1.0
4211 SDValue CurSquare = LHS;
4212 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004213 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004214 if (Res.getNode())
4215 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4216 else
4217 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004218 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004219
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004220 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4221 CurSquare, CurSquare);
4222 Val >>= 1;
4223 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004224
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004225 // If the original was negative, invert the result, producing 1/(x*x*x).
4226 if (RHSC->getSExtValue() < 0)
4227 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4228 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4229 return Res;
4230 }
4231 }
4232
4233 // Otherwise, expand to a libcall.
4234 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4235}
4236
Devang Patel227dfdb2011-05-16 21:24:05 +00004237// getTruncatedArgReg - Find underlying register used for an truncated
4238// argument.
4239static unsigned getTruncatedArgReg(const SDValue &N) {
4240 if (N.getOpcode() != ISD::TRUNCATE)
4241 return 0;
4242
4243 const SDValue &Ext = N.getOperand(0);
4244 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4245 const SDValue &CFR = Ext.getOperand(0);
4246 if (CFR.getOpcode() == ISD::CopyFromReg)
4247 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
4248 else
4249 if (CFR.getOpcode() == ISD::TRUNCATE)
4250 return getTruncatedArgReg(CFR);
4251 }
4252 return 0;
4253}
4254
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004255/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4256/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4257/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004258bool
Devang Patel78a06e52010-08-25 20:39:26 +00004259SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004260 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004261 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004262 const Argument *Arg = dyn_cast<Argument>(V);
4263 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004264 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004265
Devang Patel719f6a92010-04-29 20:40:36 +00004266 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004267 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4268 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4269
Devang Patela83ce982010-04-29 18:50:36 +00004270 // Ignore inlined function arguments here.
4271 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004272 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004273 return false;
4274
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004275 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004276 if (Arg->hasByValAttr()) {
4277 // Byval arguments' frame index is recorded during argument lowering.
4278 // Use this info directly.
Devang Patel0b48ead2010-08-31 22:22:42 +00004279 Reg = TRI->getFrameRegister(MF);
4280 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00004281 // If byval argument ofset is not recorded then ignore this.
4282 if (!Offset)
4283 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004284 }
4285
Devang Patel227dfdb2011-05-16 21:24:05 +00004286 if (N.getNode()) {
4287 if (N.getOpcode() == ISD::CopyFromReg)
4288 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4289 else
4290 Reg = getTruncatedArgReg(N);
4291 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004292 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4293 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4294 if (PR)
4295 Reg = PR;
4296 }
4297 }
4298
Evan Chenga36acad2010-04-29 06:33:38 +00004299 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004300 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004301 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004302 if (VMI != FuncInfo.ValueMap.end())
4303 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004304 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004305
Devang Patel8bc9ef72010-11-02 17:19:03 +00004306 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004307 // Check if frame index is available.
4308 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004309 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004310 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4311 Reg = TRI->getFrameRegister(MF);
4312 Offset = FINode->getIndex();
4313 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004314 }
4315
4316 if (!Reg)
4317 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004318
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004319 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4320 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004321 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004322 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004323 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004324}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004325
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004326// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004327#if defined(_MSC_VER) && defined(setjmp) && \
4328 !defined(setjmp_undefined_for_msvc)
4329# pragma push_macro("setjmp")
4330# undef setjmp
4331# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004332#endif
4333
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004334/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4335/// we want to emit this as a call to a named external function, return the name
4336/// otherwise lower it and return null.
4337const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004338SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004339 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004340 SDValue Res;
4341
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004342 switch (Intrinsic) {
4343 default:
4344 // By default, turn this into a target intrinsic node.
4345 visitTargetIntrinsic(I, Intrinsic);
4346 return 0;
4347 case Intrinsic::vastart: visitVAStart(I); return 0;
4348 case Intrinsic::vaend: visitVAEnd(I); return 0;
4349 case Intrinsic::vacopy: visitVACopy(I); return 0;
4350 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004351 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004352 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004353 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004354 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004355 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004356 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004357 return 0;
4358 case Intrinsic::setjmp:
4359 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004360 case Intrinsic::longjmp:
4361 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004362 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004363 // Assert for address < 256 since we support only user defined address
4364 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004365 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004366 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004367 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004368 < 256 &&
4369 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004370 SDValue Op1 = getValue(I.getArgOperand(0));
4371 SDValue Op2 = getValue(I.getArgOperand(1));
4372 SDValue Op3 = getValue(I.getArgOperand(2));
4373 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4374 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004375 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004376 MachinePointerInfo(I.getArgOperand(0)),
4377 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004378 return 0;
4379 }
Chris Lattner824b9582008-11-21 16:42:48 +00004380 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004381 // Assert for address < 256 since we support only user defined address
4382 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004383 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004384 < 256 &&
4385 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004386 SDValue Op1 = getValue(I.getArgOperand(0));
4387 SDValue Op2 = getValue(I.getArgOperand(1));
4388 SDValue Op3 = getValue(I.getArgOperand(2));
4389 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4390 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004391 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004392 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004393 return 0;
4394 }
Chris Lattner824b9582008-11-21 16:42:48 +00004395 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004396 // Assert for address < 256 since we support only user defined address
4397 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004398 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004399 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004400 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004401 < 256 &&
4402 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004403 SDValue Op1 = getValue(I.getArgOperand(0));
4404 SDValue Op2 = getValue(I.getArgOperand(1));
4405 SDValue Op3 = getValue(I.getArgOperand(2));
4406 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4407 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004408 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004409 MachinePointerInfo(I.getArgOperand(0)),
4410 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004411 return 0;
4412 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004413 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004414 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004415 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004416 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004417 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004418 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004419
4420 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4421 // but do not always have a corresponding SDNode built. The SDNodeOrder
4422 // absolute, but not relative, values are different depending on whether
4423 // debug info exists.
4424 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004425
4426 // Check if address has undef value.
4427 if (isa<UndefValue>(Address) ||
4428 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004429 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004430 return 0;
4431 }
4432
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004433 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004434 if (!N.getNode() && isa<Argument>(Address))
4435 // Check unused arguments map.
4436 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004437 SDDbgValue *SDV;
4438 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004439 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004440 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004441 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4442 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4443 Address = BCI->getOperand(0);
4444 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4445
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004446 if (isParameter && !AI) {
4447 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4448 if (FINode)
4449 // Byval parameter. We have a frame index at this point.
4450 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4451 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004452 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004453 // Address is an argument, so try to emit its dbg value using
4454 // virtual register info from the FuncInfo.ValueMap.
4455 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004456 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004457 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004458 } else if (AI)
4459 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4460 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004461 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004462 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004463 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004464 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004465 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004466 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4467 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004468 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004469 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004470 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004471 // If variable is pinned by a alloca in dominating bb then
4472 // use StaticAllocaMap.
4473 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004474 if (AI->getParent() != DI.getParent()) {
4475 DenseMap<const AllocaInst*, int>::iterator SI =
4476 FuncInfo.StaticAllocaMap.find(AI);
4477 if (SI != FuncInfo.StaticAllocaMap.end()) {
4478 SDV = DAG.getDbgValue(Variable, SI->second,
4479 0, dl, SDNodeOrder);
4480 DAG.AddDbgValue(SDV, 0, false);
4481 return 0;
4482 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004483 }
4484 }
Devang Patelafeaae72010-12-06 22:39:26 +00004485 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004486 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004487 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004488 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004489 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004490 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004491 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004492 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004493 return 0;
4494
4495 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004496 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004497 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004498 if (!V)
4499 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004500
4501 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4502 // but do not always have a corresponding SDNode built. The SDNodeOrder
4503 // absolute, but not relative, values are different depending on whether
4504 // debug info exists.
4505 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004506 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004507 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004508 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4509 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004510 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004511 // Do not use getValue() in here; we don't want to generate code at
4512 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004513 SDValue N = NodeMap[V];
4514 if (!N.getNode() && isa<Argument>(V))
4515 // Check unused arguments map.
4516 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004517 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004518 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004519 SDV = DAG.getDbgValue(Variable, N.getNode(),
4520 N.getResNo(), Offset, dl, SDNodeOrder);
4521 DAG.AddDbgValue(SDV, N.getNode(), false);
4522 }
Devang Patela778f5c2011-02-18 22:43:42 +00004523 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004524 // Do not call getValue(V) yet, as we don't want to generate code.
4525 // Remember it for later.
4526 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4527 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004528 } else {
Devang Patel00190342010-03-15 19:15:44 +00004529 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004530 // data available is an unreferenced parameter.
4531 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004532 }
Devang Patel00190342010-03-15 19:15:44 +00004533 }
4534
4535 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004536 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004537 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004538 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004539 // Don't handle byval struct arguments or VLAs, for example.
4540 if (!AI)
4541 return 0;
4542 DenseMap<const AllocaInst*, int>::iterator SI =
4543 FuncInfo.StaticAllocaMap.find(AI);
4544 if (SI == FuncInfo.StaticAllocaMap.end())
4545 return 0; // VLAs.
4546 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004547
Chris Lattner512063d2010-04-05 06:19:28 +00004548 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4549 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4550 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004551 return 0;
4552 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004553 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004554 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004555 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004556 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004557 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004558 SDValue Ops[1];
4559 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004560 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004561 setValue(&I, Op);
4562 DAG.setRoot(Op.getValue(1));
4563 return 0;
4564 }
4565
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004566 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004567 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004568 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004569 if (CallMBB->isLandingPad())
4570 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004571 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004572#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004573 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004574#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004575 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4576 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004577 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004578 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004579
Chris Lattner3a5815f2009-09-17 23:54:54 +00004580 // Insert the EHSELECTION instruction.
4581 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4582 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004583 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004584 Ops[1] = getRoot();
4585 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004586 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004587 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004588 return 0;
4589 }
4590
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004591 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004592 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004593 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004594 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4595 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004596 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004597 return 0;
4598 }
4599
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004600 case Intrinsic::eh_return_i32:
4601 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004602 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4603 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4604 MVT::Other,
4605 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004606 getValue(I.getArgOperand(0)),
4607 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004608 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004609 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004610 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004611 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004612 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004613 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004614 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004615 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004616 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004617 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004618 TLI.getPointerTy()),
4619 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004620 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004621 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004622 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004623 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4624 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004625 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004626 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004627 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004628 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004629 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004630 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004631 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004632
Chris Lattner512063d2010-04-05 06:19:28 +00004633 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004634 return 0;
4635 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004636 case Intrinsic::eh_sjlj_setjmp: {
4637 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004638 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004639 return 0;
4640 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004641 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004642 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004643 getRoot(), getValue(I.getArgOperand(0))));
4644 return 0;
4645 }
4646 case Intrinsic::eh_sjlj_dispatch_setup: {
4647 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
Bill Wendling61512ba2011-05-11 01:11:55 +00004648 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004649 return 0;
4650 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004651
Dale Johannesen0488fb62010-09-30 23:57:10 +00004652 case Intrinsic::x86_mmx_pslli_w:
4653 case Intrinsic::x86_mmx_pslli_d:
4654 case Intrinsic::x86_mmx_pslli_q:
4655 case Intrinsic::x86_mmx_psrli_w:
4656 case Intrinsic::x86_mmx_psrli_d:
4657 case Intrinsic::x86_mmx_psrli_q:
4658 case Intrinsic::x86_mmx_psrai_w:
4659 case Intrinsic::x86_mmx_psrai_d: {
4660 SDValue ShAmt = getValue(I.getArgOperand(1));
4661 if (isa<ConstantSDNode>(ShAmt)) {
4662 visitTargetIntrinsic(I, Intrinsic);
4663 return 0;
4664 }
4665 unsigned NewIntrinsic = 0;
4666 EVT ShAmtVT = MVT::v2i32;
4667 switch (Intrinsic) {
4668 case Intrinsic::x86_mmx_pslli_w:
4669 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4670 break;
4671 case Intrinsic::x86_mmx_pslli_d:
4672 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4673 break;
4674 case Intrinsic::x86_mmx_pslli_q:
4675 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4676 break;
4677 case Intrinsic::x86_mmx_psrli_w:
4678 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4679 break;
4680 case Intrinsic::x86_mmx_psrli_d:
4681 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4682 break;
4683 case Intrinsic::x86_mmx_psrli_q:
4684 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4685 break;
4686 case Intrinsic::x86_mmx_psrai_w:
4687 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4688 break;
4689 case Intrinsic::x86_mmx_psrai_d:
4690 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4691 break;
4692 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4693 }
4694
4695 // The vector shift intrinsics with scalars uses 32b shift amounts but
4696 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4697 // to be zero.
4698 // We must do this early because v2i32 is not a legal type.
4699 DebugLoc dl = getCurDebugLoc();
4700 SDValue ShOps[2];
4701 ShOps[0] = ShAmt;
4702 ShOps[1] = DAG.getConstant(0, MVT::i32);
4703 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4704 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004705 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004706 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4707 DAG.getConstant(NewIntrinsic, MVT::i32),
4708 getValue(I.getArgOperand(0)), ShAmt);
4709 setValue(&I, Res);
4710 return 0;
4711 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004712 case Intrinsic::convertff:
4713 case Intrinsic::convertfsi:
4714 case Intrinsic::convertfui:
4715 case Intrinsic::convertsif:
4716 case Intrinsic::convertuif:
4717 case Intrinsic::convertss:
4718 case Intrinsic::convertsu:
4719 case Intrinsic::convertus:
4720 case Intrinsic::convertuu: {
4721 ISD::CvtCode Code = ISD::CVT_INVALID;
4722 switch (Intrinsic) {
4723 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4724 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4725 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4726 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4727 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4728 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4729 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4730 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4731 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4732 }
Owen Andersone50ed302009-08-10 22:56:29 +00004733 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004734 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004735 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4736 DAG.getValueType(DestVT),
4737 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004738 getValue(I.getArgOperand(1)),
4739 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004740 Code);
4741 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004742 return 0;
4743 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004744 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004745 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004746 getValue(I.getArgOperand(0)).getValueType(),
4747 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004748 return 0;
4749 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004750 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4751 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004752 return 0;
4753 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004754 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004755 getValue(I.getArgOperand(0)).getValueType(),
4756 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004757 return 0;
4758 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004759 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004760 getValue(I.getArgOperand(0)).getValueType(),
4761 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004762 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004763 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004764 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004765 return 0;
4766 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004767 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004768 return 0;
4769 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004770 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004771 return 0;
4772 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004773 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004774 return 0;
4775 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004776 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004777 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004778 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004779 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004780 return 0;
Cameron Zwarich33390842011-07-08 21:39:21 +00004781 case Intrinsic::fma:
4782 setValue(&I, DAG.getNode(ISD::FMA, dl,
4783 getValue(I.getArgOperand(0)).getValueType(),
4784 getValue(I.getArgOperand(0)),
4785 getValue(I.getArgOperand(1)),
4786 getValue(I.getArgOperand(2))));
4787 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004788 case Intrinsic::convert_to_fp16:
4789 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004790 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004791 return 0;
4792 case Intrinsic::convert_from_fp16:
4793 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004794 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004795 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004796 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004797 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004798 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004799 return 0;
4800 }
4801 case Intrinsic::readcyclecounter: {
4802 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004803 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4804 DAG.getVTList(MVT::i64, MVT::Other),
4805 &Op, 1);
4806 setValue(&I, Res);
4807 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004808 return 0;
4809 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004810 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004811 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004812 getValue(I.getArgOperand(0)).getValueType(),
4813 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004814 return 0;
4815 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004816 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004817 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004818 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004819 return 0;
4820 }
4821 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004822 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004823 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004824 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004825 return 0;
4826 }
4827 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004828 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004829 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004830 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004831 return 0;
4832 }
4833 case Intrinsic::stacksave: {
4834 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004835 Res = DAG.getNode(ISD::STACKSAVE, dl,
4836 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4837 setValue(&I, Res);
4838 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004839 return 0;
4840 }
4841 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004842 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004843 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004844 return 0;
4845 }
Bill Wendling57344502008-11-18 11:01:33 +00004846 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004847 // Emit code into the DAG to store the stack guard onto the stack.
4848 MachineFunction &MF = DAG.getMachineFunction();
4849 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004850 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004851
Gabor Greif0635f352010-06-25 09:38:13 +00004852 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4853 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004854
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004855 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004856 MFI->setStackProtectorIndex(FI);
4857
4858 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4859
4860 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004861 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004862 MachinePointerInfo::getFixedStack(FI),
4863 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004864 setValue(&I, Res);
4865 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004866 return 0;
4867 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004868 case Intrinsic::objectsize: {
4869 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004870 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004871
4872 assert(CI && "Non-constant type in __builtin_object_size?");
4873
Gabor Greif0635f352010-06-25 09:38:13 +00004874 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004875 EVT Ty = Arg.getValueType();
4876
Dan Gohmane368b462010-06-18 14:22:04 +00004877 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004878 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004879 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004880 Res = DAG.getConstant(0, Ty);
4881
4882 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004883 return 0;
4884 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004885 case Intrinsic::var_annotation:
4886 // Discard annotate attributes
4887 return 0;
4888
4889 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004890 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004891
4892 SDValue Ops[6];
4893 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004894 Ops[1] = getValue(I.getArgOperand(0));
4895 Ops[2] = getValue(I.getArgOperand(1));
4896 Ops[3] = getValue(I.getArgOperand(2));
4897 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004898 Ops[5] = DAG.getSrcValue(F);
4899
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004900 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4901 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4902 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004903
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004904 setValue(&I, Res);
4905 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004906 return 0;
4907 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004908 case Intrinsic::gcroot:
4909 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004910 const Value *Alloca = I.getArgOperand(0);
4911 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004912
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004913 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4914 GFI->addStackRoot(FI->getIndex(), TypeMap);
4915 }
4916 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004917 case Intrinsic::gcread:
4918 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004919 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004920 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004921 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004922 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004923 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00004924
4925 case Intrinsic::expect: {
4926 // Just replace __builtin_expect(exp, c) with EXP.
4927 setValue(&I, getValue(I.getArgOperand(0)));
4928 return 0;
4929 }
4930
Evan Cheng4da0c7c2011-04-08 21:37:21 +00004931 case Intrinsic::trap: {
4932 StringRef TrapFuncName = getTrapFunctionName();
4933 if (TrapFuncName.empty()) {
4934 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
4935 return 0;
4936 }
4937 TargetLowering::ArgListTy Args;
4938 std::pair<SDValue, SDValue> Result =
4939 TLI.LowerCallTo(getRoot(), I.getType(),
4940 false, false, false, false, 0, CallingConv::C,
4941 /*isTailCall=*/false, /*isReturnValueUsed=*/true,
4942 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
4943 Args, DAG, getCurDebugLoc());
4944 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004945 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00004946 }
Bill Wendlingef375462008-11-21 02:38:44 +00004947 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004948 return implVisitAluOverflow(I, ISD::UADDO);
4949 case Intrinsic::sadd_with_overflow:
4950 return implVisitAluOverflow(I, ISD::SADDO);
4951 case Intrinsic::usub_with_overflow:
4952 return implVisitAluOverflow(I, ISD::USUBO);
4953 case Intrinsic::ssub_with_overflow:
4954 return implVisitAluOverflow(I, ISD::SSUBO);
4955 case Intrinsic::umul_with_overflow:
4956 return implVisitAluOverflow(I, ISD::UMULO);
4957 case Intrinsic::smul_with_overflow:
4958 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004959
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004960 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00004961 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004962 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004963 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004964 Ops[1] = getValue(I.getArgOperand(0));
4965 Ops[2] = getValue(I.getArgOperand(1));
4966 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00004967 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004968 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
4969 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00004970 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004971 EVT::getIntegerVT(*Context, 8),
4972 MachinePointerInfo(I.getArgOperand(0)),
4973 0, /* align */
4974 false, /* volatile */
4975 rw==0, /* read */
4976 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004977 return 0;
4978 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004979 case Intrinsic::memory_barrier: {
4980 SDValue Ops[6];
4981 Ops[0] = getRoot();
4982 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004983 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004984
Bill Wendling4533cac2010-01-28 21:51:40 +00004985 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004986 return 0;
4987 }
4988 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004989 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004990 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004991 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004992 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004993 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004994 getValue(I.getArgOperand(0)),
4995 getValue(I.getArgOperand(1)),
4996 getValue(I.getArgOperand(2)),
Eli Friedman55ba8162011-07-29 03:05:32 +00004997 MachinePointerInfo(I.getArgOperand(0)), 0 /* Alignment */,
4998 Monotonic, CrossThread);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004999 setValue(&I, L);
5000 DAG.setRoot(L.getValue(1));
5001 return 0;
5002 }
5003 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005004 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005005 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005006 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005007 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005008 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005009 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005010 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005011 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005012 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005013 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005014 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005015 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005016 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005017 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005018 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005019 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005020 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005021 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005022 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005023 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00005024 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00005025
5026 case Intrinsic::invariant_start:
5027 case Intrinsic::lifetime_start:
5028 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005029 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005030 return 0;
5031 case Intrinsic::invariant_end:
5032 case Intrinsic::lifetime_end:
5033 // Discard region information.
5034 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005035 }
5036}
5037
Dan Gohman46510a72010-04-15 01:51:59 +00005038void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005039 bool isTailCall,
5040 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005041 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5042 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5043 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005044 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005045 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005046
5047 TargetLowering::ArgListTy Args;
5048 TargetLowering::ArgListEntry Entry;
5049 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005050
5051 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005052 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005053 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00005054 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
5055 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005056
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005057 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Eric Christopher471e4222011-06-08 23:55:35 +00005058 DAG.getMachineFunction(),
5059 FTy->isVarArg(), Outs,
5060 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005061
5062 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005063 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005064
5065 if (!CanLowerReturn) {
5066 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
5067 FTy->getReturnType());
5068 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
5069 FTy->getReturnType());
5070 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005071 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005072 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005073
Chris Lattnerecf42c42010-09-21 16:36:31 +00005074 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005075 Entry.Node = DemoteStackSlot;
5076 Entry.Ty = StackSlotPtrType;
5077 Entry.isSExt = false;
5078 Entry.isZExt = false;
5079 Entry.isInReg = false;
5080 Entry.isSRet = true;
5081 Entry.isNest = false;
5082 Entry.isByVal = false;
5083 Entry.Alignment = Align;
5084 Args.push_back(Entry);
5085 RetTy = Type::getVoidTy(FTy->getContext());
5086 }
5087
Dan Gohman46510a72010-04-15 01:51:59 +00005088 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005089 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005090 const Value *V = *i;
5091
5092 // Skip empty types
5093 if (V->getType()->isEmptyTy())
5094 continue;
5095
5096 SDValue ArgNode = getValue(V);
5097 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005098
5099 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00005100 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5101 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5102 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5103 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5104 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5105 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005106 Entry.Alignment = CS.getParamAlignment(attrInd);
5107 Args.push_back(Entry);
5108 }
5109
Chris Lattner512063d2010-04-05 06:19:28 +00005110 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005111 // Insert a label before the invoke call to mark the try range. This can be
5112 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005113 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005114
Jim Grosbachca752c92010-01-28 01:45:32 +00005115 // For SjLj, keep track of which landing pads go with which invokes
5116 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005117 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005118 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005119 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00005120 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005121 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005122 }
5123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005124 // Both PendingLoads and PendingExports must be flushed here;
5125 // this call might not return.
5126 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005127 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005128 }
5129
Dan Gohman98ca4f22009-08-05 01:29:28 +00005130 // Check if target-independent constraints permit a tail call here.
5131 // Target-dependent constraints are checked within TLI.LowerCallTo.
5132 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005133 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005134 isTailCall = false;
5135
Dan Gohmanbadcda42010-08-28 00:51:03 +00005136 // If there's a possibility that fast-isel has already selected some amount
5137 // of the current basic block, don't emit a tail call.
5138 if (isTailCall && EnableFastISel)
5139 isTailCall = false;
5140
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005141 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005142 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00005143 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005144 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005145 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005146 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00005147 isTailCall,
5148 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00005149 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005150 assert((isTailCall || Result.second.getNode()) &&
5151 "Non-null chain expected with non-tail call!");
5152 assert((Result.second.getNode() || !Result.first.getNode()) &&
5153 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005154 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005155 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005156 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005157 // The instruction result is the result of loading from the
5158 // hidden sret parameter.
5159 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005160 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005161
5162 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5163 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5164 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00005165 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005166 SmallVector<SDValue, 4> Values(NumValues);
5167 SmallVector<SDValue, 4> Chains(NumValues);
5168
5169 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005170 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5171 DemoteStackSlot,
5172 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00005173 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005174 Add,
5175 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
5176 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005177 Values[i] = L;
5178 Chains[i] = L.getValue(1);
5179 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005180
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005181 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5182 MVT::Other, &Chains[0], NumValues);
5183 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005184
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005185 // Collect the legal value parts into potentially illegal values
5186 // that correspond to the original function's return values.
5187 SmallVector<EVT, 4> RetTys;
5188 RetTy = FTy->getReturnType();
5189 ComputeValueVTs(TLI, RetTy, RetTys);
5190 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5191 SmallVector<SDValue, 4> ReturnValues;
5192 unsigned CurReg = 0;
5193 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5194 EVT VT = RetTys[I];
5195 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
5196 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005197
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005198 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00005199 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005200 RegisterVT, VT, AssertOp);
5201 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005202 CurReg += NumRegs;
5203 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005204
Bill Wendling4533cac2010-01-28 21:51:40 +00005205 setValue(CS.getInstruction(),
5206 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5207 DAG.getVTList(&RetTys[0], RetTys.size()),
5208 &ReturnValues[0], ReturnValues.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005209 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005210
Evan Chengc249e482011-04-01 19:57:01 +00005211 // Assign order to nodes here. If the call does not produce a result, it won't
5212 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005213 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005214 // As a special case, a null chain means that a tail call has been emitted and
5215 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005216 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005217 ++SDNodeOrder;
5218 AssignOrderingToNode(DAG.getRoot().getNode());
5219 } else {
5220 DAG.setRoot(Result.second);
5221 ++SDNodeOrder;
5222 AssignOrderingToNode(Result.second.getNode());
5223 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005224
Chris Lattner512063d2010-04-05 06:19:28 +00005225 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005226 // Insert a label at the end of the invoke call to mark the try range. This
5227 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005228 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005229 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005230
5231 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005232 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005233 }
5234}
5235
Chris Lattner8047d9a2009-12-24 00:37:38 +00005236/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5237/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005238static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5239 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005240 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005241 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005242 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005243 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005244 if (C->isNullValue())
5245 continue;
5246 // Unknown instruction.
5247 return false;
5248 }
5249 return true;
5250}
5251
Dan Gohman46510a72010-04-15 01:51:59 +00005252static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005253 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005254 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005255
Chris Lattner8047d9a2009-12-24 00:37:38 +00005256 // Check to see if this load can be trivially constant folded, e.g. if the
5257 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005258 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005259 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005260 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005261 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005262
Dan Gohman46510a72010-04-15 01:51:59 +00005263 if (const Constant *LoadCst =
5264 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5265 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005266 return Builder.getValue(LoadCst);
5267 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005268
Chris Lattner8047d9a2009-12-24 00:37:38 +00005269 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5270 // still constant memory, the input chain can be the entry node.
5271 SDValue Root;
5272 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005273
Chris Lattner8047d9a2009-12-24 00:37:38 +00005274 // Do not serialize (non-volatile) loads of constant memory with anything.
5275 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5276 Root = Builder.DAG.getEntryNode();
5277 ConstantMemory = true;
5278 } else {
5279 // Do not serialize non-volatile loads against each other.
5280 Root = Builder.DAG.getRoot();
5281 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005282
Chris Lattner8047d9a2009-12-24 00:37:38 +00005283 SDValue Ptr = Builder.getValue(PtrVal);
5284 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005285 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005286 false /*volatile*/,
5287 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005288
Chris Lattner8047d9a2009-12-24 00:37:38 +00005289 if (!ConstantMemory)
5290 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5291 return LoadVal;
5292}
5293
5294
5295/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5296/// If so, return true and lower it, otherwise return false and it will be
5297/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005298bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005299 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005300 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005301 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005302
Gabor Greif0635f352010-06-25 09:38:13 +00005303 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005304 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005305 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005306 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005307 return false;
5308
Gabor Greif0635f352010-06-25 09:38:13 +00005309 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005310
Chris Lattner8047d9a2009-12-24 00:37:38 +00005311 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5312 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005313 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5314 bool ActuallyDoIt = true;
5315 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005316 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005317 switch (Size->getZExtValue()) {
5318 default:
5319 LoadVT = MVT::Other;
5320 LoadTy = 0;
5321 ActuallyDoIt = false;
5322 break;
5323 case 2:
5324 LoadVT = MVT::i16;
5325 LoadTy = Type::getInt16Ty(Size->getContext());
5326 break;
5327 case 4:
5328 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005329 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005330 break;
5331 case 8:
5332 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005333 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005334 break;
5335 /*
5336 case 16:
5337 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005338 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005339 LoadTy = VectorType::get(LoadTy, 4);
5340 break;
5341 */
5342 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005343
Chris Lattner04b091a2009-12-24 01:07:17 +00005344 // This turns into unaligned loads. We only do this if the target natively
5345 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5346 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005347
Chris Lattner04b091a2009-12-24 01:07:17 +00005348 // Require that we can find a legal MVT, and only do this if the target
5349 // supports unaligned loads of that type. Expanding into byte loads would
5350 // bloat the code.
5351 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5352 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5353 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5354 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5355 ActuallyDoIt = false;
5356 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005357
Chris Lattner04b091a2009-12-24 01:07:17 +00005358 if (ActuallyDoIt) {
5359 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5360 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005361
Chris Lattner04b091a2009-12-24 01:07:17 +00005362 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5363 ISD::SETNE);
5364 EVT CallVT = TLI.getValueType(I.getType(), true);
5365 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5366 return true;
5367 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005368 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005369
5370
Chris Lattner8047d9a2009-12-24 00:37:38 +00005371 return false;
5372}
5373
5374
Dan Gohman46510a72010-04-15 01:51:59 +00005375void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005376 // Handle inline assembly differently.
5377 if (isa<InlineAsm>(I.getCalledValue())) {
5378 visitInlineAsm(&I);
5379 return;
5380 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005381
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005382 // See if any floating point values are being passed to this function. This is
5383 // used to emit an undefined reference to fltused on Windows.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005384 FunctionType *FT =
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005385 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5386 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5387 if (FT->isVarArg() &&
5388 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5389 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005390 Type* T = I.getArgOperand(i)->getType();
5391 for (po_iterator<Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005392 i != e; ++i) {
5393 if (!i->isFloatingPointTy()) continue;
5394 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5395 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005396 }
5397 }
5398 }
5399
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005400 const char *RenameFn = 0;
5401 if (Function *F = I.getCalledFunction()) {
5402 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005403 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005404 if (unsigned IID = II->getIntrinsicID(F)) {
5405 RenameFn = visitIntrinsicCall(I, IID);
5406 if (!RenameFn)
5407 return;
5408 }
5409 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005410 if (unsigned IID = F->getIntrinsicID()) {
5411 RenameFn = visitIntrinsicCall(I, IID);
5412 if (!RenameFn)
5413 return;
5414 }
5415 }
5416
5417 // Check for well-known libc/libm calls. If the function is internal, it
5418 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005419 if (!F->hasLocalLinkage() && F->hasName()) {
5420 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005421 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005422 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005423 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5424 I.getType() == I.getArgOperand(0)->getType() &&
5425 I.getType() == I.getArgOperand(1)->getType()) {
5426 SDValue LHS = getValue(I.getArgOperand(0));
5427 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005428 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5429 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005430 return;
5431 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005432 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005433 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005434 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5435 I.getType() == I.getArgOperand(0)->getType()) {
5436 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005437 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5438 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005439 return;
5440 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005441 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005442 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005443 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5444 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005445 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005446 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005447 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5448 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005449 return;
5450 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005451 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005452 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005453 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5454 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005455 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005456 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005457 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5458 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005459 return;
5460 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005461 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005462 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005463 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5464 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005465 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005466 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005467 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5468 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005469 return;
5470 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005471 } else if (Name == "memcmp") {
5472 if (visitMemCmpCall(I))
5473 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005474 }
5475 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005476 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005477
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005478 SDValue Callee;
5479 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005480 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005481 else
Bill Wendling056292f2008-09-16 21:48:12 +00005482 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005483
Bill Wendling0d580132009-12-23 01:28:19 +00005484 // Check if we can potentially perform a tail call. More detailed checking is
5485 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005486 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005487}
5488
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005489namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005490
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005491/// AsmOperandInfo - This contains information for each constraint that we are
5492/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005493class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005494public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005495 /// CallOperand - If this is the result output operand or a clobber
5496 /// this is null, otherwise it is the incoming operand to the CallInst.
5497 /// This gets modified as the asm is processed.
5498 SDValue CallOperand;
5499
5500 /// AssignedRegs - If this is a register or register class operand, this
5501 /// contains the set of register corresponding to the operand.
5502 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005503
John Thompsoneac6e1d2010-09-13 18:15:37 +00005504 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005505 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5506 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005508 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5509 /// busy in OutputRegs/InputRegs.
5510 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005511 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005512 std::set<unsigned> &InputRegs,
5513 const TargetRegisterInfo &TRI) const {
5514 if (isOutReg) {
5515 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5516 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5517 }
5518 if (isInReg) {
5519 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5520 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5521 }
5522 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005523
Owen Andersone50ed302009-08-10 22:56:29 +00005524 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005525 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005526 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005527 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005528 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005529 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005530 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005531
Chris Lattner81249c92008-10-17 17:05:25 +00005532 if (isa<BasicBlock>(CallOperandVal))
5533 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005534
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005535 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005536
Eric Christophercef81b72011-05-09 20:04:43 +00005537 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005538 // If this is an indirect operand, the operand is a pointer to the
5539 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005540 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005541 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005542 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005543 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005544 OpTy = PtrTy->getElementType();
5545 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005546
Eric Christophercef81b72011-05-09 20:04:43 +00005547 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005548 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005549 if (STy->getNumElements() == 1)
5550 OpTy = STy->getElementType(0);
5551
Chris Lattner81249c92008-10-17 17:05:25 +00005552 // If OpTy is not a single value, it may be a struct/union that we
5553 // can tile with integers.
5554 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5555 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5556 switch (BitSize) {
5557 default: break;
5558 case 1:
5559 case 8:
5560 case 16:
5561 case 32:
5562 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005563 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005564 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005565 break;
5566 }
5567 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005568
Chris Lattner81249c92008-10-17 17:05:25 +00005569 return TLI.getValueType(OpTy, true);
5570 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005571
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005572private:
5573 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5574 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005575 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005576 const TargetRegisterInfo &TRI) {
5577 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5578 Regs.insert(Reg);
5579 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5580 for (; *Aliases; ++Aliases)
5581 Regs.insert(*Aliases);
5582 }
5583};
Dan Gohman462f6b52010-05-29 17:53:24 +00005584
John Thompson44ab89e2010-10-29 17:29:13 +00005585typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5586
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005587} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005588
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005589/// GetRegistersForValue - Assign registers (virtual or physical) for the
5590/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005591/// register allocator to handle the assignment process. However, if the asm
5592/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005593/// allocation. This produces generally horrible, but correct, code.
5594///
5595/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005596/// Input and OutputRegs are the set of already allocated physical registers.
5597///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005598static void GetRegistersForValue(SelectionDAG &DAG,
5599 const TargetLowering &TLI,
5600 DebugLoc DL,
5601 SDISelAsmOperandInfo &OpInfo,
5602 std::set<unsigned> &OutputRegs,
5603 std::set<unsigned> &InputRegs) {
5604 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005605
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005606 // Compute whether this value requires an input register, an output register,
5607 // or both.
5608 bool isOutReg = false;
5609 bool isInReg = false;
5610 switch (OpInfo.Type) {
5611 case InlineAsm::isOutput:
5612 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005613
5614 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005615 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005616 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005617 break;
5618 case InlineAsm::isInput:
5619 isInReg = true;
5620 isOutReg = false;
5621 break;
5622 case InlineAsm::isClobber:
5623 isOutReg = true;
5624 isInReg = true;
5625 break;
5626 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005627
5628
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005629 MachineFunction &MF = DAG.getMachineFunction();
5630 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005631
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005632 // If this is a constraint for a single physreg, or a constraint for a
5633 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005634 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005635 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5636 OpInfo.ConstraintVT);
5637
5638 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005639 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005640 // If this is a FP input in an integer register (or visa versa) insert a bit
5641 // cast of the input value. More generally, handle any case where the input
5642 // value disagrees with the register class we plan to stick this in.
5643 if (OpInfo.Type == InlineAsm::isInput &&
5644 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005645 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005646 // types are identical size, use a bitcast to convert (e.g. two differing
5647 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005648 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005649 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005650 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005651 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005652 OpInfo.ConstraintVT = RegVT;
5653 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5654 // If the input is a FP value and we want it in FP registers, do a
5655 // bitcast to the corresponding integer type. This turns an f64 value
5656 // into i64, which can be passed with two i32 values on a 32-bit
5657 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005658 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005659 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005660 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005661 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005662 OpInfo.ConstraintVT = RegVT;
5663 }
5664 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005665
Owen Anderson23b9b192009-08-12 00:36:31 +00005666 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005667 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005668
Owen Andersone50ed302009-08-10 22:56:29 +00005669 EVT RegVT;
5670 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005671
5672 // If this is a constraint for a specific physical register, like {r17},
5673 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005674 if (unsigned AssignedReg = PhysReg.first) {
5675 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005676 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005677 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005678
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005679 // Get the actual register value type. This is important, because the user
5680 // may have asked for (e.g.) the AX register in i32 type. We need to
5681 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005682 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005683
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005684 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005685 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005686
5687 // If this is an expanded reference, add the rest of the regs to Regs.
5688 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005689 TargetRegisterClass::iterator I = RC->begin();
5690 for (; *I != AssignedReg; ++I)
5691 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005692
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005693 // Already added the first reg.
5694 --NumRegs; ++I;
5695 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005696 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005697 Regs.push_back(*I);
5698 }
5699 }
Bill Wendling651ad132009-12-22 01:25:10 +00005700
Dan Gohman7451d3e2010-05-29 17:03:36 +00005701 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005702 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5703 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5704 return;
5705 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005706
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005707 // Otherwise, if this was a reference to an LLVM register class, create vregs
5708 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005709 if (const TargetRegisterClass *RC = PhysReg.second) {
5710 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005711 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005712 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005713
Evan Chengfb112882009-03-23 08:01:15 +00005714 // Create the appropriate number of virtual registers.
5715 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5716 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005717 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005718
Dan Gohman7451d3e2010-05-29 17:03:36 +00005719 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005720 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005721 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005722
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005723 // Otherwise, we couldn't allocate enough registers for this.
5724}
5725
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005726/// visitInlineAsm - Handle a call to an InlineAsm object.
5727///
Dan Gohman46510a72010-04-15 01:51:59 +00005728void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5729 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005730
5731 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005732 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005733
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005734 std::set<unsigned> OutputRegs, InputRegs;
5735
Evan Chengce1cdac2011-05-06 20:52:23 +00005736 TargetLowering::AsmOperandInfoVector
5737 TargetConstraints = TLI.ParseConstraints(CS);
5738
John Thompsoneac6e1d2010-09-13 18:15:37 +00005739 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005740
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005741 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5742 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005743 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5744 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005745 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005746
Owen Anderson825b72b2009-08-11 20:47:22 +00005747 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005748
5749 // Compute the value type for each operand.
5750 switch (OpInfo.Type) {
5751 case InlineAsm::isOutput:
5752 // Indirect outputs just consume an argument.
5753 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005754 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005755 break;
5756 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005757
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005758 // The return value of the call is this value. As such, there is no
5759 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005760 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005761 "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005762 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005763 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5764 } else {
5765 assert(ResNo == 0 && "Asm only has one result!");
5766 OpVT = TLI.getValueType(CS.getType());
5767 }
5768 ++ResNo;
5769 break;
5770 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005771 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005772 break;
5773 case InlineAsm::isClobber:
5774 // Nothing to do.
5775 break;
5776 }
5777
5778 // If this is an input or an indirect output, process the call argument.
5779 // BasicBlocks are labels, currently appearing only in asm's.
5780 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005781 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005782 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005783 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005784 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005785 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005786
Owen Anderson1d0be152009-08-13 21:58:54 +00005787 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005788 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005789
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005790 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005791
John Thompsoneac6e1d2010-09-13 18:15:37 +00005792 // Indirect operand accesses access memory.
5793 if (OpInfo.isIndirect)
5794 hasMemory = true;
5795 else {
5796 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005797 TargetLowering::ConstraintType
5798 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005799 if (CType == TargetLowering::C_Memory) {
5800 hasMemory = true;
5801 break;
5802 }
5803 }
5804 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005805 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005806
John Thompsoneac6e1d2010-09-13 18:15:37 +00005807 SDValue Chain, Flag;
5808
5809 // We won't need to flush pending loads if this asm doesn't touch
5810 // memory and is nonvolatile.
5811 if (hasMemory || IA->hasSideEffects())
5812 Chain = getRoot();
5813 else
5814 Chain = DAG.getRoot();
5815
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005816 // Second pass over the constraints: compute which constraint option to use
5817 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005818 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005819 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005820
John Thompson54584742010-09-24 22:24:05 +00005821 // If this is an output operand with a matching input operand, look up the
5822 // matching input. If their types mismatch, e.g. one is an integer, the
5823 // other is floating point, or their sizes are different, flag it as an
5824 // error.
5825 if (OpInfo.hasMatchingInput()) {
5826 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005827
John Thompson54584742010-09-24 22:24:05 +00005828 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher5427ede2011-07-14 20:13:52 +00005829 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
5830 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode, OpInfo.ConstraintVT);
5831 std::pair<unsigned, const TargetRegisterClass*> InputRC =
5832 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode, Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00005833 if ((OpInfo.ConstraintVT.isInteger() !=
5834 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00005835 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00005836 report_fatal_error("Unsupported asm: input constraint"
5837 " with a matching output constraint of"
5838 " incompatible type!");
5839 }
5840 Input.ConstraintVT = OpInfo.ConstraintVT;
5841 }
5842 }
5843
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005844 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005845 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005846
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005847 // If this is a memory input, and if the operand is not indirect, do what we
5848 // need to to provide an address for the memory input.
5849 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5850 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005851 assert((OpInfo.isMultipleAlternative ||
5852 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005853 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005854
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005855 // Memory operands really want the address of the value. If we don't have
5856 // an indirect input, put it in the constpool if we can, otherwise spill
5857 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00005858 // TODO: This isn't quite right. We need to handle these according to
5859 // the addressing mode that the constraint wants. Also, this may take
5860 // an additional register for the computation and we don't want that
5861 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00005862
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005863 // If the operand is a float, integer, or vector constant, spill to a
5864 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005865 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005866 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5867 isa<ConstantVector>(OpVal)) {
5868 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5869 TLI.getPointerTy());
5870 } else {
5871 // Otherwise, create a stack slot and emit a store to it before the
5872 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005873 Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005874 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005875 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5876 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005877 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005878 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005879 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005880 OpInfo.CallOperand, StackSlot,
5881 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005882 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005883 OpInfo.CallOperand = StackSlot;
5884 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005885
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005886 // There is no longer a Value* corresponding to this operand.
5887 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005888
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005889 // It is now an indirect operand.
5890 OpInfo.isIndirect = true;
5891 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005892
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005893 // If this constraint is for a specific register, allocate it before
5894 // anything else.
5895 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005896 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5897 InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005898 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005899
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005900 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005901 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005902 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5903 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005904
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005905 // C_Register operands have already been allocated, Other/Memory don't need
5906 // to be.
5907 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005908 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5909 InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005910 }
5911
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005912 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5913 std::vector<SDValue> AsmNodeOperands;
5914 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5915 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005916 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5917 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005918
Chris Lattnerdecc2672010-04-07 05:20:54 +00005919 // If we have a !srcloc metadata node associated with it, we want to attach
5920 // this to the ultimately generated inline asm machineinstr. To do this, we
5921 // pass in the third operand as this (potentially null) inline asm MDNode.
5922 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5923 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005924
Evan Chengc36b7062011-01-07 23:50:32 +00005925 // Remember the HasSideEffect and AlignStack bits as operand 3.
5926 unsigned ExtraInfo = 0;
5927 if (IA->hasSideEffects())
5928 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
5929 if (IA->isAlignStack())
5930 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
5931 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
5932 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005933
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005934 // Loop over all of the inputs, copying the operand values into the
5935 // appropriate registers and processing the output regs.
5936 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005937
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005938 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5939 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005940
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005941 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5942 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5943
5944 switch (OpInfo.Type) {
5945 case InlineAsm::isOutput: {
5946 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5947 OpInfo.ConstraintType != TargetLowering::C_Register) {
5948 // Memory output, or 'other' output (e.g. 'X' constraint).
5949 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5950
5951 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005952 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5953 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005954 TLI.getPointerTy()));
5955 AsmNodeOperands.push_back(OpInfo.CallOperand);
5956 break;
5957 }
5958
5959 // Otherwise, this is a register or register class output.
5960
5961 // Copy the output from the appropriate register. Find a register that
5962 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005963 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005964 report_fatal_error("Couldn't allocate output reg for constraint '" +
5965 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005966
5967 // If this is an indirect operand, store through the pointer after the
5968 // asm.
5969 if (OpInfo.isIndirect) {
5970 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5971 OpInfo.CallOperandVal));
5972 } else {
5973 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005974 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005975 // Concatenate this output onto the outputs list.
5976 RetValRegs.append(OpInfo.AssignedRegs);
5977 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005978
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005979 // Add information to the INLINEASM node to know that this register is
5980 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005981 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005982 InlineAsm::Kind_RegDefEarlyClobber :
5983 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005984 false,
5985 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005986 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005987 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005988 break;
5989 }
5990 case InlineAsm::isInput: {
5991 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005992
Chris Lattner6bdcda32008-10-17 16:47:46 +00005993 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005994 // If this is required to match an output register we have already set,
5995 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005996 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005997
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005998 // Scan until we find the definition we already emitted of this operand.
5999 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006000 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006001 for (; OperandNo; --OperandNo) {
6002 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006003 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006004 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006005 assert((InlineAsm::isRegDefKind(OpFlag) ||
6006 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6007 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006008 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006009 }
6010
Evan Cheng697cbbf2009-03-20 18:03:34 +00006011 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006012 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006013 if (InlineAsm::isRegDefKind(OpFlag) ||
6014 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006015 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006016 if (OpInfo.isIndirect) {
6017 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006018 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00006019 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6020 " don't know how to handle tied "
6021 "indirect register inputs");
6022 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006023
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006024 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006025 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00006026 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006027 MatchedRegs.RegVTs.push_back(RegVT);
6028 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006029 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00006030 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006031 MatchedRegs.Regs.push_back
6032 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006033
6034 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00006035 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006036 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00006037 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006038 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006039 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006040 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006041 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006042
Chris Lattnerdecc2672010-04-07 05:20:54 +00006043 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6044 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6045 "Unexpected number of operands");
6046 // Add information to the INLINEASM node to know about this input.
6047 // See InlineAsm.h isUseOperandTiedToDef.
6048 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6049 OpInfo.getMatchedOperand());
6050 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6051 TLI.getPointerTy()));
6052 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6053 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006054 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006055
Dale Johannesenb5611a62010-07-13 20:17:05 +00006056 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006057 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6058 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006059 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006060
Dale Johannesenb5611a62010-07-13 20:17:05 +00006061 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006062 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006063 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006064 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00006065 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006066 report_fatal_error("Invalid operand for inline asm constraint '" +
6067 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006068
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006069 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006070 unsigned ResOpType =
6071 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006072 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006073 TLI.getPointerTy()));
6074 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6075 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006076 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006077
Chris Lattnerdecc2672010-04-07 05:20:54 +00006078 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006079 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6080 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6081 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006082
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006083 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006084 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006085 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006086 TLI.getPointerTy()));
6087 AsmNodeOperands.push_back(InOperandVal);
6088 break;
6089 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006090
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006091 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6092 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6093 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006094 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006095 "Don't know how to handle indirect register inputs yet!");
6096
6097 // Copy the input into the appropriate registers.
Eric Christopher5427ede2011-07-14 20:13:52 +00006098 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00006099 report_fatal_error("Couldn't allocate input reg for constraint '" +
6100 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006101
Dale Johannesen66978ee2009-01-31 02:22:37 +00006102 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006103 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006104
Chris Lattnerdecc2672010-04-07 05:20:54 +00006105 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006106 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006107 break;
6108 }
6109 case InlineAsm::isClobber: {
6110 // Add the clobbered value to the operand list, so that the register
6111 // allocator is aware that the physreg got clobbered.
6112 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006113 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006114 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006115 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006116 break;
6117 }
6118 }
6119 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006120
Chris Lattnerdecc2672010-04-07 05:20:54 +00006121 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006122 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006123 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006124
Dale Johannesen66978ee2009-01-31 02:22:37 +00006125 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006126 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006127 &AsmNodeOperands[0], AsmNodeOperands.size());
6128 Flag = Chain.getValue(1);
6129
6130 // If this asm returns a register value, copy the result from that register
6131 // and set it as the value of the call.
6132 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006133 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006134 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006135
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006136 // FIXME: Why don't we do this for inline asms with MRVs?
6137 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006138 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006139
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006140 // If any of the results of the inline asm is a vector, it may have the
6141 // wrong width/num elts. This can happen for register classes that can
6142 // contain multiple different value types. The preg or vreg allocated may
6143 // not have the same VT as was expected. Convert it to the right type
6144 // with bit_convert.
6145 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006146 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006147 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006148
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006149 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006150 ResultType.isInteger() && Val.getValueType().isInteger()) {
6151 // If a result value was tied to an input value, the computed result may
6152 // have a wider width than the expected result. Extract the relevant
6153 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006154 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006155 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006156
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006157 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006158 }
Dan Gohman95915732008-10-18 01:03:45 +00006159
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006160 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006161 // Don't need to use this as a chain in this case.
6162 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6163 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006164 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006165
Dan Gohman46510a72010-04-15 01:51:59 +00006166 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006167
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006168 // Process indirect outputs, first output all of the flagged copies out of
6169 // physregs.
6170 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6171 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006172 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006173 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006174 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006175 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6176 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006177
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006178 // Emit the non-flagged stores from the physregs.
6179 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006180 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6181 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6182 StoresToEmit[i].first,
6183 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006184 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006185 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006186 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006187 }
6188
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006189 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006190 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006191 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006192
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006193 DAG.setRoot(Chain);
6194}
6195
Dan Gohman46510a72010-04-15 01:51:59 +00006196void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006197 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6198 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006199 getValue(I.getArgOperand(0)),
6200 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006201}
6202
Dan Gohman46510a72010-04-15 01:51:59 +00006203void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006204 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006205 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6206 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006207 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006208 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006209 setValue(&I, V);
6210 DAG.setRoot(V.getValue(1));
6211}
6212
Dan Gohman46510a72010-04-15 01:51:59 +00006213void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006214 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6215 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006216 getValue(I.getArgOperand(0)),
6217 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006218}
6219
Dan Gohman46510a72010-04-15 01:51:59 +00006220void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006221 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6222 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006223 getValue(I.getArgOperand(0)),
6224 getValue(I.getArgOperand(1)),
6225 DAG.getSrcValue(I.getArgOperand(0)),
6226 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006227}
6228
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006229/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006230/// implementation, which just calls LowerCall.
6231/// FIXME: When all targets are
6232/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006233std::pair<SDValue, SDValue>
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006234TargetLowering::LowerCallTo(SDValue Chain, Type *RetTy,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006235 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006236 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006237 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006238 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006239 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006240 ArgListTy &Args, SelectionDAG &DAG,
6241 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006242 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006243 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006244 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006245 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006246 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006247 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6248 for (unsigned Value = 0, NumValues = ValueVTs.size();
6249 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006250 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006251 Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006252 SDValue Op = SDValue(Args[i].Node.getNode(),
6253 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006254 ISD::ArgFlagsTy Flags;
6255 unsigned OriginalAlignment =
6256 getTargetData()->getABITypeAlignment(ArgTy);
6257
6258 if (Args[i].isZExt)
6259 Flags.setZExt();
6260 if (Args[i].isSExt)
6261 Flags.setSExt();
6262 if (Args[i].isInReg)
6263 Flags.setInReg();
6264 if (Args[i].isSRet)
6265 Flags.setSRet();
6266 if (Args[i].isByVal) {
6267 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006268 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6269 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006270 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006271 // For ByVal, alignment should come from FE. BE will guess if this
6272 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006273 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006274 if (Args[i].Alignment)
6275 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006276 else
6277 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006278 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006279 }
6280 if (Args[i].isNest)
6281 Flags.setNest();
6282 Flags.setOrigAlign(OriginalAlignment);
6283
Owen Anderson23b9b192009-08-12 00:36:31 +00006284 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6285 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006286 SmallVector<SDValue, 4> Parts(NumParts);
6287 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6288
6289 if (Args[i].isSExt)
6290 ExtendKind = ISD::SIGN_EXTEND;
6291 else if (Args[i].isZExt)
6292 ExtendKind = ISD::ZERO_EXTEND;
6293
Bill Wendling46ada192010-03-02 01:55:18 +00006294 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006295 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006296
Dan Gohman98ca4f22009-08-05 01:29:28 +00006297 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006298 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006299 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6300 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006301 if (NumParts > 1 && j == 0)
6302 MyFlags.Flags.setSplit();
6303 else if (j != 0)
6304 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006305
Dan Gohman98ca4f22009-08-05 01:29:28 +00006306 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006307 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006308 }
6309 }
6310 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006311
Dan Gohman98ca4f22009-08-05 01:29:28 +00006312 // Handle the incoming return values from the call.
6313 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006314 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006315 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006316 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006317 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006318 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6319 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006320 for (unsigned i = 0; i != NumRegs; ++i) {
6321 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006322 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006323 MyFlags.Used = isReturnValueUsed;
6324 if (RetSExt)
6325 MyFlags.Flags.setSExt();
6326 if (RetZExt)
6327 MyFlags.Flags.setZExt();
6328 if (isInreg)
6329 MyFlags.Flags.setInReg();
6330 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006331 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006332 }
6333
Dan Gohman98ca4f22009-08-05 01:29:28 +00006334 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006335 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006336 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006337
6338 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006339 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006340 "LowerCall didn't return a valid chain!");
6341 assert((!isTailCall || InVals.empty()) &&
6342 "LowerCall emitted a return value for a tail call!");
6343 assert((isTailCall || InVals.size() == Ins.size()) &&
6344 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006345
6346 // For a tail call, the return value is merely live-out and there aren't
6347 // any nodes in the DAG representing it. Return a special value to
6348 // indicate that a tail call has been emitted and no more Instructions
6349 // should be processed in the current block.
6350 if (isTailCall) {
6351 DAG.setRoot(Chain);
6352 return std::make_pair(SDValue(), SDValue());
6353 }
6354
Evan Chengaf1871f2010-03-11 19:38:18 +00006355 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6356 assert(InVals[i].getNode() &&
6357 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006358 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006359 "LowerCall emitted a value with the wrong type!");
6360 });
6361
Dan Gohman98ca4f22009-08-05 01:29:28 +00006362 // Collect the legal value parts into potentially illegal values
6363 // that correspond to the original function's return values.
6364 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6365 if (RetSExt)
6366 AssertOp = ISD::AssertSext;
6367 else if (RetZExt)
6368 AssertOp = ISD::AssertZext;
6369 SmallVector<SDValue, 4> ReturnValues;
6370 unsigned CurReg = 0;
6371 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006372 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006373 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6374 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006375
Bill Wendling46ada192010-03-02 01:55:18 +00006376 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006377 NumRegs, RegisterVT, VT,
6378 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006379 CurReg += NumRegs;
6380 }
6381
6382 // For a function returning void, there is no return value. We can't create
6383 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006384 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006385 if (ReturnValues.empty())
6386 return std::make_pair(SDValue(), Chain);
6387
6388 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6389 DAG.getVTList(&RetTys[0], RetTys.size()),
6390 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006391 return std::make_pair(Res, Chain);
6392}
6393
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006394void TargetLowering::LowerOperationWrapper(SDNode *N,
6395 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006396 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006397 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006398 if (Res.getNode())
6399 Results.push_back(Res);
6400}
6401
Dan Gohmand858e902010-04-17 15:26:15 +00006402SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006403 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006404 return SDValue();
6405}
6406
Dan Gohman46510a72010-04-15 01:51:59 +00006407void
6408SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006409 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006410 assert((Op.getOpcode() != ISD::CopyFromReg ||
6411 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6412 "Copy from a reg to the same reg!");
6413 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6414
Owen Anderson23b9b192009-08-12 00:36:31 +00006415 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006416 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006417 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006418 PendingExports.push_back(Chain);
6419}
6420
6421#include "llvm/CodeGen/SelectionDAGISel.h"
6422
Eli Friedman23d32432011-05-05 16:53:34 +00006423/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6424/// entry block, return true. This includes arguments used by switches, since
6425/// the switch may expand into multiple basic blocks.
6426static bool isOnlyUsedInEntryBlock(const Argument *A) {
6427 // With FastISel active, we may be splitting blocks, so force creation
6428 // of virtual registers for all non-dead arguments.
6429 if (EnableFastISel)
6430 return A->use_empty();
6431
6432 const BasicBlock *Entry = A->getParent()->begin();
6433 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6434 UI != E; ++UI) {
6435 const User *U = *UI;
6436 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6437 return false; // Use not in entry block.
6438 }
6439 return true;
6440}
6441
Dan Gohman46510a72010-04-15 01:51:59 +00006442void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006443 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006444 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006445 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006446 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006447 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006448 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006449
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006450 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006451 SmallVector<ISD::OutputArg, 4> Outs;
6452 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6453 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006454
Dan Gohman7451d3e2010-05-29 17:03:36 +00006455 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006456 // Put in an sret pointer parameter before all the other parameters.
6457 SmallVector<EVT, 1> ValueVTs;
6458 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6459
6460 // NOTE: Assuming that a pointer will never break down to more than one VT
6461 // or one register.
6462 ISD::ArgFlagsTy Flags;
6463 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006464 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006465 ISD::InputArg RetArg(Flags, RegisterVT, true);
6466 Ins.push_back(RetArg);
6467 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006468
Dan Gohman98ca4f22009-08-05 01:29:28 +00006469 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006470 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006471 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006472 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006473 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006474 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6475 bool isArgValueUsed = !I->use_empty();
6476 for (unsigned Value = 0, NumValues = ValueVTs.size();
6477 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006478 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006479 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006480 ISD::ArgFlagsTy Flags;
6481 unsigned OriginalAlignment =
6482 TD->getABITypeAlignment(ArgTy);
6483
6484 if (F.paramHasAttr(Idx, Attribute::ZExt))
6485 Flags.setZExt();
6486 if (F.paramHasAttr(Idx, Attribute::SExt))
6487 Flags.setSExt();
6488 if (F.paramHasAttr(Idx, Attribute::InReg))
6489 Flags.setInReg();
6490 if (F.paramHasAttr(Idx, Attribute::StructRet))
6491 Flags.setSRet();
6492 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6493 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006494 PointerType *Ty = cast<PointerType>(I->getType());
6495 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006496 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006497 // For ByVal, alignment should be passed from FE. BE will guess if
6498 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006499 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006500 if (F.getParamAlignment(Idx))
6501 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006502 else
6503 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006504 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006505 }
6506 if (F.paramHasAttr(Idx, Attribute::Nest))
6507 Flags.setNest();
6508 Flags.setOrigAlign(OriginalAlignment);
6509
Owen Anderson23b9b192009-08-12 00:36:31 +00006510 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6511 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006512 for (unsigned i = 0; i != NumRegs; ++i) {
6513 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6514 if (NumRegs > 1 && i == 0)
6515 MyFlags.Flags.setSplit();
6516 // if it isn't first piece, alignment must be 1
6517 else if (i > 0)
6518 MyFlags.Flags.setOrigAlign(1);
6519 Ins.push_back(MyFlags);
6520 }
6521 }
6522 }
6523
6524 // Call the target to set up the argument values.
6525 SmallVector<SDValue, 8> InVals;
6526 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6527 F.isVarArg(), Ins,
6528 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006529
6530 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006531 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006532 "LowerFormalArguments didn't return a valid chain!");
6533 assert(InVals.size() == Ins.size() &&
6534 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006535 DEBUG({
6536 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6537 assert(InVals[i].getNode() &&
6538 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006539 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006540 "LowerFormalArguments emitted a value with the wrong type!");
6541 }
6542 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006543
Dan Gohman5e866062009-08-06 15:37:27 +00006544 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006545 DAG.setRoot(NewRoot);
6546
6547 // Set up the argument values.
6548 unsigned i = 0;
6549 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006550 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006551 // Create a virtual register for the sret pointer, and put in a copy
6552 // from the sret argument into it.
6553 SmallVector<EVT, 1> ValueVTs;
6554 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6555 EVT VT = ValueVTs[0];
6556 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6557 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006558 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006559 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006560
Dan Gohman2048b852009-11-23 18:04:58 +00006561 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006562 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6563 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006564 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006565 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6566 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006567 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006568
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006569 // i indexes lowered arguments. Bump it past the hidden sret argument.
6570 // Idx indexes LLVM arguments. Don't touch it.
6571 ++i;
6572 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006573
Dan Gohman46510a72010-04-15 01:51:59 +00006574 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006575 ++I, ++Idx) {
6576 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006577 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006578 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006579 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006580
6581 // If this argument is unused then remember its value. It is used to generate
6582 // debugging information.
6583 if (I->use_empty() && NumValues)
6584 SDB->setUnusedArgValue(I, InVals[i]);
6585
Eli Friedman23d32432011-05-05 16:53:34 +00006586 for (unsigned Val = 0; Val != NumValues; ++Val) {
6587 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006588 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6589 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006590
6591 if (!I->use_empty()) {
6592 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6593 if (F.paramHasAttr(Idx, Attribute::SExt))
6594 AssertOp = ISD::AssertSext;
6595 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6596 AssertOp = ISD::AssertZext;
6597
Bill Wendling46ada192010-03-02 01:55:18 +00006598 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006599 NumParts, PartVT, VT,
6600 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006601 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006602
Dan Gohman98ca4f22009-08-05 01:29:28 +00006603 i += NumParts;
6604 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006605
Eli Friedman23d32432011-05-05 16:53:34 +00006606 // We don't need to do anything else for unused arguments.
6607 if (ArgValues.empty())
6608 continue;
6609
Devang Patel0b48ead2010-08-31 22:22:42 +00006610 // Note down frame index for byval arguments.
Eli Friedman23d32432011-05-05 16:53:34 +00006611 if (I->hasByValAttr())
Michael J. Spencere70c5262010-10-16 08:25:21 +00006612 if (FrameIndexSDNode *FI =
Devang Patel0b48ead2010-08-31 22:22:42 +00006613 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6614 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6615
Eli Friedman23d32432011-05-05 16:53:34 +00006616 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6617 SDB->getCurDebugLoc());
6618 SDB->setValue(I, Res);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006619
Eli Friedman23d32432011-05-05 16:53:34 +00006620 // If this argument is live outside of the entry block, insert a copy from
6621 // wherever we got it to the vreg that other BB's will reference it as.
Eli Friedman7f33d672011-05-10 21:50:58 +00006622 if (!EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006623 // If we can, though, try to skip creating an unnecessary vreg.
6624 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006625 // general. It's also subtly incompatible with the hacks FastISel
6626 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006627 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6628 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6629 FuncInfo->ValueMap[I] = Reg;
6630 continue;
6631 }
6632 }
6633 if (!isOnlyUsedInEntryBlock(I)) {
6634 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006635 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006636 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006637 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006638
Dan Gohman98ca4f22009-08-05 01:29:28 +00006639 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006640
6641 // Finally, if the target has anything special to do, allow it to do so.
6642 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006643 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006644}
6645
6646/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6647/// ensure constants are generated when needed. Remember the virtual registers
6648/// that need to be added to the Machine PHI nodes as input. We cannot just
6649/// directly add them, because expansion might result in multiple MBB's for one
6650/// BB. As such, the start of the BB might correspond to a different MBB than
6651/// the end.
6652///
6653void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006654SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006655 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006656
6657 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6658
6659 // Check successor nodes' PHI nodes that expect a constant to be available
6660 // from this block.
6661 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006662 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006663 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006664 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006665
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006666 // If this terminator has multiple identical successors (common for
6667 // switches), only handle each succ once.
6668 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006669
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006670 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006671
6672 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6673 // nodes and Machine PHI nodes, but the incoming operands have not been
6674 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006675 for (BasicBlock::const_iterator I = SuccBB->begin();
6676 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006677 // Ignore dead phi's.
6678 if (PN->use_empty()) continue;
6679
Rafael Espindola3fa82832011-05-13 15:18:06 +00006680 // Skip empty types
6681 if (PN->getType()->isEmptyTy())
6682 continue;
6683
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006684 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006685 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006686
Dan Gohman46510a72010-04-15 01:51:59 +00006687 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006688 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006689 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006690 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006691 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006692 }
6693 Reg = RegOut;
6694 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006695 DenseMap<const Value *, unsigned>::iterator I =
6696 FuncInfo.ValueMap.find(PHIOp);
6697 if (I != FuncInfo.ValueMap.end())
6698 Reg = I->second;
6699 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006700 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006701 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006702 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006703 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006704 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006705 }
6706 }
6707
6708 // Remember that this register needs to added to the machine PHI node as
6709 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006710 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006711 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6712 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006713 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006714 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006715 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006716 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006717 Reg += NumRegisters;
6718 }
6719 }
6720 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006721 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006722}