Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 1 | //===-- LowerSubregs.cpp - Subregister Lowering instruction pass ----------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | #define DEBUG_TYPE "lowersubregs" |
| 11 | #include "llvm/CodeGen/Passes.h" |
| 12 | #include "llvm/Function.h" |
| 13 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 14 | #include "llvm/CodeGen/MachineInstr.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 15 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 16 | #include "llvm/Target/TargetRegisterInfo.h" |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 17 | #include "llvm/Target/TargetInstrInfo.h" |
| 18 | #include "llvm/Target/TargetMachine.h" |
| 19 | #include "llvm/Support/Debug.h" |
| 20 | #include "llvm/Support/Compiler.h" |
| 21 | using namespace llvm; |
| 22 | |
| 23 | namespace { |
| 24 | struct VISIBILITY_HIDDEN LowerSubregsInstructionPass |
| 25 | : public MachineFunctionPass { |
| 26 | static char ID; // Pass identification, replacement for typeid |
| 27 | LowerSubregsInstructionPass() : MachineFunctionPass((intptr_t)&ID) {} |
| 28 | |
| 29 | const char *getPassName() const { |
| 30 | return "Subregister lowering instruction pass"; |
| 31 | } |
| 32 | |
| 33 | /// runOnMachineFunction - pass entry point |
| 34 | bool runOnMachineFunction(MachineFunction&); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 35 | |
| 36 | bool LowerExtract(MachineInstr *MI); |
| 37 | bool LowerInsert(MachineInstr *MI); |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame^] | 38 | bool LowerSubregToReg(MachineInstr *MI); |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 39 | }; |
| 40 | |
| 41 | char LowerSubregsInstructionPass::ID = 0; |
| 42 | } |
| 43 | |
| 44 | FunctionPass *llvm::createLowerSubregsPass() { |
| 45 | return new LowerSubregsInstructionPass(); |
| 46 | } |
| 47 | |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 48 | bool LowerSubregsInstructionPass::LowerExtract(MachineInstr *MI) { |
| 49 | MachineBasicBlock *MBB = MI->getParent(); |
| 50 | MachineFunction &MF = *MBB->getParent(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 51 | const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo(); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 52 | const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo(); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 53 | |
| 54 | assert(MI->getOperand(0).isRegister() && MI->getOperand(0).isDef() && |
| 55 | MI->getOperand(1).isRegister() && MI->getOperand(1).isUse() && |
Dan Gohman | 92dfe20 | 2007-09-14 20:33:02 +0000 | [diff] [blame] | 56 | MI->getOperand(2).isImmediate() && "Malformed extract_subreg"); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 57 | |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame^] | 58 | unsigned DstReg = MI->getOperand(0).getReg(); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 59 | unsigned SuperReg = MI->getOperand(1).getReg(); |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame^] | 60 | unsigned SubIdx = MI->getOperand(2).getImm(); |
| 61 | unsigned SrcReg = TRI.getSubReg(SuperReg, SubIdx); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 62 | |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 63 | assert(TargetRegisterInfo::isPhysicalRegister(SuperReg) && |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 64 | "Extract supperg source must be a physical register"); |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame^] | 65 | assert(TargetRegisterInfo::isPhysicalRegister(DstReg) && |
| 66 | "Insert destination must be in a physical register"); |
| 67 | |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 68 | DOUT << "subreg: CONVERTING: " << *MI; |
| 69 | |
| 70 | if (SrcReg != DstReg) { |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame^] | 71 | const TargetRegisterClass *TRC = TRI.getPhysicalRegisterRegClass(DstReg); |
Evan Cheng | ea23781 | 2008-03-11 07:55:13 +0000 | [diff] [blame] | 72 | assert(TRC == TRI.getPhysicalRegisterRegClass(SrcReg) && |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 73 | "Extract subreg and Dst must be of same register class"); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 74 | TII.copyRegToReg(*MBB, MI, DstReg, SrcReg, TRC, TRC); |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame^] | 75 | |
| 76 | #ifndef NDEBUG |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 77 | MachineBasicBlock::iterator dMI = MI; |
| 78 | DOUT << "subreg: " << *(--dMI); |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame^] | 79 | #endif |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 80 | } |
| 81 | |
| 82 | DOUT << "\n"; |
Christopher Lamb | 8b16573 | 2007-08-10 21:11:55 +0000 | [diff] [blame] | 83 | MBB->remove(MI); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 84 | return true; |
| 85 | } |
| 86 | |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame^] | 87 | bool LowerSubregsInstructionPass::LowerSubregToReg(MachineInstr *MI) { |
| 88 | MachineBasicBlock *MBB = MI->getParent(); |
| 89 | MachineFunction &MF = *MBB->getParent(); |
| 90 | const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo(); |
| 91 | const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo(); |
| 92 | assert((MI->getOperand(0).isRegister() && MI->getOperand(0).isDef()) && |
| 93 | MI->getOperand(1).isImmediate() && |
| 94 | (MI->getOperand(2).isRegister() && MI->getOperand(2).isUse()) && |
| 95 | MI->getOperand(3).isImmediate() && "Invalid subreg_to_reg"); |
| 96 | |
| 97 | unsigned DstReg = MI->getOperand(0).getReg(); |
| 98 | unsigned InsReg = MI->getOperand(2).getReg(); |
| 99 | unsigned SubIdx = MI->getOperand(3).getImm(); |
| 100 | |
| 101 | assert(SubIdx != 0 && "Invalid index for insert_subreg"); |
| 102 | unsigned DstSubReg = TRI.getSubReg(DstReg, SubIdx); |
| 103 | |
| 104 | assert(TargetRegisterInfo::isPhysicalRegister(DstReg) && |
| 105 | "Insert destination must be in a physical register"); |
| 106 | assert(TargetRegisterInfo::isPhysicalRegister(InsReg) && |
| 107 | "Inserted value must be in a physical register"); |
| 108 | |
| 109 | DOUT << "subreg: CONVERTING: " << *MI; |
| 110 | |
| 111 | // Insert sub-register copy |
| 112 | const TargetRegisterClass *TRC0 = TRI.getPhysicalRegisterRegClass(DstSubReg); |
| 113 | const TargetRegisterClass *TRC1 = TRI.getPhysicalRegisterRegClass(InsReg); |
| 114 | TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1); |
| 115 | |
| 116 | #ifndef NDEBUG |
| 117 | MachineBasicBlock::iterator dMI = MI; |
| 118 | DOUT << "subreg: " << *(--dMI); |
| 119 | #endif |
| 120 | |
| 121 | DOUT << "\n"; |
| 122 | MBB->remove(MI); |
| 123 | return true; |
| 124 | } |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 125 | |
| 126 | bool LowerSubregsInstructionPass::LowerInsert(MachineInstr *MI) { |
| 127 | MachineBasicBlock *MBB = MI->getParent(); |
| 128 | MachineFunction &MF = *MBB->getParent(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 129 | const TargetRegisterInfo &TRI = *MF.getTarget().getRegisterInfo(); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 130 | const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo(); |
Christopher Lamb | 1fab4a6 | 2008-03-11 10:09:17 +0000 | [diff] [blame] | 131 | assert((MI->getOperand(0).isRegister() && MI->getOperand(0).isDef()) && |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame^] | 132 | (MI->getOperand(1).isRegister() && MI->getOperand(1).isUse()) && |
Christopher Lamb | 1fab4a6 | 2008-03-11 10:09:17 +0000 | [diff] [blame] | 133 | (MI->getOperand(2).isRegister() && MI->getOperand(2).isUse()) && |
| 134 | MI->getOperand(3).isImmediate() && "Invalid insert_subreg"); |
| 135 | |
| 136 | unsigned DstReg = MI->getOperand(0).getReg(); |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame^] | 137 | unsigned SrcReg = MI->getOperand(1).getReg(); |
Christopher Lamb | 1fab4a6 | 2008-03-11 10:09:17 +0000 | [diff] [blame] | 138 | unsigned InsReg = MI->getOperand(2).getReg(); |
| 139 | unsigned SubIdx = MI->getOperand(3).getImm(); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 140 | |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame^] | 141 | assert(DstReg == SrcReg && "insert_subreg not a two-address instruction?"); |
| 142 | assert(SubIdx != 0 && "Invalid index for insert_subreg"); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 143 | unsigned DstSubReg = TRI.getSubReg(DstReg, SubIdx); |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame^] | 144 | |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 145 | assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) && |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 146 | "Insert superreg source must be in a physical register"); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 147 | assert(TargetRegisterInfo::isPhysicalRegister(InsReg) && |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 148 | "Inserted value must be in a physical register"); |
| 149 | |
| 150 | DOUT << "subreg: CONVERTING: " << *MI; |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame^] | 151 | |
| 152 | // Insert sub-register copy |
| 153 | const TargetRegisterClass *TRC0 = TRI.getPhysicalRegisterRegClass(DstSubReg); |
| 154 | const TargetRegisterClass *TRC1 = TRI.getPhysicalRegisterRegClass(InsReg); |
| 155 | TII.copyRegToReg(*MBB, MI, DstSubReg, InsReg, TRC0, TRC1); |
Christopher Lamb | 8b16573 | 2007-08-10 21:11:55 +0000 | [diff] [blame] | 156 | |
| 157 | #ifndef NDEBUG |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame^] | 158 | MachineBasicBlock::iterator dMI = MI; |
| 159 | DOUT << "subreg: " << *(--dMI); |
Christopher Lamb | 8b16573 | 2007-08-10 21:11:55 +0000 | [diff] [blame] | 160 | #endif |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 161 | |
| 162 | DOUT << "\n"; |
Christopher Lamb | 8b16573 | 2007-08-10 21:11:55 +0000 | [diff] [blame] | 163 | MBB->remove(MI); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 164 | return true; |
| 165 | } |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 166 | |
| 167 | /// runOnMachineFunction - Reduce subregister inserts and extracts to register |
| 168 | /// copies. |
| 169 | /// |
| 170 | bool LowerSubregsInstructionPass::runOnMachineFunction(MachineFunction &MF) { |
| 171 | DOUT << "Machine Function\n"; |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 172 | |
| 173 | bool MadeChange = false; |
| 174 | |
| 175 | DOUT << "********** LOWERING SUBREG INSTRS **********\n"; |
| 176 | DOUT << "********** Function: " << MF.getFunction()->getName() << '\n'; |
| 177 | |
| 178 | for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end(); |
| 179 | mbbi != mbbe; ++mbbi) { |
| 180 | for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end(); |
Christopher Lamb | 9836322 | 2007-08-06 16:33:56 +0000 | [diff] [blame] | 181 | mi != me;) { |
| 182 | MachineInstr *MI = mi++; |
| 183 | |
| 184 | if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) { |
| 185 | MadeChange |= LowerExtract(MI); |
| 186 | } else if (MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG) { |
| 187 | MadeChange |= LowerInsert(MI); |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame^] | 188 | } else if (MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG) { |
| 189 | MadeChange |= LowerSubregToReg(MI); |
Christopher Lamb | bab2474 | 2007-07-26 08:18:32 +0000 | [diff] [blame] | 190 | } |
| 191 | } |
| 192 | } |
| 193 | |
| 194 | return MadeChange; |
| 195 | } |