blob: 6b874b2cfcc8d84d7291c95c115e83ff5046e188 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bob Wilsonf74a4292010-10-30 00:54:37 +000061def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000062
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000063def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
64 SDTCisInt<1>]>;
65
Dale Johannesen51e28e62010-06-03 21:09:53 +000066def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
67
Jim Grosbach469bbdb2010-07-16 23:05:05 +000068def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
69 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
70
Evan Cheng342e3162011-08-30 01:34:54 +000071def SDTBinaryArithWithFlags : SDTypeProfile<2, 2,
72 [SDTCisSameAs<0, 2>,
73 SDTCisSameAs<0, 3>,
74 SDTCisInt<0>, SDTCisVT<1, i32>]>;
75
76// SDTBinaryArithWithFlagsInOut - RES1, CPSR = op LHS, RHS, CPSR
77def SDTBinaryArithWithFlagsInOut : SDTypeProfile<2, 3,
78 [SDTCisSameAs<0, 2>,
79 SDTCisSameAs<0, 3>,
80 SDTCisInt<0>,
81 SDTCisVT<1, i32>,
82 SDTCisVT<4, i32>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083// Node definitions.
84def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000085def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000086def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000087def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Bill Wendlingc69107c2007-11-13 09:19:02 +000089def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000090 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000091def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000096 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000097def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000099 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000100def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +0000102 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000103
Chris Lattner48be23c2008-01-15 22:02:54 +0000104def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000105 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000106
107def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +0000108 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000109
110def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000111 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000112
113def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
114 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000115def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
116 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000117
Evan Cheng218977b2010-07-13 19:27:42 +0000118def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
119 [SDNPHasChain]>;
120
Evan Chenga8e29892007-01-19 07:51:42 +0000121def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000122 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000123
David Goodwinc0309b42009-06-29 15:33:01 +0000124def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000125 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000126
Evan Chenga8e29892007-01-19 07:51:42 +0000127def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
128
Chris Lattner036609b2010-12-23 18:28:41 +0000129def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
130def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
131def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000132
Evan Cheng342e3162011-08-30 01:34:54 +0000133def ARMaddc : SDNode<"ARMISD::ADDC", SDTBinaryArithWithFlags,
134 [SDNPCommutative]>;
135def ARMsubc : SDNode<"ARMISD::SUBC", SDTBinaryArithWithFlags>;
136def ARMadde : SDNode<"ARMISD::ADDE", SDTBinaryArithWithFlagsInOut>;
137def ARMsube : SDNode<"ARMISD::SUBE", SDTBinaryArithWithFlagsInOut>;
138
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000139def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000140def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
141 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000142def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000143 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000144
Evan Cheng11db0682010-08-11 06:22:01 +0000145def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
146 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000147def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000148 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000149def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000150 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000151
Evan Chengf609bb82010-01-19 00:44:15 +0000152def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
153
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000154def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000155 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000156
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000157
158def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
159
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000160//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000161// ARM Instruction Predicate Definitions.
162//
Evan Chengebdeeab2011-07-08 01:53:10 +0000163def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
164 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000165def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
166def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000167def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
168 AssemblerPredicate<"HasV5TEOps">;
169def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
170 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000171def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000172def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
173 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000175def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
176 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000178def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
179 AssemblerPredicate<"FeatureVFP2">;
180def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
181 AssemblerPredicate<"FeatureVFP3">;
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000182def HasVFP4 : Predicate<"Subtarget->hasVFP4()">,
183 AssemblerPredicate<"FeatureVFP4">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000184def HasNEON : Predicate<"Subtarget->hasNEON()">,
185 AssemblerPredicate<"FeatureNEON">;
186def HasFP16 : Predicate<"Subtarget->hasFP16()">,
187 AssemblerPredicate<"FeatureFP16">;
188def HasDivide : Predicate<"Subtarget->hasDivide()">,
189 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000190def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000191 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000192def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000193 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000194def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000195 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000196def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000197 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000198def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000199def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000200def IsThumb : Predicate<"Subtarget->isThumb()">,
201 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000202def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000203def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
204 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
James Molloyacad68d2011-09-28 14:21:38 +0000205def IsMClass : Predicate<"Subtarget->isMClass()">,
206 AssemblerPredicate<"FeatureMClass">;
207def IsARClass : Predicate<"!Subtarget->isMClass()">,
208 AssemblerPredicate<"!FeatureMClass">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000209def IsARM : Predicate<"!Subtarget->isThumb()">,
210 AssemblerPredicate<"!ModeThumb">;
Evan Chengafff9412011-12-20 18:26:50 +0000211def IsIOS : Predicate<"Subtarget->isTargetIOS()">;
212def IsNotIOS : Predicate<"!Subtarget->isTargetIOS()">;
David Meyer928698b2011-10-18 05:29:23 +0000213def IsNaCl : Predicate<"Subtarget->isTargetNaCl()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000214
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000215// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000216def UseMovt : Predicate<"Subtarget->useMovt()">;
217def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000218def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000219
Evan Chengbee78fe2012-04-11 05:33:07 +0000220// Prefer fused MAC for fp mul + add over fp VMLA / VMLS if they are available.
221// But only select them if more precision in FP computation is allowed.
Evan Cheng7ece9532012-04-13 18:59:28 +0000222// Do not use them for Darwin platforms.
223def UseFusedMAC : Predicate<"!TM.Options.NoExcessFPPrecision && "
224 "!Subtarget->isTargetDarwin()">;
225def DontUseFusedMAC : Predicate<"!Subtarget->hasVFP4() || "
226 "Subtarget->isTargetDarwin()">;
Evan Cheng82509e52012-04-11 00:13:00 +0000227
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000228//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000229// ARM Flag Definitions.
230
231class RegConstraint<string C> {
232 string Constraints = C;
233}
234
235//===----------------------------------------------------------------------===//
236// ARM specific transformation functions and pattern fragments.
237//
238
Evan Chenga8e29892007-01-19 07:51:42 +0000239// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
240// so_imm_neg def below.
241def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000243}]>;
244
245// so_imm_not_XFORM - Return a so_imm value packed into the format described for
246// so_imm_not def below.
247def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000249}]>;
250
Evan Chenga8e29892007-01-19 07:51:42 +0000251/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000252def imm16_31 : ImmLeaf<i32, [{
253 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000254}]>;
255
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000256def so_imm_neg_asmoperand : AsmOperandClass { let Name = "ARMSOImmNeg"; }
257def so_imm_neg : Operand<i32>, PatLeaf<(imm), [{
Jim Grosbachb22e70d2012-03-29 21:19:52 +0000258 int64_t Value = -(int)N->getZExtValue();
259 return Value && ARM_AM::getSOImmVal(Value) != -1;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000260 }], so_imm_neg_XFORM> {
261 let ParserMatchClass = so_imm_neg_asmoperand;
262}
Evan Chenga8e29892007-01-19 07:51:42 +0000263
Jim Grosbache70ec842011-10-28 22:50:54 +0000264// Note: this pattern doesn't require an encoder method and such, as it's
265// only used on aliases (Pat<> and InstAlias<>). The actual encoding
Jim Grosbach5dca1c92011-12-14 18:12:37 +0000266// is handled by the destination instructions, which use so_imm.
Jim Grosbache70ec842011-10-28 22:50:54 +0000267def so_imm_not_asmoperand : AsmOperandClass { let Name = "ARMSOImmNot"; }
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +0000268def so_imm_not : Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000269 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Jim Grosbache70ec842011-10-28 22:50:54 +0000270 }], so_imm_not_XFORM> {
271 let ParserMatchClass = so_imm_not_asmoperand;
272}
Evan Chenga8e29892007-01-19 07:51:42 +0000273
274// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
275def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000276 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000277}]>;
278
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000279/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000280def hi16 : SDNodeXForm<imm, [{
281 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
282}]>;
283
284def lo16AllZero : PatLeaf<(i32 imm), [{
285 // Returns true if all low 16-bits are 0.
286 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000287}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000288
Evan Cheng342e3162011-08-30 01:34:54 +0000289class BinOpWithFlagFrag<dag res> :
290 PatFrag<(ops node:$LHS, node:$RHS, node:$FLAG), res>;
Evan Cheng37f25d92008-08-28 23:39:26 +0000291class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
292class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000293
Evan Chengc4af4632010-11-17 20:13:28 +0000294// An 'and' node with a single use.
295def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
296 return N->hasOneUse();
297}]>;
298
299// An 'xor' node with a single use.
300def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
301 return N->hasOneUse();
302}]>;
303
Evan Cheng48575f62010-12-05 22:04:16 +0000304// An 'fmul' node with a single use.
305def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
306 return N->hasOneUse();
307}]>;
308
309// An 'fadd' node which checks for single non-hazardous use.
310def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
311 return hasNoVMLxHazardUse(N);
312}]>;
313
314// An 'fsub' node which checks for single non-hazardous use.
315def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
316 return hasNoVMLxHazardUse(N);
317}]>;
318
Evan Chenga8e29892007-01-19 07:51:42 +0000319//===----------------------------------------------------------------------===//
320// Operand Definitions.
321//
322
Jim Grosbach9588c102011-11-12 00:58:43 +0000323// Immediate operands with a shared generic asm render method.
324class ImmAsmOperand : AsmOperandClass { let RenderMethod = "addImmOperands"; }
325
Evan Chenga8e29892007-01-19 07:51:42 +0000326// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000327// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000328def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000329 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000330 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000331 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000332}
Evan Chenga8e29892007-01-19 07:51:42 +0000333
Jason W Kim685c3502011-02-04 19:47:15 +0000334// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000335def uncondbrtarget : Operand<OtherVT> {
336 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Branch target for ARM. Handles conditional/unconditional
341def br_target : Operand<OtherVT> {
342 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000343 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000344}
345
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000346// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000347// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000348def bltarget : Operand<i32> {
349 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000350 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000351 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000352}
353
Jason W Kim685c3502011-02-04 19:47:15 +0000354// Call target for ARM. Handles conditional/unconditional
355// FIXME: rename bl_target to t2_bltarget?
356def bl_target : Operand<i32> {
Jim Grosbach7b25ecf2012-02-27 21:36:23 +0000357 let EncoderMethod = "getARMBLTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000358 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000359}
360
Owen Andersonf1eab592011-08-26 23:32:08 +0000361def blx_target : Operand<i32> {
Owen Andersonf1eab592011-08-26 23:32:08 +0000362 let EncoderMethod = "getARMBLXTargetOpValue";
363 let OperandType = "OPERAND_PCREL";
364}
Jason W Kim685c3502011-02-04 19:47:15 +0000365
Evan Chenga8e29892007-01-19 07:51:42 +0000366// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000367def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000368def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000369 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000370 let ParserMatchClass = RegListAsmOperand;
371 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000372 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000373}
374
Jim Grosbach1610a702011-07-25 20:06:30 +0000375def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000376def dpr_reglist : Operand<i32> {
377 let EncoderMethod = "getRegisterListOpValue";
378 let ParserMatchClass = DPRRegListAsmOperand;
379 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000380 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000381}
382
Jim Grosbach1610a702011-07-25 20:06:30 +0000383def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000384def spr_reglist : Operand<i32> {
385 let EncoderMethod = "getRegisterListOpValue";
386 let ParserMatchClass = SPRRegListAsmOperand;
387 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000388 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000389}
390
Evan Chenga8e29892007-01-19 07:51:42 +0000391// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
392def cpinst_operand : Operand<i32> {
393 let PrintMethod = "printCPInstOperand";
394}
395
Evan Chenga8e29892007-01-19 07:51:42 +0000396// Local PC labels.
397def pclabel : Operand<i32> {
398 let PrintMethod = "printPCLabel";
399}
400
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000401// ADR instruction labels.
402def adrlabel : Operand<i32> {
403 let EncoderMethod = "getAdrLabelOpValue";
404}
405
Owen Anderson498ec202010-10-27 22:49:00 +0000406def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000407 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000408 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000409}
410
Jim Grosbachb35ad412010-10-13 19:56:10 +0000411// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000412def rot_imm_XFORM: SDNodeXForm<imm, [{
413 switch (N->getZExtValue()){
414 default: assert(0);
415 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
416 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
417 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
418 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
419 }
420}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000421def RotImmAsmOperand : AsmOperandClass {
422 let Name = "RotImm";
423 let ParserMethod = "parseRotImm";
424}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000425def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
426 int32_t v = N->getZExtValue();
427 return v == 8 || v == 16 || v == 24; }],
428 rot_imm_XFORM> {
429 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000430 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000431}
432
Bob Wilson22f5dc72010-08-16 18:27:34 +0000433// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000434// (asr or lsl). The 6-bit immediate encodes as:
435// {5} 0 ==> lsl
436// 1 asr
437// {4-0} imm5 shift amount.
438// asr #32 encoded as imm5 == 0.
439def ShifterImmAsmOperand : AsmOperandClass {
440 let Name = "ShifterImm";
441 let ParserMethod = "parseShifterImm";
442}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000443def shift_imm : Operand<i32> {
444 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000445 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000446}
447
Owen Anderson92a20222011-07-21 18:54:16 +0000448// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000449def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000450def so_reg_reg : Operand<i32>, // reg reg imm
451 ComplexPattern<i32, 3, "SelectRegShifterOperand",
452 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000453 let EncoderMethod = "getSORegRegOpValue";
454 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000455 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000456 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000457 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000458}
Owen Anderson92a20222011-07-21 18:54:16 +0000459
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000460def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000461def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000462 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000463 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000464 let EncoderMethod = "getSORegImmOpValue";
465 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000466 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000467 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000468 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000469}
470
471// FIXME: Does this need to be distinct from so_reg?
472def shift_so_reg_reg : Operand<i32>, // reg reg imm
473 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
474 [shl,srl,sra,rotr]> {
475 let EncoderMethod = "getSORegRegOpValue";
476 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000477 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000478 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000479 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000480}
481
Jim Grosbache8606dc2011-07-13 17:50:29 +0000482// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000483def shift_so_reg_imm : Operand<i32>, // reg reg imm
484 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000485 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000486 let EncoderMethod = "getSORegImmOpValue";
487 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000488 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach40a86ee2011-11-16 21:50:05 +0000489 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000490 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000491}
Evan Chenga8e29892007-01-19 07:51:42 +0000492
Owen Anderson152d4a42011-07-21 23:38:37 +0000493
Evan Chenga8e29892007-01-19 07:51:42 +0000494// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000495// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000496def SOImmAsmOperand: ImmAsmOperand { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000497def so_imm : Operand<i32>, ImmLeaf<i32, [{
498 return ARM_AM::getSOImmVal(Imm) != -1;
499 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000500 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000501 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000502 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000503}
504
Evan Chengc70d1842007-03-20 08:11:30 +0000505// Break so_imm's up into two pieces. This handles immediates with up to 16
506// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
507// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000508def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000509 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000510}]>;
511
512/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
513///
514def arm_i32imm : PatLeaf<(imm), [{
515 if (Subtarget->hasV6T2Ops())
516 return true;
517 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
518}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000519
Jim Grosbach587f5062011-12-02 23:34:39 +0000520/// imm0_1 predicate - Immediate in the range [0,1].
521def Imm0_1AsmOperand: ImmAsmOperand { let Name = "Imm0_1"; }
522def imm0_1 : Operand<i32> { let ParserMatchClass = Imm0_1AsmOperand; }
523
524/// imm0_3 predicate - Immediate in the range [0,3].
525def Imm0_3AsmOperand: ImmAsmOperand { let Name = "Imm0_3"; }
526def imm0_3 : Operand<i32> { let ParserMatchClass = Imm0_3AsmOperand; }
527
Jim Grosbachb2756af2011-08-01 21:55:12 +0000528/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach9588c102011-11-12 00:58:43 +0000529def Imm0_7AsmOperand: ImmAsmOperand { let Name = "Imm0_7"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000530def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
531 return Imm >= 0 && Imm < 8;
532}]> {
533 let ParserMatchClass = Imm0_7AsmOperand;
534}
535
Jim Grosbach3b8991c2011-12-07 01:07:24 +0000536/// imm8 predicate - Immediate is exactly 8.
537def Imm8AsmOperand: ImmAsmOperand { let Name = "Imm8"; }
538def imm8 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 8; }]> {
539 let ParserMatchClass = Imm8AsmOperand;
540}
541
542/// imm16 predicate - Immediate is exactly 16.
543def Imm16AsmOperand: ImmAsmOperand { let Name = "Imm16"; }
544def imm16 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 16; }]> {
545 let ParserMatchClass = Imm16AsmOperand;
546}
547
548/// imm32 predicate - Immediate is exactly 32.
549def Imm32AsmOperand: ImmAsmOperand { let Name = "Imm32"; }
550def imm32 : Operand<i32>, ImmLeaf<i32, [{ return Imm == 32; }]> {
551 let ParserMatchClass = Imm32AsmOperand;
552}
553
554/// imm1_7 predicate - Immediate in the range [1,7].
555def Imm1_7AsmOperand: ImmAsmOperand { let Name = "Imm1_7"; }
556def imm1_7 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 8; }]> {
557 let ParserMatchClass = Imm1_7AsmOperand;
558}
559
560/// imm1_15 predicate - Immediate in the range [1,15].
561def Imm1_15AsmOperand: ImmAsmOperand { let Name = "Imm1_15"; }
562def imm1_15 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 16; }]> {
563 let ParserMatchClass = Imm1_15AsmOperand;
564}
565
566/// imm1_31 predicate - Immediate in the range [1,31].
567def Imm1_31AsmOperand: ImmAsmOperand { let Name = "Imm1_31"; }
568def imm1_31 : Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm < 32; }]> {
569 let ParserMatchClass = Imm1_31AsmOperand;
570}
571
Jim Grosbachb2756af2011-08-01 21:55:12 +0000572/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach9588c102011-11-12 00:58:43 +0000573def Imm0_15AsmOperand: ImmAsmOperand { let Name = "Imm0_15"; }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000574def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
575 return Imm >= 0 && Imm < 16;
576}]> {
577 let ParserMatchClass = Imm0_15AsmOperand;
578}
579
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000580/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach9588c102011-11-12 00:58:43 +0000581def Imm0_31AsmOperand: ImmAsmOperand { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000582def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
583 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000584}]> {
585 let ParserMatchClass = Imm0_31AsmOperand;
586}
Evan Chenga8e29892007-01-19 07:51:42 +0000587
Jim Grosbachee10ff82011-11-10 19:18:01 +0000588/// imm0_32 predicate - True if the 32-bit immediate is in the range [0,32].
Jim Grosbach9588c102011-11-12 00:58:43 +0000589def Imm0_32AsmOperand: ImmAsmOperand { let Name = "Imm0_32"; }
Jim Grosbachee10ff82011-11-10 19:18:01 +0000590def imm0_32 : Operand<i32>, ImmLeaf<i32, [{
591 return Imm >= 0 && Imm < 32;
592}]> {
593 let ParserMatchClass = Imm0_32AsmOperand;
594}
595
Jim Grosbach730fe6c2011-12-08 01:30:04 +0000596/// imm0_63 predicate - True if the 32-bit immediate is in the range [0,63].
597def Imm0_63AsmOperand: ImmAsmOperand { let Name = "Imm0_63"; }
598def imm0_63 : Operand<i32>, ImmLeaf<i32, [{
599 return Imm >= 0 && Imm < 64;
600}]> {
601 let ParserMatchClass = Imm0_63AsmOperand;
602}
603
Jim Grosbach02c84602011-08-01 22:02:20 +0000604/// imm0_255 predicate - Immediate in the range [0,255].
Jim Grosbach9588c102011-11-12 00:58:43 +0000605def Imm0_255AsmOperand : ImmAsmOperand { let Name = "Imm0_255"; }
Jim Grosbach02c84602011-08-01 22:02:20 +0000606def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
607 let ParserMatchClass = Imm0_255AsmOperand;
608}
609
Jim Grosbach9588c102011-11-12 00:58:43 +0000610/// imm0_65535 - An immediate is in the range [0.65535].
611def Imm0_65535AsmOperand: ImmAsmOperand { let Name = "Imm0_65535"; }
612def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
613 return Imm >= 0 && Imm < 65536;
614}]> {
615 let ParserMatchClass = Imm0_65535AsmOperand;
616}
617
Jim Grosbachffa32252011-07-19 19:13:28 +0000618// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
619// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000620//
Jim Grosbachffa32252011-07-19 19:13:28 +0000621// FIXME: This really needs a Thumb version separate from the ARM version.
622// While the range is the same, and can thus use the same match class,
623// the encoding is different so it should have a different encoder method.
Jim Grosbach9588c102011-11-12 00:58:43 +0000624def Imm0_65535ExprAsmOperand: ImmAsmOperand { let Name = "Imm0_65535Expr"; }
Jim Grosbachffa32252011-07-19 19:13:28 +0000625def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000626 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000627 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000628}
629
Jim Grosbached838482011-07-26 16:24:27 +0000630/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
Jim Grosbach9588c102011-11-12 00:58:43 +0000631def Imm24bitAsmOperand: ImmAsmOperand { let Name = "Imm24bit"; }
Jim Grosbached838482011-07-26 16:24:27 +0000632def imm24b : Operand<i32>, ImmLeaf<i32, [{
633 return Imm >= 0 && Imm <= 0xffffff;
634}]> {
635 let ParserMatchClass = Imm24bitAsmOperand;
636}
637
638
Evan Chenga9688c42010-12-11 04:11:38 +0000639/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
640/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000641def BitfieldAsmOperand : AsmOperandClass {
642 let Name = "Bitfield";
643 let ParserMethod = "parseBitfield";
644}
Richard Bartondb9ca592012-03-20 10:50:35 +0000645
Evan Chenga9688c42010-12-11 04:11:38 +0000646def bf_inv_mask_imm : Operand<i32>,
647 PatLeaf<(imm), [{
648 return ARM::isBitFieldInvertedMask(N->getZExtValue());
649}] > {
650 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
651 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000652 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000653 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000654}
655
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000656def imm1_32_XFORM: SDNodeXForm<imm, [{
657 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
658}]>;
659def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
Jim Grosbachef3bf642011-08-17 21:01:11 +0000660def imm1_32 : Operand<i32>, PatLeaf<(imm), [{
661 uint64_t Imm = N->getZExtValue();
662 return Imm > 0 && Imm <= 32;
663 }],
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000664 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000665 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000666 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000667}
668
Jim Grosbachf4943352011-07-25 23:09:14 +0000669def imm1_16_XFORM: SDNodeXForm<imm, [{
670 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
671}]>;
672def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
673def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
674 imm1_16_XFORM> {
675 let PrintMethod = "printImmPlusOneOperand";
676 let ParserMatchClass = Imm1_16AsmOperand;
677}
678
Evan Chenga8e29892007-01-19 07:51:42 +0000679// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000680// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000681//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000682def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000683def addrmode_imm12 : Operand<i32>,
684 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000685 // 12-bit immediate operand. Note that instructions using this encode
686 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
687 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000688
Chris Lattner2ac19022010-11-15 05:19:05 +0000689 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000690 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000691 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000692 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000693 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000694}
Jim Grosbach3e556122010-10-26 22:37:02 +0000695// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000696//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000697def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000698def ldst_so_reg : Operand<i32>,
699 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000700 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000701 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000702 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000703 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000704 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000705 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000706}
707
Jim Grosbach7ce05792011-08-03 23:50:40 +0000708// postidx_imm8 := +/- [0,255]
709//
710// 9 bit value:
711// {8} 1 is imm8 is non-negative. 0 otherwise.
712// {7-0} [0,255] imm8 value.
713def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
714def postidx_imm8 : Operand<i32> {
715 let PrintMethod = "printPostIdxImm8Operand";
716 let ParserMatchClass = PostIdxImm8AsmOperand;
717 let MIOperandInfo = (ops i32imm);
718}
719
Owen Anderson154c41d2011-08-04 18:24:14 +0000720// postidx_imm8s4 := +/- [0,1020]
721//
722// 9 bit value:
723// {8} 1 is imm8 is non-negative. 0 otherwise.
724// {7-0} [0,255] imm8 value, scaled by 4.
Jim Grosbach2bd01182011-10-11 21:55:36 +0000725def PostIdxImm8s4AsmOperand : AsmOperandClass { let Name = "PostIdxImm8s4"; }
Owen Anderson154c41d2011-08-04 18:24:14 +0000726def postidx_imm8s4 : Operand<i32> {
727 let PrintMethod = "printPostIdxImm8s4Operand";
Jim Grosbach2bd01182011-10-11 21:55:36 +0000728 let ParserMatchClass = PostIdxImm8s4AsmOperand;
Owen Anderson154c41d2011-08-04 18:24:14 +0000729 let MIOperandInfo = (ops i32imm);
730}
731
732
Jim Grosbach7ce05792011-08-03 23:50:40 +0000733// postidx_reg := +/- reg
734//
735def PostIdxRegAsmOperand : AsmOperandClass {
736 let Name = "PostIdxReg";
737 let ParserMethod = "parsePostIdxReg";
738}
739def postidx_reg : Operand<i32> {
740 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000741 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000742 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000743 let ParserMatchClass = PostIdxRegAsmOperand;
Silviu Barangab7c2ed62012-03-22 13:24:43 +0000744 let MIOperandInfo = (ops GPRnopc, i32imm);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000745}
746
747
Jim Grosbach3e556122010-10-26 22:37:02 +0000748// addrmode2 := reg +/- imm12
749// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000750//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000751// FIXME: addrmode2 should be refactored the rest of the way to always
752// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
753def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000754def addrmode2 : Operand<i32>,
755 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000756 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000757 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000758 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000759 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
760}
761
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000762def PostIdxRegShiftedAsmOperand : AsmOperandClass {
763 let Name = "PostIdxRegShifted";
764 let ParserMethod = "parsePostIdxReg";
765}
Owen Anderson793e7962011-07-26 20:54:26 +0000766def am2offset_reg : Operand<i32>,
767 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000768 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000769 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000770 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000771 // When using this for assembly, it's always as a post-index offset.
772 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000773 let MIOperandInfo = (ops GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000774}
775
Jim Grosbach039c2e12011-08-04 23:01:30 +0000776// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
777// the GPR is purely vestigal at this point.
778def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000779def am2offset_imm : Operand<i32>,
780 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
781 [], [SDNPWantRoot]> {
782 let EncoderMethod = "getAddrMode2OffsetOpValue";
783 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000784 let ParserMatchClass = AM2OffsetImmAsmOperand;
Anton Korobeynikov46de2d52012-01-24 04:58:56 +0000785 let MIOperandInfo = (ops GPRnopc, i32imm);
Owen Anderson793e7962011-07-26 20:54:26 +0000786}
787
788
Evan Chenga8e29892007-01-19 07:51:42 +0000789// addrmode3 := reg +/- reg
790// addrmode3 := reg +/- imm8
791//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000792// FIXME: split into imm vs. reg versions.
793def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000794def addrmode3 : Operand<i32>,
795 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000796 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000797 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000798 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000799 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
800}
801
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000802// FIXME: split into imm vs. reg versions.
803// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000804def AM3OffsetAsmOperand : AsmOperandClass {
805 let Name = "AM3Offset";
806 let ParserMethod = "parseAM3Offset";
807}
Evan Chenga8e29892007-01-19 07:51:42 +0000808def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000809 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
810 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000811 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000812 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000813 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000814 let MIOperandInfo = (ops GPR, i32imm);
815}
816
Jim Grosbache6913602010-11-03 01:01:43 +0000817// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000818//
Jim Grosbache6913602010-11-03 01:01:43 +0000819def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000820 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000821 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000822}
823
824// addrmode5 := reg +/- imm8*4
825//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000826def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000827def addrmode5 : Operand<i32>,
828 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
829 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000830 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000831 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000832 let ParserMatchClass = AddrMode5AsmOperand;
833 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000834}
835
Bob Wilsond3a07652011-02-07 17:43:09 +0000836// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000837//
Jim Grosbach57dcb852011-10-11 17:29:55 +0000838def AddrMode6AsmOperand : AsmOperandClass { let Name = "AlignedMemory"; }
Bob Wilson8b024a52009-07-01 23:16:05 +0000839def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000840 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000841 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach38fbe322011-10-10 22:55:05 +0000842 let MIOperandInfo = (ops GPR:$addr, i32imm:$align);
Chris Lattner2ac19022010-11-15 05:19:05 +0000843 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000844 let DecoderMethod = "DecodeAddrMode6Operand";
Jim Grosbach57dcb852011-10-11 17:29:55 +0000845 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson226036e2010-03-20 22:13:40 +0000846}
847
Bob Wilsonda525062011-02-25 06:42:42 +0000848def am6offset : Operand<i32>,
849 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
850 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000851 let PrintMethod = "printAddrMode6OffsetOperand";
852 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000853 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000854 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000855}
856
Mon P Wang183c6272011-05-09 17:47:27 +0000857// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
858// (single element from one lane) for size 32.
859def addrmode6oneL32 : Operand<i32>,
860 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
861 let PrintMethod = "printAddrMode6Operand";
862 let MIOperandInfo = (ops GPR:$addr, i32imm);
863 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
864}
865
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000866// Special version of addrmode6 to handle alignment encoding for VLD-dup
867// instructions, specifically VLD4-dup.
868def addrmode6dup : Operand<i32>,
869 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
870 let PrintMethod = "printAddrMode6Operand";
871 let MIOperandInfo = (ops GPR:$addr, i32imm);
872 let EncoderMethod = "getAddrMode6DupAddressOpValue";
Jim Grosbach98b05a52011-11-30 01:09:44 +0000873 // FIXME: This is close, but not quite right. The alignment specifier is
874 // different.
875 let ParserMatchClass = AddrMode6AsmOperand;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000876}
877
Evan Chenga8e29892007-01-19 07:51:42 +0000878// addrmodepc := pc + reg
879//
880def addrmodepc : Operand<i32>,
881 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
882 let PrintMethod = "printAddrModePCOperand";
883 let MIOperandInfo = (ops GPR, i32imm);
884}
885
Jim Grosbache39389a2011-08-02 18:07:32 +0000886// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000887//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000888def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000889def addr_offset_none : Operand<i32>,
890 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000891 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000892 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000893 let ParserMatchClass = MemNoOffsetAsmOperand;
894 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000895}
896
Bob Wilson4f38b382009-08-21 21:58:55 +0000897def nohash_imm : Operand<i32> {
898 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000899}
900
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000901def CoprocNumAsmOperand : AsmOperandClass {
902 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000903 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000904}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000905def p_imm : Operand<i32> {
906 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000907 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000908 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000909}
910
Silviu Barangae546c4c2012-04-18 13:02:55 +0000911def pf_imm : Operand<i32> {
912 let PrintMethod = "printPImmediate";
913 let ParserMatchClass = CoprocNumAsmOperand;
914}
915
Jim Grosbach1610a702011-07-25 20:06:30 +0000916def CoprocRegAsmOperand : AsmOperandClass {
917 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000918 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000919}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000920def c_imm : Operand<i32> {
921 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000922 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000923}
Jim Grosbach9b8f2a02011-10-12 17:34:41 +0000924def CoprocOptionAsmOperand : AsmOperandClass {
925 let Name = "CoprocOption";
926 let ParserMethod = "parseCoprocOptionOperand";
927}
928def coproc_option_imm : Operand<i32> {
929 let PrintMethod = "printCoprocOptionImm";
930 let ParserMatchClass = CoprocOptionAsmOperand;
931}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000932
Evan Chenga8e29892007-01-19 07:51:42 +0000933//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000934
Evan Cheng37f25d92008-08-28 23:39:26 +0000935include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000936
937//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000938// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000939//
940
Evan Cheng3924f782008-08-29 07:36:24 +0000941/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000942/// binop that produces a value.
Jim Grosbach2a22b692012-04-19 23:59:26 +0000943let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng7e1bf302010-09-29 00:27:46 +0000944multiclass AsI1_bin_irs<bits<4> opcod, string opc,
945 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000946 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000947 // The register-immediate version is re-materializable. This is useful
948 // in particular for taking the address of a local.
949 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000950 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
951 iii, opc, "\t$Rd, $Rn, $imm",
952 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
953 bits<4> Rd;
954 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000955 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000956 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000957 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000958 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000959 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000960 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000961 }
Jim Grosbach62547262010-10-11 18:51:51 +0000962 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
963 iir, opc, "\t$Rd, $Rn, $Rm",
964 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000965 bits<4> Rd;
966 bits<4> Rn;
967 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000968 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000969 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000970 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000971 let Inst{15-12} = Rd;
972 let Inst{11-4} = 0b00000000;
973 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000974 }
Owen Anderson92a20222011-07-21 18:54:16 +0000975
976 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000977 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000978 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000979 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000980 bits<4> Rd;
981 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000982 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000983 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000984 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000985 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000986 let Inst{11-5} = shift{11-5};
987 let Inst{4} = 0;
988 let Inst{3-0} = shift{3-0};
989 }
990
991 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000992 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000993 iis, opc, "\t$Rd, $Rn, $shift",
994 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
995 bits<4> Rd;
996 bits<4> Rn;
997 bits<12> shift;
998 let Inst{25} = 0;
999 let Inst{19-16} = Rn;
1000 let Inst{15-12} = Rd;
1001 let Inst{11-8} = shift{11-8};
1002 let Inst{7} = 0;
1003 let Inst{6-5} = shift{6-5};
1004 let Inst{4} = 1;
1005 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001006 }
Evan Chenga8e29892007-01-19 07:51:42 +00001007}
1008
Evan Cheng342e3162011-08-30 01:34:54 +00001009/// AsI1_rbin_irs - Same as AsI1_bin_irs except the order of operands are
1010/// reversed. The 'rr' form is only defined for the disassembler; for codegen
1011/// it is equivalent to the AsI1_bin_irs counterpart.
Jim Grosbach2a22b692012-04-19 23:59:26 +00001012let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng342e3162011-08-30 01:34:54 +00001013multiclass AsI1_rbin_irs<bits<4> opcod, string opc,
1014 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1015 PatFrag opnode, string baseOpc, bit Commutable = 0> {
1016 // The register-immediate version is re-materializable. This is useful
1017 // in particular for taking the address of a local.
1018 let isReMaterializable = 1 in {
1019 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1020 iii, opc, "\t$Rd, $Rn, $imm",
1021 [(set GPR:$Rd, (opnode so_imm:$imm, GPR:$Rn))]> {
1022 bits<4> Rd;
1023 bits<4> Rn;
1024 bits<12> imm;
1025 let Inst{25} = 1;
1026 let Inst{19-16} = Rn;
1027 let Inst{15-12} = Rd;
1028 let Inst{11-0} = imm;
1029 }
1030 }
1031 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1032 iir, opc, "\t$Rd, $Rn, $Rm",
1033 [/* pattern left blank */]> {
1034 bits<4> Rd;
1035 bits<4> Rn;
1036 bits<4> Rm;
1037 let Inst{11-4} = 0b00000000;
1038 let Inst{25} = 0;
1039 let Inst{3-0} = Rm;
1040 let Inst{15-12} = Rd;
1041 let Inst{19-16} = Rn;
1042 }
1043
1044 def rsi : AsI1<opcod, (outs GPR:$Rd),
1045 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
1046 iis, opc, "\t$Rd, $Rn, $shift",
1047 [(set GPR:$Rd, (opnode so_reg_imm:$shift, GPR:$Rn))]> {
1048 bits<4> Rd;
1049 bits<4> Rn;
1050 bits<12> shift;
1051 let Inst{25} = 0;
1052 let Inst{19-16} = Rn;
1053 let Inst{15-12} = Rd;
1054 let Inst{11-5} = shift{11-5};
1055 let Inst{4} = 0;
1056 let Inst{3-0} = shift{3-0};
1057 }
1058
1059 def rsr : AsI1<opcod, (outs GPR:$Rd),
1060 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
1061 iis, opc, "\t$Rd, $Rn, $shift",
1062 [(set GPR:$Rd, (opnode so_reg_reg:$shift, GPR:$Rn))]> {
1063 bits<4> Rd;
1064 bits<4> Rn;
1065 bits<12> shift;
1066 let Inst{25} = 0;
1067 let Inst{19-16} = Rn;
1068 let Inst{15-12} = Rd;
1069 let Inst{11-8} = shift{11-8};
1070 let Inst{7} = 0;
1071 let Inst{6-5} = shift{6-5};
1072 let Inst{4} = 1;
1073 let Inst{3-0} = shift{3-0};
1074 }
Evan Cheng342e3162011-08-30 01:34:54 +00001075}
1076
Evan Cheng4a517082011-09-06 18:52:20 +00001077/// AsI1_bin_s_irs - Same as AsI1_bin_irs except it sets the 's' bit by default.
Andrew Trick3be654f2011-09-21 02:20:46 +00001078///
1079/// These opcodes will be converted to the real non-S opcodes by
Andrew Trick90b7b122011-10-18 19:18:52 +00001080/// AdjustInstrPostInstrSelection after giving them an optional CPSR operand.
1081let hasPostISelHook = 1, Defs = [CPSR] in {
1082multiclass AsI1_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
1083 InstrItinClass iis, PatFrag opnode,
1084 bit Commutable = 0> {
1085 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1086 4, iii,
1087 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00001088
Andrew Trick90b7b122011-10-18 19:18:52 +00001089 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, pred:$p),
1090 4, iir,
1091 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm))]> {
1092 let isCommutable = Commutable;
1093 }
1094 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1095 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1096 4, iis,
1097 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1098 so_reg_imm:$shift))]>;
1099
1100 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1101 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1102 4, iis,
1103 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn,
1104 so_reg_reg:$shift))]>;
1105}
1106}
1107
1108/// AsI1_rbin_s_is - Same as AsI1_bin_s_irs, except selection DAG
1109/// operands are reversed.
1110let hasPostISelHook = 1, Defs = [CPSR] in {
1111multiclass AsI1_rbin_s_is<InstrItinClass iii, InstrItinClass iir,
1112 InstrItinClass iis, PatFrag opnode,
1113 bit Commutable = 0> {
1114 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm, pred:$p),
1115 4, iii,
1116 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn))]>;
1117
1118 def rsi : ARMPseudoInst<(outs GPR:$Rd),
1119 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p),
1120 4, iis,
1121 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift,
1122 GPR:$Rn))]>;
1123
1124 def rsr : ARMPseudoInst<(outs GPR:$Rd),
1125 (ins GPR:$Rn, so_reg_reg:$shift, pred:$p),
1126 4, iis,
1127 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift,
1128 GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001129}
Evan Chengc85e8322007-07-05 07:13:32 +00001130}
1131
1132/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001133/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001134/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001135let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001136multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1137 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1138 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001139 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1140 opc, "\t$Rn, $imm",
1141 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001142 bits<4> Rn;
1143 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001144 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001145 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001146 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001147 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001148 let Inst{11-0} = imm;
Silviu Baranga9e712312012-04-18 12:48:43 +00001149
1150 let Unpredictable{15-12} = 0b1111;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001151 }
1152 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1153 opc, "\t$Rn, $Rm",
1154 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001155 bits<4> Rn;
1156 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001157 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001158 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001159 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001160 let Inst{19-16} = Rn;
1161 let Inst{15-12} = 0b0000;
1162 let Inst{11-4} = 0b00000000;
1163 let Inst{3-0} = Rm;
Silviu Baranga9e712312012-04-18 12:48:43 +00001164
1165 let Unpredictable{15-12} = 0b1111;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001166 }
Owen Anderson92a20222011-07-21 18:54:16 +00001167 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001168 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001169 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001170 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001171 bits<4> Rn;
1172 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001173 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001174 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001175 let Inst{19-16} = Rn;
1176 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001177 let Inst{11-5} = shift{11-5};
1178 let Inst{4} = 0;
1179 let Inst{3-0} = shift{3-0};
Silviu Baranga9e712312012-04-18 12:48:43 +00001180
1181 let Unpredictable{15-12} = 0b1111;
Evan Chengbc8a9452009-07-07 23:40:25 +00001182 }
Owen Anderson92a20222011-07-21 18:54:16 +00001183 def rsr : AI1<opcod, (outs),
Silviu Baranga9e712312012-04-18 12:48:43 +00001184 (ins GPRnopc:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001185 opc, "\t$Rn, $shift",
Silviu Baranga9e712312012-04-18 12:48:43 +00001186 [(opnode GPRnopc:$Rn, so_reg_reg:$shift)]> {
Owen Anderson92a20222011-07-21 18:54:16 +00001187 bits<4> Rn;
1188 bits<12> shift;
1189 let Inst{25} = 0;
1190 let Inst{20} = 1;
1191 let Inst{19-16} = Rn;
1192 let Inst{15-12} = 0b0000;
1193 let Inst{11-8} = shift{11-8};
1194 let Inst{7} = 0;
1195 let Inst{6-5} = shift{6-5};
1196 let Inst{4} = 1;
1197 let Inst{3-0} = shift{3-0};
Silviu Baranga9e712312012-04-18 12:48:43 +00001198
1199 let Unpredictable{15-12} = 0b1111;
Owen Anderson92a20222011-07-21 18:54:16 +00001200 }
1201
Evan Cheng071a2792007-09-11 19:55:27 +00001202}
Evan Chenga8e29892007-01-19 07:51:42 +00001203}
1204
Evan Cheng576a3962010-09-25 00:49:35 +00001205/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001206/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001207/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001208class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001209 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001210 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001211 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001212 Requires<[IsARM, HasV6]> {
1213 bits<4> Rd;
1214 bits<4> Rm;
1215 bits<2> rot;
1216 let Inst{19-16} = 0b1111;
1217 let Inst{15-12} = Rd;
1218 let Inst{11-10} = rot;
1219 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001220}
1221
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001222class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001223 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001224 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1225 Requires<[IsARM, HasV6]> {
1226 bits<2> rot;
1227 let Inst{19-16} = 0b1111;
1228 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001229}
1230
Evan Cheng576a3962010-09-25 00:49:35 +00001231/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001232/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001233class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001234 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001235 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001236 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1237 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001238 Requires<[IsARM, HasV6]> {
1239 bits<4> Rd;
1240 bits<4> Rm;
1241 bits<4> Rn;
1242 bits<2> rot;
1243 let Inst{19-16} = Rn;
1244 let Inst{15-12} = Rd;
1245 let Inst{11-10} = rot;
1246 let Inst{9-4} = 0b000111;
1247 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001248}
1249
Jim Grosbach70327412011-07-27 17:48:13 +00001250class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001251 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001252 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1253 Requires<[IsARM, HasV6]> {
1254 bits<4> Rn;
1255 bits<2> rot;
1256 let Inst{19-16} = Rn;
1257 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001258}
1259
Evan Cheng62674222009-06-25 23:34:10 +00001260/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Jim Grosbach2a22b692012-04-19 23:59:26 +00001261let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng8de898a2009-06-26 00:19:44 +00001262multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001263 string baseOpc, bit Commutable = 0> {
Andrew Trick83a80312011-09-20 18:22:31 +00001264 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001265 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1266 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +00001267 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_imm:$imm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001268 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001269 bits<4> Rd;
1270 bits<4> Rn;
1271 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001272 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001273 let Inst{15-12} = Rd;
1274 let Inst{19-16} = Rn;
1275 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001276 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001277 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1278 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +00001279 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, GPR:$Rm, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001280 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001281 bits<4> Rd;
1282 bits<4> Rn;
1283 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001284 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001285 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001286 let isCommutable = Commutable;
1287 let Inst{3-0} = Rm;
1288 let Inst{15-12} = Rd;
1289 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001290 }
Owen Anderson92a20222011-07-21 18:54:16 +00001291 def rsi : AsI1<opcod, (outs GPR:$Rd),
1292 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001293 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Evan Cheng342e3162011-08-30 01:34:54 +00001294 [(set GPR:$Rd, CPSR, (opnode GPR:$Rn, so_reg_imm:$shift, CPSR))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001295 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001296 bits<4> Rd;
1297 bits<4> Rn;
1298 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001299 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001300 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001301 let Inst{15-12} = Rd;
1302 let Inst{11-5} = shift{11-5};
1303 let Inst{4} = 0;
1304 let Inst{3-0} = shift{3-0};
1305 }
Silviu Baranga1c012492012-04-05 16:19:29 +00001306 def rsr : AsI1<opcod, (outs GPRnopc:$Rd),
1307 (ins GPRnopc:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001308 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001309 [(set GPRnopc:$Rd, CPSR,
1310 (opnode GPRnopc:$Rn, so_reg_reg:$shift, CPSR))]>,
Owen Anderson92a20222011-07-21 18:54:16 +00001311 Requires<[IsARM]> {
1312 bits<4> Rd;
1313 bits<4> Rn;
1314 bits<12> shift;
1315 let Inst{25} = 0;
1316 let Inst{19-16} = Rn;
1317 let Inst{15-12} = Rd;
1318 let Inst{11-8} = shift{11-8};
1319 let Inst{7} = 0;
1320 let Inst{6-5} = shift{6-5};
1321 let Inst{4} = 1;
1322 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001323 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001324 }
Owen Anderson78a54692011-04-11 20:12:19 +00001325}
1326
Evan Cheng342e3162011-08-30 01:34:54 +00001327/// AI1_rsc_irs - Define instructions and patterns for rsc
Jim Grosbach2a22b692012-04-19 23:59:26 +00001328let TwoOperandAliasConstraint = "$Rn = $Rd" in
Evan Cheng342e3162011-08-30 01:34:54 +00001329multiclass AI1_rsc_irs<bits<4> opcod, string opc, PatFrag opnode,
1330 string baseOpc> {
Andrew Trick83a80312011-09-20 18:22:31 +00001331 let hasPostISelHook = 1, Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng342e3162011-08-30 01:34:54 +00001332 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1333 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1334 [(set GPR:$Rd, CPSR, (opnode so_imm:$imm, GPR:$Rn, CPSR))]>,
1335 Requires<[IsARM]> {
1336 bits<4> Rd;
1337 bits<4> Rn;
1338 bits<12> imm;
1339 let Inst{25} = 1;
1340 let Inst{15-12} = Rd;
1341 let Inst{19-16} = Rn;
1342 let Inst{11-0} = imm;
Owen Anderson78a54692011-04-11 20:12:19 +00001343 }
Evan Cheng342e3162011-08-30 01:34:54 +00001344 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1345 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1346 [/* pattern left blank */]> {
1347 bits<4> Rd;
1348 bits<4> Rn;
1349 bits<4> Rm;
1350 let Inst{11-4} = 0b00000000;
1351 let Inst{25} = 0;
1352 let Inst{3-0} = Rm;
1353 let Inst{15-12} = Rd;
1354 let Inst{19-16} = Rn;
1355 }
1356 def rsi : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
1357 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1358 [(set GPR:$Rd, CPSR, (opnode so_reg_imm:$shift, GPR:$Rn, CPSR))]>,
1359 Requires<[IsARM]> {
1360 bits<4> Rd;
1361 bits<4> Rn;
1362 bits<12> shift;
1363 let Inst{25} = 0;
1364 let Inst{19-16} = Rn;
1365 let Inst{15-12} = Rd;
1366 let Inst{11-5} = shift{11-5};
1367 let Inst{4} = 0;
1368 let Inst{3-0} = shift{3-0};
1369 }
1370 def rsr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1371 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1372 [(set GPR:$Rd, CPSR, (opnode so_reg_reg:$shift, GPR:$Rn, CPSR))]>,
1373 Requires<[IsARM]> {
1374 bits<4> Rd;
1375 bits<4> Rn;
1376 bits<12> shift;
1377 let Inst{25} = 0;
1378 let Inst{19-16} = Rn;
1379 let Inst{15-12} = Rd;
1380 let Inst{11-8} = shift{11-8};
1381 let Inst{7} = 0;
1382 let Inst{6-5} = shift{6-5};
1383 let Inst{4} = 1;
1384 let Inst{3-0} = shift{3-0};
1385 }
1386 }
Evan Chengc85e8322007-07-05 07:13:32 +00001387}
1388
Jim Grosbach3e556122010-10-26 22:37:02 +00001389let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001390multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001391 InstrItinClass iir, PatFrag opnode> {
1392 // Note: We use the complex addrmode_imm12 rather than just an input
1393 // GPR and a constrained immediate so that we can use this to match
1394 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001395 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001396 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1397 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001398 bits<4> Rt;
1399 bits<17> addr;
1400 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1401 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001402 let Inst{15-12} = Rt;
1403 let Inst{11-0} = addr{11-0}; // imm12
1404 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001405 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001406 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1407 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001408 bits<4> Rt;
1409 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001410 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001411 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1412 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001413 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001414 let Inst{11-0} = shift{11-0};
1415 }
1416}
1417}
1418
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001419let canFoldAsLoad = 1, isReMaterializable = 1 in {
1420multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1421 InstrItinClass iir, PatFrag opnode> {
1422 // Note: We use the complex addrmode_imm12 rather than just an input
1423 // GPR and a constrained immediate so that we can use this to match
1424 // frame index references and avoid matching constant pool references.
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001425 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt),
1426 (ins addrmode_imm12:$addr),
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001427 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001428 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001429 bits<4> Rt;
1430 bits<17> addr;
1431 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1432 let Inst{19-16} = addr{16-13}; // Rn
1433 let Inst{15-12} = Rt;
1434 let Inst{11-0} = addr{11-0}; // imm12
1435 }
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001436 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt),
1437 (ins ldst_so_reg:$shift),
1438 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1439 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001440 bits<4> Rt;
1441 bits<17> shift;
1442 let shift{4} = 0; // Inst{4} = 0
1443 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1444 let Inst{19-16} = shift{16-13}; // Rn
1445 let Inst{15-12} = Rt;
1446 let Inst{11-0} = shift{11-0};
1447 }
1448}
1449}
1450
1451
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001452multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001453 InstrItinClass iir, PatFrag opnode> {
1454 // Note: We use the complex addrmode_imm12 rather than just an input
1455 // GPR and a constrained immediate so that we can use this to match
1456 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001457 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001458 (ins GPR:$Rt, addrmode_imm12:$addr),
1459 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1460 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1461 bits<4> Rt;
1462 bits<17> addr;
1463 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1464 let Inst{19-16} = addr{16-13}; // Rn
1465 let Inst{15-12} = Rt;
1466 let Inst{11-0} = addr{11-0}; // imm12
1467 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001468 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001469 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1470 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1471 bits<4> Rt;
1472 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001473 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001474 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1475 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001476 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001477 let Inst{11-0} = shift{11-0};
1478 }
1479}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001480
1481multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1482 InstrItinClass iir, PatFrag opnode> {
1483 // Note: We use the complex addrmode_imm12 rather than just an input
1484 // GPR and a constrained immediate so that we can use this to match
1485 // frame index references and avoid matching constant pool references.
1486 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1487 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1488 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1489 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1490 bits<4> Rt;
1491 bits<17> addr;
1492 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1493 let Inst{19-16} = addr{16-13}; // Rn
1494 let Inst{15-12} = Rt;
1495 let Inst{11-0} = addr{11-0}; // imm12
1496 }
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00001497 def rs : AI2ldst<0b011, 0, isByte, (outs),
1498 (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1499 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1500 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001501 bits<4> Rt;
1502 bits<17> shift;
1503 let shift{4} = 0; // Inst{4} = 0
1504 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1505 let Inst{19-16} = shift{16-13}; // Rn
1506 let Inst{15-12} = Rt;
1507 let Inst{11-0} = shift{11-0};
1508 }
1509}
1510
1511
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001512//===----------------------------------------------------------------------===//
1513// Instructions
1514//===----------------------------------------------------------------------===//
1515
Evan Chenga8e29892007-01-19 07:51:42 +00001516//===----------------------------------------------------------------------===//
1517// Miscellaneous Instructions.
1518//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001519
Evan Chenga8e29892007-01-19 07:51:42 +00001520/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1521/// the function. The first operand is the ID# for this instruction, the second
1522/// is the index into the MachineConstantPool that this is, the third is the
1523/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001524let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001525def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001526PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001527 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001528
Jim Grosbach4642ad32010-02-22 23:10:38 +00001529// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1530// from removing one half of the matched pairs. That breaks PEI, which assumes
1531// these will always be in pairs, and asserts if it finds otherwise. Better way?
1532let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001533def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001534PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001535 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001536
Jim Grosbach64171712010-02-16 21:07:46 +00001537def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001538PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001539 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001540}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001541
Eli Friedman2bdffe42011-08-31 00:31:29 +00001542// Atomic pseudo-insts which will be lowered to ldrexd/strexd loops.
Jay Foadbf8356b2011-11-15 07:50:05 +00001543// (These pseudos use a hand-written selection code).
Eli Friedman34c44852011-09-06 20:53:37 +00001544let usesCustomInserter = 1, Defs = [CPSR], mayLoad = 1, mayStore = 1 in {
Eli Friedman2bdffe42011-08-31 00:31:29 +00001545def ATOMOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1546 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1547 NoItinerary, []>;
1548def ATOMXOR6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1549 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1550 NoItinerary, []>;
1551def ATOMADD6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1552 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1553 NoItinerary, []>;
1554def ATOMSUB6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1555 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1556 NoItinerary, []>;
1557def ATOMNAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1558 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1559 NoItinerary, []>;
1560def ATOMAND6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1561 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1562 NoItinerary, []>;
1563def ATOMSWAP6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1564 (ins GPR:$addr, GPR:$src1, GPR:$src2),
1565 NoItinerary, []>;
Eli Friedman4d3f3292011-08-31 17:52:22 +00001566def ATOMCMPXCHG6432 : PseudoInst<(outs GPR:$dst1, GPR:$dst2),
1567 (ins GPR:$addr, GPR:$cmp1, GPR:$cmp2,
1568 GPR:$set1, GPR:$set2),
1569 NoItinerary, []>;
Eli Friedman2bdffe42011-08-31 00:31:29 +00001570}
1571
Jim Grosbachd30970f2011-08-11 22:30:30 +00001572def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001573 Requires<[IsARM, HasV6T2]> {
1574 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001575 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001576 let Inst{7-0} = 0b00000000;
1577}
1578
Jim Grosbachd30970f2011-08-11 22:30:30 +00001579def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001580 Requires<[IsARM, HasV6T2]> {
1581 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001582 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001583 let Inst{7-0} = 0b00000001;
1584}
1585
Jim Grosbachd30970f2011-08-11 22:30:30 +00001586def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001587 Requires<[IsARM, HasV6T2]> {
1588 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001589 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001590 let Inst{7-0} = 0b00000010;
1591}
1592
Jim Grosbachd30970f2011-08-11 22:30:30 +00001593def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001594 Requires<[IsARM, HasV6T2]> {
1595 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001596 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001597 let Inst{7-0} = 0b00000011;
1598}
1599
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001600def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1601 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001602 bits<4> Rd;
1603 bits<4> Rn;
1604 bits<4> Rm;
1605 let Inst{3-0} = Rm;
1606 let Inst{15-12} = Rd;
1607 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001608 let Inst{27-20} = 0b01101000;
1609 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001610 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001611}
1612
Johnny Chenf4d81052010-02-12 22:53:19 +00001613def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001614 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001615 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001616 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001617 let Inst{7-0} = 0b00000100;
1618}
1619
Johnny Chenc6f7b272010-02-11 18:12:29 +00001620// The i32imm operand $val can be used by a debugger to store more information
1621// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001622def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1623 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001624 bits<16> val;
1625 let Inst{3-0} = val{3-0};
1626 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001627 let Inst{27-20} = 0b00010010;
1628 let Inst{7-4} = 0b0111;
1629}
1630
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001631// Change Processor State
1632// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001633class CPS<dag iops, string asm_ops>
1634 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001635 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001636 bits<2> imod;
1637 bits<3> iflags;
1638 bits<5> mode;
1639 bit M;
1640
Johnny Chenb98e1602010-02-12 18:55:33 +00001641 let Inst{31-28} = 0b1111;
1642 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001643 let Inst{19-18} = imod;
1644 let Inst{17} = M; // Enabled if mode is set;
Owen Andersoncb9fed62011-10-28 18:02:13 +00001645 let Inst{16-9} = 0b00000000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001646 let Inst{8-6} = iflags;
1647 let Inst{5} = 0;
1648 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001649}
1650
Owen Anderson35008c22011-08-09 23:05:39 +00001651let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001652let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001653 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001654 "$imod\t$iflags, $mode">;
1655let mode = 0, M = 0 in
1656 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1657
1658let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001659 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001660}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001661
Johnny Chenb92a23f2010-02-21 04:42:01 +00001662// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001663multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001664
Evan Chengdfed19f2010-11-03 06:34:55 +00001665 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001666 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001667 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001668 bits<4> Rt;
1669 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001670 let Inst{31-26} = 0b111101;
1671 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001672 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001673 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001674 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001675 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001676 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001677 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001678 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001679 }
1680
Evan Chengdfed19f2010-11-03 06:34:55 +00001681 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001682 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001683 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001684 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001685 let Inst{31-26} = 0b111101;
1686 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001687 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001688 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001689 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001690 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001691 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001692 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001693 let Inst{11-0} = shift{11-0};
Owen Anderson1f267582011-08-29 20:42:00 +00001694 let Inst{4} = 0;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001695 }
1696}
1697
Evan Cheng416941d2010-11-04 05:19:35 +00001698defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1699defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1700defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001701
Jim Grosbach53a89d62011-07-22 17:46:13 +00001702def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001703 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001704 bits<1> end;
1705 let Inst{31-10} = 0b1111000100000001000000;
1706 let Inst{9} = end;
1707 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001708}
1709
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001710def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1711 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001712 bits<4> opt;
1713 let Inst{27-4} = 0b001100100000111100001111;
1714 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001715}
1716
Johnny Chenba6e0332010-02-11 17:14:31 +00001717// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001718let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001719def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001720 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001721 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001722 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001723}
1724
Evan Cheng12c3a532008-11-06 17:48:05 +00001725// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001726let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001727def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001728 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001729 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001730
Evan Cheng325474e2008-01-07 23:56:57 +00001731let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001732def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001733 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001734 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001735
Jim Grosbach53694262010-11-18 01:15:56 +00001736def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001737 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001738 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001739
Jim Grosbach53694262010-11-18 01:15:56 +00001740def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001741 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001742 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001743
Jim Grosbach53694262010-11-18 01:15:56 +00001744def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001745 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001746 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001747
Jim Grosbach53694262010-11-18 01:15:56 +00001748def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001749 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001750 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001751}
Chris Lattner13c63102008-01-06 05:55:01 +00001752let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001753def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001754 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001755
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001756def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001757 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001758 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001759
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001760def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001761 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001762}
Evan Cheng12c3a532008-11-06 17:48:05 +00001763} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001764
Evan Chenge07715c2009-06-23 05:25:29 +00001765
1766// LEApcrel - Load a pc-relative address into a register without offending the
1767// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001768let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001769// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001770// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1771// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001772def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001773 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001774 bits<4> Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001775 bits<14> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001776 let Inst{27-25} = 0b001;
Owen Anderson96425c82011-08-26 18:09:22 +00001777 let Inst{24} = 0;
1778 let Inst{23-22} = label{13-12};
1779 let Inst{21} = 0;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001780 let Inst{20} = 0;
1781 let Inst{19-16} = 0b1111;
1782 let Inst{15-12} = Rd;
Owen Anderson96425c82011-08-26 18:09:22 +00001783 let Inst{11-0} = label{11-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001784}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001785def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001786 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001787
1788def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1789 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001790 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001791
Evan Chenga8e29892007-01-19 07:51:42 +00001792//===----------------------------------------------------------------------===//
1793// Control Flow Instructions.
1794//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001795
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001796let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1797 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001798 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001799 "bx", "\tlr", [(ARMretflag)]>,
1800 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001801 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001802 }
1803
1804 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001805 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001806 "mov", "\tpc, lr", [(ARMretflag)]>,
1807 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001808 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001809 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001810}
Rafael Espindola27185192006-09-29 21:20:16 +00001811
Bob Wilson04ea6e52009-10-28 00:37:03 +00001812// Indirect branches
1813let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001814 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001815 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001816 [(brind GPR:$dst)]>,
1817 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001818 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001819 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001820 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001821 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001822
Jim Grosbachd447ac62011-07-13 20:21:31 +00001823 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1824 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001825 Requires<[IsARM, HasV4T]> {
1826 bits<4> dst;
1827 let Inst{27-4} = 0b000100101111111111110001;
1828 let Inst{3-0} = dst;
1829 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001830}
1831
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001832// SP is marked as a use to prevent stack-pointer assignments that appear
1833// immediately before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001834let isCall = 1,
Jim Grosbach34e98e92011-03-12 00:51:00 +00001835 // FIXME: Do we really need a non-predicated version? If so, it should
1836 // at least be a pseudo instruction expanding to the predicated version
1837 // at MC lowering time.
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00001838 Defs = [LR], Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001839 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001840 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001841 [(ARMcall tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001842 Requires<[IsARM]> {
Johnny Cheneadeffb2009-10-27 20:45:15 +00001843 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001844 bits<24> func;
1845 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001846 let DecoderMethod = "DecodeBranchImmInstruction";
Johnny Cheneadeffb2009-10-27 20:45:15 +00001847 }
Evan Cheng277f0742007-06-19 21:05:09 +00001848
Jason W Kim685c3502011-02-04 19:47:15 +00001849 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001850 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001851 [(ARMcall_pred tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001852 Requires<[IsARM]> {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001853 bits<24> func;
1854 let Inst{23-0} = func;
Owen Andersonf1eab592011-08-26 23:32:08 +00001855 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001856 }
Evan Cheng277f0742007-06-19 21:05:09 +00001857
Evan Chenga8e29892007-01-19 07:51:42 +00001858 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001859 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001860 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001861 [(ARMcall GPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001862 Requires<[IsARM, HasV5T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001863 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001864 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001865 let Inst{3-0} = func;
1866 }
1867
1868 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1869 IIC_Br, "blx", "\t$func",
1870 [(ARMcall_pred GPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001871 Requires<[IsARM, HasV5T]> {
Bob Wilson181d3fe2011-03-03 01:41:01 +00001872 bits<4> func;
1873 let Inst{27-4} = 0b000100101111111111110011;
1874 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001875 }
1876
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001877 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001878 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001879 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001880 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001881 Requires<[IsARM, HasV4T]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001882
1883 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001884 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001885 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001886 Requires<[IsARM, NoV4T]>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001887
1888 // mov lr, pc; b if callee is marked noreturn to avoid confusing the
1889 // return stack predictor.
1890 def BMOVPCB_CALL : ARMPseudoInst<(outs),
1891 (ins bl_target:$func, variable_ops),
1892 8, IIC_Br, [(ARMcall_nolink tglobaladdr:$func)]>,
Jakob Stoklund Olesenf16936e2012-04-06 00:04:58 +00001893 Requires<[IsARM]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001894}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001895
David Goodwin1a8f36e2009-08-12 18:31:53 +00001896let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001897 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1898 // a two-value operand where a dag node expects two operands. :(
1899 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1900 IIC_Br, "b", "\t$target",
1901 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1902 bits<24> target;
1903 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001904 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001905 }
1906
Evan Chengaeafca02007-05-16 07:45:54 +00001907 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001908 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001909 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001910 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1911 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001912 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001913 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001914 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001915
Jim Grosbach2dc77682010-11-29 18:37:44 +00001916 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1917 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001918 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001919 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001920 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001921 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1922 // into i12 and rs suffixed versions.
1923 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001924 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001925 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001926 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001927 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001928 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001929 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001930 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001931 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001932 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001933 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001934 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001935
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001936}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001937
Jim Grosbachcf121c32011-07-28 21:57:55 +00001938// BLX (immediate)
Owen Andersonf1eab592011-08-26 23:32:08 +00001939def BLXi : AXI<(outs), (ins blx_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001940 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001941 Requires<[IsARM, HasV5T]> {
1942 let Inst{31-25} = 0b1111101;
1943 bits<25> target;
1944 let Inst{23-0} = target{24-1};
1945 let Inst{24} = target{0};
1946}
1947
Jim Grosbach898e7e22011-07-13 20:25:01 +00001948// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001949def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001950 [/* pattern left blank */]> {
1951 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001952 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001953 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001954 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001955 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001956}
1957
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001958// Tail calls.
1959
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001960let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [SP] in {
1961 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1962 IIC_Br, []>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001963
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001964 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1965 IIC_Br, []>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001966
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001967 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
1968 4, IIC_Br, [],
1969 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1970 Requires<[IsARM]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001971
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00001972 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
1973 4, IIC_Br, [],
1974 (BX GPR:$dst)>,
1975 Requires<[IsARM]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001976}
1977
Jim Grosbachd30970f2011-08-11 22:30:30 +00001978// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001979def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1980 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001981 bits<4> opt;
1982 let Inst{23-4} = 0b01100000000000000111;
1983 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001984}
1985
Jim Grosbached838482011-07-26 16:24:27 +00001986// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001987let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001988def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001989 bits<24> svc;
1990 let Inst{23-0} = svc;
1991}
Johnny Chen85d5a892010-02-10 18:02:25 +00001992}
1993
Jim Grosbach5a287482011-07-29 17:51:39 +00001994// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00001995class SRSI<bit wb, string asm>
1996 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
1997 NoItinerary, asm, "", []> {
1998 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001999 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00002000 let Inst{27-25} = 0b100;
2001 let Inst{22} = 1;
2002 let Inst{21} = wb;
2003 let Inst{20} = 0;
2004 let Inst{19-16} = 0b1101; // SP
2005 let Inst{15-5} = 0b00000101000;
2006 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00002007}
2008
Jim Grosbache1cf5902011-07-29 20:26:09 +00002009def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
2010 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00002011}
Jim Grosbache1cf5902011-07-29 20:26:09 +00002012def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
2013 let Inst{24-23} = 0;
2014}
2015def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
2016 let Inst{24-23} = 0b10;
2017}
2018def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
2019 let Inst{24-23} = 0b10;
2020}
2021def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
2022 let Inst{24-23} = 0b01;
2023}
2024def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
2025 let Inst{24-23} = 0b01;
2026}
2027def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
2028 let Inst{24-23} = 0b11;
2029}
2030def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
2031 let Inst{24-23} = 0b11;
2032}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002033
Jim Grosbach5a287482011-07-29 17:51:39 +00002034// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002035class RFEI<bit wb, string asm>
2036 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
2037 NoItinerary, asm, "", []> {
2038 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00002039 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002040 let Inst{27-25} = 0b100;
2041 let Inst{22} = 0;
2042 let Inst{21} = wb;
2043 let Inst{20} = 1;
2044 let Inst{19-16} = Rn;
2045 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00002046}
2047
Jim Grosbach2c6363a2011-07-29 18:47:24 +00002048def RFEDA : RFEI<0, "rfeda\t$Rn"> {
2049 let Inst{24-23} = 0;
2050}
2051def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
2052 let Inst{24-23} = 0;
2053}
2054def RFEDB : RFEI<0, "rfedb\t$Rn"> {
2055 let Inst{24-23} = 0b10;
2056}
2057def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
2058 let Inst{24-23} = 0b10;
2059}
2060def RFEIA : RFEI<0, "rfeia\t$Rn"> {
2061 let Inst{24-23} = 0b01;
2062}
2063def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
2064 let Inst{24-23} = 0b01;
2065}
2066def RFEIB : RFEI<0, "rfeib\t$Rn"> {
2067 let Inst{24-23} = 0b11;
2068}
2069def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
2070 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00002071}
2072
Evan Chenga8e29892007-01-19 07:51:42 +00002073//===----------------------------------------------------------------------===//
Joe Abbey895ede82011-10-18 04:44:36 +00002074// Load / Store Instructions.
Evan Chenga8e29892007-01-19 07:51:42 +00002075//
Rafael Espindola82c678b2006-10-16 17:17:22 +00002076
Evan Chenga8e29892007-01-19 07:51:42 +00002077// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00002078
2079
Evan Cheng7e2fe912010-10-28 06:47:08 +00002080defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002081 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002082defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00002083 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00002084defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002085 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002086defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00002087 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002088
Evan Chengfa775d02007-03-19 07:20:03 +00002089// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00002090let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002091 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00002092def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002093 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
2094 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00002095 bits<4> Rt;
2096 bits<17> addr;
2097 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2098 let Inst{19-16} = 0b1111;
2099 let Inst{15-12} = Rt;
2100 let Inst{11-0} = addr{11-0}; // imm12
2101}
Evan Chengfa775d02007-03-19 07:20:03 +00002102
Evan Chenga8e29892007-01-19 07:51:42 +00002103// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002104def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002105 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
2106 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00002107
Evan Chenga8e29892007-01-19 07:51:42 +00002108// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002109def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002110 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
2111 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002112
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002113def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00002114 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
2115 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00002116
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002117let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00002118// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00002119def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
2120 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002121 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00002122 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002123}
Rafael Espindolac391d162006-10-23 20:34:27 +00002124
Evan Chenga8e29892007-01-19 07:51:42 +00002125// Indexed loads
Evan Chengc39916b2011-11-04 01:48:58 +00002126multiclass AI2_ldridx<bit isByte, string opc,
2127 InstrItinClass iii, InstrItinClass iir> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002128 def _PRE_IMM : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002129 (ins addrmode_imm12:$addr), IndexModePre, LdFrm, iii,
Jim Grosbach99f53d12010-11-15 20:47:07 +00002130 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
Owen Anderson9ab0f252011-08-26 20:43:14 +00002131 bits<17> addr;
2132 let Inst{25} = 0;
Jim Grosbach99f53d12010-11-15 20:47:07 +00002133 let Inst{23} = addr{12};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002134 let Inst{19-16} = addr{16-13};
Jim Grosbach99f53d12010-11-15 20:47:07 +00002135 let Inst{11-0} = addr{11-0};
Owen Anderson9ab0f252011-08-26 20:43:14 +00002136 let DecoderMethod = "DecodeLDRPreImm";
2137 let AsmMatchConverter = "cvtLdWriteBackRegAddrModeImm12";
2138 }
2139
2140 def _PRE_REG : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chengc39916b2011-11-04 01:48:58 +00002141 (ins ldst_so_reg:$addr), IndexModePre, LdFrm, iir,
Owen Anderson9ab0f252011-08-26 20:43:14 +00002142 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2143 bits<17> addr;
2144 let Inst{25} = 1;
2145 let Inst{23} = addr{12};
2146 let Inst{19-16} = addr{16-13};
2147 let Inst{11-0} = addr{11-0};
2148 let Inst{4} = 0;
2149 let DecoderMethod = "DecodeLDRPreReg";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002150 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002151 }
Owen Anderson793e7962011-07-26 20:54:26 +00002152
2153 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002154 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002155 IndexModePost, LdFrm, iir,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002156 opc, "\t$Rt, $addr, $offset",
2157 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002158 // {12} isAdd
2159 // {11-0} imm12/Rm
2160 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002161 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002162 let Inst{25} = 1;
2163 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002164 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002165 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002166
2167 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002168 }
2169
2170 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002171 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002172 IndexModePost, LdFrm, iii,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002173 opc, "\t$Rt, $addr, $offset",
2174 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002175 // {12} isAdd
2176 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002177 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002178 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002179 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002180 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002181 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002182 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002183
2184 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002185 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002186
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002187}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002188
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002189let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002190// FIXME: for LDR_PRE_REG etc. the itineray should be either IIC_iLoad_ru or
2191// IIC_iLoad_siu depending on whether it the offset register is shifted.
2192defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_iu, IIC_iLoad_ru>;
2193defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_iu, IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002194}
Rafael Espindola450856d2006-12-12 00:37:38 +00002195
Jim Grosbach45251b32011-08-11 20:41:13 +00002196multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2197 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002198 (ins addrmode3:$addr), IndexModePre,
2199 LdMiscFrm, itin,
2200 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2201 bits<14> addr;
2202 let Inst{23} = addr{8}; // U bit
2203 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2204 let Inst{19-16} = addr{12-9}; // Rn
2205 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2206 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002207 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002208 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002209 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002210 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002211 (ins addr_offset_none:$addr, am3offset:$offset),
2212 IndexModePost, LdMiscFrm, itin,
2213 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2214 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002215 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002216 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002217 let Inst{23} = offset{8}; // U bit
2218 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002219 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002220 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2221 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002222 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002223 }
2224}
Rafael Espindola4e307642006-09-08 16:59:47 +00002225
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002226let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002227defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2228defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2229defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002230let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002231def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002232 (ins addrmode3:$addr), IndexModePre,
2233 LdMiscFrm, IIC_iLoad_d_ru,
2234 "ldrd", "\t$Rt, $Rt2, $addr!",
2235 "$addr.base = $Rn_wb", []> {
2236 bits<14> addr;
2237 let Inst{23} = addr{8}; // U bit
2238 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2239 let Inst{19-16} = addr{12-9}; // Rn
2240 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2241 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002242 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002243 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002244}
Jim Grosbach45251b32011-08-11 20:41:13 +00002245def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002246 (ins addr_offset_none:$addr, am3offset:$offset),
2247 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2248 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2249 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002250 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002251 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002252 let Inst{23} = offset{8}; // U bit
2253 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002254 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002255 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2256 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002257 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002258}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002259} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002260} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002261
Jim Grosbach89958d52011-08-11 21:41:59 +00002262// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002263let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002264def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2265 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2266 IndexModePost, LdFrm, IIC_iLoad_ru,
2267 "ldrt", "\t$Rt, $addr, $offset",
2268 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002269 // {12} isAdd
2270 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002271 bits<14> offset;
2272 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002273 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002274 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002275 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002276 let Inst{19-16} = addr;
2277 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002278 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002279 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002280 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2281}
Jim Grosbach59999262011-08-10 23:43:54 +00002282
2283def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2284 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002285 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002286 "ldrt", "\t$Rt, $addr, $offset",
2287 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002288 // {12} isAdd
2289 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002290 bits<14> offset;
2291 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002292 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002293 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002294 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002295 let Inst{19-16} = addr;
2296 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002297 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002298}
Jim Grosbach3148a652011-08-08 23:28:47 +00002299
2300def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2301 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2302 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2303 "ldrbt", "\t$Rt, $addr, $offset",
2304 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002305 // {12} isAdd
2306 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002307 bits<14> offset;
2308 bits<4> addr;
2309 let Inst{25} = 1;
2310 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002311 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002312 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002313 let Inst{11-5} = offset{11-5};
2314 let Inst{4} = 0;
2315 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002316 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002317}
2318
2319def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2320 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2321 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2322 "ldrbt", "\t$Rt, $addr, $offset",
2323 "$addr.base = $Rn_wb", []> {
2324 // {12} isAdd
2325 // {11-0} imm12/Rm
2326 bits<14> offset;
2327 bits<4> addr;
2328 let Inst{25} = 0;
2329 let Inst{23} = offset{12};
2330 let Inst{21} = 1; // overwrite
2331 let Inst{19-16} = addr;
2332 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002333 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002334}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002335
2336multiclass AI3ldrT<bits<4> op, string opc> {
2337 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2338 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2339 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2340 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2341 bits<9> offset;
2342 let Inst{23} = offset{8};
2343 let Inst{22} = 1;
2344 let Inst{11-8} = offset{7-4};
2345 let Inst{3-0} = offset{3-0};
2346 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2347 }
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002348 def r : AI3ldstidxT<op, 1, (outs GPRnopc:$Rt, GPRnopc:$base_wb),
Jim Grosbach7ce05792011-08-03 23:50:40 +00002349 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2350 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2351 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2352 bits<5> Rm;
2353 let Inst{23} = Rm{4};
2354 let Inst{22} = 0;
2355 let Inst{11-8} = 0;
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002356 let Unpredictable{11-8} = 0b1111;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002357 let Inst{3-0} = Rm{3-0};
2358 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
Silviu Barangab7c2ed62012-03-22 13:24:43 +00002359 let DecoderMethod = "DecodeLDR";
Jim Grosbach7ce05792011-08-03 23:50:40 +00002360 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002361}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002362
2363defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2364defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2365defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002366}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002367
Evan Chenga8e29892007-01-19 07:51:42 +00002368// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002369
2370// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002371def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002372 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2373 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002374
Evan Chenga8e29892007-01-19 07:51:42 +00002375// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002376let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2377def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002378 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002379 "strd", "\t$Rt, $src2, $addr", []>,
2380 Requires<[IsARM, HasV5TE]> {
2381 let Inst{21} = 0;
2382}
Evan Chenga8e29892007-01-19 07:51:42 +00002383
2384// Indexed stores
Evan Chengc39916b2011-11-04 01:48:58 +00002385multiclass AI2_stridx<bit isByte, string opc,
2386 InstrItinClass iii, InstrItinClass iir> {
Jim Grosbach19dec202011-08-05 20:35:44 +00002387 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2388 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
Evan Chengc39916b2011-11-04 01:48:58 +00002389 StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002390 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2391 bits<17> addr;
2392 let Inst{25} = 0;
2393 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2394 let Inst{19-16} = addr{16-13}; // Rn
2395 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002396 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002397 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002398 }
Evan Chenga8e29892007-01-19 07:51:42 +00002399
Jim Grosbach19dec202011-08-05 20:35:44 +00002400 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002401 (ins GPR:$Rt, ldst_so_reg:$addr),
Evan Chengc39916b2011-11-04 01:48:58 +00002402 IndexModePre, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002403 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2404 bits<17> addr;
2405 let Inst{25} = 1;
2406 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2407 let Inst{19-16} = addr{16-13}; // Rn
2408 let Inst{11-0} = addr{11-0};
2409 let Inst{4} = 0; // Inst{4} = 0
2410 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002411 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002412 }
2413 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2414 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002415 IndexModePost, StFrm, iir,
Jim Grosbach19dec202011-08-05 20:35:44 +00002416 opc, "\t$Rt, $addr, $offset",
2417 "$addr.base = $Rn_wb", []> {
2418 // {12} isAdd
2419 // {11-0} imm12/Rm
2420 bits<14> offset;
2421 bits<4> addr;
2422 let Inst{25} = 1;
2423 let Inst{23} = offset{12};
2424 let Inst{19-16} = addr;
2425 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002426
2427 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002428 }
Owen Anderson793e7962011-07-26 20:54:26 +00002429
Jim Grosbach19dec202011-08-05 20:35:44 +00002430 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2431 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
Evan Chengc39916b2011-11-04 01:48:58 +00002432 IndexModePost, StFrm, iii,
Jim Grosbach19dec202011-08-05 20:35:44 +00002433 opc, "\t$Rt, $addr, $offset",
2434 "$addr.base = $Rn_wb", []> {
2435 // {12} isAdd
2436 // {11-0} imm12/Rm
2437 bits<14> offset;
2438 bits<4> addr;
2439 let Inst{25} = 0;
2440 let Inst{23} = offset{12};
2441 let Inst{19-16} = addr;
2442 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002443
2444 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002445 }
2446}
Owen Anderson793e7962011-07-26 20:54:26 +00002447
Jim Grosbach19dec202011-08-05 20:35:44 +00002448let mayStore = 1, neverHasSideEffects = 1 in {
Evan Chengc39916b2011-11-04 01:48:58 +00002449// FIXME: for STR_PRE_REG etc. the itineray should be either IIC_iStore_ru or
2450// IIC_iStore_siu depending on whether it the offset register is shifted.
2451defm STR : AI2_stridx<0, "str", IIC_iStore_iu, IIC_iStore_ru>;
2452defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_iu, IIC_iStore_bh_ru>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002453}
Evan Chenga8e29892007-01-19 07:51:42 +00002454
Jim Grosbach19dec202011-08-05 20:35:44 +00002455def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2456 am2offset_reg:$offset),
2457 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2458 am2offset_reg:$offset)>;
2459def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2460 am2offset_imm:$offset),
2461 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2462 am2offset_imm:$offset)>;
2463def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2464 am2offset_reg:$offset),
2465 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2466 am2offset_reg:$offset)>;
2467def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2468 am2offset_imm:$offset),
2469 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2470 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002471
Jim Grosbach19dec202011-08-05 20:35:44 +00002472// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2473// put the patterns on the instruction definitions directly as ISel wants
2474// the address base and offset to be separate operands, not a single
2475// complex operand like we represent the instructions themselves. The
2476// pseudos map between the two.
2477let usesCustomInserter = 1,
2478 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2479def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2480 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2481 4, IIC_iStore_ru,
2482 [(set GPR:$Rn_wb,
2483 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2484def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2485 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2486 4, IIC_iStore_ru,
2487 [(set GPR:$Rn_wb,
2488 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2489def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2490 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2491 4, IIC_iStore_ru,
2492 [(set GPR:$Rn_wb,
2493 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2494def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2495 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2496 4, IIC_iStore_ru,
2497 [(set GPR:$Rn_wb,
2498 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002499def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2500 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2501 4, IIC_iStore_ru,
2502 [(set GPR:$Rn_wb,
2503 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002504}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002505
Evan Chenga8e29892007-01-19 07:51:42 +00002506
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002507
2508def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2509 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2510 StMiscFrm, IIC_iStore_bh_ru,
2511 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2512 bits<14> addr;
2513 let Inst{23} = addr{8}; // U bit
2514 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2515 let Inst{19-16} = addr{12-9}; // Rn
2516 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2517 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2518 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002519 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002520}
2521
2522def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2523 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2524 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2525 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2526 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2527 addr_offset_none:$addr,
2528 am3offset:$offset))]> {
2529 bits<10> offset;
2530 bits<4> addr;
2531 let Inst{23} = offset{8}; // U bit
2532 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2533 let Inst{19-16} = addr;
2534 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2535 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002536 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002537}
Evan Chenga8e29892007-01-19 07:51:42 +00002538
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002539let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002540def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002541 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2542 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2543 "strd", "\t$Rt, $Rt2, $addr!",
2544 "$addr.base = $Rn_wb", []> {
2545 bits<14> addr;
2546 let Inst{23} = addr{8}; // U bit
2547 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2548 let Inst{19-16} = addr{12-9}; // Rn
2549 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2550 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002551 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002552 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002553}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002554
Jim Grosbach45251b32011-08-11 20:41:13 +00002555def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002556 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2557 am3offset:$offset),
2558 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2559 "strd", "\t$Rt, $Rt2, $addr, $offset",
2560 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002561 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002562 bits<4> addr;
2563 let Inst{23} = offset{8}; // U bit
2564 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2565 let Inst{19-16} = addr;
2566 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2567 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002568 let DecoderMethod = "DecodeAddrMode3Instruction";
2569}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002570} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002571
Jim Grosbach7ce05792011-08-03 23:50:40 +00002572// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002573
Jim Grosbach10348e72011-08-11 20:04:56 +00002574def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2575 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2576 IndexModePost, StFrm, IIC_iStore_bh_ru,
2577 "strbt", "\t$Rt, $addr, $offset",
2578 "$addr.base = $Rn_wb", []> {
2579 // {12} isAdd
2580 // {11-0} imm12/Rm
2581 bits<14> offset;
2582 bits<4> addr;
2583 let Inst{25} = 1;
2584 let Inst{23} = offset{12};
2585 let Inst{21} = 1; // overwrite
2586 let Inst{19-16} = addr;
2587 let Inst{11-5} = offset{11-5};
2588 let Inst{4} = 0;
2589 let Inst{3-0} = offset{3-0};
2590 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2591}
2592
2593def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2594 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2595 IndexModePost, StFrm, IIC_iStore_bh_ru,
2596 "strbt", "\t$Rt, $addr, $offset",
2597 "$addr.base = $Rn_wb", []> {
2598 // {12} isAdd
2599 // {11-0} imm12/Rm
2600 bits<14> offset;
2601 bits<4> addr;
2602 let Inst{25} = 0;
2603 let Inst{23} = offset{12};
2604 let Inst{21} = 1; // overwrite
2605 let Inst{19-16} = addr;
2606 let Inst{11-0} = offset{11-0};
2607 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2608}
2609
Jim Grosbach342ebd52011-08-11 22:18:00 +00002610let mayStore = 1, neverHasSideEffects = 1 in {
2611def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2612 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2613 IndexModePost, StFrm, IIC_iStore_ru,
2614 "strt", "\t$Rt, $addr, $offset",
2615 "$addr.base = $Rn_wb", []> {
2616 // {12} isAdd
2617 // {11-0} imm12/Rm
2618 bits<14> offset;
2619 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002620 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002621 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002622 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002623 let Inst{19-16} = addr;
2624 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002625 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002626 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002627 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002628}
2629
Jim Grosbach342ebd52011-08-11 22:18:00 +00002630def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2631 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2632 IndexModePost, StFrm, IIC_iStore_ru,
2633 "strt", "\t$Rt, $addr, $offset",
2634 "$addr.base = $Rn_wb", []> {
2635 // {12} isAdd
2636 // {11-0} imm12/Rm
2637 bits<14> offset;
2638 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002639 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002640 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002641 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002642 let Inst{19-16} = addr;
2643 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002644 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002645}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002646}
2647
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002648
Jim Grosbach7ce05792011-08-03 23:50:40 +00002649multiclass AI3strT<bits<4> op, string opc> {
2650 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2651 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2652 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2653 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2654 bits<9> offset;
2655 let Inst{23} = offset{8};
2656 let Inst{22} = 1;
2657 let Inst{11-8} = offset{7-4};
2658 let Inst{3-0} = offset{3-0};
2659 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2660 }
2661 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2662 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2663 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2664 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2665 bits<5> Rm;
2666 let Inst{23} = Rm{4};
2667 let Inst{22} = 0;
2668 let Inst{11-8} = 0;
2669 let Inst{3-0} = Rm{3-0};
2670 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2671 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002672}
2673
Jim Grosbach7ce05792011-08-03 23:50:40 +00002674
2675defm STRHT : AI3strT<0b1011, "strht">;
2676
2677
Evan Chenga8e29892007-01-19 07:51:42 +00002678//===----------------------------------------------------------------------===//
2679// Load / store multiple Instructions.
2680//
2681
Jim Grosbach27debd62011-12-13 21:48:29 +00002682multiclass arm_ldst_mult<string asm, string sfx, bit L_bit, bit P_bit, Format f,
Bill Wendling6c470b82010-11-13 09:09:38 +00002683 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002684 // IA is the default, so no need for an explicit suffix on the
2685 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002686 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002687 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2688 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002689 !strconcat(asm, "${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002690 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002691 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002692 let Inst{21} = 0; // No writeback
2693 let Inst{20} = L_bit;
2694 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002695 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002696 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2697 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002698 !strconcat(asm, "${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002699 let Inst{24-23} = 0b01; // Increment After
Jim Grosbach27debd62011-12-13 21:48:29 +00002700 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002701 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002702 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002703
2704 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002705 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002706 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002707 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2708 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002709 !strconcat(asm, "da${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002710 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002711 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002712 let Inst{21} = 0; // No writeback
2713 let Inst{20} = L_bit;
2714 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002715 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002716 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2717 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002718 !strconcat(asm, "da${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002719 let Inst{24-23} = 0b00; // Decrement After
Jim Grosbach27debd62011-12-13 21:48:29 +00002720 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002721 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002722 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002723
2724 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002725 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002726 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002727 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2728 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002729 !strconcat(asm, "db${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002730 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002731 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002732 let Inst{21} = 0; // No writeback
2733 let Inst{20} = L_bit;
2734 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002735 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002736 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2737 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002738 !strconcat(asm, "db${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002739 let Inst{24-23} = 0b10; // Decrement Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002740 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002741 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002742 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002743
2744 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002745 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002746 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002747 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2748 IndexModeNone, f, itin,
Jim Grosbach27debd62011-12-13 21:48:29 +00002749 !strconcat(asm, "ib${p}\t$Rn, $regs", sfx), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002750 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002751 let Inst{22} = P_bit;
Bill Wendling6c470b82010-11-13 09:09:38 +00002752 let Inst{21} = 0; // No writeback
2753 let Inst{20} = L_bit;
2754 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002755 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002756 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2757 IndexModeUpd, f, itin_upd,
Jim Grosbach27debd62011-12-13 21:48:29 +00002758 !strconcat(asm, "ib${p}\t$Rn!, $regs", sfx), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002759 let Inst{24-23} = 0b11; // Increment Before
Jim Grosbach27debd62011-12-13 21:48:29 +00002760 let Inst{22} = P_bit;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002761 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002762 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002763
2764 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002765 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002766}
Bill Wendling6c470b82010-11-13 09:09:38 +00002767
Bill Wendlingc93989a2010-11-13 11:20:05 +00002768let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002769
2770let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002771defm LDM : arm_ldst_mult<"ldm", "", 1, 0, LdStMulFrm, IIC_iLoad_m,
2772 IIC_iLoad_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002773
2774let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Jim Grosbach27debd62011-12-13 21:48:29 +00002775defm STM : arm_ldst_mult<"stm", "", 0, 0, LdStMulFrm, IIC_iStore_m,
2776 IIC_iStore_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00002777
2778} // neverHasSideEffects
2779
Bill Wendling73fe34a2010-11-16 01:16:36 +00002780// FIXME: remove when we have a way to marking a MI with these properties.
2781// FIXME: Should pc be an implicit operand like PICADD, etc?
2782let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2783 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002784def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2785 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002786 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002787 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002788 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002789
Jim Grosbach27debd62011-12-13 21:48:29 +00002790let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2791defm sysLDM : arm_ldst_mult<"ldm", " ^", 1, 1, LdStMulFrm, IIC_iLoad_m,
2792 IIC_iLoad_mu>;
2793
2794let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2795defm sysSTM : arm_ldst_mult<"stm", " ^", 0, 1, LdStMulFrm, IIC_iStore_m,
2796 IIC_iStore_mu>;
2797
2798
2799
Evan Chenga8e29892007-01-19 07:51:42 +00002800//===----------------------------------------------------------------------===//
2801// Move Instructions.
2802//
2803
Evan Chengcd799b92009-06-12 20:46:18 +00002804let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002805def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2806 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2807 bits<4> Rd;
2808 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002809
Johnny Chen103bf952011-04-01 23:30:25 +00002810 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002811 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002812 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002813 let Inst{3-0} = Rm;
2814 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002815}
2816
Andrew Trick90b7b122011-10-18 19:18:52 +00002817def : ARMInstAlias<"movs${p} $Rd, $Rm",
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002818 (MOVr GPR:$Rd, GPR:$Rm, pred:$p, CPSR)>;
2819
Dale Johannesen38d5f042010-06-15 22:24:08 +00002820// A version for the smaller set of tail call registers.
2821let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002822def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002823 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2824 bits<4> Rd;
2825 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002826
Dale Johannesen38d5f042010-06-15 22:24:08 +00002827 let Inst{11-4} = 0b00000000;
2828 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002829 let Inst{3-0} = Rm;
2830 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002831}
2832
Owen Andersonde317f42011-08-09 23:33:27 +00002833def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002834 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002835 "mov", "\t$Rd, $src",
2836 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002837 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002838 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002839 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002840 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002841 let Inst{11-8} = src{11-8};
2842 let Inst{7} = 0;
2843 let Inst{6-5} = src{6-5};
2844 let Inst{4} = 1;
2845 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002846 let Inst{25} = 0;
2847}
Evan Chenga2515702007-03-19 07:09:02 +00002848
Owen Anderson152d4a42011-07-21 23:38:37 +00002849def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2850 DPSoRegImmFrm, IIC_iMOVsr,
2851 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2852 UnaryDP {
2853 bits<4> Rd;
2854 bits<12> src;
2855 let Inst{15-12} = Rd;
2856 let Inst{19-16} = 0b0000;
2857 let Inst{11-5} = src{11-5};
2858 let Inst{4} = 0;
2859 let Inst{3-0} = src{3-0};
2860 let Inst{25} = 0;
2861}
2862
Evan Chengc4af4632010-11-17 20:13:28 +00002863let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002864def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2865 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002866 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002867 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002868 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002869 let Inst{15-12} = Rd;
2870 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002871 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002872}
2873
Evan Chengc4af4632010-11-17 20:13:28 +00002874let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002875def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002876 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002877 "movw", "\t$Rd, $imm",
2878 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002879 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002880 bits<4> Rd;
2881 bits<16> imm;
2882 let Inst{15-12} = Rd;
2883 let Inst{11-0} = imm{11-0};
2884 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002885 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002886 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002887 let DecoderMethod = "DecodeArmMOVTWInstruction";
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002888}
2889
Jim Grosbachffa32252011-07-19 19:13:28 +00002890def : InstAlias<"mov${p} $Rd, $imm",
2891 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2892 Requires<[IsARM]>;
2893
Evan Cheng53519f02011-01-21 18:55:51 +00002894def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2895 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002896
2897let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002898def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2899 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002900 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002901 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002902 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002903 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002904 lo16AllZero:$imm))]>, UnaryDP,
2905 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002906 bits<4> Rd;
2907 bits<16> imm;
2908 let Inst{15-12} = Rd;
2909 let Inst{11-0} = imm{11-0};
2910 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002911 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002912 let Inst{25} = 1;
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002913 let DecoderMethod = "DecodeArmMOVTWInstruction";
Evan Cheng7995ef32009-09-09 01:47:07 +00002914}
Evan Cheng13ab0202007-07-10 18:08:01 +00002915
Evan Cheng53519f02011-01-21 18:55:51 +00002916def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2917 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002918
2919} // Constraints
2920
Evan Cheng20956592009-10-21 08:15:52 +00002921def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2922 Requires<[IsARM, HasV6T2]>;
2923
David Goodwinca01a8d2009-09-01 18:32:09 +00002924let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002925def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002926 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2927 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002928
2929// These aren't really mov instructions, but we have to define them this way
2930// due to flag operands.
2931
Evan Cheng071a2792007-09-11 19:55:27 +00002932let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002933def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002934 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2935 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002936def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002937 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2938 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002939}
Evan Chenga8e29892007-01-19 07:51:42 +00002940
Evan Chenga8e29892007-01-19 07:51:42 +00002941//===----------------------------------------------------------------------===//
2942// Extend Instructions.
2943//
2944
2945// Sign extenders
2946
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002947def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002948 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002949def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002950 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002951
Jim Grosbach70327412011-07-27 17:48:13 +00002952def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002953 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002954def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002955 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002956
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002957def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002958
Jim Grosbach70327412011-07-27 17:48:13 +00002959def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002960
2961// Zero extenders
2962
2963let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002964def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002965 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002966def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002967 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002968def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002969 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002970
Jim Grosbach542f6422010-07-28 23:25:44 +00002971// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2972// The transformation should probably be done as a combiner action
2973// instead so we can include a check for masking back in the upper
2974// eight bits of the source into the lower eight bits of the result.
2975//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002976// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002977def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002978 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002979
Jim Grosbach70327412011-07-27 17:48:13 +00002980def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002981 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002982def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002983 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002984}
2985
Evan Chenga8e29892007-01-19 07:51:42 +00002986// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00002987def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002988
Evan Chenga8e29892007-01-19 07:51:42 +00002989
Owen Anderson33e57512011-08-10 00:03:03 +00002990def SBFX : I<(outs GPRnopc:$Rd),
2991 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002992 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002993 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002994 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002995 bits<4> Rd;
2996 bits<4> Rn;
2997 bits<5> lsb;
2998 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002999 let Inst{27-21} = 0b0111101;
3000 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003001 let Inst{20-16} = width;
3002 let Inst{15-12} = Rd;
3003 let Inst{11-7} = lsb;
3004 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003005}
3006
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003007def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003008 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003009 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003010 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003011 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003012 bits<4> Rd;
3013 bits<4> Rn;
3014 bits<5> lsb;
3015 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003016 let Inst{27-21} = 0b0111111;
3017 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00003018 let Inst{20-16} = width;
3019 let Inst{15-12} = Rd;
3020 let Inst{11-7} = lsb;
3021 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00003022}
3023
Evan Chenga8e29892007-01-19 07:51:42 +00003024//===----------------------------------------------------------------------===//
3025// Arithmetic Instructions.
3026//
3027
Jim Grosbach26421962008-10-14 20:36:24 +00003028defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003029 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003030 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003031defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003032 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003033 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00003034
Evan Chengc85e8322007-07-05 07:13:32 +00003035// ADD and SUB with 's' bit set.
Andrew Trick3be654f2011-09-21 02:20:46 +00003036//
Andrew Trick90b7b122011-10-18 19:18:52 +00003037// Currently, ADDS/SUBS are pseudo opcodes that exist only in the
3038// selection DAG. They are "lowered" to real ADD/SUB opcodes by
Andrew Trick3be654f2011-09-21 02:20:46 +00003039// AdjustInstrPostInstrSelection where we determine whether or not to
3040// set the "s" bit based on CPSR liveness.
3041//
Andrew Trick90b7b122011-10-18 19:18:52 +00003042// FIXME: Eliminate ADDS/SUBS pseudo opcodes after adding tablegen
Andrew Trick3be654f2011-09-21 02:20:46 +00003043// support for an optional CPSR definition that corresponds to the DAG
3044// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00003045defm ADDS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3046 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
3047defm SUBS : AsI1_bin_s_irs<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3048 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003049
Evan Cheng62674222009-06-25 23:34:10 +00003050defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00003051 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003052 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00003053defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00003054 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
Jim Grosbach37ee4642011-07-13 17:57:17 +00003055 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00003056
Evan Cheng342e3162011-08-30 01:34:54 +00003057defm RSB : AsI1_rbin_irs <0b0011, "rsb",
3058 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3059 BinOpFrag<(sub node:$LHS, node:$RHS)>, "RSB">;
Evan Cheng4a517082011-09-06 18:52:20 +00003060
3061// FIXME: Eliminate them if we can write def : Pat patterns which defines
3062// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00003063defm RSBS : AsI1_rbin_s_is<IIC_iALUi, IIC_iALUr, IIC_iALUsr,
3064 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00003065
Evan Cheng342e3162011-08-30 01:34:54 +00003066defm RSC : AI1_rsc_irs<0b0111, "rsc",
3067 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>,
3068 "RSC">;
Evan Cheng2c614c52007-06-06 10:17:05 +00003069
Evan Chenga8e29892007-01-19 07:51:42 +00003070// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003071// The assume-no-carry-in form uses the negation of the input since add/sub
3072// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3073// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3074// details.
Evan Cheng342e3162011-08-30 01:34:54 +00003075def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3076 (SUBri GPR:$src, so_imm_neg:$imm)>;
3077def : ARMPat<(ARMaddc GPR:$src, so_imm_neg:$imm),
3078 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3079
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003080// The with-carry-in form matches bitwise not instead of the negation.
3081// Effectively, the inverse interpretation of the carry flag already accounts
3082// for part of the negation.
Evan Cheng342e3162011-08-30 01:34:54 +00003083def : ARMPat<(ARMadde GPR:$src, so_imm_not:$imm, CPSR),
3084 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003085
3086// Note: These are implemented in C++ code, because they have to generate
3087// ADD/SUBrs instructions, which use a complex pattern that a xform function
3088// cannot produce.
3089// (mul X, 2^n+1) -> (add (X << n), X)
3090// (mul X, 2^n-1) -> (rsb X, (X << n))
3091
Jim Grosbach7931df32011-07-22 18:06:01 +00003092// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003093// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003094class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003095 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003096 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3097 string asm = "\t$Rd, $Rn, $Rm">
3098 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003099 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003100 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003101 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003102 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003103 let Inst{11-4} = op11_4;
3104 let Inst{19-16} = Rn;
3105 let Inst{15-12} = Rd;
3106 let Inst{3-0} = Rm;
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003107
Silviu Baranga82e1bba2012-04-05 16:13:15 +00003108 let Unpredictable{11-8} = 0b1111;
Johnny Chen08b85f32010-02-13 01:21:01 +00003109}
3110
Jim Grosbach7931df32011-07-22 18:06:01 +00003111// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003112
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003113def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003114 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3115 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003116def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003117 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3118 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3119def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3120 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003121 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003122def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3123 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003124 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003125
3126def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3127def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3128def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3129def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3130def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3131def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3132def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3133def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3134def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3135def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3136def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3137def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003138
Jim Grosbach7931df32011-07-22 18:06:01 +00003139// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003140
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003141def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3142def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3143def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3144def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3145def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3146def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3147def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3148def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3149def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3150def USAX : AAI<0b01100101, 0b11110101, "usax">;
3151def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3152def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003153
Jim Grosbach7931df32011-07-22 18:06:01 +00003154// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003155
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003156def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3157def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3158def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3159def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3160def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3161def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3162def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3163def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3164def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3165def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3166def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3167def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003168
Jim Grosbachd30970f2011-08-11 22:30:30 +00003169// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003170
Jim Grosbach70987fb2010-10-18 23:35:38 +00003171def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003172 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003173 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003174 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003175 bits<4> Rd;
3176 bits<4> Rn;
3177 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003178 let Inst{27-20} = 0b01111000;
3179 let Inst{15-12} = 0b1111;
3180 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003181 let Inst{19-16} = Rd;
3182 let Inst{11-8} = Rm;
3183 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003184}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003185def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003186 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003187 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003188 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003189 bits<4> Rd;
3190 bits<4> Rn;
3191 bits<4> Rm;
3192 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003193 let Inst{27-20} = 0b01111000;
3194 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003195 let Inst{19-16} = Rd;
3196 let Inst{15-12} = Ra;
3197 let Inst{11-8} = Rm;
3198 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003199}
3200
Jim Grosbachd30970f2011-08-11 22:30:30 +00003201// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003202
Owen Anderson33e57512011-08-10 00:03:03 +00003203def SSAT : AI<(outs GPRnopc:$Rd),
3204 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003205 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003206 bits<4> Rd;
3207 bits<5> sat_imm;
3208 bits<4> Rn;
3209 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003210 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003211 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003212 let Inst{20-16} = sat_imm;
3213 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003214 let Inst{11-7} = sh{4-0};
3215 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003216 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003217}
3218
Owen Anderson33e57512011-08-10 00:03:03 +00003219def SSAT16 : AI<(outs GPRnopc:$Rd),
3220 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003221 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003222 bits<4> Rd;
3223 bits<4> sat_imm;
3224 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003225 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003226 let Inst{11-4} = 0b11110011;
3227 let Inst{15-12} = Rd;
3228 let Inst{19-16} = sat_imm;
3229 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003230}
3231
Owen Anderson33e57512011-08-10 00:03:03 +00003232def USAT : AI<(outs GPRnopc:$Rd),
3233 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003234 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003235 bits<4> Rd;
3236 bits<5> sat_imm;
3237 bits<4> Rn;
3238 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003239 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003240 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003241 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003242 let Inst{11-7} = sh{4-0};
3243 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003244 let Inst{20-16} = sat_imm;
3245 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003246}
3247
Owen Anderson33e57512011-08-10 00:03:03 +00003248def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003249 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003250 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003251 bits<4> Rd;
3252 bits<4> sat_imm;
3253 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003254 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003255 let Inst{11-4} = 0b11110011;
3256 let Inst{15-12} = Rd;
3257 let Inst{19-16} = sat_imm;
3258 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003259}
Evan Chenga8e29892007-01-19 07:51:42 +00003260
Owen Anderson33e57512011-08-10 00:03:03 +00003261def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3262 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3263def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3264 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003265
Evan Chenga8e29892007-01-19 07:51:42 +00003266//===----------------------------------------------------------------------===//
3267// Bitwise Instructions.
3268//
3269
Jim Grosbach26421962008-10-14 20:36:24 +00003270defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003271 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003272 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003273defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003274 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003275 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003276defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003277 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003278 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003279defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003280 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003281 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003282
Jim Grosbachc29769b2011-07-28 19:46:12 +00003283// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3284// like in the actual instruction encoding. The complexity of mapping the mask
3285// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3286// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003287def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003288 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003289 "bfc", "\t$Rd, $imm", "$src = $Rd",
3290 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003291 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003292 bits<4> Rd;
3293 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003294 let Inst{27-21} = 0b0111110;
3295 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003296 let Inst{15-12} = Rd;
3297 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003298 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003299}
3300
Johnny Chenb2503c02010-02-17 06:31:48 +00003301// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003302def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3303 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3304 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3305 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3306 bf_inv_mask_imm:$imm))]>,
3307 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003308 bits<4> Rd;
3309 bits<4> Rn;
3310 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003311 let Inst{27-21} = 0b0111110;
3312 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003313 let Inst{15-12} = Rd;
3314 let Inst{11-7} = imm{4-0}; // lsb
3315 let Inst{20-16} = imm{9-5}; // width
3316 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003317}
3318
Jim Grosbach36860462010-10-21 22:19:32 +00003319def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3320 "mvn", "\t$Rd, $Rm",
3321 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3322 bits<4> Rd;
3323 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003324 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003325 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003326 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003327 let Inst{15-12} = Rd;
3328 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003329}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003330def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3331 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003332 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003333 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003334 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003335 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003336 let Inst{19-16} = 0b0000;
3337 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003338 let Inst{11-5} = shift{11-5};
3339 let Inst{4} = 0;
3340 let Inst{3-0} = shift{3-0};
3341}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003342def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3343 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003344 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3345 bits<4> Rd;
3346 bits<12> shift;
3347 let Inst{25} = 0;
3348 let Inst{19-16} = 0b0000;
3349 let Inst{15-12} = Rd;
3350 let Inst{11-8} = shift{11-8};
3351 let Inst{7} = 0;
3352 let Inst{6-5} = shift{6-5};
3353 let Inst{4} = 1;
3354 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003355}
Evan Chengc4af4632010-11-17 20:13:28 +00003356let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003357def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3358 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3359 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3360 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003361 bits<12> imm;
3362 let Inst{25} = 1;
3363 let Inst{19-16} = 0b0000;
3364 let Inst{15-12} = Rd;
3365 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003366}
Evan Chenga8e29892007-01-19 07:51:42 +00003367
3368def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3369 (BICri GPR:$src, so_imm_not:$imm)>;
3370
3371//===----------------------------------------------------------------------===//
3372// Multiply Instructions.
3373//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003374class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3375 string opc, string asm, list<dag> pattern>
3376 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3377 bits<4> Rd;
3378 bits<4> Rm;
3379 bits<4> Rn;
3380 let Inst{19-16} = Rd;
3381 let Inst{11-8} = Rm;
3382 let Inst{3-0} = Rn;
3383}
3384class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3385 string opc, string asm, list<dag> pattern>
3386 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3387 bits<4> RdLo;
3388 bits<4> RdHi;
3389 bits<4> Rm;
3390 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003391 let Inst{19-16} = RdHi;
3392 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003393 let Inst{11-8} = Rm;
3394 let Inst{3-0} = Rn;
3395}
Evan Chenga8e29892007-01-19 07:51:42 +00003396
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003397// FIXME: The v5 pseudos are only necessary for the additional Constraint
3398// property. Remove them when it's possible to add those properties
3399// on an individual MachineInstr, not just an instuction description.
Jim Grosbach2a22b692012-04-19 23:59:26 +00003400let isCommutable = 1, TwoOperandAliasConstraint = "$Rn = $Rd" in {
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003401def MUL : AsMul1I32<0b0000000, (outs GPRnopc:$Rd),
3402 (ins GPRnopc:$Rn, GPRnopc:$Rm),
3403 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
3404 [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))]>,
3405 Requires<[IsARM, HasV6]> {
Johnny Chen597028c2011-04-04 23:57:05 +00003406 let Inst{15-12} = 0b0000;
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003407 let Unpredictable{15-12} = 0b1111;
Johnny Chen597028c2011-04-04 23:57:05 +00003408}
Evan Chenga8e29892007-01-19 07:51:42 +00003409
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003410let Constraints = "@earlyclobber $Rd" in
Silviu Barangaa0c48eb2012-03-22 13:14:39 +00003411def MULv5: ARMPseudoExpand<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm,
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003412 pred:$p, cc_out:$s),
3413 4, IIC_iMUL32,
3414 [(set GPRnopc:$Rd, (mul GPRnopc:$Rn, GPRnopc:$Rm))],
3415 (MUL GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p, cc_out:$s)>,
3416 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003417}
3418
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003419def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003420 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003421 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3422 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003423 bits<4> Ra;
3424 let Inst{15-12} = Ra;
3425}
Evan Chenga8e29892007-01-19 07:51:42 +00003426
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003427let Constraints = "@earlyclobber $Rd" in
3428def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00003429 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
3430 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003431 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3432 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3433 Requires<[IsARM, NoV6]>;
3434
Jim Grosbach65711012010-11-19 22:22:37 +00003435def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3436 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3437 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003438 Requires<[IsARM, HasV6T2]> {
3439 bits<4> Rd;
3440 bits<4> Rm;
3441 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003442 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003443 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003444 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003445 let Inst{11-8} = Rm;
3446 let Inst{3-0} = Rn;
3447}
Evan Chengedcbada2009-07-06 22:05:45 +00003448
Evan Chenga8e29892007-01-19 07:51:42 +00003449// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003450let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003451let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003452def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003453 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003454 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3455 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003456
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003457def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003458 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003459 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3460 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003461
3462let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3463def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3464 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003465 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003466 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3467 Requires<[IsARM, NoV6]>;
3468
3469def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3470 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003471 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003472 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3473 Requires<[IsARM, NoV6]>;
3474}
Evan Cheng8de898a2009-06-26 00:19:44 +00003475}
Evan Chenga8e29892007-01-19 07:51:42 +00003476
3477// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003478def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3479 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003480 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3481 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003482def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3483 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003484 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3485 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003486
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003487def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3488 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3489 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3490 Requires<[IsARM, HasV6]> {
3491 bits<4> RdLo;
3492 bits<4> RdHi;
3493 bits<4> Rm;
3494 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003495 let Inst{19-16} = RdHi;
3496 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003497 let Inst{11-8} = Rm;
3498 let Inst{3-0} = Rn;
3499}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003500
3501let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3502def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3503 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003504 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003505 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3506 Requires<[IsARM, NoV6]>;
3507def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3508 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003509 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003510 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3511 Requires<[IsARM, NoV6]>;
3512def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3513 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003514 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003515 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3516 Requires<[IsARM, NoV6]>;
3517}
3518
Evan Chengcd799b92009-06-12 20:46:18 +00003519} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003520
3521// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003522def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3523 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3524 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003525 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003526 let Inst{15-12} = 0b1111;
3527}
Evan Cheng13ab0202007-07-10 18:08:01 +00003528
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003529def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003530 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003531 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003532 let Inst{15-12} = 0b1111;
3533}
3534
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003535def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3536 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3537 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3538 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3539 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003540
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003541def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3542 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003543 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003544 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003545
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003546def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3547 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3548 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3549 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3550 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003551
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003552def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3553 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003554 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003555 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003556
Raul Herbster37fb5b12007-08-30 23:25:47 +00003557multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003558 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3559 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3560 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3561 (sext_inreg GPR:$Rm, i16)))]>,
3562 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003563
Jim Grosbach3870b752010-10-22 18:35:16 +00003564 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3565 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3566 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3567 (sra GPR:$Rm, (i32 16))))]>,
3568 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003569
Jim Grosbach3870b752010-10-22 18:35:16 +00003570 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3571 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3572 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3573 (sext_inreg GPR:$Rm, i16)))]>,
3574 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003575
Jim Grosbach3870b752010-10-22 18:35:16 +00003576 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3577 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3578 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3579 (sra GPR:$Rm, (i32 16))))]>,
3580 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003581
Jim Grosbach3870b752010-10-22 18:35:16 +00003582 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3583 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3584 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3585 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3586 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003587
Jim Grosbach3870b752010-10-22 18:35:16 +00003588 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3589 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3590 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3591 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3592 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003593}
3594
Raul Herbster37fb5b12007-08-30 23:25:47 +00003595
3596multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003597 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003598 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3599 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003600 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003601 [(set GPRnopc:$Rd, (add GPR:$Ra,
3602 (opnode (sext_inreg GPRnopc:$Rn, i16),
3603 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003604 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003605
Owen Anderson33e57512011-08-10 00:03:03 +00003606 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3607 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003608 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003609 [(set GPRnopc:$Rd,
3610 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3611 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003612 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003613
Owen Anderson33e57512011-08-10 00:03:03 +00003614 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3615 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003616 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003617 [(set GPRnopc:$Rd,
3618 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3619 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003620 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003621
Owen Anderson33e57512011-08-10 00:03:03 +00003622 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3623 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003624 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003625 [(set GPRnopc:$Rd,
3626 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3627 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003628 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003629
Owen Anderson33e57512011-08-10 00:03:03 +00003630 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3631 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003632 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003633 [(set GPRnopc:$Rd,
3634 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3635 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003636 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003637
Owen Anderson33e57512011-08-10 00:03:03 +00003638 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3639 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003640 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003641 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003642 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3643 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003644 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003645 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003646}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003647
Raul Herbster37fb5b12007-08-30 23:25:47 +00003648defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3649defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003650
Jim Grosbachd30970f2011-08-11 22:30:30 +00003651// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003652def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3653 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003654 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003655 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003656
Owen Anderson33e57512011-08-10 00:03:03 +00003657def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3658 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003659 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003660 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003661
Owen Anderson33e57512011-08-10 00:03:03 +00003662def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3663 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003664 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003665 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003666
Owen Anderson33e57512011-08-10 00:03:03 +00003667def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3668 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003669 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003670 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003671
Jim Grosbachd30970f2011-08-11 22:30:30 +00003672// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003673class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3674 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003675 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003676 bits<4> Rn;
3677 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003678 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003679 let Inst{22} = long;
3680 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003681 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003682 let Inst{7} = 0;
3683 let Inst{6} = sub;
3684 let Inst{5} = swap;
3685 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003686 let Inst{3-0} = Rn;
3687}
3688class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3689 InstrItinClass itin, string opc, string asm>
3690 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3691 bits<4> Rd;
3692 let Inst{15-12} = 0b1111;
3693 let Inst{19-16} = Rd;
3694}
3695class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3696 InstrItinClass itin, string opc, string asm>
3697 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3698 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003699 bits<4> Rd;
3700 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003701 let Inst{15-12} = Ra;
3702}
3703class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3704 InstrItinClass itin, string opc, string asm>
3705 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3706 bits<4> RdLo;
3707 bits<4> RdHi;
3708 let Inst{19-16} = RdHi;
3709 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003710}
3711
3712multiclass AI_smld<bit sub, string opc> {
3713
Owen Anderson33e57512011-08-10 00:03:03 +00003714 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3715 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003716 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003717
Owen Anderson33e57512011-08-10 00:03:03 +00003718 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3719 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003720 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003721
Owen Anderson33e57512011-08-10 00:03:03 +00003722 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3723 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003724 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003725
Owen Anderson33e57512011-08-10 00:03:03 +00003726 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3727 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003728 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003729
3730}
3731
3732defm SMLA : AI_smld<0, "smla">;
3733defm SMLS : AI_smld<1, "smls">;
3734
Johnny Chen2ec5e492010-02-22 21:50:40 +00003735multiclass AI_sdml<bit sub, string opc> {
3736
Jim Grosbache15defc2011-08-10 23:23:47 +00003737 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3738 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3739 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3740 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003741}
3742
3743defm SMUA : AI_sdml<0, "smua">;
3744defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003745
Evan Chenga8e29892007-01-19 07:51:42 +00003746//===----------------------------------------------------------------------===//
3747// Misc. Arithmetic Instructions.
3748//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003749
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003750def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3751 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3752 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003753
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003754def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3755 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3756 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3757 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003758
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003759def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3760 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3761 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003762
Evan Cheng9568e5c2011-06-21 06:01:08 +00003763let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003764def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3765 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003766 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003767 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003768
Evan Cheng9568e5c2011-06-21 06:01:08 +00003769let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003770def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3771 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003772 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003773 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003774
Evan Chengf60ceac2011-06-15 17:17:48 +00003775def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3776 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3777 (REVSH GPR:$Rm)>;
3778
Jim Grosbache1d58a62011-09-14 22:52:14 +00003779def PKHBT : APKHI<0b01101000, 0, (outs GPRnopc:$Rd),
3780 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003781 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003782 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF),
3783 (and (shl GPRnopc:$Rm, pkh_lsl_amt:$sh),
3784 0xFFFF0000)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003785 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003786
Evan Chenga8e29892007-01-19 07:51:42 +00003787// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003788def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (and GPRnopc:$Rm, 0xFFFF0000)),
3789 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, 0)>;
3790def : ARMV6Pat<(or (and GPRnopc:$Rn, 0xFFFF), (shl GPRnopc:$Rm, imm16_31:$sh)),
3791 (PKHBT GPRnopc:$Rn, GPRnopc:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003792
Bob Wilsondc66eda2010-08-16 22:26:55 +00003793// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3794// will match the pattern below.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003795def PKHTB : APKHI<0b01101000, 1, (outs GPRnopc:$Rd),
3796 (ins GPRnopc:$Rn, GPRnopc:$Rm, pkh_asr_amt:$sh),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003797 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbache1d58a62011-09-14 22:52:14 +00003798 [(set GPRnopc:$Rd, (or (and GPRnopc:$Rn, 0xFFFF0000),
3799 (and (sra GPRnopc:$Rm, pkh_asr_amt:$sh),
3800 0xFFFF)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003801 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003802
Evan Chenga8e29892007-01-19 07:51:42 +00003803// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3804// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Jim Grosbache1d58a62011-09-14 22:52:14 +00003805def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3806 (srl GPRnopc:$src2, imm16_31:$sh)),
3807 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm16_31:$sh)>;
3808def : ARMV6Pat<(or (and GPRnopc:$src1, 0xFFFF0000),
3809 (and (srl GPRnopc:$src2, imm1_15:$sh), 0xFFFF)),
3810 (PKHTB GPRnopc:$src1, GPRnopc:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003811
Evan Chenga8e29892007-01-19 07:51:42 +00003812//===----------------------------------------------------------------------===//
3813// Comparison Instructions...
3814//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003815
Jim Grosbach26421962008-10-14 20:36:24 +00003816defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003817 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003818 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003819
Jim Grosbach97a884d2010-12-07 20:41:06 +00003820// ARMcmpZ can re-use the above instruction definitions.
3821def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3822 (CMPri GPR:$src, so_imm:$imm)>;
3823def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3824 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003825def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3826 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3827def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3828 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003829
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003830// FIXME: We have to be careful when using the CMN instruction and comparison
3831// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003832// results:
3833//
3834// rsbs r1, r1, 0
3835// cmp r0, r1
3836// mov r0, #0
3837// it ls
3838// mov r0, #1
3839//
3840// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003841//
Bill Wendling6165e872010-08-26 18:33:51 +00003842// cmn r0, r1
3843// mov r0, #0
3844// it ls
3845// mov r0, #1
3846//
3847// However, the CMN gives the *opposite* result when r1 is 0. This is because
3848// the carry flag is set in the CMP case but not in the CMN case. In short, the
3849// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3850// value of r0 and the carry bit (because the "carry bit" parameter to
3851// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3852// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3853// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3854// parameter to AddWithCarry is defined as 0).
3855//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003856// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003857//
3858// x = 0
3859// ~x = 0xFFFF FFFF
3860// ~x + 1 = 0x1 0000 0000
3861// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3862//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003863// Therefore, we should disable CMN when comparing against zero, until we can
3864// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3865// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003866//
3867// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3868//
3869// This is related to <rdar://problem/7569620>.
3870//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003871//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3872// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003873
Evan Chenga8e29892007-01-19 07:51:42 +00003874// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003875defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003876 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003877 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003878defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003879 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003880 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003881
David Goodwinc0309b42009-06-29 15:33:01 +00003882defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003883 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003884 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003885
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003886//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3887// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003888
David Goodwinc0309b42009-06-29 15:33:01 +00003889def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003890 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003891
Evan Cheng218977b2010-07-13 19:27:42 +00003892// Pseudo i64 compares for some floating point compares.
3893let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3894 Defs = [CPSR] in {
3895def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003896 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003897 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003898 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3899
3900def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003901 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003902 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3903} // usesCustomInserter
3904
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003905
Evan Chenga8e29892007-01-19 07:51:42 +00003906// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003907// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003908// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003909let neverHasSideEffects = 1 in {
Jakob Stoklund Olesenc5041ca2012-04-04 18:23:42 +00003910
3911let isCommutable = 1 in
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003912def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003913 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003914 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3915 RegConstraint<"$false = $Rd">;
Jakob Stoklund Olesenc5041ca2012-04-04 18:23:42 +00003916
Owen Anderson92a20222011-07-21 18:54:16 +00003917def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3918 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003919 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003920 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3921 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003922 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003923def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3924 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3925 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003926 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3927 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003928 RegConstraint<"$false = $Rd">;
3929
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003930
Evan Chengc4af4632010-11-17 20:13:28 +00003931let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003932def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003933 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003934 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003935 []>,
3936 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003937
Evan Chengc4af4632010-11-17 20:13:28 +00003938let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003939def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3940 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003941 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003942 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003943 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003944
Evan Cheng63f35442010-11-13 02:25:14 +00003945// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003946let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003947def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3948 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003949 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003950
Evan Chengc4af4632010-11-17 20:13:28 +00003951let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003952def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3953 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003954 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003955 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003956 RegConstraint<"$false = $Rd">;
Evan Chengc892aeb2012-02-23 01:19:06 +00003957
Evan Chengc892aeb2012-02-23 01:19:06 +00003958// Conditional instructions
Evan Cheng03a18522012-03-20 21:28:05 +00003959multiclass AsI1_bincc_irs<Instruction iri, Instruction irr, Instruction irsi,
3960 Instruction irsr,
3961 InstrItinClass iii, InstrItinClass iir,
3962 InstrItinClass iis> {
3963 def ri : ARMPseudoExpand<(outs GPR:$Rd),
3964 (ins GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s),
3965 4, iii, [],
3966 (iri GPR:$Rd, GPR:$Rn, so_imm:$imm, pred:$p, cc_out:$s)>,
3967 RegConstraint<"$Rn = $Rd">;
3968 def rr : ARMPseudoExpand<(outs GPR:$Rd),
3969 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
3970 4, iir, [],
3971 (irr GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3972 RegConstraint<"$Rn = $Rd">;
3973 def rsi : ARMPseudoExpand<(outs GPR:$Rd),
3974 (ins GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s),
3975 4, iis, [],
3976 (irsi GPR:$Rd, GPR:$Rn, so_reg_imm:$shift, pred:$p, cc_out:$s)>,
3977 RegConstraint<"$Rn = $Rd">;
3978 def rsr : ARMPseudoExpand<(outs GPRnopc:$Rd),
3979 (ins GPRnopc:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s),
3980 4, iis, [],
3981 (irsr GPR:$Rd, GPR:$Rn, so_reg_reg:$shift, pred:$p, cc_out:$s)>,
3982 RegConstraint<"$Rn = $Rd">;
3983}
Evan Chengc892aeb2012-02-23 01:19:06 +00003984
Evan Cheng03a18522012-03-20 21:28:05 +00003985defm ANDCC : AsI1_bincc_irs<ANDri, ANDrr, ANDrsi, ANDrsr,
3986 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
3987defm ORRCC : AsI1_bincc_irs<ORRri, ORRrr, ORRrsi, ORRrsr,
3988 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
3989defm EORCC : AsI1_bincc_irs<EORri, EORrr, EORrsi, EORrsr,
3990 IIC_iBITi, IIC_iBITr, IIC_iBITsr>;
Evan Chengc892aeb2012-02-23 01:19:06 +00003991
Owen Andersonf523e472010-09-23 23:45:25 +00003992} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003993
Evan Cheng03a18522012-03-20 21:28:05 +00003994
Jim Grosbach3728e962009-12-10 00:11:09 +00003995//===----------------------------------------------------------------------===//
3996// Atomic operations intrinsics
3997//
3998
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003999def MemBarrierOptOperand : AsmOperandClass {
4000 let Name = "MemBarrierOpt";
4001 let ParserMethod = "parseMemBarrierOptOperand";
4002}
Bob Wilsonf74a4292010-10-30 00:54:37 +00004003def memb_opt : Operand<i32> {
4004 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00004005 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00004006 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004007}
Jim Grosbach3728e962009-12-10 00:11:09 +00004008
Bob Wilsonf74a4292010-10-30 00:54:37 +00004009// memory barriers protect the atomic sequences
4010let hasSideEffects = 1 in {
4011def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4012 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
4013 Requires<[IsARM, HasDB]> {
4014 bits<4> opt;
4015 let Inst{31-4} = 0xf57ff05;
4016 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00004017}
Jim Grosbach3728e962009-12-10 00:11:09 +00004018}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00004019
Bob Wilsonf74a4292010-10-30 00:54:37 +00004020def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004021 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004022 Requires<[IsARM, HasDB]> {
4023 bits<4> opt;
4024 let Inst{31-4} = 0xf57ff04;
4025 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004026}
4027
Jim Grosbach20fcaff2011-07-13 23:33:10 +00004028// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00004029def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
4030 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00004031 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00004032 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00004033 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00004034 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00004035}
4036
Chad Rosier3f5966b2012-04-17 21:48:36 +00004037// Pseudo instruction that combines movs + predicated rsbmi
Bill Wendlingef2c86f2011-10-10 22:59:55 +00004038// to implement integer ABS
4039let usesCustomInserter = 1, Defs = [CPSR] in {
4040def ABS : ARMPseudoInst<
4041 (outs GPR:$dst), (ins GPR:$src),
4042 8, NoItinerary, []>;
4043}
4044
Jim Grosbach66869102009-12-11 18:52:41 +00004045let usesCustomInserter = 1 in {
Jakob Stoklund Olesen9b0e1e72011-09-06 17:40:35 +00004046 let Defs = [CPSR] in {
Jim Grosbache801dc42009-12-12 01:40:06 +00004047 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004048 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004049 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
4050 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004051 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004052 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
4053 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004054 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004055 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
4056 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004057 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004058 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
4059 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004060 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004061 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
4062 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004063 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004064 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004065 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
4066 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4067 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
4068 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
4069 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4070 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
4071 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
4072 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004073 [(set GPR:$dst, (atomic_load_umin_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004074 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
4075 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004076 [(set GPR:$dst, (atomic_load_umax_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004077 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004078 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004079 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4080 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004081 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004082 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4083 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004084 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004085 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4086 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004087 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004088 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4089 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004090 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004091 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4092 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004093 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004094 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004095 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4096 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4097 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4098 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4099 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4100 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4101 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4102 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004103 [(set GPR:$dst, (atomic_load_umin_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004104 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4105 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Chad Rosier8d0447c2011-12-21 18:56:22 +00004106 [(set GPR:$dst, (atomic_load_umax_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004107 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004108 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004109 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4110 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004111 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004112 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4113 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004114 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004115 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4116 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004117 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004118 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4119 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004120 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004121 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4122 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004123 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004124 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004125 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4126 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4127 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4128 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4129 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4130 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4131 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4132 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004133 [(set GPR:$dst, (atomic_load_umin_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004134 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4135 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
Evan Cheng1e33e8b2011-12-21 03:04:10 +00004136 [(set GPR:$dst, (atomic_load_umax_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004137
4138 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004139 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004140 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4141 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004142 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004143 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4144 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004145 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004146 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4147
Jim Grosbache801dc42009-12-12 01:40:06 +00004148 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004149 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004150 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4151 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004152 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004153 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4154 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004155 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004156 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4157}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004158}
4159
4160let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004161def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4162 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004163 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004164def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4165 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004166def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4167 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004168let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004169def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004170 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004171 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004172}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004173}
4174
Jim Grosbach86875a22010-10-29 19:58:57 +00004175let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004176def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004177 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004178def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004179 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004180def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004181 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004182let hasExtraSrcRegAllocReq = 1 in
Jim Grosbach86875a22010-10-29 19:58:57 +00004183def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004184 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004185 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004186 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004187}
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00004188}
4189
Jim Grosbach5278eb82009-12-11 01:42:04 +00004190
Jim Grosbachd30970f2011-08-11 22:30:30 +00004191def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004192 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004193 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004194}
4195
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004196// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004197let mayLoad = 1, mayStore = 1 in {
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004198def SWP : AIswp<0, (outs GPRnopc:$Rt),
4199 (ins GPRnopc:$Rt2, addr_offset_none:$addr), "swp", []>;
4200def SWPB: AIswp<1, (outs GPRnopc:$Rt),
4201 (ins GPRnopc:$Rt2, addr_offset_none:$addr), "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004202}
4203
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004204//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004205// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004206//
4207
Jim Grosbach83ab0702011-07-13 22:01:08 +00004208def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4209 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004210 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004211 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4212 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004213 bits<4> opc1;
4214 bits<4> CRn;
4215 bits<4> CRd;
4216 bits<4> cop;
4217 bits<3> opc2;
4218 bits<4> CRm;
4219
4220 let Inst{3-0} = CRm;
4221 let Inst{4} = 0;
4222 let Inst{7-5} = opc2;
4223 let Inst{11-8} = cop;
4224 let Inst{15-12} = CRd;
4225 let Inst{19-16} = CRn;
4226 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004227}
4228
Silviu Barangae546c4c2012-04-18 13:02:55 +00004229def CDP2 : ABXI<0b1110, (outs), (ins pf_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00004230 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004231 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004232 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4233 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004234 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004235 bits<4> opc1;
4236 bits<4> CRn;
4237 bits<4> CRd;
4238 bits<4> cop;
4239 bits<3> opc2;
4240 bits<4> CRm;
4241
4242 let Inst{3-0} = CRm;
4243 let Inst{4} = 0;
4244 let Inst{7-5} = opc2;
4245 let Inst{11-8} = cop;
4246 let Inst{15-12} = CRd;
4247 let Inst{19-16} = CRn;
4248 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004249}
4250
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004251class ACI<dag oops, dag iops, string opc, string asm,
4252 IndexMode im = IndexModeNone>
Jim Grosbach2bd01182011-10-11 21:55:36 +00004253 : I<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4254 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004255 let Inst{27-25} = 0b110;
4256}
Jim Grosbach2bd01182011-10-11 21:55:36 +00004257class ACInoP<dag oops, dag iops, string opc, string asm,
4258 IndexMode im = IndexModeNone>
4259 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
4260 opc, asm, "", []> {
4261 let Inst{31-28} = 0b1111;
4262 let Inst{27-25} = 0b110;
4263}
4264multiclass LdStCop<bit load, bit Dbit, string asm> {
4265 def _OFFSET : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4266 asm, "\t$cop, $CRd, $addr"> {
4267 bits<13> addr;
4268 bits<4> cop;
4269 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004270 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004271 let Inst{23} = addr{8};
4272 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004273 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004274 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004275 let Inst{19-16} = addr{12-9};
4276 let Inst{15-12} = CRd;
4277 let Inst{11-8} = cop;
4278 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004279 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004280 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004281 def _PRE : ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4282 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4283 bits<13> addr;
4284 bits<4> cop;
4285 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004286 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004287 let Inst{23} = addr{8};
4288 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004289 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004290 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004291 let Inst{19-16} = addr{12-9};
4292 let Inst{15-12} = CRd;
4293 let Inst{11-8} = cop;
4294 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004295 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004296 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004297 def _POST: ACI<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4298 postidx_imm8s4:$offset),
4299 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4300 bits<9> offset;
4301 bits<4> addr;
4302 bits<4> cop;
4303 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004304 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004305 let Inst{23} = offset{8};
4306 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004307 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004308 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004309 let Inst{19-16} = addr;
4310 let Inst{15-12} = CRd;
4311 let Inst{11-8} = cop;
4312 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004313 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004314 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004315 def _OPTION : ACI<(outs),
Jim Grosbach2bd01182011-10-11 21:55:36 +00004316 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004317 coproc_option_imm:$option),
4318 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004319 bits<8> option;
4320 bits<4> addr;
4321 bits<4> cop;
4322 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004323 let Inst{24} = 0; // P = 0
4324 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004325 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004326 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004327 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004328 let Inst{19-16} = addr;
4329 let Inst{15-12} = CRd;
4330 let Inst{11-8} = cop;
4331 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004332 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004333 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004334}
4335multiclass LdSt2Cop<bit load, bit Dbit, string asm> {
4336 def _OFFSET : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4337 asm, "\t$cop, $CRd, $addr"> {
4338 bits<13> addr;
4339 bits<4> cop;
4340 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004341 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004342 let Inst{23} = addr{8};
4343 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004344 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004345 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004346 let Inst{19-16} = addr{12-9};
4347 let Inst{15-12} = CRd;
4348 let Inst{11-8} = cop;
4349 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004350 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004351 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004352 def _PRE : ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
4353 asm, "\t$cop, $CRd, $addr!", IndexModePre> {
4354 bits<13> addr;
4355 bits<4> cop;
4356 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004357 let Inst{24} = 1; // P = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004358 let Inst{23} = addr{8};
4359 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004360 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004361 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004362 let Inst{19-16} = addr{12-9};
4363 let Inst{15-12} = CRd;
4364 let Inst{11-8} = cop;
4365 let Inst{7-0} = addr{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004366 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004367 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004368 def _POST: ACInoP<(outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
4369 postidx_imm8s4:$offset),
4370 asm, "\t$cop, $CRd, $addr, $offset", IndexModePost> {
4371 bits<9> offset;
4372 bits<4> addr;
4373 bits<4> cop;
4374 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004375 let Inst{24} = 0; // P = 0
Jim Grosbach2bd01182011-10-11 21:55:36 +00004376 let Inst{23} = offset{8};
4377 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004378 let Inst{21} = 1; // W = 1
Johnny Chen64dfb782010-02-16 20:04:27 +00004379 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004380 let Inst{19-16} = addr;
4381 let Inst{15-12} = CRd;
4382 let Inst{11-8} = cop;
4383 let Inst{7-0} = offset{7-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004384 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004385 }
Jim Grosbach2bd01182011-10-11 21:55:36 +00004386 def _OPTION : ACInoP<(outs),
4387 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
Jim Grosbach9b8f2a02011-10-12 17:34:41 +00004388 coproc_option_imm:$option),
4389 asm, "\t$cop, $CRd, $addr, $option"> {
Jim Grosbach2bd01182011-10-11 21:55:36 +00004390 bits<8> option;
4391 bits<4> addr;
4392 bits<4> cop;
4393 bits<4> CRd;
Johnny Chen64dfb782010-02-16 20:04:27 +00004394 let Inst{24} = 0; // P = 0
4395 let Inst{23} = 1; // U = 1
Jim Grosbach2bd01182011-10-11 21:55:36 +00004396 let Inst{22} = Dbit;
Johnny Chen64dfb782010-02-16 20:04:27 +00004397 let Inst{21} = 0; // W = 0
Johnny Chen64dfb782010-02-16 20:04:27 +00004398 let Inst{20} = load;
Jim Grosbach2bd01182011-10-11 21:55:36 +00004399 let Inst{19-16} = addr;
4400 let Inst{15-12} = CRd;
4401 let Inst{11-8} = cop;
4402 let Inst{7-0} = option;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004403 let DecoderMethod = "DecodeCopMemInstruction";
4404 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004405}
4406
Jim Grosbach2bd01182011-10-11 21:55:36 +00004407defm LDC : LdStCop <1, 0, "ldc">;
4408defm LDCL : LdStCop <1, 1, "ldcl">;
4409defm STC : LdStCop <0, 0, "stc">;
4410defm STCL : LdStCop <0, 1, "stcl">;
4411defm LDC2 : LdSt2Cop<1, 0, "ldc2">;
4412defm LDC2L : LdSt2Cop<1, 1, "ldc2l">;
4413defm STC2 : LdSt2Cop<0, 0, "stc2">;
4414defm STC2L : LdSt2Cop<0, 1, "stc2l">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004415
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004416//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004417// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004418//
4419
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004420class MovRCopro<string opc, bit direction, dag oops, dag iops,
4421 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004422 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004423 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004424 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004425 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004426
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004427 bits<4> Rt;
4428 bits<4> cop;
4429 bits<3> opc1;
4430 bits<3> opc2;
4431 bits<4> CRm;
4432 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004433
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004434 let Inst{15-12} = Rt;
4435 let Inst{11-8} = cop;
4436 let Inst{23-21} = opc1;
4437 let Inst{7-5} = opc2;
4438 let Inst{3-0} = CRm;
4439 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004440}
4441
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004442def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004443 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004444 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4445 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004446 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4447 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004448def : ARMInstAlias<"mcr${p} $cop, $opc1, $Rt, $CRn, $CRm",
4449 (MCR p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4450 c_imm:$CRm, 0, pred:$p)>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004451def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004452 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004453 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4454 imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004455def : ARMInstAlias<"mrc${p} $cop, $opc1, $Rt, $CRn, $CRm",
4456 (MRC GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4457 c_imm:$CRm, 0, pred:$p)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004458
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004459def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4460 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4461
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004462class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4463 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004464 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004465 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004466 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004467 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004468 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004469
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004470 bits<4> Rt;
4471 bits<4> cop;
4472 bits<3> opc1;
4473 bits<3> opc2;
4474 bits<4> CRm;
4475 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004476
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004477 let Inst{15-12} = Rt;
4478 let Inst{11-8} = cop;
4479 let Inst{23-21} = opc1;
4480 let Inst{7-5} = opc2;
4481 let Inst{3-0} = CRm;
4482 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004483}
4484
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004485def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004486 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004487 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4488 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004489 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4490 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004491def : ARMInstAlias<"mcr2$ $cop, $opc1, $Rt, $CRn, $CRm",
4492 (MCR2 p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4493 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004494def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004495 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004496 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4497 imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00004498def : ARMInstAlias<"mrc2$ $cop, $opc1, $Rt, $CRn, $CRm",
4499 (MRC2 GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
4500 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004501
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004502def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4503 imm:$CRm, imm:$opc2),
4504 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4505
Jim Grosbachd30970f2011-08-11 22:30:30 +00004506class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004507 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004508 GPRnopc:$Rt, GPRnopc:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004509 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004510 let Inst{23-21} = 0b010;
4511 let Inst{20} = direction;
4512
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004513 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004514 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004515 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004516 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004517 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004518
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004519 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004520 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004521 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004522 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004523 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004524}
4525
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004526def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004527 [(int_arm_mcrr imm:$cop, imm:$opc1, GPRnopc:$Rt,
4528 GPRnopc:$Rt2, imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004529def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4530
Jim Grosbachd30970f2011-08-11 22:30:30 +00004531class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004532 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004533 GPRnopc:$Rt, GPRnopc:$Rt2, c_imm:$CRm), NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004534 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004535 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004536 let Inst{23-21} = 0b010;
4537 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004538
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004539 bits<4> Rt;
4540 bits<4> Rt2;
4541 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004542 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004543 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004544
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004545 let Inst{15-12} = Rt;
4546 let Inst{19-16} = Rt2;
4547 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004548 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004549 let Inst{3-0} = CRm;
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004550
4551 let DecoderMethod = "DecodeMRRC2";
Johnny Chen906d57f2010-02-12 01:44:23 +00004552}
4553
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004554def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004555 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPRnopc:$Rt,
4556 GPRnopc:$Rt2, imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004557def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004558
Johnny Chenb98e1602010-02-12 18:55:33 +00004559//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004560// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004561//
4562
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004563// Move to ARM core register from Special Register
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004564def MRS : ABI<0b0001, (outs GPRnopc:$Rd), (ins), NoItinerary,
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004565 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004566 bits<4> Rd;
4567 let Inst{23-16} = 0b00001111;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004568 let Unpredictable{19-17} = 0b111;
4569
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004570 let Inst{15-12} = Rd;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004571
4572 let Inst{11-0} = 0b000000000000;
4573 let Unpredictable{11-0} = 0b110100001111;
Johnny Chenb98e1602010-02-12 18:55:33 +00004574}
4575
Jim Grosbachc92ba4e2012-04-23 22:04:10 +00004576def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPRnopc:$Rd, pred:$p)>,
4577 Requires<[IsARM]>;
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004578
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004579// The MRSsys instruction is the MRS instruction from the ARM ARM,
4580// section B9.3.9, with the R bit set to 1.
4581def MRSsys : ABI<0b0001, (outs GPRnopc:$Rd), (ins), NoItinerary,
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004582 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004583 bits<4> Rd;
4584 let Inst{23-16} = 0b01001111;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004585 let Unpredictable{19-16} = 0b1111;
4586
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004587 let Inst{15-12} = Rd;
Silviu Baranga6b9f97d2012-04-18 14:09:07 +00004588
4589 let Inst{11-0} = 0b000000000000;
4590 let Unpredictable{11-0} = 0b110100001111;
Johnny Chenb98e1602010-02-12 18:55:33 +00004591}
4592
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004593// Move from ARM core register to Special Register
4594//
4595// No need to have both system and application versions, the encodings are the
4596// same and the assembly parser has no way to distinguish between them. The mask
4597// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4598// the mask with the fields to be accessed in the special register.
Owen Andersoncd20c582011-10-20 22:23:58 +00004599def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
4600 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004601 bits<5> mask;
4602 bits<4> Rn;
4603
4604 let Inst{23} = 0;
4605 let Inst{22} = mask{4}; // R bit
4606 let Inst{21-20} = 0b10;
4607 let Inst{19-16} = mask{3-0};
4608 let Inst{15-12} = 0b1111;
4609 let Inst{11-4} = 0b00000000;
4610 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004611}
4612
Owen Andersoncd20c582011-10-20 22:23:58 +00004613def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
4614 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004615 bits<5> mask;
4616 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004617
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004618 let Inst{23} = 0;
4619 let Inst{22} = mask{4}; // R bit
4620 let Inst{21-20} = 0b10;
4621 let Inst{19-16} = mask{3-0};
4622 let Inst{15-12} = 0b1111;
4623 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004624}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004625
4626//===----------------------------------------------------------------------===//
4627// TLS Instructions
4628//
4629
4630// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004631// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004632// complete with fixup for the aeabi_read_tp function.
4633let isCall = 1,
4634 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4635 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4636 [(set R0, ARMthread_pointer)]>;
4637}
4638
4639//===----------------------------------------------------------------------===//
4640// SJLJ Exception handling intrinsics
4641// eh_sjlj_setjmp() is an instruction sequence to store the return
4642// address and save #0 in R0 for the non-longjmp case.
4643// Since by its nature we may be coming from some other function to get
4644// here, and we're using the stack frame for the containing function to
4645// save/restore registers, we can't keep anything live in regs across
4646// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004647// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004648// except for our own input by listing the relevant registers in Defs. By
4649// doing so, we also cause the prologue/epilogue code to actively preserve
4650// all of the callee-saved resgisters, which is exactly what we want.
4651// A constant value is passed in $val, and we use the location as a scratch.
4652//
4653// These are pseudo-instructions and are lowered to individual MC-insts, so
4654// no encoding information is necessary.
4655let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004656 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004657 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4658 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004659 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4660 NoItinerary,
4661 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4662 Requires<[IsARM, HasVFP2]>;
4663}
4664
4665let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004666 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Bob Wilsond2355e72011-12-22 22:12:44 +00004667 hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004668 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4669 NoItinerary,
4670 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4671 Requires<[IsARM, NoVFP]>;
4672}
4673
Evan Chengafff9412011-12-20 18:26:50 +00004674// FIXME: Non-IOS version(s)
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004675let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4676 Defs = [ R7, LR, SP ] in {
4677def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4678 NoItinerary,
4679 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
Evan Chengafff9412011-12-20 18:26:50 +00004680 Requires<[IsARM, IsIOS]>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004681}
4682
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004683// eh.sjlj.dispatchsetup pseudo-instructions.
4684// These pseudos are used for both ARM and Thumb2. Any differences are
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004685// handled when the pseudo is expanded (which happens before any passes
4686// that need the instruction size).
Bob Wilsonc0b0e572011-12-20 01:29:27 +00004687let Defs =
4688 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00004689 Q0, Q1, Q2, Q3, Q4, Q5, Q6, Q7, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15 ],
4690 isBarrier = 1 in
Bob Wilsonf4aea8f2011-12-22 23:39:48 +00004691def Int_eh_sjlj_dispatchsetup : PseudoInst<(outs), (ins), NoItinerary, []>;
4692
4693let Defs =
4694 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
4695 isBarrier = 1 in
4696def Int_eh_sjlj_dispatchsetup_nofp : PseudoInst<(outs), (ins), NoItinerary, []>;
4697
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004698
4699//===----------------------------------------------------------------------===//
4700// Non-Instruction Patterns
4701//
4702
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004703// ARMv4 indirect branch using (MOVr PC, dst)
4704let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4705 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004706 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004707 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4708 Requires<[IsARM, NoV4T]>;
4709
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004710// Large immediate handling.
4711
4712// 32-bit immediate using two piece so_imms or movw + movt.
4713// This is a single pseudo instruction, the benefit is that it can be remat'd
4714// as a single unit instead of having to handle reg inputs.
4715// FIXME: Remove this when we can do generalized remat.
4716let isReMaterializable = 1, isMoveImm = 1 in
4717def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4718 [(set GPR:$dst, (arm_i32imm:$src))]>,
4719 Requires<[IsARM]>;
4720
4721// Pseudo instruction that combines movw + movt + add pc (if PIC).
4722// It also makes it possible to rematerialize the instructions.
4723// FIXME: Remove this when we can do generalized remat and when machine licm
4724// can properly the instructions.
4725let isReMaterializable = 1 in {
4726def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4727 IIC_iMOVix2addpc,
4728 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4729 Requires<[IsARM, UseMovt]>;
4730
4731def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4732 IIC_iMOVix2,
4733 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4734 Requires<[IsARM, UseMovt]>;
4735
4736let AddedComplexity = 10 in
4737def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4738 IIC_iMOVix2ld,
4739 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4740 Requires<[IsARM, UseMovt]>;
4741} // isReMaterializable
4742
4743// ConstantPool, GlobalAddress, and JumpTable
4744def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4745 Requires<[IsARM, DontUseMovt]>;
4746def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4747def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4748 Requires<[IsARM, UseMovt]>;
4749def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4750 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4751
4752// TODO: add,sub,and, 3-instr forms?
4753
Jakob Stoklund Olesenaa395e82012-04-06 21:17:42 +00004754// Tail calls. These patterns also apply to Thumb mode.
4755def : Pat<(ARMtcret tcGPR:$dst), (TCRETURNri tcGPR:$dst)>;
4756def : Pat<(ARMtcret (i32 tglobaladdr:$dst)), (TCRETURNdi texternalsym:$dst)>;
4757def : Pat<(ARMtcret (i32 texternalsym:$dst)), (TCRETURNdi texternalsym:$dst)>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004758
4759// Direct calls
Jakob Stoklund Olesen967cbbd2012-04-06 21:21:59 +00004760def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00004761def : ARMPat<(ARMcall_nolink texternalsym:$func),
Jakob Stoklund Olesen967cbbd2012-04-06 21:21:59 +00004762 (BMOVPCB_CALL texternalsym:$func)>;
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004763
4764// zextload i1 -> zextload i8
4765def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4766def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4767
4768// extload -> zextload
4769def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4770def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4771def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4772def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4773
4774def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4775
4776def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4777def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4778
4779// smul* and smla*
4780def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4781 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4782 (SMULBB GPR:$a, GPR:$b)>;
4783def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4784 (SMULBB GPR:$a, GPR:$b)>;
4785def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4786 (sra GPR:$b, (i32 16))),
4787 (SMULBT GPR:$a, GPR:$b)>;
4788def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4789 (SMULBT GPR:$a, GPR:$b)>;
4790def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4791 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4792 (SMULTB GPR:$a, GPR:$b)>;
4793def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4794 (SMULTB GPR:$a, GPR:$b)>;
4795def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4796 (i32 16)),
4797 (SMULWB GPR:$a, GPR:$b)>;
4798def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4799 (SMULWB GPR:$a, GPR:$b)>;
4800
4801def : ARMV5TEPat<(add GPR:$acc,
4802 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4803 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4804 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4805def : ARMV5TEPat<(add GPR:$acc,
4806 (mul sext_16_node:$a, sext_16_node:$b)),
4807 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4808def : ARMV5TEPat<(add GPR:$acc,
4809 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4810 (sra GPR:$b, (i32 16)))),
4811 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4812def : ARMV5TEPat<(add GPR:$acc,
4813 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4814 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4815def : ARMV5TEPat<(add GPR:$acc,
4816 (mul (sra GPR:$a, (i32 16)),
4817 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4818 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4819def : ARMV5TEPat<(add GPR:$acc,
4820 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4821 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4822def : ARMV5TEPat<(add GPR:$acc,
4823 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4824 (i32 16))),
4825 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4826def : ARMV5TEPat<(add GPR:$acc,
4827 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4828 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4829
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004830
4831// Pre-v7 uses MCR for synchronization barriers.
4832def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4833 Requires<[IsARM, HasV6]>;
4834
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004835// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004836let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004837def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4838def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004839def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004840def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4841 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4842def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4843 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4844}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004845
4846def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4847def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004848
Owen Anderson33e57512011-08-10 00:03:03 +00004849def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4850 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4851def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4852 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004853
Eli Friedman069e2ed2011-08-26 02:59:24 +00004854// Atomic load/store patterns
4855def : ARMPat<(atomic_load_8 ldst_so_reg:$src),
4856 (LDRBrs ldst_so_reg:$src)>;
4857def : ARMPat<(atomic_load_8 addrmode_imm12:$src),
4858 (LDRBi12 addrmode_imm12:$src)>;
4859def : ARMPat<(atomic_load_16 addrmode3:$src),
4860 (LDRH addrmode3:$src)>;
4861def : ARMPat<(atomic_load_32 ldst_so_reg:$src),
4862 (LDRrs ldst_so_reg:$src)>;
4863def : ARMPat<(atomic_load_32 addrmode_imm12:$src),
4864 (LDRi12 addrmode_imm12:$src)>;
4865def : ARMPat<(atomic_store_8 ldst_so_reg:$ptr, GPR:$val),
4866 (STRBrs GPR:$val, ldst_so_reg:$ptr)>;
4867def : ARMPat<(atomic_store_8 addrmode_imm12:$ptr, GPR:$val),
4868 (STRBi12 GPR:$val, addrmode_imm12:$ptr)>;
4869def : ARMPat<(atomic_store_16 addrmode3:$ptr, GPR:$val),
4870 (STRH GPR:$val, addrmode3:$ptr)>;
4871def : ARMPat<(atomic_store_32 ldst_so_reg:$ptr, GPR:$val),
4872 (STRrs GPR:$val, ldst_so_reg:$ptr)>;
4873def : ARMPat<(atomic_store_32 addrmode_imm12:$ptr, GPR:$val),
4874 (STRi12 GPR:$val, addrmode_imm12:$ptr)>;
4875
4876
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004877//===----------------------------------------------------------------------===//
4878// Thumb Support
4879//
4880
4881include "ARMInstrThumb.td"
4882
4883//===----------------------------------------------------------------------===//
4884// Thumb2 Support
4885//
4886
4887include "ARMInstrThumb2.td"
4888
4889//===----------------------------------------------------------------------===//
4890// Floating Point Support
4891//
4892
4893include "ARMInstrVFP.td"
4894
4895//===----------------------------------------------------------------------===//
4896// Advanced SIMD (NEON) Support
4897//
4898
4899include "ARMInstrNEON.td"
4900
Jim Grosbachc83d5042011-07-14 19:47:47 +00004901//===----------------------------------------------------------------------===//
4902// Assembler aliases
4903//
4904
4905// Memory barriers
4906def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4907def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4908def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4909
4910// System instructions
4911def : MnemonicAlias<"swi", "svc">;
4912
4913// Load / Store Multiple
4914def : MnemonicAlias<"ldmfd", "ldm">;
4915def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbach94f914e2011-09-07 19:57:53 +00004916def : MnemonicAlias<"ldmea", "ldmdb">;
Jim Grosbachc83d5042011-07-14 19:47:47 +00004917def : MnemonicAlias<"stmfd", "stmdb">;
4918def : MnemonicAlias<"stmia", "stm">;
4919def : MnemonicAlias<"stmea", "stm">;
4920
Jim Grosbachf6c05252011-07-21 17:23:04 +00004921// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4922// shift amount is zero (i.e., unspecified).
4923def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004924 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004925 Requires<[IsARM, HasV6]>;
Jim Grosbachf6c05252011-07-21 17:23:04 +00004926def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
Jim Grosbache1d58a62011-09-14 22:52:14 +00004927 (PKHBT GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, 0, pred:$p)>,
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004928 Requires<[IsARM, HasV6]>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004929
4930// PUSH/POP aliases for STM/LDM
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004931def : ARMInstAlias<"push${p} $regs", (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4932def : ARMInstAlias<"pop${p} $regs", (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004933
Jim Grosbachaddec772011-07-27 22:34:17 +00004934// SSAT/USAT optional shift operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004935def : ARMInstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004936 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004937def : ARMInstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004938 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004939
4940
4941// Extend instruction optional rotate operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004942def : ARMInstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004943 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004944def : ARMInstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004945 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004946def : ARMInstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004947 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004948def : ARMInstAlias<"sxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004949 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004950def : ARMInstAlias<"sxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004951 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004952def : ARMInstAlias<"sxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004953 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004954
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004955def : ARMInstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004956 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004957def : ARMInstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004958 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004959def : ARMInstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004960 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004961def : ARMInstAlias<"uxtb${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004962 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004963def : ARMInstAlias<"uxtb16${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004964 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbacha33b31b2011-08-22 18:04:24 +00004965def : ARMInstAlias<"uxth${p} $Rd, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004966 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004967
4968
4969// RFE aliases
4970def : MnemonicAlias<"rfefa", "rfeda">;
4971def : MnemonicAlias<"rfeea", "rfedb">;
4972def : MnemonicAlias<"rfefd", "rfeia">;
4973def : MnemonicAlias<"rfeed", "rfeib">;
4974def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004975
4976// SRS aliases
4977def : MnemonicAlias<"srsfa", "srsda">;
4978def : MnemonicAlias<"srsea", "srsdb">;
4979def : MnemonicAlias<"srsfd", "srsia">;
4980def : MnemonicAlias<"srsed", "srsib">;
4981def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004982
Jim Grosbachb6e9a832011-09-15 16:16:50 +00004983// QSAX == QSUBADDX
4984def : MnemonicAlias<"qsubaddx", "qsax">;
Jim Grosbache4e4a932011-09-15 21:01:23 +00004985// SASX == SADDSUBX
4986def : MnemonicAlias<"saddsubx", "sasx">;
Jim Grosbachc075d452011-09-15 22:34:29 +00004987// SHASX == SHADDSUBX
4988def : MnemonicAlias<"shaddsubx", "shasx">;
4989// SHSAX == SHSUBADDX
4990def : MnemonicAlias<"shsubaddx", "shsax">;
Jim Grosbach50bd4702011-09-16 18:37:10 +00004991// SSAX == SSUBADDX
4992def : MnemonicAlias<"ssubaddx", "ssax">;
Jim Grosbach4032eaf2011-09-19 23:05:22 +00004993// UASX == UADDSUBX
4994def : MnemonicAlias<"uaddsubx", "uasx">;
Jim Grosbach6729c482011-09-19 23:13:25 +00004995// UHASX == UHADDSUBX
4996def : MnemonicAlias<"uhaddsubx", "uhasx">;
4997// UHSAX == UHSUBADDX
4998def : MnemonicAlias<"uhsubaddx", "uhsax">;
Jim Grosbachab3bf972011-09-20 00:18:52 +00004999// UQASX == UQADDSUBX
5000def : MnemonicAlias<"uqaddsubx", "uqasx">;
5001// UQSAX == UQSUBADDX
5002def : MnemonicAlias<"uqsubaddx", "uqsax">;
Jim Grosbach6053cd92011-09-20 00:30:45 +00005003// USAX == USUBADDX
5004def : MnemonicAlias<"usubaddx", "usax">;
Jim Grosbachb6e9a832011-09-15 16:16:50 +00005005
Jim Grosbache70ec842011-10-28 22:50:54 +00005006// "mov Rd, so_imm_not" can be handled via "mvn" in assembly, just like
5007// for isel.
5008def : ARMInstAlias<"mov${s}${p} $Rd, $imm",
5009 (MVNi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach46777082011-12-14 17:56:51 +00005010def : ARMInstAlias<"mvn${s}${p} $Rd, $imm",
5011 (MOVi rGPR:$Rd, so_imm_not:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach840bf7e2011-12-09 22:02:17 +00005012// Same for AND <--> BIC
5013def : ARMInstAlias<"bic${s}${p} $Rd, $Rn, $imm",
5014 (ANDri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5015 pred:$p, cc_out:$s)>;
5016def : ARMInstAlias<"bic${s}${p} $Rdn, $imm",
5017 (ANDri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5018 pred:$p, cc_out:$s)>;
5019def : ARMInstAlias<"and${s}${p} $Rd, $Rn, $imm",
5020 (BICri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
5021 pred:$p, cc_out:$s)>;
5022def : ARMInstAlias<"and${s}${p} $Rdn, $imm",
5023 (BICri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
5024 pred:$p, cc_out:$s)>;
5025
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +00005026// Likewise, "add Rd, so_imm_neg" -> sub
5027def : ARMInstAlias<"add${s}${p} $Rd, $Rn, $imm",
5028 (SUBri GPR:$Rd, GPR:$Rn, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
5029def : ARMInstAlias<"add${s}${p} $Rd, $imm",
5030 (SUBri GPR:$Rd, GPR:$Rd, so_imm_neg:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005031// Same for CMP <--> CMN via so_imm_neg
Jim Grosbach8d11c632011-12-14 17:30:24 +00005032def : ARMInstAlias<"cmp${p} $Rd, $imm",
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005033 (CMNzri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach8d11c632011-12-14 17:30:24 +00005034def : ARMInstAlias<"cmn${p} $Rd, $imm",
Jim Grosbach5dca1c92011-12-14 18:12:37 +00005035 (CMPri rGPR:$Rd, so_imm_neg:$imm, pred:$p)>;
Jim Grosbach71810ab2011-11-10 16:44:55 +00005036
5037// The shifter forms of the MOV instruction are aliased to the ASR, LSL,
5038// LSR, ROR, and RRX instructions.
5039// FIXME: We need C++ parser hooks to map the alias to the MOV
5040// encoding. It seems we should be able to do that sort of thing
5041// in tblgen, but it could get ugly.
Jim Grosbach2a22b692012-04-19 23:59:26 +00005042let TwoOperandAliasConstraint = "$Rm = $Rd" in {
Jim Grosbach71810ab2011-11-10 16:44:55 +00005043def ASRi : ARMAsmPseudo<"asr${s}${p} $Rd, $Rm, $imm",
Jim Grosbachee10ff82011-11-10 19:18:01 +00005044 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5045 cc_out:$s)>;
5046def LSRi : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rm, $imm",
5047 (ins GPR:$Rd, GPR:$Rm, imm0_32:$imm, pred:$p,
5048 cc_out:$s)>;
5049def LSLi : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rm, $imm",
5050 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
5051 cc_out:$s)>;
5052def RORi : ARMAsmPseudo<"ror${s}${p} $Rd, $Rm, $imm",
5053 (ins GPR:$Rd, GPR:$Rm, imm0_31:$imm, pred:$p,
Jim Grosbach71810ab2011-11-10 16:44:55 +00005054 cc_out:$s)>;
Jim Grosbach2a22b692012-04-19 23:59:26 +00005055}
Jim Grosbach48b368b2011-11-16 19:05:59 +00005056def RRXi : ARMAsmPseudo<"rrx${s}${p} $Rd, $Rm",
5057 (ins GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbach2a22b692012-04-19 23:59:26 +00005058let TwoOperandAliasConstraint = "$Rn = $Rd" in {
Jim Grosbach23f22072011-11-16 18:31:45 +00005059def ASRr : ARMAsmPseudo<"asr${s}${p} $Rd, $Rn, $Rm",
5060 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5061 cc_out:$s)>;
5062def LSRr : ARMAsmPseudo<"lsr${s}${p} $Rd, $Rn, $Rm",
5063 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5064 cc_out:$s)>;
5065def LSLr : ARMAsmPseudo<"lsl${s}${p} $Rd, $Rn, $Rm",
5066 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5067 cc_out:$s)>;
5068def RORr : ARMAsmPseudo<"ror${s}${p} $Rd, $Rn, $Rm",
5069 (ins GPRnopc:$Rd, GPRnopc:$Rn, GPRnopc:$Rm, pred:$p,
5070 cc_out:$s)>;
Jim Grosbach2a22b692012-04-19 23:59:26 +00005071}
Jim Grosbache91e7bc2011-12-13 20:23:22 +00005072
5073// "neg" is and alias for "rsb rd, rn, #0"
5074def : ARMInstAlias<"neg${s}${p} $Rd, $Rm",
5075 (RSBri GPR:$Rd, GPR:$Rm, 0, pred:$p, cc_out:$s)>;
Jim Grosbach74423e32012-01-25 19:52:01 +00005076
Jim Grosbach0104dd32012-03-07 00:52:41 +00005077// Pre-v6, 'mov r0, r0' was used as a NOP encoding.
5078def : InstAlias<"nop${p}", (MOVr R0, R0, pred:$p, zero_reg)>,
5079 Requires<[IsARM, NoV6]>;
5080
Jim Grosbach05d88f42012-03-07 01:09:17 +00005081// UMULL/SMULL are available on all arches, but the instruction definitions
5082// need difference constraints pre-v6. Use these aliases for the assembly
5083// parsing on pre-v6.
5084def : InstAlias<"smull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5085 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
5086 Requires<[IsARM, NoV6]>;
5087def : InstAlias<"umull${s}${p} $RdLo, $RdHi, $Rn, $Rm",
5088 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
5089 Requires<[IsARM, NoV6]>;
5090
Jim Grosbach74423e32012-01-25 19:52:01 +00005091// 'it' blocks in ARM mode just validate the predicates. The IT itself
5092// is discarded.
5093def ITasm : ARMAsmPseudo<"it$mask $cc", (ins it_pred:$cc, it_mask:$mask)>;