blob: 853e573c6705e573185bd86cf48191e20a428919 [file] [log] [blame]
Scott Michel266bc8f2007-12-04 22:23:35 +00001//
Scott Michel7ea02ff2009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michel203b2d62008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000018#include "SPUMachineFunction.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000019#include "llvm/Constants.h"
20#include "llvm/Function.h"
21#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000022#include "llvm/CallingConv.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000030#include "llvm/Target/TargetOptions.h"
31#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000032#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000036#include <map>
37
38using namespace llvm;
39
40// Used in getTargetNodeName() below
41namespace {
42 std::map<unsigned, const char *> node_names;
43
Owen Andersone50ed302009-08-10 22:56:29 +000044 //! EVT mapping to useful data for Cell SPU
Scott Michel266bc8f2007-12-04 22:23:35 +000045 struct valtype_map_s {
Duncan Sands613c5812009-09-06 12:16:26 +000046 EVT valtype;
47 int prefslot_byte;
Scott Michel266bc8f2007-12-04 22:23:35 +000048 };
Scott Michel5af8f0e2008-07-16 17:17:29 +000049
Scott Michel266bc8f2007-12-04 22:23:35 +000050 const valtype_map_s valtype_map[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000051 { MVT::i1, 3 },
52 { MVT::i8, 3 },
53 { MVT::i16, 2 },
54 { MVT::i32, 0 },
55 { MVT::f32, 0 },
56 { MVT::i64, 0 },
57 { MVT::f64, 0 },
58 { MVT::i128, 0 }
Scott Michel266bc8f2007-12-04 22:23:35 +000059 };
60
61 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
62
Owen Andersone50ed302009-08-10 22:56:29 +000063 const valtype_map_s *getValueTypeMapEntry(EVT VT) {
Scott Michel266bc8f2007-12-04 22:23:35 +000064 const valtype_map_s *retval = 0;
65
66 for (size_t i = 0; i < n_valtype_map; ++i) {
67 if (valtype_map[i].valtype == VT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +000068 retval = valtype_map + i;
69 break;
Scott Michel266bc8f2007-12-04 22:23:35 +000070 }
71 }
72
73#ifndef NDEBUG
74 if (retval == 0) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +000075 report_fatal_error("getValueTypeMapEntry returns NULL for " +
76 Twine(VT.getEVTString()));
Scott Michel266bc8f2007-12-04 22:23:35 +000077 }
78#endif
79
80 return retval;
81 }
Scott Michel94bd57e2009-01-15 04:41:47 +000082
Scott Michelc9c8b2a2009-01-26 03:31:40 +000083 //! Expand a library call into an actual call DAG node
84 /*!
85 \note
86 This code is taken from SelectionDAGLegalize, since it is not exposed as
87 part of the LLVM SelectionDAG API.
88 */
89
90 SDValue
91 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +000092 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +000093 // The input chain to this libcall is the entry node of the function.
94 // Legalizing the call will automatically add the previous call to the
95 // dependence.
96 SDValue InChain = DAG.getEntryNode();
97
98 TargetLowering::ArgListTy Args;
99 TargetLowering::ArgListEntry Entry;
100 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000101 EVT ArgVT = Op.getOperand(i).getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +0000102 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000103 Entry.Node = Op.getOperand(i);
104 Entry.Ty = ArgTy;
105 Entry.isSExt = isSigned;
106 Entry.isZExt = !isSigned;
107 Args.push_back(Entry);
108 }
109 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
110 TLI.getPointerTy());
111
112 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Anderson23b9b192009-08-12 00:36:31 +0000113 const Type *RetTy =
114 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000115 std::pair<SDValue, SDValue> CallInfo =
116 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000117 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000118 /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +0000119 Callee, Args, DAG, Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000120
121 return CallInfo.first;
122 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000123}
124
125SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000126 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
127 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000128 // Fold away setcc operations if possible.
129 setPow2DivIsCheap();
130
131 // Use _setjmp/_longjmp instead of setjmp/longjmp.
132 setUseUnderscoreSetJmp(true);
133 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000134
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000135 // Set RTLIB libcall names as used by SPU:
136 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
137
Scott Michel266bc8f2007-12-04 22:23:35 +0000138 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
140 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
141 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
142 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
143 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
144 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
145 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000146
Scott Michel266bc8f2007-12-04 22:23:35 +0000147 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
149 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
150 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
153 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000154
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
156 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
157 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
158 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000159
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000161
Scott Michel266bc8f2007-12-04 22:23:35 +0000162 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
164 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000165
166 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000168 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000170
Scott Michelf0569be2008-12-27 04:51:36 +0000171 setOperationAction(ISD::LOAD, VT, Custom);
172 setOperationAction(ISD::STORE, VT, Custom);
173 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
174 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
175 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
176
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
178 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000179 setTruncStoreAction(VT, StoreVT, Expand);
180 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000181 }
182
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000184 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000186
187 setOperationAction(ISD::LOAD, VT, Custom);
188 setOperationAction(ISD::STORE, VT, Custom);
189
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
191 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000192 setTruncStoreAction(VT, StoreVT, Expand);
193 }
194 }
195
Scott Michel266bc8f2007-12-04 22:23:35 +0000196 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
198 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000199
200 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
202 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
203 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
204 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
205 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000206
207 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000209
Eli Friedman5427d712009-07-17 06:36:24 +0000210 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::SREM, MVT::i8, Expand);
212 setOperationAction(ISD::UREM, MVT::i8, Expand);
213 setOperationAction(ISD::SDIV, MVT::i8, Expand);
214 setOperationAction(ISD::UDIV, MVT::i8, Expand);
215 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
216 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
217 setOperationAction(ISD::SREM, MVT::i16, Expand);
218 setOperationAction(ISD::UREM, MVT::i16, Expand);
219 setOperationAction(ISD::SDIV, MVT::i16, Expand);
220 setOperationAction(ISD::UDIV, MVT::i16, Expand);
221 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
222 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
223 setOperationAction(ISD::SREM, MVT::i32, Expand);
224 setOperationAction(ISD::UREM, MVT::i32, Expand);
225 setOperationAction(ISD::SDIV, MVT::i32, Expand);
226 setOperationAction(ISD::UDIV, MVT::i32, Expand);
227 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
228 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
229 setOperationAction(ISD::SREM, MVT::i64, Expand);
230 setOperationAction(ISD::UREM, MVT::i64, Expand);
231 setOperationAction(ISD::SDIV, MVT::i64, Expand);
232 setOperationAction(ISD::UDIV, MVT::i64, Expand);
233 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
234 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
235 setOperationAction(ISD::SREM, MVT::i128, Expand);
236 setOperationAction(ISD::UREM, MVT::i128, Expand);
237 setOperationAction(ISD::SDIV, MVT::i128, Expand);
238 setOperationAction(ISD::UDIV, MVT::i128, Expand);
239 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
240 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000241
Scott Michel266bc8f2007-12-04 22:23:35 +0000242 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setOperationAction(ISD::FSIN , MVT::f64, Expand);
244 setOperationAction(ISD::FCOS , MVT::f64, Expand);
245 setOperationAction(ISD::FREM , MVT::f64, Expand);
246 setOperationAction(ISD::FSIN , MVT::f32, Expand);
247 setOperationAction(ISD::FCOS , MVT::f32, Expand);
248 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000249
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000250 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
251 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
253 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000254
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
256 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000257
258 // SPU can do rotate right and left, so legalize it... but customize for i8
259 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000260
261 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
262 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
264 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
265 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000266
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::ROTL, MVT::i32, Legal);
268 setOperationAction(ISD::ROTL, MVT::i16, Legal);
269 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000270
Scott Michel266bc8f2007-12-04 22:23:35 +0000271 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SHL, MVT::i8, Custom);
273 setOperationAction(ISD::SRL, MVT::i8, Custom);
274 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000275
Scott Michel02d711b2008-12-30 23:28:25 +0000276 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SHL, MVT::i64, Legal);
278 setOperationAction(ISD::SRL, MVT::i64, Legal);
279 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000280
Scott Michel5af8f0e2008-07-16 17:17:29 +0000281 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::MUL, MVT::i8, Custom);
283 setOperationAction(ISD::MUL, MVT::i32, Legal);
284 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000285
Eli Friedman6314ac22009-06-16 06:40:59 +0000286 // Expand double-width multiplication
287 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
289 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
290 setOperationAction(ISD::MULHU, MVT::i8, Expand);
291 setOperationAction(ISD::MULHS, MVT::i8, Expand);
292 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
293 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
294 setOperationAction(ISD::MULHU, MVT::i16, Expand);
295 setOperationAction(ISD::MULHS, MVT::i16, Expand);
296 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
297 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
298 setOperationAction(ISD::MULHU, MVT::i32, Expand);
299 setOperationAction(ISD::MULHS, MVT::i32, Expand);
300 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
301 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
302 setOperationAction(ISD::MULHU, MVT::i64, Expand);
303 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000304
Scott Michel8bf61e82008-06-02 22:18:03 +0000305 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::ADD, MVT::i8, Custom);
307 setOperationAction(ISD::ADD, MVT::i64, Legal);
308 setOperationAction(ISD::SUB, MVT::i8, Custom);
309 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000310
Scott Michel266bc8f2007-12-04 22:23:35 +0000311 // SPU does not have BSWAP. It does have i32 support CTLZ.
312 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
314 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000315
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
317 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
318 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
319 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
320 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000321
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
323 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
324 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
325 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
326 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000327
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
329 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
330 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
331 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
332 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000333
Scott Michel8bf61e82008-06-02 22:18:03 +0000334 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000335 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SELECT, MVT::i8, Legal);
337 setOperationAction(ISD::SELECT, MVT::i16, Legal);
338 setOperationAction(ISD::SELECT, MVT::i32, Legal);
339 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000340
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::SETCC, MVT::i8, Legal);
342 setOperationAction(ISD::SETCC, MVT::i16, Legal);
343 setOperationAction(ISD::SETCC, MVT::i32, Legal);
344 setOperationAction(ISD::SETCC, MVT::i64, Legal);
345 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000346
Scott Michelf0569be2008-12-27 04:51:36 +0000347 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000349
Scott Michel77f452d2009-08-25 22:37:34 +0000350 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000351 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
352
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
354 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
355 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
356 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000357 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
358 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
361 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
362 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
363 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
364 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000365
366 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000368
Scott Michel9de57a92009-01-26 22:33:37 +0000369 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
371 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
372 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
373 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
374 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
376 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
377 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000378
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
380 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
381 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
382 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000383
384 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000386
Scott Michel5af8f0e2008-07-16 17:17:29 +0000387 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000388 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000390 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000392
Scott Michel1df30c42008-12-29 03:23:36 +0000393 setOperationAction(ISD::GlobalAddress, VT, Custom);
394 setOperationAction(ISD::ConstantPool, VT, Custom);
395 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000396 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000397
Scott Michel266bc8f2007-12-04 22:23:35 +0000398 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000400
Scott Michel266bc8f2007-12-04 22:23:35 +0000401 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VAARG , MVT::Other, Expand);
403 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
405 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
406 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
407 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
408 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000409
410 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
412 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000413
Scott Michel266bc8f2007-12-04 22:23:35 +0000414 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000416
417 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000419
420 // First set operation action for all vector types to expand. Then we
421 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
423 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
424 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
425 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
426 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
427 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000428
Scott Michel21213e72009-01-06 23:10:38 +0000429 // "Odd size" vector classes that we're willing to support:
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 addRegisterClass(MVT::v2i32, SPU::VECREGRegisterClass);
Scott Michel21213e72009-01-06 23:10:38 +0000431
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
433 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
434 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000435
Duncan Sands83ec4b62008-06-06 12:08:01 +0000436 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000437 setOperationAction(ISD::ADD, VT, Legal);
438 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000439 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000440 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000441
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000442 setOperationAction(ISD::AND, VT, Legal);
443 setOperationAction(ISD::OR, VT, Legal);
444 setOperationAction(ISD::XOR, VT, Legal);
445 setOperationAction(ISD::LOAD, VT, Legal);
446 setOperationAction(ISD::SELECT, VT, Legal);
447 setOperationAction(ISD::STORE, VT, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000448
Scott Michel266bc8f2007-12-04 22:23:35 +0000449 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000450 setOperationAction(ISD::SDIV, VT, Expand);
451 setOperationAction(ISD::SREM, VT, Expand);
452 setOperationAction(ISD::UDIV, VT, Expand);
453 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000454
455 // Custom lower build_vector, constant pool spills, insert and
456 // extract vector elements:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000457 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
458 setOperationAction(ISD::ConstantPool, VT, Custom);
459 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
460 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
461 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
462 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000463 }
464
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::AND, MVT::v16i8, Custom);
466 setOperationAction(ISD::OR, MVT::v16i8, Custom);
467 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
468 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000469
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000471
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setShiftAmountType(MVT::i32);
Scott Michelf0569be2008-12-27 04:51:36 +0000473 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000474
Scott Michel266bc8f2007-12-04 22:23:35 +0000475 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000476
Scott Michel266bc8f2007-12-04 22:23:35 +0000477 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000478 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000479 setTargetDAGCombine(ISD::ZERO_EXTEND);
480 setTargetDAGCombine(ISD::SIGN_EXTEND);
481 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000482
Scott Michel266bc8f2007-12-04 22:23:35 +0000483 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000484
Scott Michele07d3de2008-12-09 03:37:19 +0000485 // Set pre-RA register scheduler default to BURR, which produces slightly
486 // better code than the default (could also be TDRR, but TargetLowering.h
487 // needs a mod to support that model):
Evan Cheng211ffa12010-05-19 20:19:50 +0000488 setSchedulingPreference(Sched::RegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000489}
490
491const char *
492SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
493{
494 if (node_names.empty()) {
495 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
496 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
497 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
498 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000499 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000500 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000501 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
502 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
503 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000504 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000505 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000506 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000507 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Scott Michela59d4692008-02-23 18:41:37 +0000508 node_names[(unsigned) SPUISD::SHLQUAD_L_BITS] = "SPUISD::SHLQUAD_L_BITS";
509 node_names[(unsigned) SPUISD::SHLQUAD_L_BYTES] = "SPUISD::SHLQUAD_L_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000510 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
511 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000512 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
513 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
514 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000515 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000516 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000517 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
518 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
519 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000520 }
521
522 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
523
524 return ((i != node_names.end()) ? i->second : 0);
525}
526
Bill Wendlingb4202b82009-07-01 18:50:55 +0000527/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000528unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
529 return 3;
530}
531
Scott Michelf0569be2008-12-27 04:51:36 +0000532//===----------------------------------------------------------------------===//
533// Return the Cell SPU's SETCC result type
534//===----------------------------------------------------------------------===//
535
Owen Anderson825b72b2009-08-11 20:47:22 +0000536MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const {
Scott Michelf0569be2008-12-27 04:51:36 +0000537 // i16 and i32 are valid SETCC result types
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ?
539 VT.getSimpleVT().SimpleTy :
540 MVT::i32);
Scott Michel78c47fa2008-03-10 16:58:52 +0000541}
542
Scott Michel266bc8f2007-12-04 22:23:35 +0000543//===----------------------------------------------------------------------===//
544// Calling convention code:
545//===----------------------------------------------------------------------===//
546
547#include "SPUGenCallingConv.inc"
548
549//===----------------------------------------------------------------------===//
550// LowerOperation implementation
551//===----------------------------------------------------------------------===//
552
553/// Custom lower loads for CellSPU
554/*!
555 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
556 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000557
558 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000559 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000560
561\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000562%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000563%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000564%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000565%4 f32 = vec2perfslot %3
566%5 f64 = fp_extend %4
567\endverbatim
568*/
Dan Gohman475871a2008-07-27 21:46:04 +0000569static SDValue
570LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000571 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000572 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000573 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
574 EVT InVT = LN->getMemoryVT();
575 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000576 ISD::LoadExtType ExtType = LN->getExtensionType();
577 unsigned alignment = LN->getAlignment();
Scott Michelf0569be2008-12-27 04:51:36 +0000578 const valtype_map_s *vtm = getValueTypeMapEntry(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000579 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000580
Scott Michel266bc8f2007-12-04 22:23:35 +0000581 switch (LN->getAddressingMode()) {
582 case ISD::UNINDEXED: {
Scott Michelf0569be2008-12-27 04:51:36 +0000583 SDValue result;
584 SDValue basePtr = LN->getBasePtr();
585 SDValue rotate;
Scott Michel266bc8f2007-12-04 22:23:35 +0000586
Scott Michelf0569be2008-12-27 04:51:36 +0000587 if (alignment == 16) {
588 ConstantSDNode *CN;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000589
Scott Michelf0569be2008-12-27 04:51:36 +0000590 // Special cases for a known aligned load to simplify the base pointer
591 // and the rotation amount:
592 if (basePtr.getOpcode() == ISD::ADD
593 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
594 // Known offset into basePtr
595 int64_t offset = CN->getSExtValue();
596 int64_t rotamt = int64_t((offset & 0xf) - vtm->prefslot_byte);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000597
Scott Michelf0569be2008-12-27 04:51:36 +0000598 if (rotamt < 0)
599 rotamt += 16;
600
Owen Anderson825b72b2009-08-11 20:47:22 +0000601 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michelf0569be2008-12-27 04:51:36 +0000602
603 // Simplify the base pointer for this case:
604 basePtr = basePtr.getOperand(0);
605 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000606 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000607 basePtr,
608 DAG.getConstant((offset & ~0xf), PtrVT));
609 }
610 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
611 || (basePtr.getOpcode() == SPUISD::IndirectAddr
612 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
613 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
614 // Plain aligned a-form address: rotate into preferred slot
615 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
616 int64_t rotamt = -vtm->prefslot_byte;
617 if (rotamt < 0)
618 rotamt += 16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000620 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000621 // Offset the rotate amount by the basePtr and the preferred slot
622 // byte offset
623 int64_t rotamt = -vtm->prefslot_byte;
624 if (rotamt < 0)
625 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000626 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000627 basePtr,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000628 DAG.getConstant(rotamt, PtrVT));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000629 }
Scott Michelf0569be2008-12-27 04:51:36 +0000630 } else {
631 // Unaligned load: must be more pessimistic about addressing modes:
632 if (basePtr.getOpcode() == ISD::ADD) {
633 MachineFunction &MF = DAG.getMachineFunction();
634 MachineRegisterInfo &RegInfo = MF.getRegInfo();
635 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
636 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000637
Scott Michelf0569be2008-12-27 04:51:36 +0000638 SDValue Op0 = basePtr.getOperand(0);
639 SDValue Op1 = basePtr.getOperand(1);
640
641 if (isa<ConstantSDNode>(Op1)) {
642 // Convert the (add <ptr>, <const>) to an indirect address contained
643 // in a register. Note that this is done because we need to avoid
644 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000645 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000646 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
647 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000648 } else {
649 // Convert the (add <arg1>, <arg2>) to an indirect address, which
650 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000651 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000652 }
653 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000654 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000655 basePtr,
656 DAG.getConstant(0, PtrVT));
657 }
658
659 // Offset the rotate amount by the basePtr and the preferred slot
660 // byte offset
Dale Johannesen33c960f2009-02-04 20:06:27 +0000661 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000662 basePtr,
663 DAG.getConstant(-vtm->prefslot_byte, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000664 }
Scott Michel9de5d0d2008-01-11 02:53:15 +0000665
Scott Michelf0569be2008-12-27 04:51:36 +0000666 // Re-emit as a v16i8 vector load
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 result = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000668 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000669 LN->isVolatile(), LN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000670
671 // Update the chain
672 the_chain = result.getValue(1);
673
674 // Rotate into the preferred slot:
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::v16i8,
Scott Michelf0569be2008-12-27 04:51:36 +0000676 result.getValue(0), rotate);
677
Scott Michel30ee7df2008-12-04 03:02:42 +0000678 // Convert the loaded v16i8 vector to the appropriate vector type
679 // specified by the operand:
Owen Anderson23b9b192009-08-12 00:36:31 +0000680 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
681 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000682 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
683 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Scott Michel5af8f0e2008-07-16 17:17:29 +0000684
Scott Michel30ee7df2008-12-04 03:02:42 +0000685 // Handle extending loads by extending the scalar result:
686 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000687 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000688 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000689 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000690 } else if (ExtType == ISD::EXTLOAD) {
691 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000692
Scott Michel30ee7df2008-12-04 03:02:42 +0000693 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000694 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000695
Dale Johannesen33c960f2009-02-04 20:06:27 +0000696 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000697 }
698
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000700 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000701 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000702 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000703 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000704
Dale Johannesen33c960f2009-02-04 20:06:27 +0000705 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000706 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000707 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000708 }
709 case ISD::PRE_INC:
710 case ISD::PRE_DEC:
711 case ISD::POST_INC:
712 case ISD::POST_DEC:
713 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000714 {
Benjamin Kramer1bd73352010-04-08 10:44:28 +0000715 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
716 "than UNINDEXED\n" +
717 Twine((unsigned)LN->getAddressingMode()));
Torok Edwindac237e2009-07-08 20:53:28 +0000718 /*NOTREACHED*/
719 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000720 }
721
Dan Gohman475871a2008-07-27 21:46:04 +0000722 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000723}
724
725/// Custom lower stores for CellSPU
726/*!
727 All CellSPU stores are aligned to 16-byte boundaries, so for elements
728 within a 16-byte block, we have to generate a shuffle to insert the
729 requested element into its place, then store the resulting block.
730 */
Dan Gohman475871a2008-07-27 21:46:04 +0000731static SDValue
732LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000733 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000734 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000735 EVT VT = Value.getValueType();
736 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
737 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000738 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000739 unsigned alignment = SN->getAlignment();
Scott Michel266bc8f2007-12-04 22:23:35 +0000740
741 switch (SN->getAddressingMode()) {
742 case ISD::UNINDEXED: {
Scott Michel9c0c6b22008-11-21 02:56:16 +0000743 // The vector type we really want to load from the 16-byte chunk.
Owen Anderson23b9b192009-08-12 00:36:31 +0000744 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Bill Wendling53df23c2009-12-28 02:04:53 +0000745 VT, (128 / VT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000746
Scott Michelf0569be2008-12-27 04:51:36 +0000747 SDValue alignLoadVec;
748 SDValue basePtr = SN->getBasePtr();
749 SDValue the_chain = SN->getChain();
750 SDValue insertEltOffs;
Scott Michel266bc8f2007-12-04 22:23:35 +0000751
Scott Michelf0569be2008-12-27 04:51:36 +0000752 if (alignment == 16) {
753 ConstantSDNode *CN;
754
755 // Special cases for a known aligned load to simplify the base pointer
756 // and insertion byte:
757 if (basePtr.getOpcode() == ISD::ADD
758 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
759 // Known offset into basePtr
760 int64_t offset = CN->getSExtValue();
761
762 // Simplify the base pointer for this case:
763 basePtr = basePtr.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000764 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000765 basePtr,
766 DAG.getConstant((offset & 0xf), PtrVT));
767
768 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000769 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000770 basePtr,
771 DAG.getConstant((offset & ~0xf), PtrVT));
772 }
773 } else {
774 // Otherwise, assume it's at byte 0 of basePtr
Dale Johannesende064702009-02-06 21:50:26 +0000775 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000776 basePtr,
777 DAG.getConstant(0, PtrVT));
778 }
779 } else {
780 // Unaligned load: must be more pessimistic about addressing modes:
781 if (basePtr.getOpcode() == ISD::ADD) {
782 MachineFunction &MF = DAG.getMachineFunction();
783 MachineRegisterInfo &RegInfo = MF.getRegInfo();
784 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
785 SDValue Flag;
786
787 SDValue Op0 = basePtr.getOperand(0);
788 SDValue Op1 = basePtr.getOperand(1);
789
790 if (isa<ConstantSDNode>(Op1)) {
791 // Convert the (add <ptr>, <const>) to an indirect address contained
792 // in a register. Note that this is done because we need to avoid
793 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000794 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000795 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
796 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000797 } else {
798 // Convert the (add <arg1>, <arg2>) to an indirect address, which
799 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000800 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000801 }
802 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000803 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000804 basePtr,
805 DAG.getConstant(0, PtrVT));
806 }
807
808 // Insertion point is solely determined by basePtr's contents
Dale Johannesen33c960f2009-02-04 20:06:27 +0000809 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000810 basePtr,
811 DAG.getConstant(0, PtrVT));
812 }
813
814 // Re-emit as a v16i8 vector load
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 alignLoadVec = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000816 SN->getSrcValue(), SN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000817 SN->isVolatile(), SN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000818
819 // Update the chain
820 the_chain = alignLoadVec.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000821
Scott Michel9de5d0d2008-01-11 02:53:15 +0000822 LoadSDNode *LN = cast<LoadSDNode>(alignLoadVec);
Dan Gohman475871a2008-07-27 21:46:04 +0000823 SDValue theValue = SN->getValue();
824 SDValue result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000825
826 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000827 && (theValue.getOpcode() == ISD::AssertZext
828 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000829 // Drill down and get the value for zero- and sign-extended
830 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000831 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000832 }
833
Scott Michel9de5d0d2008-01-11 02:53:15 +0000834 // If the base pointer is already a D-form address, then just create
835 // a new D-form address with a slot offset and the orignal base pointer.
836 // Otherwise generate a D-form address with the slot offset relative
837 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000838#if !defined(NDEBUG)
839 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000840 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000841 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000842 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000843 }
844#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000845
Scott Michel430a5552008-11-19 15:24:16 +0000846 SDValue insertEltOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000847 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT, insertEltOffs);
Scott Michel719b0e12008-11-19 17:45:08 +0000848 SDValue vectorizeOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000849 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT, theValue);
Scott Michel430a5552008-11-19 15:24:16 +0000850
Dale Johannesen33c960f2009-02-04 20:06:27 +0000851 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Scott Michel19c10e62009-01-26 03:37:41 +0000852 vectorizeOp, alignLoadVec,
Scott Michel6e1d1472009-03-16 18:47:25 +0000853 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000855
Dale Johannesen33c960f2009-02-04 20:06:27 +0000856 result = DAG.getStore(the_chain, dl, result, basePtr,
Scott Michel266bc8f2007-12-04 22:23:35 +0000857 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000858 LN->isVolatile(), LN->isNonTemporal(),
859 LN->getAlignment());
Scott Michel266bc8f2007-12-04 22:23:35 +0000860
Scott Michel23f2ff72008-12-04 17:16:59 +0000861#if 0 && !defined(NDEBUG)
Scott Michel430a5552008-11-19 15:24:16 +0000862 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
863 const SDValue &currentRoot = DAG.getRoot();
864
865 DAG.setRoot(result);
Chris Lattner4437ae22009-08-23 07:05:07 +0000866 errs() << "------- CellSPU:LowerStore result:\n";
Scott Michel430a5552008-11-19 15:24:16 +0000867 DAG.dump();
Chris Lattner4437ae22009-08-23 07:05:07 +0000868 errs() << "-------\n";
Scott Michel430a5552008-11-19 15:24:16 +0000869 DAG.setRoot(currentRoot);
870 }
871#endif
Scott Michelb30e8f62008-12-02 19:53:53 +0000872
Scott Michel266bc8f2007-12-04 22:23:35 +0000873 return result;
874 /*UNREACHED*/
875 }
876 case ISD::PRE_INC:
877 case ISD::PRE_DEC:
878 case ISD::POST_INC:
879 case ISD::POST_DEC:
880 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000881 {
Benjamin Kramer1bd73352010-04-08 10:44:28 +0000882 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
883 "than UNINDEXED\n" +
884 Twine((unsigned)SN->getAddressingMode()));
Torok Edwindac237e2009-07-08 20:53:28 +0000885 /*NOTREACHED*/
886 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000887 }
888
Dan Gohman475871a2008-07-27 21:46:04 +0000889 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000890}
891
Scott Michel94bd57e2009-01-15 04:41:47 +0000892//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +0000893static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +0000894LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000895 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000896 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000897 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000898 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
899 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000900 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000901 // FIXME there is no actual debug info here
902 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000903
904 if (TM.getRelocationModel() == Reloc::Static) {
905 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000906 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +0000907 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +0000908 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000909 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
910 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
911 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +0000912 }
913 }
914
Torok Edwinc23197a2009-07-14 16:55:14 +0000915 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000916 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000917 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000918}
919
Scott Michel94bd57e2009-01-15 04:41:47 +0000920//! Alternate entry point for generating the address of a constant pool entry
921SDValue
922SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
923 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
924}
925
Dan Gohman475871a2008-07-27 21:46:04 +0000926static SDValue
927LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000928 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000929 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000930 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
931 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000932 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000933 // FIXME there is no actual debug info here
934 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000935
936 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +0000937 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000938 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +0000939 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000940 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
941 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
942 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +0000943 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000944 }
945
Torok Edwinc23197a2009-07-14 16:55:14 +0000946 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000947 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000948 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000949}
950
Dan Gohman475871a2008-07-27 21:46:04 +0000951static SDValue
952LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000953 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000954 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000955 const GlobalValue *GV = GSDN->getGlobal();
Devang Patel0d881da2010-07-06 22:08:15 +0000956 SDValue GA = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
957 PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +0000958 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +0000959 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +0000960 // FIXME there is no actual debug info here
961 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +0000962
Scott Michel266bc8f2007-12-04 22:23:35 +0000963 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +0000964 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000965 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +0000966 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000967 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
968 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
969 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +0000970 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000971 } else {
Chris Lattner75361b62010-04-07 22:58:41 +0000972 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Torok Edwindac237e2009-07-08 20:53:28 +0000973 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +0000974 /*NOTREACHED*/
975 }
976
Dan Gohman475871a2008-07-27 21:46:04 +0000977 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000978}
979
Nate Begemanccef5802008-02-14 18:43:04 +0000980//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +0000981static SDValue
982LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +0000983 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +0000984 // FIXME there is no actual debug info here
985 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000986
Owen Anderson825b72b2009-08-11 20:47:22 +0000987 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +0000988 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
989
990 assert((FP != 0) &&
991 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +0000992
Scott Michel170783a2007-12-19 20:15:47 +0000993 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +0000994 SDValue T = DAG.getConstant(dbits, MVT::i64);
995 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +0000996 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +0000997 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +0000998 }
999
Dan Gohman475871a2008-07-27 21:46:04 +00001000 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001001}
1002
Dan Gohman98ca4f22009-08-05 01:29:28 +00001003SDValue
1004SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001005 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001006 const SmallVectorImpl<ISD::InputArg>
1007 &Ins,
1008 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001009 SmallVectorImpl<SDValue> &InVals)
1010 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001011
Scott Michel266bc8f2007-12-04 22:23:35 +00001012 MachineFunction &MF = DAG.getMachineFunction();
1013 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001014 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001015 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel266bc8f2007-12-04 22:23:35 +00001016
1017 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1018 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001019
Scott Michel266bc8f2007-12-04 22:23:35 +00001020 unsigned ArgOffset = SPUFrameInfo::minStackSize();
1021 unsigned ArgRegIdx = 0;
1022 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001023
Owen Andersone50ed302009-08-10 22:56:29 +00001024 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001025
Scott Michel266bc8f2007-12-04 22:23:35 +00001026 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001027 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001028 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001029 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001030 SDValue ArgVal;
Scott Michel266bc8f2007-12-04 22:23:35 +00001031
Scott Micheld976c212008-10-30 01:51:48 +00001032 if (ArgRegIdx < NumArgRegs) {
1033 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001034
Owen Anderson825b72b2009-08-11 20:47:22 +00001035 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001036 default:
1037 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1038 Twine(ObjectVT.getEVTString()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001039 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001040 ArgRegClass = &SPU::R8CRegClass;
1041 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001042 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001043 ArgRegClass = &SPU::R16CRegClass;
1044 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001045 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001046 ArgRegClass = &SPU::R32CRegClass;
1047 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001048 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001049 ArgRegClass = &SPU::R64CRegClass;
1050 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001051 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001052 ArgRegClass = &SPU::GPRCRegClass;
1053 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001054 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001055 ArgRegClass = &SPU::R32FPRegClass;
1056 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001057 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001058 ArgRegClass = &SPU::R64FPRegClass;
1059 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001060 case MVT::v2f64:
1061 case MVT::v4f32:
1062 case MVT::v2i64:
1063 case MVT::v4i32:
1064 case MVT::v8i16:
1065 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001066 ArgRegClass = &SPU::VECREGRegClass;
1067 break;
Scott Micheld976c212008-10-30 01:51:48 +00001068 }
1069
1070 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
1071 RegInfo.addLiveIn(ArgRegs[ArgRegIdx], VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001072 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001073 ++ArgRegIdx;
1074 } else {
1075 // We need to load the argument to a virtual register if we determined
1076 // above that we ran out of physical registers of the appropriate type
1077 // or we're forced to do vararg
Evan Chenged2ae132010-07-03 00:40:23 +00001078 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001079 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
David Greene73657df2010-02-15 16:55:58 +00001080 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0, false, false, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001081 ArgOffset += StackSlotSize;
1082 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001083
Dan Gohman98ca4f22009-08-05 01:29:28 +00001084 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001085 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001086 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001087 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001088
Scott Micheld976c212008-10-30 01:51:48 +00001089 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001090 if (isVarArg) {
Scott Micheld976c212008-10-30 01:51:48 +00001091 // unsigned int ptr_size = PtrVT.getSizeInBits() / 8;
1092 // We will spill (79-3)+1 registers to the stack
1093 SmallVector<SDValue, 79-3+1> MemOps;
1094
1095 // Create the frame slot
1096
Scott Michel266bc8f2007-12-04 22:23:35 +00001097 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001098 FuncInfo->setVarArgsFrameIndex(
Evan Chenged2ae132010-07-03 00:40:23 +00001099 MFI->CreateFixedObject(StackSlotSize, ArgOffset, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00001100 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Chris Lattnere27e02b2010-03-29 17:38:47 +00001101 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::R32CRegClass);
1102 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
David Greene73657df2010-02-15 16:55:58 +00001103 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, NULL, 0,
1104 false, false, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001105 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001106 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001107
1108 // Increment address by stack slot size for the next stored argument
1109 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001110 }
1111 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001112 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001113 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001114 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001115
Dan Gohman98ca4f22009-08-05 01:29:28 +00001116 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001117}
1118
1119/// isLSAAddress - Return the immediate to use if the specified
1120/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001121static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001122 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001123 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001124
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001125 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001126 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1127 (Addr << 14 >> 14) != Addr)
1128 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001129
Owen Anderson825b72b2009-08-11 20:47:22 +00001130 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001131}
1132
Dan Gohman98ca4f22009-08-05 01:29:28 +00001133SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001134SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001135 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001136 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001137 const SmallVectorImpl<ISD::OutputArg> &Outs,
1138 const SmallVectorImpl<ISD::InputArg> &Ins,
1139 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001140 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001141 // CellSPU target does not yet support tail call optimization.
1142 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001143
1144 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1145 unsigned NumOps = Outs.size();
Scott Michel266bc8f2007-12-04 22:23:35 +00001146 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
1147 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1148 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
1149
1150 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001151 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001152
Scott Michel266bc8f2007-12-04 22:23:35 +00001153 // Set up a copy of the stack pointer for use loading and storing any
1154 // arguments that may not fit in the registers available for argument
1155 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001156 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001157
Scott Michel266bc8f2007-12-04 22:23:35 +00001158 // Figure out which arguments are going to go in registers, and which in
1159 // memory.
1160 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1161 unsigned ArgRegIdx = 0;
1162
1163 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001164 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001165 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001166 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001167
1168 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001169 SDValue Arg = Outs[i].Val;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001170
Scott Michel266bc8f2007-12-04 22:23:35 +00001171 // PtrOff will be used to store the current argument to the stack if a
1172 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001173 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001174 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001175
Owen Anderson825b72b2009-08-11 20:47:22 +00001176 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001177 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001178 case MVT::i8:
1179 case MVT::i16:
1180 case MVT::i32:
1181 case MVT::i64:
1182 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001183 case MVT::f32:
1184 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001185 case MVT::v2i64:
1186 case MVT::v2f64:
1187 case MVT::v4f32:
1188 case MVT::v4i32:
1189 case MVT::v8i16:
1190 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001191 if (ArgRegIdx != NumArgRegs) {
1192 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1193 } else {
David Greene73657df2010-02-15 16:55:58 +00001194 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1195 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001196 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001197 }
1198 break;
1199 }
1200 }
1201
Bill Wendlingce90c242009-12-28 01:31:11 +00001202 // Accumulate how many bytes are to be pushed on the stack, including the
1203 // linkage area, and parameter passing area. According to the SPU ABI,
1204 // we minimally need space for [LR] and [SP].
1205 unsigned NumStackBytes = ArgOffset - SPUFrameInfo::minStackSize();
1206
1207 // Insert a call sequence start
Chris Lattnere563bbc2008-10-11 22:08:30 +00001208 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1209 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001210
1211 if (!MemOpChains.empty()) {
1212 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001213 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001214 &MemOpChains[0], MemOpChains.size());
1215 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001216
Scott Michel266bc8f2007-12-04 22:23:35 +00001217 // Build a sequence of copy-to-reg nodes chained together with token chain
1218 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001219 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001220 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001221 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001222 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001223 InFlag = Chain.getValue(1);
1224 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001225
Dan Gohman475871a2008-07-27 21:46:04 +00001226 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001227 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001228
Bill Wendling056292f2008-09-16 21:48:12 +00001229 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1230 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1231 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001232 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001233 const GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001234 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001235 SDValue Zero = DAG.getConstant(0, PtrVT);
Devang Patel0d881da2010-07-06 22:08:15 +00001236 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001237
Scott Michel9de5d0d2008-01-11 02:53:15 +00001238 if (!ST->usingLargeMem()) {
1239 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1240 // style calls, otherwise, external symbols are BRASL calls. This assumes
1241 // that declared/defined symbols are in the same compilation unit and can
1242 // be reached through PC-relative jumps.
1243 //
1244 // NOTE:
1245 // This may be an unsafe assumption for JIT and really large compilation
1246 // units.
1247 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001248 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001249 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001250 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001251 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001252 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001253 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1254 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001255 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001256 }
Scott Michel1df30c42008-12-29 03:23:36 +00001257 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001258 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001259 SDValue Zero = DAG.getConstant(0, PtrVT);
1260 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1261 Callee.getValueType());
1262
1263 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001264 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001265 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001266 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001267 }
1268 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001269 // If this is an absolute destination address that appears to be a legal
1270 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001271 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001272 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001273
1274 Ops.push_back(Chain);
1275 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001276
Scott Michel266bc8f2007-12-04 22:23:35 +00001277 // Add argument registers to the end of the list so that they are known live
1278 // into the call.
1279 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001280 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001281 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001282
Gabor Greifba36cb52008-08-28 21:40:38 +00001283 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001284 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001285 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001286 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001287 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001288 InFlag = Chain.getValue(1);
1289
Chris Lattnere563bbc2008-10-11 22:08:30 +00001290 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1291 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001292 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001293 InFlag = Chain.getValue(1);
1294
Dan Gohman98ca4f22009-08-05 01:29:28 +00001295 // If the function returns void, just return the chain.
1296 if (Ins.empty())
1297 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001298
Scott Michel266bc8f2007-12-04 22:23:35 +00001299 // If the call has results, copy the values out of the ret val registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001300 switch (Ins[0].VT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001301 default: llvm_unreachable("Unexpected ret value!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001302 case MVT::Other: break;
1303 case MVT::i32:
1304 if (Ins.size() > 1 && Ins[1].VT == MVT::i32) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001305 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R4,
Owen Anderson825b72b2009-08-11 20:47:22 +00001306 MVT::i32, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001307 InVals.push_back(Chain.getValue(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001308 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Scott Michel266bc8f2007-12-04 22:23:35 +00001309 Chain.getValue(2)).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001310 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001311 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001312 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001313 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001314 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001315 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001316 break;
Chris Lattneraa2776e2010-04-20 05:36:09 +00001317 case MVT::i8:
1318 case MVT::i16:
Owen Anderson825b72b2009-08-11 20:47:22 +00001319 case MVT::i64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001320 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001321 case MVT::f32:
1322 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001323 case MVT::v2f64:
1324 case MVT::v2i64:
1325 case MVT::v4f32:
1326 case MVT::v4i32:
1327 case MVT::v8i16:
1328 case MVT::v16i8:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001329 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel266bc8f2007-12-04 22:23:35 +00001330 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001331 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001332 break;
1333 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001334
Dan Gohman98ca4f22009-08-05 01:29:28 +00001335 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001336}
1337
Dan Gohman98ca4f22009-08-05 01:29:28 +00001338SDValue
1339SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001340 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001341 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001342 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001343
Scott Michel266bc8f2007-12-04 22:23:35 +00001344 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001345 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1346 RVLocs, *DAG.getContext());
1347 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001348
Scott Michel266bc8f2007-12-04 22:23:35 +00001349 // If this is the first return lowered for this function, add the regs to the
1350 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001351 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001352 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001353 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001354 }
1355
Dan Gohman475871a2008-07-27 21:46:04 +00001356 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001357
Scott Michel266bc8f2007-12-04 22:23:35 +00001358 // Copy the result values into the output registers.
1359 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1360 CCValAssign &VA = RVLocs[i];
1361 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001362 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001363 Outs[i].Val, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001364 Flag = Chain.getValue(1);
1365 }
1366
Gabor Greifba36cb52008-08-28 21:40:38 +00001367 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001368 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001369 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001370 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001371}
1372
1373
1374//===----------------------------------------------------------------------===//
1375// Vector related lowering:
1376//===----------------------------------------------------------------------===//
1377
1378static ConstantSDNode *
1379getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001380 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001381
Scott Michel266bc8f2007-12-04 22:23:35 +00001382 // Check to see if this buildvec has a single non-undef value in its elements.
1383 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1384 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001385 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001386 OpVal = N->getOperand(i);
1387 else if (OpVal != N->getOperand(i))
1388 return 0;
1389 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001390
Gabor Greifba36cb52008-08-28 21:40:38 +00001391 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001392 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001393 return CN;
1394 }
1395 }
1396
Scott Michel7ea02ff2009-03-17 01:15:45 +00001397 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001398}
1399
1400/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1401/// and the value fits into an unsigned 18-bit constant, and if so, return the
1402/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001403SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001404 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001405 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001406 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001407 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001408 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001409 uint32_t upper = uint32_t(UValue >> 32);
1410 uint32_t lower = uint32_t(UValue);
1411 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001412 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001413 Value = Value >> 32;
1414 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001415 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001416 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001417 }
1418
Dan Gohman475871a2008-07-27 21:46:04 +00001419 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001420}
1421
1422/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1423/// and the value fits into a signed 16-bit constant, and if so, return the
1424/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001425SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001426 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001427 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001428 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001429 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001430 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001431 uint32_t upper = uint32_t(UValue >> 32);
1432 uint32_t lower = uint32_t(UValue);
1433 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001434 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001435 Value = Value >> 32;
1436 }
Scott Michelad2715e2008-03-05 23:02:02 +00001437 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001438 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001439 }
1440 }
1441
Dan Gohman475871a2008-07-27 21:46:04 +00001442 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001443}
1444
1445/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1446/// and the value fits into a signed 10-bit constant, and if so, return the
1447/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001448SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001449 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001450 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001451 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001452 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001453 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001454 uint32_t upper = uint32_t(UValue >> 32);
1455 uint32_t lower = uint32_t(UValue);
1456 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001457 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001458 Value = Value >> 32;
1459 }
Benjamin Kramer7e09deb2010-03-29 19:07:58 +00001460 if (isInt<10>(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001461 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001462 }
1463
Dan Gohman475871a2008-07-27 21:46:04 +00001464 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001465}
1466
1467/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1468/// and the value fits into a signed 8-bit constant, and if so, return the
1469/// constant.
1470///
1471/// @note: The incoming vector is v16i8 because that's the only way we can load
1472/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1473/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001474SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001475 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001476 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001477 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001478 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001479 && Value <= 0xffff /* truncated from uint64_t */
1480 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001481 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001482 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001483 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001484 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001485 }
1486
Dan Gohman475871a2008-07-27 21:46:04 +00001487 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001488}
1489
1490/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1491/// and the value fits into a signed 16-bit constant, and if so, return the
1492/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001493SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001494 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001495 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001496 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001497 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001498 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001499 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001500 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001501 }
1502
Dan Gohman475871a2008-07-27 21:46:04 +00001503 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001504}
1505
1506/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001507SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001508 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001509 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001510 }
1511
Dan Gohman475871a2008-07-27 21:46:04 +00001512 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001513}
1514
1515/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001516SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001517 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001518 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001519 }
1520
Dan Gohman475871a2008-07-27 21:46:04 +00001521 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001522}
1523
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001524//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001525static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001526LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001527 EVT VT = Op.getValueType();
1528 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001529 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001530 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1531 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1532 unsigned minSplatBits = EltVT.getSizeInBits();
1533
1534 if (minSplatBits < 16)
1535 minSplatBits = 16;
1536
1537 APInt APSplatBits, APSplatUndef;
1538 unsigned SplatBitSize;
1539 bool HasAnyUndefs;
1540
1541 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1542 HasAnyUndefs, minSplatBits)
1543 || minSplatBits < SplatBitSize)
1544 return SDValue(); // Wasn't a constant vector or splat exceeded min
1545
1546 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001547
Owen Anderson825b72b2009-08-11 20:47:22 +00001548 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001549 default:
1550 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1551 Twine(VT.getEVTString()));
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001552 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00001553 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001554 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001555 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001556 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001557 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001558 SDValue T = DAG.getConstant(Value32, MVT::i32);
1559 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
1560 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001561 break;
1562 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001563 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001564 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001565 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001566 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001567 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001568 SDValue T = DAG.getConstant(f64val, MVT::i64);
1569 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
1570 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001571 break;
1572 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001573 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001574 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001575 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1576 SmallVector<SDValue, 8> Ops;
1577
Owen Anderson825b72b2009-08-11 20:47:22 +00001578 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesened2eee62009-02-06 01:31:28 +00001579 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001580 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001581 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001582 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001583 unsigned short Value16 = SplatBits;
1584 SDValue T = DAG.getConstant(Value16, EltVT);
1585 SmallVector<SDValue, 8> Ops;
1586
1587 Ops.assign(8, T);
1588 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001589 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001590 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001591 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001592 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001593 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001594 case MVT::v2i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001595 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001596 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T);
Scott Michel21213e72009-01-06 23:10:38 +00001597 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001598 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001599 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001600 }
1601 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001602
Dan Gohman475871a2008-07-27 21:46:04 +00001603 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001604}
1605
Scott Michel7ea02ff2009-03-17 01:15:45 +00001606/*!
1607 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001608SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001609SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001610 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001611 uint32_t upper = uint32_t(SplatVal >> 32);
1612 uint32_t lower = uint32_t(SplatVal);
1613
1614 if (upper == lower) {
1615 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001616 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001617 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001618 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001619 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001620 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001621 bool upper_special, lower_special;
1622
1623 // NOTE: This code creates common-case shuffle masks that can be easily
1624 // detected as common expressions. It is not attempting to create highly
1625 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1626
1627 // Detect if the upper or lower half is a special shuffle mask pattern:
1628 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1629 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1630
Scott Michel7ea02ff2009-03-17 01:15:45 +00001631 // Both upper and lower are special, lower to a constant pool load:
1632 if (lower_special && upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001633 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1634 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001635 SplatValCN, SplatValCN);
1636 }
1637
1638 SDValue LO32;
1639 SDValue HI32;
1640 SmallVector<SDValue, 16> ShufBytes;
1641 SDValue Result;
1642
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001643 // Create lower vector if not a special pattern
1644 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001645 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001646 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001647 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001648 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001649 }
1650
1651 // Create upper vector if not a special pattern
1652 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001653 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001654 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001655 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001656 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001657 }
1658
1659 // If either upper or lower are special, then the two input operands are
1660 // the same (basically, one of them is a "don't care")
1661 if (lower_special)
1662 LO32 = HI32;
1663 if (upper_special)
1664 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001665
1666 for (int i = 0; i < 4; ++i) {
1667 uint64_t val = 0;
1668 for (int j = 0; j < 4; ++j) {
1669 SDValue V;
1670 bool process_upper, process_lower;
1671 val <<= 8;
1672 process_upper = (upper_special && (i & 1) == 0);
1673 process_lower = (lower_special && (i & 1) == 1);
1674
1675 if (process_upper || process_lower) {
1676 if ((process_upper && upper == 0)
1677 || (process_lower && lower == 0))
1678 val |= 0x80;
1679 else if ((process_upper && upper == 0xffffffff)
1680 || (process_lower && lower == 0xffffffff))
1681 val |= 0xc0;
1682 else if ((process_upper && upper == 0x80000000)
1683 || (process_lower && lower == 0x80000000))
1684 val |= (j == 0 ? 0xe0 : 0x80);
1685 } else
1686 val |= i * 4 + j + ((i & 1) * 16);
1687 }
1688
Owen Anderson825b72b2009-08-11 20:47:22 +00001689 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001690 }
1691
Dale Johannesened2eee62009-02-06 01:31:28 +00001692 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001693 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001694 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001695 }
1696}
1697
Scott Michel266bc8f2007-12-04 22:23:35 +00001698/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1699/// which the Cell can operate. The code inspects V3 to ascertain whether the
1700/// permutation vector, V3, is monotonically increasing with one "exception"
1701/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001702/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001703/// In either case, the net result is going to eventually invoke SHUFB to
1704/// permute/shuffle the bytes from V1 and V2.
1705/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001706/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001707/// control word for byte/halfword/word insertion. This takes care of a single
1708/// element move from V2 into V1.
1709/// \note
1710/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001711static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001712 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001713 SDValue V1 = Op.getOperand(0);
1714 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001715 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001716
Scott Michel266bc8f2007-12-04 22:23:35 +00001717 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001718
Scott Michel266bc8f2007-12-04 22:23:35 +00001719 // If we have a single element being moved from V1 to V2, this can be handled
1720 // using the C*[DX] compute mask instructions, but the vector elements have
1721 // to be monotonically increasing with one exception element.
Owen Andersone50ed302009-08-10 22:56:29 +00001722 EVT VecVT = V1.getValueType();
1723 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001724 unsigned EltsFromV2 = 0;
1725 unsigned V2Elt = 0;
1726 unsigned V2EltIdx0 = 0;
1727 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001728 unsigned MaxElts = VecVT.getVectorNumElements();
1729 unsigned PrevElt = 0;
1730 unsigned V0Elt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001731 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001732 bool rotate = true;
Kalle Raiskila47948072010-06-21 10:17:36 +00001733 EVT maskVT; // which of the c?d instructions to use
Scott Michelcc188272008-12-04 21:01:44 +00001734
Owen Anderson825b72b2009-08-11 20:47:22 +00001735 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001736 V2EltIdx0 = 16;
Kalle Raiskila47948072010-06-21 10:17:36 +00001737 maskVT = MVT::v16i8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001738 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001739 V2EltIdx0 = 8;
Kalle Raiskila47948072010-06-21 10:17:36 +00001740 maskVT = MVT::v8i16;
Owen Anderson825b72b2009-08-11 20:47:22 +00001741 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001742 V2EltIdx0 = 4;
Kalle Raiskila47948072010-06-21 10:17:36 +00001743 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001744 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001745 V2EltIdx0 = 2;
Kalle Raiskila47948072010-06-21 10:17:36 +00001746 maskVT = MVT::v2i64;
Scott Michelcc188272008-12-04 21:01:44 +00001747 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001748 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001749
Nate Begeman9008ca62009-04-27 18:41:29 +00001750 for (unsigned i = 0; i != MaxElts; ++i) {
1751 if (SVN->getMaskElt(i) < 0)
1752 continue;
1753
1754 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001755
Nate Begeman9008ca62009-04-27 18:41:29 +00001756 if (monotonic) {
1757 if (SrcElt >= V2EltIdx0) {
1758 if (1 >= (++EltsFromV2)) {
1759 V2Elt = (V2EltIdx0 - SrcElt) << 2;
Scott Michelcc188272008-12-04 21:01:44 +00001760 }
Nate Begeman9008ca62009-04-27 18:41:29 +00001761 } else if (CurrElt != SrcElt) {
1762 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001763 }
1764
Nate Begeman9008ca62009-04-27 18:41:29 +00001765 ++CurrElt;
1766 }
1767
1768 if (rotate) {
1769 if (PrevElt > 0 && SrcElt < MaxElts) {
1770 if ((PrevElt == SrcElt - 1)
1771 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001772 PrevElt = SrcElt;
Nate Begeman9008ca62009-04-27 18:41:29 +00001773 if (SrcElt == 0)
1774 V0Elt = i;
Scott Michelcc188272008-12-04 21:01:44 +00001775 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001776 rotate = false;
1777 }
Kalle Raiskila91fdee12010-06-21 14:42:19 +00001778 } else if (i == 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001779 // First time through, need to keep track of previous element
1780 PrevElt = SrcElt;
1781 } else {
1782 // This isn't a rotation, takes elements from vector 2
1783 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001784 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001785 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001786 }
1787
1788 if (EltsFromV2 == 1 && monotonic) {
1789 // Compute mask and shuffle
Owen Andersone50ed302009-08-10 22:56:29 +00001790 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Kalle Raiskila47948072010-06-21 10:17:36 +00001791
1792 // As SHUFFLE_MASK becomes a c?d instruction, feed it an address
1793 // R1 ($sp) is used here only as it is guaranteed to have last bits zero
1794 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
1795 DAG.getRegister(SPU::R1, PtrVT),
1796 DAG.getConstant(V2Elt, MVT::i32));
1797 SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl,
1798 maskVT, Pointer);
1799
Scott Michel266bc8f2007-12-04 22:23:35 +00001800 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001801 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001802 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001803 } else if (rotate) {
1804 int rotamt = (MaxElts - V0Elt) * EltVT.getSizeInBits()/8;
Scott Michel1df30c42008-12-29 03:23:36 +00001805
Dale Johannesena05dca42009-02-04 23:02:30 +00001806 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001807 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001808 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001809 // Convert the SHUFFLE_VECTOR mask's input element units to the
1810 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001811 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001812
Dan Gohman475871a2008-07-27 21:46:04 +00001813 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001814 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1815 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001816
Nate Begeman9008ca62009-04-27 18:41:29 +00001817 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001818 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001819 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001820
Owen Anderson825b72b2009-08-11 20:47:22 +00001821 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001822 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001823 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001824 }
1825}
1826
Dan Gohman475871a2008-07-27 21:46:04 +00001827static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1828 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001829 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001830
Gabor Greifba36cb52008-08-28 21:40:38 +00001831 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001832 // For a constant, build the appropriate constant vector, which will
1833 // eventually simplify to a vector register load.
1834
Gabor Greifba36cb52008-08-28 21:40:38 +00001835 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001836 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001837 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001838 size_t n_copies;
1839
1840 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001841 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001842 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001843 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001844 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1845 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1846 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1847 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1848 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1849 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001850 }
1851
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001852 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001853 for (size_t j = 0; j < n_copies; ++j)
1854 ConstVecValues.push_back(CValue);
1855
Evan Chenga87008d2009-02-25 22:49:59 +00001856 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1857 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001858 } else {
1859 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001860 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001861 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001862 case MVT::i8:
1863 case MVT::i16:
1864 case MVT::i32:
1865 case MVT::i64:
1866 case MVT::f32:
1867 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001868 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001869 }
1870 }
1871
Dan Gohman475871a2008-07-27 21:46:04 +00001872 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001873}
1874
Dan Gohman475871a2008-07-27 21:46:04 +00001875static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001876 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001877 SDValue N = Op.getOperand(0);
1878 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00001879 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001880 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00001881
Scott Michel7a1c9e92008-11-22 23:50:42 +00001882 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1883 // Constant argument:
1884 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001885
Scott Michel7a1c9e92008-11-22 23:50:42 +00001886 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00001887 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00001888 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00001889 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00001890 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00001891 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00001892 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00001893 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00001894 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00001895
Owen Anderson825b72b2009-08-11 20:47:22 +00001896 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001897 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00001898 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001899 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001900
Scott Michel7a1c9e92008-11-22 23:50:42 +00001901 // Need to generate shuffle mask and extract:
1902 int prefslot_begin = -1, prefslot_end = -1;
1903 int elt_byte = EltNo * VT.getSizeInBits() / 8;
1904
Owen Anderson825b72b2009-08-11 20:47:22 +00001905 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001906 default:
1907 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001908 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001909 prefslot_begin = prefslot_end = 3;
1910 break;
1911 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001912 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001913 prefslot_begin = 2; prefslot_end = 3;
1914 break;
1915 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001916 case MVT::i32:
1917 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001918 prefslot_begin = 0; prefslot_end = 3;
1919 break;
1920 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001921 case MVT::i64:
1922 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001923 prefslot_begin = 0; prefslot_end = 7;
1924 break;
1925 }
1926 }
1927
1928 assert(prefslot_begin != -1 && prefslot_end != -1 &&
1929 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
1930
Scott Michel9b2420d2009-08-24 21:53:27 +00001931 unsigned int ShufBytes[16] = {
1932 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
1933 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00001934 for (int i = 0; i < 16; ++i) {
1935 // zero fill uppper part of preferred slot, don't care about the
1936 // other slots:
1937 unsigned int mask_val;
1938 if (i <= prefslot_end) {
1939 mask_val =
1940 ((i < prefslot_begin)
1941 ? 0x80
1942 : elt_byte + (i - prefslot_begin));
1943
1944 ShufBytes[i] = mask_val;
1945 } else
1946 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
1947 }
1948
1949 SDValue ShufMask[4];
1950 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00001951 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00001952 unsigned int bits = ((ShufBytes[bidx] << 24) |
1953 (ShufBytes[bidx+1] << 16) |
1954 (ShufBytes[bidx+2] << 8) |
1955 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001956 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001957 }
1958
Scott Michel7ea02ff2009-03-17 01:15:45 +00001959 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00001960 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001961 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00001962
Dale Johannesened2eee62009-02-06 01:31:28 +00001963 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
1964 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00001965 N, N, ShufMaskVec));
1966 } else {
1967 // Variable index: Rotate the requested element into slot 0, then replicate
1968 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00001969 EVT VecVT = N.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001970 if (!VecVT.isSimple() || !VecVT.isVector() || !VecVT.is128BitVector()) {
Chris Lattner75361b62010-04-07 22:58:41 +00001971 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Torok Edwindac237e2009-07-08 20:53:28 +00001972 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00001973 }
1974
1975 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00001976 if (Elt.getValueType() != MVT::i32)
1977 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001978
1979 // Scale the index to a bit/byte shift quantity
1980 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00001981 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
1982 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001983 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00001984
Scott Michel104de432008-11-24 17:11:17 +00001985 if (scaleShift > 0) {
1986 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00001987 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
1988 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00001989 }
1990
Dale Johannesened2eee62009-02-06 01:31:28 +00001991 vecShift = DAG.getNode(SPUISD::SHLQUAD_L_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00001992
1993 // Replicate the bytes starting at byte 0 across the entire vector (for
1994 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00001995 SDValue replicate;
1996
Owen Anderson825b72b2009-08-11 20:47:22 +00001997 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001998 default:
Chris Lattner75361b62010-04-07 22:58:41 +00001999 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Torok Edwindac237e2009-07-08 20:53:28 +00002000 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002001 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002002 case MVT::i8: {
2003 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2004 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002005 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002006 break;
2007 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002008 case MVT::i16: {
2009 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2010 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002011 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002012 break;
2013 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002014 case MVT::i32:
2015 case MVT::f32: {
2016 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2017 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002018 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002019 break;
2020 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002021 case MVT::i64:
2022 case MVT::f64: {
2023 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2024 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2025 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002026 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002027 break;
2028 }
2029 }
2030
Dale Johannesened2eee62009-02-06 01:31:28 +00002031 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2032 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002033 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002034 }
2035
Scott Michel7a1c9e92008-11-22 23:50:42 +00002036 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002037}
2038
Dan Gohman475871a2008-07-27 21:46:04 +00002039static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2040 SDValue VecOp = Op.getOperand(0);
2041 SDValue ValOp = Op.getOperand(1);
2042 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002043 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002044 EVT VT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002045
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002046 // use 0 when the lane to insert to is 'undef'
2047 int64_t Idx=0;
2048 if (IdxOp.getOpcode() != ISD::UNDEF) {
2049 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2050 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
2051 Idx = (CN->getSExtValue());
2052 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002053
Owen Andersone50ed302009-08-10 22:56:29 +00002054 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002055 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002056 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002057 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002058 DAG.getConstant(Idx, PtrVT));
Dale Johannesened2eee62009-02-06 01:31:28 +00002059 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, VT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002060
Dan Gohman475871a2008-07-27 21:46:04 +00002061 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002062 DAG.getNode(SPUISD::SHUFB, dl, VT,
2063 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002064 VecOp,
Owen Anderson825b72b2009-08-11 20:47:22 +00002065 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002066
2067 return result;
2068}
2069
Scott Michelf0569be2008-12-27 04:51:36 +00002070static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2071 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002072{
Dan Gohman475871a2008-07-27 21:46:04 +00002073 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002074 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002075 EVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00002076
Owen Anderson825b72b2009-08-11 20:47:22 +00002077 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002078 switch (Opc) {
2079 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002080 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002081 /*NOTREACHED*/
2082 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002083 case ISD::ADD: {
2084 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2085 // the result:
2086 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002087 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2088 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2089 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2090 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002091
2092 }
2093
Scott Michel266bc8f2007-12-04 22:23:35 +00002094 case ISD::SUB: {
2095 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2096 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002097 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002098 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2099 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2100 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2101 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002102 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002103 case ISD::ROTR:
2104 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002105 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002106 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002107
Owen Anderson825b72b2009-08-11 20:47:22 +00002108 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002109 if (!N1VT.bitsEq(ShiftVT)) {
2110 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2111 ? ISD::ZERO_EXTEND
2112 : ISD::TRUNCATE;
2113 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2114 }
2115
2116 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002117 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002118 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2119 DAG.getNode(ISD::SHL, dl, MVT::i16,
2120 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002121
2122 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002123 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2124 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002125 }
2126 case ISD::SRL:
2127 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002128 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002129 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002130
Owen Anderson825b72b2009-08-11 20:47:22 +00002131 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002132 if (!N1VT.bitsEq(ShiftVT)) {
2133 unsigned N1Opc = ISD::ZERO_EXTEND;
2134
2135 if (N1.getValueType().bitsGT(ShiftVT))
2136 N1Opc = ISD::TRUNCATE;
2137
2138 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2139 }
2140
Owen Anderson825b72b2009-08-11 20:47:22 +00002141 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2142 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002143 }
2144 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002145 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002146 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002147
Owen Anderson825b72b2009-08-11 20:47:22 +00002148 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002149 if (!N1VT.bitsEq(ShiftVT)) {
2150 unsigned N1Opc = ISD::SIGN_EXTEND;
2151
2152 if (N1VT.bitsGT(ShiftVT))
2153 N1Opc = ISD::TRUNCATE;
2154 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2155 }
2156
Owen Anderson825b72b2009-08-11 20:47:22 +00002157 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2158 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002159 }
2160 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002161 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002162
Owen Anderson825b72b2009-08-11 20:47:22 +00002163 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2164 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2165 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2166 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002167 break;
2168 }
2169 }
2170
Dan Gohman475871a2008-07-27 21:46:04 +00002171 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002172}
2173
2174//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002175static SDValue
2176LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2177 SDValue ConstVec;
2178 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002179 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002180 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002181
2182 ConstVec = Op.getOperand(0);
2183 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002184 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2185 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002186 ConstVec = ConstVec.getOperand(0);
2187 } else {
2188 ConstVec = Op.getOperand(1);
2189 Arg = Op.getOperand(0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002190 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002191 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002192 }
2193 }
2194 }
2195
Gabor Greifba36cb52008-08-28 21:40:38 +00002196 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002197 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2198 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002199
Scott Michel7ea02ff2009-03-17 01:15:45 +00002200 APInt APSplatBits, APSplatUndef;
2201 unsigned SplatBitSize;
2202 bool HasAnyUndefs;
2203 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2204
2205 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2206 HasAnyUndefs, minSplatBits)
2207 && minSplatBits <= SplatBitSize) {
2208 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002209 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002210
Scott Michel7ea02ff2009-03-17 01:15:45 +00002211 SmallVector<SDValue, 16> tcVec;
2212 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002213 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002214 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002215 }
2216 }
Scott Michel9de57a92009-01-26 22:33:37 +00002217
Nate Begeman24dc3462008-07-29 19:07:27 +00002218 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2219 // lowered. Return the operation, rather than a null SDValue.
2220 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002221}
2222
Scott Michel266bc8f2007-12-04 22:23:35 +00002223//! Custom lowering for CTPOP (count population)
2224/*!
2225 Custom lowering code that counts the number ones in the input
2226 operand. SPU has such an instruction, but it counts the number of
2227 ones per byte, which then have to be accumulated.
2228*/
Dan Gohman475871a2008-07-27 21:46:04 +00002229static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002230 EVT VT = Op.getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +00002231 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
2232 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002233 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002234
Owen Anderson825b72b2009-08-11 20:47:22 +00002235 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002236 default:
2237 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002238 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002239 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002240 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002241
Dale Johannesena05dca42009-02-04 23:02:30 +00002242 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2243 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002244
Owen Anderson825b72b2009-08-11 20:47:22 +00002245 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002246 }
2247
Owen Anderson825b72b2009-08-11 20:47:22 +00002248 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002249 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002250 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002251
Chris Lattner84bc5422007-12-31 04:13:23 +00002252 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002253
Dan Gohman475871a2008-07-27 21:46:04 +00002254 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002255 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2256 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2257 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002258
Dale Johannesena05dca42009-02-04 23:02:30 +00002259 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2260 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002261
2262 // CNTB_result becomes the chain to which all of the virtual registers
2263 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002264 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002265 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002266
Dan Gohman475871a2008-07-27 21:46:04 +00002267 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002268 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002269
Owen Anderson825b72b2009-08-11 20:47:22 +00002270 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002271
Owen Anderson825b72b2009-08-11 20:47:22 +00002272 return DAG.getNode(ISD::AND, dl, MVT::i16,
2273 DAG.getNode(ISD::ADD, dl, MVT::i16,
2274 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002275 Tmp1, Shift1),
2276 Tmp1),
2277 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002278 }
2279
Owen Anderson825b72b2009-08-11 20:47:22 +00002280 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002281 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002282 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002283
Chris Lattner84bc5422007-12-31 04:13:23 +00002284 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2285 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002286
Dan Gohman475871a2008-07-27 21:46:04 +00002287 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002288 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2289 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2290 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2291 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002292
Dale Johannesena05dca42009-02-04 23:02:30 +00002293 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2294 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002295
2296 // CNTB_result becomes the chain to which all of the virtual registers
2297 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002298 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002299 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002300
Dan Gohman475871a2008-07-27 21:46:04 +00002301 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002302 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002303
Dan Gohman475871a2008-07-27 21:46:04 +00002304 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002305 DAG.getNode(ISD::SRL, dl, MVT::i32,
2306 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002307 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002308
Dan Gohman475871a2008-07-27 21:46:04 +00002309 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002310 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2311 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002312
Dan Gohman475871a2008-07-27 21:46:04 +00002313 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002314 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002315
Dan Gohman475871a2008-07-27 21:46:04 +00002316 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002317 DAG.getNode(ISD::SRL, dl, MVT::i32,
2318 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002319 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002320 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002321 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2322 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002323
Owen Anderson825b72b2009-08-11 20:47:22 +00002324 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002325 }
2326
Owen Anderson825b72b2009-08-11 20:47:22 +00002327 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002328 break;
2329 }
2330
Dan Gohman475871a2008-07-27 21:46:04 +00002331 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002332}
2333
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002334//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002335/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002336 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2337 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002338 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002339static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002340 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002341 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002342 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002343 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002344
Owen Anderson825b72b2009-08-11 20:47:22 +00002345 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2346 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002347 // Convert f32 / f64 to i32 / i64 via libcall.
2348 RTLIB::Libcall LC =
2349 (Op.getOpcode() == ISD::FP_TO_SINT)
2350 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2351 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2352 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2353 SDValue Dummy;
2354 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2355 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002356
Eli Friedman36df4992009-05-27 00:47:34 +00002357 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002358}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002359
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002360//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2361/*!
2362 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2363 All conversions from i64 are expanded to a libcall.
2364 */
2365static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002366 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002367 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002368 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002369 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002370
Owen Anderson825b72b2009-08-11 20:47:22 +00002371 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2372 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002373 // Convert i32, i64 to f64 via libcall:
2374 RTLIB::Libcall LC =
2375 (Op.getOpcode() == ISD::SINT_TO_FP)
2376 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2377 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2378 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2379 SDValue Dummy;
2380 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2381 }
2382
Eli Friedman36df4992009-05-27 00:47:34 +00002383 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002384}
2385
2386//! Lower ISD::SETCC
2387/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002388 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002389 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002390static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2391 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002392 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002393 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002394 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2395
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002396 SDValue lhs = Op.getOperand(0);
2397 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002398 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002399 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002400
Owen Andersone50ed302009-08-10 22:56:29 +00002401 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002402 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002403 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002404
2405 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2406 // selected to a NOP:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002407 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002408 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002409 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002410 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002411 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002412 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002413 DAG.getNode(ISD::AND, dl, MVT::i32,
2414 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002415 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002416 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002417
2418 // SETO and SETUO only use the lhs operand:
2419 if (CC->get() == ISD::SETO) {
2420 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2421 // SETUO
2422 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002423 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2424 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002425 lhs, DAG.getConstantFP(0.0, lhsVT),
2426 ISD::SETUO),
2427 DAG.getConstant(ccResultAllOnes, ccResultVT));
2428 } else if (CC->get() == ISD::SETUO) {
2429 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002430 return DAG.getNode(ISD::AND, dl, ccResultVT,
2431 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002432 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002433 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002434 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002435 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002436 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002437 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002438 ISD::SETGT));
2439 }
2440
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002441 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002442 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002443 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002444 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002445 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002446
2447 // If a value is negative, subtract from the sign magnitude constant:
2448 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2449
2450 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002451 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002452 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002453 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002454 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002455 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002456 lhsSelectMask, lhsSignMag2TC, i64lhs);
2457
Dale Johannesenf5d97892009-02-04 01:48:28 +00002458 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002459 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002460 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002461 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002462 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002463 rhsSelectMask, rhsSignMag2TC, i64rhs);
2464
2465 unsigned compareOp;
2466
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002467 switch (CC->get()) {
2468 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002469 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002470 compareOp = ISD::SETEQ; break;
2471 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002472 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002473 compareOp = ISD::SETGT; break;
2474 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002475 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002476 compareOp = ISD::SETGE; break;
2477 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002478 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002479 compareOp = ISD::SETLT; break;
2480 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002481 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002482 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002483 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002484 case ISD::SETONE:
2485 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002486 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002487 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002488 }
2489
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002490 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002491 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002492 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002493
2494 if ((CC->get() & 0x8) == 0) {
2495 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002496 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002497 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002498 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002499 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002500 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002501 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002502 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002503
Dale Johannesenf5d97892009-02-04 01:48:28 +00002504 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002505 }
2506
2507 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002508}
2509
Scott Michel7a1c9e92008-11-22 23:50:42 +00002510//! Lower ISD::SELECT_CC
2511/*!
2512 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2513 SELB instruction.
2514
2515 \note Need to revisit this in the future: if the code path through the true
2516 and false value computations is longer than the latency of a branch (6
2517 cycles), then it would be more advantageous to branch and insert a new basic
2518 block and branch on the condition. However, this code does not make that
2519 assumption, given the simplisitc uses so far.
2520 */
2521
Scott Michelf0569be2008-12-27 04:51:36 +00002522static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2523 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002524 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002525 SDValue lhs = Op.getOperand(0);
2526 SDValue rhs = Op.getOperand(1);
2527 SDValue trueval = Op.getOperand(2);
2528 SDValue falseval = Op.getOperand(3);
2529 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002530 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002531
Scott Michelf0569be2008-12-27 04:51:36 +00002532 // NOTE: SELB's arguments: $rA, $rB, $mask
2533 //
2534 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2535 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2536 // condition was true and 0s where the condition was false. Hence, the
2537 // arguments to SELB get reversed.
2538
Scott Michel7a1c9e92008-11-22 23:50:42 +00002539 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2540 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2541 // with another "cannot select select_cc" assert:
2542
Dale Johannesende064702009-02-06 21:50:26 +00002543 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002544 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002545 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002546 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002547}
2548
Scott Michelb30e8f62008-12-02 19:53:53 +00002549//! Custom lower ISD::TRUNCATE
2550static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2551{
Scott Michel6e1d1472009-03-16 18:47:25 +00002552 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002553 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002554 MVT simpleVT = VT.getSimpleVT();
Owen Anderson23b9b192009-08-12 00:36:31 +00002555 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
2556 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002557 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002558
Scott Michel6e1d1472009-03-16 18:47:25 +00002559 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002560 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002561 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002562
Owen Anderson825b72b2009-08-11 20:47:22 +00002563 if (Op0VT.getSimpleVT() == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002564 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002565 unsigned maskHigh = 0x08090a0b;
2566 unsigned maskLow = 0x0c0d0e0f;
2567 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002568 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2569 DAG.getConstant(maskHigh, MVT::i32),
2570 DAG.getConstant(maskLow, MVT::i32),
2571 DAG.getConstant(maskHigh, MVT::i32),
2572 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002573
Scott Michel6e1d1472009-03-16 18:47:25 +00002574 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2575 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002576
Scott Michel6e1d1472009-03-16 18:47:25 +00002577 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002578 }
2579
Scott Michelf0569be2008-12-27 04:51:36 +00002580 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002581}
2582
Scott Michel77f452d2009-08-25 22:37:34 +00002583/*!
2584 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2585 * algorithm is to duplicate the sign bit using rotmai to generate at
2586 * least one byte full of sign bits. Then propagate the "sign-byte" into
2587 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2588 *
2589 * @param Op The sext operand
2590 * @param DAG The current DAG
2591 * @return The SDValue with the entire instruction sequence
2592 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002593static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2594{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002595 DebugLoc dl = Op.getDebugLoc();
2596
Scott Michel77f452d2009-08-25 22:37:34 +00002597 // Type to extend to
2598 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel77f452d2009-08-25 22:37:34 +00002599
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002600 // Type to extend from
2601 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002602 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002603
Scott Michel77f452d2009-08-25 22:37:34 +00002604 // The type to extend to needs to be a i128 and
2605 // the type to extend from needs to be i64 or i32.
2606 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002607 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
2608
2609 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002610 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2611 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2612 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002613 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2614 DAG.getConstant(mask1, MVT::i32),
2615 DAG.getConstant(mask1, MVT::i32),
2616 DAG.getConstant(mask2, MVT::i32),
2617 DAG.getConstant(mask3, MVT::i32));
2618
Scott Michel77f452d2009-08-25 22:37:34 +00002619 // Word wise arithmetic right shift to generate at least one byte
2620 // that contains sign bits.
2621 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002622 SDValue sraVal = DAG.getNode(ISD::SRA,
2623 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002624 mvt,
2625 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002626 DAG.getConstant(31, MVT::i32));
2627
Scott Michel77f452d2009-08-25 22:37:34 +00002628 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2629 // and the input value into the lower 64 bits.
2630 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
2631 DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i128, Op0), sraVal, shufMask);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002632
2633 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, extShuffle);
2634}
2635
Scott Michel7a1c9e92008-11-22 23:50:42 +00002636//! Custom (target-specific) lowering entry point
2637/*!
2638 This is where LLVM's DAG selection process calls to do target-specific
2639 lowering of nodes.
2640 */
Dan Gohman475871a2008-07-27 21:46:04 +00002641SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002642SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002643{
Scott Michela59d4692008-02-23 18:41:37 +00002644 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002645 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002646
2647 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002648 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002649#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002650 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2651 errs() << "Op.getOpcode() = " << Opc << "\n";
2652 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002653 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002654#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002655 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002656 }
2657 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002658 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002659 case ISD::SEXTLOAD:
2660 case ISD::ZEXTLOAD:
2661 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2662 case ISD::STORE:
2663 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2664 case ISD::ConstantPool:
2665 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2666 case ISD::GlobalAddress:
2667 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2668 case ISD::JumpTable:
2669 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002670 case ISD::ConstantFP:
2671 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002672
Scott Michel02d711b2008-12-30 23:28:25 +00002673 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002674 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002675 case ISD::SUB:
2676 case ISD::ROTR:
2677 case ISD::ROTL:
2678 case ISD::SRL:
2679 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002680 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002681 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002682 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002683 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002684 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002685
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002686 case ISD::FP_TO_SINT:
2687 case ISD::FP_TO_UINT:
2688 return LowerFP_TO_INT(Op, DAG, *this);
2689
2690 case ISD::SINT_TO_FP:
2691 case ISD::UINT_TO_FP:
2692 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002693
Scott Michel266bc8f2007-12-04 22:23:35 +00002694 // Vector-related lowering.
2695 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002696 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002697 case ISD::SCALAR_TO_VECTOR:
2698 return LowerSCALAR_TO_VECTOR(Op, DAG);
2699 case ISD::VECTOR_SHUFFLE:
2700 return LowerVECTOR_SHUFFLE(Op, DAG);
2701 case ISD::EXTRACT_VECTOR_ELT:
2702 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2703 case ISD::INSERT_VECTOR_ELT:
2704 return LowerINSERT_VECTOR_ELT(Op, DAG);
2705
2706 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2707 case ISD::AND:
2708 case ISD::OR:
2709 case ISD::XOR:
2710 return LowerByteImmed(Op, DAG);
2711
2712 // Vector and i8 multiply:
2713 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002714 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002715 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002716
Scott Michel266bc8f2007-12-04 22:23:35 +00002717 case ISD::CTPOP:
2718 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002719
2720 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002721 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002722
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002723 case ISD::SETCC:
2724 return LowerSETCC(Op, DAG, *this);
2725
Scott Michelb30e8f62008-12-02 19:53:53 +00002726 case ISD::TRUNCATE:
2727 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002728
2729 case ISD::SIGN_EXTEND:
2730 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002731 }
2732
Dan Gohman475871a2008-07-27 21:46:04 +00002733 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002734}
2735
Duncan Sands1607f052008-12-01 11:39:25 +00002736void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2737 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00002738 SelectionDAG &DAG) const
Scott Michel73ce1c52008-11-10 23:43:06 +00002739{
2740#if 0
2741 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002742 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002743
2744 switch (Opc) {
2745 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002746 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2747 errs() << "Op.getOpcode() = " << Opc << "\n";
2748 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002749 N->dump();
2750 abort();
2751 /*NOTREACHED*/
2752 }
2753 }
2754#endif
2755
2756 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002757}
2758
Scott Michel266bc8f2007-12-04 22:23:35 +00002759//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002760// Target Optimization Hooks
2761//===----------------------------------------------------------------------===//
2762
Dan Gohman475871a2008-07-27 21:46:04 +00002763SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002764SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2765{
2766#if 0
2767 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002768#endif
2769 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002770 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002771 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002772 EVT NodeVT = N->getValueType(0); // The node's value type
2773 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002774 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002775 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002776
2777 switch (N->getOpcode()) {
2778 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002779 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002780 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002781
Scott Michelf0569be2008-12-27 04:51:36 +00002782 if (Op0.getOpcode() == SPUISD::IndirectAddr
2783 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2784 // Normalize the operands to reduce repeated code
2785 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002786
Scott Michelf0569be2008-12-27 04:51:36 +00002787 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2788 IndirectArg = Op1;
2789 AddArg = Op0;
2790 }
2791
2792 if (isa<ConstantSDNode>(AddArg)) {
2793 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2794 SDValue IndOp1 = IndirectArg.getOperand(1);
2795
2796 if (CN0->isNullValue()) {
2797 // (add (SPUindirect <arg>, <arg>), 0) ->
2798 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002799
Scott Michel23f2ff72008-12-04 17:16:59 +00002800#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002801 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002802 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002803 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2804 << "With: (SPUindirect <arg>, <arg>)\n";
2805 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002806#endif
2807
Scott Michelf0569be2008-12-27 04:51:36 +00002808 return IndirectArg;
2809 } else if (isa<ConstantSDNode>(IndOp1)) {
2810 // (add (SPUindirect <arg>, <const>), <const>) ->
2811 // (SPUindirect <arg>, <const + const>)
2812 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2813 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2814 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002815
Scott Michelf0569be2008-12-27 04:51:36 +00002816#if !defined(NDEBUG)
2817 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002818 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002819 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2820 << "), " << CN0->getSExtValue() << ")\n"
2821 << "With: (SPUindirect <arg>, "
2822 << combinedConst << ")\n";
2823 }
2824#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002825
Dale Johannesende064702009-02-06 21:50:26 +00002826 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002827 IndirectArg, combinedValue);
2828 }
Scott Michel053c1da2008-01-29 02:16:57 +00002829 }
2830 }
Scott Michela59d4692008-02-23 18:41:37 +00002831 break;
2832 }
2833 case ISD::SIGN_EXTEND:
2834 case ISD::ZERO_EXTEND:
2835 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002836 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002837 // (any_extend (SPUextract_elt0 <arg>)) ->
2838 // (SPUextract_elt0 <arg>)
2839 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002840#if !defined(NDEBUG)
2841 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002842 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002843 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002844 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002845 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002846 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002847 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002848#endif
Scott Michela59d4692008-02-23 18:41:37 +00002849
2850 return Op0;
2851 }
2852 break;
2853 }
2854 case SPUISD::IndirectAddr: {
2855 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002856 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
Dan Gohmane368b462010-06-18 14:22:04 +00002857 if (CN != 0 && CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002858 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2859 // (SPUaform <addr>, 0)
2860
Chris Lattner4437ae22009-08-23 07:05:07 +00002861 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00002862 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002863 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002864 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002865 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002866
2867 return Op0;
2868 }
Scott Michelf0569be2008-12-27 04:51:36 +00002869 } else if (Op0.getOpcode() == ISD::ADD) {
2870 SDValue Op1 = N->getOperand(1);
2871 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2872 // (SPUindirect (add <arg>, <arg>), 0) ->
2873 // (SPUindirect <arg>, <arg>)
2874 if (CN1->isNullValue()) {
2875
2876#if !defined(NDEBUG)
2877 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002878 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002879 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
2880 << "With: (SPUindirect <arg>, <arg>)\n";
2881 }
2882#endif
2883
Dale Johannesende064702009-02-06 21:50:26 +00002884 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002885 Op0.getOperand(0), Op0.getOperand(1));
2886 }
2887 }
Scott Michela59d4692008-02-23 18:41:37 +00002888 }
2889 break;
2890 }
2891 case SPUISD::SHLQUAD_L_BITS:
2892 case SPUISD::SHLQUAD_L_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00002893 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00002894 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00002895
Scott Michelf0569be2008-12-27 04:51:36 +00002896 // Kill degenerate vector shifts:
2897 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
2898 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002899 Result = Op0;
2900 }
2901 }
2902 break;
2903 }
Scott Michelf0569be2008-12-27 04:51:36 +00002904 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00002905 switch (Op0.getOpcode()) {
2906 default:
2907 break;
2908 case ISD::ANY_EXTEND:
2909 case ISD::ZERO_EXTEND:
2910 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00002911 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00002912 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00002913 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00002914 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00002915 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00002916 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00002917 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00002918 Result = Op000;
2919 }
2920 }
2921 break;
2922 }
Scott Michel104de432008-11-24 17:11:17 +00002923 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00002924 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00002925 // <arg>
2926 Result = Op0.getOperand(0);
2927 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002928 }
Scott Michela59d4692008-02-23 18:41:37 +00002929 }
2930 break;
Scott Michel053c1da2008-01-29 02:16:57 +00002931 }
2932 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002933
Scott Michel58c58182008-01-17 20:38:41 +00002934 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00002935#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00002936 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002937 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00002938 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002939 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002940 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002941 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002942 }
2943#endif
2944
2945 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00002946}
2947
2948//===----------------------------------------------------------------------===//
2949// Inline Assembly Support
2950//===----------------------------------------------------------------------===//
2951
2952/// getConstraintType - Given a constraint letter, return the type of
2953/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00002954SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00002955SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
2956 if (ConstraintLetter.size() == 1) {
2957 switch (ConstraintLetter[0]) {
2958 default: break;
2959 case 'b':
2960 case 'r':
2961 case 'f':
2962 case 'v':
2963 case 'y':
2964 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002965 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002966 }
2967 return TargetLowering::getConstraintType(ConstraintLetter);
2968}
2969
Scott Michel5af8f0e2008-07-16 17:17:29 +00002970std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00002971SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002972 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002973{
2974 if (Constraint.size() == 1) {
2975 // GCC RS6000 Constraint Letters
2976 switch (Constraint[0]) {
2977 case 'b': // R1-R31
2978 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00002979 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00002980 return std::make_pair(0U, SPU::R64CRegisterClass);
2981 return std::make_pair(0U, SPU::R32CRegisterClass);
2982 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002983 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00002984 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002985 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00002986 return std::make_pair(0U, SPU::R64FPRegisterClass);
2987 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002988 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00002989 return std::make_pair(0U, SPU::GPRCRegisterClass);
2990 }
2991 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00002992
Scott Michel266bc8f2007-12-04 22:23:35 +00002993 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2994}
2995
Scott Michela59d4692008-02-23 18:41:37 +00002996//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00002997void
Dan Gohman475871a2008-07-27 21:46:04 +00002998SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00002999 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003000 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003001 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003002 const SelectionDAG &DAG,
3003 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003004#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003005 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003006
3007 switch (Op.getOpcode()) {
3008 default:
3009 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3010 break;
Scott Michela59d4692008-02-23 18:41:37 +00003011 case CALL:
3012 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003013 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003014 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003015 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003016 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003017 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003018 case SPUISD::SHLQUAD_L_BITS:
3019 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003020 case SPUISD::VEC_ROTL:
3021 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003022 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003023 case SPUISD::SELECT_MASK:
3024 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003025 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003026#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003027}
Scott Michel02d711b2008-12-30 23:28:25 +00003028
Scott Michelf0569be2008-12-27 04:51:36 +00003029unsigned
3030SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3031 unsigned Depth) const {
3032 switch (Op.getOpcode()) {
3033 default:
3034 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003035
Scott Michelf0569be2008-12-27 04:51:36 +00003036 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003037 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003038
Owen Anderson825b72b2009-08-11 20:47:22 +00003039 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3040 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003041 }
3042 return VT.getSizeInBits();
3043 }
3044 }
3045}
Scott Michel1df30c42008-12-29 03:23:36 +00003046
Scott Michel203b2d62008-04-30 00:30:08 +00003047// LowerAsmOperandForConstraint
3048void
Dan Gohman475871a2008-07-27 21:46:04 +00003049SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michel203b2d62008-04-30 00:30:08 +00003050 char ConstraintLetter,
Dan Gohman475871a2008-07-27 21:46:04 +00003051 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003052 SelectionDAG &DAG) const {
3053 // Default, for the time being, to the base class handler
Dale Johannesen1784d162010-06-25 21:55:36 +00003054 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003055}
3056
Scott Michel266bc8f2007-12-04 22:23:35 +00003057/// isLegalAddressImmediate - Return true if the integer value can be used
3058/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003059bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3060 const Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003061 // SPU's addresses are 256K:
3062 return (V > -(1 << 18) && V < (1 << 18) - 1);
3063}
3064
3065bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003066 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003067}
Dan Gohman6520e202008-10-18 02:06:02 +00003068
3069bool
3070SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3071 // The SPU target isn't yet aware of offsets.
3072 return false;
3073}