blob: 1d87152d1096601d26812c5f99a44407738f441a [file] [log] [blame]
Chris Lattnerb4f68ed2002-10-29 22:37:54 +00001//===-- X86TargetMachine.cpp - Define TargetMachine for the X86 -----------===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00009//
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000010// This file defines the X86 specific subclass of TargetMachine.
11//
12//===----------------------------------------------------------------------===//
13
14#include "X86TargetMachine.h"
Chris Lattner5bcd95c2002-12-24 00:04:01 +000015#include "X86.h"
Chris Lattnerbb144a82003-08-24 19:49:48 +000016#include "llvm/Module.h"
Chris Lattner155e68f2003-04-23 16:24:55 +000017#include "llvm/PassManager.h"
Chris Lattner30483732004-06-20 07:49:54 +000018#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattner3dffa792002-10-30 00:47:49 +000019#include "llvm/CodeGen/MachineFunction.h"
Chris Lattnerd91d86f2003-01-13 00:51:23 +000020#include "llvm/CodeGen/Passes.h"
Chris Lattner0cf0c372004-07-11 04:17:10 +000021#include "llvm/Target/TargetOptions.h"
Chris Lattnerd36c9702004-07-11 02:48:49 +000022#include "llvm/Target/TargetMachineRegistry.h"
Chris Lattner155e68f2003-04-23 16:24:55 +000023#include "llvm/Transforms/Scalar.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000024#include "llvm/Support/CommandLine.h"
25#include "llvm/ADT/Statistic.h"
Chris Lattner1e60a912003-12-20 01:22:19 +000026using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000027
Chris Lattner6f0161a2004-08-24 08:18:44 +000028X86VectorEnum llvm::X86Vector = NoSSE;
Nate Begemanf63be7d2005-07-06 18:59:04 +000029bool llvm::X86ScalarSSE = false;
Chris Lattner6f0161a2004-08-24 08:18:44 +000030
Jeff Cohen1c32f792005-01-03 16:34:19 +000031/// X86TargetMachineModule - Note that this is used on hosts that cannot link
32/// in a library unless there are references into the library. In particular,
33/// it seems that it is not possible to get things to work on Win32 without
34/// this. Though it is unused, do not remove it.
35extern "C" int X86TargetMachineModule;
36int X86TargetMachineModule = 0;
37
Chris Lattner439a27a2002-12-16 16:15:51 +000038namespace {
Chris Lattner9b527702003-12-01 05:18:30 +000039 cl::opt<bool> NoSSAPeephole("disable-ssa-peephole", cl::init(true),
Chris Lattner44827152003-12-28 09:47:19 +000040 cl::desc("Disable the ssa-based peephole optimizer "
41 "(defaults to disabled)"));
Chris Lattnerf6f263c2004-02-09 01:47:10 +000042 cl::opt<bool> DisableOutput("disable-x86-llc-output", cl::Hidden,
43 cl::desc("Disable the X86 asm printer, for use "
44 "when profiling the code generator."));
Nate Begemanf63be7d2005-07-06 18:59:04 +000045 cl::opt<bool, true> EnableSSEFP("enable-sse-scalar-fp",
46 cl::desc("Perform FP math in SSE regs instead of the FP stack"),
47 cl::location(X86ScalarSSE),
48 cl::init(false));
Chris Lattnerd36c9702004-07-11 02:48:49 +000049
Chris Lattnerc961eea2005-11-16 01:54:32 +000050 cl::opt<bool> EnableX86DAGDAG("enable-x86-dag-isel", cl::Hidden,
51 cl::desc("Enable DAG-to-DAG isel for X86"));
52
Chris Lattner6f0161a2004-08-24 08:18:44 +000053 // FIXME: This should eventually be handled with target triples and
54 // subtarget support!
55 cl::opt<X86VectorEnum, true>
56 SSEArg(
57 cl::desc("Enable SSE support in the X86 target:"),
58 cl::values(
59 clEnumValN(SSE, "sse", " Enable SSE support"),
60 clEnumValN(SSE2, "sse2", " Enable SSE and SSE2 support"),
61 clEnumValN(SSE3, "sse3", " Enable SSE, SSE2, and SSE3 support"),
62 clEnumValEnd),
63 cl::location(X86Vector), cl::init(NoSSE));
64
Chris Lattnerd36c9702004-07-11 02:48:49 +000065 // Register the target.
Chris Lattner71d24aa2004-07-11 03:27:42 +000066 RegisterTarget<X86TargetMachine> X("x86", " IA-32 (Pentium and above)");
Chris Lattner439a27a2002-12-16 16:15:51 +000067}
68
Chris Lattnerd36c9702004-07-11 02:48:49 +000069unsigned X86TargetMachine::getJITMatchQuality() {
Chris Lattner7d0974b2004-10-18 15:54:17 +000070#if defined(i386) || defined(__i386__) || defined(__x86__) || defined(_M_IX86)
Chris Lattnerd36c9702004-07-11 02:48:49 +000071 return 10;
72#else
73 return 0;
74#endif
75}
76
77unsigned X86TargetMachine::getModuleMatchQuality(const Module &M) {
Chris Lattner3ea78c42004-12-12 17:40:28 +000078 // We strongly match "i[3-9]86-*".
79 std::string TT = M.getTargetTriple();
80 if (TT.size() >= 5 && TT[0] == 'i' && TT[2] == '8' && TT[3] == '6' &&
81 TT[4] == '-' && TT[1] - '3' < 6)
82 return 20;
83
Chris Lattnerd36c9702004-07-11 02:48:49 +000084 if (M.getEndianness() == Module::LittleEndian &&
85 M.getPointerSize() == Module::Pointer32)
Chris Lattner3ea78c42004-12-12 17:40:28 +000086 return 10; // Weak match
Chris Lattnerd36c9702004-07-11 02:48:49 +000087 else if (M.getEndianness() != Module::AnyEndianness ||
88 M.getPointerSize() != Module::AnyPointerSize)
89 return 0; // Match for some other target
90
91 return getJITMatchQuality()/2;
92}
Chris Lattnerb4f68ed2002-10-29 22:37:54 +000093
94/// X86TargetMachine ctor - Create an ILP32 architecture model
95///
Jim Laskeyb1e11802005-09-01 21:38:21 +000096X86TargetMachine::X86TargetMachine(const Module &M,
97 IntrinsicLowering *IL,
98 const std::string &FS)
Chris Lattnerf70e0c22003-12-28 21:23:38 +000099 : TargetMachine("X86", IL, true, 4, 4, 4, 4, 4),
Jim Laskeyb1e11802005-09-01 21:38:21 +0000100 Subtarget(M, FS),
Nate Begemanfb5792f2005-07-12 01:41:54 +0000101 FrameInfo(TargetFrameInfo::StackGrowsDown,
102 Subtarget.getStackAlignment(), -4),
Chris Lattnerf70e0c22003-12-28 21:23:38 +0000103 JITInfo(*this) {
Nate Begemanf63be7d2005-07-06 18:59:04 +0000104 // Scalar SSE FP requires at least SSE2
105 X86ScalarSSE &= X86Vector >= SSE2;
Chris Lattnerb4f68ed2002-10-29 22:37:54 +0000106}
107
Chris Lattnerc9bbfbc2003-08-05 16:34:44 +0000108
Chris Lattner0431c962005-06-25 02:48:37 +0000109// addPassesToEmitFile - We currently use all of the same passes as the JIT
Chris Lattnerc9bbfbc2003-08-05 16:34:44 +0000110// does to emit statically compiled machine code.
Chris Lattner0431c962005-06-25 02:48:37 +0000111bool X86TargetMachine::addPassesToEmitFile(PassManager &PM, std::ostream &Out,
Chris Lattnerce8eb0c2005-11-08 02:11:51 +0000112 CodeGenFileType FileType,
113 bool Fast) {
Jeff Cohen00b168892005-07-27 06:12:32 +0000114 if (FileType != TargetMachine::AssemblyFile &&
Chris Lattner07a91442005-06-27 06:30:12 +0000115 FileType != TargetMachine::ObjectFile) return true;
Chris Lattner0431c962005-06-25 02:48:37 +0000116
Chris Lattner99c59e82004-05-23 21:23:35 +0000117 // FIXME: Implement efficient support for garbage collection intrinsics.
118 PM.add(createLowerGCPass());
119
Chris Lattnerc58c1692003-10-05 19:15:47 +0000120 // FIXME: Implement the invoke/unwind instructions!
121 PM.add(createLowerInvokePass());
122
Chris Lattner87124422004-02-25 19:30:19 +0000123 // FIXME: Implement the switch instruction in the instruction selector!
124 PM.add(createLowerSwitchPass());
125
Chris Lattner9a9ca0f2004-07-02 05:46:41 +0000126 // Make sure that no unreachable blocks are instruction selected.
127 PM.add(createUnreachableBlockEliminationPass());
128
Nate Begeman73bfa712005-08-18 23:53:15 +0000129 // Install an instruction selector.
Chris Lattnerc961eea2005-11-16 01:54:32 +0000130 if (EnableX86DAGDAG)
131 PM.add(createX86ISelDag(*this));
132 else
133 PM.add(createX86ISelPattern(*this));
Brian Gaekeb4286542003-08-13 18:15:52 +0000134
Chris Lattner9b527702003-12-01 05:18:30 +0000135 // Run optional SSA-based machine code optimizations next...
136 if (!NoSSAPeephole)
137 PM.add(createX86SSAPeepholeOptimizerPass());
Brian Gaekeb4286542003-08-13 18:15:52 +0000138
139 // Print the instruction selected machine code...
Brian Gaeke323819e2004-03-04 19:16:23 +0000140 if (PrintMachineCode)
Brian Gaeke74ceb292004-02-04 21:41:01 +0000141 PM.add(createMachineFunctionPrinterPass(&std::cerr));
Brian Gaekeb4286542003-08-13 18:15:52 +0000142
143 // Perform register allocation to convert to a concrete x86 representation
Alkis Evlogimenos7237ece2003-10-02 16:57:49 +0000144 PM.add(createRegisterAllocator());
Brian Gaekeb4286542003-08-13 18:15:52 +0000145
Brian Gaeke323819e2004-03-04 19:16:23 +0000146 if (PrintMachineCode)
Brian Gaeke74ceb292004-02-04 21:41:01 +0000147 PM.add(createMachineFunctionPrinterPass(&std::cerr));
Brian Gaekeb4286542003-08-13 18:15:52 +0000148
149 PM.add(createX86FloatingPointStackifierPass());
150
Brian Gaeke323819e2004-03-04 19:16:23 +0000151 if (PrintMachineCode)
Brian Gaeke74ceb292004-02-04 21:41:01 +0000152 PM.add(createMachineFunctionPrinterPass(&std::cerr));
Brian Gaekeb4286542003-08-13 18:15:52 +0000153
154 // Insert prolog/epilog code. Eliminate abstract frame index references...
155 PM.add(createPrologEpilogCodeInserter());
156
157 PM.add(createX86PeepholeOptimizerPass());
158
Brian Gaeke323819e2004-03-04 19:16:23 +0000159 if (PrintMachineCode) // Print the register-allocated code
Brian Gaekeb4286542003-08-13 18:15:52 +0000160 PM.add(createX86CodePrinterPass(std::cerr, *this));
161
Chris Lattnerf6f263c2004-02-09 01:47:10 +0000162 if (!DisableOutput)
Chris Lattner07a91442005-06-27 06:30:12 +0000163 switch (FileType) {
164 default:
165 assert(0 && "Unexpected filetype here!");
166 case TargetMachine::AssemblyFile:
167 PM.add(createX86CodePrinterPass(Out, *this));
168 break;
169 case TargetMachine::ObjectFile:
170 // FIXME: We only support emission of ELF files for now, this should check
171 // the target triple and decide on the format to write (e.g. COFF on
172 // win32).
Chris Lattner81b6ed72005-07-11 05:17:48 +0000173 addX86ELFObjectWriterPass(PM, Out, *this);
Chris Lattner07a91442005-06-27 06:30:12 +0000174 break;
175 }
Chris Lattner655239c2003-12-20 10:20:19 +0000176
Alkis Evlogimenosc81efdc2004-02-15 00:03:15 +0000177 // Delete machine code for this function
178 PM.add(createMachineCodeDeleter());
179
Brian Gaekede3aa4f2003-06-18 21:43:21 +0000180 return false; // success!
181}
182
Chris Lattnerb4f68ed2002-10-29 22:37:54 +0000183/// addPassesToJITCompile - Add passes to the specified pass manager to
184/// implement a fast dynamic compiler for this target. Return true if this is
185/// not supported for this target.
186///
Chris Lattner1e60a912003-12-20 01:22:19 +0000187void X86JITInfo::addPassesToJITCompile(FunctionPassManager &PM) {
Chris Lattner99c59e82004-05-23 21:23:35 +0000188 // FIXME: Implement efficient support for garbage collection intrinsics.
189 PM.add(createLowerGCPass());
Chris Lattner155e68f2003-04-23 16:24:55 +0000190
Chris Lattnerc58c1692003-10-05 19:15:47 +0000191 // FIXME: Implement the invoke/unwind instructions!
192 PM.add(createLowerInvokePass());
193
Chris Lattner87124422004-02-25 19:30:19 +0000194 // FIXME: Implement the switch instruction in the instruction selector!
195 PM.add(createLowerSwitchPass());
196
Chris Lattner9a9ca0f2004-07-02 05:46:41 +0000197 // Make sure that no unreachable blocks are instruction selected.
198 PM.add(createUnreachableBlockEliminationPass());
199
Nate Begeman73bfa712005-08-18 23:53:15 +0000200 // Install an instruction selector.
Chris Lattnerc961eea2005-11-16 01:54:32 +0000201 if (EnableX86DAGDAG)
202 PM.add(createX86ISelDag(TM));
203 else
204 PM.add(createX86ISelPattern(TM));
Chris Lattnerb4f68ed2002-10-29 22:37:54 +0000205
Chris Lattner9b527702003-12-01 05:18:30 +0000206 // Run optional SSA-based machine code optimizations next...
207 if (!NoSSAPeephole)
208 PM.add(createX86SSAPeepholeOptimizerPass());
Chris Lattnerb4f68ed2002-10-29 22:37:54 +0000209
Chris Lattnerd91d86f2003-01-13 00:51:23 +0000210 // FIXME: Add SSA based peephole optimizer here.
211
Chris Lattner3dffa792002-10-30 00:47:49 +0000212 // Print the instruction selected machine code...
Brian Gaeke323819e2004-03-04 19:16:23 +0000213 if (PrintMachineCode)
Brian Gaeke74ceb292004-02-04 21:41:01 +0000214 PM.add(createMachineFunctionPrinterPass(&std::cerr));
Chris Lattner3dffa792002-10-30 00:47:49 +0000215
Chris Lattnerb4f68ed2002-10-29 22:37:54 +0000216 // Perform register allocation to convert to a concrete x86 representation
Alkis Evlogimenos7237ece2003-10-02 16:57:49 +0000217 PM.add(createRegisterAllocator());
Chris Lattnerd282cfe2002-12-28 20:33:32 +0000218
Brian Gaeke323819e2004-03-04 19:16:23 +0000219 if (PrintMachineCode)
Brian Gaeke74ceb292004-02-04 21:41:01 +0000220 PM.add(createMachineFunctionPrinterPass(&std::cerr));
Chris Lattnerd282cfe2002-12-28 20:33:32 +0000221
Chris Lattnerd91d86f2003-01-13 00:51:23 +0000222 PM.add(createX86FloatingPointStackifierPass());
223
Brian Gaeke323819e2004-03-04 19:16:23 +0000224 if (PrintMachineCode)
Brian Gaeke74ceb292004-02-04 21:41:01 +0000225 PM.add(createMachineFunctionPrinterPass(&std::cerr));
Chris Lattnerd91d86f2003-01-13 00:51:23 +0000226
Chris Lattnerd282cfe2002-12-28 20:33:32 +0000227 // Insert prolog/epilog code. Eliminate abstract frame index references...
228 PM.add(createPrologEpilogCodeInserter());
Chris Lattnerb4f68ed2002-10-29 22:37:54 +0000229
Chris Lattnerd91d86f2003-01-13 00:51:23 +0000230 PM.add(createX86PeepholeOptimizerPass());
231
Brian Gaeke323819e2004-03-04 19:16:23 +0000232 if (PrintMachineCode) // Print the register-allocated code
Chris Lattner1e60a912003-12-20 01:22:19 +0000233 PM.add(createX86CodePrinterPass(std::cerr, TM));
Chris Lattnerb4f68ed2002-10-29 22:37:54 +0000234}
235
Chris Lattner81b6ed72005-07-11 05:17:48 +0000236bool X86TargetMachine::addPassesToEmitMachineCode(FunctionPassManager &PM,
237 MachineCodeEmitter &MCE) {
238 PM.add(createX86CodeEmitterPass(MCE));
239 // Delete machine code for this function
240 PM.add(createMachineCodeDeleter());
241 return false;
242}