blob: 60ad46a0d3b406ff8c274fa18f455e39347e6883 [file] [log] [blame]
Evan Chengc6fe3332010-03-02 02:38:24 +00001//===-- MachineCSE.cpp - Machine Common Subexpression Elimination Pass ----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This pass performs global common subexpression elimination on machine
Evan Chengc5bbba12010-03-02 19:02:27 +000011// instructions using a scoped hash table based value numbering scheme. It
Evan Chengc6fe3332010-03-02 02:38:24 +000012// must be run while the machine function is still in SSA form.
13//
14//===----------------------------------------------------------------------===//
15
16#define DEBUG_TYPE "machine-cse"
17#include "llvm/CodeGen/Passes.h"
18#include "llvm/CodeGen/MachineDominators.h"
19#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng6ba95542010-03-03 02:48:20 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chenga5f32cb2010-03-04 21:18:08 +000021#include "llvm/Analysis/AliasAnalysis.h"
Evan Cheng6ba95542010-03-03 02:48:20 +000022#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng31156982010-04-21 00:21:07 +000023#include "llvm/ADT/DenseMap.h"
Evan Chengc6fe3332010-03-02 02:38:24 +000024#include "llvm/ADT/ScopedHashTable.h"
Evan Cheng189c1ec2010-10-29 23:36:03 +000025#include "llvm/ADT/SmallSet.h"
Evan Chengc6fe3332010-03-02 02:38:24 +000026#include "llvm/ADT/Statistic.h"
27#include "llvm/Support/Debug.h"
Cameron Zwarich53eeba52011-01-03 04:07:46 +000028#include "llvm/Support/RecyclingAllocator.h"
Evan Chengc6fe3332010-03-02 02:38:24 +000029
30using namespace llvm;
31
Evan Cheng16b48b82010-03-03 21:20:05 +000032STATISTIC(NumCoalesces, "Number of copies coalesced");
33STATISTIC(NumCSEs, "Number of common subexpression eliminated");
Evan Cheng189c1ec2010-10-29 23:36:03 +000034STATISTIC(NumPhysCSEs,
35 "Number of physreg referencing common subexpr eliminated");
Evan Chenga63cde22010-12-15 22:16:21 +000036STATISTIC(NumCommutes, "Number of copies coalesced after commuting");
Bob Wilson38441732010-06-03 18:28:31 +000037
Evan Chengc6fe3332010-03-02 02:38:24 +000038namespace {
39 class MachineCSE : public MachineFunctionPass {
Evan Cheng6ba95542010-03-03 02:48:20 +000040 const TargetInstrInfo *TII;
Evan Chengb3958e82010-03-04 01:33:55 +000041 const TargetRegisterInfo *TRI;
Evan Chenga5f32cb2010-03-04 21:18:08 +000042 AliasAnalysis *AA;
Evan Cheng31f94c72010-03-09 03:21:12 +000043 MachineDominatorTree *DT;
44 MachineRegisterInfo *MRI;
Evan Chengc6fe3332010-03-02 02:38:24 +000045 public:
46 static char ID; // Pass identification
Owen Anderson081c34b2010-10-19 17:21:58 +000047 MachineCSE() : MachineFunctionPass(ID), LookAheadLimit(5), CurrVN(0) {
48 initializeMachineCSEPass(*PassRegistry::getPassRegistry());
49 }
Evan Chengc6fe3332010-03-02 02:38:24 +000050
51 virtual bool runOnMachineFunction(MachineFunction &MF);
52
53 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
54 AU.setPreservesCFG();
55 MachineFunctionPass::getAnalysisUsage(AU);
Evan Chenga5f32cb2010-03-04 21:18:08 +000056 AU.addRequired<AliasAnalysis>();
Evan Cheng65424162010-08-17 20:57:42 +000057 AU.addPreservedID(MachineLoopInfoID);
Evan Chengc6fe3332010-03-02 02:38:24 +000058 AU.addRequired<MachineDominatorTree>();
59 AU.addPreserved<MachineDominatorTree>();
60 }
61
Evan Chengc2b768f2010-09-17 21:59:42 +000062 virtual void releaseMemory() {
63 ScopeMap.clear();
64 Exps.clear();
65 }
66
Evan Chengc6fe3332010-03-02 02:38:24 +000067 private:
Evan Cheng835810b2010-05-21 21:22:19 +000068 const unsigned LookAheadLimit;
Cameron Zwarich53eeba52011-01-03 04:07:46 +000069 typedef RecyclingAllocator<BumpPtrAllocator,
70 ScopedHashTableVal<MachineInstr*, unsigned> > AllocatorTy;
71 typedef ScopedHashTable<MachineInstr*, unsigned,
72 MachineInstrExpressionTrait, AllocatorTy> ScopedHTType;
73 typedef ScopedHTType::ScopeTy ScopeType;
Evan Cheng31156982010-04-21 00:21:07 +000074 DenseMap<MachineBasicBlock*, ScopeType*> ScopeMap;
Cameron Zwarich53eeba52011-01-03 04:07:46 +000075 ScopedHTType VNT;
Evan Cheng16b48b82010-03-03 21:20:05 +000076 SmallVector<MachineInstr*, 64> Exps;
Evan Cheng31156982010-04-21 00:21:07 +000077 unsigned CurrVN;
Evan Cheng16b48b82010-03-03 21:20:05 +000078
Evan Chenga5f32cb2010-03-04 21:18:08 +000079 bool PerformTrivialCoalescing(MachineInstr *MI, MachineBasicBlock *MBB);
Evan Chengb3958e82010-03-04 01:33:55 +000080 bool isPhysDefTriviallyDead(unsigned Reg,
81 MachineBasicBlock::const_iterator I,
Evan Cheng835810b2010-05-21 21:22:19 +000082 MachineBasicBlock::const_iterator E) const ;
Evan Cheng189c1ec2010-10-29 23:36:03 +000083 bool hasLivePhysRegDefUses(const MachineInstr *MI,
84 const MachineBasicBlock *MBB,
85 SmallSet<unsigned,8> &PhysRefs) const;
86 bool PhysRegDefsReach(MachineInstr *CSMI, MachineInstr *MI,
87 SmallSet<unsigned,8> &PhysRefs) const;
Evan Chenga5f32cb2010-03-04 21:18:08 +000088 bool isCSECandidate(MachineInstr *MI);
Evan Cheng2938a002010-03-10 02:12:03 +000089 bool isProfitableToCSE(unsigned CSReg, unsigned Reg,
90 MachineInstr *CSMI, MachineInstr *MI);
Evan Cheng31156982010-04-21 00:21:07 +000091 void EnterScope(MachineBasicBlock *MBB);
92 void ExitScope(MachineBasicBlock *MBB);
93 bool ProcessBlock(MachineBasicBlock *MBB);
94 void ExitScopeIfDone(MachineDomTreeNode *Node,
95 DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren,
96 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> &ParentMap);
97 bool PerformCSE(MachineDomTreeNode *Node);
Evan Chengc6fe3332010-03-02 02:38:24 +000098 };
99} // end anonymous namespace
100
101char MachineCSE::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +0000102INITIALIZE_PASS_BEGIN(MachineCSE, "machine-cse",
103 "Machine Common Subexpression Elimination", false, false)
104INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
105INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
106INITIALIZE_PASS_END(MachineCSE, "machine-cse",
Owen Andersonce665bd2010-10-07 22:25:06 +0000107 "Machine Common Subexpression Elimination", false, false)
Evan Chengc6fe3332010-03-02 02:38:24 +0000108
109FunctionPass *llvm::createMachineCSEPass() { return new MachineCSE(); }
110
Evan Cheng6ba95542010-03-03 02:48:20 +0000111bool MachineCSE::PerformTrivialCoalescing(MachineInstr *MI,
112 MachineBasicBlock *MBB) {
113 bool Changed = false;
114 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
115 MachineOperand &MO = MI->getOperand(i);
Evan Cheng16b48b82010-03-03 21:20:05 +0000116 if (!MO.isReg() || !MO.isUse())
117 continue;
118 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000119 if (!TargetRegisterInfo::isVirtualRegister(Reg))
Evan Cheng16b48b82010-03-03 21:20:05 +0000120 continue;
Evan Chengf437f732010-09-17 21:56:26 +0000121 if (!MRI->hasOneNonDBGUse(Reg))
Evan Cheng16b48b82010-03-03 21:20:05 +0000122 // Only coalesce single use copies. This ensure the copy will be
123 // deleted.
124 continue;
125 MachineInstr *DefMI = MRI->getVRegDef(Reg);
126 if (DefMI->getParent() != MBB)
127 continue;
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000128 if (!DefMI->isCopy())
129 continue;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000130 unsigned SrcReg = DefMI->getOperand(1).getReg();
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000131 if (!TargetRegisterInfo::isVirtualRegister(SrcReg))
132 continue;
133 if (DefMI->getOperand(0).getSubReg() || DefMI->getOperand(1).getSubReg())
134 continue;
Jakob Stoklund Olesenbf4699c2010-10-06 23:54:39 +0000135 if (!MRI->constrainRegClass(SrcReg, MRI->getRegClass(Reg)))
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000136 continue;
137 DEBUG(dbgs() << "Coalescing: " << *DefMI);
Jakob Stoklund Olesenbf4699c2010-10-06 23:54:39 +0000138 DEBUG(dbgs() << "*** to: " << *MI);
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000139 MO.setReg(SrcReg);
140 MRI->clearKillFlags(SrcReg);
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000141 DefMI->eraseFromParent();
142 ++NumCoalesces;
143 Changed = true;
Evan Cheng6ba95542010-03-03 02:48:20 +0000144 }
145
146 return Changed;
147}
148
Evan Cheng835810b2010-05-21 21:22:19 +0000149bool
150MachineCSE::isPhysDefTriviallyDead(unsigned Reg,
151 MachineBasicBlock::const_iterator I,
152 MachineBasicBlock::const_iterator E) const {
Eric Christophere81d0102010-05-21 23:40:03 +0000153 unsigned LookAheadLeft = LookAheadLimit;
Evan Cheng112e5e72010-03-23 20:33:48 +0000154 while (LookAheadLeft) {
Evan Cheng22504252010-03-24 01:50:28 +0000155 // Skip over dbg_value's.
156 while (I != E && I->isDebugValue())
157 ++I;
158
Evan Chengb3958e82010-03-04 01:33:55 +0000159 if (I == E)
160 // Reached end of block, register is obviously dead.
161 return true;
162
Evan Chengb3958e82010-03-04 01:33:55 +0000163 bool SeenDef = false;
164 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
165 const MachineOperand &MO = I->getOperand(i);
166 if (!MO.isReg() || !MO.getReg())
167 continue;
168 if (!TRI->regsOverlap(MO.getReg(), Reg))
169 continue;
170 if (MO.isUse())
Evan Cheng835810b2010-05-21 21:22:19 +0000171 // Found a use!
Evan Chengb3958e82010-03-04 01:33:55 +0000172 return false;
173 SeenDef = true;
174 }
175 if (SeenDef)
176 // See a def of Reg (or an alias) before encountering any use, it's
177 // trivially dead.
178 return true;
Evan Cheng112e5e72010-03-23 20:33:48 +0000179
180 --LookAheadLeft;
Evan Chengb3958e82010-03-04 01:33:55 +0000181 ++I;
182 }
183 return false;
184}
185
Evan Cheng189c1ec2010-10-29 23:36:03 +0000186/// hasLivePhysRegDefUses - Return true if the specified instruction read/write
Evan Cheng835810b2010-05-21 21:22:19 +0000187/// physical registers (except for dead defs of physical registers). It also
Evan Cheng2b4e7272010-06-04 23:28:13 +0000188/// returns the physical register def by reference if it's the only one and the
189/// instruction does not uses a physical register.
Evan Cheng189c1ec2010-10-29 23:36:03 +0000190bool MachineCSE::hasLivePhysRegDefUses(const MachineInstr *MI,
191 const MachineBasicBlock *MBB,
192 SmallSet<unsigned,8> &PhysRefs) const {
193 MachineBasicBlock::const_iterator I = MI; I = llvm::next(I);
Evan Cheng6ba95542010-03-03 02:48:20 +0000194 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng835810b2010-05-21 21:22:19 +0000195 const MachineOperand &MO = MI->getOperand(i);
Evan Cheng6ba95542010-03-03 02:48:20 +0000196 if (!MO.isReg())
197 continue;
198 unsigned Reg = MO.getReg();
199 if (!Reg)
200 continue;
Evan Cheng835810b2010-05-21 21:22:19 +0000201 if (TargetRegisterInfo::isVirtualRegister(Reg))
202 continue;
Evan Cheng189c1ec2010-10-29 23:36:03 +0000203 // If the def is dead, it's ok. But the def may not marked "dead". That's
Evan Cheng835810b2010-05-21 21:22:19 +0000204 // common since this pass is run before livevariables. We can scan
205 // forward a few instructions and check if it is obviously dead.
Evan Cheng189c1ec2010-10-29 23:36:03 +0000206 if (MO.isDef() &&
207 (MO.isDead() || isPhysDefTriviallyDead(Reg, I, MBB->end())))
208 continue;
209 PhysRefs.insert(Reg);
210 for (const unsigned *Alias = TRI->getAliasSet(Reg); *Alias; ++Alias)
211 PhysRefs.insert(*Alias);
Evan Chengb3958e82010-03-04 01:33:55 +0000212 }
213
Evan Cheng189c1ec2010-10-29 23:36:03 +0000214 return !PhysRefs.empty();
Evan Chengc6fe3332010-03-02 02:38:24 +0000215}
216
Evan Cheng189c1ec2010-10-29 23:36:03 +0000217bool MachineCSE::PhysRegDefsReach(MachineInstr *CSMI, MachineInstr *MI,
218 SmallSet<unsigned,8> &PhysRefs) const {
Evan Cheng835810b2010-05-21 21:22:19 +0000219 // For now conservatively returns false if the common subexpression is
220 // not in the same basic block as the given instruction.
221 MachineBasicBlock *MBB = MI->getParent();
222 if (CSMI->getParent() != MBB)
223 return false;
224 MachineBasicBlock::const_iterator I = CSMI; I = llvm::next(I);
225 MachineBasicBlock::const_iterator E = MI;
226 unsigned LookAheadLeft = LookAheadLimit;
227 while (LookAheadLeft) {
228 // Skip over dbg_value's.
229 while (I != E && I->isDebugValue())
230 ++I;
231
232 if (I == E)
233 return true;
Evan Cheng189c1ec2010-10-29 23:36:03 +0000234
235 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
236 const MachineOperand &MO = I->getOperand(i);
237 if (!MO.isReg() || !MO.isDef())
238 continue;
239 unsigned MOReg = MO.getReg();
240 if (TargetRegisterInfo::isVirtualRegister(MOReg))
241 continue;
242 if (PhysRefs.count(MOReg))
243 return false;
244 }
Evan Cheng835810b2010-05-21 21:22:19 +0000245
246 --LookAheadLeft;
247 ++I;
248 }
249
250 return false;
251}
252
Evan Chenga5f32cb2010-03-04 21:18:08 +0000253bool MachineCSE::isCSECandidate(MachineInstr *MI) {
Evan Cheng51960182010-03-08 23:49:12 +0000254 if (MI->isLabel() || MI->isPHI() || MI->isImplicitDef() ||
Dale Johannesene68ea062010-03-11 02:10:24 +0000255 MI->isKill() || MI->isInlineAsm() || MI->isDebugValue())
Evan Cheng51960182010-03-08 23:49:12 +0000256 return false;
257
Evan Cheng2938a002010-03-10 02:12:03 +0000258 // Ignore copies.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000259 if (MI->isCopyLike())
Evan Chenga5f32cb2010-03-04 21:18:08 +0000260 return false;
261
262 // Ignore stuff that we obviously can't move.
263 const TargetInstrDesc &TID = MI->getDesc();
264 if (TID.mayStore() || TID.isCall() || TID.isTerminator() ||
Evan Chengc36b7062011-01-07 23:50:32 +0000265 MI->hasUnmodeledSideEffects())
Evan Chenga5f32cb2010-03-04 21:18:08 +0000266 return false;
267
268 if (TID.mayLoad()) {
269 // Okay, this instruction does a load. As a refinement, we allow the target
270 // to decide whether the loaded value is actually a constant. If so, we can
271 // actually use it as a load.
272 if (!MI->isInvariantLoad(AA))
273 // FIXME: we should be able to hoist loads with no other side effects if
274 // there are no other instructions which can change memory in this loop.
275 // This is a trivial form of alias analysis.
276 return false;
277 }
278 return true;
279}
280
Evan Cheng31f94c72010-03-09 03:21:12 +0000281/// isProfitableToCSE - Return true if it's profitable to eliminate MI with a
282/// common expression that defines Reg.
Evan Cheng2938a002010-03-10 02:12:03 +0000283bool MachineCSE::isProfitableToCSE(unsigned CSReg, unsigned Reg,
284 MachineInstr *CSMI, MachineInstr *MI) {
285 // FIXME: Heuristics that works around the lack the live range splitting.
286
287 // Heuristics #1: Don't cse "cheap" computating if the def is not local or in an
288 // immediate predecessor. We don't want to increase register pressure and end up
289 // causing other computation to be spilled.
290 if (MI->getDesc().isAsCheapAsAMove()) {
291 MachineBasicBlock *CSBB = CSMI->getParent();
292 MachineBasicBlock *BB = MI->getParent();
293 if (CSBB != BB &&
294 find(CSBB->succ_begin(), CSBB->succ_end(), BB) == CSBB->succ_end())
295 return false;
296 }
297
298 // Heuristics #2: If the expression doesn't not use a vr and the only use
299 // of the redundant computation are copies, do not cse.
300 bool HasVRegUse = false;
301 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
302 const MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000303 if (MO.isReg() && MO.isUse() &&
Evan Cheng2938a002010-03-10 02:12:03 +0000304 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
305 HasVRegUse = true;
306 break;
307 }
308 }
309 if (!HasVRegUse) {
310 bool HasNonCopyUse = false;
311 for (MachineRegisterInfo::use_nodbg_iterator I = MRI->use_nodbg_begin(Reg),
312 E = MRI->use_nodbg_end(); I != E; ++I) {
313 MachineInstr *Use = &*I;
314 // Ignore copies.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000315 if (!Use->isCopyLike()) {
Evan Cheng2938a002010-03-10 02:12:03 +0000316 HasNonCopyUse = true;
317 break;
318 }
319 }
320 if (!HasNonCopyUse)
321 return false;
322 }
323
324 // Heuristics #3: If the common subexpression is used by PHIs, do not reuse
325 // it unless the defined value is already used in the BB of the new use.
Evan Cheng31f94c72010-03-09 03:21:12 +0000326 bool HasPHI = false;
327 SmallPtrSet<MachineBasicBlock*, 4> CSBBs;
Evan Cheng2938a002010-03-10 02:12:03 +0000328 for (MachineRegisterInfo::use_nodbg_iterator I = MRI->use_nodbg_begin(CSReg),
Evan Cheng31f94c72010-03-09 03:21:12 +0000329 E = MRI->use_nodbg_end(); I != E; ++I) {
330 MachineInstr *Use = &*I;
331 HasPHI |= Use->isPHI();
332 CSBBs.insert(Use->getParent());
333 }
334
335 if (!HasPHI)
336 return true;
337 return CSBBs.count(MI->getParent());
338}
339
Evan Cheng31156982010-04-21 00:21:07 +0000340void MachineCSE::EnterScope(MachineBasicBlock *MBB) {
341 DEBUG(dbgs() << "Entering: " << MBB->getName() << '\n');
342 ScopeType *Scope = new ScopeType(VNT);
343 ScopeMap[MBB] = Scope;
344}
345
346void MachineCSE::ExitScope(MachineBasicBlock *MBB) {
347 DEBUG(dbgs() << "Exiting: " << MBB->getName() << '\n');
348 DenseMap<MachineBasicBlock*, ScopeType*>::iterator SI = ScopeMap.find(MBB);
349 assert(SI != ScopeMap.end());
350 ScopeMap.erase(SI);
351 delete SI->second;
352}
353
354bool MachineCSE::ProcessBlock(MachineBasicBlock *MBB) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000355 bool Changed = false;
356
Evan Cheng31f94c72010-03-09 03:21:12 +0000357 SmallVector<std::pair<unsigned, unsigned>, 8> CSEPairs;
Evan Cheng16b48b82010-03-03 21:20:05 +0000358 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); I != E; ) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000359 MachineInstr *MI = &*I;
Evan Cheng16b48b82010-03-03 21:20:05 +0000360 ++I;
Evan Chenga5f32cb2010-03-04 21:18:08 +0000361
362 if (!isCSECandidate(MI))
Evan Cheng6ba95542010-03-03 02:48:20 +0000363 continue;
Evan Cheng6ba95542010-03-03 02:48:20 +0000364
365 bool FoundCSE = VNT.count(MI);
366 if (!FoundCSE) {
367 // Look for trivial copy coalescing opportunities.
Evan Chengdb8771a2010-04-02 02:21:24 +0000368 if (PerformTrivialCoalescing(MI, MBB)) {
369 // After coalescing MI itself may become a copy.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000370 if (MI->isCopyLike())
Evan Chengdb8771a2010-04-02 02:21:24 +0000371 continue;
Evan Cheng6ba95542010-03-03 02:48:20 +0000372 FoundCSE = VNT.count(MI);
Evan Chengdb8771a2010-04-02 02:21:24 +0000373 }
Evan Cheng6ba95542010-03-03 02:48:20 +0000374 }
Evan Chenga63cde22010-12-15 22:16:21 +0000375
376 // Commute commutable instructions.
377 bool Commuted = false;
378 if (!FoundCSE && MI->getDesc().isCommutable()) {
379 MachineInstr *NewMI = TII->commuteInstruction(MI);
380 if (NewMI) {
381 Commuted = true;
382 FoundCSE = VNT.count(NewMI);
383 if (NewMI != MI)
384 // New instruction. It doesn't need to be kept.
385 NewMI->eraseFromParent();
386 else if (!FoundCSE)
387 // MI was changed but it didn't help, commute it back!
388 (void)TII->commuteInstruction(MI);
389 }
390 }
Evan Cheng6ba95542010-03-03 02:48:20 +0000391
Evan Cheng189c1ec2010-10-29 23:36:03 +0000392 // If the instruction defines physical registers and the values *may* be
Evan Cheng67bda722010-03-03 23:59:08 +0000393 // used, then it's not safe to replace it with a common subexpression.
Evan Cheng189c1ec2010-10-29 23:36:03 +0000394 // It's also not safe if the instruction uses physical registers.
395 SmallSet<unsigned,8> PhysRefs;
396 if (FoundCSE && hasLivePhysRegDefUses(MI, MBB, PhysRefs)) {
Evan Cheng67bda722010-03-03 23:59:08 +0000397 FoundCSE = false;
398
Evan Cheng835810b2010-05-21 21:22:19 +0000399 // ... Unless the CS is local and it also defines the physical register
Evan Cheng189c1ec2010-10-29 23:36:03 +0000400 // which is not clobbered in between and the physical register uses
401 // were not clobbered.
402 unsigned CSVN = VNT.lookup(MI);
403 MachineInstr *CSMI = Exps[CSVN];
404 if (PhysRegDefsReach(CSMI, MI, PhysRefs))
405 FoundCSE = true;
Evan Cheng835810b2010-05-21 21:22:19 +0000406 }
407
Evan Cheng16b48b82010-03-03 21:20:05 +0000408 if (!FoundCSE) {
409 VNT.insert(MI, CurrVN++);
410 Exps.push_back(MI);
411 continue;
412 }
413
414 // Found a common subexpression, eliminate it.
415 unsigned CSVN = VNT.lookup(MI);
416 MachineInstr *CSMI = Exps[CSVN];
417 DEBUG(dbgs() << "Examining: " << *MI);
418 DEBUG(dbgs() << "*** Found a common subexpression: " << *CSMI);
Evan Cheng31f94c72010-03-09 03:21:12 +0000419
420 // Check if it's profitable to perform this CSE.
421 bool DoCSE = true;
Evan Cheng16b48b82010-03-03 21:20:05 +0000422 unsigned NumDefs = MI->getDesc().getNumDefs();
423 for (unsigned i = 0, e = MI->getNumOperands(); NumDefs && i != e; ++i) {
424 MachineOperand &MO = MI->getOperand(i);
425 if (!MO.isReg() || !MO.isDef())
426 continue;
427 unsigned OldReg = MO.getReg();
428 unsigned NewReg = CSMI->getOperand(i).getReg();
Evan Cheng6cc1aea2010-03-06 01:14:19 +0000429 if (OldReg == NewReg)
430 continue;
431 assert(TargetRegisterInfo::isVirtualRegister(OldReg) &&
Evan Cheng16b48b82010-03-03 21:20:05 +0000432 TargetRegisterInfo::isVirtualRegister(NewReg) &&
433 "Do not CSE physical register defs!");
Evan Cheng2938a002010-03-10 02:12:03 +0000434 if (!isProfitableToCSE(NewReg, OldReg, CSMI, MI)) {
Evan Cheng31f94c72010-03-09 03:21:12 +0000435 DoCSE = false;
436 break;
437 }
438 CSEPairs.push_back(std::make_pair(OldReg, NewReg));
Evan Cheng16b48b82010-03-03 21:20:05 +0000439 --NumDefs;
440 }
Evan Cheng31f94c72010-03-09 03:21:12 +0000441
442 // Actually perform the elimination.
443 if (DoCSE) {
Dan Gohman49b45892010-05-13 19:24:00 +0000444 for (unsigned i = 0, e = CSEPairs.size(); i != e; ++i) {
Evan Cheng31f94c72010-03-09 03:21:12 +0000445 MRI->replaceRegWith(CSEPairs[i].first, CSEPairs[i].second);
Dan Gohman49b45892010-05-13 19:24:00 +0000446 MRI->clearKillFlags(CSEPairs[i].second);
447 }
Evan Cheng31f94c72010-03-09 03:21:12 +0000448 MI->eraseFromParent();
449 ++NumCSEs;
Evan Cheng189c1ec2010-10-29 23:36:03 +0000450 if (!PhysRefs.empty())
Evan Cheng2b4e7272010-06-04 23:28:13 +0000451 ++NumPhysCSEs;
Evan Chenga63cde22010-12-15 22:16:21 +0000452 if (Commuted)
453 ++NumCommutes;
Evan Cheng31f94c72010-03-09 03:21:12 +0000454 } else {
455 DEBUG(dbgs() << "*** Not profitable, avoid CSE!\n");
456 VNT.insert(MI, CurrVN++);
457 Exps.push_back(MI);
458 }
459 CSEPairs.clear();
Evan Cheng6ba95542010-03-03 02:48:20 +0000460 }
461
Evan Cheng31156982010-04-21 00:21:07 +0000462 return Changed;
463}
464
465/// ExitScopeIfDone - Destroy scope for the MBB that corresponds to the given
466/// dominator tree node if its a leaf or all of its children are done. Walk
467/// up the dominator tree to destroy ancestors which are now done.
468void
469MachineCSE::ExitScopeIfDone(MachineDomTreeNode *Node,
470 DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren,
471 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> &ParentMap) {
472 if (OpenChildren[Node])
473 return;
474
475 // Pop scope.
476 ExitScope(Node->getBlock());
477
478 // Now traverse upwards to pop ancestors whose offsprings are all done.
479 while (MachineDomTreeNode *Parent = ParentMap[Node]) {
480 unsigned Left = --OpenChildren[Parent];
481 if (Left != 0)
482 break;
483 ExitScope(Parent->getBlock());
484 Node = Parent;
485 }
486}
487
488bool MachineCSE::PerformCSE(MachineDomTreeNode *Node) {
489 SmallVector<MachineDomTreeNode*, 32> Scopes;
490 SmallVector<MachineDomTreeNode*, 8> WorkList;
491 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> ParentMap;
492 DenseMap<MachineDomTreeNode*, unsigned> OpenChildren;
493
Evan Chengc2b768f2010-09-17 21:59:42 +0000494 CurrVN = 0;
495
Evan Cheng31156982010-04-21 00:21:07 +0000496 // Perform a DFS walk to determine the order of visit.
497 WorkList.push_back(Node);
498 do {
499 Node = WorkList.pop_back_val();
500 Scopes.push_back(Node);
501 const std::vector<MachineDomTreeNode*> &Children = Node->getChildren();
502 unsigned NumChildren = Children.size();
503 OpenChildren[Node] = NumChildren;
504 for (unsigned i = 0; i != NumChildren; ++i) {
505 MachineDomTreeNode *Child = Children[i];
506 ParentMap[Child] = Node;
507 WorkList.push_back(Child);
508 }
509 } while (!WorkList.empty());
510
511 // Now perform CSE.
512 bool Changed = false;
513 for (unsigned i = 0, e = Scopes.size(); i != e; ++i) {
514 MachineDomTreeNode *Node = Scopes[i];
515 MachineBasicBlock *MBB = Node->getBlock();
516 EnterScope(MBB);
517 Changed |= ProcessBlock(MBB);
518 // If it's a leaf node, it's done. Traverse upwards to pop ancestors.
519 ExitScopeIfDone(Node, OpenChildren, ParentMap);
520 }
Evan Cheng6ba95542010-03-03 02:48:20 +0000521
522 return Changed;
523}
524
Evan Chengc6fe3332010-03-02 02:38:24 +0000525bool MachineCSE::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000526 TII = MF.getTarget().getInstrInfo();
Evan Chengb3958e82010-03-04 01:33:55 +0000527 TRI = MF.getTarget().getRegisterInfo();
Evan Cheng6ba95542010-03-03 02:48:20 +0000528 MRI = &MF.getRegInfo();
Evan Chenga5f32cb2010-03-04 21:18:08 +0000529 AA = &getAnalysis<AliasAnalysis>();
Evan Cheng31f94c72010-03-09 03:21:12 +0000530 DT = &getAnalysis<MachineDominatorTree>();
Evan Cheng31156982010-04-21 00:21:07 +0000531 return PerformCSE(DT->getRootNode());
Evan Chengc6fe3332010-03-02 02:38:24 +0000532}