blob: 4b8c669a25afdc12873eb8a6ea05c35cbcdd2c69 [file] [log] [blame]
Chris Lattner64105522008-01-01 01:03:04 +00001//===-- TargetInstrInfoImpl.cpp - Target Instruction Information ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the TargetInstrInfoImpl class, it just provides default
11// implementations of various methods.
12//
13//===----------------------------------------------------------------------===//
14
15#include "llvm/Target/TargetInstrInfo.h"
16#include "llvm/CodeGen/MachineInstr.h"
17using namespace llvm;
18
19// commuteInstruction - The default implementation of this method just exchanges
20// operand 1 and 2.
21MachineInstr *TargetInstrInfoImpl::commuteInstruction(MachineInstr *MI) const {
22 assert(MI->getOperand(1).isRegister() && MI->getOperand(2).isRegister() &&
23 "This only knows how to commute register operands so far");
24 unsigned Reg1 = MI->getOperand(1).getReg();
25 unsigned Reg2 = MI->getOperand(2).getReg();
26 bool Reg1IsKill = MI->getOperand(1).isKill();
27 bool Reg2IsKill = MI->getOperand(2).isKill();
Evan Cheng9cec00e2008-02-13 09:13:21 +000028 if (MI->getOperand(0).getReg() == Reg1) {
Evan Chenga4d16a12008-02-13 02:46:49 +000029 // Must be two address instruction!
30 assert(MI->getDesc().getOperandConstraint(0, TOI::TIED_TO) &&
31 "Expecting a two-address instruction!");
32 Reg2IsKill = false;
33 MI->getOperand(0).setReg(Reg2);
34 }
Chris Lattner64105522008-01-01 01:03:04 +000035 MI->getOperand(2).setReg(Reg1);
36 MI->getOperand(1).setReg(Reg2);
37 MI->getOperand(2).setIsKill(Reg1IsKill);
38 MI->getOperand(1).setIsKill(Reg2IsKill);
39 return MI;
40}
41
Evan Chengf20db152008-02-15 18:21:33 +000042/// CommuteChangesDestination - Return true if commuting the specified
43/// instruction will also changes the destination operand. Also return the
44/// current operand index of the would be new destination register by
45/// reference. This can happen when the commutable instruction is also a
46/// two-address instruction.
47bool TargetInstrInfoImpl::CommuteChangesDestination(MachineInstr *MI,
48 unsigned &OpIdx) const{
49 assert(MI->getOperand(1).isRegister() && MI->getOperand(2).isRegister() &&
50 "This only knows how to commute register operands so far");
51 if (MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
52 // Must be two address instruction!
53 assert(MI->getDesc().getOperandConstraint(0, TOI::TIED_TO) &&
54 "Expecting a two-address instruction!");
55 OpIdx = 2;
56 return true;
57 }
58 return false;
59}
60
61
Chris Lattner64105522008-01-01 01:03:04 +000062bool TargetInstrInfoImpl::PredicateInstruction(MachineInstr *MI,
Evan Chengf20db152008-02-15 18:21:33 +000063 const std::vector<MachineOperand> &Pred) const {
Chris Lattner64105522008-01-01 01:03:04 +000064 bool MadeChange = false;
Chris Lattner749c6f62008-01-07 07:27:27 +000065 const TargetInstrDesc &TID = MI->getDesc();
66 if (!TID.isPredicable())
67 return false;
68
69 for (unsigned j = 0, i = 0, e = MI->getNumOperands(); i != e; ++i) {
70 if (TID.OpInfo[i].isPredicate()) {
71 MachineOperand &MO = MI->getOperand(i);
72 if (MO.isReg()) {
73 MO.setReg(Pred[j].getReg());
74 MadeChange = true;
75 } else if (MO.isImm()) {
76 MO.setImm(Pred[j].getImm());
77 MadeChange = true;
78 } else if (MO.isMBB()) {
79 MO.setMBB(Pred[j].getMBB());
80 MadeChange = true;
Chris Lattner64105522008-01-01 01:03:04 +000081 }
Chris Lattner749c6f62008-01-07 07:27:27 +000082 ++j;
Chris Lattner64105522008-01-01 01:03:04 +000083 }
84 }
85 return MadeChange;
86}
Evan Chengca1267c2008-03-31 20:40:39 +000087
88void TargetInstrInfoImpl::reMaterialize(MachineBasicBlock &MBB,
89 MachineBasicBlock::iterator I,
90 unsigned DestReg,
91 const MachineInstr *Orig) const {
92 MachineInstr *MI = Orig->clone();
93 MI->getOperand(0).setReg(DestReg);
94 MBB.insert(I, MI);
95}
96