blob: 8a0f488fdebd23af8936ae4cedc0d988a833b240 [file] [log] [blame]
Nate Begeman4ebd8052005-09-01 23:24:04 +00001//===-- DAGCombiner.cpp - Implement a DAG node combiner -------------------===//
Nate Begeman1d4d4142005-09-01 00:19:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Nate Begeman and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This pass combines dag nodes to form fewer, simpler DAG nodes. It can be run
11// both before and after the DAG is legalized.
12//
13// FIXME: Missing folds
14// sdiv, udiv, srem, urem (X, const) where X is an integer can be expanded into
15// a sequence of multiplies, shifts, and adds. This should be controlled by
16// some kind of hint from the target that int div is expensive.
17// various folds of mulh[s,u] by constants such as -1, powers of 2, etc.
18//
Nate Begeman44728a72005-09-19 22:34:01 +000019// FIXME: select C, pow2, pow2 -> something smart
20// FIXME: trunc(select X, Y, Z) -> select X, trunc(Y), trunc(Z)
Nate Begeman44728a72005-09-19 22:34:01 +000021// FIXME: Dead stores -> nuke
Chris Lattner40c62d52005-10-18 06:04:22 +000022// FIXME: shr X, (and Y,31) -> shr X, Y (TRICKY!)
Nate Begeman1d4d4142005-09-01 00:19:25 +000023// FIXME: mul (x, const) -> shifts + adds
Nate Begeman1d4d4142005-09-01 00:19:25 +000024// FIXME: undef values
Nate Begeman4ebd8052005-09-01 23:24:04 +000025// FIXME: make truncate see through SIGN_EXTEND and AND
Nate Begeman646d7e22005-09-02 21:18:40 +000026// FIXME: divide by zero is currently left unfolded. do we want to turn this
27// into an undef?
Nate Begemanf845b452005-10-08 00:29:44 +000028// FIXME: select ne (select cc, 1, 0), 0, true, false -> select cc, true, false
Nate Begeman1d4d4142005-09-01 00:19:25 +000029//
30//===----------------------------------------------------------------------===//
31
32#define DEBUG_TYPE "dagcombine"
33#include "llvm/ADT/Statistic.h"
34#include "llvm/CodeGen/SelectionDAG.h"
Nate Begeman2300f552005-09-07 00:15:36 +000035#include "llvm/Support/Debug.h"
Nate Begeman1d4d4142005-09-01 00:19:25 +000036#include "llvm/Support/MathExtras.h"
37#include "llvm/Target/TargetLowering.h"
Chris Lattnera500fc62005-09-09 23:53:39 +000038#include <algorithm>
Nate Begeman1d4d4142005-09-01 00:19:25 +000039#include <cmath>
Chris Lattner2c2c6c62006-01-22 23:41:00 +000040#include <iostream>
Nate Begeman1d4d4142005-09-01 00:19:25 +000041using namespace llvm;
42
43namespace {
44 Statistic<> NodesCombined ("dagcombiner", "Number of dag nodes combined");
45
46 class DAGCombiner {
47 SelectionDAG &DAG;
48 TargetLowering &TLI;
Nate Begeman4ebd8052005-09-01 23:24:04 +000049 bool AfterLegalize;
Nate Begeman1d4d4142005-09-01 00:19:25 +000050
51 // Worklist of all of the nodes that need to be simplified.
52 std::vector<SDNode*> WorkList;
53
54 /// AddUsersToWorkList - When an instruction is simplified, add all users of
55 /// the instruction to the work lists because they might get more simplified
56 /// now.
57 ///
58 void AddUsersToWorkList(SDNode *N) {
59 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
Nate Begeman4ebd8052005-09-01 23:24:04 +000060 UI != UE; ++UI)
61 WorkList.push_back(*UI);
Nate Begeman1d4d4142005-09-01 00:19:25 +000062 }
63
64 /// removeFromWorkList - remove all instances of N from the worklist.
Chris Lattner5750df92006-03-01 04:03:14 +000065 ///
Nate Begeman1d4d4142005-09-01 00:19:25 +000066 void removeFromWorkList(SDNode *N) {
67 WorkList.erase(std::remove(WorkList.begin(), WorkList.end(), N),
68 WorkList.end());
69 }
70
Chris Lattner24664722006-03-01 04:53:38 +000071 public:
Chris Lattner5750df92006-03-01 04:03:14 +000072 void AddToWorkList(SDNode *N) {
73 WorkList.push_back(N);
74 }
75
Chris Lattner01a22022005-10-10 22:04:48 +000076 SDOperand CombineTo(SDNode *N, const std::vector<SDOperand> &To) {
Chris Lattner87514ca2005-10-10 22:31:19 +000077 ++NodesCombined;
Chris Lattner01a22022005-10-10 22:04:48 +000078 DEBUG(std::cerr << "\nReplacing "; N->dump();
79 std::cerr << "\nWith: "; To[0].Val->dump();
80 std::cerr << " and " << To.size()-1 << " other values\n");
81 std::vector<SDNode*> NowDead;
82 DAG.ReplaceAllUsesWith(N, To, &NowDead);
83
84 // Push the new nodes and any users onto the worklist
85 for (unsigned i = 0, e = To.size(); i != e; ++i) {
86 WorkList.push_back(To[i].Val);
87 AddUsersToWorkList(To[i].Val);
88 }
89
90 // Nodes can end up on the worklist more than once. Make sure we do
91 // not process a node that has been replaced.
92 removeFromWorkList(N);
93 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
94 removeFromWorkList(NowDead[i]);
95
96 // Finally, since the node is now dead, remove it from the graph.
97 DAG.DeleteNode(N);
98 return SDOperand(N, 0);
99 }
Nate Begeman368e18d2006-02-16 21:11:51 +0000100
Chris Lattner24664722006-03-01 04:53:38 +0000101 SDOperand CombineTo(SDNode *N, SDOperand Res) {
102 std::vector<SDOperand> To;
103 To.push_back(Res);
104 return CombineTo(N, To);
105 }
106
107 SDOperand CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1) {
108 std::vector<SDOperand> To;
109 To.push_back(Res0);
110 To.push_back(Res1);
111 return CombineTo(N, To);
112 }
113 private:
114
Chris Lattner012f2412006-02-17 21:58:01 +0000115 /// SimplifyDemandedBits - Check the specified integer node value to see if
Chris Lattnerb2742f42006-03-01 19:55:35 +0000116 /// it can be simplified or if things it uses can be simplified by bit
Chris Lattner012f2412006-02-17 21:58:01 +0000117 /// propagation. If so, return true.
118 bool SimplifyDemandedBits(SDOperand Op) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000119 TargetLowering::TargetLoweringOpt TLO(DAG);
120 uint64_t KnownZero, KnownOne;
Chris Lattner012f2412006-02-17 21:58:01 +0000121 uint64_t Demanded = MVT::getIntVTBitMask(Op.getValueType());
122 if (!TLI.SimplifyDemandedBits(Op, Demanded, KnownZero, KnownOne, TLO))
123 return false;
124
125 // Revisit the node.
126 WorkList.push_back(Op.Val);
127
128 // Replace the old value with the new one.
129 ++NodesCombined;
130 DEBUG(std::cerr << "\nReplacing "; TLO.Old.Val->dump();
131 std::cerr << "\nWith: "; TLO.New.Val->dump());
132
133 std::vector<SDNode*> NowDead;
134 DAG.ReplaceAllUsesOfValueWith(TLO.Old, TLO.New, NowDead);
135
Chris Lattner7d20d392006-02-20 06:51:04 +0000136 // Push the new node and any (possibly new) users onto the worklist.
Chris Lattner012f2412006-02-17 21:58:01 +0000137 WorkList.push_back(TLO.New.Val);
138 AddUsersToWorkList(TLO.New.Val);
139
140 // Nodes can end up on the worklist more than once. Make sure we do
141 // not process a node that has been replaced.
Chris Lattner012f2412006-02-17 21:58:01 +0000142 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
143 removeFromWorkList(NowDead[i]);
144
Chris Lattner7d20d392006-02-20 06:51:04 +0000145 // Finally, if the node is now dead, remove it from the graph. The node
146 // may not be dead if the replacement process recursively simplified to
147 // something else needing this node.
148 if (TLO.Old.Val->use_empty()) {
149 removeFromWorkList(TLO.Old.Val);
150 DAG.DeleteNode(TLO.Old.Val);
151 }
Chris Lattner012f2412006-02-17 21:58:01 +0000152 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000153 }
Chris Lattner87514ca2005-10-10 22:31:19 +0000154
Nate Begeman1d4d4142005-09-01 00:19:25 +0000155 /// visit - call the node-specific routine that knows how to fold each
156 /// particular type of node.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000157 SDOperand visit(SDNode *N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000158
159 // Visitation implementation - Implement dag node combining for different
160 // node types. The semantics are as follows:
161 // Return Value:
Nate Begeman2300f552005-09-07 00:15:36 +0000162 // SDOperand.Val == 0 - No change was made
Chris Lattner01a22022005-10-10 22:04:48 +0000163 // SDOperand.Val == N - N was replaced, is dead, and is already handled.
Nate Begeman2300f552005-09-07 00:15:36 +0000164 // otherwise - N should be replaced by the returned Operand.
Nate Begeman1d4d4142005-09-01 00:19:25 +0000165 //
Nate Begeman83e75ec2005-09-06 04:43:02 +0000166 SDOperand visitTokenFactor(SDNode *N);
167 SDOperand visitADD(SDNode *N);
168 SDOperand visitSUB(SDNode *N);
169 SDOperand visitMUL(SDNode *N);
170 SDOperand visitSDIV(SDNode *N);
171 SDOperand visitUDIV(SDNode *N);
172 SDOperand visitSREM(SDNode *N);
173 SDOperand visitUREM(SDNode *N);
174 SDOperand visitMULHU(SDNode *N);
175 SDOperand visitMULHS(SDNode *N);
176 SDOperand visitAND(SDNode *N);
177 SDOperand visitOR(SDNode *N);
178 SDOperand visitXOR(SDNode *N);
179 SDOperand visitSHL(SDNode *N);
180 SDOperand visitSRA(SDNode *N);
181 SDOperand visitSRL(SDNode *N);
182 SDOperand visitCTLZ(SDNode *N);
183 SDOperand visitCTTZ(SDNode *N);
184 SDOperand visitCTPOP(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000185 SDOperand visitSELECT(SDNode *N);
186 SDOperand visitSELECT_CC(SDNode *N);
187 SDOperand visitSETCC(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000188 SDOperand visitSIGN_EXTEND(SDNode *N);
189 SDOperand visitZERO_EXTEND(SDNode *N);
190 SDOperand visitSIGN_EXTEND_INREG(SDNode *N);
191 SDOperand visitTRUNCATE(SDNode *N);
Chris Lattner94683772005-12-23 05:30:37 +0000192 SDOperand visitBIT_CONVERT(SDNode *N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000193 SDOperand visitFADD(SDNode *N);
194 SDOperand visitFSUB(SDNode *N);
195 SDOperand visitFMUL(SDNode *N);
196 SDOperand visitFDIV(SDNode *N);
197 SDOperand visitFREM(SDNode *N);
Chris Lattner12d83032006-03-05 05:30:57 +0000198 SDOperand visitFCOPYSIGN(SDNode *N);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000199 SDOperand visitSINT_TO_FP(SDNode *N);
200 SDOperand visitUINT_TO_FP(SDNode *N);
201 SDOperand visitFP_TO_SINT(SDNode *N);
202 SDOperand visitFP_TO_UINT(SDNode *N);
203 SDOperand visitFP_ROUND(SDNode *N);
204 SDOperand visitFP_ROUND_INREG(SDNode *N);
205 SDOperand visitFP_EXTEND(SDNode *N);
206 SDOperand visitFNEG(SDNode *N);
207 SDOperand visitFABS(SDNode *N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000208 SDOperand visitBRCOND(SDNode *N);
Nate Begeman44728a72005-09-19 22:34:01 +0000209 SDOperand visitBR_CC(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000210 SDOperand visitLOAD(SDNode *N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000211 SDOperand visitSTORE(SDNode *N);
Chris Lattnerca242442006-03-19 01:27:56 +0000212 SDOperand visitINSERT_VECTOR_ELT(SDNode *N);
213 SDOperand visitVINSERT_VECTOR_ELT(SDNode *N);
Chris Lattner01a22022005-10-10 22:04:48 +0000214
Nate Begemancd4d58c2006-02-03 06:46:56 +0000215 SDOperand ReassociateOps(unsigned Opc, SDOperand LHS, SDOperand RHS);
216
Chris Lattner40c62d52005-10-18 06:04:22 +0000217 bool SimplifySelectOps(SDNode *SELECT, SDOperand LHS, SDOperand RHS);
Nate Begeman44728a72005-09-19 22:34:01 +0000218 SDOperand SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2);
219 SDOperand SimplifySelectCC(SDOperand N0, SDOperand N1, SDOperand N2,
220 SDOperand N3, ISD::CondCode CC);
Nate Begeman452d7be2005-09-16 00:54:12 +0000221 SDOperand SimplifySetCC(MVT::ValueType VT, SDOperand N0, SDOperand N1,
Nate Begemane17daeb2005-10-05 21:43:42 +0000222 ISD::CondCode Cond, bool foldBooleans = true);
Nate Begeman69575232005-10-20 02:15:44 +0000223
224 SDOperand BuildSDIV(SDNode *N);
225 SDOperand BuildUDIV(SDNode *N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000226public:
227 DAGCombiner(SelectionDAG &D)
Nate Begeman646d7e22005-09-02 21:18:40 +0000228 : DAG(D), TLI(D.getTargetLoweringInfo()), AfterLegalize(false) {}
Nate Begeman1d4d4142005-09-01 00:19:25 +0000229
230 /// Run - runs the dag combiner on all nodes in the work list
Nate Begeman4ebd8052005-09-01 23:24:04 +0000231 void Run(bool RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000232 };
233}
234
Chris Lattner24664722006-03-01 04:53:38 +0000235//===----------------------------------------------------------------------===//
236// TargetLowering::DAGCombinerInfo implementation
237//===----------------------------------------------------------------------===//
238
239void TargetLowering::DAGCombinerInfo::AddToWorklist(SDNode *N) {
240 ((DAGCombiner*)DC)->AddToWorkList(N);
241}
242
243SDOperand TargetLowering::DAGCombinerInfo::
244CombineTo(SDNode *N, const std::vector<SDOperand> &To) {
245 return ((DAGCombiner*)DC)->CombineTo(N, To);
246}
247
248SDOperand TargetLowering::DAGCombinerInfo::
249CombineTo(SDNode *N, SDOperand Res) {
250 return ((DAGCombiner*)DC)->CombineTo(N, Res);
251}
252
253
254SDOperand TargetLowering::DAGCombinerInfo::
255CombineTo(SDNode *N, SDOperand Res0, SDOperand Res1) {
256 return ((DAGCombiner*)DC)->CombineTo(N, Res0, Res1);
257}
258
259
260
261
262//===----------------------------------------------------------------------===//
263
264
Nate Begeman69575232005-10-20 02:15:44 +0000265struct ms {
266 int64_t m; // magic number
267 int64_t s; // shift amount
268};
269
270struct mu {
271 uint64_t m; // magic number
272 int64_t a; // add indicator
273 int64_t s; // shift amount
274};
275
276/// magic - calculate the magic numbers required to codegen an integer sdiv as
277/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
278/// or -1.
279static ms magic32(int32_t d) {
280 int32_t p;
281 uint32_t ad, anc, delta, q1, r1, q2, r2, t;
282 const uint32_t two31 = 0x80000000U;
283 struct ms mag;
284
285 ad = abs(d);
286 t = two31 + ((uint32_t)d >> 31);
287 anc = t - 1 - t%ad; // absolute value of nc
288 p = 31; // initialize p
289 q1 = two31/anc; // initialize q1 = 2p/abs(nc)
290 r1 = two31 - q1*anc; // initialize r1 = rem(2p,abs(nc))
291 q2 = two31/ad; // initialize q2 = 2p/abs(d)
292 r2 = two31 - q2*ad; // initialize r2 = rem(2p,abs(d))
293 do {
294 p = p + 1;
295 q1 = 2*q1; // update q1 = 2p/abs(nc)
296 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
297 if (r1 >= anc) { // must be unsigned comparison
298 q1 = q1 + 1;
299 r1 = r1 - anc;
300 }
301 q2 = 2*q2; // update q2 = 2p/abs(d)
302 r2 = 2*r2; // update r2 = rem(2p/abs(d))
303 if (r2 >= ad) { // must be unsigned comparison
304 q2 = q2 + 1;
305 r2 = r2 - ad;
306 }
307 delta = ad - r2;
308 } while (q1 < delta || (q1 == delta && r1 == 0));
309
310 mag.m = (int32_t)(q2 + 1); // make sure to sign extend
311 if (d < 0) mag.m = -mag.m; // resulting magic number
312 mag.s = p - 32; // resulting shift
313 return mag;
314}
315
316/// magicu - calculate the magic numbers required to codegen an integer udiv as
317/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
318static mu magicu32(uint32_t d) {
319 int32_t p;
320 uint32_t nc, delta, q1, r1, q2, r2;
321 struct mu magu;
322 magu.a = 0; // initialize "add" indicator
323 nc = - 1 - (-d)%d;
324 p = 31; // initialize p
325 q1 = 0x80000000/nc; // initialize q1 = 2p/nc
326 r1 = 0x80000000 - q1*nc; // initialize r1 = rem(2p,nc)
327 q2 = 0x7FFFFFFF/d; // initialize q2 = (2p-1)/d
328 r2 = 0x7FFFFFFF - q2*d; // initialize r2 = rem((2p-1),d)
329 do {
330 p = p + 1;
331 if (r1 >= nc - r1 ) {
332 q1 = 2*q1 + 1; // update q1
333 r1 = 2*r1 - nc; // update r1
334 }
335 else {
336 q1 = 2*q1; // update q1
337 r1 = 2*r1; // update r1
338 }
339 if (r2 + 1 >= d - r2) {
340 if (q2 >= 0x7FFFFFFF) magu.a = 1;
341 q2 = 2*q2 + 1; // update q2
342 r2 = 2*r2 + 1 - d; // update r2
343 }
344 else {
345 if (q2 >= 0x80000000) magu.a = 1;
346 q2 = 2*q2; // update q2
347 r2 = 2*r2 + 1; // update r2
348 }
349 delta = d - 1 - r2;
350 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
351 magu.m = q2 + 1; // resulting magic number
352 magu.s = p - 32; // resulting shift
353 return magu;
354}
355
356/// magic - calculate the magic numbers required to codegen an integer sdiv as
357/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
358/// or -1.
359static ms magic64(int64_t d) {
360 int64_t p;
361 uint64_t ad, anc, delta, q1, r1, q2, r2, t;
362 const uint64_t two63 = 9223372036854775808ULL; // 2^63
363 struct ms mag;
364
Chris Lattnerf75f2a02005-10-20 17:01:00 +0000365 ad = d >= 0 ? d : -d;
Nate Begeman69575232005-10-20 02:15:44 +0000366 t = two63 + ((uint64_t)d >> 63);
367 anc = t - 1 - t%ad; // absolute value of nc
368 p = 63; // initialize p
369 q1 = two63/anc; // initialize q1 = 2p/abs(nc)
370 r1 = two63 - q1*anc; // initialize r1 = rem(2p,abs(nc))
371 q2 = two63/ad; // initialize q2 = 2p/abs(d)
372 r2 = two63 - q2*ad; // initialize r2 = rem(2p,abs(d))
373 do {
374 p = p + 1;
375 q1 = 2*q1; // update q1 = 2p/abs(nc)
376 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
377 if (r1 >= anc) { // must be unsigned comparison
378 q1 = q1 + 1;
379 r1 = r1 - anc;
380 }
381 q2 = 2*q2; // update q2 = 2p/abs(d)
382 r2 = 2*r2; // update r2 = rem(2p/abs(d))
383 if (r2 >= ad) { // must be unsigned comparison
384 q2 = q2 + 1;
385 r2 = r2 - ad;
386 }
387 delta = ad - r2;
388 } while (q1 < delta || (q1 == delta && r1 == 0));
389
390 mag.m = q2 + 1;
391 if (d < 0) mag.m = -mag.m; // resulting magic number
392 mag.s = p - 64; // resulting shift
393 return mag;
394}
395
396/// magicu - calculate the magic numbers required to codegen an integer udiv as
397/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
398static mu magicu64(uint64_t d)
399{
400 int64_t p;
401 uint64_t nc, delta, q1, r1, q2, r2;
402 struct mu magu;
403 magu.a = 0; // initialize "add" indicator
404 nc = - 1 - (-d)%d;
405 p = 63; // initialize p
406 q1 = 0x8000000000000000ull/nc; // initialize q1 = 2p/nc
407 r1 = 0x8000000000000000ull - q1*nc; // initialize r1 = rem(2p,nc)
408 q2 = 0x7FFFFFFFFFFFFFFFull/d; // initialize q2 = (2p-1)/d
409 r2 = 0x7FFFFFFFFFFFFFFFull - q2*d; // initialize r2 = rem((2p-1),d)
410 do {
411 p = p + 1;
412 if (r1 >= nc - r1 ) {
413 q1 = 2*q1 + 1; // update q1
414 r1 = 2*r1 - nc; // update r1
415 }
416 else {
417 q1 = 2*q1; // update q1
418 r1 = 2*r1; // update r1
419 }
420 if (r2 + 1 >= d - r2) {
421 if (q2 >= 0x7FFFFFFFFFFFFFFFull) magu.a = 1;
422 q2 = 2*q2 + 1; // update q2
423 r2 = 2*r2 + 1 - d; // update r2
424 }
425 else {
426 if (q2 >= 0x8000000000000000ull) magu.a = 1;
427 q2 = 2*q2; // update q2
428 r2 = 2*r2 + 1; // update r2
429 }
430 delta = d - 1 - r2;
431 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
432 magu.m = q2 + 1; // resulting magic number
433 magu.s = p - 64; // resulting shift
434 return magu;
435}
436
Nate Begeman4ebd8052005-09-01 23:24:04 +0000437// isSetCCEquivalent - Return true if this node is a setcc, or is a select_cc
438// that selects between the values 1 and 0, making it equivalent to a setcc.
Nate Begeman646d7e22005-09-02 21:18:40 +0000439// Also, set the incoming LHS, RHS, and CC references to the appropriate
440// nodes based on the type of node we are checking. This simplifies life a
441// bit for the callers.
442static bool isSetCCEquivalent(SDOperand N, SDOperand &LHS, SDOperand &RHS,
443 SDOperand &CC) {
444 if (N.getOpcode() == ISD::SETCC) {
445 LHS = N.getOperand(0);
446 RHS = N.getOperand(1);
447 CC = N.getOperand(2);
Nate Begeman4ebd8052005-09-01 23:24:04 +0000448 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000449 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000450 if (N.getOpcode() == ISD::SELECT_CC &&
451 N.getOperand(2).getOpcode() == ISD::Constant &&
452 N.getOperand(3).getOpcode() == ISD::Constant &&
453 cast<ConstantSDNode>(N.getOperand(2))->getValue() == 1 &&
Nate Begeman646d7e22005-09-02 21:18:40 +0000454 cast<ConstantSDNode>(N.getOperand(3))->isNullValue()) {
455 LHS = N.getOperand(0);
456 RHS = N.getOperand(1);
457 CC = N.getOperand(4);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000458 return true;
Nate Begeman646d7e22005-09-02 21:18:40 +0000459 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000460 return false;
461}
462
Nate Begeman99801192005-09-07 23:25:52 +0000463// isOneUseSetCC - Return true if this is a SetCC-equivalent operation with only
464// one use. If this is true, it allows the users to invert the operation for
465// free when it is profitable to do so.
466static bool isOneUseSetCC(SDOperand N) {
Nate Begeman646d7e22005-09-02 21:18:40 +0000467 SDOperand N0, N1, N2;
Nate Begeman646d7e22005-09-02 21:18:40 +0000468 if (isSetCCEquivalent(N, N0, N1, N2) && N.Val->hasOneUse())
Nate Begeman4ebd8052005-09-01 23:24:04 +0000469 return true;
470 return false;
471}
472
Nate Begeman452d7be2005-09-16 00:54:12 +0000473// FIXME: This should probably go in the ISD class rather than being duplicated
474// in several files.
475static bool isCommutativeBinOp(unsigned Opcode) {
476 switch (Opcode) {
477 case ISD::ADD:
478 case ISD::MUL:
479 case ISD::AND:
480 case ISD::OR:
481 case ISD::XOR: return true;
482 default: return false; // FIXME: Need commutative info for user ops!
483 }
484}
485
Nate Begemancd4d58c2006-02-03 06:46:56 +0000486SDOperand DAGCombiner::ReassociateOps(unsigned Opc, SDOperand N0, SDOperand N1){
487 MVT::ValueType VT = N0.getValueType();
488 // reassoc. (op (op x, c1), y) -> (op (op x, y), c1) iff x+c1 has one use
489 // reassoc. (op (op x, c1), c2) -> (op x, (op c1, c2))
490 if (N0.getOpcode() == Opc && isa<ConstantSDNode>(N0.getOperand(1))) {
491 if (isa<ConstantSDNode>(N1)) {
492 SDOperand OpNode = DAG.getNode(Opc, VT, N0.getOperand(1), N1);
Chris Lattner5750df92006-03-01 04:03:14 +0000493 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000494 return DAG.getNode(Opc, VT, OpNode, N0.getOperand(0));
495 } else if (N0.hasOneUse()) {
496 SDOperand OpNode = DAG.getNode(Opc, VT, N0.getOperand(0), N1);
Chris Lattner5750df92006-03-01 04:03:14 +0000497 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000498 return DAG.getNode(Opc, VT, OpNode, N0.getOperand(1));
499 }
500 }
501 // reassoc. (op y, (op x, c1)) -> (op (op x, y), c1) iff x+c1 has one use
502 // reassoc. (op c2, (op x, c1)) -> (op x, (op c1, c2))
503 if (N1.getOpcode() == Opc && isa<ConstantSDNode>(N1.getOperand(1))) {
504 if (isa<ConstantSDNode>(N0)) {
505 SDOperand OpNode = DAG.getNode(Opc, VT, N1.getOperand(1), N0);
Chris Lattner5750df92006-03-01 04:03:14 +0000506 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000507 return DAG.getNode(Opc, VT, OpNode, N1.getOperand(0));
508 } else if (N1.hasOneUse()) {
509 SDOperand OpNode = DAG.getNode(Opc, VT, N1.getOperand(0), N0);
Chris Lattner5750df92006-03-01 04:03:14 +0000510 AddToWorkList(OpNode.Val);
Nate Begemancd4d58c2006-02-03 06:46:56 +0000511 return DAG.getNode(Opc, VT, OpNode, N1.getOperand(1));
512 }
513 }
514 return SDOperand();
515}
516
Nate Begeman4ebd8052005-09-01 23:24:04 +0000517void DAGCombiner::Run(bool RunningAfterLegalize) {
518 // set the instance variable, so that the various visit routines may use it.
519 AfterLegalize = RunningAfterLegalize;
520
Nate Begeman646d7e22005-09-02 21:18:40 +0000521 // Add all the dag nodes to the worklist.
Chris Lattnerde202b32005-11-09 23:47:37 +0000522 for (SelectionDAG::allnodes_iterator I = DAG.allnodes_begin(),
523 E = DAG.allnodes_end(); I != E; ++I)
524 WorkList.push_back(I);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000525
Chris Lattner95038592005-10-05 06:35:28 +0000526 // Create a dummy node (which is not added to allnodes), that adds a reference
527 // to the root node, preventing it from being deleted, and tracking any
528 // changes of the root.
529 HandleSDNode Dummy(DAG.getRoot());
530
Chris Lattner24664722006-03-01 04:53:38 +0000531
532 /// DagCombineInfo - Expose the DAG combiner to the target combiner impls.
533 TargetLowering::DAGCombinerInfo
534 DagCombineInfo(DAG, !RunningAfterLegalize, this);
535
Nate Begeman1d4d4142005-09-01 00:19:25 +0000536 // while the worklist isn't empty, inspect the node on the end of it and
537 // try and combine it.
538 while (!WorkList.empty()) {
539 SDNode *N = WorkList.back();
540 WorkList.pop_back();
541
542 // If N has no uses, it is dead. Make sure to revisit all N's operands once
Chris Lattner95038592005-10-05 06:35:28 +0000543 // N is deleted from the DAG, since they too may now be dead or may have a
544 // reduced number of uses, allowing other xforms.
545 if (N->use_empty() && N != &Dummy) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000546 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
547 WorkList.push_back(N->getOperand(i).Val);
548
Nate Begeman1d4d4142005-09-01 00:19:25 +0000549 removeFromWorkList(N);
Chris Lattner95038592005-10-05 06:35:28 +0000550 DAG.DeleteNode(N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000551 continue;
552 }
553
Nate Begeman83e75ec2005-09-06 04:43:02 +0000554 SDOperand RV = visit(N);
Chris Lattner24664722006-03-01 04:53:38 +0000555
556 // If nothing happened, try a target-specific DAG combine.
557 if (RV.Val == 0) {
558 if (N->getOpcode() >= ISD::BUILTIN_OP_END ||
559 TLI.hasTargetDAGCombine((ISD::NodeType)N->getOpcode()))
560 RV = TLI.PerformDAGCombine(N, DagCombineInfo);
561 }
562
Nate Begeman83e75ec2005-09-06 04:43:02 +0000563 if (RV.Val) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000564 ++NodesCombined;
Nate Begeman646d7e22005-09-02 21:18:40 +0000565 // If we get back the same node we passed in, rather than a new node or
566 // zero, we know that the node must have defined multiple values and
567 // CombineTo was used. Since CombineTo takes care of the worklist
568 // mechanics for us, we have no work to do in this case.
Nate Begeman83e75ec2005-09-06 04:43:02 +0000569 if (RV.Val != N) {
Nate Begeman2300f552005-09-07 00:15:36 +0000570 DEBUG(std::cerr << "\nReplacing "; N->dump();
571 std::cerr << "\nWith: "; RV.Val->dump();
572 std::cerr << '\n');
Chris Lattner01a22022005-10-10 22:04:48 +0000573 std::vector<SDNode*> NowDead;
574 DAG.ReplaceAllUsesWith(N, std::vector<SDOperand>(1, RV), &NowDead);
Nate Begeman646d7e22005-09-02 21:18:40 +0000575
576 // Push the new node and any users onto the worklist
Nate Begeman83e75ec2005-09-06 04:43:02 +0000577 WorkList.push_back(RV.Val);
578 AddUsersToWorkList(RV.Val);
Nate Begeman646d7e22005-09-02 21:18:40 +0000579
580 // Nodes can end up on the worklist more than once. Make sure we do
581 // not process a node that has been replaced.
582 removeFromWorkList(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000583 for (unsigned i = 0, e = NowDead.size(); i != e; ++i)
584 removeFromWorkList(NowDead[i]);
Chris Lattner5c46f742005-10-05 06:11:08 +0000585
586 // Finally, since the node is now dead, remove it from the graph.
587 DAG.DeleteNode(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000588 }
Nate Begeman1d4d4142005-09-01 00:19:25 +0000589 }
590 }
Chris Lattner95038592005-10-05 06:35:28 +0000591
592 // If the root changed (e.g. it was a dead load, update the root).
593 DAG.setRoot(Dummy.getValue());
Nate Begeman1d4d4142005-09-01 00:19:25 +0000594}
595
Nate Begeman83e75ec2005-09-06 04:43:02 +0000596SDOperand DAGCombiner::visit(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000597 switch(N->getOpcode()) {
598 default: break;
Nate Begeman4942a962005-09-01 00:33:32 +0000599 case ISD::TokenFactor: return visitTokenFactor(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000600 case ISD::ADD: return visitADD(N);
601 case ISD::SUB: return visitSUB(N);
602 case ISD::MUL: return visitMUL(N);
603 case ISD::SDIV: return visitSDIV(N);
604 case ISD::UDIV: return visitUDIV(N);
605 case ISD::SREM: return visitSREM(N);
606 case ISD::UREM: return visitUREM(N);
607 case ISD::MULHU: return visitMULHU(N);
608 case ISD::MULHS: return visitMULHS(N);
609 case ISD::AND: return visitAND(N);
610 case ISD::OR: return visitOR(N);
611 case ISD::XOR: return visitXOR(N);
612 case ISD::SHL: return visitSHL(N);
613 case ISD::SRA: return visitSRA(N);
614 case ISD::SRL: return visitSRL(N);
615 case ISD::CTLZ: return visitCTLZ(N);
616 case ISD::CTTZ: return visitCTTZ(N);
617 case ISD::CTPOP: return visitCTPOP(N);
Nate Begeman452d7be2005-09-16 00:54:12 +0000618 case ISD::SELECT: return visitSELECT(N);
619 case ISD::SELECT_CC: return visitSELECT_CC(N);
620 case ISD::SETCC: return visitSETCC(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000621 case ISD::SIGN_EXTEND: return visitSIGN_EXTEND(N);
622 case ISD::ZERO_EXTEND: return visitZERO_EXTEND(N);
623 case ISD::SIGN_EXTEND_INREG: return visitSIGN_EXTEND_INREG(N);
624 case ISD::TRUNCATE: return visitTRUNCATE(N);
Chris Lattner94683772005-12-23 05:30:37 +0000625 case ISD::BIT_CONVERT: return visitBIT_CONVERT(N);
Chris Lattner01b3d732005-09-28 22:28:18 +0000626 case ISD::FADD: return visitFADD(N);
627 case ISD::FSUB: return visitFSUB(N);
628 case ISD::FMUL: return visitFMUL(N);
629 case ISD::FDIV: return visitFDIV(N);
630 case ISD::FREM: return visitFREM(N);
Chris Lattner12d83032006-03-05 05:30:57 +0000631 case ISD::FCOPYSIGN: return visitFCOPYSIGN(N);
Nate Begeman646d7e22005-09-02 21:18:40 +0000632 case ISD::SINT_TO_FP: return visitSINT_TO_FP(N);
633 case ISD::UINT_TO_FP: return visitUINT_TO_FP(N);
634 case ISD::FP_TO_SINT: return visitFP_TO_SINT(N);
635 case ISD::FP_TO_UINT: return visitFP_TO_UINT(N);
636 case ISD::FP_ROUND: return visitFP_ROUND(N);
637 case ISD::FP_ROUND_INREG: return visitFP_ROUND_INREG(N);
638 case ISD::FP_EXTEND: return visitFP_EXTEND(N);
639 case ISD::FNEG: return visitFNEG(N);
640 case ISD::FABS: return visitFABS(N);
Nate Begeman44728a72005-09-19 22:34:01 +0000641 case ISD::BRCOND: return visitBRCOND(N);
Nate Begeman44728a72005-09-19 22:34:01 +0000642 case ISD::BR_CC: return visitBR_CC(N);
Chris Lattner01a22022005-10-10 22:04:48 +0000643 case ISD::LOAD: return visitLOAD(N);
Chris Lattner87514ca2005-10-10 22:31:19 +0000644 case ISD::STORE: return visitSTORE(N);
Chris Lattnerca242442006-03-19 01:27:56 +0000645 case ISD::INSERT_VECTOR_ELT: return visitINSERT_VECTOR_ELT(N);
646 case ISD::VINSERT_VECTOR_ELT: return visitVINSERT_VECTOR_ELT(N);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000647 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000648 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000649}
650
Nate Begeman83e75ec2005-09-06 04:43:02 +0000651SDOperand DAGCombiner::visitTokenFactor(SDNode *N) {
Nate Begemanded49632005-10-13 03:11:28 +0000652 std::vector<SDOperand> Ops;
653 bool Changed = false;
654
Nate Begeman1d4d4142005-09-01 00:19:25 +0000655 // If the token factor has two operands and one is the entry token, replace
656 // the token factor with the other operand.
657 if (N->getNumOperands() == 2) {
658 if (N->getOperand(0).getOpcode() == ISD::EntryToken)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000659 return N->getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000660 if (N->getOperand(1).getOpcode() == ISD::EntryToken)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000661 return N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000662 }
Chris Lattner24edbb72005-10-13 22:10:05 +0000663
Nate Begemanded49632005-10-13 03:11:28 +0000664 // fold (tokenfactor (tokenfactor)) -> tokenfactor
665 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
666 SDOperand Op = N->getOperand(i);
667 if (Op.getOpcode() == ISD::TokenFactor && Op.hasOneUse()) {
Chris Lattnerac0f8f22006-03-13 18:37:30 +0000668 AddToWorkList(Op.Val); // Remove dead node.
Nate Begemanded49632005-10-13 03:11:28 +0000669 Changed = true;
670 for (unsigned j = 0, e = Op.getNumOperands(); j != e; ++j)
671 Ops.push_back(Op.getOperand(j));
672 } else {
673 Ops.push_back(Op);
674 }
675 }
676 if (Changed)
677 return DAG.getNode(ISD::TokenFactor, MVT::Other, Ops);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000678 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000679}
680
Nate Begeman83e75ec2005-09-06 04:43:02 +0000681SDOperand DAGCombiner::visitADD(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000682 SDOperand N0 = N->getOperand(0);
683 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000684 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
685 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemanf89d78d2005-09-07 16:09:19 +0000686 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000687
688 // fold (add c1, c2) -> c1+c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000689 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000690 return DAG.getNode(ISD::ADD, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +0000691 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000692 if (N0C && !N1C)
693 return DAG.getNode(ISD::ADD, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000694 // fold (add x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +0000695 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000696 return N0;
Chris Lattner4aafb4f2006-01-12 20:22:43 +0000697 // fold ((c1-A)+c2) -> (c1+c2)-A
698 if (N1C && N0.getOpcode() == ISD::SUB)
699 if (ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.getOperand(0)))
700 return DAG.getNode(ISD::SUB, VT,
701 DAG.getConstant(N1C->getValue()+N0C->getValue(), VT),
702 N0.getOperand(1));
Nate Begemancd4d58c2006-02-03 06:46:56 +0000703 // reassociate add
704 SDOperand RADD = ReassociateOps(ISD::ADD, N0, N1);
705 if (RADD.Val != 0)
706 return RADD;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000707 // fold ((0-A) + B) -> B-A
708 if (N0.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N0.getOperand(0)) &&
709 cast<ConstantSDNode>(N0.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000710 return DAG.getNode(ISD::SUB, VT, N1, N0.getOperand(1));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000711 // fold (A + (0-B)) -> A-B
712 if (N1.getOpcode() == ISD::SUB && isa<ConstantSDNode>(N1.getOperand(0)) &&
713 cast<ConstantSDNode>(N1.getOperand(0))->isNullValue())
Nate Begemanf89d78d2005-09-07 16:09:19 +0000714 return DAG.getNode(ISD::SUB, VT, N0, N1.getOperand(1));
Chris Lattner01b3d732005-09-28 22:28:18 +0000715 // fold (A+(B-A)) -> B
716 if (N1.getOpcode() == ISD::SUB && N0 == N1.getOperand(1))
Nate Begeman83e75ec2005-09-06 04:43:02 +0000717 return N1.getOperand(0);
Chris Lattner947c2892006-03-13 06:51:27 +0000718
Evan Cheng860771d2006-03-01 01:09:54 +0000719 if (!MVT::isVector(VT) && SimplifyDemandedBits(SDOperand(N, 0)))
Nate Begemanb0d04a72006-02-18 02:40:58 +0000720 return SDOperand();
Chris Lattner947c2892006-03-13 06:51:27 +0000721
722 // fold (a+b) -> (a|b) iff a and b share no bits.
723 if (MVT::isInteger(VT) && !MVT::isVector(VT)) {
724 uint64_t LHSZero, LHSOne;
725 uint64_t RHSZero, RHSOne;
726 uint64_t Mask = MVT::getIntVTBitMask(VT);
727 TLI.ComputeMaskedBits(N0, Mask, LHSZero, LHSOne);
728 if (LHSZero) {
729 TLI.ComputeMaskedBits(N1, Mask, RHSZero, RHSOne);
730
731 // If all possibly-set bits on the LHS are clear on the RHS, return an OR.
732 // If all possibly-set bits on the RHS are clear on the LHS, return an OR.
733 if ((RHSZero & (~LHSZero & Mask)) == (~LHSZero & Mask) ||
734 (LHSZero & (~RHSZero & Mask)) == (~RHSZero & Mask))
735 return DAG.getNode(ISD::OR, VT, N0, N1);
736 }
737 }
738
Nate Begeman83e75ec2005-09-06 04:43:02 +0000739 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000740}
741
Nate Begeman83e75ec2005-09-06 04:43:02 +0000742SDOperand DAGCombiner::visitSUB(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000743 SDOperand N0 = N->getOperand(0);
744 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000745 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
746 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000747 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000748
Chris Lattner854077d2005-10-17 01:07:11 +0000749 // fold (sub x, x) -> 0
750 if (N0 == N1)
751 return DAG.getConstant(0, N->getValueType(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000752 // fold (sub c1, c2) -> c1-c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000753 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000754 return DAG.getNode(ISD::SUB, VT, N0, N1);
Chris Lattner05b57432005-10-11 06:07:15 +0000755 // fold (sub x, c) -> (add x, -c)
756 if (N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000757 return DAG.getNode(ISD::ADD, VT, N0, DAG.getConstant(-N1C->getValue(), VT));
Nate Begeman1d4d4142005-09-01 00:19:25 +0000758 // fold (A+B)-A -> B
Chris Lattner01b3d732005-09-28 22:28:18 +0000759 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000760 return N0.getOperand(1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000761 // fold (A+B)-B -> A
Chris Lattner01b3d732005-09-28 22:28:18 +0000762 if (N0.getOpcode() == ISD::ADD && N0.getOperand(1) == N1)
Nate Begeman83e75ec2005-09-06 04:43:02 +0000763 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000764 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000765}
766
Nate Begeman83e75ec2005-09-06 04:43:02 +0000767SDOperand DAGCombiner::visitMUL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000768 SDOperand N0 = N->getOperand(0);
769 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000770 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
771 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman223df222005-09-08 20:18:10 +0000772 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000773
774 // fold (mul c1, c2) -> c1*c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000775 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +0000776 return DAG.getNode(ISD::MUL, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +0000777 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +0000778 if (N0C && !N1C)
779 return DAG.getNode(ISD::MUL, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000780 // fold (mul x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000781 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000782 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000783 // fold (mul x, -1) -> 0-x
Nate Begeman646d7e22005-09-02 21:18:40 +0000784 if (N1C && N1C->isAllOnesValue())
Nate Begeman405e3ec2005-10-21 00:02:42 +0000785 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000786 // fold (mul x, (1 << c)) -> x << c
Nate Begeman646d7e22005-09-02 21:18:40 +0000787 if (N1C && isPowerOf2_64(N1C->getValue()))
Chris Lattner3e6099b2005-10-30 06:41:49 +0000788 return DAG.getNode(ISD::SHL, VT, N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000789 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000790 TLI.getShiftAmountTy()));
Chris Lattner3e6099b2005-10-30 06:41:49 +0000791 // fold (mul x, -(1 << c)) -> -(x << c) or (-x) << c
792 if (N1C && isPowerOf2_64(-N1C->getSignExtended())) {
793 // FIXME: If the input is something that is easily negated (e.g. a
794 // single-use add), we should put the negate there.
795 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT),
796 DAG.getNode(ISD::SHL, VT, N0,
797 DAG.getConstant(Log2_64(-N1C->getSignExtended()),
798 TLI.getShiftAmountTy())));
799 }
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000800
801 // (mul (shl X, c1), c2) -> (mul X, c2 << c1)
802 if (N1C && N0.getOpcode() == ISD::SHL &&
803 isa<ConstantSDNode>(N0.getOperand(1))) {
804 SDOperand C3 = DAG.getNode(ISD::SHL, VT, N1, N0.getOperand(1));
Chris Lattner5750df92006-03-01 04:03:14 +0000805 AddToWorkList(C3.Val);
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000806 return DAG.getNode(ISD::MUL, VT, N0.getOperand(0), C3);
807 }
808
809 // Change (mul (shl X, C), Y) -> (shl (mul X, Y), C) when the shift has one
810 // use.
811 {
812 SDOperand Sh(0,0), Y(0,0);
813 // Check for both (mul (shl X, C), Y) and (mul Y, (shl X, C)).
814 if (N0.getOpcode() == ISD::SHL && isa<ConstantSDNode>(N0.getOperand(1)) &&
815 N0.Val->hasOneUse()) {
816 Sh = N0; Y = N1;
817 } else if (N1.getOpcode() == ISD::SHL &&
818 isa<ConstantSDNode>(N1.getOperand(1)) && N1.Val->hasOneUse()) {
819 Sh = N1; Y = N0;
820 }
821 if (Sh.Val) {
822 SDOperand Mul = DAG.getNode(ISD::MUL, VT, Sh.getOperand(0), Y);
823 return DAG.getNode(ISD::SHL, VT, Mul, Sh.getOperand(1));
824 }
825 }
Chris Lattnera1deca32006-03-04 23:33:26 +0000826 // fold (mul (add x, c1), c2) -> (add (mul x, c2), c1*c2)
827 if (N1C && N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse() &&
828 isa<ConstantSDNode>(N0.getOperand(1))) {
829 return DAG.getNode(ISD::ADD, VT,
830 DAG.getNode(ISD::MUL, VT, N0.getOperand(0), N1),
831 DAG.getNode(ISD::MUL, VT, N0.getOperand(1), N1));
832 }
Chris Lattner0b1a85f2006-03-01 03:44:24 +0000833
Nate Begemancd4d58c2006-02-03 06:46:56 +0000834 // reassociate mul
835 SDOperand RMUL = ReassociateOps(ISD::MUL, N0, N1);
836 if (RMUL.Val != 0)
837 return RMUL;
Nate Begeman83e75ec2005-09-06 04:43:02 +0000838 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000839}
840
Nate Begeman83e75ec2005-09-06 04:43:02 +0000841SDOperand DAGCombiner::visitSDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000842 SDOperand N0 = N->getOperand(0);
843 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000844 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
845 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000846 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000847
848 // fold (sdiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000849 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000850 return DAG.getNode(ISD::SDIV, VT, N0, N1);
Nate Begeman405e3ec2005-10-21 00:02:42 +0000851 // fold (sdiv X, 1) -> X
852 if (N1C && N1C->getSignExtended() == 1LL)
853 return N0;
854 // fold (sdiv X, -1) -> 0-X
855 if (N1C && N1C->isAllOnesValue())
856 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), N0);
Chris Lattner094c8fc2005-10-07 06:10:46 +0000857 // If we know the sign bits of both operands are zero, strength reduce to a
858 // udiv instead. Handles (X&15) /s 4 -> X&15 >> 2
859 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000860 if (TLI.MaskedValueIsZero(N1, SignBit) &&
861 TLI.MaskedValueIsZero(N0, SignBit))
Chris Lattner094c8fc2005-10-07 06:10:46 +0000862 return DAG.getNode(ISD::UDIV, N1.getValueType(), N0, N1);
Nate Begemancd6a6ed2006-02-17 07:26:20 +0000863 // fold (sdiv X, pow2) -> simple ops after legalize
Nate Begemanfb7217b2006-02-17 19:54:08 +0000864 if (N1C && N1C->getValue() && !TLI.isIntDivCheap() &&
Nate Begeman405e3ec2005-10-21 00:02:42 +0000865 (isPowerOf2_64(N1C->getSignExtended()) ||
866 isPowerOf2_64(-N1C->getSignExtended()))) {
867 // If dividing by powers of two is cheap, then don't perform the following
868 // fold.
869 if (TLI.isPow2DivCheap())
870 return SDOperand();
871 int64_t pow2 = N1C->getSignExtended();
872 int64_t abs2 = pow2 > 0 ? pow2 : -pow2;
Chris Lattner8f4880b2006-02-16 08:02:36 +0000873 unsigned lg2 = Log2_64(abs2);
874 // Splat the sign bit into the register
875 SDOperand SGN = DAG.getNode(ISD::SRA, VT, N0,
Nate Begeman405e3ec2005-10-21 00:02:42 +0000876 DAG.getConstant(MVT::getSizeInBits(VT)-1,
877 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +0000878 AddToWorkList(SGN.Val);
Chris Lattner8f4880b2006-02-16 08:02:36 +0000879 // Add (N0 < 0) ? abs2 - 1 : 0;
880 SDOperand SRL = DAG.getNode(ISD::SRL, VT, SGN,
881 DAG.getConstant(MVT::getSizeInBits(VT)-lg2,
Nate Begeman405e3ec2005-10-21 00:02:42 +0000882 TLI.getShiftAmountTy()));
Chris Lattner8f4880b2006-02-16 08:02:36 +0000883 SDOperand ADD = DAG.getNode(ISD::ADD, VT, N0, SRL);
Chris Lattner5750df92006-03-01 04:03:14 +0000884 AddToWorkList(SRL.Val);
885 AddToWorkList(ADD.Val); // Divide by pow2
Chris Lattner8f4880b2006-02-16 08:02:36 +0000886 SDOperand SRA = DAG.getNode(ISD::SRA, VT, ADD,
887 DAG.getConstant(lg2, TLI.getShiftAmountTy()));
Nate Begeman405e3ec2005-10-21 00:02:42 +0000888 // If we're dividing by a positive value, we're done. Otherwise, we must
889 // negate the result.
890 if (pow2 > 0)
891 return SRA;
Chris Lattner5750df92006-03-01 04:03:14 +0000892 AddToWorkList(SRA.Val);
Nate Begeman405e3ec2005-10-21 00:02:42 +0000893 return DAG.getNode(ISD::SUB, VT, DAG.getConstant(0, VT), SRA);
894 }
Nate Begeman69575232005-10-20 02:15:44 +0000895 // if integer divide is expensive and we satisfy the requirements, emit an
896 // alternate sequence.
Nate Begeman405e3ec2005-10-21 00:02:42 +0000897 if (N1C && (N1C->getSignExtended() < -1 || N1C->getSignExtended() > 1) &&
Chris Lattnere9936d12005-10-22 18:50:15 +0000898 !TLI.isIntDivCheap()) {
899 SDOperand Op = BuildSDIV(N);
900 if (Op.Val) return Op;
Nate Begeman69575232005-10-20 02:15:44 +0000901 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000902 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000903}
904
Nate Begeman83e75ec2005-09-06 04:43:02 +0000905SDOperand DAGCombiner::visitUDIV(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000906 SDOperand N0 = N->getOperand(0);
907 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000908 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
909 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
Nate Begemana148d982006-01-18 22:35:16 +0000910 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000911
912 // fold (udiv c1, c2) -> c1/c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000913 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000914 return DAG.getNode(ISD::UDIV, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000915 // fold (udiv x, (1 << c)) -> x >>u c
Nate Begeman646d7e22005-09-02 21:18:40 +0000916 if (N1C && isPowerOf2_64(N1C->getValue()))
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000917 return DAG.getNode(ISD::SRL, VT, N0,
Nate Begeman646d7e22005-09-02 21:18:40 +0000918 DAG.getConstant(Log2_64(N1C->getValue()),
Nate Begeman83e75ec2005-09-06 04:43:02 +0000919 TLI.getShiftAmountTy()));
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000920 // fold (udiv x, (shl c, y)) -> x >>u (log2(c)+y) iff c is power of 2
921 if (N1.getOpcode() == ISD::SHL) {
922 if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
923 if (isPowerOf2_64(SHC->getValue())) {
924 MVT::ValueType ADDVT = N1.getOperand(1).getValueType();
Nate Begemanc031e332006-02-05 07:36:48 +0000925 SDOperand Add = DAG.getNode(ISD::ADD, ADDVT, N1.getOperand(1),
926 DAG.getConstant(Log2_64(SHC->getValue()),
927 ADDVT));
Chris Lattner5750df92006-03-01 04:03:14 +0000928 AddToWorkList(Add.Val);
Nate Begemanc031e332006-02-05 07:36:48 +0000929 return DAG.getNode(ISD::SRL, VT, N0, Add);
Nate Begemanfb5e4bd2006-02-05 07:20:23 +0000930 }
931 }
932 }
Nate Begeman69575232005-10-20 02:15:44 +0000933 // fold (udiv x, c) -> alternate
Chris Lattnere9936d12005-10-22 18:50:15 +0000934 if (N1C && N1C->getValue() && !TLI.isIntDivCheap()) {
935 SDOperand Op = BuildUDIV(N);
936 if (Op.Val) return Op;
937 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000938 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000939}
940
Nate Begeman83e75ec2005-09-06 04:43:02 +0000941SDOperand DAGCombiner::visitSREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000942 SDOperand N0 = N->getOperand(0);
943 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000944 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
945 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemana148d982006-01-18 22:35:16 +0000946 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000947
948 // fold (srem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000949 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000950 return DAG.getNode(ISD::SREM, VT, N0, N1);
Nate Begeman07ed4172005-10-10 21:26:48 +0000951 // If we know the sign bits of both operands are zero, strength reduce to a
952 // urem instead. Handles (X & 0x0FFFFFFF) %s 16 -> X&15
953 uint64_t SignBit = 1ULL << (MVT::getSizeInBits(VT)-1);
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000954 if (TLI.MaskedValueIsZero(N1, SignBit) &&
955 TLI.MaskedValueIsZero(N0, SignBit))
Nate Begemana148d982006-01-18 22:35:16 +0000956 return DAG.getNode(ISD::UREM, VT, N0, N1);
Nate Begeman83e75ec2005-09-06 04:43:02 +0000957 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000958}
959
Nate Begeman83e75ec2005-09-06 04:43:02 +0000960SDOperand DAGCombiner::visitUREM(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000961 SDOperand N0 = N->getOperand(0);
962 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000963 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
964 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begemana148d982006-01-18 22:35:16 +0000965 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000966
967 // fold (urem c1, c2) -> c1%c2
Nate Begeman646d7e22005-09-02 21:18:40 +0000968 if (N0C && N1C && !N1C->isNullValue())
Nate Begemana148d982006-01-18 22:35:16 +0000969 return DAG.getNode(ISD::UREM, VT, N0, N1);
Nate Begeman07ed4172005-10-10 21:26:48 +0000970 // fold (urem x, pow2) -> (and x, pow2-1)
971 if (N1C && !N1C->isNullValue() && isPowerOf2_64(N1C->getValue()))
Nate Begemana148d982006-01-18 22:35:16 +0000972 return DAG.getNode(ISD::AND, VT, N0, DAG.getConstant(N1C->getValue()-1,VT));
Nate Begemanc031e332006-02-05 07:36:48 +0000973 // fold (urem x, (shl pow2, y)) -> (and x, (add (shl pow2, y), -1))
974 if (N1.getOpcode() == ISD::SHL) {
975 if (ConstantSDNode *SHC = dyn_cast<ConstantSDNode>(N1.getOperand(0))) {
976 if (isPowerOf2_64(SHC->getValue())) {
Nate Begemanbab92392006-02-05 08:07:24 +0000977 SDOperand Add = DAG.getNode(ISD::ADD, VT, N1,DAG.getConstant(~0ULL,VT));
Chris Lattner5750df92006-03-01 04:03:14 +0000978 AddToWorkList(Add.Val);
Nate Begemanc031e332006-02-05 07:36:48 +0000979 return DAG.getNode(ISD::AND, VT, N0, Add);
980 }
981 }
982 }
Nate Begeman83e75ec2005-09-06 04:43:02 +0000983 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +0000984}
985
Nate Begeman83e75ec2005-09-06 04:43:02 +0000986SDOperand DAGCombiner::visitMULHS(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +0000987 SDOperand N0 = N->getOperand(0);
988 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +0000989 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +0000990
991 // fold (mulhs x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +0000992 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +0000993 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +0000994 // fold (mulhs x, 1) -> (sra x, size(x)-1)
Nate Begeman646d7e22005-09-02 21:18:40 +0000995 if (N1C && N1C->getValue() == 1)
Nate Begeman1d4d4142005-09-01 00:19:25 +0000996 return DAG.getNode(ISD::SRA, N0.getValueType(), N0,
997 DAG.getConstant(MVT::getSizeInBits(N0.getValueType())-1,
Nate Begeman83e75ec2005-09-06 04:43:02 +0000998 TLI.getShiftAmountTy()));
999 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001000}
1001
Nate Begeman83e75ec2005-09-06 04:43:02 +00001002SDOperand DAGCombiner::visitMULHU(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001003 SDOperand N0 = N->getOperand(0);
1004 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001005 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001006
1007 // fold (mulhu x, 0) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001008 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001009 return N1;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001010 // fold (mulhu x, 1) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001011 if (N1C && N1C->getValue() == 1)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001012 return DAG.getConstant(0, N0.getValueType());
1013 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001014}
1015
Nate Begeman83e75ec2005-09-06 04:43:02 +00001016SDOperand DAGCombiner::visitAND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001017 SDOperand N0 = N->getOperand(0);
1018 SDOperand N1 = N->getOperand(1);
Nate Begemanfb7217b2006-02-17 19:54:08 +00001019 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +00001020 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1021 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001022 MVT::ValueType VT = N1.getValueType();
Nate Begeman83e75ec2005-09-06 04:43:02 +00001023 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001024
1025 // fold (and c1, c2) -> c1&c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001026 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001027 return DAG.getNode(ISD::AND, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001028 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001029 if (N0C && !N1C)
1030 return DAG.getNode(ISD::AND, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001031 // fold (and x, -1) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001032 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001033 return N0;
1034 // if (and x, c) is known to be zero, return 0
Nate Begeman368e18d2006-02-16 21:11:51 +00001035 if (N1C && TLI.MaskedValueIsZero(SDOperand(N, 0), MVT::getIntVTBitMask(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001036 return DAG.getConstant(0, VT);
Nate Begemancd4d58c2006-02-03 06:46:56 +00001037 // reassociate and
1038 SDOperand RAND = ReassociateOps(ISD::AND, N0, N1);
1039 if (RAND.Val != 0)
1040 return RAND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001041 // fold (and (or x, 0xFFFF), 0xFF) -> 0xFF
Nate Begeman5dc7e862005-11-02 18:42:59 +00001042 if (N1C && N0.getOpcode() == ISD::OR)
Nate Begeman1d4d4142005-09-01 00:19:25 +00001043 if (ConstantSDNode *ORI = dyn_cast<ConstantSDNode>(N0.getOperand(1)))
Nate Begeman646d7e22005-09-02 21:18:40 +00001044 if ((ORI->getValue() & N1C->getValue()) == N1C->getValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001045 return N1;
Chris Lattner3603cd62006-02-02 07:17:31 +00001046 // fold (and (any_ext V), c) -> (zero_ext V) if 'and' only clears top bits.
1047 if (N1C && N0.getOpcode() == ISD::ANY_EXTEND) {
Chris Lattner1ec05d12006-03-01 21:47:21 +00001048 unsigned InMask = MVT::getIntVTBitMask(N0.getOperand(0).getValueType());
Chris Lattner3603cd62006-02-02 07:17:31 +00001049 if (TLI.MaskedValueIsZero(N0.getOperand(0),
Chris Lattner1ec05d12006-03-01 21:47:21 +00001050 ~N1C->getValue() & InMask)) {
1051 SDOperand Zext = DAG.getNode(ISD::ZERO_EXTEND, N0.getValueType(),
1052 N0.getOperand(0));
1053
1054 // Replace uses of the AND with uses of the Zero extend node.
1055 CombineTo(N, Zext);
1056
Chris Lattner3603cd62006-02-02 07:17:31 +00001057 // We actually want to replace all uses of the any_extend with the
1058 // zero_extend, to avoid duplicating things. This will later cause this
1059 // AND to be folded.
Chris Lattner1ec05d12006-03-01 21:47:21 +00001060 CombineTo(N0.Val, Zext);
Chris Lattner3603cd62006-02-02 07:17:31 +00001061 return SDOperand();
1062 }
1063 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001064 // fold (and (setcc x), (setcc y)) -> (setcc (and x, y))
1065 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1066 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1067 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1068
1069 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1070 MVT::isInteger(LL.getValueType())) {
1071 // fold (X == 0) & (Y == 0) -> (X|Y == 0)
1072 if (cast<ConstantSDNode>(LR)->getValue() == 0 && Op1 == ISD::SETEQ) {
1073 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001074 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001075 return DAG.getSetCC(VT, ORNode, LR, Op1);
1076 }
1077 // fold (X == -1) & (Y == -1) -> (X&Y == -1)
1078 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETEQ) {
1079 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001080 AddToWorkList(ANDNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001081 return DAG.getSetCC(VT, ANDNode, LR, Op1);
1082 }
1083 // fold (X > -1) & (Y > -1) -> (X|Y > -1)
1084 if (cast<ConstantSDNode>(LR)->isAllOnesValue() && Op1 == ISD::SETGT) {
1085 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001086 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001087 return DAG.getSetCC(VT, ORNode, LR, Op1);
1088 }
1089 }
1090 // canonicalize equivalent to ll == rl
1091 if (LL == RR && LR == RL) {
1092 Op1 = ISD::getSetCCSwappedOperands(Op1);
1093 std::swap(RL, RR);
1094 }
1095 if (LL == RL && LR == RR) {
1096 bool isInteger = MVT::isInteger(LL.getValueType());
1097 ISD::CondCode Result = ISD::getSetCCAndOperation(Op0, Op1, isInteger);
1098 if (Result != ISD::SETCC_INVALID)
1099 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1100 }
1101 }
1102 // fold (and (zext x), (zext y)) -> (zext (and x, y))
1103 if (N0.getOpcode() == ISD::ZERO_EXTEND &&
1104 N1.getOpcode() == ISD::ZERO_EXTEND &&
1105 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
1106 SDOperand ANDNode = DAG.getNode(ISD::AND, N0.getOperand(0).getValueType(),
1107 N0.getOperand(0), N1.getOperand(0));
Chris Lattner5750df92006-03-01 04:03:14 +00001108 AddToWorkList(ANDNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001109 return DAG.getNode(ISD::ZERO_EXTEND, VT, ANDNode);
1110 }
Nate Begeman61af66e2006-01-28 01:06:30 +00001111 // fold (and (shl/srl/sra x), (shl/srl/sra y)) -> (shl/srl/sra (and x, y))
Nate Begeman452d7be2005-09-16 00:54:12 +00001112 if (((N0.getOpcode() == ISD::SHL && N1.getOpcode() == ISD::SHL) ||
Nate Begeman61af66e2006-01-28 01:06:30 +00001113 (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SRL) ||
1114 (N0.getOpcode() == ISD::SRA && N1.getOpcode() == ISD::SRA)) &&
Nate Begeman452d7be2005-09-16 00:54:12 +00001115 N0.getOperand(1) == N1.getOperand(1)) {
1116 SDOperand ANDNode = DAG.getNode(ISD::AND, N0.getOperand(0).getValueType(),
1117 N0.getOperand(0), N1.getOperand(0));
Chris Lattner5750df92006-03-01 04:03:14 +00001118 AddToWorkList(ANDNode.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00001119 return DAG.getNode(N0.getOpcode(), VT, ANDNode, N0.getOperand(1));
1120 }
Nate Begemande996292006-02-03 22:24:05 +00001121 // fold (and (sign_extend_inreg x, i16 to i32), 1) -> (and x, 1)
1122 // fold (and (sra)) -> (and (srl)) when possible.
Chris Lattner012f2412006-02-17 21:58:01 +00001123 if (SimplifyDemandedBits(SDOperand(N, 0)))
Nate Begemande996292006-02-03 22:24:05 +00001124 return SDOperand();
Nate Begemanded49632005-10-13 03:11:28 +00001125 // fold (zext_inreg (extload x)) -> (zextload x)
Nate Begeman5054f162005-10-14 01:12:21 +00001126 if (N0.getOpcode() == ISD::EXTLOAD) {
Nate Begemanded49632005-10-13 03:11:28 +00001127 MVT::ValueType EVT = cast<VTSDNode>(N0.getOperand(3))->getVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001128 // If we zero all the possible extended bits, then we can turn this into
1129 // a zextload if we are running before legalize or the operation is legal.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001130 if (TLI.MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT)) &&
Chris Lattner67a44cd2005-10-13 18:16:34 +00001131 (!AfterLegalize || TLI.isOperationLegal(ISD::ZEXTLOAD, EVT))) {
Nate Begemanded49632005-10-13 03:11:28 +00001132 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, N0.getOperand(0),
1133 N0.getOperand(1), N0.getOperand(2),
1134 EVT);
Chris Lattner5750df92006-03-01 04:03:14 +00001135 AddToWorkList(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001136 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Nate Begemanded49632005-10-13 03:11:28 +00001137 return SDOperand();
1138 }
1139 }
1140 // fold (zext_inreg (sextload x)) -> (zextload x) iff load has one use
Chris Lattner40c62d52005-10-18 06:04:22 +00001141 if (N0.getOpcode() == ISD::SEXTLOAD && N0.hasOneUse()) {
Nate Begemanded49632005-10-13 03:11:28 +00001142 MVT::ValueType EVT = cast<VTSDNode>(N0.getOperand(3))->getVT();
Nate Begemanbfd65a02005-10-13 18:34:58 +00001143 // If we zero all the possible extended bits, then we can turn this into
1144 // a zextload if we are running before legalize or the operation is legal.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001145 if (TLI.MaskedValueIsZero(N1, ~0ULL << MVT::getSizeInBits(EVT)) &&
Nate Begemanbfd65a02005-10-13 18:34:58 +00001146 (!AfterLegalize || TLI.isOperationLegal(ISD::ZEXTLOAD, EVT))) {
Nate Begemanded49632005-10-13 03:11:28 +00001147 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, N0.getOperand(0),
1148 N0.getOperand(1), N0.getOperand(2),
1149 EVT);
Chris Lattner5750df92006-03-01 04:03:14 +00001150 AddToWorkList(N);
Chris Lattner67a44cd2005-10-13 18:16:34 +00001151 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Nate Begemanded49632005-10-13 03:11:28 +00001152 return SDOperand();
1153 }
1154 }
Chris Lattner15045b62006-02-28 06:35:35 +00001155
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001156 // fold (and (load x), 255) -> (zextload x, i8)
1157 // fold (and (extload x, i16), 255) -> (zextload x, i8)
1158 if (N1C &&
1159 (N0.getOpcode() == ISD::LOAD || N0.getOpcode() == ISD::EXTLOAD ||
1160 N0.getOpcode() == ISD::ZEXTLOAD) &&
1161 N0.hasOneUse()) {
1162 MVT::ValueType EVT, LoadedVT;
Chris Lattner15045b62006-02-28 06:35:35 +00001163 if (N1C->getValue() == 255)
1164 EVT = MVT::i8;
1165 else if (N1C->getValue() == 65535)
1166 EVT = MVT::i16;
1167 else if (N1C->getValue() == ~0U)
1168 EVT = MVT::i32;
1169 else
1170 EVT = MVT::Other;
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001171
1172 LoadedVT = N0.getOpcode() == ISD::LOAD ? VT :
1173 cast<VTSDNode>(N0.getOperand(3))->getVT();
1174 if (EVT != MVT::Other && LoadedVT > EVT) {
Chris Lattner15045b62006-02-28 06:35:35 +00001175 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
1176 // For big endian targets, we need to add an offset to the pointer to load
1177 // the correct bytes. For little endian systems, we merely need to read
1178 // fewer bytes from the same pointer.
Chris Lattner35a9f5a2006-02-28 06:49:37 +00001179 unsigned PtrOff =
1180 (MVT::getSizeInBits(LoadedVT) - MVT::getSizeInBits(EVT)) / 8;
1181 SDOperand NewPtr = N0.getOperand(1);
1182 if (!TLI.isLittleEndian())
1183 NewPtr = DAG.getNode(ISD::ADD, PtrType, NewPtr,
1184 DAG.getConstant(PtrOff, PtrType));
Chris Lattner5750df92006-03-01 04:03:14 +00001185 AddToWorkList(NewPtr.Val);
Chris Lattner15045b62006-02-28 06:35:35 +00001186 SDOperand Load =
1187 DAG.getExtLoad(ISD::ZEXTLOAD, VT, N0.getOperand(0), NewPtr,
1188 N0.getOperand(2), EVT);
Chris Lattner5750df92006-03-01 04:03:14 +00001189 AddToWorkList(N);
Chris Lattner15045b62006-02-28 06:35:35 +00001190 CombineTo(N0.Val, Load, Load.getValue(1));
1191 return SDOperand();
1192 }
1193 }
1194
Nate Begeman83e75ec2005-09-06 04:43:02 +00001195 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001196}
1197
Nate Begeman83e75ec2005-09-06 04:43:02 +00001198SDOperand DAGCombiner::visitOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001199 SDOperand N0 = N->getOperand(0);
1200 SDOperand N1 = N->getOperand(1);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001201 SDOperand LL, LR, RL, RR, CC0, CC1;
Nate Begeman646d7e22005-09-02 21:18:40 +00001202 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1203 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001204 MVT::ValueType VT = N1.getValueType();
1205 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001206
1207 // fold (or c1, c2) -> c1|c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001208 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001209 return DAG.getNode(ISD::OR, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001210 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001211 if (N0C && !N1C)
1212 return DAG.getNode(ISD::OR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001213 // fold (or x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001214 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001215 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001216 // fold (or x, -1) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001217 if (N1C && N1C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001218 return N1;
1219 // fold (or x, c) -> c iff (x & ~c) == 0
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001220 if (N1C &&
1221 TLI.MaskedValueIsZero(N0,~N1C->getValue() & (~0ULL>>(64-OpSizeInBits))))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001222 return N1;
Nate Begemancd4d58c2006-02-03 06:46:56 +00001223 // reassociate or
1224 SDOperand ROR = ReassociateOps(ISD::OR, N0, N1);
1225 if (ROR.Val != 0)
1226 return ROR;
1227 // Canonicalize (or (and X, c1), c2) -> (and (or X, c2), c1|c2)
1228 if (N1C && N0.getOpcode() == ISD::AND && N0.Val->hasOneUse() &&
Chris Lattner731d3482005-10-27 05:06:38 +00001229 isa<ConstantSDNode>(N0.getOperand(1))) {
Chris Lattner731d3482005-10-27 05:06:38 +00001230 ConstantSDNode *C1 = cast<ConstantSDNode>(N0.getOperand(1));
1231 return DAG.getNode(ISD::AND, VT, DAG.getNode(ISD::OR, VT, N0.getOperand(0),
1232 N1),
1233 DAG.getConstant(N1C->getValue() | C1->getValue(), VT));
Nate Begeman223df222005-09-08 20:18:10 +00001234 }
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001235 // fold (or (setcc x), (setcc y)) -> (setcc (or x, y))
1236 if (isSetCCEquivalent(N0, LL, LR, CC0) && isSetCCEquivalent(N1, RL, RR, CC1)){
1237 ISD::CondCode Op0 = cast<CondCodeSDNode>(CC0)->get();
1238 ISD::CondCode Op1 = cast<CondCodeSDNode>(CC1)->get();
1239
1240 if (LR == RR && isa<ConstantSDNode>(LR) && Op0 == Op1 &&
1241 MVT::isInteger(LL.getValueType())) {
1242 // fold (X != 0) | (Y != 0) -> (X|Y != 0)
1243 // fold (X < 0) | (Y < 0) -> (X|Y < 0)
1244 if (cast<ConstantSDNode>(LR)->getValue() == 0 &&
1245 (Op1 == ISD::SETNE || Op1 == ISD::SETLT)) {
1246 SDOperand ORNode = DAG.getNode(ISD::OR, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001247 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001248 return DAG.getSetCC(VT, ORNode, LR, Op1);
1249 }
1250 // fold (X != -1) | (Y != -1) -> (X&Y != -1)
1251 // fold (X > -1) | (Y > -1) -> (X&Y > -1)
1252 if (cast<ConstantSDNode>(LR)->isAllOnesValue() &&
1253 (Op1 == ISD::SETNE || Op1 == ISD::SETGT)) {
1254 SDOperand ANDNode = DAG.getNode(ISD::AND, LR.getValueType(), LL, RL);
Chris Lattner5750df92006-03-01 04:03:14 +00001255 AddToWorkList(ANDNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001256 return DAG.getSetCC(VT, ANDNode, LR, Op1);
1257 }
1258 }
1259 // canonicalize equivalent to ll == rl
1260 if (LL == RR && LR == RL) {
1261 Op1 = ISD::getSetCCSwappedOperands(Op1);
1262 std::swap(RL, RR);
1263 }
1264 if (LL == RL && LR == RR) {
1265 bool isInteger = MVT::isInteger(LL.getValueType());
1266 ISD::CondCode Result = ISD::getSetCCOrOperation(Op0, Op1, isInteger);
1267 if (Result != ISD::SETCC_INVALID)
1268 return DAG.getSetCC(N0.getValueType(), LL, LR, Result);
1269 }
1270 }
1271 // fold (or (zext x), (zext y)) -> (zext (or x, y))
1272 if (N0.getOpcode() == ISD::ZERO_EXTEND &&
1273 N1.getOpcode() == ISD::ZERO_EXTEND &&
1274 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
1275 SDOperand ORNode = DAG.getNode(ISD::OR, N0.getOperand(0).getValueType(),
1276 N0.getOperand(0), N1.getOperand(0));
Chris Lattner5750df92006-03-01 04:03:14 +00001277 AddToWorkList(ORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001278 return DAG.getNode(ISD::ZERO_EXTEND, VT, ORNode);
1279 }
Nate Begeman750ac1b2006-02-01 07:19:44 +00001280 // fold (or (shl/srl/sra x), (shl/srl/sra y)) -> (shl/srl/sra (or x, y))
1281 if (((N0.getOpcode() == ISD::SHL && N1.getOpcode() == ISD::SHL) ||
1282 (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SRL) ||
1283 (N0.getOpcode() == ISD::SRA && N1.getOpcode() == ISD::SRA)) &&
1284 N0.getOperand(1) == N1.getOperand(1)) {
1285 SDOperand ORNode = DAG.getNode(ISD::OR, N0.getOperand(0).getValueType(),
1286 N0.getOperand(0), N1.getOperand(0));
Chris Lattner5750df92006-03-01 04:03:14 +00001287 AddToWorkList(ORNode.Val);
Nate Begeman750ac1b2006-02-01 07:19:44 +00001288 return DAG.getNode(N0.getOpcode(), VT, ORNode, N0.getOperand(1));
1289 }
Nate Begeman35ef9132006-01-11 21:21:00 +00001290 // canonicalize shl to left side in a shl/srl pair, to match rotate
1291 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
1292 std::swap(N0, N1);
1293 // check for rotl, rotr
1294 if (N0.getOpcode() == ISD::SHL && N1.getOpcode() == ISD::SRL &&
1295 N0.getOperand(0) == N1.getOperand(0) &&
Chris Lattneraf551bc2006-01-12 18:57:33 +00001296 TLI.isOperationLegal(ISD::ROTL, VT) && TLI.isTypeLegal(VT)) {
Nate Begeman35ef9132006-01-11 21:21:00 +00001297 // fold (or (shl x, C1), (srl x, C2)) -> (rotl x, C1)
1298 if (N0.getOperand(1).getOpcode() == ISD::Constant &&
1299 N1.getOperand(1).getOpcode() == ISD::Constant) {
1300 uint64_t c1val = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
1301 uint64_t c2val = cast<ConstantSDNode>(N1.getOperand(1))->getValue();
1302 if ((c1val + c2val) == OpSizeInBits)
1303 return DAG.getNode(ISD::ROTL, VT, N0.getOperand(0), N0.getOperand(1));
1304 }
1305 // fold (or (shl x, y), (srl x, (sub 32, y))) -> (rotl x, y)
1306 if (N1.getOperand(1).getOpcode() == ISD::SUB &&
1307 N0.getOperand(1) == N1.getOperand(1).getOperand(1))
1308 if (ConstantSDNode *SUBC =
1309 dyn_cast<ConstantSDNode>(N1.getOperand(1).getOperand(0)))
1310 if (SUBC->getValue() == OpSizeInBits)
1311 return DAG.getNode(ISD::ROTL, VT, N0.getOperand(0), N0.getOperand(1));
1312 // fold (or (shl x, (sub 32, y)), (srl x, r)) -> (rotr x, y)
1313 if (N0.getOperand(1).getOpcode() == ISD::SUB &&
1314 N1.getOperand(1) == N0.getOperand(1).getOperand(1))
1315 if (ConstantSDNode *SUBC =
1316 dyn_cast<ConstantSDNode>(N0.getOperand(1).getOperand(0)))
1317 if (SUBC->getValue() == OpSizeInBits) {
Chris Lattneraf551bc2006-01-12 18:57:33 +00001318 if (TLI.isOperationLegal(ISD::ROTR, VT) && TLI.isTypeLegal(VT))
Nate Begeman35ef9132006-01-11 21:21:00 +00001319 return DAG.getNode(ISD::ROTR, VT, N0.getOperand(0),
1320 N1.getOperand(1));
1321 else
1322 return DAG.getNode(ISD::ROTL, VT, N0.getOperand(0),
1323 N0.getOperand(1));
1324 }
1325 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001326 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001327}
1328
Nate Begeman83e75ec2005-09-06 04:43:02 +00001329SDOperand DAGCombiner::visitXOR(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001330 SDOperand N0 = N->getOperand(0);
1331 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001332 SDOperand LHS, RHS, CC;
1333 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1334 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001335 MVT::ValueType VT = N0.getValueType();
1336
1337 // fold (xor c1, c2) -> c1^c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001338 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001339 return DAG.getNode(ISD::XOR, VT, N0, N1);
Nate Begeman99801192005-09-07 23:25:52 +00001340 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001341 if (N0C && !N1C)
1342 return DAG.getNode(ISD::XOR, VT, N1, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001343 // fold (xor x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001344 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001345 return N0;
Nate Begemancd4d58c2006-02-03 06:46:56 +00001346 // reassociate xor
1347 SDOperand RXOR = ReassociateOps(ISD::XOR, N0, N1);
1348 if (RXOR.Val != 0)
1349 return RXOR;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001350 // fold !(x cc y) -> (x !cc y)
Nate Begeman646d7e22005-09-02 21:18:40 +00001351 if (N1C && N1C->getValue() == 1 && isSetCCEquivalent(N0, LHS, RHS, CC)) {
1352 bool isInt = MVT::isInteger(LHS.getValueType());
1353 ISD::CondCode NotCC = ISD::getSetCCInverse(cast<CondCodeSDNode>(CC)->get(),
1354 isInt);
1355 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001356 return DAG.getSetCC(VT, LHS, RHS, NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001357 if (N0.getOpcode() == ISD::SELECT_CC)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001358 return DAG.getSelectCC(LHS, RHS, N0.getOperand(2),N0.getOperand(3),NotCC);
Nate Begeman646d7e22005-09-02 21:18:40 +00001359 assert(0 && "Unhandled SetCC Equivalent!");
1360 abort();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001361 }
Nate Begeman99801192005-09-07 23:25:52 +00001362 // fold !(x or y) -> (!x and !y) iff x or y are setcc
1363 if (N1C && N1C->getValue() == 1 &&
1364 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001365 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001366 if (isOneUseSetCC(RHS) || isOneUseSetCC(LHS)) {
1367 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001368 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1369 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Chris Lattner5750df92006-03-01 04:03:14 +00001370 AddToWorkList(LHS.Val); AddToWorkList(RHS.Val);
Nate Begeman99801192005-09-07 23:25:52 +00001371 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001372 }
1373 }
Nate Begeman99801192005-09-07 23:25:52 +00001374 // fold !(x or y) -> (!x and !y) iff x or y are constants
1375 if (N1C && N1C->isAllOnesValue() &&
1376 (N0.getOpcode() == ISD::OR || N0.getOpcode() == ISD::AND)) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001377 SDOperand LHS = N0.getOperand(0), RHS = N0.getOperand(1);
Nate Begeman99801192005-09-07 23:25:52 +00001378 if (isa<ConstantSDNode>(RHS) || isa<ConstantSDNode>(LHS)) {
1379 unsigned NewOpcode = N0.getOpcode() == ISD::AND ? ISD::OR : ISD::AND;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001380 LHS = DAG.getNode(ISD::XOR, VT, LHS, N1); // RHS = ~LHS
1381 RHS = DAG.getNode(ISD::XOR, VT, RHS, N1); // RHS = ~RHS
Chris Lattner5750df92006-03-01 04:03:14 +00001382 AddToWorkList(LHS.Val); AddToWorkList(RHS.Val);
Nate Begeman99801192005-09-07 23:25:52 +00001383 return DAG.getNode(NewOpcode, VT, LHS, RHS);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001384 }
1385 }
Nate Begeman223df222005-09-08 20:18:10 +00001386 // fold (xor (xor x, c1), c2) -> (xor x, c1^c2)
1387 if (N1C && N0.getOpcode() == ISD::XOR) {
1388 ConstantSDNode *N00C = dyn_cast<ConstantSDNode>(N0.getOperand(0));
1389 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
1390 if (N00C)
1391 return DAG.getNode(ISD::XOR, VT, N0.getOperand(1),
1392 DAG.getConstant(N1C->getValue()^N00C->getValue(), VT));
1393 if (N01C)
1394 return DAG.getNode(ISD::XOR, VT, N0.getOperand(0),
1395 DAG.getConstant(N1C->getValue()^N01C->getValue(), VT));
1396 }
1397 // fold (xor x, x) -> 0
1398 if (N0 == N1)
1399 return DAG.getConstant(0, VT);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001400 // fold (xor (zext x), (zext y)) -> (zext (xor x, y))
1401 if (N0.getOpcode() == ISD::ZERO_EXTEND &&
1402 N1.getOpcode() == ISD::ZERO_EXTEND &&
1403 N0.getOperand(0).getValueType() == N1.getOperand(0).getValueType()) {
1404 SDOperand XORNode = DAG.getNode(ISD::XOR, N0.getOperand(0).getValueType(),
1405 N0.getOperand(0), N1.getOperand(0));
Chris Lattner5750df92006-03-01 04:03:14 +00001406 AddToWorkList(XORNode.Val);
Nate Begeman39ee1ac2005-09-09 19:49:52 +00001407 return DAG.getNode(ISD::ZERO_EXTEND, VT, XORNode);
1408 }
Nate Begeman750ac1b2006-02-01 07:19:44 +00001409 // fold (xor (shl/srl/sra x), (shl/srl/sra y)) -> (shl/srl/sra (xor x, y))
1410 if (((N0.getOpcode() == ISD::SHL && N1.getOpcode() == ISD::SHL) ||
1411 (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SRL) ||
1412 (N0.getOpcode() == ISD::SRA && N1.getOpcode() == ISD::SRA)) &&
1413 N0.getOperand(1) == N1.getOperand(1)) {
1414 SDOperand XORNode = DAG.getNode(ISD::XOR, N0.getOperand(0).getValueType(),
1415 N0.getOperand(0), N1.getOperand(0));
Chris Lattner5750df92006-03-01 04:03:14 +00001416 AddToWorkList(XORNode.Val);
Nate Begeman750ac1b2006-02-01 07:19:44 +00001417 return DAG.getNode(N0.getOpcode(), VT, XORNode, N0.getOperand(1));
1418 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001419 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001420}
1421
Nate Begeman83e75ec2005-09-06 04:43:02 +00001422SDOperand DAGCombiner::visitSHL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001423 SDOperand N0 = N->getOperand(0);
1424 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001425 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1426 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001427 MVT::ValueType VT = N0.getValueType();
1428 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1429
1430 // fold (shl c1, c2) -> c1<<c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001431 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001432 return DAG.getNode(ISD::SHL, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001433 // fold (shl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001434 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001435 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001436 // fold (shl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001437 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001438 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001439 // fold (shl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001440 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001441 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001442 // if (shl x, c) is known to be zero, return 0
Nate Begemanfb7217b2006-02-17 19:54:08 +00001443 if (TLI.MaskedValueIsZero(SDOperand(N, 0), MVT::getIntVTBitMask(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001444 return DAG.getConstant(0, VT);
Chris Lattner012f2412006-02-17 21:58:01 +00001445 if (SimplifyDemandedBits(SDOperand(N, 0)))
Nate Begemande996292006-02-03 22:24:05 +00001446 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001447 // fold (shl (shl x, c1), c2) -> 0 or (shl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001448 if (N1C && N0.getOpcode() == ISD::SHL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001449 N0.getOperand(1).getOpcode() == ISD::Constant) {
1450 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001451 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001452 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001453 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001454 return DAG.getNode(ISD::SHL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001455 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001456 }
1457 // fold (shl (srl x, c1), c2) -> (shl (and x, -1 << c1), c2-c1) or
1458 // (srl (and x, -1 << c1), c1-c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001459 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001460 N0.getOperand(1).getOpcode() == ISD::Constant) {
1461 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001462 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001463 SDOperand Mask = DAG.getNode(ISD::AND, VT, N0.getOperand(0),
1464 DAG.getConstant(~0ULL << c1, VT));
1465 if (c2 > c1)
1466 return DAG.getNode(ISD::SHL, VT, Mask,
Nate Begeman83e75ec2005-09-06 04:43:02 +00001467 DAG.getConstant(c2-c1, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001468 else
Nate Begeman83e75ec2005-09-06 04:43:02 +00001469 return DAG.getNode(ISD::SRL, VT, Mask,
1470 DAG.getConstant(c1-c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001471 }
1472 // fold (shl (sra x, c1), c1) -> (and x, -1 << c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00001473 if (N1C && N0.getOpcode() == ISD::SRA && N1 == N0.getOperand(1))
Nate Begeman4ebd8052005-09-01 23:24:04 +00001474 return DAG.getNode(ISD::AND, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001475 DAG.getConstant(~0ULL << N1C->getValue(), VT));
Chris Lattnercac70592006-03-05 19:53:55 +00001476 // fold (shl (add x, c1), c2) -> (add (shl x, c2), c1<<c2)
1477 if (N1C && N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse() &&
1478 isa<ConstantSDNode>(N0.getOperand(1))) {
1479 return DAG.getNode(ISD::ADD, VT,
1480 DAG.getNode(ISD::SHL, VT, N0.getOperand(0), N1),
1481 DAG.getNode(ISD::SHL, VT, N0.getOperand(1), N1));
1482 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001483 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001484}
1485
Nate Begeman83e75ec2005-09-06 04:43:02 +00001486SDOperand DAGCombiner::visitSRA(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001487 SDOperand N0 = N->getOperand(0);
1488 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001489 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1490 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001491 MVT::ValueType VT = N0.getValueType();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001492
1493 // fold (sra c1, c2) -> c1>>c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001494 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001495 return DAG.getNode(ISD::SRA, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001496 // fold (sra 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001497 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001498 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001499 // fold (sra -1, x) -> -1
Nate Begeman646d7e22005-09-02 21:18:40 +00001500 if (N0C && N0C->isAllOnesValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001501 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001502 // fold (sra x, c >= size(x)) -> undef
Nate Begemanfb7217b2006-02-17 19:54:08 +00001503 if (N1C && N1C->getValue() >= MVT::getSizeInBits(VT))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001504 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001505 // fold (sra x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001506 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001507 return N0;
Nate Begemanfb7217b2006-02-17 19:54:08 +00001508 // fold (sra (shl x, c1), c1) -> sext_inreg for some c1 and target supports
1509 // sext_inreg.
1510 if (N1C && N0.getOpcode() == ISD::SHL && N1 == N0.getOperand(1)) {
1511 unsigned LowBits = MVT::getSizeInBits(VT) - (unsigned)N1C->getValue();
1512 MVT::ValueType EVT;
1513 switch (LowBits) {
1514 default: EVT = MVT::Other; break;
1515 case 1: EVT = MVT::i1; break;
1516 case 8: EVT = MVT::i8; break;
1517 case 16: EVT = MVT::i16; break;
1518 case 32: EVT = MVT::i32; break;
1519 }
1520 if (EVT > MVT::Other && TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG, EVT))
1521 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0),
1522 DAG.getValueType(EVT));
1523 }
Chris Lattner71d9ebc2006-02-28 06:23:04 +00001524
1525 // fold (sra (sra x, c1), c2) -> (sra x, c1+c2)
1526 if (N1C && N0.getOpcode() == ISD::SRA) {
1527 if (ConstantSDNode *C1 = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1528 unsigned Sum = N1C->getValue() + C1->getValue();
1529 if (Sum >= MVT::getSizeInBits(VT)) Sum = MVT::getSizeInBits(VT)-1;
1530 return DAG.getNode(ISD::SRA, VT, N0.getOperand(0),
1531 DAG.getConstant(Sum, N1C->getValueType(0)));
1532 }
1533 }
1534
Nate Begeman1d4d4142005-09-01 00:19:25 +00001535 // If the sign bit is known to be zero, switch this to a SRL.
Nate Begemanfb7217b2006-02-17 19:54:08 +00001536 if (TLI.MaskedValueIsZero(N0, MVT::getIntVTSignBit(VT)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001537 return DAG.getNode(ISD::SRL, VT, N0, N1);
1538 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001539}
1540
Nate Begeman83e75ec2005-09-06 04:43:02 +00001541SDOperand DAGCombiner::visitSRL(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001542 SDOperand N0 = N->getOperand(0);
1543 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001544 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1545 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001546 MVT::ValueType VT = N0.getValueType();
1547 unsigned OpSizeInBits = MVT::getSizeInBits(VT);
1548
1549 // fold (srl c1, c2) -> c1 >>u c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001550 if (N0C && N1C)
Nate Begemana148d982006-01-18 22:35:16 +00001551 return DAG.getNode(ISD::SRL, VT, N0, N1);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001552 // fold (srl 0, x) -> 0
Nate Begeman646d7e22005-09-02 21:18:40 +00001553 if (N0C && N0C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001554 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001555 // fold (srl x, c >= size(x)) -> undef
Nate Begeman646d7e22005-09-02 21:18:40 +00001556 if (N1C && N1C->getValue() >= OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001557 return DAG.getNode(ISD::UNDEF, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001558 // fold (srl x, 0) -> x
Nate Begeman646d7e22005-09-02 21:18:40 +00001559 if (N1C && N1C->isNullValue())
Nate Begeman83e75ec2005-09-06 04:43:02 +00001560 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001561 // if (srl x, c) is known to be zero, return 0
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001562 if (N1C && TLI.MaskedValueIsZero(SDOperand(N, 0), ~0ULL >> (64-OpSizeInBits)))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001563 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001564 // fold (srl (srl x, c1), c2) -> 0 or (srl x, c1+c2)
Nate Begeman646d7e22005-09-02 21:18:40 +00001565 if (N1C && N0.getOpcode() == ISD::SRL &&
Nate Begeman1d4d4142005-09-01 00:19:25 +00001566 N0.getOperand(1).getOpcode() == ISD::Constant) {
1567 uint64_t c1 = cast<ConstantSDNode>(N0.getOperand(1))->getValue();
Nate Begeman646d7e22005-09-02 21:18:40 +00001568 uint64_t c2 = N1C->getValue();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001569 if (c1 + c2 > OpSizeInBits)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001570 return DAG.getConstant(0, VT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001571 return DAG.getNode(ISD::SRL, VT, N0.getOperand(0),
Nate Begeman83e75ec2005-09-06 04:43:02 +00001572 DAG.getConstant(c1 + c2, N1.getValueType()));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001573 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001574 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001575}
1576
Nate Begeman83e75ec2005-09-06 04:43:02 +00001577SDOperand DAGCombiner::visitCTLZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001578 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001579 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00001580 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001581
1582 // fold (ctlz c1) -> c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001583 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00001584 return DAG.getNode(ISD::CTLZ, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001585 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001586}
1587
Nate Begeman83e75ec2005-09-06 04:43:02 +00001588SDOperand DAGCombiner::visitCTTZ(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001589 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001590 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00001591 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001592
1593 // fold (cttz c1) -> c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001594 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00001595 return DAG.getNode(ISD::CTTZ, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001596 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001597}
1598
Nate Begeman83e75ec2005-09-06 04:43:02 +00001599SDOperand DAGCombiner::visitCTPOP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001600 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001601 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00001602 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001603
1604 // fold (ctpop c1) -> c2
Nate Begeman646d7e22005-09-02 21:18:40 +00001605 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00001606 return DAG.getNode(ISD::CTPOP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001607 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001608}
1609
Nate Begeman452d7be2005-09-16 00:54:12 +00001610SDOperand DAGCombiner::visitSELECT(SDNode *N) {
1611 SDOperand N0 = N->getOperand(0);
1612 SDOperand N1 = N->getOperand(1);
1613 SDOperand N2 = N->getOperand(2);
1614 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1615 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1616 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1617 MVT::ValueType VT = N->getValueType(0);
Nate Begeman44728a72005-09-19 22:34:01 +00001618
Nate Begeman452d7be2005-09-16 00:54:12 +00001619 // fold select C, X, X -> X
1620 if (N1 == N2)
1621 return N1;
1622 // fold select true, X, Y -> X
1623 if (N0C && !N0C->isNullValue())
1624 return N1;
1625 // fold select false, X, Y -> Y
1626 if (N0C && N0C->isNullValue())
1627 return N2;
1628 // fold select C, 1, X -> C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001629 if (MVT::i1 == VT && N1C && N1C->getValue() == 1)
Nate Begeman452d7be2005-09-16 00:54:12 +00001630 return DAG.getNode(ISD::OR, VT, N0, N2);
1631 // fold select C, 0, X -> ~C & X
1632 // FIXME: this should check for C type == X type, not i1?
1633 if (MVT::i1 == VT && N1C && N1C->isNullValue()) {
1634 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001635 AddToWorkList(XORNode.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00001636 return DAG.getNode(ISD::AND, VT, XORNode, N2);
1637 }
1638 // fold select C, X, 1 -> ~C | X
Nate Begeman44728a72005-09-19 22:34:01 +00001639 if (MVT::i1 == VT && N2C && N2C->getValue() == 1) {
Nate Begeman452d7be2005-09-16 00:54:12 +00001640 SDOperand XORNode = DAG.getNode(ISD::XOR, VT, N0, DAG.getConstant(1, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00001641 AddToWorkList(XORNode.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00001642 return DAG.getNode(ISD::OR, VT, XORNode, N1);
1643 }
1644 // fold select C, X, 0 -> C & X
1645 // FIXME: this should check for C type == X type, not i1?
1646 if (MVT::i1 == VT && N2C && N2C->isNullValue())
1647 return DAG.getNode(ISD::AND, VT, N0, N1);
1648 // fold X ? X : Y --> X ? 1 : Y --> X | Y
1649 if (MVT::i1 == VT && N0 == N1)
1650 return DAG.getNode(ISD::OR, VT, N0, N2);
1651 // fold X ? Y : X --> X ? Y : 0 --> X & Y
1652 if (MVT::i1 == VT && N0 == N2)
1653 return DAG.getNode(ISD::AND, VT, N0, N1);
Chris Lattner40c62d52005-10-18 06:04:22 +00001654 // If we can fold this based on the true/false value, do so.
1655 if (SimplifySelectOps(N, N1, N2))
1656 return SDOperand();
Nate Begeman44728a72005-09-19 22:34:01 +00001657 // fold selects based on a setcc into other things, such as min/max/abs
1658 if (N0.getOpcode() == ISD::SETCC)
Nate Begeman750ac1b2006-02-01 07:19:44 +00001659 // FIXME:
1660 // Check against MVT::Other for SELECT_CC, which is a workaround for targets
1661 // having to say they don't support SELECT_CC on every type the DAG knows
1662 // about, since there is no way to mark an opcode illegal at all value types
1663 if (TLI.isOperationLegal(ISD::SELECT_CC, MVT::Other))
1664 return DAG.getNode(ISD::SELECT_CC, VT, N0.getOperand(0), N0.getOperand(1),
1665 N1, N2, N0.getOperand(2));
1666 else
1667 return SimplifySelect(N0, N1, N2);
Nate Begeman452d7be2005-09-16 00:54:12 +00001668 return SDOperand();
1669}
1670
1671SDOperand DAGCombiner::visitSELECT_CC(SDNode *N) {
Nate Begeman44728a72005-09-19 22:34:01 +00001672 SDOperand N0 = N->getOperand(0);
1673 SDOperand N1 = N->getOperand(1);
1674 SDOperand N2 = N->getOperand(2);
1675 SDOperand N3 = N->getOperand(3);
1676 SDOperand N4 = N->getOperand(4);
1677 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
1678 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1679 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1680 ISD::CondCode CC = cast<CondCodeSDNode>(N4)->get();
1681
1682 // Determine if the condition we're dealing with is constant
Nate Begemane17daeb2005-10-05 21:43:42 +00001683 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
Chris Lattner91559022005-10-05 04:45:43 +00001684 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val);
1685
Nate Begeman44728a72005-09-19 22:34:01 +00001686 // fold select_cc lhs, rhs, x, x, cc -> x
1687 if (N2 == N3)
1688 return N2;
Chris Lattner40c62d52005-10-18 06:04:22 +00001689
1690 // If we can fold this based on the true/false value, do so.
1691 if (SimplifySelectOps(N, N2, N3))
1692 return SDOperand();
1693
Nate Begeman44728a72005-09-19 22:34:01 +00001694 // fold select_cc into other things, such as min/max/abs
1695 return SimplifySelectCC(N0, N1, N2, N3, CC);
Nate Begeman452d7be2005-09-16 00:54:12 +00001696}
1697
1698SDOperand DAGCombiner::visitSETCC(SDNode *N) {
1699 return SimplifySetCC(N->getValueType(0), N->getOperand(0), N->getOperand(1),
1700 cast<CondCodeSDNode>(N->getOperand(2))->get());
1701}
1702
Nate Begeman83e75ec2005-09-06 04:43:02 +00001703SDOperand DAGCombiner::visitSIGN_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001704 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001705 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001706 MVT::ValueType VT = N->getValueType(0);
1707
Nate Begeman1d4d4142005-09-01 00:19:25 +00001708 // fold (sext c1) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001709 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00001710 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001711 // fold (sext (sext x)) -> (sext x)
1712 if (N0.getOpcode() == ISD::SIGN_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001713 return DAG.getNode(ISD::SIGN_EXTEND, VT, N0.getOperand(0));
Chris Lattnerb14ab8a2005-12-07 07:11:03 +00001714 // fold (sext (truncate x)) -> (sextinreg x) iff x size == sext size.
Chris Lattnercc2210b2005-12-07 18:02:05 +00001715 if (N0.getOpcode() == ISD::TRUNCATE && N0.getOperand(0).getValueType() == VT&&
1716 (!AfterLegalize ||
1717 TLI.isOperationLegal(ISD::SIGN_EXTEND_INREG, N0.getValueType())))
Chris Lattnerb14ab8a2005-12-07 07:11:03 +00001718 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0),
1719 DAG.getValueType(N0.getValueType()));
Evan Cheng110dec22005-12-14 02:19:23 +00001720 // fold (sext (load x)) -> (sext (truncate (sextload x)))
Chris Lattnerd0f6d182005-12-15 19:02:38 +00001721 if (N0.getOpcode() == ISD::LOAD && N0.hasOneUse() &&
1722 (!AfterLegalize||TLI.isOperationLegal(ISD::SEXTLOAD, N0.getValueType()))){
Nate Begeman3df4d522005-10-12 20:40:40 +00001723 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, N0.getOperand(0),
1724 N0.getOperand(1), N0.getOperand(2),
1725 N0.getValueType());
Chris Lattnerd4771842005-12-14 19:25:30 +00001726 CombineTo(N, ExtLoad);
Chris Lattnerf9884052005-10-13 21:52:31 +00001727 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1728 ExtLoad.getValue(1));
Nate Begeman765784a2005-10-12 23:18:53 +00001729 return SDOperand();
Nate Begeman3df4d522005-10-12 20:40:40 +00001730 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001731
1732 // fold (sext (sextload x)) -> (sext (truncate (sextload x)))
1733 // fold (sext ( extload x)) -> (sext (truncate (sextload x)))
1734 if ((N0.getOpcode() == ISD::SEXTLOAD || N0.getOpcode() == ISD::EXTLOAD) &&
1735 N0.hasOneUse()) {
1736 SDOperand ExtLoad = DAG.getNode(ISD::SEXTLOAD, VT, N0.getOperand(0),
1737 N0.getOperand(1), N0.getOperand(2),
1738 N0.getOperand(3));
Chris Lattnerd4771842005-12-14 19:25:30 +00001739 CombineTo(N, ExtLoad);
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001740 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1741 ExtLoad.getValue(1));
1742 return SDOperand();
1743 }
1744
Nate Begeman83e75ec2005-09-06 04:43:02 +00001745 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001746}
1747
Nate Begeman83e75ec2005-09-06 04:43:02 +00001748SDOperand DAGCombiner::visitZERO_EXTEND(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001749 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001750 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001751 MVT::ValueType VT = N->getValueType(0);
1752
Nate Begeman1d4d4142005-09-01 00:19:25 +00001753 // fold (zext c1) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001754 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00001755 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001756 // fold (zext (zext x)) -> (zext x)
1757 if (N0.getOpcode() == ISD::ZERO_EXTEND)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001758 return DAG.getNode(ISD::ZERO_EXTEND, VT, N0.getOperand(0));
Evan Cheng110dec22005-12-14 02:19:23 +00001759 // fold (zext (truncate x)) -> (zextinreg x) iff x size == zext size.
1760 if (N0.getOpcode() == ISD::TRUNCATE && N0.getOperand(0).getValueType() == VT&&
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001761 (!AfterLegalize || TLI.isOperationLegal(ISD::AND, N0.getValueType())))
Chris Lattner00cb95c2005-12-14 07:58:38 +00001762 return DAG.getZeroExtendInReg(N0.getOperand(0), N0.getValueType());
Evan Cheng110dec22005-12-14 02:19:23 +00001763 // fold (zext (load x)) -> (zext (truncate (zextload x)))
Chris Lattnerd0f6d182005-12-15 19:02:38 +00001764 if (N0.getOpcode() == ISD::LOAD && N0.hasOneUse() &&
1765 (!AfterLegalize||TLI.isOperationLegal(ISD::ZEXTLOAD, N0.getValueType()))){
Evan Cheng110dec22005-12-14 02:19:23 +00001766 SDOperand ExtLoad = DAG.getExtLoad(ISD::ZEXTLOAD, VT, N0.getOperand(0),
1767 N0.getOperand(1), N0.getOperand(2),
1768 N0.getValueType());
Chris Lattnerd4771842005-12-14 19:25:30 +00001769 CombineTo(N, ExtLoad);
Evan Cheng110dec22005-12-14 02:19:23 +00001770 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1771 ExtLoad.getValue(1));
1772 return SDOperand();
1773 }
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001774
1775 // fold (zext (zextload x)) -> (zext (truncate (zextload x)))
1776 // fold (zext ( extload x)) -> (zext (truncate (zextload x)))
1777 if ((N0.getOpcode() == ISD::ZEXTLOAD || N0.getOpcode() == ISD::EXTLOAD) &&
1778 N0.hasOneUse()) {
1779 SDOperand ExtLoad = DAG.getNode(ISD::ZEXTLOAD, VT, N0.getOperand(0),
1780 N0.getOperand(1), N0.getOperand(2),
1781 N0.getOperand(3));
Chris Lattnerd4771842005-12-14 19:25:30 +00001782 CombineTo(N, ExtLoad);
Chris Lattnerad25d4e2005-12-14 19:05:06 +00001783 CombineTo(N0.Val, DAG.getNode(ISD::TRUNCATE, N0.getValueType(), ExtLoad),
1784 ExtLoad.getValue(1));
1785 return SDOperand();
1786 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001787 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001788}
1789
Nate Begeman83e75ec2005-09-06 04:43:02 +00001790SDOperand DAGCombiner::visitSIGN_EXTEND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001791 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001792 SDOperand N1 = N->getOperand(1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001793 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001794 MVT::ValueType VT = N->getValueType(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001795 MVT::ValueType EVT = cast<VTSDNode>(N1)->getVT();
Nate Begeman07ed4172005-10-10 21:26:48 +00001796 unsigned EVTBits = MVT::getSizeInBits(EVT);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001797
Nate Begeman1d4d4142005-09-01 00:19:25 +00001798 // fold (sext_in_reg c1) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001799 if (N0C) {
1800 SDOperand Truncate = DAG.getConstant(N0C->getValue(), EVT);
Nate Begeman83e75ec2005-09-06 04:43:02 +00001801 return DAG.getNode(ISD::SIGN_EXTEND, VT, Truncate);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001802 }
Nate Begeman646d7e22005-09-02 21:18:40 +00001803 // fold (sext_in_reg (sext_in_reg x, VT2), VT1) -> (sext_in_reg x, minVT) pt1
Nate Begeman1d4d4142005-09-01 00:19:25 +00001804 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Nate Begeman216def82005-10-14 01:29:07 +00001805 cast<VTSDNode>(N0.getOperand(1))->getVT() <= EVT) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00001806 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001807 }
Nate Begeman646d7e22005-09-02 21:18:40 +00001808 // fold (sext_in_reg (sext_in_reg x, VT2), VT1) -> (sext_in_reg x, minVT) pt2
1809 if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1810 EVT < cast<VTSDNode>(N0.getOperand(1))->getVT()) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00001811 return DAG.getNode(ISD::SIGN_EXTEND_INREG, VT, N0.getOperand(0), N1);
Nate Begeman646d7e22005-09-02 21:18:40 +00001812 }
Nate Begeman1d4d4142005-09-01 00:19:25 +00001813 // fold (sext_in_reg (assert_sext x)) -> (assert_sext x)
1814 if (N0.getOpcode() == ISD::AssertSext &&
1815 cast<VTSDNode>(N0.getOperand(1))->getVT() <= EVT) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00001816 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001817 }
1818 // fold (sext_in_reg (sextload x)) -> (sextload x)
1819 if (N0.getOpcode() == ISD::SEXTLOAD &&
1820 cast<VTSDNode>(N0.getOperand(3))->getVT() <= EVT) {
Nate Begeman83e75ec2005-09-06 04:43:02 +00001821 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001822 }
Nate Begeman4ebd8052005-09-01 23:24:04 +00001823 // fold (sext_in_reg (setcc x)) -> setcc x iff (setcc x) == 0 or -1
Nate Begeman1d4d4142005-09-01 00:19:25 +00001824 if (N0.getOpcode() == ISD::SETCC &&
1825 TLI.getSetCCResultContents() ==
1826 TargetLowering::ZeroOrNegativeOneSetCCResult)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001827 return N0;
Nate Begeman07ed4172005-10-10 21:26:48 +00001828 // fold (sext_in_reg x) -> (zext_in_reg x) if the sign bit is zero
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001829 if (TLI.MaskedValueIsZero(N0, 1ULL << (EVTBits-1)))
Nate Begemande996292006-02-03 22:24:05 +00001830 return DAG.getZeroExtendInReg(N0, EVT);
Nate Begeman07ed4172005-10-10 21:26:48 +00001831 // fold (sext_in_reg (srl x)) -> sra x
1832 if (N0.getOpcode() == ISD::SRL &&
1833 N0.getOperand(1).getOpcode() == ISD::Constant &&
1834 cast<ConstantSDNode>(N0.getOperand(1))->getValue() == EVTBits) {
1835 return DAG.getNode(ISD::SRA, N0.getValueType(), N0.getOperand(0),
1836 N0.getOperand(1));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001837 }
Nate Begemanded49632005-10-13 03:11:28 +00001838 // fold (sext_inreg (extload x)) -> (sextload x)
1839 if (N0.getOpcode() == ISD::EXTLOAD &&
1840 EVT == cast<VTSDNode>(N0.getOperand(3))->getVT() &&
Nate Begemanbfd65a02005-10-13 18:34:58 +00001841 (!AfterLegalize || TLI.isOperationLegal(ISD::SEXTLOAD, EVT))) {
Nate Begemanded49632005-10-13 03:11:28 +00001842 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, N0.getOperand(0),
1843 N0.getOperand(1), N0.getOperand(2),
1844 EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00001845 CombineTo(N, ExtLoad);
Nate Begemanbfd65a02005-10-13 18:34:58 +00001846 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Nate Begemanded49632005-10-13 03:11:28 +00001847 return SDOperand();
1848 }
1849 // fold (sext_inreg (zextload x)) -> (sextload x) iff load has one use
Chris Lattner40c62d52005-10-18 06:04:22 +00001850 if (N0.getOpcode() == ISD::ZEXTLOAD && N0.hasOneUse() &&
Nate Begemanded49632005-10-13 03:11:28 +00001851 EVT == cast<VTSDNode>(N0.getOperand(3))->getVT() &&
Nate Begemanbfd65a02005-10-13 18:34:58 +00001852 (!AfterLegalize || TLI.isOperationLegal(ISD::SEXTLOAD, EVT))) {
Nate Begemanded49632005-10-13 03:11:28 +00001853 SDOperand ExtLoad = DAG.getExtLoad(ISD::SEXTLOAD, VT, N0.getOperand(0),
1854 N0.getOperand(1), N0.getOperand(2),
1855 EVT);
Chris Lattnerd4771842005-12-14 19:25:30 +00001856 CombineTo(N, ExtLoad);
Nate Begemanbfd65a02005-10-13 18:34:58 +00001857 CombineTo(N0.Val, ExtLoad, ExtLoad.getValue(1));
Nate Begemanded49632005-10-13 03:11:28 +00001858 return SDOperand();
1859 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001860 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001861}
1862
Nate Begeman83e75ec2005-09-06 04:43:02 +00001863SDOperand DAGCombiner::visitTRUNCATE(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00001864 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00001865 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001866 MVT::ValueType VT = N->getValueType(0);
1867
1868 // noop truncate
1869 if (N0.getValueType() == N->getValueType(0))
Nate Begeman83e75ec2005-09-06 04:43:02 +00001870 return N0;
Nate Begeman1d4d4142005-09-01 00:19:25 +00001871 // fold (truncate c1) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00001872 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00001873 return DAG.getNode(ISD::TRUNCATE, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001874 // fold (truncate (truncate x)) -> (truncate x)
1875 if (N0.getOpcode() == ISD::TRUNCATE)
Nate Begeman83e75ec2005-09-06 04:43:02 +00001876 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001877 // fold (truncate (ext x)) -> (ext x) or (truncate x) or x
1878 if (N0.getOpcode() == ISD::ZERO_EXTEND || N0.getOpcode() == ISD::SIGN_EXTEND){
1879 if (N0.getValueType() < VT)
1880 // if the source is smaller than the dest, we still need an extend
Nate Begeman83e75ec2005-09-06 04:43:02 +00001881 return DAG.getNode(N0.getOpcode(), VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001882 else if (N0.getValueType() > VT)
1883 // if the source is larger than the dest, than we just need the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00001884 return DAG.getNode(ISD::TRUNCATE, VT, N0.getOperand(0));
Nate Begeman1d4d4142005-09-01 00:19:25 +00001885 else
1886 // if the source and dest are the same type, we can drop both the extend
1887 // and the truncate
Nate Begeman83e75ec2005-09-06 04:43:02 +00001888 return N0.getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00001889 }
Nate Begeman3df4d522005-10-12 20:40:40 +00001890 // fold (truncate (load x)) -> (smaller load x)
Chris Lattner40c62d52005-10-18 06:04:22 +00001891 if (N0.getOpcode() == ISD::LOAD && N0.hasOneUse()) {
Nate Begeman3df4d522005-10-12 20:40:40 +00001892 assert(MVT::getSizeInBits(N0.getValueType()) > MVT::getSizeInBits(VT) &&
1893 "Cannot truncate to larger type!");
1894 MVT::ValueType PtrType = N0.getOperand(1).getValueType();
Nate Begeman765784a2005-10-12 23:18:53 +00001895 // For big endian targets, we need to add an offset to the pointer to load
1896 // the correct bytes. For little endian systems, we merely need to read
1897 // fewer bytes from the same pointer.
Nate Begeman3df4d522005-10-12 20:40:40 +00001898 uint64_t PtrOff =
1899 (MVT::getSizeInBits(N0.getValueType()) - MVT::getSizeInBits(VT)) / 8;
Nate Begeman765784a2005-10-12 23:18:53 +00001900 SDOperand NewPtr = TLI.isLittleEndian() ? N0.getOperand(1) :
1901 DAG.getNode(ISD::ADD, PtrType, N0.getOperand(1),
1902 DAG.getConstant(PtrOff, PtrType));
Chris Lattner5750df92006-03-01 04:03:14 +00001903 AddToWorkList(NewPtr.Val);
Nate Begeman3df4d522005-10-12 20:40:40 +00001904 SDOperand Load = DAG.getLoad(VT, N0.getOperand(0), NewPtr,N0.getOperand(2));
Chris Lattner5750df92006-03-01 04:03:14 +00001905 AddToWorkList(N);
Chris Lattner24edbb72005-10-13 22:10:05 +00001906 CombineTo(N0.Val, Load, Load.getValue(1));
Nate Begeman765784a2005-10-12 23:18:53 +00001907 return SDOperand();
Nate Begeman3df4d522005-10-12 20:40:40 +00001908 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00001909 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00001910}
1911
Chris Lattner94683772005-12-23 05:30:37 +00001912SDOperand DAGCombiner::visitBIT_CONVERT(SDNode *N) {
1913 SDOperand N0 = N->getOperand(0);
1914 MVT::ValueType VT = N->getValueType(0);
1915
1916 // If the input is a constant, let getNode() fold it.
1917 if (isa<ConstantSDNode>(N0) || isa<ConstantFPSDNode>(N0)) {
1918 SDOperand Res = DAG.getNode(ISD::BIT_CONVERT, VT, N0);
1919 if (Res.Val != N) return Res;
1920 }
1921
Chris Lattnerc8547d82005-12-23 05:37:50 +00001922 if (N0.getOpcode() == ISD::BIT_CONVERT) // conv(conv(x,t1),t2) -> conv(x,t2)
1923 return DAG.getNode(ISD::BIT_CONVERT, VT, N0.getOperand(0));
1924
Chris Lattner57104102005-12-23 05:44:41 +00001925 // fold (conv (load x)) -> (load (conv*)x)
Chris Lattnerbf40c4b2006-01-15 18:58:59 +00001926 // FIXME: These xforms need to know that the resultant load doesn't need a
1927 // higher alignment than the original!
1928 if (0 && N0.getOpcode() == ISD::LOAD && N0.hasOneUse()) {
Chris Lattner57104102005-12-23 05:44:41 +00001929 SDOperand Load = DAG.getLoad(VT, N0.getOperand(0), N0.getOperand(1),
1930 N0.getOperand(2));
Chris Lattner5750df92006-03-01 04:03:14 +00001931 AddToWorkList(N);
Chris Lattner57104102005-12-23 05:44:41 +00001932 CombineTo(N0.Val, DAG.getNode(ISD::BIT_CONVERT, N0.getValueType(), Load),
1933 Load.getValue(1));
1934 return Load;
1935 }
1936
Chris Lattner94683772005-12-23 05:30:37 +00001937 return SDOperand();
1938}
1939
Chris Lattner01b3d732005-09-28 22:28:18 +00001940SDOperand DAGCombiner::visitFADD(SDNode *N) {
1941 SDOperand N0 = N->getOperand(0);
1942 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00001943 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
1944 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00001945 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00001946
1947 // fold (fadd c1, c2) -> c1+c2
1948 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00001949 return DAG.getNode(ISD::FADD, VT, N0, N1);
Nate Begemana0e221d2005-10-18 00:28:13 +00001950 // canonicalize constant to RHS
1951 if (N0CFP && !N1CFP)
1952 return DAG.getNode(ISD::FADD, VT, N1, N0);
Chris Lattner01b3d732005-09-28 22:28:18 +00001953 // fold (A + (-B)) -> A-B
1954 if (N1.getOpcode() == ISD::FNEG)
1955 return DAG.getNode(ISD::FSUB, VT, N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00001956 // fold ((-A) + B) -> B-A
1957 if (N0.getOpcode() == ISD::FNEG)
1958 return DAG.getNode(ISD::FSUB, VT, N1, N0.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00001959 return SDOperand();
1960}
1961
1962SDOperand DAGCombiner::visitFSUB(SDNode *N) {
1963 SDOperand N0 = N->getOperand(0);
1964 SDOperand N1 = N->getOperand(1);
Nate Begemana0e221d2005-10-18 00:28:13 +00001965 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
1966 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00001967 MVT::ValueType VT = N->getValueType(0);
Nate Begemana0e221d2005-10-18 00:28:13 +00001968
1969 // fold (fsub c1, c2) -> c1-c2
1970 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00001971 return DAG.getNode(ISD::FSUB, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00001972 // fold (A-(-B)) -> A+B
1973 if (N1.getOpcode() == ISD::FNEG)
Nate Begemana148d982006-01-18 22:35:16 +00001974 return DAG.getNode(ISD::FADD, VT, N0, N1.getOperand(0));
Chris Lattner01b3d732005-09-28 22:28:18 +00001975 return SDOperand();
1976}
1977
1978SDOperand DAGCombiner::visitFMUL(SDNode *N) {
1979 SDOperand N0 = N->getOperand(0);
1980 SDOperand N1 = N->getOperand(1);
Nate Begeman11af4ea2005-10-17 20:40:11 +00001981 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
1982 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00001983 MVT::ValueType VT = N->getValueType(0);
1984
Nate Begeman11af4ea2005-10-17 20:40:11 +00001985 // fold (fmul c1, c2) -> c1*c2
1986 if (N0CFP && N1CFP)
Nate Begemana148d982006-01-18 22:35:16 +00001987 return DAG.getNode(ISD::FMUL, VT, N0, N1);
Nate Begeman11af4ea2005-10-17 20:40:11 +00001988 // canonicalize constant to RHS
Nate Begemana0e221d2005-10-18 00:28:13 +00001989 if (N0CFP && !N1CFP)
1990 return DAG.getNode(ISD::FMUL, VT, N1, N0);
Nate Begeman11af4ea2005-10-17 20:40:11 +00001991 // fold (fmul X, 2.0) -> (fadd X, X)
1992 if (N1CFP && N1CFP->isExactlyValue(+2.0))
1993 return DAG.getNode(ISD::FADD, VT, N0, N0);
Chris Lattner01b3d732005-09-28 22:28:18 +00001994 return SDOperand();
1995}
1996
1997SDOperand DAGCombiner::visitFDIV(SDNode *N) {
1998 SDOperand N0 = N->getOperand(0);
1999 SDOperand N1 = N->getOperand(1);
Nate Begemana148d982006-01-18 22:35:16 +00002000 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2001 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002002 MVT::ValueType VT = N->getValueType(0);
2003
Nate Begemana148d982006-01-18 22:35:16 +00002004 // fold (fdiv c1, c2) -> c1/c2
2005 if (N0CFP && N1CFP)
2006 return DAG.getNode(ISD::FDIV, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002007 return SDOperand();
2008}
2009
2010SDOperand DAGCombiner::visitFREM(SDNode *N) {
2011 SDOperand N0 = N->getOperand(0);
2012 SDOperand N1 = N->getOperand(1);
Nate Begemana148d982006-01-18 22:35:16 +00002013 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2014 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002015 MVT::ValueType VT = N->getValueType(0);
2016
Nate Begemana148d982006-01-18 22:35:16 +00002017 // fold (frem c1, c2) -> fmod(c1,c2)
2018 if (N0CFP && N1CFP)
2019 return DAG.getNode(ISD::FREM, VT, N0, N1);
Chris Lattner01b3d732005-09-28 22:28:18 +00002020 return SDOperand();
2021}
2022
Chris Lattner12d83032006-03-05 05:30:57 +00002023SDOperand DAGCombiner::visitFCOPYSIGN(SDNode *N) {
2024 SDOperand N0 = N->getOperand(0);
2025 SDOperand N1 = N->getOperand(1);
2026 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2027 ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
2028 MVT::ValueType VT = N->getValueType(0);
2029
2030 if (N0CFP && N1CFP) // Constant fold
2031 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1);
2032
2033 if (N1CFP) {
2034 // copysign(x, c1) -> fabs(x) iff ispos(c1)
2035 // copysign(x, c1) -> fneg(fabs(x)) iff isneg(c1)
2036 union {
2037 double d;
2038 int64_t i;
2039 } u;
2040 u.d = N1CFP->getValue();
2041 if (u.i >= 0)
2042 return DAG.getNode(ISD::FABS, VT, N0);
2043 else
2044 return DAG.getNode(ISD::FNEG, VT, DAG.getNode(ISD::FABS, VT, N0));
2045 }
2046
2047 // copysign(fabs(x), y) -> copysign(x, y)
2048 // copysign(fneg(x), y) -> copysign(x, y)
2049 // copysign(copysign(x,z), y) -> copysign(x, y)
2050 if (N0.getOpcode() == ISD::FABS || N0.getOpcode() == ISD::FNEG ||
2051 N0.getOpcode() == ISD::FCOPYSIGN)
2052 return DAG.getNode(ISD::FCOPYSIGN, VT, N0.getOperand(0), N1);
2053
2054 // copysign(x, abs(y)) -> abs(x)
2055 if (N1.getOpcode() == ISD::FABS)
2056 return DAG.getNode(ISD::FABS, VT, N0);
2057
2058 // copysign(x, copysign(y,z)) -> copysign(x, z)
2059 if (N1.getOpcode() == ISD::FCOPYSIGN)
2060 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1.getOperand(1));
2061
2062 // copysign(x, fp_extend(y)) -> copysign(x, y)
2063 // copysign(x, fp_round(y)) -> copysign(x, y)
2064 if (N1.getOpcode() == ISD::FP_EXTEND || N1.getOpcode() == ISD::FP_ROUND)
2065 return DAG.getNode(ISD::FCOPYSIGN, VT, N0, N1.getOperand(0));
2066
2067 return SDOperand();
2068}
2069
2070
Chris Lattner01b3d732005-09-28 22:28:18 +00002071
Nate Begeman83e75ec2005-09-06 04:43:02 +00002072SDOperand DAGCombiner::visitSINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002073 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002074 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00002075 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002076
2077 // fold (sint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002078 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00002079 return DAG.getNode(ISD::SINT_TO_FP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002080 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002081}
2082
Nate Begeman83e75ec2005-09-06 04:43:02 +00002083SDOperand DAGCombiner::visitUINT_TO_FP(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002084 SDOperand N0 = N->getOperand(0);
Nate Begeman646d7e22005-09-02 21:18:40 +00002085 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0);
Nate Begemana148d982006-01-18 22:35:16 +00002086 MVT::ValueType VT = N->getValueType(0);
2087
Nate Begeman1d4d4142005-09-01 00:19:25 +00002088 // fold (uint_to_fp c1) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002089 if (N0C)
Nate Begemana148d982006-01-18 22:35:16 +00002090 return DAG.getNode(ISD::UINT_TO_FP, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002091 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002092}
2093
Nate Begeman83e75ec2005-09-06 04:43:02 +00002094SDOperand DAGCombiner::visitFP_TO_SINT(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002095 SDOperand N0 = N->getOperand(0);
2096 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2097 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002098
2099 // fold (fp_to_sint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002100 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002101 return DAG.getNode(ISD::FP_TO_SINT, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002102 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002103}
2104
Nate Begeman83e75ec2005-09-06 04:43:02 +00002105SDOperand DAGCombiner::visitFP_TO_UINT(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002106 SDOperand N0 = N->getOperand(0);
2107 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2108 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002109
2110 // fold (fp_to_uint c1fp) -> c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002111 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002112 return DAG.getNode(ISD::FP_TO_UINT, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002113 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002114}
2115
Nate Begeman83e75ec2005-09-06 04:43:02 +00002116SDOperand DAGCombiner::visitFP_ROUND(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002117 SDOperand N0 = N->getOperand(0);
2118 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2119 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002120
2121 // fold (fp_round c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002122 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002123 return DAG.getNode(ISD::FP_ROUND, VT, N0);
Chris Lattner79dbea52006-03-13 06:26:26 +00002124
2125 // fold (fp_round (fp_extend x)) -> x
2126 if (N0.getOpcode() == ISD::FP_EXTEND && VT == N0.getOperand(0).getValueType())
2127 return N0.getOperand(0);
2128
2129 // fold (fp_round (copysign X, Y)) -> (copysign (fp_round X), Y)
2130 if (N0.getOpcode() == ISD::FCOPYSIGN && N0.Val->hasOneUse()) {
2131 SDOperand Tmp = DAG.getNode(ISD::FP_ROUND, VT, N0.getOperand(0));
2132 AddToWorkList(Tmp.Val);
2133 return DAG.getNode(ISD::FCOPYSIGN, VT, Tmp, N0.getOperand(1));
2134 }
2135
Nate Begeman83e75ec2005-09-06 04:43:02 +00002136 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002137}
2138
Nate Begeman83e75ec2005-09-06 04:43:02 +00002139SDOperand DAGCombiner::visitFP_ROUND_INREG(SDNode *N) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00002140 SDOperand N0 = N->getOperand(0);
2141 MVT::ValueType VT = N->getValueType(0);
2142 MVT::ValueType EVT = cast<VTSDNode>(N->getOperand(1))->getVT();
Nate Begeman646d7e22005-09-02 21:18:40 +00002143 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002144
Nate Begeman1d4d4142005-09-01 00:19:25 +00002145 // fold (fp_round_inreg c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002146 if (N0CFP) {
2147 SDOperand Round = DAG.getConstantFP(N0CFP->getValue(), EVT);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002148 return DAG.getNode(ISD::FP_EXTEND, VT, Round);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002149 }
Nate Begeman83e75ec2005-09-06 04:43:02 +00002150 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002151}
2152
Nate Begeman83e75ec2005-09-06 04:43:02 +00002153SDOperand DAGCombiner::visitFP_EXTEND(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002154 SDOperand N0 = N->getOperand(0);
2155 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2156 MVT::ValueType VT = N->getValueType(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002157
2158 // fold (fp_extend c1fp) -> c1fp
Nate Begeman646d7e22005-09-02 21:18:40 +00002159 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002160 return DAG.getNode(ISD::FP_EXTEND, VT, N0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002161 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002162}
2163
Nate Begeman83e75ec2005-09-06 04:43:02 +00002164SDOperand DAGCombiner::visitFNEG(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002165 SDOperand N0 = N->getOperand(0);
2166 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2167 MVT::ValueType VT = N->getValueType(0);
2168
2169 // fold (fneg c1) -> -c1
Nate Begeman646d7e22005-09-02 21:18:40 +00002170 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002171 return DAG.getNode(ISD::FNEG, VT, N0);
2172 // fold (fneg (sub x, y)) -> (sub y, x)
Chris Lattner12d83032006-03-05 05:30:57 +00002173 if (N0.getOpcode() == ISD::SUB)
2174 return DAG.getNode(ISD::SUB, VT, N0.getOperand(1), N0.getOperand(0));
Nate Begemana148d982006-01-18 22:35:16 +00002175 // fold (fneg (fneg x)) -> x
Chris Lattner12d83032006-03-05 05:30:57 +00002176 if (N0.getOpcode() == ISD::FNEG)
2177 return N0.getOperand(0);
Nate Begeman83e75ec2005-09-06 04:43:02 +00002178 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002179}
2180
Nate Begeman83e75ec2005-09-06 04:43:02 +00002181SDOperand DAGCombiner::visitFABS(SDNode *N) {
Nate Begemana148d982006-01-18 22:35:16 +00002182 SDOperand N0 = N->getOperand(0);
2183 ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
2184 MVT::ValueType VT = N->getValueType(0);
2185
Nate Begeman1d4d4142005-09-01 00:19:25 +00002186 // fold (fabs c1) -> fabs(c1)
Nate Begeman646d7e22005-09-02 21:18:40 +00002187 if (N0CFP)
Nate Begemana148d982006-01-18 22:35:16 +00002188 return DAG.getNode(ISD::FABS, VT, N0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002189 // fold (fabs (fabs x)) -> (fabs x)
Chris Lattner12d83032006-03-05 05:30:57 +00002190 if (N0.getOpcode() == ISD::FABS)
Nate Begeman83e75ec2005-09-06 04:43:02 +00002191 return N->getOperand(0);
Nate Begeman1d4d4142005-09-01 00:19:25 +00002192 // fold (fabs (fneg x)) -> (fabs x)
Chris Lattner12d83032006-03-05 05:30:57 +00002193 // fold (fabs (fcopysign x, y)) -> (fabs x)
2194 if (N0.getOpcode() == ISD::FNEG || N0.getOpcode() == ISD::FCOPYSIGN)
2195 return DAG.getNode(ISD::FABS, VT, N0.getOperand(0));
2196
Nate Begeman83e75ec2005-09-06 04:43:02 +00002197 return SDOperand();
Nate Begeman1d4d4142005-09-01 00:19:25 +00002198}
2199
Nate Begeman44728a72005-09-19 22:34:01 +00002200SDOperand DAGCombiner::visitBRCOND(SDNode *N) {
2201 SDOperand Chain = N->getOperand(0);
2202 SDOperand N1 = N->getOperand(1);
2203 SDOperand N2 = N->getOperand(2);
2204 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
2205
2206 // never taken branch, fold to chain
2207 if (N1C && N1C->isNullValue())
2208 return Chain;
2209 // unconditional branch
Nate Begemane17daeb2005-10-05 21:43:42 +00002210 if (N1C && N1C->getValue() == 1)
Nate Begeman44728a72005-09-19 22:34:01 +00002211 return DAG.getNode(ISD::BR, MVT::Other, Chain, N2);
Nate Begeman750ac1b2006-02-01 07:19:44 +00002212 // fold a brcond with a setcc condition into a BR_CC node if BR_CC is legal
2213 // on the target.
2214 if (N1.getOpcode() == ISD::SETCC &&
2215 TLI.isOperationLegal(ISD::BR_CC, MVT::Other)) {
2216 return DAG.getNode(ISD::BR_CC, MVT::Other, Chain, N1.getOperand(2),
2217 N1.getOperand(0), N1.getOperand(1), N2);
2218 }
Nate Begeman44728a72005-09-19 22:34:01 +00002219 return SDOperand();
2220}
2221
Chris Lattner3ea0b472005-10-05 06:47:48 +00002222// Operand List for BR_CC: Chain, CondCC, CondLHS, CondRHS, DestBB.
2223//
Nate Begeman44728a72005-09-19 22:34:01 +00002224SDOperand DAGCombiner::visitBR_CC(SDNode *N) {
Chris Lattner3ea0b472005-10-05 06:47:48 +00002225 CondCodeSDNode *CC = cast<CondCodeSDNode>(N->getOperand(1));
2226 SDOperand CondLHS = N->getOperand(2), CondRHS = N->getOperand(3);
2227
2228 // Use SimplifySetCC to simplify SETCC's.
Nate Begemane17daeb2005-10-05 21:43:42 +00002229 SDOperand Simp = SimplifySetCC(MVT::i1, CondLHS, CondRHS, CC->get(), false);
2230 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(Simp.Val);
2231
2232 // fold br_cc true, dest -> br dest (unconditional branch)
2233 if (SCCC && SCCC->getValue())
2234 return DAG.getNode(ISD::BR, MVT::Other, N->getOperand(0),
2235 N->getOperand(4));
2236 // fold br_cc false, dest -> unconditional fall through
2237 if (SCCC && SCCC->isNullValue())
2238 return N->getOperand(0);
2239 // fold to a simpler setcc
2240 if (Simp.Val && Simp.getOpcode() == ISD::SETCC)
2241 return DAG.getNode(ISD::BR_CC, MVT::Other, N->getOperand(0),
2242 Simp.getOperand(2), Simp.getOperand(0),
2243 Simp.getOperand(1), N->getOperand(4));
Nate Begeman44728a72005-09-19 22:34:01 +00002244 return SDOperand();
2245}
2246
Chris Lattner01a22022005-10-10 22:04:48 +00002247SDOperand DAGCombiner::visitLOAD(SDNode *N) {
2248 SDOperand Chain = N->getOperand(0);
2249 SDOperand Ptr = N->getOperand(1);
2250 SDOperand SrcValue = N->getOperand(2);
2251
2252 // If this load is directly stored, replace the load value with the stored
2253 // value.
2254 // TODO: Handle store large -> read small portion.
2255 // TODO: Handle TRUNCSTORE/EXTLOAD
2256 if (Chain.getOpcode() == ISD::STORE && Chain.getOperand(2) == Ptr &&
2257 Chain.getOperand(1).getValueType() == N->getValueType(0))
2258 return CombineTo(N, Chain.getOperand(1), Chain);
2259
2260 return SDOperand();
2261}
2262
Chris Lattner87514ca2005-10-10 22:31:19 +00002263SDOperand DAGCombiner::visitSTORE(SDNode *N) {
2264 SDOperand Chain = N->getOperand(0);
2265 SDOperand Value = N->getOperand(1);
2266 SDOperand Ptr = N->getOperand(2);
2267 SDOperand SrcValue = N->getOperand(3);
2268
2269 // If this is a store that kills a previous store, remove the previous store.
Chris Lattner04ecf6d2005-10-10 23:00:08 +00002270 if (Chain.getOpcode() == ISD::STORE && Chain.getOperand(2) == Ptr &&
Chris Lattnerfe7f0462005-10-27 07:10:34 +00002271 Chain.Val->hasOneUse() /* Avoid introducing DAG cycles */ &&
2272 // Make sure that these stores are the same value type:
2273 // FIXME: we really care that the second store is >= size of the first.
2274 Value.getValueType() == Chain.getOperand(1).getValueType()) {
Chris Lattner87514ca2005-10-10 22:31:19 +00002275 // Create a new store of Value that replaces both stores.
2276 SDNode *PrevStore = Chain.Val;
Chris Lattner04ecf6d2005-10-10 23:00:08 +00002277 if (PrevStore->getOperand(1) == Value) // Same value multiply stored.
2278 return Chain;
Chris Lattner87514ca2005-10-10 22:31:19 +00002279 SDOperand NewStore = DAG.getNode(ISD::STORE, MVT::Other,
2280 PrevStore->getOperand(0), Value, Ptr,
2281 SrcValue);
Chris Lattner04ecf6d2005-10-10 23:00:08 +00002282 CombineTo(N, NewStore); // Nuke this store.
Chris Lattner87514ca2005-10-10 22:31:19 +00002283 CombineTo(PrevStore, NewStore); // Nuke the previous store.
Chris Lattner04ecf6d2005-10-10 23:00:08 +00002284 return SDOperand(N, 0);
Chris Lattner87514ca2005-10-10 22:31:19 +00002285 }
2286
Chris Lattnerc33baaa2005-12-23 05:48:07 +00002287 // If this is a store of a bit convert, store the input value.
Chris Lattnerbf40c4b2006-01-15 18:58:59 +00002288 // FIXME: This needs to know that the resultant store does not need a
2289 // higher alignment than the original.
2290 if (0 && Value.getOpcode() == ISD::BIT_CONVERT)
Chris Lattnerc33baaa2005-12-23 05:48:07 +00002291 return DAG.getNode(ISD::STORE, MVT::Other, Chain, Value.getOperand(0),
2292 Ptr, SrcValue);
2293
Chris Lattner87514ca2005-10-10 22:31:19 +00002294 return SDOperand();
2295}
2296
Chris Lattnerca242442006-03-19 01:27:56 +00002297SDOperand DAGCombiner::visitINSERT_VECTOR_ELT(SDNode *N) {
2298 SDOperand InVec = N->getOperand(0);
2299 SDOperand InVal = N->getOperand(1);
2300 SDOperand EltNo = N->getOperand(2);
2301
2302 // If the invec is a BUILD_VECTOR and if EltNo is a constant, build a new
2303 // vector with the inserted element.
2304 if (InVec.getOpcode() == ISD::BUILD_VECTOR && isa<ConstantSDNode>(EltNo)) {
2305 unsigned Elt = cast<ConstantSDNode>(EltNo)->getValue();
2306 std::vector<SDOperand> Ops(InVec.Val->op_begin(), InVec.Val->op_end());
2307 if (Elt < Ops.size())
2308 Ops[Elt] = InVal;
2309 return DAG.getNode(ISD::BUILD_VECTOR, InVec.getValueType(), Ops);
2310 }
2311
2312 return SDOperand();
2313}
2314
2315SDOperand DAGCombiner::visitVINSERT_VECTOR_ELT(SDNode *N) {
2316 SDOperand InVec = N->getOperand(0);
2317 SDOperand InVal = N->getOperand(1);
2318 SDOperand EltNo = N->getOperand(2);
2319 SDOperand NumElts = N->getOperand(3);
2320 SDOperand EltType = N->getOperand(4);
2321
2322 // If the invec is a VBUILD_VECTOR and if EltNo is a constant, build a new
2323 // vector with the inserted element.
2324 if (InVec.getOpcode() == ISD::VBUILD_VECTOR && isa<ConstantSDNode>(EltNo)) {
2325 unsigned Elt = cast<ConstantSDNode>(EltNo)->getValue();
2326 std::vector<SDOperand> Ops(InVec.Val->op_begin(), InVec.Val->op_end());
2327 if (Elt < Ops.size()-2)
2328 Ops[Elt] = InVal;
2329 return DAG.getNode(ISD::VBUILD_VECTOR, InVec.getValueType(), Ops);
2330 }
2331
2332 return SDOperand();
2333}
2334
Nate Begeman44728a72005-09-19 22:34:01 +00002335SDOperand DAGCombiner::SimplifySelect(SDOperand N0, SDOperand N1, SDOperand N2){
Nate Begemanf845b452005-10-08 00:29:44 +00002336 assert(N0.getOpcode() ==ISD::SETCC && "First argument must be a SetCC node!");
2337
2338 SDOperand SCC = SimplifySelectCC(N0.getOperand(0), N0.getOperand(1), N1, N2,
2339 cast<CondCodeSDNode>(N0.getOperand(2))->get());
2340 // If we got a simplified select_cc node back from SimplifySelectCC, then
2341 // break it down into a new SETCC node, and a new SELECT node, and then return
2342 // the SELECT node, since we were called with a SELECT node.
2343 if (SCC.Val) {
2344 // Check to see if we got a select_cc back (to turn into setcc/select).
2345 // Otherwise, just return whatever node we got back, like fabs.
2346 if (SCC.getOpcode() == ISD::SELECT_CC) {
2347 SDOperand SETCC = DAG.getNode(ISD::SETCC, N0.getValueType(),
2348 SCC.getOperand(0), SCC.getOperand(1),
2349 SCC.getOperand(4));
Chris Lattner5750df92006-03-01 04:03:14 +00002350 AddToWorkList(SETCC.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00002351 return DAG.getNode(ISD::SELECT, SCC.getValueType(), SCC.getOperand(2),
2352 SCC.getOperand(3), SETCC);
2353 }
2354 return SCC;
2355 }
Nate Begeman44728a72005-09-19 22:34:01 +00002356 return SDOperand();
2357}
2358
Chris Lattner40c62d52005-10-18 06:04:22 +00002359/// SimplifySelectOps - Given a SELECT or a SELECT_CC node, where LHS and RHS
2360/// are the two values being selected between, see if we can simplify the
2361/// select.
2362///
2363bool DAGCombiner::SimplifySelectOps(SDNode *TheSelect, SDOperand LHS,
2364 SDOperand RHS) {
2365
2366 // If this is a select from two identical things, try to pull the operation
2367 // through the select.
2368 if (LHS.getOpcode() == RHS.getOpcode() && LHS.hasOneUse() && RHS.hasOneUse()){
2369#if 0
2370 std::cerr << "SELECT: ["; LHS.Val->dump();
2371 std::cerr << "] ["; RHS.Val->dump();
2372 std::cerr << "]\n";
2373#endif
2374
2375 // If this is a load and the token chain is identical, replace the select
2376 // of two loads with a load through a select of the address to load from.
2377 // This triggers in things like "select bool X, 10.0, 123.0" after the FP
2378 // constants have been dropped into the constant pool.
2379 if ((LHS.getOpcode() == ISD::LOAD ||
2380 LHS.getOpcode() == ISD::EXTLOAD ||
2381 LHS.getOpcode() == ISD::ZEXTLOAD ||
2382 LHS.getOpcode() == ISD::SEXTLOAD) &&
2383 // Token chains must be identical.
2384 LHS.getOperand(0) == RHS.getOperand(0) &&
2385 // If this is an EXTLOAD, the VT's must match.
2386 (LHS.getOpcode() == ISD::LOAD ||
2387 LHS.getOperand(3) == RHS.getOperand(3))) {
2388 // FIXME: this conflates two src values, discarding one. This is not
2389 // the right thing to do, but nothing uses srcvalues now. When they do,
2390 // turn SrcValue into a list of locations.
2391 SDOperand Addr;
2392 if (TheSelect->getOpcode() == ISD::SELECT)
2393 Addr = DAG.getNode(ISD::SELECT, LHS.getOperand(1).getValueType(),
2394 TheSelect->getOperand(0), LHS.getOperand(1),
2395 RHS.getOperand(1));
2396 else
2397 Addr = DAG.getNode(ISD::SELECT_CC, LHS.getOperand(1).getValueType(),
2398 TheSelect->getOperand(0),
2399 TheSelect->getOperand(1),
2400 LHS.getOperand(1), RHS.getOperand(1),
2401 TheSelect->getOperand(4));
2402
2403 SDOperand Load;
2404 if (LHS.getOpcode() == ISD::LOAD)
2405 Load = DAG.getLoad(TheSelect->getValueType(0), LHS.getOperand(0),
2406 Addr, LHS.getOperand(2));
2407 else
2408 Load = DAG.getExtLoad(LHS.getOpcode(), TheSelect->getValueType(0),
2409 LHS.getOperand(0), Addr, LHS.getOperand(2),
2410 cast<VTSDNode>(LHS.getOperand(3))->getVT());
2411 // Users of the select now use the result of the load.
2412 CombineTo(TheSelect, Load);
2413
2414 // Users of the old loads now use the new load's chain. We know the
2415 // old-load value is dead now.
2416 CombineTo(LHS.Val, Load.getValue(0), Load.getValue(1));
2417 CombineTo(RHS.Val, Load.getValue(0), Load.getValue(1));
2418 return true;
2419 }
2420 }
2421
2422 return false;
2423}
2424
Nate Begeman44728a72005-09-19 22:34:01 +00002425SDOperand DAGCombiner::SimplifySelectCC(SDOperand N0, SDOperand N1,
2426 SDOperand N2, SDOperand N3,
2427 ISD::CondCode CC) {
Nate Begemanf845b452005-10-08 00:29:44 +00002428
2429 MVT::ValueType VT = N2.getValueType();
2430 ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val);
2431 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val);
2432 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2.Val);
2433 ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N3.Val);
2434
2435 // Determine if the condition we're dealing with is constant
2436 SDOperand SCC = SimplifySetCC(TLI.getSetCCResultTy(), N0, N1, CC, false);
2437 ConstantSDNode *SCCC = dyn_cast_or_null<ConstantSDNode>(SCC.Val);
2438
2439 // fold select_cc true, x, y -> x
2440 if (SCCC && SCCC->getValue())
2441 return N2;
2442 // fold select_cc false, x, y -> y
2443 if (SCCC && SCCC->getValue() == 0)
2444 return N3;
2445
2446 // Check to see if we can simplify the select into an fabs node
2447 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1)) {
2448 // Allow either -0.0 or 0.0
2449 if (CFP->getValue() == 0.0) {
2450 // select (setg[te] X, +/-0.0), X, fneg(X) -> fabs
2451 if ((CC == ISD::SETGE || CC == ISD::SETGT) &&
2452 N0 == N2 && N3.getOpcode() == ISD::FNEG &&
2453 N2 == N3.getOperand(0))
2454 return DAG.getNode(ISD::FABS, VT, N0);
2455
2456 // select (setl[te] X, +/-0.0), fneg(X), X -> fabs
2457 if ((CC == ISD::SETLT || CC == ISD::SETLE) &&
2458 N0 == N3 && N2.getOpcode() == ISD::FNEG &&
2459 N2.getOperand(0) == N3)
2460 return DAG.getNode(ISD::FABS, VT, N3);
2461 }
2462 }
2463
2464 // Check to see if we can perform the "gzip trick", transforming
2465 // select_cc setlt X, 0, A, 0 -> and (sra X, size(X)-1), A
2466 if (N1C && N1C->isNullValue() && N3C && N3C->isNullValue() &&
2467 MVT::isInteger(N0.getValueType()) &&
2468 MVT::isInteger(N2.getValueType()) && CC == ISD::SETLT) {
2469 MVT::ValueType XType = N0.getValueType();
2470 MVT::ValueType AType = N2.getValueType();
2471 if (XType >= AType) {
2472 // and (sra X, size(X)-1, A) -> "and (srl X, C2), A" iff A is a
Nate Begeman07ed4172005-10-10 21:26:48 +00002473 // single-bit constant.
Nate Begemanf845b452005-10-08 00:29:44 +00002474 if (N2C && ((N2C->getValue() & (N2C->getValue()-1)) == 0)) {
2475 unsigned ShCtV = Log2_64(N2C->getValue());
2476 ShCtV = MVT::getSizeInBits(XType)-ShCtV-1;
2477 SDOperand ShCt = DAG.getConstant(ShCtV, TLI.getShiftAmountTy());
2478 SDOperand Shift = DAG.getNode(ISD::SRL, XType, N0, ShCt);
Chris Lattner5750df92006-03-01 04:03:14 +00002479 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00002480 if (XType > AType) {
2481 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00002482 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00002483 }
2484 return DAG.getNode(ISD::AND, AType, Shift, N2);
2485 }
2486 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
2487 DAG.getConstant(MVT::getSizeInBits(XType)-1,
2488 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00002489 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00002490 if (XType > AType) {
2491 Shift = DAG.getNode(ISD::TRUNCATE, AType, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00002492 AddToWorkList(Shift.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00002493 }
2494 return DAG.getNode(ISD::AND, AType, Shift, N2);
2495 }
2496 }
Nate Begeman07ed4172005-10-10 21:26:48 +00002497
2498 // fold select C, 16, 0 -> shl C, 4
2499 if (N2C && N3C && N3C->isNullValue() && isPowerOf2_64(N2C->getValue()) &&
2500 TLI.getSetCCResultContents() == TargetLowering::ZeroOrOneSetCCResult) {
2501 // Get a SetCC of the condition
2502 // FIXME: Should probably make sure that setcc is legal if we ever have a
2503 // target where it isn't.
Nate Begemanb0d04a72006-02-18 02:40:58 +00002504 SDOperand Temp, SCC;
Nate Begeman07ed4172005-10-10 21:26:48 +00002505 // cast from setcc result type to select result type
Nate Begemanb0d04a72006-02-18 02:40:58 +00002506 if (AfterLegalize) {
2507 SCC = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
Nate Begeman07ed4172005-10-10 21:26:48 +00002508 Temp = DAG.getZeroExtendInReg(SCC, N2.getValueType());
Nate Begemanb0d04a72006-02-18 02:40:58 +00002509 } else {
2510 SCC = DAG.getSetCC(MVT::i1, N0, N1, CC);
Nate Begeman07ed4172005-10-10 21:26:48 +00002511 Temp = DAG.getNode(ISD::ZERO_EXTEND, N2.getValueType(), SCC);
Nate Begemanb0d04a72006-02-18 02:40:58 +00002512 }
Chris Lattner5750df92006-03-01 04:03:14 +00002513 AddToWorkList(SCC.Val);
2514 AddToWorkList(Temp.Val);
Nate Begeman07ed4172005-10-10 21:26:48 +00002515 // shl setcc result by log2 n2c
2516 return DAG.getNode(ISD::SHL, N2.getValueType(), Temp,
2517 DAG.getConstant(Log2_64(N2C->getValue()),
2518 TLI.getShiftAmountTy()));
2519 }
2520
Nate Begemanf845b452005-10-08 00:29:44 +00002521 // Check to see if this is the equivalent of setcc
2522 // FIXME: Turn all of these into setcc if setcc if setcc is legal
2523 // otherwise, go ahead with the folds.
2524 if (0 && N3C && N3C->isNullValue() && N2C && (N2C->getValue() == 1ULL)) {
2525 MVT::ValueType XType = N0.getValueType();
2526 if (TLI.isOperationLegal(ISD::SETCC, TLI.getSetCCResultTy())) {
2527 SDOperand Res = DAG.getSetCC(TLI.getSetCCResultTy(), N0, N1, CC);
2528 if (Res.getValueType() != VT)
2529 Res = DAG.getNode(ISD::ZERO_EXTEND, VT, Res);
2530 return Res;
2531 }
2532
2533 // seteq X, 0 -> srl (ctlz X, log2(size(X)))
2534 if (N1C && N1C->isNullValue() && CC == ISD::SETEQ &&
2535 TLI.isOperationLegal(ISD::CTLZ, XType)) {
2536 SDOperand Ctlz = DAG.getNode(ISD::CTLZ, XType, N0);
2537 return DAG.getNode(ISD::SRL, XType, Ctlz,
2538 DAG.getConstant(Log2_32(MVT::getSizeInBits(XType)),
2539 TLI.getShiftAmountTy()));
2540 }
2541 // setgt X, 0 -> srl (and (-X, ~X), size(X)-1)
2542 if (N1C && N1C->isNullValue() && CC == ISD::SETGT) {
2543 SDOperand NegN0 = DAG.getNode(ISD::SUB, XType, DAG.getConstant(0, XType),
2544 N0);
2545 SDOperand NotN0 = DAG.getNode(ISD::XOR, XType, N0,
2546 DAG.getConstant(~0ULL, XType));
2547 return DAG.getNode(ISD::SRL, XType,
2548 DAG.getNode(ISD::AND, XType, NegN0, NotN0),
2549 DAG.getConstant(MVT::getSizeInBits(XType)-1,
2550 TLI.getShiftAmountTy()));
2551 }
2552 // setgt X, -1 -> xor (srl (X, size(X)-1), 1)
2553 if (N1C && N1C->isAllOnesValue() && CC == ISD::SETGT) {
2554 SDOperand Sign = DAG.getNode(ISD::SRL, XType, N0,
2555 DAG.getConstant(MVT::getSizeInBits(XType)-1,
2556 TLI.getShiftAmountTy()));
2557 return DAG.getNode(ISD::XOR, XType, Sign, DAG.getConstant(1, XType));
2558 }
2559 }
2560
2561 // Check to see if this is an integer abs. select_cc setl[te] X, 0, -X, X ->
2562 // Y = sra (X, size(X)-1); xor (add (X, Y), Y)
2563 if (N1C && N1C->isNullValue() && (CC == ISD::SETLT || CC == ISD::SETLE) &&
2564 N0 == N3 && N2.getOpcode() == ISD::SUB && N0 == N2.getOperand(1)) {
2565 if (ConstantSDNode *SubC = dyn_cast<ConstantSDNode>(N2.getOperand(0))) {
2566 MVT::ValueType XType = N0.getValueType();
2567 if (SubC->isNullValue() && MVT::isInteger(XType)) {
2568 SDOperand Shift = DAG.getNode(ISD::SRA, XType, N0,
2569 DAG.getConstant(MVT::getSizeInBits(XType)-1,
2570 TLI.getShiftAmountTy()));
2571 SDOperand Add = DAG.getNode(ISD::ADD, XType, N0, Shift);
Chris Lattner5750df92006-03-01 04:03:14 +00002572 AddToWorkList(Shift.Val);
2573 AddToWorkList(Add.Val);
Nate Begemanf845b452005-10-08 00:29:44 +00002574 return DAG.getNode(ISD::XOR, XType, Add, Shift);
2575 }
2576 }
2577 }
2578
Nate Begeman44728a72005-09-19 22:34:01 +00002579 return SDOperand();
2580}
2581
Nate Begeman452d7be2005-09-16 00:54:12 +00002582SDOperand DAGCombiner::SimplifySetCC(MVT::ValueType VT, SDOperand N0,
Nate Begemane17daeb2005-10-05 21:43:42 +00002583 SDOperand N1, ISD::CondCode Cond,
2584 bool foldBooleans) {
Nate Begeman452d7be2005-09-16 00:54:12 +00002585 // These setcc operations always fold.
2586 switch (Cond) {
2587 default: break;
2588 case ISD::SETFALSE:
2589 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
2590 case ISD::SETTRUE:
2591 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
2592 }
2593
2594 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.Val)) {
2595 uint64_t C1 = N1C->getValue();
2596 if (ConstantSDNode *N0C = dyn_cast<ConstantSDNode>(N0.Val)) {
2597 uint64_t C0 = N0C->getValue();
2598
2599 // Sign extend the operands if required
2600 if (ISD::isSignedIntSetCC(Cond)) {
2601 C0 = N0C->getSignExtended();
2602 C1 = N1C->getSignExtended();
2603 }
2604
2605 switch (Cond) {
2606 default: assert(0 && "Unknown integer setcc!");
2607 case ISD::SETEQ: return DAG.getConstant(C0 == C1, VT);
2608 case ISD::SETNE: return DAG.getConstant(C0 != C1, VT);
2609 case ISD::SETULT: return DAG.getConstant(C0 < C1, VT);
2610 case ISD::SETUGT: return DAG.getConstant(C0 > C1, VT);
2611 case ISD::SETULE: return DAG.getConstant(C0 <= C1, VT);
2612 case ISD::SETUGE: return DAG.getConstant(C0 >= C1, VT);
2613 case ISD::SETLT: return DAG.getConstant((int64_t)C0 < (int64_t)C1, VT);
2614 case ISD::SETGT: return DAG.getConstant((int64_t)C0 > (int64_t)C1, VT);
2615 case ISD::SETLE: return DAG.getConstant((int64_t)C0 <= (int64_t)C1, VT);
2616 case ISD::SETGE: return DAG.getConstant((int64_t)C0 >= (int64_t)C1, VT);
2617 }
2618 } else {
2619 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
2620 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
2621 unsigned InSize = MVT::getSizeInBits(N0.getOperand(0).getValueType());
2622
2623 // If the comparison constant has bits in the upper part, the
2624 // zero-extended value could never match.
2625 if (C1 & (~0ULL << InSize)) {
2626 unsigned VSize = MVT::getSizeInBits(N0.getValueType());
2627 switch (Cond) {
2628 case ISD::SETUGT:
2629 case ISD::SETUGE:
2630 case ISD::SETEQ: return DAG.getConstant(0, VT);
2631 case ISD::SETULT:
2632 case ISD::SETULE:
2633 case ISD::SETNE: return DAG.getConstant(1, VT);
2634 case ISD::SETGT:
2635 case ISD::SETGE:
2636 // True if the sign bit of C1 is set.
2637 return DAG.getConstant((C1 & (1ULL << VSize)) != 0, VT);
2638 case ISD::SETLT:
2639 case ISD::SETLE:
2640 // True if the sign bit of C1 isn't set.
2641 return DAG.getConstant((C1 & (1ULL << VSize)) == 0, VT);
2642 default:
2643 break;
2644 }
2645 }
2646
2647 // Otherwise, we can perform the comparison with the low bits.
2648 switch (Cond) {
2649 case ISD::SETEQ:
2650 case ISD::SETNE:
2651 case ISD::SETUGT:
2652 case ISD::SETUGE:
2653 case ISD::SETULT:
2654 case ISD::SETULE:
2655 return DAG.getSetCC(VT, N0.getOperand(0),
2656 DAG.getConstant(C1, N0.getOperand(0).getValueType()),
2657 Cond);
2658 default:
2659 break; // todo, be more careful with signed comparisons
2660 }
2661 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
2662 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
2663 MVT::ValueType ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
2664 unsigned ExtSrcTyBits = MVT::getSizeInBits(ExtSrcTy);
2665 MVT::ValueType ExtDstTy = N0.getValueType();
2666 unsigned ExtDstTyBits = MVT::getSizeInBits(ExtDstTy);
2667
2668 // If the extended part has any inconsistent bits, it cannot ever
2669 // compare equal. In other words, they have to be all ones or all
2670 // zeros.
2671 uint64_t ExtBits =
2672 (~0ULL >> (64-ExtSrcTyBits)) & (~0ULL << (ExtDstTyBits-1));
2673 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
2674 return DAG.getConstant(Cond == ISD::SETNE, VT);
2675
2676 SDOperand ZextOp;
2677 MVT::ValueType Op0Ty = N0.getOperand(0).getValueType();
2678 if (Op0Ty == ExtSrcTy) {
2679 ZextOp = N0.getOperand(0);
2680 } else {
2681 int64_t Imm = ~0ULL >> (64-ExtSrcTyBits);
2682 ZextOp = DAG.getNode(ISD::AND, Op0Ty, N0.getOperand(0),
2683 DAG.getConstant(Imm, Op0Ty));
2684 }
Chris Lattner5750df92006-03-01 04:03:14 +00002685 AddToWorkList(ZextOp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00002686 // Otherwise, make this a use of a zext.
2687 return DAG.getSetCC(VT, ZextOp,
2688 DAG.getConstant(C1 & (~0ULL>>(64-ExtSrcTyBits)),
2689 ExtDstTy),
2690 Cond);
Chris Lattner3391bcd2006-02-08 02:13:15 +00002691 } else if ((N1C->getValue() == 0 || N1C->getValue() == 1) &&
2692 (Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
2693 (N0.getOpcode() == ISD::XOR ||
2694 (N0.getOpcode() == ISD::AND &&
2695 N0.getOperand(0).getOpcode() == ISD::XOR &&
2696 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
2697 isa<ConstantSDNode>(N0.getOperand(1)) &&
2698 cast<ConstantSDNode>(N0.getOperand(1))->getValue() == 1) {
2699 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We can
2700 // only do this if the top bits are known zero.
2701 if (TLI.MaskedValueIsZero(N1,
2702 MVT::getIntVTBitMask(N0.getValueType())-1)) {
2703 // Okay, get the un-inverted input value.
2704 SDOperand Val;
2705 if (N0.getOpcode() == ISD::XOR)
2706 Val = N0.getOperand(0);
2707 else {
2708 assert(N0.getOpcode() == ISD::AND &&
2709 N0.getOperand(0).getOpcode() == ISD::XOR);
2710 // ((X^1)&1)^1 -> X & 1
2711 Val = DAG.getNode(ISD::AND, N0.getValueType(),
2712 N0.getOperand(0).getOperand(0), N0.getOperand(1));
2713 }
2714 return DAG.getSetCC(VT, Val, N1,
2715 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
2716 }
Nate Begeman452d7be2005-09-16 00:54:12 +00002717 }
Chris Lattner5c46f742005-10-05 06:11:08 +00002718
Nate Begeman452d7be2005-09-16 00:54:12 +00002719 uint64_t MinVal, MaxVal;
2720 unsigned OperandBitSize = MVT::getSizeInBits(N1C->getValueType(0));
2721 if (ISD::isSignedIntSetCC(Cond)) {
2722 MinVal = 1ULL << (OperandBitSize-1);
2723 if (OperandBitSize != 1) // Avoid X >> 64, which is undefined.
2724 MaxVal = ~0ULL >> (65-OperandBitSize);
2725 else
2726 MaxVal = 0;
2727 } else {
2728 MinVal = 0;
2729 MaxVal = ~0ULL >> (64-OperandBitSize);
2730 }
2731
2732 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
2733 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
2734 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
2735 --C1; // X >= C0 --> X > (C0-1)
2736 return DAG.getSetCC(VT, N0, DAG.getConstant(C1, N1.getValueType()),
2737 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
2738 }
2739
2740 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
2741 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
2742 ++C1; // X <= C0 --> X < (C0+1)
2743 return DAG.getSetCC(VT, N0, DAG.getConstant(C1, N1.getValueType()),
2744 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
2745 }
2746
2747 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
2748 return DAG.getConstant(0, VT); // X < MIN --> false
2749
2750 // Canonicalize setgt X, Min --> setne X, Min
2751 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
2752 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
Chris Lattnerc8597ca2005-10-21 21:23:25 +00002753 // Canonicalize setlt X, Max --> setne X, Max
2754 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
2755 return DAG.getSetCC(VT, N0, N1, ISD::SETNE);
Nate Begeman452d7be2005-09-16 00:54:12 +00002756
2757 // If we have setult X, 1, turn it into seteq X, 0
2758 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
2759 return DAG.getSetCC(VT, N0, DAG.getConstant(MinVal, N0.getValueType()),
2760 ISD::SETEQ);
2761 // If we have setugt X, Max-1, turn it into seteq X, Max
2762 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
2763 return DAG.getSetCC(VT, N0, DAG.getConstant(MaxVal, N0.getValueType()),
2764 ISD::SETEQ);
2765
2766 // If we have "setcc X, C0", check to see if we can shrink the immediate
2767 // by changing cc.
2768
2769 // SETUGT X, SINTMAX -> SETLT X, 0
2770 if (Cond == ISD::SETUGT && OperandBitSize != 1 &&
2771 C1 == (~0ULL >> (65-OperandBitSize)))
2772 return DAG.getSetCC(VT, N0, DAG.getConstant(0, N1.getValueType()),
2773 ISD::SETLT);
2774
2775 // FIXME: Implement the rest of these.
2776
2777 // Fold bit comparisons when we can.
2778 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
2779 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
2780 if (ConstantSDNode *AndRHS =
2781 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2782 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
2783 // Perform the xform if the AND RHS is a single bit.
2784 if ((AndRHS->getValue() & (AndRHS->getValue()-1)) == 0) {
2785 return DAG.getNode(ISD::SRL, VT, N0,
2786 DAG.getConstant(Log2_64(AndRHS->getValue()),
2787 TLI.getShiftAmountTy()));
2788 }
2789 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getValue()) {
2790 // (X & 8) == 8 --> (X & 8) >> 3
2791 // Perform the xform if C1 is a single bit.
2792 if ((C1 & (C1-1)) == 0) {
2793 return DAG.getNode(ISD::SRL, VT, N0,
2794 DAG.getConstant(Log2_64(C1),TLI.getShiftAmountTy()));
2795 }
2796 }
2797 }
2798 }
2799 } else if (isa<ConstantSDNode>(N0.Val)) {
2800 // Ensure that the constant occurs on the RHS.
2801 return DAG.getSetCC(VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
2802 }
2803
2804 if (ConstantFPSDNode *N0C = dyn_cast<ConstantFPSDNode>(N0.Val))
2805 if (ConstantFPSDNode *N1C = dyn_cast<ConstantFPSDNode>(N1.Val)) {
2806 double C0 = N0C->getValue(), C1 = N1C->getValue();
2807
2808 switch (Cond) {
2809 default: break; // FIXME: Implement the rest of these!
2810 case ISD::SETEQ: return DAG.getConstant(C0 == C1, VT);
2811 case ISD::SETNE: return DAG.getConstant(C0 != C1, VT);
2812 case ISD::SETLT: return DAG.getConstant(C0 < C1, VT);
2813 case ISD::SETGT: return DAG.getConstant(C0 > C1, VT);
2814 case ISD::SETLE: return DAG.getConstant(C0 <= C1, VT);
2815 case ISD::SETGE: return DAG.getConstant(C0 >= C1, VT);
2816 }
2817 } else {
2818 // Ensure that the constant occurs on the RHS.
2819 return DAG.getSetCC(VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
2820 }
2821
2822 if (N0 == N1) {
2823 // We can always fold X == Y for integer setcc's.
2824 if (MVT::isInteger(N0.getValueType()))
2825 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2826 unsigned UOF = ISD::getUnorderedFlavor(Cond);
2827 if (UOF == 2) // FP operators that are undefined on NaNs.
2828 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2829 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
2830 return DAG.getConstant(UOF, VT);
2831 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
2832 // if it is not already.
Chris Lattner4090aee2006-01-18 19:13:41 +00002833 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
Nate Begeman452d7be2005-09-16 00:54:12 +00002834 if (NewCond != Cond)
2835 return DAG.getSetCC(VT, N0, N1, NewCond);
2836 }
2837
2838 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
2839 MVT::isInteger(N0.getValueType())) {
2840 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
2841 N0.getOpcode() == ISD::XOR) {
2842 // Simplify (X+Y) == (X+Z) --> Y == Z
2843 if (N0.getOpcode() == N1.getOpcode()) {
2844 if (N0.getOperand(0) == N1.getOperand(0))
2845 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(1), Cond);
2846 if (N0.getOperand(1) == N1.getOperand(1))
2847 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(0), Cond);
2848 if (isCommutativeBinOp(N0.getOpcode())) {
2849 // If X op Y == Y op X, try other combinations.
2850 if (N0.getOperand(0) == N1.getOperand(1))
2851 return DAG.getSetCC(VT, N0.getOperand(1), N1.getOperand(0), Cond);
2852 if (N0.getOperand(1) == N1.getOperand(0))
Chris Lattnera158eee2005-10-25 18:57:30 +00002853 return DAG.getSetCC(VT, N0.getOperand(0), N1.getOperand(1), Cond);
Nate Begeman452d7be2005-09-16 00:54:12 +00002854 }
2855 }
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00002856
2857 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
2858 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2859 // Turn (X+C1) == C2 --> X == C2-C1
2860 if (N0.getOpcode() == ISD::ADD && N0.Val->hasOneUse()) {
2861 return DAG.getSetCC(VT, N0.getOperand(0),
2862 DAG.getConstant(RHSC->getValue()-LHSR->getValue(),
2863 N0.getValueType()), Cond);
2864 }
2865
2866 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
2867 if (N0.getOpcode() == ISD::XOR)
Chris Lattner5c46f742005-10-05 06:11:08 +00002868 // If we know that all of the inverted bits are zero, don't bother
2869 // performing the inversion.
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00002870 if (TLI.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getValue()))
Chris Lattner5c46f742005-10-05 06:11:08 +00002871 return DAG.getSetCC(VT, N0.getOperand(0),
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00002872 DAG.getConstant(LHSR->getValue()^RHSC->getValue(),
Chris Lattner5c46f742005-10-05 06:11:08 +00002873 N0.getValueType()), Cond);
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00002874 }
2875
2876 // Turn (C1-X) == C2 --> X == C1-C2
2877 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
2878 if (N0.getOpcode() == ISD::SUB && N0.Val->hasOneUse()) {
2879 return DAG.getSetCC(VT, N0.getOperand(1),
2880 DAG.getConstant(SUBC->getValue()-RHSC->getValue(),
2881 N0.getValueType()), Cond);
Chris Lattner5c46f742005-10-05 06:11:08 +00002882 }
Chris Lattnerb3ddfc42006-02-02 06:36:13 +00002883 }
2884 }
2885
Nate Begeman452d7be2005-09-16 00:54:12 +00002886 // Simplify (X+Z) == X --> Z == 0
2887 if (N0.getOperand(0) == N1)
2888 return DAG.getSetCC(VT, N0.getOperand(1),
2889 DAG.getConstant(0, N0.getValueType()), Cond);
2890 if (N0.getOperand(1) == N1) {
2891 if (isCommutativeBinOp(N0.getOpcode()))
2892 return DAG.getSetCC(VT, N0.getOperand(0),
2893 DAG.getConstant(0, N0.getValueType()), Cond);
2894 else {
2895 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
2896 // (Z-X) == X --> Z == X<<1
2897 SDOperand SH = DAG.getNode(ISD::SHL, N1.getValueType(),
2898 N1,
2899 DAG.getConstant(1,TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00002900 AddToWorkList(SH.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00002901 return DAG.getSetCC(VT, N0.getOperand(0), SH, Cond);
2902 }
2903 }
2904 }
2905
2906 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2907 N1.getOpcode() == ISD::XOR) {
2908 // Simplify X == (X+Z) --> Z == 0
2909 if (N1.getOperand(0) == N0) {
2910 return DAG.getSetCC(VT, N1.getOperand(1),
2911 DAG.getConstant(0, N1.getValueType()), Cond);
2912 } else if (N1.getOperand(1) == N0) {
2913 if (isCommutativeBinOp(N1.getOpcode())) {
2914 return DAG.getSetCC(VT, N1.getOperand(0),
2915 DAG.getConstant(0, N1.getValueType()), Cond);
2916 } else {
2917 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
2918 // X == (Z-X) --> X<<1 == Z
2919 SDOperand SH = DAG.getNode(ISD::SHL, N1.getValueType(), N0,
2920 DAG.getConstant(1,TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00002921 AddToWorkList(SH.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00002922 return DAG.getSetCC(VT, SH, N1.getOperand(0), Cond);
2923 }
2924 }
2925 }
2926 }
2927
2928 // Fold away ALL boolean setcc's.
2929 SDOperand Temp;
Nate Begemane17daeb2005-10-05 21:43:42 +00002930 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Nate Begeman452d7be2005-09-16 00:54:12 +00002931 switch (Cond) {
2932 default: assert(0 && "Unknown integer setcc!");
2933 case ISD::SETEQ: // X == Y -> (X^Y)^1
2934 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
2935 N0 = DAG.getNode(ISD::XOR, MVT::i1, Temp, DAG.getConstant(1, MVT::i1));
Chris Lattner5750df92006-03-01 04:03:14 +00002936 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00002937 break;
2938 case ISD::SETNE: // X != Y --> (X^Y)
2939 N0 = DAG.getNode(ISD::XOR, MVT::i1, N0, N1);
2940 break;
2941 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> X^1 & Y
2942 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> X^1 & Y
2943 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
2944 N0 = DAG.getNode(ISD::AND, MVT::i1, N1, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00002945 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00002946 break;
2947 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> Y^1 & X
2948 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> Y^1 & X
2949 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
2950 N0 = DAG.getNode(ISD::AND, MVT::i1, N0, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00002951 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00002952 break;
2953 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> X^1 | Y
2954 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> X^1 | Y
2955 Temp = DAG.getNode(ISD::XOR, MVT::i1, N0, DAG.getConstant(1, MVT::i1));
2956 N0 = DAG.getNode(ISD::OR, MVT::i1, N1, Temp);
Chris Lattner5750df92006-03-01 04:03:14 +00002957 AddToWorkList(Temp.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00002958 break;
2959 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> Y^1 | X
2960 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> Y^1 | X
2961 Temp = DAG.getNode(ISD::XOR, MVT::i1, N1, DAG.getConstant(1, MVT::i1));
2962 N0 = DAG.getNode(ISD::OR, MVT::i1, N0, Temp);
2963 break;
2964 }
2965 if (VT != MVT::i1) {
Chris Lattner5750df92006-03-01 04:03:14 +00002966 AddToWorkList(N0.Val);
Nate Begeman452d7be2005-09-16 00:54:12 +00002967 // FIXME: If running after legalize, we probably can't do this.
2968 N0 = DAG.getNode(ISD::ZERO_EXTEND, VT, N0);
2969 }
2970 return N0;
2971 }
2972
2973 // Could not fold it.
2974 return SDOperand();
2975}
2976
Nate Begeman69575232005-10-20 02:15:44 +00002977/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2978/// return a DAG expression to select that will generate the same value by
2979/// multiplying by a magic number. See:
2980/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
2981SDOperand DAGCombiner::BuildSDIV(SDNode *N) {
2982 MVT::ValueType VT = N->getValueType(0);
Chris Lattnere9936d12005-10-22 18:50:15 +00002983
2984 // Check to see if we can do this.
2985 if (!TLI.isTypeLegal(VT) || (VT != MVT::i32 && VT != MVT::i64))
2986 return SDOperand(); // BuildSDIV only operates on i32 or i64
2987 if (!TLI.isOperationLegal(ISD::MULHS, VT))
2988 return SDOperand(); // Make sure the target supports MULHS.
Nate Begeman69575232005-10-20 02:15:44 +00002989
Nate Begemanc6a454e2005-10-20 17:45:03 +00002990 int64_t d = cast<ConstantSDNode>(N->getOperand(1))->getSignExtended();
Nate Begeman69575232005-10-20 02:15:44 +00002991 ms magics = (VT == MVT::i32) ? magic32(d) : magic64(d);
2992
2993 // Multiply the numerator (operand 0) by the magic value
2994 SDOperand Q = DAG.getNode(ISD::MULHS, VT, N->getOperand(0),
2995 DAG.getConstant(magics.m, VT));
2996 // If d > 0 and m < 0, add the numerator
2997 if (d > 0 && magics.m < 0) {
2998 Q = DAG.getNode(ISD::ADD, VT, Q, N->getOperand(0));
Chris Lattner5750df92006-03-01 04:03:14 +00002999 AddToWorkList(Q.Val);
Nate Begeman69575232005-10-20 02:15:44 +00003000 }
3001 // If d < 0 and m > 0, subtract the numerator.
3002 if (d < 0 && magics.m > 0) {
3003 Q = DAG.getNode(ISD::SUB, VT, Q, N->getOperand(0));
Chris Lattner5750df92006-03-01 04:03:14 +00003004 AddToWorkList(Q.Val);
Nate Begeman69575232005-10-20 02:15:44 +00003005 }
3006 // Shift right algebraic if shift value is nonzero
3007 if (magics.s > 0) {
3008 Q = DAG.getNode(ISD::SRA, VT, Q,
3009 DAG.getConstant(magics.s, TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00003010 AddToWorkList(Q.Val);
Nate Begeman69575232005-10-20 02:15:44 +00003011 }
3012 // Extract the sign bit and add it to the quotient
3013 SDOperand T =
Nate Begeman4d385672005-10-21 01:51:45 +00003014 DAG.getNode(ISD::SRL, VT, Q, DAG.getConstant(MVT::getSizeInBits(VT)-1,
3015 TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00003016 AddToWorkList(T.Val);
Nate Begeman69575232005-10-20 02:15:44 +00003017 return DAG.getNode(ISD::ADD, VT, Q, T);
3018}
3019
3020/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
3021/// return a DAG expression to select that will generate the same value by
3022/// multiplying by a magic number. See:
3023/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
3024SDOperand DAGCombiner::BuildUDIV(SDNode *N) {
3025 MVT::ValueType VT = N->getValueType(0);
Chris Lattnere9936d12005-10-22 18:50:15 +00003026
3027 // Check to see if we can do this.
3028 if (!TLI.isTypeLegal(VT) || (VT != MVT::i32 && VT != MVT::i64))
3029 return SDOperand(); // BuildUDIV only operates on i32 or i64
3030 if (!TLI.isOperationLegal(ISD::MULHU, VT))
3031 return SDOperand(); // Make sure the target supports MULHU.
Nate Begeman69575232005-10-20 02:15:44 +00003032
3033 uint64_t d = cast<ConstantSDNode>(N->getOperand(1))->getValue();
3034 mu magics = (VT == MVT::i32) ? magicu32(d) : magicu64(d);
3035
3036 // Multiply the numerator (operand 0) by the magic value
3037 SDOperand Q = DAG.getNode(ISD::MULHU, VT, N->getOperand(0),
3038 DAG.getConstant(magics.m, VT));
Chris Lattner5750df92006-03-01 04:03:14 +00003039 AddToWorkList(Q.Val);
Nate Begeman69575232005-10-20 02:15:44 +00003040
3041 if (magics.a == 0) {
3042 return DAG.getNode(ISD::SRL, VT, Q,
3043 DAG.getConstant(magics.s, TLI.getShiftAmountTy()));
3044 } else {
3045 SDOperand NPQ = DAG.getNode(ISD::SUB, VT, N->getOperand(0), Q);
Chris Lattner5750df92006-03-01 04:03:14 +00003046 AddToWorkList(NPQ.Val);
Nate Begeman69575232005-10-20 02:15:44 +00003047 NPQ = DAG.getNode(ISD::SRL, VT, NPQ,
3048 DAG.getConstant(1, TLI.getShiftAmountTy()));
Chris Lattner5750df92006-03-01 04:03:14 +00003049 AddToWorkList(NPQ.Val);
Nate Begeman69575232005-10-20 02:15:44 +00003050 NPQ = DAG.getNode(ISD::ADD, VT, NPQ, Q);
Chris Lattner5750df92006-03-01 04:03:14 +00003051 AddToWorkList(NPQ.Val);
Nate Begeman69575232005-10-20 02:15:44 +00003052 return DAG.getNode(ISD::SRL, VT, NPQ,
3053 DAG.getConstant(magics.s-1, TLI.getShiftAmountTy()));
3054 }
3055}
3056
Nate Begeman1d4d4142005-09-01 00:19:25 +00003057// SelectionDAG::Combine - This is the entry point for the file.
3058//
Nate Begeman4ebd8052005-09-01 23:24:04 +00003059void SelectionDAG::Combine(bool RunningAfterLegalize) {
Nate Begeman1d4d4142005-09-01 00:19:25 +00003060 /// run - This is the main entry point to this class.
3061 ///
Nate Begeman4ebd8052005-09-01 23:24:04 +00003062 DAGCombiner(*this).Run(RunningAfterLegalize);
Nate Begeman1d4d4142005-09-01 00:19:25 +00003063}