blob: 8a8185c55f839e82a6dfa07180d2ee23f5c6b1e6 [file] [log] [blame]
Chris Lattnerbc40e892003-01-13 20:01:16 +00001//===-- LiveVariables.cpp - Live Variable Analysis for Machine Code -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00009//
Chris Lattner5cdfbad2003-05-07 20:08:36 +000010// This file implements the LiveVariable analysis pass. For each machine
11// instruction in the function, this pass calculates the set of registers that
12// are immediately dead after the instruction (i.e., the instruction calculates
13// the value, but it is never used) and the set of registers that are used by
14// the instruction, but are never used after the instruction (i.e., they are
15// killed).
16//
17// This class computes live variables using are sparse implementation based on
18// the machine code SSA form. This class computes live variable information for
19// each virtual and _register allocatable_ physical register in a function. It
20// uses the dominance properties of SSA form to efficiently compute live
21// variables for virtual registers, and assumes that physical registers are only
22// live within a single basic block (allowing it to do a single local analysis
23// to resolve physical register lifetimes in each basic block). If a physical
24// register is not register allocatable, it is not tracked. This is useful for
25// things like the stack pointer and condition codes.
26//
Chris Lattnerbc40e892003-01-13 20:01:16 +000027//===----------------------------------------------------------------------===//
28
29#include "llvm/CodeGen/LiveVariables.h"
30#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner61b08f12004-02-10 21:18:55 +000031#include "llvm/Target/MRegisterInfo.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000032#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerbc40e892003-01-13 20:01:16 +000033#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/ADT/DepthFirstIterator.h"
35#include "llvm/ADT/STLExtras.h"
Chris Lattner6fcd8d82004-10-25 18:44:14 +000036#include "llvm/Config/alloca.h"
Chris Lattner657b4d12005-08-24 00:09:33 +000037#include <algorithm>
Chris Lattner49a5aaa2004-01-30 22:08:53 +000038using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000039
Chris Lattner5d8925c2006-08-27 22:30:17 +000040static RegisterPass<LiveVariables> X("livevars", "Live Variable Analysis");
Chris Lattnerbc40e892003-01-13 20:01:16 +000041
Chris Lattnerdacceef2006-01-04 05:40:30 +000042void LiveVariables::VarInfo::dump() const {
Bill Wendlingbcd24982006-12-07 20:28:15 +000043 cerr << "Register Defined by: ";
Chris Lattnerdacceef2006-01-04 05:40:30 +000044 if (DefInst)
Bill Wendlingbcd24982006-12-07 20:28:15 +000045 cerr << *DefInst;
Chris Lattnerdacceef2006-01-04 05:40:30 +000046 else
Bill Wendlingbcd24982006-12-07 20:28:15 +000047 cerr << "<null>\n";
48 cerr << " Alive in blocks: ";
Chris Lattnerdacceef2006-01-04 05:40:30 +000049 for (unsigned i = 0, e = AliveBlocks.size(); i != e; ++i)
Bill Wendlingbcd24982006-12-07 20:28:15 +000050 if (AliveBlocks[i]) cerr << i << ", ";
Evan Chengc6a24102007-03-17 09:29:54 +000051 cerr << " Used in blocks: ";
52 for (unsigned i = 0, e = UsedBlocks.size(); i != e; ++i)
53 if (UsedBlocks[i]) cerr << i << ", ";
Bill Wendlingbcd24982006-12-07 20:28:15 +000054 cerr << "\n Killed by:";
Chris Lattnerdacceef2006-01-04 05:40:30 +000055 if (Kills.empty())
Bill Wendlingbcd24982006-12-07 20:28:15 +000056 cerr << " No instructions.\n";
Chris Lattnerdacceef2006-01-04 05:40:30 +000057 else {
58 for (unsigned i = 0, e = Kills.size(); i != e; ++i)
Bill Wendlingbcd24982006-12-07 20:28:15 +000059 cerr << "\n #" << i << ": " << *Kills[i];
60 cerr << "\n";
Chris Lattnerdacceef2006-01-04 05:40:30 +000061 }
62}
63
Chris Lattnerfb2cb692003-05-12 14:24:00 +000064LiveVariables::VarInfo &LiveVariables::getVarInfo(unsigned RegIdx) {
Chris Lattneref09c632004-01-31 21:27:19 +000065 assert(MRegisterInfo::isVirtualRegister(RegIdx) &&
Chris Lattnerfb2cb692003-05-12 14:24:00 +000066 "getVarInfo: not a virtual register!");
67 RegIdx -= MRegisterInfo::FirstVirtualRegister;
68 if (RegIdx >= VirtRegInfo.size()) {
69 if (RegIdx >= 2*VirtRegInfo.size())
70 VirtRegInfo.resize(RegIdx*2);
71 else
72 VirtRegInfo.resize(2*VirtRegInfo.size());
73 }
Evan Chengc6a24102007-03-17 09:29:54 +000074 VarInfo &VI = VirtRegInfo[RegIdx];
75 VI.AliveBlocks.resize(MF->getNumBlockIDs());
76 VI.UsedBlocks.resize(MF->getNumBlockIDs());
77 return VI;
Chris Lattnerfb2cb692003-05-12 14:24:00 +000078}
79
Chris Lattner657b4d12005-08-24 00:09:33 +000080bool LiveVariables::KillsRegister(MachineInstr *MI, unsigned Reg) const {
Evan Chenga6c4c1e2006-11-15 20:51:59 +000081 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
82 MachineOperand &MO = MI->getOperand(i);
83 if (MO.isReg() && MO.isKill()) {
Evan Chengb371f452007-02-19 21:49:54 +000084 if (RegInfo->regsOverlap(Reg, MO.getReg()))
Evan Chenga6c4c1e2006-11-15 20:51:59 +000085 return true;
86 }
87 }
88 return false;
Chris Lattner657b4d12005-08-24 00:09:33 +000089}
90
91bool LiveVariables::RegisterDefIsDead(MachineInstr *MI, unsigned Reg) const {
Evan Chenga6c4c1e2006-11-15 20:51:59 +000092 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
93 MachineOperand &MO = MI->getOperand(i);
94 if (MO.isReg() && MO.isDead())
Evan Chengb371f452007-02-19 21:49:54 +000095 if (RegInfo->regsOverlap(Reg, MO.getReg()))
Evan Chenga6c4c1e2006-11-15 20:51:59 +000096 return true;
97 }
98 return false;
99}
100
101bool LiveVariables::ModifiesRegister(MachineInstr *MI, unsigned Reg) const {
102 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
103 MachineOperand &MO = MI->getOperand(i);
104 if (MO.isReg() && MO.isDef()) {
Evan Chengb371f452007-02-19 21:49:54 +0000105 if (RegInfo->regsOverlap(Reg, MO.getReg()))
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000106 return true;
107 }
108 }
109 return false;
Chris Lattner657b4d12005-08-24 00:09:33 +0000110}
Chris Lattnerfb2cb692003-05-12 14:24:00 +0000111
Chris Lattnerbc40e892003-01-13 20:01:16 +0000112void LiveVariables::MarkVirtRegAliveInBlock(VarInfo &VRInfo,
Misha Brukman09ba9062004-06-24 21:31:16 +0000113 MachineBasicBlock *MBB) {
Chris Lattner8ba97712004-07-01 04:29:47 +0000114 unsigned BBNum = MBB->getNumber();
Chris Lattnerbc40e892003-01-13 20:01:16 +0000115
116 // Check to see if this basic block is one of the killing blocks. If so,
117 // remove it...
118 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattner74de8b12004-07-19 07:04:55 +0000119 if (VRInfo.Kills[i]->getParent() == MBB) {
Chris Lattnerbc40e892003-01-13 20:01:16 +0000120 VRInfo.Kills.erase(VRInfo.Kills.begin()+i); // Erase entry
121 break;
122 }
123
Chris Lattner73d4adf2004-07-19 06:26:50 +0000124 if (MBB == VRInfo.DefInst->getParent()) return; // Terminate recursion
Chris Lattnerbc40e892003-01-13 20:01:16 +0000125
Chris Lattnerbc40e892003-01-13 20:01:16 +0000126 if (VRInfo.AliveBlocks[BBNum])
127 return; // We already know the block is live
128
129 // Mark the variable known alive in this bb
130 VRInfo.AliveBlocks[BBNum] = true;
131
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000132 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
133 E = MBB->pred_end(); PI != E; ++PI)
Chris Lattnerbc40e892003-01-13 20:01:16 +0000134 MarkVirtRegAliveInBlock(VRInfo, *PI);
135}
136
137void LiveVariables::HandleVirtRegUse(VarInfo &VRInfo, MachineBasicBlock *MBB,
Misha Brukman09ba9062004-06-24 21:31:16 +0000138 MachineInstr *MI) {
Alkis Evlogimenos2e58a412004-09-01 22:34:52 +0000139 assert(VRInfo.DefInst && "Register use before def!");
140
Evan Chengc6a24102007-03-17 09:29:54 +0000141 unsigned BBNum = MBB->getNumber();
142
143 VRInfo.UsedBlocks[BBNum] = true;
Evan Cheng38b7ca62007-04-17 20:22:11 +0000144 VRInfo.NumUses++;
Evan Chengc6a24102007-03-17 09:29:54 +0000145
Chris Lattnerbc40e892003-01-13 20:01:16 +0000146 // Check to see if this basic block is already a kill block...
Chris Lattner74de8b12004-07-19 07:04:55 +0000147 if (!VRInfo.Kills.empty() && VRInfo.Kills.back()->getParent() == MBB) {
Chris Lattnerbc40e892003-01-13 20:01:16 +0000148 // Yes, this register is killed in this basic block already. Increase the
149 // live range by updating the kill instruction.
Chris Lattner74de8b12004-07-19 07:04:55 +0000150 VRInfo.Kills.back() = MI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000151 return;
152 }
153
154#ifndef NDEBUG
155 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattner74de8b12004-07-19 07:04:55 +0000156 assert(VRInfo.Kills[i]->getParent() != MBB && "entry should be at end!");
Chris Lattnerbc40e892003-01-13 20:01:16 +0000157#endif
158
Misha Brukmanedf128a2005-04-21 22:36:52 +0000159 assert(MBB != VRInfo.DefInst->getParent() &&
Chris Lattner73d4adf2004-07-19 06:26:50 +0000160 "Should have kill for defblock!");
Chris Lattnerbc40e892003-01-13 20:01:16 +0000161
162 // Add a new kill entry for this basic block.
Evan Chenge2ee9962007-03-09 09:48:56 +0000163 // If this virtual register is already marked as alive in this basic block,
164 // that means it is alive in at least one of the successor block, it's not
165 // a kill.
Evan Chengc6a24102007-03-17 09:29:54 +0000166 if (!VRInfo.AliveBlocks[BBNum])
Evan Chenge2ee9962007-03-09 09:48:56 +0000167 VRInfo.Kills.push_back(MI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000168
169 // Update all dominating blocks to mark them known live.
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000170 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
171 E = MBB->pred_end(); PI != E; ++PI)
Chris Lattnerbc40e892003-01-13 20:01:16 +0000172 MarkVirtRegAliveInBlock(VRInfo, *PI);
173}
174
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000175void LiveVariables::addRegisterKilled(unsigned IncomingReg, MachineInstr *MI) {
176 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
177 MachineOperand &MO = MI->getOperand(i);
178 if (MO.isReg() && MO.isUse() && MO.getReg() == IncomingReg) {
179 MO.setIsKill();
180 break;
181 }
182 }
183}
184
185void LiveVariables::addRegisterDead(unsigned IncomingReg, MachineInstr *MI) {
186 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
187 MachineOperand &MO = MI->getOperand(i);
188 if (MO.isReg() && MO.isDef() && MO.getReg() == IncomingReg) {
189 MO.setIsDead();
190 break;
191 }
192 }
193}
194
Chris Lattnerbc40e892003-01-13 20:01:16 +0000195void LiveVariables::HandlePhysRegUse(unsigned Reg, MachineInstr *MI) {
Alkis Evlogimenosc55640f2004-01-13 21:16:25 +0000196 PhysRegInfo[Reg] = MI;
197 PhysRegUsed[Reg] = true;
Chris Lattner6d3848d2004-05-10 05:12:43 +0000198
199 for (const unsigned *AliasSet = RegInfo->getAliasSet(Reg);
200 unsigned Alias = *AliasSet; ++AliasSet) {
201 PhysRegInfo[Alias] = MI;
202 PhysRegUsed[Alias] = true;
203 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000204}
205
206void LiveVariables::HandlePhysRegDef(unsigned Reg, MachineInstr *MI) {
207 // Does this kill a previous version of this register?
208 if (MachineInstr *LastUse = PhysRegInfo[Reg]) {
209 if (PhysRegUsed[Reg])
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000210 addRegisterKilled(Reg, LastUse);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000211 else
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000212 addRegisterDead(Reg, LastUse);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000213 }
214 PhysRegInfo[Reg] = MI;
215 PhysRegUsed[Reg] = false;
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000216
217 for (const unsigned *AliasSet = RegInfo->getAliasSet(Reg);
Chris Lattner6d3848d2004-05-10 05:12:43 +0000218 unsigned Alias = *AliasSet; ++AliasSet) {
Chris Lattner49948772004-02-09 01:43:23 +0000219 if (MachineInstr *LastUse = PhysRegInfo[Alias]) {
220 if (PhysRegUsed[Alias])
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000221 addRegisterKilled(Alias, LastUse);
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000222 else
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000223 addRegisterDead(Alias, LastUse);
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000224 }
Chris Lattner49948772004-02-09 01:43:23 +0000225 PhysRegInfo[Alias] = MI;
226 PhysRegUsed[Alias] = false;
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000227 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000228}
229
Evan Chengc6a24102007-03-17 09:29:54 +0000230bool LiveVariables::runOnMachineFunction(MachineFunction &mf) {
231 MF = &mf;
232 const TargetInstrInfo &TII = *MF->getTarget().getInstrInfo();
233 RegInfo = MF->getTarget().getRegisterInfo();
Chris Lattner96aef892004-02-09 01:35:21 +0000234 assert(RegInfo && "Target doesn't have register information?");
235
Evan Chengc6a24102007-03-17 09:29:54 +0000236 ReservedRegisters = RegInfo->getReservedRegs(mf);
Chris Lattner5cdfbad2003-05-07 20:08:36 +0000237
Chris Lattnerbc40e892003-01-13 20:01:16 +0000238 // PhysRegInfo - Keep track of which instruction was the last use of a
239 // physical register. This is a purely local property, because all physical
240 // register references as presumed dead across basic blocks.
241 //
Misha Brukmanedf128a2005-04-21 22:36:52 +0000242 PhysRegInfo = (MachineInstr**)alloca(sizeof(MachineInstr*) *
Chris Lattner6fcd8d82004-10-25 18:44:14 +0000243 RegInfo->getNumRegs());
244 PhysRegUsed = (bool*)alloca(sizeof(bool)*RegInfo->getNumRegs());
245 std::fill(PhysRegInfo, PhysRegInfo+RegInfo->getNumRegs(), (MachineInstr*)0);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000246
Chris Lattnerbc40e892003-01-13 20:01:16 +0000247 /// Get some space for a respectable number of registers...
248 VirtRegInfo.resize(64);
Chris Lattnerd493b342005-04-09 15:23:25 +0000249
Evan Chengc6a24102007-03-17 09:29:54 +0000250 analyzePHINodes(mf);
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000251
Chris Lattnerbc40e892003-01-13 20:01:16 +0000252 // Calculate live variable information in depth first order on the CFG of the
253 // function. This guarantees that we will see the definition of a virtual
254 // register before its uses due to dominance properties of SSA (except for PHI
255 // nodes, which are treated as a special case).
256 //
Evan Chengc6a24102007-03-17 09:29:54 +0000257 MachineBasicBlock *Entry = MF->begin();
Chris Lattnera5287a62004-07-01 04:24:29 +0000258 std::set<MachineBasicBlock*> Visited;
259 for (df_ext_iterator<MachineBasicBlock*> DFI = df_ext_begin(Entry, Visited),
260 E = df_ext_end(Entry, Visited); DFI != E; ++DFI) {
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000261 MachineBasicBlock *MBB = *DFI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000262
Evan Chengb371f452007-02-19 21:49:54 +0000263 // Mark live-in registers as live-in.
264 for (MachineBasicBlock::const_livein_iterator II = MBB->livein_begin(),
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000265 EE = MBB->livein_end(); II != EE; ++II) {
266 assert(MRegisterInfo::isPhysicalRegister(*II) &&
267 "Cannot have a live-in virtual register!");
268 HandlePhysRegDef(*II, 0);
269 }
270
Chris Lattnerbc40e892003-01-13 20:01:16 +0000271 // Loop over all of the instructions, processing them.
272 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
Misha Brukman09ba9062004-06-24 21:31:16 +0000273 I != E; ++I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000274 MachineInstr *MI = I;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000275
276 // Process all of the operands of the instruction...
277 unsigned NumOperandsToProcess = MI->getNumOperands();
278
279 // Unless it is a PHI node. In this case, ONLY process the DEF, not any
280 // of the uses. They will be handled in other basic blocks.
Misha Brukmanedf128a2005-04-21 22:36:52 +0000281 if (MI->getOpcode() == TargetInstrInfo::PHI)
Misha Brukman09ba9062004-06-24 21:31:16 +0000282 NumOperandsToProcess = 1;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000283
Evan Cheng438f7bc2006-11-10 08:43:01 +0000284 // Process all uses...
Chris Lattnerbc40e892003-01-13 20:01:16 +0000285 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000286 MachineOperand &MO = MI->getOperand(i);
Chris Lattnerd8f44e02006-09-05 20:19:27 +0000287 if (MO.isRegister() && MO.isUse() && MO.getReg()) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000288 if (MRegisterInfo::isVirtualRegister(MO.getReg())){
289 HandleVirtRegUse(getVarInfo(MO.getReg()), MBB, MI);
290 } else if (MRegisterInfo::isPhysicalRegister(MO.getReg()) &&
Evan Chengb371f452007-02-19 21:49:54 +0000291 !ReservedRegisters[MO.getReg()]) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000292 HandlePhysRegUse(MO.getReg(), MI);
293 }
294 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000295 }
296
Evan Cheng438f7bc2006-11-10 08:43:01 +0000297 // Process all defs...
Chris Lattnerbc40e892003-01-13 20:01:16 +0000298 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000299 MachineOperand &MO = MI->getOperand(i);
Chris Lattnerd8f44e02006-09-05 20:19:27 +0000300 if (MO.isRegister() && MO.isDef() && MO.getReg()) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000301 if (MRegisterInfo::isVirtualRegister(MO.getReg())) {
302 VarInfo &VRInfo = getVarInfo(MO.getReg());
Chris Lattnerbc40e892003-01-13 20:01:16 +0000303
Chris Lattner73d4adf2004-07-19 06:26:50 +0000304 assert(VRInfo.DefInst == 0 && "Variable multiply defined!");
Misha Brukman09ba9062004-06-24 21:31:16 +0000305 VRInfo.DefInst = MI;
Chris Lattner472405e2004-07-19 06:55:21 +0000306 // Defaults to dead
Chris Lattner74de8b12004-07-19 07:04:55 +0000307 VRInfo.Kills.push_back(MI);
Misha Brukman09ba9062004-06-24 21:31:16 +0000308 } else if (MRegisterInfo::isPhysicalRegister(MO.getReg()) &&
Evan Chengb371f452007-02-19 21:49:54 +0000309 !ReservedRegisters[MO.getReg()]) {
Misha Brukman09ba9062004-06-24 21:31:16 +0000310 HandlePhysRegDef(MO.getReg(), MI);
311 }
312 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000313 }
314 }
315
316 // Handle any virtual assignments from PHI nodes which might be at the
317 // bottom of this basic block. We check all of our successor blocks to see
318 // if they have PHI nodes, and if so, we simulate an assignment at the end
319 // of the current block.
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000320 if (!PHIVarInfo[MBB].empty()) {
321 std::vector<unsigned>& VarInfoVec = PHIVarInfo[MBB];
Misha Brukmanedf128a2005-04-21 22:36:52 +0000322
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000323 for (std::vector<unsigned>::iterator I = VarInfoVec.begin(),
324 E = VarInfoVec.end(); I != E; ++I) {
325 VarInfo& VRInfo = getVarInfo(*I);
326 assert(VRInfo.DefInst && "Register use before def (or no def)!");
Chris Lattnerbc40e892003-01-13 20:01:16 +0000327
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000328 // Only mark it alive only in the block we are representing.
329 MarkVirtRegAliveInBlock(VRInfo, MBB);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000330 }
331 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000332
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000333 // Finally, if the last instruction in the block is a return, make sure to mark
Chris Lattnerd493b342005-04-09 15:23:25 +0000334 // it as using all of the live-out values in the function.
335 if (!MBB->empty() && TII.isReturn(MBB->back().getOpcode())) {
336 MachineInstr *Ret = &MBB->back();
Evan Chengc6a24102007-03-17 09:29:54 +0000337 for (MachineFunction::liveout_iterator I = MF->liveout_begin(),
338 E = MF->liveout_end(); I != E; ++I) {
Chris Lattnerd493b342005-04-09 15:23:25 +0000339 assert(MRegisterInfo::isPhysicalRegister(*I) &&
340 "Cannot have a live-in virtual register!");
341 HandlePhysRegUse(*I, Ret);
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000342 // Add live-out registers as implicit uses.
343 Ret->addRegOperand(*I, false, true);
Chris Lattnerd493b342005-04-09 15:23:25 +0000344 }
345 }
346
Chris Lattnerbc40e892003-01-13 20:01:16 +0000347 // Loop over PhysRegInfo, killing any registers that are available at the
348 // end of the basic block. This also resets the PhysRegInfo map.
Chris Lattner96aef892004-02-09 01:35:21 +0000349 for (unsigned i = 0, e = RegInfo->getNumRegs(); i != e; ++i)
Chris Lattnerbc40e892003-01-13 20:01:16 +0000350 if (PhysRegInfo[i])
Misha Brukman09ba9062004-06-24 21:31:16 +0000351 HandlePhysRegDef(i, 0);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000352 }
353
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000354 // Convert and transfer the dead / killed information we have gathered into
355 // VirtRegInfo onto MI's.
Chris Lattnerbc40e892003-01-13 20:01:16 +0000356 //
Evan Chengf0e3bb12007-03-09 06:02:17 +0000357 for (unsigned i = 0, e1 = VirtRegInfo.size(); i != e1; ++i)
358 for (unsigned j = 0, e2 = VirtRegInfo[i].Kills.size(); j != e2; ++j) {
Chris Lattner74de8b12004-07-19 07:04:55 +0000359 if (VirtRegInfo[i].Kills[j] == VirtRegInfo[i].DefInst)
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000360 addRegisterDead(i + MRegisterInfo::FirstVirtualRegister,
361 VirtRegInfo[i].Kills[j]);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000362 else
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000363 addRegisterKilled(i + MRegisterInfo::FirstVirtualRegister,
364 VirtRegInfo[i].Kills[j]);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000365 }
Chris Lattnera5287a62004-07-01 04:24:29 +0000366
Chris Lattner9fb6cf12004-07-09 16:44:37 +0000367 // Check to make sure there are no unreachable blocks in the MC CFG for the
368 // function. If so, it is due to a bug in the instruction selector or some
369 // other part of the code generator if this happens.
370#ifndef NDEBUG
Evan Chengc6a24102007-03-17 09:29:54 +0000371 for(MachineFunction::iterator i = MF->begin(), e = MF->end(); i != e; ++i)
Chris Lattner9fb6cf12004-07-09 16:44:37 +0000372 assert(Visited.count(&*i) != 0 && "unreachable basic block found");
373#endif
374
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000375 PHIVarInfo.clear();
Chris Lattnerbc40e892003-01-13 20:01:16 +0000376 return false;
377}
Chris Lattner5ed001b2004-02-19 18:28:02 +0000378
379/// instructionChanged - When the address of an instruction changes, this
380/// method should be called so that live variables can update its internal
381/// data structures. This removes the records for OldMI, transfering them to
382/// the records for NewMI.
383void LiveVariables::instructionChanged(MachineInstr *OldMI,
384 MachineInstr *NewMI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000385 // If the instruction defines any virtual registers, update the VarInfo,
386 // kill and dead information for the instruction.
Alkis Evlogimenosa8db01a2004-03-30 22:44:39 +0000387 for (unsigned i = 0, e = OldMI->getNumOperands(); i != e; ++i) {
388 MachineOperand &MO = OldMI->getOperand(i);
Chris Lattnerd45be362005-01-19 17:09:15 +0000389 if (MO.isRegister() && MO.getReg() &&
Chris Lattner5ed001b2004-02-19 18:28:02 +0000390 MRegisterInfo::isVirtualRegister(MO.getReg())) {
391 unsigned Reg = MO.getReg();
392 VarInfo &VI = getVarInfo(Reg);
Chris Lattnerd45be362005-01-19 17:09:15 +0000393 if (MO.isDef()) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000394 if (MO.isDead()) {
395 MO.unsetIsDead();
396 addVirtualRegisterDead(Reg, NewMI);
397 }
Chris Lattnerd45be362005-01-19 17:09:15 +0000398 // Update the defining instruction.
399 if (VI.DefInst == OldMI)
400 VI.DefInst = NewMI;
Chris Lattner2a6e1632005-01-19 17:11:51 +0000401 }
402 if (MO.isUse()) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000403 if (MO.isKill()) {
404 MO.unsetIsKill();
405 addVirtualRegisterKilled(Reg, NewMI);
406 }
Chris Lattnerd45be362005-01-19 17:09:15 +0000407 // If this is a kill of the value, update the VI kills list.
408 if (VI.removeKill(OldMI))
409 VI.Kills.push_back(NewMI); // Yes, there was a kill of it
410 }
Chris Lattner5ed001b2004-02-19 18:28:02 +0000411 }
412 }
Chris Lattner5ed001b2004-02-19 18:28:02 +0000413}
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000414
415/// removeVirtualRegistersKilled - Remove all killed info for the specified
416/// instruction.
417void LiveVariables::removeVirtualRegistersKilled(MachineInstr *MI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000418 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
419 MachineOperand &MO = MI->getOperand(i);
420 if (MO.isReg() && MO.isKill()) {
421 MO.unsetIsKill();
422 unsigned Reg = MO.getReg();
423 if (MRegisterInfo::isVirtualRegister(Reg)) {
424 bool removed = getVarInfo(Reg).removeKill(MI);
425 assert(removed && "kill not in register's VarInfo?");
426 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000427 }
428 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000429}
430
431/// removeVirtualRegistersDead - Remove all of the dead registers for the
432/// specified instruction from the live variable information.
433void LiveVariables::removeVirtualRegistersDead(MachineInstr *MI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000434 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
435 MachineOperand &MO = MI->getOperand(i);
436 if (MO.isReg() && MO.isDead()) {
437 MO.unsetIsDead();
438 unsigned Reg = MO.getReg();
439 if (MRegisterInfo::isVirtualRegister(Reg)) {
440 bool removed = getVarInfo(Reg).removeKill(MI);
441 assert(removed && "kill not in register's VarInfo?");
442 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000443 }
444 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000445}
446
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000447/// analyzePHINodes - Gather information about the PHI nodes in here. In
448/// particular, we want to map the variable information of a virtual
449/// register which is used in a PHI node. We map that to the BB the vreg is
450/// coming from.
451///
452void LiveVariables::analyzePHINodes(const MachineFunction& Fn) {
453 for (MachineFunction::const_iterator I = Fn.begin(), E = Fn.end();
454 I != E; ++I)
455 for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end();
456 BBI != BBE && BBI->getOpcode() == TargetInstrInfo::PHI; ++BBI)
457 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
458 PHIVarInfo[BBI->getOperand(i + 1).getMachineBasicBlock()].
459 push_back(BBI->getOperand(i).getReg());
460}