blob: 1e901931ccebbd9fc1a90452308e2837ff31756b [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000019#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000020#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000024#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner7b738342005-09-13 19:33:40 +000025#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000026#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000028#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000029#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000030#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000031#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000032using namespace llvm;
33
Chris Lattner4eab7142006-11-10 02:08:47 +000034static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc");
35
Chris Lattner331d1bc2006-11-02 01:44:04 +000036PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
37 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000038
39 // Fold away setcc operations if possible.
40 setSetCCIsExpensive();
Nate Begeman405e3ec2005-10-21 00:02:42 +000041 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000042
Chris Lattnerd145a612005-09-27 22:18:25 +000043 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000044 setUseUnderscoreSetJmp(true);
45 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000046
Chris Lattner7c5a3d32005-08-16 17:14:42 +000047 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000048 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
49 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
50 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000051
Evan Chengc5484282006-10-04 00:56:09 +000052 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
53 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
54 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
55
Evan Cheng8b2794a2006-10-13 21:14:26 +000056 // PowerPC does not have truncstore for i1.
57 setStoreXAction(MVT::i1, Promote);
58
Chris Lattner94e509c2006-11-10 23:58:45 +000059 // PowerPC has pre-inc load and store's.
60 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
61 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
62 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000063 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000065 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
66 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
67 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000068 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
70
Chris Lattnera54aa942006-01-29 06:26:08 +000071 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
72 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
73
Chris Lattner7c5a3d32005-08-16 17:14:42 +000074 // PowerPC has no intrinsics for these particular operations
75 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
76 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
77 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
78
Chris Lattner7c5a3d32005-08-16 17:14:42 +000079 // PowerPC has no SREM/UREM instructions
80 setOperationAction(ISD::SREM, MVT::i32, Expand);
81 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000082 setOperationAction(ISD::SREM, MVT::i64, Expand);
83 setOperationAction(ISD::UREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000084
85 // We don't support sin/cos/sqrt/fmod
86 setOperationAction(ISD::FSIN , MVT::f64, Expand);
87 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000088 setOperationAction(ISD::FREM , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000089 setOperationAction(ISD::FSIN , MVT::f32, Expand);
90 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000091 setOperationAction(ISD::FREM , MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000092
93 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +000094 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000095 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
96 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
97 }
98
Chris Lattner9601a862006-03-05 05:08:37 +000099 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
100 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
101
Nate Begemand88fc032006-01-14 03:14:10 +0000102 // PowerPC does not have BSWAP, CTPOP or CTTZ
103 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000104 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
105 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000106 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
107 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
108 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000109
Nate Begeman35ef9132006-01-11 21:21:00 +0000110 // PowerPC does not have ROTR
111 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
112
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000113 // PowerPC does not have Select
114 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000115 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 setOperationAction(ISD::SELECT, MVT::f32, Expand);
117 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000118
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000119 // PowerPC wants to turn select_cc of FP into fsel when possible.
120 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
121 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000122
Nate Begeman750ac1b2006-02-01 07:19:44 +0000123 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000124 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000125
Nate Begeman81e80972006-03-17 01:40:33 +0000126 // PowerPC does not have BRCOND which requires SetCC
127 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000128
129 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000130
Chris Lattnerf7605322005-08-31 21:09:52 +0000131 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
132 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000133
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000134 // PowerPC does not have [U|S]INT_TO_FP
135 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
136 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
137
Chris Lattner53e88452005-12-23 05:13:35 +0000138 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
139 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000140 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
141 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000142
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000143 // We cannot sextinreg(i1). Expand to shifts.
144 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
145
146
Jim Laskeyabf6d172006-01-05 01:25:28 +0000147 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000148 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000149 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskeyabf6d172006-01-05 01:25:28 +0000150 // FIXME - use subtarget debug flags
Jim Laskeye0bce712006-01-05 01:47:43 +0000151 if (!TM.getSubtarget<PPCSubtarget>().isDarwin())
Jim Laskeyabf6d172006-01-05 01:25:28 +0000152 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000153
Nate Begeman28a6b022005-12-10 02:36:00 +0000154 // We want to legalize GlobalAddress and ConstantPool nodes into the
155 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000156 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000157 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000158 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000159 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
160 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
161 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
162
Nate Begemanee625572006-01-27 21:09:22 +0000163 // RET must be custom lowered, to meet ABI requirements
164 setOperationAction(ISD::RET , MVT::Other, Custom);
165
Nate Begemanacc398c2006-01-25 18:21:52 +0000166 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
167 setOperationAction(ISD::VASTART , MVT::Other, Custom);
168
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000169 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000170 setOperationAction(ISD::VAARG , MVT::Other, Expand);
171 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
172 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000173 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000174 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000175 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
176 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000177
Chris Lattner6d92cad2006-03-26 10:06:40 +0000178 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000179 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000180
Chris Lattnera7a58542006-06-16 17:34:12 +0000181 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000182 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000183 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000184 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000185 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000186 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000187 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
188
Chris Lattner7fbcef72006-03-24 07:53:47 +0000189 // FIXME: disable this lowered code. This generates 64-bit register values,
190 // and we don't model the fact that the top part is clobbered by calls. We
191 // need to flag these together so that the value isn't live across a call.
192 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
193
Nate Begemanae749a92005-10-25 23:48:36 +0000194 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
195 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
196 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000197 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000198 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000199 }
200
Chris Lattnera7a58542006-06-16 17:34:12 +0000201 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Nate Begeman9d2b8172005-10-18 00:56:42 +0000202 // 64 bit PowerPC implementations can support i64 types directly
203 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000204 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
205 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000206 } else {
207 // 32 bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000208 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
209 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
210 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000211 }
Evan Chengd30bf012006-03-01 01:11:20 +0000212
Nate Begeman425a9692005-11-29 08:17:20 +0000213 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000214 // First set operation action for all vector types to expand. Then we
215 // will selectively turn on ones that can be effectively codegen'd.
216 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
217 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000218 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000219 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
220 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000221
Chris Lattner7ff7e672006-04-04 17:25:31 +0000222 // We promote all shuffles to v16i8.
223 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000224 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
225
226 // We promote all non-typed operations to v4i32.
227 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
228 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
229 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
230 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
231 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
232 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
233 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
234 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
235 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
236 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
237 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
238 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000239
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000240 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000241 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
242 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
243 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
244 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
245 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Chris Lattner2ef5e892006-05-24 00:15:25 +0000246 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000247 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
248 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
249 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000250
251 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000252 }
253
Chris Lattner7ff7e672006-04-04 17:25:31 +0000254 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
255 // with merges, splats, etc.
256 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
257
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000258 setOperationAction(ISD::AND , MVT::v4i32, Legal);
259 setOperationAction(ISD::OR , MVT::v4i32, Legal);
260 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
261 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
262 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
263 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
264
Nate Begeman425a9692005-11-29 08:17:20 +0000265 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000266 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000267 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
268 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000269
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000270 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000271 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000272 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000273 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000274
Chris Lattnerb2177b92006-03-19 06:55:52 +0000275 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
276 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000277
Chris Lattner541f91b2006-04-02 00:43:36 +0000278 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
279 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000280 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
281 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000282 }
283
Chris Lattnerc08f9022006-06-27 00:04:13 +0000284 setSetCCResultType(MVT::i32);
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000285 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000286 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000287
288 if (TM.getSubtarget<PPCSubtarget>().isPPC64())
289 setStackPointerRegisterToSaveRestore(PPC::X1);
290 else
291 setStackPointerRegisterToSaveRestore(PPC::R1);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000292
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000293 // We have target-specific dag combine patterns for the following nodes:
294 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000295 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000296 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000297 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000298
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000299 computeRegisterProperties();
300}
301
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000302const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
303 switch (Opcode) {
304 default: return 0;
305 case PPCISD::FSEL: return "PPCISD::FSEL";
306 case PPCISD::FCFID: return "PPCISD::FCFID";
307 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
308 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000309 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000310 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
311 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000312 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000313 case PPCISD::Hi: return "PPCISD::Hi";
314 case PPCISD::Lo: return "PPCISD::Lo";
Jim Laskey2060a822006-12-11 18:45:56 +0000315 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000316 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
317 case PPCISD::SRL: return "PPCISD::SRL";
318 case PPCISD::SRA: return "PPCISD::SRA";
319 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000320 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
321 case PPCISD::STD_32: return "PPCISD::STD_32";
Chris Lattnere00ebf02006-01-28 07:33:03 +0000322 case PPCISD::CALL: return "PPCISD::CALL";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000323 case PPCISD::MTCTR: return "PPCISD::MTCTR";
324 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000325 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000326 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000327 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000328 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerd9989382006-07-10 20:56:58 +0000329 case PPCISD::LBRX: return "PPCISD::LBRX";
330 case PPCISD::STBRX: return "PPCISD::STBRX";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000331 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000332 }
333}
334
Chris Lattner1a635d62006-04-14 06:01:58 +0000335//===----------------------------------------------------------------------===//
336// Node matching predicates, for use by the tblgen matching code.
337//===----------------------------------------------------------------------===//
338
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000339/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
340static bool isFloatingPointZero(SDOperand Op) {
341 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
342 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
Evan Cheng466685d2006-10-09 20:57:25 +0000343 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000344 // Maybe this has already been legalized into the constant pool?
345 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000346 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000347 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
348 }
349 return false;
350}
351
Chris Lattnerddb739e2006-04-06 17:23:16 +0000352/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
353/// true if Op is undef or if it matches the specified value.
354static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
355 return Op.getOpcode() == ISD::UNDEF ||
356 cast<ConstantSDNode>(Op)->getValue() == Val;
357}
358
359/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
360/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000361bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
362 if (!isUnary) {
363 for (unsigned i = 0; i != 16; ++i)
364 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
365 return false;
366 } else {
367 for (unsigned i = 0; i != 8; ++i)
368 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
369 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
370 return false;
371 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000372 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000373}
374
375/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
376/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000377bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
378 if (!isUnary) {
379 for (unsigned i = 0; i != 16; i += 2)
380 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
381 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
382 return false;
383 } else {
384 for (unsigned i = 0; i != 8; i += 2)
385 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
386 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
387 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
388 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
389 return false;
390 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000391 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000392}
393
Chris Lattnercaad1632006-04-06 22:02:42 +0000394/// isVMerge - Common function, used to match vmrg* shuffles.
395///
396static bool isVMerge(SDNode *N, unsigned UnitSize,
397 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000398 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
399 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
400 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
401 "Unsupported merge size!");
402
403 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
404 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
405 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000406 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000407 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000408 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000409 return false;
410 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000411 return true;
412}
413
414/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
415/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
416bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
417 if (!isUnary)
418 return isVMerge(N, UnitSize, 8, 24);
419 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000420}
421
422/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
423/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000424bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
425 if (!isUnary)
426 return isVMerge(N, UnitSize, 0, 16);
427 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000428}
429
430
Chris Lattnerd0608e12006-04-06 18:26:28 +0000431/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
432/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000433int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000434 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
435 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000436 // Find the first non-undef value in the shuffle mask.
437 unsigned i;
438 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
439 /*search*/;
440
441 if (i == 16) return -1; // all undef.
442
443 // Otherwise, check to see if the rest of the elements are consequtively
444 // numbered from this value.
445 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
446 if (ShiftAmt < i) return -1;
447 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000448
Chris Lattnerf24380e2006-04-06 22:28:36 +0000449 if (!isUnary) {
450 // Check the rest of the elements to see if they are consequtive.
451 for (++i; i != 16; ++i)
452 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
453 return -1;
454 } else {
455 // Check the rest of the elements to see if they are consequtive.
456 for (++i; i != 16; ++i)
457 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
458 return -1;
459 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000460
461 return ShiftAmt;
462}
Chris Lattneref819f82006-03-20 06:33:01 +0000463
464/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
465/// specifies a splat of a single element that is suitable for input to
466/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000467bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
468 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
469 N->getNumOperands() == 16 &&
470 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000471
Chris Lattner88a99ef2006-03-20 06:37:44 +0000472 // This is a splat operation if each element of the permute is the same, and
473 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000474 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000475 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000476 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
477 ElementBase = EltV->getValue();
478 else
479 return false; // FIXME: Handle UNDEF elements too!
480
481 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
482 return false;
483
484 // Check that they are consequtive.
485 for (unsigned i = 1; i != EltSize; ++i) {
486 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
487 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
488 return false;
489 }
490
Chris Lattner88a99ef2006-03-20 06:37:44 +0000491 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000492 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000493 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000494 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
495 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000496 for (unsigned j = 0; j != EltSize; ++j)
497 if (N->getOperand(i+j) != N->getOperand(j))
498 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000499 }
500
Chris Lattner7ff7e672006-04-04 17:25:31 +0000501 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000502}
503
504/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
505/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000506unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
507 assert(isSplatShuffleMask(N, EltSize));
508 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000509}
510
Chris Lattnere87192a2006-04-12 17:37:20 +0000511/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000512/// by using a vspltis[bhw] instruction of the specified element size, return
513/// the constant being splatted. The ByteSize field indicates the number of
514/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000515SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000516 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000517
518 // If ByteSize of the splat is bigger than the element size of the
519 // build_vector, then we have a case where we are checking for a splat where
520 // multiple elements of the buildvector are folded together into a single
521 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
522 unsigned EltSize = 16/N->getNumOperands();
523 if (EltSize < ByteSize) {
524 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
525 SDOperand UniquedVals[4];
526 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
527
528 // See if all of the elements in the buildvector agree across.
529 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
530 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
531 // If the element isn't a constant, bail fully out.
532 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
533
534
535 if (UniquedVals[i&(Multiple-1)].Val == 0)
536 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
537 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
538 return SDOperand(); // no match.
539 }
540
541 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
542 // either constant or undef values that are identical for each chunk. See
543 // if these chunks can form into a larger vspltis*.
544
545 // Check to see if all of the leading entries are either 0 or -1. If
546 // neither, then this won't fit into the immediate field.
547 bool LeadingZero = true;
548 bool LeadingOnes = true;
549 for (unsigned i = 0; i != Multiple-1; ++i) {
550 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
551
552 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
553 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
554 }
555 // Finally, check the least significant entry.
556 if (LeadingZero) {
557 if (UniquedVals[Multiple-1].Val == 0)
558 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
559 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
560 if (Val < 16)
561 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
562 }
563 if (LeadingOnes) {
564 if (UniquedVals[Multiple-1].Val == 0)
565 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
566 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
567 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
568 return DAG.getTargetConstant(Val, MVT::i32);
569 }
570
571 return SDOperand();
572 }
573
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000574 // Check to see if this buildvec has a single non-undef value in its elements.
575 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
576 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
577 if (OpVal.Val == 0)
578 OpVal = N->getOperand(i);
579 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000580 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000581 }
582
Chris Lattner140a58f2006-04-08 06:46:53 +0000583 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000584
Nate Begeman98e70cc2006-03-28 04:15:58 +0000585 unsigned ValSizeInBytes = 0;
586 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000587 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
588 Value = CN->getValue();
589 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
590 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
591 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
592 Value = FloatToBits(CN->getValue());
593 ValSizeInBytes = 4;
594 }
595
596 // If the splat value is larger than the element value, then we can never do
597 // this splat. The only case that we could fit the replicated bits into our
598 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000599 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000600
601 // If the element value is larger than the splat value, cut it in half and
602 // check to see if the two halves are equal. Continue doing this until we
603 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
604 while (ValSizeInBytes > ByteSize) {
605 ValSizeInBytes >>= 1;
606
607 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000608 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
609 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000610 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000611 }
612
613 // Properly sign extend the value.
614 int ShAmt = (4-ByteSize)*8;
615 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
616
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000617 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000618 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000619
Chris Lattner140a58f2006-04-08 06:46:53 +0000620 // Finally, if this value fits in a 5 bit sext field, return it
621 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
622 return DAG.getTargetConstant(MaskVal, MVT::i32);
623 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000624}
625
Chris Lattner1a635d62006-04-14 06:01:58 +0000626//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000627// Addressing Mode Selection
628//===----------------------------------------------------------------------===//
629
630/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
631/// or 64-bit immediate, and if the value can be accurately represented as a
632/// sign extension from a 16-bit value. If so, this returns true and the
633/// immediate.
634static bool isIntS16Immediate(SDNode *N, short &Imm) {
635 if (N->getOpcode() != ISD::Constant)
636 return false;
637
638 Imm = (short)cast<ConstantSDNode>(N)->getValue();
639 if (N->getValueType(0) == MVT::i32)
640 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
641 else
642 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
643}
644static bool isIntS16Immediate(SDOperand Op, short &Imm) {
645 return isIntS16Immediate(Op.Val, Imm);
646}
647
648
649/// SelectAddressRegReg - Given the specified addressed, check to see if it
650/// can be represented as an indexed [r+r] operation. Returns false if it
651/// can be more efficiently represented with [r+imm].
652bool PPCTargetLowering::SelectAddressRegReg(SDOperand N, SDOperand &Base,
653 SDOperand &Index,
654 SelectionDAG &DAG) {
655 short imm = 0;
656 if (N.getOpcode() == ISD::ADD) {
657 if (isIntS16Immediate(N.getOperand(1), imm))
658 return false; // r+i
659 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
660 return false; // r+i
661
662 Base = N.getOperand(0);
663 Index = N.getOperand(1);
664 return true;
665 } else if (N.getOpcode() == ISD::OR) {
666 if (isIntS16Immediate(N.getOperand(1), imm))
667 return false; // r+i can fold it if we can.
668
669 // If this is an or of disjoint bitfields, we can codegen this as an add
670 // (for better address arithmetic) if the LHS and RHS of the OR are provably
671 // disjoint.
672 uint64_t LHSKnownZero, LHSKnownOne;
673 uint64_t RHSKnownZero, RHSKnownOne;
674 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
675
676 if (LHSKnownZero) {
677 ComputeMaskedBits(N.getOperand(1), ~0U, RHSKnownZero, RHSKnownOne);
678 // If all of the bits are known zero on the LHS or RHS, the add won't
679 // carry.
680 if ((LHSKnownZero | RHSKnownZero) == ~0U) {
681 Base = N.getOperand(0);
682 Index = N.getOperand(1);
683 return true;
684 }
685 }
686 }
687
688 return false;
689}
690
691/// Returns true if the address N can be represented by a base register plus
692/// a signed 16-bit displacement [r+imm], and if it is not better
693/// represented as reg+reg.
694bool PPCTargetLowering::SelectAddressRegImm(SDOperand N, SDOperand &Disp,
695 SDOperand &Base, SelectionDAG &DAG){
696 // If this can be more profitably realized as r+r, fail.
697 if (SelectAddressRegReg(N, Disp, Base, DAG))
698 return false;
699
700 if (N.getOpcode() == ISD::ADD) {
701 short imm = 0;
702 if (isIntS16Immediate(N.getOperand(1), imm)) {
703 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
704 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
705 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
706 } else {
707 Base = N.getOperand(0);
708 }
709 return true; // [r+i]
710 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
711 // Match LOAD (ADD (X, Lo(G))).
712 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
713 && "Cannot handle constant offsets yet!");
714 Disp = N.getOperand(1).getOperand(0); // The global address.
715 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
716 Disp.getOpcode() == ISD::TargetConstantPool ||
717 Disp.getOpcode() == ISD::TargetJumpTable);
718 Base = N.getOperand(0);
719 return true; // [&g+r]
720 }
721 } else if (N.getOpcode() == ISD::OR) {
722 short imm = 0;
723 if (isIntS16Immediate(N.getOperand(1), imm)) {
724 // If this is an or of disjoint bitfields, we can codegen this as an add
725 // (for better address arithmetic) if the LHS and RHS of the OR are
726 // provably disjoint.
727 uint64_t LHSKnownZero, LHSKnownOne;
728 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
729 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
730 // If all of the bits are known zero on the LHS or RHS, the add won't
731 // carry.
732 Base = N.getOperand(0);
733 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
734 return true;
735 }
736 }
737 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
738 // Loading from a constant address.
739
740 // If this address fits entirely in a 16-bit sext immediate field, codegen
741 // this as "d, 0"
742 short Imm;
743 if (isIntS16Immediate(CN, Imm)) {
744 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
745 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
746 return true;
747 }
748
749 // FIXME: Handle small sext constant offsets in PPC64 mode also!
750 if (CN->getValueType(0) == MVT::i32) {
751 int Addr = (int)CN->getValue();
752
753 // Otherwise, break this down into an LIS + disp.
754 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
755 Base = DAG.getConstant(Addr - (signed short)Addr, MVT::i32);
756 return true;
757 }
758 }
759
760 Disp = DAG.getTargetConstant(0, getPointerTy());
761 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
762 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
763 else
764 Base = N;
765 return true; // [r+0]
766}
767
768/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
769/// represented as an indexed [r+r] operation.
770bool PPCTargetLowering::SelectAddressRegRegOnly(SDOperand N, SDOperand &Base,
771 SDOperand &Index,
772 SelectionDAG &DAG) {
773 // Check to see if we can easily represent this as an [r+r] address. This
774 // will fail if it thinks that the address is more profitably represented as
775 // reg+imm, e.g. where imm = 0.
776 if (SelectAddressRegReg(N, Base, Index, DAG))
777 return true;
778
779 // If the operand is an addition, always emit this as [r+r], since this is
780 // better (for code size, and execution, as the memop does the add for free)
781 // than emitting an explicit add.
782 if (N.getOpcode() == ISD::ADD) {
783 Base = N.getOperand(0);
784 Index = N.getOperand(1);
785 return true;
786 }
787
788 // Otherwise, do it the hard way, using R0 as the base register.
789 Base = DAG.getRegister(PPC::R0, N.getValueType());
790 Index = N;
791 return true;
792}
793
794/// SelectAddressRegImmShift - Returns true if the address N can be
795/// represented by a base register plus a signed 14-bit displacement
796/// [r+imm*4]. Suitable for use by STD and friends.
797bool PPCTargetLowering::SelectAddressRegImmShift(SDOperand N, SDOperand &Disp,
798 SDOperand &Base,
799 SelectionDAG &DAG) {
800 // If this can be more profitably realized as r+r, fail.
801 if (SelectAddressRegReg(N, Disp, Base, DAG))
802 return false;
803
804 if (N.getOpcode() == ISD::ADD) {
805 short imm = 0;
806 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
807 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
808 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
809 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
810 } else {
811 Base = N.getOperand(0);
812 }
813 return true; // [r+i]
814 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
815 // Match LOAD (ADD (X, Lo(G))).
816 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
817 && "Cannot handle constant offsets yet!");
818 Disp = N.getOperand(1).getOperand(0); // The global address.
819 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
820 Disp.getOpcode() == ISD::TargetConstantPool ||
821 Disp.getOpcode() == ISD::TargetJumpTable);
822 Base = N.getOperand(0);
823 return true; // [&g+r]
824 }
825 } else if (N.getOpcode() == ISD::OR) {
826 short imm = 0;
827 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
828 // If this is an or of disjoint bitfields, we can codegen this as an add
829 // (for better address arithmetic) if the LHS and RHS of the OR are
830 // provably disjoint.
831 uint64_t LHSKnownZero, LHSKnownOne;
832 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
833 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
834 // If all of the bits are known zero on the LHS or RHS, the add won't
835 // carry.
836 Base = N.getOperand(0);
837 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
838 return true;
839 }
840 }
841 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
842 // Loading from a constant address.
843
844 // If this address fits entirely in a 14-bit sext immediate field, codegen
845 // this as "d, 0"
846 short Imm;
847 if (isIntS16Immediate(CN, Imm)) {
848 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
849 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
850 return true;
851 }
852
853 // FIXME: Handle small sext constant offsets in PPC64 mode also!
854 if (CN->getValueType(0) == MVT::i32) {
855 int Addr = (int)CN->getValue();
856
857 // Otherwise, break this down into an LIS + disp.
858 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
859 Base = DAG.getConstant(Addr - (signed short)Addr, MVT::i32);
860 return true;
861 }
862 }
863
864 Disp = DAG.getTargetConstant(0, getPointerTy());
865 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
866 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
867 else
868 Base = N;
869 return true; // [r+0]
870}
871
872
873/// getPreIndexedAddressParts - returns true by value, base pointer and
874/// offset pointer and addressing mode by reference if the node's address
875/// can be legally represented as pre-indexed load / store address.
876bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
877 SDOperand &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000878 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000879 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000880 // Disabled by default for now.
881 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000882
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000883 SDOperand Ptr;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000884 MVT::ValueType VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000885 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
886 Ptr = LD->getBasePtr();
Chris Lattner0851b4f2006-11-15 19:55:13 +0000887 VT = LD->getLoadedVT();
888
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000889 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000890 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000891 Ptr = ST->getBasePtr();
892 VT = ST->getStoredVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000893 } else
894 return false;
895
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000896 // PowerPC doesn't have preinc load/store instructions for vectors.
897 if (MVT::isVector(VT))
898 return false;
899
Chris Lattner0851b4f2006-11-15 19:55:13 +0000900 // TODO: Check reg+reg first.
901
902 // LDU/STU use reg+imm*4, others use reg+imm.
903 if (VT != MVT::i64) {
904 // reg + imm
905 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
906 return false;
907 } else {
908 // reg + imm * 4.
909 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
910 return false;
911 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000912
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000913 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +0000914 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
915 // sext i32 to i64 when addr mode is r+i.
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000916 if (LD->getValueType(0) == MVT::i64 && LD->getLoadedVT() == MVT::i32 &&
917 LD->getExtensionType() == ISD::SEXTLOAD &&
918 isa<ConstantSDNode>(Offset))
919 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +0000920 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000921
Chris Lattner4eab7142006-11-10 02:08:47 +0000922 AM = ISD::PRE_INC;
923 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000924}
925
926//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +0000927// LowerOperation implementation
928//===----------------------------------------------------------------------===//
929
930static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000931 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000932 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000933 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000934 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
935 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000936
937 const TargetMachine &TM = DAG.getTarget();
938
Chris Lattner059ca0f2006-06-16 21:01:35 +0000939 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
940 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
941
Chris Lattner1a635d62006-04-14 06:01:58 +0000942 // If this is a non-darwin platform, we don't support non-static relo models
943 // yet.
944 if (TM.getRelocationModel() == Reloc::Static ||
945 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
946 // Generate non-pic code that has direct accesses to the constant pool.
947 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000948 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000949 }
950
Chris Lattner35d86fe2006-07-26 21:12:04 +0000951 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +0000952 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000953 Hi = DAG.getNode(ISD::ADD, PtrVT,
954 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +0000955 }
956
Chris Lattner059ca0f2006-06-16 21:01:35 +0000957 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000958 return Lo;
959}
960
Nate Begeman37efe672006-04-22 18:53:45 +0000961static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000962 MVT::ValueType PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +0000963 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000964 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
965 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +0000966
967 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000968
969 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
970 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
971
Nate Begeman37efe672006-04-22 18:53:45 +0000972 // If this is a non-darwin platform, we don't support non-static relo models
973 // yet.
974 if (TM.getRelocationModel() == Reloc::Static ||
975 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
976 // Generate non-pic code that has direct accesses to the constant pool.
977 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000978 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +0000979 }
980
Chris Lattner35d86fe2006-07-26 21:12:04 +0000981 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +0000982 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000983 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +0000984 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +0000985 }
986
Chris Lattner059ca0f2006-06-16 21:01:35 +0000987 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +0000988 return Lo;
989}
990
Chris Lattner1a635d62006-04-14 06:01:58 +0000991static SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000992 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000993 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
994 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000995 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
996 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000997
998 const TargetMachine &TM = DAG.getTarget();
999
Chris Lattner059ca0f2006-06-16 21:01:35 +00001000 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1001 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
1002
Chris Lattner1a635d62006-04-14 06:01:58 +00001003 // If this is a non-darwin platform, we don't support non-static relo models
1004 // yet.
1005 if (TM.getRelocationModel() == Reloc::Static ||
1006 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1007 // Generate non-pic code that has direct accesses to globals.
1008 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001009 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001010 }
1011
Chris Lattner35d86fe2006-07-26 21:12:04 +00001012 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001013 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001014 Hi = DAG.getNode(ISD::ADD, PtrVT,
1015 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001016 }
1017
Chris Lattner059ca0f2006-06-16 21:01:35 +00001018 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001019
Chris Lattner57fc62c2006-12-11 23:22:45 +00001020 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001021 return Lo;
1022
1023 // If the global is weak or external, we have to go through the lazy
1024 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001025 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001026}
1027
1028static SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
1029 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1030
1031 // If we're comparing for equality to zero, expose the fact that this is
1032 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1033 // fold the new nodes.
1034 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1035 if (C->isNullValue() && CC == ISD::SETEQ) {
1036 MVT::ValueType VT = Op.getOperand(0).getValueType();
1037 SDOperand Zext = Op.getOperand(0);
1038 if (VT < MVT::i32) {
1039 VT = MVT::i32;
1040 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1041 }
1042 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
1043 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1044 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
1045 DAG.getConstant(Log2b, MVT::i32));
1046 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1047 }
1048 // Leave comparisons against 0 and -1 alone for now, since they're usually
1049 // optimized. FIXME: revisit this when we can custom lower all setcc
1050 // optimizations.
1051 if (C->isAllOnesValue() || C->isNullValue())
1052 return SDOperand();
1053 }
1054
1055 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001056 // by xor'ing the rhs with the lhs, which is faster than setting a
1057 // condition register, reading it back out, and masking the correct bit. The
1058 // normal approach here uses sub to do this instead of xor. Using xor exposes
1059 // the result to other bit-twiddling opportunities.
Chris Lattner1a635d62006-04-14 06:01:58 +00001060 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
1061 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1062 MVT::ValueType VT = Op.getValueType();
Chris Lattnerac011bc2006-11-14 05:28:08 +00001063 SDOperand Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001064 Op.getOperand(1));
1065 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1066 }
1067 return SDOperand();
1068}
1069
1070static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
1071 unsigned VarArgsFrameIndex) {
1072 // vastart just stores the address of the VarArgsFrameIndex slot into the
1073 // memory location argument.
Chris Lattner0d72a202006-07-28 16:45:47 +00001074 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1075 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001076 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
1077 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV->getValue(),
1078 SV->getOffset());
Chris Lattner1a635d62006-04-14 06:01:58 +00001079}
1080
Chris Lattnerc91a4752006-06-26 22:48:35 +00001081static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
1082 int &VarArgsFrameIndex) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001083 // TODO: add description of PPC stack frame format, or at least some docs.
1084 //
1085 MachineFunction &MF = DAG.getMachineFunction();
1086 MachineFrameInfo *MFI = MF.getFrameInfo();
1087 SSARegMap *RegMap = MF.getSSARegMap();
Chris Lattner79e490a2006-08-11 17:18:05 +00001088 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001089 SDOperand Root = Op.getOperand(0);
1090
Jim Laskey2f616bf2006-11-16 22:43:37 +00001091 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1092 bool isPPC64 = PtrVT == MVT::i64;
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001093 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001094
1095 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001096
1097 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001098 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1099 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1100 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001101 static const unsigned GPR_64[] = { // 64-bit registers.
1102 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1103 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1104 };
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001105 static const unsigned FPR[] = {
1106 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1107 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1108 };
1109 static const unsigned VR[] = {
1110 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1111 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1112 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001113
Jim Laskey2f616bf2006-11-16 22:43:37 +00001114 const unsigned Num_GPR_Regs = sizeof(GPR_32)/sizeof(GPR_32[0]);
1115 const unsigned Num_FPR_Regs = sizeof(FPR)/sizeof(FPR[0]);
1116 const unsigned Num_VR_Regs = sizeof( VR)/sizeof( VR[0]);
1117
1118 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1119
Chris Lattnerc91a4752006-06-26 22:48:35 +00001120 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001121
1122 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001123 // entry to a function on PPC, the arguments start after the linkage area,
1124 // although the first ones are often in registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001125 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
1126 SDOperand ArgVal;
1127 bool needsLoad = false;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001128 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
1129 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001130 unsigned ArgSize = ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001131
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001132 unsigned CurArgOffset = ArgOffset;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001133 switch (ObjectVT) {
1134 default: assert(0 && "Unhandled argument type!");
1135 case MVT::i32:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001136 // All int arguments reserve stack space.
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001137 ArgOffset += PtrByteSize;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001138
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001139 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001140 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
1141 MF.addLiveIn(GPR[GPR_idx], VReg);
1142 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001143 ++GPR_idx;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001144 } else {
1145 needsLoad = true;
Jim Laskey619965d2006-11-29 13:37:09 +00001146 ArgSize = PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001147 }
1148 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001149 case MVT::i64: // PPC64
1150 // All int arguments reserve stack space.
1151 ArgOffset += 8;
1152
1153 if (GPR_idx != Num_GPR_Regs) {
1154 unsigned VReg = RegMap->createVirtualRegister(&PPC::G8RCRegClass);
1155 MF.addLiveIn(GPR[GPR_idx], VReg);
1156 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1157 ++GPR_idx;
1158 } else {
1159 needsLoad = true;
1160 }
1161 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001162 case MVT::f32:
1163 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001164 // All FP arguments reserve stack space.
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001165 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001166
1167 // Every 4 bytes of argument space consumes one of the GPRs available for
1168 // argument passing.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001169 if (GPR_idx != Num_GPR_Regs) {
1170 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001171 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001172 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001173 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001174 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001175 unsigned VReg;
1176 if (ObjectVT == MVT::f32)
1177 VReg = RegMap->createVirtualRegister(&PPC::F4RCRegClass);
1178 else
1179 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
1180 MF.addLiveIn(FPR[FPR_idx], VReg);
1181 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001182 ++FPR_idx;
1183 } else {
1184 needsLoad = true;
1185 }
1186 break;
1187 case MVT::v4f32:
1188 case MVT::v4i32:
1189 case MVT::v8i16:
1190 case MVT::v16i8:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001191 // Note that vector arguments in registers don't reserve stack space.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001192 if (VR_idx != Num_VR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001193 unsigned VReg = RegMap->createVirtualRegister(&PPC::VRRCRegClass);
1194 MF.addLiveIn(VR[VR_idx], VReg);
1195 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001196 ++VR_idx;
1197 } else {
1198 // This should be simple, but requires getting 16-byte aligned stack
1199 // values.
1200 assert(0 && "Loading VR argument not implemented yet!");
1201 needsLoad = true;
1202 }
1203 break;
1204 }
1205
1206 // We need to load the argument to a virtual register if we determined above
1207 // that we ran out of physical registers of the appropriate type
1208 if (needsLoad) {
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001209 // If the argument is actually used, emit a load from the right stack
1210 // slot.
1211 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
Jim Laskey619965d2006-11-29 13:37:09 +00001212 int FI = MFI->CreateFixedObject(ObjSize,
1213 CurArgOffset + (ArgSize - ObjSize));
Chris Lattnerc91a4752006-06-26 22:48:35 +00001214 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
Evan Cheng466685d2006-10-09 20:57:25 +00001215 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001216 } else {
1217 // Don't emit a dead load.
1218 ArgVal = DAG.getNode(ISD::UNDEF, ObjectVT);
1219 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001220 }
1221
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001222 ArgValues.push_back(ArgVal);
1223 }
1224
1225 // If the function takes variable number of arguments, make a frame index for
1226 // the start of the first vararg value... for expansion of llvm.va_start.
1227 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1228 if (isVarArg) {
Chris Lattnerc91a4752006-06-26 22:48:35 +00001229 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
1230 ArgOffset);
1231 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001232 // If this function is vararg, store any remaining integer argument regs
1233 // to their spots on the stack so that they may be loaded by deferencing the
1234 // result of va_next.
Chris Lattnere2199452006-08-11 17:38:39 +00001235 SmallVector<SDOperand, 8> MemOps;
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001236 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001237 unsigned VReg;
1238 if (isPPC64)
1239 VReg = RegMap->createVirtualRegister(&PPC::G8RCRegClass);
1240 else
1241 VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
1242
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001243 MF.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001244 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001245 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001246 MemOps.push_back(Store);
1247 // Increment the address by four for the next argument to store
Chris Lattnerc91a4752006-06-26 22:48:35 +00001248 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1249 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001250 }
1251 if (!MemOps.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001252 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001253 }
1254
1255 ArgValues.push_back(Root);
1256
1257 // Return the new list of results.
1258 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
1259 Op.Val->value_end());
Chris Lattner79e490a2006-08-11 17:18:05 +00001260 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001261}
1262
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001263/// isCallCompatibleAddress - Return the immediate to use if the specified
1264/// 32-bit value is representable in the immediate field of a BxA instruction.
1265static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
1266 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1267 if (!C) return 0;
1268
1269 int Addr = C->getValue();
1270 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1271 (Addr << 6 >> 6) != Addr)
1272 return 0; // Top 6 bits have to be sext of immediate.
1273
1274 return DAG.getConstant((int)C->getValue() >> 2, MVT::i32).Val;
1275}
1276
Chris Lattnerabde4602006-05-16 22:56:08 +00001277static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG) {
1278 SDOperand Chain = Op.getOperand(0);
Chris Lattnerabde4602006-05-16 22:56:08 +00001279 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattnerabde4602006-05-16 22:56:08 +00001280 SDOperand Callee = Op.getOperand(4);
Evan Cheng4360bdc2006-05-25 00:57:32 +00001281 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1282
Chris Lattnerc91a4752006-06-26 22:48:35 +00001283 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1284 bool isPPC64 = PtrVT == MVT::i64;
1285 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001286
Chris Lattnerabde4602006-05-16 22:56:08 +00001287 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
1288 // SelectExpr to use to put the arguments in the appropriate registers.
1289 std::vector<SDOperand> args_to_use;
1290
1291 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00001292 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001293 // prereserved space for [SP][CR][LR][3 x unused].
Jim Laskey2f616bf2006-11-16 22:43:37 +00001294 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64);
Chris Lattnerabde4602006-05-16 22:56:08 +00001295
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001296 // Add up all the space actually used.
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001297 for (unsigned i = 0; i != NumOps; ++i) {
1298 unsigned ArgSize =MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
1299 ArgSize = std::max(ArgSize, PtrByteSize);
1300 NumBytes += ArgSize;
1301 }
Chris Lattnerc04ba7a2006-05-16 23:54:25 +00001302
Chris Lattner7b053502006-05-30 21:21:04 +00001303 // The prolog code of the callee may store up to 8 GPR argument registers to
1304 // the stack, allowing va_start to index over them in memory if its varargs.
1305 // Because we cannot tell if this is needed on the caller side, we have to
1306 // conservatively assume that it is needed. As such, make sure we have at
1307 // least enough stack space for the caller to store the 8 GPRs.
Jim Laskey2f616bf2006-11-16 22:43:37 +00001308 NumBytes = std::max(NumBytes, PPCFrameInfo::getMinCallFrameSize(isPPC64));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001309
1310 // Adjust the stack pointer for the new arguments...
1311 // These operations are automatically eliminated by the prolog/epilog pass
1312 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001313 DAG.getConstant(NumBytes, PtrVT));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001314
1315 // Set up a copy of the stack pointer for use loading and storing any
1316 // arguments that may not fit in the registers available for argument
1317 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001318 SDOperand StackPtr;
1319 if (isPPC64)
1320 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
1321 else
1322 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001323
1324 // Figure out which arguments are going to go in registers, and which in
1325 // memory. Also, if this is a vararg function, floating point operations
1326 // must be stored to our stack, and loaded into integer regs as well, if
1327 // any integer regs are available for argument passing.
Jim Laskey2f616bf2006-11-16 22:43:37 +00001328 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001329 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001330
Chris Lattnerc91a4752006-06-26 22:48:35 +00001331 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001332 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1333 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1334 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001335 static const unsigned GPR_64[] = { // 64-bit registers.
1336 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1337 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1338 };
Chris Lattner9a2a4972006-05-17 06:01:33 +00001339 static const unsigned FPR[] = {
1340 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1341 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1342 };
1343 static const unsigned VR[] = {
1344 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1345 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1346 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001347 const unsigned NumGPRs = sizeof(GPR_32)/sizeof(GPR_32[0]);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001348 const unsigned NumFPRs = sizeof(FPR)/sizeof(FPR[0]);
1349 const unsigned NumVRs = sizeof( VR)/sizeof( VR[0]);
1350
Chris Lattnerc91a4752006-06-26 22:48:35 +00001351 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1352
Chris Lattner9a2a4972006-05-17 06:01:33 +00001353 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Chris Lattnere2199452006-08-11 17:38:39 +00001354 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001355 for (unsigned i = 0; i != NumOps; ++i) {
1356 SDOperand Arg = Op.getOperand(5+2*i);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001357
1358 // PtrOff will be used to store the current argument to the stack if a
1359 // register cannot be found for it.
1360 SDOperand PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001361 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
1362
1363 // On PPC64, promote integers to 64-bit values.
1364 if (isPPC64 && Arg.getValueType() == MVT::i32) {
1365 unsigned ExtOp = ISD::ZERO_EXTEND;
1366 if (cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue())
1367 ExtOp = ISD::SIGN_EXTEND;
1368 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
1369 }
1370
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001371 switch (Arg.getValueType()) {
1372 default: assert(0 && "Unexpected ValueType for argument!");
1373 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00001374 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001375 if (GPR_idx != NumGPRs) {
1376 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001377 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001378 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001379 }
Chris Lattnerc91a4752006-06-26 22:48:35 +00001380 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001381 break;
1382 case MVT::f32:
1383 case MVT::f64:
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001384 if (isVarArg && isPPC64) {
1385 // Float varargs need to be promoted to double.
1386 if (Arg.getValueType() == MVT::f32)
1387 Arg = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Arg);
1388 }
1389
Chris Lattner9a2a4972006-05-17 06:01:33 +00001390 if (FPR_idx != NumFPRs) {
1391 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
1392
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001393 if (isVarArg) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001394 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001395 MemOpChains.push_back(Store);
1396
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001397 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00001398 if (GPR_idx != NumGPRs) {
Evan Cheng466685d2006-10-09 20:57:25 +00001399 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001400 MemOpChains.push_back(Load.getValue(1));
1401 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001402 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001403 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001404 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001405 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Evan Cheng466685d2006-10-09 20:57:25 +00001406 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001407 MemOpChains.push_back(Load.getValue(1));
1408 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00001409 }
1410 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001411 // If we have any FPRs remaining, we may also have GPRs remaining.
1412 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1413 // GPRs.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001414 if (GPR_idx != NumGPRs)
1415 ++GPR_idx;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001416 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64)
Chris Lattner9a2a4972006-05-17 06:01:33 +00001417 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00001418 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001419 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001420 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattnerabde4602006-05-16 22:56:08 +00001421 }
Chris Lattnerc91a4752006-06-26 22:48:35 +00001422 if (isPPC64)
1423 ArgOffset += 8;
1424 else
1425 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001426 break;
1427 case MVT::v4f32:
1428 case MVT::v4i32:
1429 case MVT::v8i16:
1430 case MVT::v16i8:
1431 assert(!isVarArg && "Don't support passing vectors to varargs yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001432 assert(VR_idx != NumVRs &&
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001433 "Don't support passing more than 12 vector args yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001434 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001435 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00001436 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001437 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001438 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001439 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1440 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00001441
Chris Lattner9a2a4972006-05-17 06:01:33 +00001442 // Build a sequence of copy-to-reg nodes chained together with token chain
1443 // and flag operands which copy the outgoing args into the appropriate regs.
1444 SDOperand InFlag;
1445 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1446 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1447 InFlag);
1448 InFlag = Chain.getValue(1);
1449 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001450
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001451 std::vector<MVT::ValueType> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001452 NodeTys.push_back(MVT::Other); // Returns a chain
1453 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1454
Chris Lattner79e490a2006-08-11 17:18:05 +00001455 SmallVector<SDOperand, 8> Ops;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001456 unsigned CallOpc = PPCISD::CALL;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001457
1458 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1459 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1460 // node so that legalize doesn't hack it.
Chris Lattnerabde4602006-05-16 22:56:08 +00001461 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Chris Lattner9a2a4972006-05-17 06:01:33 +00001462 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001463 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1464 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
1465 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
1466 // If this is an absolute destination address, use the munged value.
1467 Callee = SDOperand(Dest, 0);
1468 else {
1469 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
1470 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00001471 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
1472 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001473 InFlag = Chain.getValue(1);
1474
1475 // Copy the callee address into R12 on darwin.
1476 Chain = DAG.getCopyToReg(Chain, PPC::R12, Callee, InFlag);
1477 InFlag = Chain.getValue(1);
1478
1479 NodeTys.clear();
1480 NodeTys.push_back(MVT::Other);
1481 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001482 Ops.push_back(Chain);
Chris Lattner4a45abf2006-06-10 01:14:28 +00001483 CallOpc = PPCISD::BCTRL;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001484 Callee.Val = 0;
1485 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001486
Chris Lattner4a45abf2006-06-10 01:14:28 +00001487 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001488 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001489 Ops.push_back(Chain);
1490 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001491 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001492
Chris Lattner4a45abf2006-06-10 01:14:28 +00001493 // Add argument registers to the end of the list so that they are known live
1494 // into the call.
1495 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1496 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1497 RegsToPass[i].second.getValueType()));
1498
1499 if (InFlag.Val)
1500 Ops.push_back(InFlag);
Chris Lattner79e490a2006-08-11 17:18:05 +00001501 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00001502 InFlag = Chain.getValue(1);
1503
Chris Lattner79e490a2006-08-11 17:18:05 +00001504 SDOperand ResultVals[3];
1505 unsigned NumResults = 0;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001506 NodeTys.clear();
1507
1508 // If the call has results, copy the values out of the ret val registers.
1509 switch (Op.Val->getValueType(0)) {
1510 default: assert(0 && "Unexpected ret value!");
1511 case MVT::Other: break;
1512 case MVT::i32:
1513 if (Op.Val->getValueType(1) == MVT::i32) {
1514 Chain = DAG.getCopyFromReg(Chain, PPC::R4, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001515 ResultVals[0] = Chain.getValue(0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001516 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32,
1517 Chain.getValue(2)).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001518 ResultVals[1] = Chain.getValue(0);
1519 NumResults = 2;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001520 NodeTys.push_back(MVT::i32);
1521 } else {
1522 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001523 ResultVals[0] = Chain.getValue(0);
1524 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001525 }
1526 NodeTys.push_back(MVT::i32);
1527 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001528 case MVT::i64:
1529 Chain = DAG.getCopyFromReg(Chain, PPC::X3, MVT::i64, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001530 ResultVals[0] = Chain.getValue(0);
1531 NumResults = 1;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001532 NodeTys.push_back(MVT::i64);
1533 break;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001534 case MVT::f32:
1535 case MVT::f64:
1536 Chain = DAG.getCopyFromReg(Chain, PPC::F1, Op.Val->getValueType(0),
1537 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001538 ResultVals[0] = Chain.getValue(0);
1539 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001540 NodeTys.push_back(Op.Val->getValueType(0));
1541 break;
1542 case MVT::v4f32:
1543 case MVT::v4i32:
1544 case MVT::v8i16:
1545 case MVT::v16i8:
1546 Chain = DAG.getCopyFromReg(Chain, PPC::V2, Op.Val->getValueType(0),
1547 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001548 ResultVals[0] = Chain.getValue(0);
1549 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001550 NodeTys.push_back(Op.Val->getValueType(0));
1551 break;
1552 }
1553
Chris Lattnerabde4602006-05-16 22:56:08 +00001554 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001555 DAG.getConstant(NumBytes, PtrVT));
Chris Lattner9a2a4972006-05-17 06:01:33 +00001556 NodeTys.push_back(MVT::Other);
Chris Lattnerabde4602006-05-16 22:56:08 +00001557
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001558 // If the function returns void, just return the chain.
Chris Lattnerf6e190f2006-08-12 07:20:05 +00001559 if (NumResults == 0)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001560 return Chain;
1561
1562 // Otherwise, merge everything together with a MERGE_VALUES node.
Chris Lattner79e490a2006-08-11 17:18:05 +00001563 ResultVals[NumResults++] = Chain;
1564 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1565 ResultVals, NumResults);
Chris Lattnerabde4602006-05-16 22:56:08 +00001566 return Res.getValue(Op.ResNo);
1567}
1568
Chris Lattner1a635d62006-04-14 06:01:58 +00001569static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
1570 SDOperand Copy;
1571 switch(Op.getNumOperands()) {
1572 default:
1573 assert(0 && "Do not know how to return this many arguments!");
1574 abort();
1575 case 1:
1576 return SDOperand(); // ret void is legal
Evan Cheng6848be12006-05-26 23:10:12 +00001577 case 3: {
Chris Lattner1a635d62006-04-14 06:01:58 +00001578 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
1579 unsigned ArgReg;
Chris Lattneref957102006-06-21 00:34:03 +00001580 if (ArgVT == MVT::i32) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001581 ArgReg = PPC::R3;
Chris Lattneref957102006-06-21 00:34:03 +00001582 } else if (ArgVT == MVT::i64) {
1583 ArgReg = PPC::X3;
Chris Lattner325f0a12006-08-11 16:47:32 +00001584 } else if (MVT::isVector(ArgVT)) {
Chris Lattneref957102006-06-21 00:34:03 +00001585 ArgReg = PPC::V2;
Chris Lattner325f0a12006-08-11 16:47:32 +00001586 } else {
1587 assert(MVT::isFloatingPoint(ArgVT));
1588 ArgReg = PPC::F1;
Chris Lattner1a635d62006-04-14 06:01:58 +00001589 }
1590
1591 Copy = DAG.getCopyToReg(Op.getOperand(0), ArgReg, Op.getOperand(1),
1592 SDOperand());
1593
1594 // If we haven't noted the R3/F1 are live out, do so now.
1595 if (DAG.getMachineFunction().liveout_empty())
1596 DAG.getMachineFunction().addLiveOut(ArgReg);
1597 break;
1598 }
Evan Cheng6848be12006-05-26 23:10:12 +00001599 case 5:
1600 Copy = DAG.getCopyToReg(Op.getOperand(0), PPC::R3, Op.getOperand(3),
Chris Lattner1a635d62006-04-14 06:01:58 +00001601 SDOperand());
1602 Copy = DAG.getCopyToReg(Copy, PPC::R4, Op.getOperand(1),Copy.getValue(1));
1603 // If we haven't noted the R3+R4 are live out, do so now.
1604 if (DAG.getMachineFunction().liveout_empty()) {
1605 DAG.getMachineFunction().addLiveOut(PPC::R3);
1606 DAG.getMachineFunction().addLiveOut(PPC::R4);
1607 }
1608 break;
1609 }
1610 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
1611}
1612
Jim Laskeyefc7e522006-12-04 22:04:42 +00001613static SDOperand LowerSTACKRESTORE(SDOperand Op, SelectionDAG &DAG,
1614 const PPCSubtarget &Subtarget) {
1615 // When we pop the dynamic allocation we need to restore the SP link.
1616
1617 // Get the corect type for pointers.
1618 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1619
1620 // Construct the stack pointer operand.
1621 bool IsPPC64 = Subtarget.isPPC64();
1622 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
1623 SDOperand StackPtr = DAG.getRegister(SP, PtrVT);
1624
1625 // Get the operands for the STACKRESTORE.
1626 SDOperand Chain = Op.getOperand(0);
1627 SDOperand SaveSP = Op.getOperand(1);
1628
1629 // Load the old link SP.
1630 SDOperand LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
1631
1632 // Restore the stack pointer.
1633 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
1634
1635 // Store the old link SP.
1636 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
1637}
1638
Jim Laskey2f616bf2006-11-16 22:43:37 +00001639static SDOperand LowerDYNAMIC_STACKALLOC(SDOperand Op, SelectionDAG &DAG,
1640 const PPCSubtarget &Subtarget) {
1641 MachineFunction &MF = DAG.getMachineFunction();
1642 bool IsPPC64 = Subtarget.isPPC64();
1643
1644 // Get current frame pointer save index. The users of this index will be
1645 // primarily DYNALLOC instructions.
1646 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1647 int FPSI = FI->getFramePointerSaveIndex();
1648
1649 // If the frame pointer save index hasn't been defined yet.
1650 if (!FPSI) {
1651 // Find out what the fix offset of the frame pointer save area.
1652 int Offset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64);
1653 // Allocate the frame index for frame pointer save area.
1654 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, Offset);
1655 // Save the result.
1656 FI->setFramePointerSaveIndex(FPSI);
1657 }
1658
1659 // Get the inputs.
1660 SDOperand Chain = Op.getOperand(0);
1661 SDOperand Size = Op.getOperand(1);
1662
1663 // Get the corect type for pointers.
1664 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1665 // Negate the size.
1666 SDOperand NegSize = DAG.getNode(ISD::SUB, PtrVT,
1667 DAG.getConstant(0, PtrVT), Size);
1668 // Construct a node for the frame pointer save index.
1669 SDOperand FPSIdx = DAG.getFrameIndex(FPSI, PtrVT);
1670 // Build a DYNALLOC node.
1671 SDOperand Ops[3] = { Chain, NegSize, FPSIdx };
1672 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
1673 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
1674}
1675
1676
Chris Lattner1a635d62006-04-14 06:01:58 +00001677/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
1678/// possible.
1679static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
1680 // Not FP? Not a fsel.
1681 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
1682 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
1683 return SDOperand();
1684
1685 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
1686
1687 // Cannot handle SETEQ/SETNE.
1688 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
1689
1690 MVT::ValueType ResVT = Op.getValueType();
1691 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
1692 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
1693 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
1694
1695 // If the RHS of the comparison is a 0.0, we don't need to do the
1696 // subtraction at all.
1697 if (isFloatingPointZero(RHS))
1698 switch (CC) {
1699 default: break; // SETUO etc aren't handled by fsel.
1700 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001701 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001702 case ISD::SETLT:
1703 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1704 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001705 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001706 case ISD::SETGE:
1707 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1708 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1709 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
1710 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001711 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001712 case ISD::SETGT:
1713 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1714 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001715 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001716 case ISD::SETLE:
1717 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1718 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1719 return DAG.getNode(PPCISD::FSEL, ResVT,
1720 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
1721 }
1722
1723 SDOperand Cmp;
1724 switch (CC) {
1725 default: break; // SETUO etc aren't handled by fsel.
1726 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001727 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001728 case ISD::SETLT:
1729 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1730 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1731 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1732 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1733 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001734 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001735 case ISD::SETGE:
1736 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1737 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1738 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1739 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1740 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001741 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001742 case ISD::SETGT:
1743 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1744 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1745 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1746 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1747 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001748 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001749 case ISD::SETLE:
1750 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1751 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1752 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1753 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1754 }
1755 return SDOperand();
1756}
1757
1758static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
1759 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
1760 SDOperand Src = Op.getOperand(0);
1761 if (Src.getValueType() == MVT::f32)
1762 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
1763
1764 SDOperand Tmp;
1765 switch (Op.getValueType()) {
1766 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
1767 case MVT::i32:
1768 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
1769 break;
1770 case MVT::i64:
1771 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
1772 break;
1773 }
1774
1775 // Convert the FP value to an int value through memory.
1776 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Tmp);
1777 if (Op.getValueType() == MVT::i32)
1778 Bits = DAG.getNode(ISD::TRUNCATE, MVT::i32, Bits);
1779 return Bits;
1780}
1781
1782static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
1783 if (Op.getOperand(0).getValueType() == MVT::i64) {
1784 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
1785 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
1786 if (Op.getValueType() == MVT::f32)
1787 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1788 return FP;
1789 }
1790
1791 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
1792 "Unhandled SINT_TO_FP type in custom expander!");
1793 // Since we only generate this in 64-bit mode, we can take advantage of
1794 // 64-bit registers. In particular, sign extend the input value into the
1795 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
1796 // then lfd it and fcfid it.
1797 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
1798 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Chris Lattner0d72a202006-07-28 16:45:47 +00001799 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1800 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001801
1802 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
1803 Op.getOperand(0));
1804
1805 // STD the extended value into the stack slot.
1806 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
1807 DAG.getEntryNode(), Ext64, FIdx,
1808 DAG.getSrcValue(NULL));
1809 // Load the value as a double.
Evan Cheng466685d2006-10-09 20:57:25 +00001810 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001811
1812 // FCFID it and return it.
1813 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
1814 if (Op.getValueType() == MVT::f32)
1815 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1816 return FP;
1817}
1818
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001819static SDOperand LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
1820 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00001821 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001822
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001823 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00001824 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001825 SDOperand Lo = Op.getOperand(0);
1826 SDOperand Hi = Op.getOperand(1);
1827 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001828
1829 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1830 DAG.getConstant(32, MVT::i32), Amt);
1831 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
1832 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
1833 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1834 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1835 DAG.getConstant(-32U, MVT::i32));
1836 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
1837 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1838 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001839 SDOperand OutOps[] = { OutLo, OutHi };
1840 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1841 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001842}
1843
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001844static SDOperand LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
1845 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
1846 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001847
1848 // Otherwise, expand into a bunch of logical ops. Note that these ops
1849 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001850 SDOperand Lo = Op.getOperand(0);
1851 SDOperand Hi = Op.getOperand(1);
1852 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001853
1854 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1855 DAG.getConstant(32, MVT::i32), Amt);
1856 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1857 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1858 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1859 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1860 DAG.getConstant(-32U, MVT::i32));
1861 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
1862 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1863 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001864 SDOperand OutOps[] = { OutLo, OutHi };
1865 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1866 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001867}
1868
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001869static SDOperand LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
1870 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00001871 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001872
1873 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001874 SDOperand Lo = Op.getOperand(0);
1875 SDOperand Hi = Op.getOperand(1);
1876 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001877
1878 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1879 DAG.getConstant(32, MVT::i32), Amt);
1880 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1881 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1882 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1883 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1884 DAG.getConstant(-32U, MVT::i32));
1885 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
1886 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
1887 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
1888 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001889 SDOperand OutOps[] = { OutLo, OutHi };
1890 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1891 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001892}
1893
1894//===----------------------------------------------------------------------===//
1895// Vector related lowering.
1896//
1897
Chris Lattnerac225ca2006-04-12 19:07:14 +00001898// If this is a vector of constants or undefs, get the bits. A bit in
1899// UndefBits is set if the corresponding element of the vector is an
1900// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
1901// zero. Return true if this is not an array of constants, false if it is.
1902//
Chris Lattnerac225ca2006-04-12 19:07:14 +00001903static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
1904 uint64_t UndefBits[2]) {
1905 // Start with zero'd results.
1906 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
1907
1908 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
1909 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
1910 SDOperand OpVal = BV->getOperand(i);
1911
1912 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00001913 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00001914
1915 uint64_t EltBits = 0;
1916 if (OpVal.getOpcode() == ISD::UNDEF) {
1917 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
1918 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
1919 continue;
1920 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
1921 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
1922 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
1923 assert(CN->getValueType(0) == MVT::f32 &&
1924 "Only one legal FP vector type!");
1925 EltBits = FloatToBits(CN->getValue());
1926 } else {
1927 // Nonconstant element.
1928 return true;
1929 }
1930
1931 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
1932 }
1933
1934 //printf("%llx %llx %llx %llx\n",
1935 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
1936 return false;
1937}
Chris Lattneref819f82006-03-20 06:33:01 +00001938
Chris Lattnerb17f1672006-04-16 01:01:29 +00001939// If this is a splat (repetition) of a value across the whole vector, return
1940// the smallest size that splats it. For example, "0x01010101010101..." is a
1941// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
1942// SplatSize = 1 byte.
1943static bool isConstantSplat(const uint64_t Bits128[2],
1944 const uint64_t Undef128[2],
1945 unsigned &SplatBits, unsigned &SplatUndef,
1946 unsigned &SplatSize) {
1947
1948 // Don't let undefs prevent splats from matching. See if the top 64-bits are
1949 // the same as the lower 64-bits, ignoring undefs.
1950 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
1951 return false; // Can't be a splat if two pieces don't match.
1952
1953 uint64_t Bits64 = Bits128[0] | Bits128[1];
1954 uint64_t Undef64 = Undef128[0] & Undef128[1];
1955
1956 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
1957 // undefs.
1958 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
1959 return false; // Can't be a splat if two pieces don't match.
1960
1961 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
1962 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
1963
1964 // If the top 16-bits are different than the lower 16-bits, ignoring
1965 // undefs, we have an i32 splat.
1966 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
1967 SplatBits = Bits32;
1968 SplatUndef = Undef32;
1969 SplatSize = 4;
1970 return true;
1971 }
1972
1973 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
1974 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
1975
1976 // If the top 8-bits are different than the lower 8-bits, ignoring
1977 // undefs, we have an i16 splat.
1978 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
1979 SplatBits = Bits16;
1980 SplatUndef = Undef16;
1981 SplatSize = 2;
1982 return true;
1983 }
1984
1985 // Otherwise, we have an 8-bit splat.
1986 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
1987 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
1988 SplatSize = 1;
1989 return true;
1990}
1991
Chris Lattner4a998b92006-04-17 06:00:21 +00001992/// BuildSplatI - Build a canonical splati of Val with an element size of
1993/// SplatSize. Cast the result to VT.
1994static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
1995 SelectionDAG &DAG) {
1996 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00001997
Chris Lattner4a998b92006-04-17 06:00:21 +00001998 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
1999 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
2000 };
Chris Lattner70fa4932006-12-01 01:45:39 +00002001
2002 MVT::ValueType ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
2003
2004 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
2005 if (Val == -1)
2006 SplatSize = 1;
2007
Chris Lattner4a998b92006-04-17 06:00:21 +00002008 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
2009
2010 // Build a canonical splat for this value.
2011 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorBaseType(CanonicalVT));
Chris Lattnere2199452006-08-11 17:38:39 +00002012 SmallVector<SDOperand, 8> Ops;
2013 Ops.assign(MVT::getVectorNumElements(CanonicalVT), Elt);
2014 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
2015 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00002016 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00002017}
2018
Chris Lattnere7c768e2006-04-18 03:24:30 +00002019/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00002020/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002021static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
2022 SelectionDAG &DAG,
2023 MVT::ValueType DestVT = MVT::Other) {
2024 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
2025 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00002026 DAG.getConstant(IID, MVT::i32), LHS, RHS);
2027}
2028
Chris Lattnere7c768e2006-04-18 03:24:30 +00002029/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
2030/// specified intrinsic ID.
2031static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
2032 SDOperand Op2, SelectionDAG &DAG,
2033 MVT::ValueType DestVT = MVT::Other) {
2034 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
2035 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
2036 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
2037}
2038
2039
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002040/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
2041/// amount. The result has the specified value type.
2042static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
2043 MVT::ValueType VT, SelectionDAG &DAG) {
2044 // Force LHS/RHS to be the right type.
2045 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
2046 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
2047
Chris Lattnere2199452006-08-11 17:38:39 +00002048 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002049 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002050 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002051 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002052 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002053 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
2054}
2055
Chris Lattnerf1b47082006-04-14 05:19:18 +00002056// If this is a case we can't handle, return null and let the default
2057// expansion code take care of it. If we CAN select this case, and if it
2058// selects to a single instruction, return Op. Otherwise, if we can codegen
2059// this case more efficiently than a constant pool load, lower it to the
2060// sequence of ops that should be used.
2061static SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2062 // If this is a vector of constants or undefs, get the bits. A bit in
2063 // UndefBits is set if the corresponding element of the vector is an
2064 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2065 // zero.
2066 uint64_t VectorBits[2];
2067 uint64_t UndefBits[2];
2068 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
2069 return SDOperand(); // Not a constant vector.
2070
Chris Lattnerb17f1672006-04-16 01:01:29 +00002071 // If this is a splat (repetition) of a value across the whole vector, return
2072 // the smallest size that splats it. For example, "0x01010101010101..." is a
2073 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2074 // SplatSize = 1 byte.
2075 unsigned SplatBits, SplatUndef, SplatSize;
2076 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
2077 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
2078
2079 // First, handle single instruction cases.
2080
2081 // All zeros?
2082 if (SplatBits == 0) {
2083 // Canonicalize all zero vectors to be v4i32.
2084 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
2085 SDOperand Z = DAG.getConstant(0, MVT::i32);
2086 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
2087 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
2088 }
2089 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002090 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002091
2092 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
2093 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00002094 if (SextVal >= -16 && SextVal <= 15)
2095 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00002096
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002097
2098 // Two instruction sequences.
2099
Chris Lattner4a998b92006-04-17 06:00:21 +00002100 // If this value is in the range [-32,30] and is even, use:
2101 // tmp = VSPLTI[bhw], result = add tmp, tmp
2102 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
2103 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
2104 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
2105 }
Chris Lattner6876e662006-04-17 06:58:41 +00002106
2107 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
2108 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
2109 // for fneg/fabs.
2110 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
2111 // Make -1 and vspltisw -1:
2112 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
2113
2114 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002115 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
2116 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002117
2118 // xor by OnesV to invert it.
2119 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
2120 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
2121 }
2122
2123 // Check to see if this is a wide variety of vsplti*, binop self cases.
2124 unsigned SplatBitSize = SplatSize*8;
2125 static const char SplatCsts[] = {
2126 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002127 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00002128 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002129
Chris Lattner6876e662006-04-17 06:58:41 +00002130 for (unsigned idx = 0; idx < sizeof(SplatCsts)/sizeof(SplatCsts[0]); ++idx){
2131 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
2132 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
2133 int i = SplatCsts[idx];
2134
2135 // Figure out what shift amount will be used by altivec if shifted by i in
2136 // this splat size.
2137 unsigned TypeShiftAmt = i & (SplatBitSize-1);
2138
2139 // vsplti + shl self.
2140 if (SextVal == (i << (int)TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002141 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002142 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2143 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
2144 Intrinsic::ppc_altivec_vslw
2145 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002146 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2147 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002148 }
2149
2150 // vsplti + srl self.
2151 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002152 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002153 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2154 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
2155 Intrinsic::ppc_altivec_vsrw
2156 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002157 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2158 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002159 }
2160
2161 // vsplti + sra self.
2162 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002163 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002164 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2165 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
2166 Intrinsic::ppc_altivec_vsraw
2167 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002168 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2169 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002170 }
2171
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002172 // vsplti + rol self.
2173 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
2174 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002175 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002176 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2177 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
2178 Intrinsic::ppc_altivec_vrlw
2179 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002180 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2181 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002182 }
2183
2184 // t = vsplti c, result = vsldoi t, t, 1
2185 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
2186 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2187 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
2188 }
2189 // t = vsplti c, result = vsldoi t, t, 2
2190 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
2191 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2192 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
2193 }
2194 // t = vsplti c, result = vsldoi t, t, 3
2195 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
2196 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2197 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
2198 }
Chris Lattner6876e662006-04-17 06:58:41 +00002199 }
2200
Chris Lattner6876e662006-04-17 06:58:41 +00002201 // Three instruction sequences.
2202
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002203 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
2204 if (SextVal >= 0 && SextVal <= 31) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002205 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
2206 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
2207 LHS = DAG.getNode(ISD::SUB, Op.getValueType(), LHS, RHS);
2208 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002209 }
2210 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
2211 if (SextVal >= -31 && SextVal <= 0) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002212 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
2213 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
2214 LHS = DAG.getNode(ISD::ADD, Op.getValueType(), LHS, RHS);
2215 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00002216 }
2217 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002218
Chris Lattnerf1b47082006-04-14 05:19:18 +00002219 return SDOperand();
2220}
2221
Chris Lattner59138102006-04-17 05:28:54 +00002222/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2223/// the specified operations to build the shuffle.
2224static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
2225 SDOperand RHS, SelectionDAG &DAG) {
2226 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2227 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2228 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2229
2230 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00002231 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00002232 OP_VMRGHW,
2233 OP_VMRGLW,
2234 OP_VSPLTISW0,
2235 OP_VSPLTISW1,
2236 OP_VSPLTISW2,
2237 OP_VSPLTISW3,
2238 OP_VSLDOI4,
2239 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00002240 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00002241 };
2242
2243 if (OpNum == OP_COPY) {
2244 if (LHSID == (1*9+2)*9+3) return LHS;
2245 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2246 return RHS;
2247 }
2248
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002249 SDOperand OpLHS, OpRHS;
2250 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
2251 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
2252
Chris Lattner59138102006-04-17 05:28:54 +00002253 unsigned ShufIdxs[16];
2254 switch (OpNum) {
2255 default: assert(0 && "Unknown i32 permute!");
2256 case OP_VMRGHW:
2257 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
2258 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
2259 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
2260 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
2261 break;
2262 case OP_VMRGLW:
2263 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
2264 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
2265 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
2266 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
2267 break;
2268 case OP_VSPLTISW0:
2269 for (unsigned i = 0; i != 16; ++i)
2270 ShufIdxs[i] = (i&3)+0;
2271 break;
2272 case OP_VSPLTISW1:
2273 for (unsigned i = 0; i != 16; ++i)
2274 ShufIdxs[i] = (i&3)+4;
2275 break;
2276 case OP_VSPLTISW2:
2277 for (unsigned i = 0; i != 16; ++i)
2278 ShufIdxs[i] = (i&3)+8;
2279 break;
2280 case OP_VSPLTISW3:
2281 for (unsigned i = 0; i != 16; ++i)
2282 ShufIdxs[i] = (i&3)+12;
2283 break;
2284 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002285 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002286 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002287 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002288 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002289 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002290 }
Chris Lattnere2199452006-08-11 17:38:39 +00002291 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00002292 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002293 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
Chris Lattner59138102006-04-17 05:28:54 +00002294
2295 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002296 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00002297}
2298
Chris Lattnerf1b47082006-04-14 05:19:18 +00002299/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
2300/// is a shuffle we can handle in a single instruction, return it. Otherwise,
2301/// return the code it can be lowered into. Worst case, it can always be
2302/// lowered into a vperm.
2303static SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2304 SDOperand V1 = Op.getOperand(0);
2305 SDOperand V2 = Op.getOperand(1);
2306 SDOperand PermMask = Op.getOperand(2);
2307
2308 // Cases that are handled by instructions that take permute immediates
2309 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
2310 // selected by the instruction selector.
2311 if (V2.getOpcode() == ISD::UNDEF) {
2312 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
2313 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
2314 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
2315 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
2316 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
2317 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
2318 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
2319 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
2320 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
2321 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
2322 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
2323 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
2324 return Op;
2325 }
2326 }
2327
2328 // Altivec has a variety of "shuffle immediates" that take two vector inputs
2329 // and produce a fixed permutation. If any of these match, do not lower to
2330 // VPERM.
2331 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
2332 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
2333 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
2334 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
2335 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
2336 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
2337 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
2338 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
2339 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
2340 return Op;
2341
Chris Lattner59138102006-04-17 05:28:54 +00002342 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
2343 // perfect shuffle table to emit an optimal matching sequence.
2344 unsigned PFIndexes[4];
2345 bool isFourElementShuffle = true;
2346 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
2347 unsigned EltNo = 8; // Start out undef.
2348 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
2349 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
2350 continue; // Undef, ignore it.
2351
2352 unsigned ByteSource =
2353 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
2354 if ((ByteSource & 3) != j) {
2355 isFourElementShuffle = false;
2356 break;
2357 }
2358
2359 if (EltNo == 8) {
2360 EltNo = ByteSource/4;
2361 } else if (EltNo != ByteSource/4) {
2362 isFourElementShuffle = false;
2363 break;
2364 }
2365 }
2366 PFIndexes[i] = EltNo;
2367 }
2368
2369 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
2370 // perfect shuffle vector to determine if it is cost effective to do this as
2371 // discrete instructions, or whether we should use a vperm.
2372 if (isFourElementShuffle) {
2373 // Compute the index in the perfect shuffle table.
2374 unsigned PFTableIndex =
2375 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2376
2377 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2378 unsigned Cost = (PFEntry >> 30);
2379
2380 // Determining when to avoid vperm is tricky. Many things affect the cost
2381 // of vperm, particularly how many times the perm mask needs to be computed.
2382 // For example, if the perm mask can be hoisted out of a loop or is already
2383 // used (perhaps because there are multiple permutes with the same shuffle
2384 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
2385 // the loop requires an extra register.
2386 //
2387 // As a compromise, we only emit discrete instructions if the shuffle can be
2388 // generated in 3 or fewer operations. When we have loop information
2389 // available, if this block is within a loop, we should avoid using vperm
2390 // for 3-operation perms and use a constant pool load instead.
2391 if (Cost < 3)
2392 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
2393 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00002394
2395 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
2396 // vector that will get spilled to the constant pool.
2397 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
2398
2399 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
2400 // that it is in input element units, not in bytes. Convert now.
2401 MVT::ValueType EltVT = MVT::getVectorBaseType(V1.getValueType());
2402 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
2403
Chris Lattnere2199452006-08-11 17:38:39 +00002404 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002405 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00002406 unsigned SrcElt;
2407 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
2408 SrcElt = 0;
2409 else
2410 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00002411
2412 for (unsigned j = 0; j != BytesPerElement; ++j)
2413 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
2414 MVT::i8));
2415 }
2416
Chris Lattnere2199452006-08-11 17:38:39 +00002417 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
2418 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002419 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
2420}
2421
Chris Lattner90564f22006-04-18 17:59:36 +00002422/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
2423/// altivec comparison. If it is, return true and fill in Opc/isDot with
2424/// information about the intrinsic.
2425static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
2426 bool &isDot) {
2427 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
2428 CompareOpc = -1;
2429 isDot = false;
2430 switch (IntrinsicID) {
2431 default: return false;
2432 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00002433 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
2434 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
2435 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
2436 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
2437 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
2438 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
2439 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
2440 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
2441 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
2442 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
2443 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
2444 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
2445 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
2446
2447 // Normal Comparisons.
2448 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
2449 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
2450 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
2451 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
2452 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
2453 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
2454 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
2455 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
2456 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
2457 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
2458 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
2459 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
2460 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
2461 }
Chris Lattner90564f22006-04-18 17:59:36 +00002462 return true;
2463}
2464
2465/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
2466/// lower, do it, otherwise return null.
2467static SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
2468 // If this is a lowered altivec predicate compare, CompareOpc is set to the
2469 // opcode number of the comparison.
2470 int CompareOpc;
2471 bool isDot;
2472 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
2473 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00002474
Chris Lattner90564f22006-04-18 17:59:36 +00002475 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00002476 if (!isDot) {
2477 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
2478 Op.getOperand(1), Op.getOperand(2),
2479 DAG.getConstant(CompareOpc, MVT::i32));
2480 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
2481 }
2482
2483 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00002484 SDOperand Ops[] = {
2485 Op.getOperand(2), // LHS
2486 Op.getOperand(3), // RHS
2487 DAG.getConstant(CompareOpc, MVT::i32)
2488 };
Chris Lattner1a635d62006-04-14 06:01:58 +00002489 std::vector<MVT::ValueType> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00002490 VTs.push_back(Op.getOperand(2).getValueType());
2491 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002492 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002493
2494 // Now that we have the comparison, emit a copy from the CR to a GPR.
2495 // This is flagged to the above dot comparison.
2496 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
2497 DAG.getRegister(PPC::CR6, MVT::i32),
2498 CompNode.getValue(1));
2499
2500 // Unpack the result based on how the target uses it.
2501 unsigned BitNo; // Bit # of CR6.
2502 bool InvertBit; // Invert result?
2503 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
2504 default: // Can't happen, don't crash on invalid number though.
2505 case 0: // Return the value of the EQ bit of CR6.
2506 BitNo = 0; InvertBit = false;
2507 break;
2508 case 1: // Return the inverted value of the EQ bit of CR6.
2509 BitNo = 0; InvertBit = true;
2510 break;
2511 case 2: // Return the value of the LT bit of CR6.
2512 BitNo = 2; InvertBit = false;
2513 break;
2514 case 3: // Return the inverted value of the LT bit of CR6.
2515 BitNo = 2; InvertBit = true;
2516 break;
2517 }
2518
2519 // Shift the bit into the low position.
2520 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
2521 DAG.getConstant(8-(3-BitNo), MVT::i32));
2522 // Isolate the bit.
2523 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
2524 DAG.getConstant(1, MVT::i32));
2525
2526 // If we are supposed to, toggle the bit.
2527 if (InvertBit)
2528 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
2529 DAG.getConstant(1, MVT::i32));
2530 return Flags;
2531}
2532
2533static SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2534 // Create a stack slot that is 16-byte aligned.
2535 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2536 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Chris Lattner0d72a202006-07-28 16:45:47 +00002537 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2538 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002539
2540 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00002541 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00002542 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002543 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00002544 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002545}
2546
Chris Lattnere7c768e2006-04-18 03:24:30 +00002547static SDOperand LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002548 if (Op.getValueType() == MVT::v4i32) {
2549 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2550
2551 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
2552 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
2553
2554 SDOperand RHSSwap = // = vrlw RHS, 16
2555 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
2556
2557 // Shrinkify inputs to v8i16.
2558 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
2559 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
2560 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
2561
2562 // Low parts multiplied together, generating 32-bit results (we ignore the
2563 // top parts).
2564 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
2565 LHS, RHS, DAG, MVT::v4i32);
2566
2567 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
2568 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
2569 // Shift the high parts up 16 bits.
2570 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
2571 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
2572 } else if (Op.getValueType() == MVT::v8i16) {
2573 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2574
Chris Lattnercea2aa72006-04-18 04:28:57 +00002575 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002576
Chris Lattnercea2aa72006-04-18 04:28:57 +00002577 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
2578 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00002579 } else if (Op.getValueType() == MVT::v16i8) {
2580 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2581
2582 // Multiply the even 8-bit parts, producing 16-bit sums.
2583 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
2584 LHS, RHS, DAG, MVT::v8i16);
2585 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
2586
2587 // Multiply the odd 8-bit parts, producing 16-bit sums.
2588 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
2589 LHS, RHS, DAG, MVT::v8i16);
2590 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
2591
2592 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00002593 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00002594 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00002595 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
2596 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00002597 }
Chris Lattner19a81522006-04-18 03:57:35 +00002598 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00002599 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002600 } else {
2601 assert(0 && "Unknown mul to lower!");
2602 abort();
2603 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00002604}
2605
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002606/// LowerOperation - Provide custom lowering hooks for some operations.
2607///
Nate Begeman21e463b2005-10-16 05:39:50 +00002608SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002609 switch (Op.getOpcode()) {
2610 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002611 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
2612 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00002613 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002614 case ISD::SETCC: return LowerSETCC(Op, DAG);
2615 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Chris Lattneref957102006-06-21 00:34:03 +00002616 case ISD::FORMAL_ARGUMENTS:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002617 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex);
Chris Lattnerabde4602006-05-16 22:56:08 +00002618 case ISD::CALL: return LowerCALL(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002619 case ISD::RET: return LowerRET(Op, DAG);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002620 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002621 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG,
2622 PPCSubTarget);
Chris Lattner7c0d6642005-10-02 06:37:13 +00002623
Chris Lattner1a635d62006-04-14 06:01:58 +00002624 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
2625 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
2626 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002627
Chris Lattner1a635d62006-04-14 06:01:58 +00002628 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002629 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
2630 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
2631 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002632
Chris Lattner1a635d62006-04-14 06:01:58 +00002633 // Vector-related lowering.
2634 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2635 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2636 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
2637 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00002638 case ISD::MUL: return LowerMUL(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00002639 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002640 return SDOperand();
2641}
2642
Chris Lattner1a635d62006-04-14 06:01:58 +00002643//===----------------------------------------------------------------------===//
2644// Other Lowering Code
2645//===----------------------------------------------------------------------===//
2646
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002647MachineBasicBlock *
Nate Begeman21e463b2005-10-16 05:39:50 +00002648PPCTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
2649 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00002650 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Chris Lattnerc08f9022006-06-27 00:04:13 +00002651 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
2652 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00002653 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00002654 MI->getOpcode() == PPC::SELECT_CC_F8 ||
2655 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002656 "Unexpected instr type to insert");
2657
2658 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
2659 // control-flow pattern. The incoming instruction knows the destination vreg
2660 // to set, the condition code register to branch on, the true/false values to
2661 // select between, and a branch opcode to use.
2662 const BasicBlock *LLVM_BB = BB->getBasicBlock();
2663 ilist<MachineBasicBlock>::iterator It = BB;
2664 ++It;
2665
2666 // thisMBB:
2667 // ...
2668 // TrueVal = ...
2669 // cmpTY ccX, r1, r2
2670 // bCC copy1MBB
2671 // fallthrough --> copy0MBB
2672 MachineBasicBlock *thisMBB = BB;
2673 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
2674 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Chris Lattnerdf4ed632006-11-17 22:10:59 +00002675 unsigned SelectPred = MI->getOperand(4).getImm();
Evan Chengc0f64ff2006-11-27 23:37:22 +00002676 BuildMI(BB, TII->get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +00002677 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002678 MachineFunction *F = BB->getParent();
2679 F->getBasicBlockList().insert(It, copy0MBB);
2680 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00002681 // Update machine-CFG edges by first adding all successors of the current
2682 // block to the new block which will contain the Phi node for the select.
2683 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2684 e = BB->succ_end(); i != e; ++i)
2685 sinkMBB->addSuccessor(*i);
2686 // Next, remove all successors of the current block, and add the true
2687 // and fallthrough blocks as its successors.
2688 while(!BB->succ_empty())
2689 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002690 BB->addSuccessor(copy0MBB);
2691 BB->addSuccessor(sinkMBB);
2692
2693 // copy0MBB:
2694 // %FalseValue = ...
2695 // # fallthrough to sinkMBB
2696 BB = copy0MBB;
2697
2698 // Update machine-CFG edges
2699 BB->addSuccessor(sinkMBB);
2700
2701 // sinkMBB:
2702 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2703 // ...
2704 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +00002705 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002706 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
2707 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2708
2709 delete MI; // The pseudo instruction is gone now.
2710 return BB;
2711}
2712
Chris Lattner1a635d62006-04-14 06:01:58 +00002713//===----------------------------------------------------------------------===//
2714// Target Optimization Hooks
2715//===----------------------------------------------------------------------===//
2716
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002717SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
2718 DAGCombinerInfo &DCI) const {
2719 TargetMachine &TM = getTargetMachine();
2720 SelectionDAG &DAG = DCI.DAG;
2721 switch (N->getOpcode()) {
2722 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00002723 case PPCISD::SHL:
2724 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2725 if (C->getValue() == 0) // 0 << V -> 0.
2726 return N->getOperand(0);
2727 }
2728 break;
2729 case PPCISD::SRL:
2730 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2731 if (C->getValue() == 0) // 0 >>u V -> 0.
2732 return N->getOperand(0);
2733 }
2734 break;
2735 case PPCISD::SRA:
2736 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2737 if (C->getValue() == 0 || // 0 >>s V -> 0.
2738 C->isAllOnesValue()) // -1 >>s V -> -1.
2739 return N->getOperand(0);
2740 }
2741 break;
2742
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002743 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00002744 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002745 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
2746 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
2747 // We allow the src/dst to be either f32/f64, but the intermediate
2748 // type must be i64.
2749 if (N->getOperand(0).getValueType() == MVT::i64) {
2750 SDOperand Val = N->getOperand(0).getOperand(0);
2751 if (Val.getValueType() == MVT::f32) {
2752 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2753 DCI.AddToWorklist(Val.Val);
2754 }
2755
2756 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002757 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002758 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002759 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002760 if (N->getValueType(0) == MVT::f32) {
2761 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val);
2762 DCI.AddToWorklist(Val.Val);
2763 }
2764 return Val;
2765 } else if (N->getOperand(0).getValueType() == MVT::i32) {
2766 // If the intermediate type is i32, we can avoid the load/store here
2767 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002768 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002769 }
2770 }
2771 break;
Chris Lattner51269842006-03-01 05:50:56 +00002772 case ISD::STORE:
2773 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
2774 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
2775 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
2776 N->getOperand(1).getValueType() == MVT::i32) {
2777 SDOperand Val = N->getOperand(1).getOperand(0);
2778 if (Val.getValueType() == MVT::f32) {
2779 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2780 DCI.AddToWorklist(Val.Val);
2781 }
2782 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
2783 DCI.AddToWorklist(Val.Val);
2784
2785 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
2786 N->getOperand(2), N->getOperand(3));
2787 DCI.AddToWorklist(Val.Val);
2788 return Val;
2789 }
Chris Lattnerd9989382006-07-10 20:56:58 +00002790
2791 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
2792 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
2793 N->getOperand(1).Val->hasOneUse() &&
2794 (N->getOperand(1).getValueType() == MVT::i32 ||
2795 N->getOperand(1).getValueType() == MVT::i16)) {
2796 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
2797 // Do an any-extend to 32-bits if this is a half-word input.
2798 if (BSwapOp.getValueType() == MVT::i16)
2799 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
2800
2801 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
2802 N->getOperand(2), N->getOperand(3),
2803 DAG.getValueType(N->getOperand(1).getValueType()));
2804 }
2805 break;
2806 case ISD::BSWAP:
2807 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00002808 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00002809 N->getOperand(0).hasOneUse() &&
2810 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
2811 SDOperand Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00002812 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00002813 // Create the byte-swapping load.
2814 std::vector<MVT::ValueType> VTs;
2815 VTs.push_back(MVT::i32);
2816 VTs.push_back(MVT::Other);
Evan Cheng466685d2006-10-09 20:57:25 +00002817 SDOperand SV = DAG.getSrcValue(LD->getSrcValue(), LD->getSrcValueOffset());
Chris Lattner79e490a2006-08-11 17:18:05 +00002818 SDOperand Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00002819 LD->getChain(), // Chain
2820 LD->getBasePtr(), // Ptr
2821 SV, // SrcValue
Chris Lattner79e490a2006-08-11 17:18:05 +00002822 DAG.getValueType(N->getValueType(0)) // VT
2823 };
2824 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00002825
2826 // If this is an i16 load, insert the truncate.
2827 SDOperand ResVal = BSLoad;
2828 if (N->getValueType(0) == MVT::i16)
2829 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
2830
2831 // First, combine the bswap away. This makes the value produced by the
2832 // load dead.
2833 DCI.CombineTo(N, ResVal);
2834
2835 // Next, combine the load away, we give it a bogus result value but a real
2836 // chain result. The result value is dead because the bswap is dead.
2837 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
2838
2839 // Return N so it doesn't get rechecked!
2840 return SDOperand(N, 0);
2841 }
2842
Chris Lattner51269842006-03-01 05:50:56 +00002843 break;
Chris Lattner4468c222006-03-31 06:02:07 +00002844 case PPCISD::VCMP: {
2845 // If a VCMPo node already exists with exactly the same operands as this
2846 // node, use its result instead of this node (VCMPo computes both a CR6 and
2847 // a normal output).
2848 //
2849 if (!N->getOperand(0).hasOneUse() &&
2850 !N->getOperand(1).hasOneUse() &&
2851 !N->getOperand(2).hasOneUse()) {
2852
2853 // Scan all of the users of the LHS, looking for VCMPo's that match.
2854 SDNode *VCMPoNode = 0;
2855
2856 SDNode *LHSN = N->getOperand(0).Val;
2857 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
2858 UI != E; ++UI)
2859 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
2860 (*UI)->getOperand(1) == N->getOperand(1) &&
2861 (*UI)->getOperand(2) == N->getOperand(2) &&
2862 (*UI)->getOperand(0) == N->getOperand(0)) {
2863 VCMPoNode = *UI;
2864 break;
2865 }
2866
Chris Lattner00901202006-04-18 18:28:22 +00002867 // If there is no VCMPo node, or if the flag value has a single use, don't
2868 // transform this.
2869 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
2870 break;
2871
2872 // Look at the (necessarily single) use of the flag value. If it has a
2873 // chain, this transformation is more complex. Note that multiple things
2874 // could use the value result, which we should ignore.
2875 SDNode *FlagUser = 0;
2876 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
2877 FlagUser == 0; ++UI) {
2878 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
2879 SDNode *User = *UI;
2880 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
2881 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
2882 FlagUser = User;
2883 break;
2884 }
2885 }
2886 }
2887
2888 // If the user is a MFCR instruction, we know this is safe. Otherwise we
2889 // give up for right now.
2890 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00002891 return SDOperand(VCMPoNode, 0);
2892 }
2893 break;
2894 }
Chris Lattner90564f22006-04-18 17:59:36 +00002895 case ISD::BR_CC: {
2896 // If this is a branch on an altivec predicate comparison, lower this so
2897 // that we don't have to do a MFCR: instead, branch directly on CR6. This
2898 // lowering is done pre-legalize, because the legalizer lowers the predicate
2899 // compare down to code that is difficult to reassemble.
2900 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
2901 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
2902 int CompareOpc;
2903 bool isDot;
2904
2905 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
2906 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
2907 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
2908 assert(isDot && "Can't compare against a vector result!");
2909
2910 // If this is a comparison against something other than 0/1, then we know
2911 // that the condition is never/always true.
2912 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
2913 if (Val != 0 && Val != 1) {
2914 if (CC == ISD::SETEQ) // Cond never true, remove branch.
2915 return N->getOperand(0);
2916 // Always !=, turn it into an unconditional branch.
2917 return DAG.getNode(ISD::BR, MVT::Other,
2918 N->getOperand(0), N->getOperand(4));
2919 }
2920
2921 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
2922
2923 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner90564f22006-04-18 17:59:36 +00002924 std::vector<MVT::ValueType> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00002925 SDOperand Ops[] = {
2926 LHS.getOperand(2), // LHS of compare
2927 LHS.getOperand(3), // RHS of compare
2928 DAG.getConstant(CompareOpc, MVT::i32)
2929 };
Chris Lattner90564f22006-04-18 17:59:36 +00002930 VTs.push_back(LHS.getOperand(2).getValueType());
2931 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002932 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00002933
2934 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00002935 PPC::Predicate CompOpc;
Chris Lattner90564f22006-04-18 17:59:36 +00002936 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
2937 default: // Can't happen, don't crash on invalid number though.
2938 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00002939 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00002940 break;
2941 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00002942 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00002943 break;
2944 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00002945 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00002946 break;
2947 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00002948 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00002949 break;
2950 }
2951
2952 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00002953 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00002954 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00002955 N->getOperand(4), CompNode.getValue(1));
2956 }
2957 break;
2958 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002959 }
2960
2961 return SDOperand();
2962}
2963
Chris Lattner1a635d62006-04-14 06:01:58 +00002964//===----------------------------------------------------------------------===//
2965// Inline Assembly Support
2966//===----------------------------------------------------------------------===//
2967
Chris Lattnerbbe77de2006-04-02 06:26:07 +00002968void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
2969 uint64_t Mask,
2970 uint64_t &KnownZero,
2971 uint64_t &KnownOne,
2972 unsigned Depth) const {
2973 KnownZero = 0;
2974 KnownOne = 0;
2975 switch (Op.getOpcode()) {
2976 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00002977 case PPCISD::LBRX: {
2978 // lhbrx is known to have the top bits cleared out.
2979 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
2980 KnownZero = 0xFFFF0000;
2981 break;
2982 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00002983 case ISD::INTRINSIC_WO_CHAIN: {
2984 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
2985 default: break;
2986 case Intrinsic::ppc_altivec_vcmpbfp_p:
2987 case Intrinsic::ppc_altivec_vcmpeqfp_p:
2988 case Intrinsic::ppc_altivec_vcmpequb_p:
2989 case Intrinsic::ppc_altivec_vcmpequh_p:
2990 case Intrinsic::ppc_altivec_vcmpequw_p:
2991 case Intrinsic::ppc_altivec_vcmpgefp_p:
2992 case Intrinsic::ppc_altivec_vcmpgtfp_p:
2993 case Intrinsic::ppc_altivec_vcmpgtsb_p:
2994 case Intrinsic::ppc_altivec_vcmpgtsh_p:
2995 case Intrinsic::ppc_altivec_vcmpgtsw_p:
2996 case Intrinsic::ppc_altivec_vcmpgtub_p:
2997 case Intrinsic::ppc_altivec_vcmpgtuh_p:
2998 case Intrinsic::ppc_altivec_vcmpgtuw_p:
2999 KnownZero = ~1U; // All bits but the low one are known to be zero.
3000 break;
3001 }
3002 }
3003 }
3004}
3005
3006
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003007/// getConstraintType - Given a constraint letter, return the type of
3008/// constraint it is for this target.
3009PPCTargetLowering::ConstraintType
3010PPCTargetLowering::getConstraintType(char ConstraintLetter) const {
3011 switch (ConstraintLetter) {
3012 default: break;
3013 case 'b':
3014 case 'r':
3015 case 'f':
3016 case 'v':
3017 case 'y':
3018 return C_RegisterClass;
3019 }
3020 return TargetLowering::getConstraintType(ConstraintLetter);
3021}
3022
Chris Lattner331d1bc2006-11-02 01:44:04 +00003023std::pair<unsigned, const TargetRegisterClass*>
3024PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
3025 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00003026 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00003027 // GCC RS6000 Constraint Letters
3028 switch (Constraint[0]) {
3029 case 'b': // R1-R31
3030 case 'r': // R0-R31
3031 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
3032 return std::make_pair(0U, PPC::G8RCRegisterClass);
3033 return std::make_pair(0U, PPC::GPRCRegisterClass);
3034 case 'f':
3035 if (VT == MVT::f32)
3036 return std::make_pair(0U, PPC::F4RCRegisterClass);
3037 else if (VT == MVT::f64)
3038 return std::make_pair(0U, PPC::F8RCRegisterClass);
3039 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00003040 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00003041 return std::make_pair(0U, PPC::VRRCRegisterClass);
3042 case 'y': // crrc
3043 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003044 }
3045 }
3046
Chris Lattner331d1bc2006-11-02 01:44:04 +00003047 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003048}
Chris Lattner763317d2006-02-07 00:47:13 +00003049
Chris Lattner331d1bc2006-11-02 01:44:04 +00003050
Chris Lattner763317d2006-02-07 00:47:13 +00003051// isOperandValidForConstraint
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003052SDOperand PPCTargetLowering::
3053isOperandValidForConstraint(SDOperand Op, char Letter, SelectionDAG &DAG) {
Chris Lattner763317d2006-02-07 00:47:13 +00003054 switch (Letter) {
3055 default: break;
3056 case 'I':
3057 case 'J':
3058 case 'K':
3059 case 'L':
3060 case 'M':
3061 case 'N':
3062 case 'O':
3063 case 'P': {
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003064 if (!isa<ConstantSDNode>(Op)) return SDOperand(0,0);// Must be an immediate.
Chris Lattner763317d2006-02-07 00:47:13 +00003065 unsigned Value = cast<ConstantSDNode>(Op)->getValue();
3066 switch (Letter) {
3067 default: assert(0 && "Unknown constraint letter!");
3068 case 'I': // "I" is a signed 16-bit constant.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003069 if ((short)Value == (int)Value) return Op;
3070 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003071 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
3072 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003073 if ((short)Value == 0) return Op;
3074 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003075 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003076 if ((Value >> 16) == 0) return Op;
3077 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003078 case 'M': // "M" is a constant that is greater than 31.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003079 if (Value > 31) return Op;
3080 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003081 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003082 if ((int)Value > 0 && isPowerOf2_32(Value)) return Op;
3083 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003084 case 'O': // "O" is the constant zero.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003085 if (Value == 0) return Op;
3086 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003087 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003088 if ((short)-Value == (int)-Value) return Op;
3089 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003090 }
3091 break;
3092 }
3093 }
3094
3095 // Handle standard constraint letters.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003096 return TargetLowering::isOperandValidForConstraint(Op, Letter, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00003097}
Evan Chengc4c62572006-03-13 23:20:37 +00003098
3099/// isLegalAddressImmediate - Return true if the integer value can be used
3100/// as the offset of the target addressing mode.
3101bool PPCTargetLowering::isLegalAddressImmediate(int64_t V) const {
3102 // PPC allows a sign-extended 16-bit immediate field.
3103 return (V > -(1 << 16) && V < (1 << 16)-1);
3104}
Reid Spencer3a9ec242006-08-28 01:02:49 +00003105
3106bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
3107 return TargetLowering::isLegalAddressImmediate(GV);
3108}