blob: dceed6fa2396c0995d84449ffa5a6aaaeb2db33b [file] [log] [blame]
Arnold Schwaighofera70fe792007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
16#include "X86InstrBuilder.h"
17#include "X86ISelLowering.h"
18#include "X86MachineFunctionInfo.h"
19#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
21#include "llvm/Constants.h"
22#include "llvm/DerivedTypes.h"
23#include "llvm/GlobalVariable.h"
24#include "llvm/Function.h"
25#include "llvm/Intrinsics.h"
Evan Cheng75184a92007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/ADT/VectorExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000028#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng2e28d622008-02-02 04:07:54 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner1b989192007-12-31 04:13:23 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000034#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000035#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000038#include "llvm/Target/TargetOptions.h"
Evan Cheng75184a92007-12-11 01:46:18 +000039#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040#include "llvm/ADT/StringExtras.h"
41using namespace llvm;
42
Evan Cheng2aea0b42008-04-25 19:11:04 +000043// Forward declarations.
Dan Gohman8181bd12008-07-27 21:46:04 +000044static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG);
Evan Cheng2aea0b42008-04-25 19:11:04 +000045
Dan Gohmanb41dfba2008-05-14 01:58:56 +000046X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Dan Gohmanf17a25c2007-07-18 16:29:46 +000047 : TargetLowering(TM) {
48 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesene0e0fd02007-09-23 14:52:20 +000049 X86ScalarSSEf64 = Subtarget->hasSSE2();
50 X86ScalarSSEf32 = Subtarget->hasSSE1();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000052
Chris Lattnerdec9cb52008-01-24 08:07:48 +000053 bool Fast = false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054
55 RegInfo = TM.getRegisterInfo();
56
57 // Set up the TargetLowering object.
58
59 // X86 is weird, it always uses i8 for shift amounts and setcc results.
60 setShiftAmountType(MVT::i8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000061 setSetCCResultContents(ZeroOrOneSetCCResult);
62 setSchedulingPreference(SchedulingForRegPressure);
63 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
64 setStackPointerRegisterToSaveRestore(X86StackPtr);
65
66 if (Subtarget->isTargetDarwin()) {
67 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
68 setUseUnderscoreSetJmp(false);
69 setUseUnderscoreLongJmp(false);
70 } else if (Subtarget->isTargetMingw()) {
71 // MS runtime is weird: it exports _setjmp, but longjmp!
72 setUseUnderscoreSetJmp(true);
73 setUseUnderscoreLongJmp(false);
74 } else {
75 setUseUnderscoreSetJmp(true);
76 setUseUnderscoreLongJmp(true);
77 }
78
79 // Set up the register classes.
80 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
81 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
82 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
83 if (Subtarget->is64Bit())
84 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
85
Duncan Sands082524c2008-01-23 20:39:46 +000086 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087
Chris Lattner3bc08502008-01-17 19:59:44 +000088 // We don't accept any truncstore of integer registers.
89 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
90 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
91 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
92 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
93 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
94 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
95
Dan Gohmanf17a25c2007-07-18 16:29:46 +000096 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
97 // operation.
98 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
99 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
100 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
101
102 if (Subtarget->is64Bit()) {
103 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
104 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
105 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000106 if (X86ScalarSSEf64)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000107 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
108 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
109 else
110 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
111 }
112
113 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
114 // this operation.
115 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
116 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
117 // SSE has no i16 to fp conversion, only i32
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000118 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000119 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000120 // f32 and f64 cases are Legal, f80 case is not
121 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
122 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000123 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
124 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
125 }
126
Dale Johannesen958b08b2007-09-19 23:55:34 +0000127 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
128 // are Legal, f80 is custom lowered.
129 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
130 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000131
132 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
133 // this operation.
134 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
135 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
136
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000137 if (X86ScalarSSEf32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000139 // f32 and f64 cases are Legal, f80 case is not
140 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000141 } else {
142 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
143 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
144 }
145
146 // Handle FP_TO_UINT by promoting the destination to a larger signed
147 // conversion.
148 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
149 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
150 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
151
152 if (Subtarget->is64Bit()) {
153 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
154 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
155 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000156 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000157 // Expand FP_TO_UINT into a select.
158 // FIXME: We would like to use a Custom expander here eventually to do
159 // the optimal thing for SSE vs. the default expansion in the legalizer.
160 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
161 else
162 // With SSE3 we can use fisttpll to convert to a signed i64.
163 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
164 }
165
166 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000167 if (!X86ScalarSSEf64) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000168 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
169 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
170 }
171
Dan Gohman8450d862008-02-18 19:34:53 +0000172 // Scalar integer divide and remainder are lowered to use operations that
173 // produce two results, to match the available instructions. This exposes
174 // the two-result form to trivial CSE, which is able to combine x/y and x%y
175 // into a single instruction.
176 //
177 // Scalar integer multiply-high is also lowered to use two-result
178 // operations, to match the available instructions. However, plain multiply
179 // (low) operations are left as Legal, as there are single-result
180 // instructions for this in x86. Using the two-result multiply instructions
181 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman5a199552007-10-08 18:33:35 +0000182 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
183 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
184 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
185 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
186 setOperationAction(ISD::SREM , MVT::i8 , Expand);
187 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000188 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
189 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
190 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
191 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
192 setOperationAction(ISD::SREM , MVT::i16 , Expand);
193 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000194 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
195 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
196 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
197 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
198 setOperationAction(ISD::SREM , MVT::i32 , Expand);
199 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman5a199552007-10-08 18:33:35 +0000200 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
201 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
202 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
203 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
204 setOperationAction(ISD::SREM , MVT::i64 , Expand);
205 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohman242a5ba2007-09-25 18:23:27 +0000206
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000207 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
208 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
209 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
210 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000211 if (Subtarget->is64Bit())
Christopher Lamb0a7c8662007-08-10 21:48:46 +0000212 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
213 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
214 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000215 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
216 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000217 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000218 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerb7a5cca2008-03-07 06:36:32 +0000219 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman819574c2008-01-31 00:41:03 +0000220 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +0000221
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000222 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000223 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
224 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000225 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000226 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
227 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000228 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000229 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
230 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000231 if (Subtarget->is64Bit()) {
232 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng48679f42007-12-14 02:13:44 +0000233 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
234 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000235 }
236
237 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
238 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
239
240 // These should be promoted to a larger select which is supported.
241 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
242 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
243 // X86 wants to expand cmov itself.
244 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
245 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
246 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
247 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000248 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000249 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
250 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
251 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
252 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
253 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000254 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000255 if (Subtarget->is64Bit()) {
256 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
257 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
258 }
259 // X86 ret instruction may pop stack.
260 setOperationAction(ISD::RET , MVT::Other, Custom);
261 if (!Subtarget->is64Bit())
262 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
263
264 // Darwin ABI issue.
265 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
266 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
267 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
268 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000269 if (Subtarget->is64Bit())
270 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
272 if (Subtarget->is64Bit()) {
273 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
274 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
275 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
276 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
277 }
278 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
279 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
280 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
281 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman092014e2008-03-03 22:22:09 +0000282 if (Subtarget->is64Bit()) {
283 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
284 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
285 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
286 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287
Evan Cheng8d51ab32008-03-10 19:38:10 +0000288 if (Subtarget->hasSSE1())
289 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Chengd1d68072008-03-08 00:58:38 +0000290
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000291 if (!Subtarget->hasSSE2())
292 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
293
Mon P Wang078a62d2008-05-05 19:05:59 +0000294 // Expand certain atomics
Dale Johannesenbc187662008-08-28 02:44:49 +0000295 setOperationAction(ISD::ATOMIC_CMP_SWAP_8 , MVT::i8, Custom);
296 setOperationAction(ISD::ATOMIC_CMP_SWAP_16, MVT::i16, Custom);
297 setOperationAction(ISD::ATOMIC_CMP_SWAP_32, MVT::i32, Custom);
298 setOperationAction(ISD::ATOMIC_CMP_SWAP_64, MVT::i64, Custom);
Bill Wendlingdb2280a2008-08-20 00:28:16 +0000299
Dale Johannesenbc187662008-08-28 02:44:49 +0000300 setOperationAction(ISD::ATOMIC_LOAD_SUB_8, MVT::i8, Expand);
301 setOperationAction(ISD::ATOMIC_LOAD_SUB_16, MVT::i16, Expand);
302 setOperationAction(ISD::ATOMIC_LOAD_SUB_32, MVT::i32, Expand);
303 setOperationAction(ISD::ATOMIC_LOAD_SUB_64, MVT::i64, Expand);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000304
Dan Gohman472d12c2008-06-30 20:59:49 +0000305 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
306 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000307 // FIXME - use subtarget debug flags
308 if (!Subtarget->isTargetDarwin() &&
309 !Subtarget->isTargetELF() &&
Dan Gohmanfa607c92008-07-01 00:05:16 +0000310 !Subtarget->isTargetCygMing()) {
311 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
312 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
313 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314
315 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
316 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
317 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
318 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
319 if (Subtarget->is64Bit()) {
320 // FIXME: Verify
321 setExceptionPointerRegister(X86::RAX);
322 setExceptionSelectorRegister(X86::RDX);
323 } else {
324 setExceptionPointerRegister(X86::EAX);
325 setExceptionSelectorRegister(X86::EDX);
326 }
Anton Korobeynikov23ca9c52007-09-03 00:36:06 +0000327 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000328
Duncan Sands7407a9f2007-09-11 14:10:23 +0000329 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsd8455ca2007-07-27 20:02:49 +0000330
Chris Lattner56b941f2008-01-15 21:58:22 +0000331 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000332
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000333 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
334 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000336 if (Subtarget->is64Bit()) {
337 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000338 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000339 } else {
340 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman827cb1f2008-05-10 01:26:14 +0000342 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343
344 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
345 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
346 if (Subtarget->is64Bit())
347 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
348 if (Subtarget->isTargetCygMing())
349 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
350 else
351 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
352
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000353 if (X86ScalarSSEf64) {
354 // f32 and f64 use SSE.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000355 // Set up the FP register classes.
356 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
357 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
358
359 // Use ANDPD to simulate FABS.
360 setOperationAction(ISD::FABS , MVT::f64, Custom);
361 setOperationAction(ISD::FABS , MVT::f32, Custom);
362
363 // Use XORP to simulate FNEG.
364 setOperationAction(ISD::FNEG , MVT::f64, Custom);
365 setOperationAction(ISD::FNEG , MVT::f32, Custom);
366
367 // Use ANDPD and ORPD to simulate FCOPYSIGN.
368 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
369 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
370
371 // We don't support sin/cos/fmod
372 setOperationAction(ISD::FSIN , MVT::f64, Expand);
373 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000374 setOperationAction(ISD::FSIN , MVT::f32, Expand);
375 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000376
377 // Expand FP immediates into loads from the stack, except for the special
378 // cases we handle.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000379 addLegalFPImmediate(APFloat(+0.0)); // xorpd
380 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000381
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000382 // Floating truncations from f80 and extensions to f80 go through memory.
383 // If optimizing, we lie about this though and handle it in
384 // InstructionSelectPreprocess so that dagcombine2 can hack on these.
385 if (Fast) {
386 setConvertAction(MVT::f32, MVT::f80, Expand);
387 setConvertAction(MVT::f64, MVT::f80, Expand);
388 setConvertAction(MVT::f80, MVT::f32, Expand);
389 setConvertAction(MVT::f80, MVT::f64, Expand);
390 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000391 } else if (X86ScalarSSEf32) {
392 // Use SSE for f32, x87 for f64.
393 // Set up the FP register classes.
394 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
395 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
396
397 // Use ANDPS to simulate FABS.
398 setOperationAction(ISD::FABS , MVT::f32, Custom);
399
400 // Use XORP to simulate FNEG.
401 setOperationAction(ISD::FNEG , MVT::f32, Custom);
402
403 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
404
405 // Use ANDPS and ORPS to simulate FCOPYSIGN.
406 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
407 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
408
409 // We don't support sin/cos/fmod
410 setOperationAction(ISD::FSIN , MVT::f32, Expand);
411 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000412
Nate Begemane2ba64f2008-02-14 08:57:00 +0000413 // Special cases we handle for FP constants.
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000414 addLegalFPImmediate(APFloat(+0.0f)); // xorps
415 addLegalFPImmediate(APFloat(+0.0)); // FLD0
416 addLegalFPImmediate(APFloat(+1.0)); // FLD1
417 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
418 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
419
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000420 // SSE <-> X87 conversions go through memory. If optimizing, we lie about
421 // this though and handle it in InstructionSelectPreprocess so that
422 // dagcombine2 can hack on these.
423 if (Fast) {
424 setConvertAction(MVT::f32, MVT::f64, Expand);
425 setConvertAction(MVT::f32, MVT::f80, Expand);
426 setConvertAction(MVT::f80, MVT::f32, Expand);
427 setConvertAction(MVT::f64, MVT::f32, Expand);
428 // And x87->x87 truncations also.
429 setConvertAction(MVT::f80, MVT::f64, Expand);
430 }
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000431
432 if (!UnsafeFPMath) {
433 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
434 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
435 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000436 } else {
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000437 // f32 and f64 in x87.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000438 // Set up the FP register classes.
439 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
440 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
441
442 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
443 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
444 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
445 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen8f83a6b2007-08-09 01:04:01 +0000446
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000447 // Floating truncations go through memory. If optimizing, we lie about
448 // this though and handle it in InstructionSelectPreprocess so that
449 // dagcombine2 can hack on these.
450 if (Fast) {
451 setConvertAction(MVT::f80, MVT::f32, Expand);
452 setConvertAction(MVT::f64, MVT::f32, Expand);
453 setConvertAction(MVT::f80, MVT::f64, Expand);
454 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000455
456 if (!UnsafeFPMath) {
457 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
458 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
459 }
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000460 addLegalFPImmediate(APFloat(+0.0)); // FLD0
461 addLegalFPImmediate(APFloat(+1.0)); // FLD1
462 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
463 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000464 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
465 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
466 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
467 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000468 }
469
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000470 // Long double always uses X87.
471 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
Dale Johannesen2fc20782007-09-14 22:26:36 +0000472 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
473 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Chris Lattnerdd867392008-01-27 06:19:31 +0000474 {
Chris Lattnerdd867392008-01-27 06:19:31 +0000475 APFloat TmpFlt(+0.0);
476 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven);
477 addLegalFPImmediate(TmpFlt); // FLD0
478 TmpFlt.changeSign();
479 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
480 APFloat TmpFlt2(+1.0);
481 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven);
482 addLegalFPImmediate(TmpFlt2); // FLD1
483 TmpFlt2.changeSign();
484 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
485 }
486
Dale Johannesen7f1076b2007-09-26 21:10:55 +0000487 if (!UnsafeFPMath) {
488 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
489 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
490 }
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000491
Dan Gohman2f7b1982007-10-11 23:21:31 +0000492 // Always use a library call for pow.
493 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
494 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
495 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
496
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000497 // First set operation action for all vector types to expand. Then we
498 // will selectively turn on ones that can be effectively codegen'd.
499 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
500 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Duncan Sands92c43912008-06-06 12:08:01 +0000501 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
502 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
503 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
504 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
505 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
506 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
507 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
508 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
509 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
510 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
511 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
512 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
513 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
Gabor Greif825aa892008-08-28 23:19:51 +0000514 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
515 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
516 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
Duncan Sands92c43912008-06-06 12:08:01 +0000517 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
518 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
519 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
520 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
521 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
522 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
523 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
524 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
525 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
526 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
527 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
528 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
529 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
530 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000539 }
540
541 if (Subtarget->hasMMX()) {
542 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
543 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
544 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Dale Johannesena585daf2008-06-24 22:01:44 +0000545 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000546 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
547
548 // FIXME: add MMX packed arithmetics
549
550 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
551 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
552 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
553 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
554
555 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
556 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
557 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen6b65c332007-10-30 01:18:38 +0000558 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000559
560 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
561 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
562
563 setOperationAction(ISD::AND, MVT::v8i8, Promote);
564 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
565 setOperationAction(ISD::AND, MVT::v4i16, Promote);
566 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
567 setOperationAction(ISD::AND, MVT::v2i32, Promote);
568 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
569 setOperationAction(ISD::AND, MVT::v1i64, Legal);
570
571 setOperationAction(ISD::OR, MVT::v8i8, Promote);
572 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
573 setOperationAction(ISD::OR, MVT::v4i16, Promote);
574 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
575 setOperationAction(ISD::OR, MVT::v2i32, Promote);
576 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
577 setOperationAction(ISD::OR, MVT::v1i64, Legal);
578
579 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
580 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
581 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
582 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
583 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
584 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
585 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
586
587 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
588 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
589 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
590 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
591 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
592 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
Dale Johannesena585daf2008-06-24 22:01:44 +0000593 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
594 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000595 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
596
597 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
598 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
599 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
Dale Johannesena585daf2008-06-24 22:01:44 +0000600 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000601 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
602
603 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
604 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
605 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
606 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
607
Evan Cheng759fe022008-07-22 18:39:19 +0000608 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000609 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
610 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000611 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendlingb9e5f802008-07-20 02:32:23 +0000612
613 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000614 }
615
616 if (Subtarget->hasSSE1()) {
617 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
618
619 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
620 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
621 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
622 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
623 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
624 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000625 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
626 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
627 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
628 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
629 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Nate Begeman03605a02008-07-17 16:51:19 +0000630 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000631 }
632
633 if (Subtarget->hasSSE2()) {
634 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
635 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
636 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
637 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
638 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
639
640 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
641 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
642 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
643 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
644 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
645 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
646 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
647 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
648 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
649 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
650 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
651 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
652 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
653 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
654 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000655
Nate Begeman03605a02008-07-17 16:51:19 +0000656 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
657 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
658 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
659 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000660
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000661 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
662 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
663 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
664 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000665 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
666
667 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Duncan Sands92c43912008-06-06 12:08:01 +0000668 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
669 MVT VT = (MVT::SimpleValueType)i;
Nate Begemanc16406d2007-12-11 01:41:33 +0000670 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands92c43912008-06-06 12:08:01 +0000671 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begemanc16406d2007-12-11 01:41:33 +0000672 continue;
Duncan Sands92c43912008-06-06 12:08:01 +0000673 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
674 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
675 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000676 }
677 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
678 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
679 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
680 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000681 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000682 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000683 if (Subtarget->is64Bit()) {
684 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen2ff963d2007-10-31 00:32:36 +0000685 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman4294c1f2008-02-12 22:51:28 +0000686 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000687
688 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
689 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
Duncan Sands92c43912008-06-06 12:08:01 +0000690 setOperationAction(ISD::AND, (MVT::SimpleValueType)VT, Promote);
691 AddPromotedToType (ISD::AND, (MVT::SimpleValueType)VT, MVT::v2i64);
692 setOperationAction(ISD::OR, (MVT::SimpleValueType)VT, Promote);
693 AddPromotedToType (ISD::OR, (MVT::SimpleValueType)VT, MVT::v2i64);
694 setOperationAction(ISD::XOR, (MVT::SimpleValueType)VT, Promote);
695 AddPromotedToType (ISD::XOR, (MVT::SimpleValueType)VT, MVT::v2i64);
696 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Promote);
697 AddPromotedToType (ISD::LOAD, (MVT::SimpleValueType)VT, MVT::v2i64);
698 setOperationAction(ISD::SELECT, (MVT::SimpleValueType)VT, Promote);
699 AddPromotedToType (ISD::SELECT, (MVT::SimpleValueType)VT, MVT::v2i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000700 }
701
Chris Lattner3bc08502008-01-17 19:59:44 +0000702 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000703
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000704 // Custom lower v2i64 and v2f64 selects.
705 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
706 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
707 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
708 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Nate Begeman061db5f2008-05-12 20:34:32 +0000709
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000710 }
Nate Begemand77e59e2008-02-11 04:19:36 +0000711
712 if (Subtarget->hasSSE41()) {
713 // FIXME: Do we need to handle scalar-to-vector here?
714 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Dan Gohmane3731f52008-05-23 17:49:40 +0000715 setOperationAction(ISD::MUL, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000716
717 // i8 and i16 vectors are custom , because the source register and source
718 // source memory operand types are not the same width. f32 vectors are
719 // custom since the immediate controlling the insert encodes additional
720 // information.
721 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
722 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
723 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Legal);
724 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
725
726 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
727 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
728 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Legal);
Evan Cheng6c249332008-03-24 21:52:23 +0000729 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begemand77e59e2008-02-11 04:19:36 +0000730
731 if (Subtarget->is64Bit()) {
Nate Begeman4294c1f2008-02-12 22:51:28 +0000732 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
733 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begemand77e59e2008-02-11 04:19:36 +0000734 }
735 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000736
Nate Begeman03605a02008-07-17 16:51:19 +0000737 if (Subtarget->hasSSE42()) {
738 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
739 }
740
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000741 // We want to custom lower some of our intrinsics.
742 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
743
744 // We have target-specific dag combine patterns for the following nodes:
745 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chenge9b9c672008-05-09 21:53:03 +0000746 setTargetDAGCombine(ISD::BUILD_VECTOR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000747 setTargetDAGCombine(ISD::SELECT);
Chris Lattnerce84ae42008-02-22 02:09:43 +0000748 setTargetDAGCombine(ISD::STORE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000749
750 computeRegisterProperties();
751
752 // FIXME: These should be based on subtarget info. Plus, the values should
753 // be smaller when we are in optimizing for size mode.
Dan Gohman97fab242008-06-30 21:00:56 +0000754 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
755 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
756 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000757 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Cheng45c1edb2008-02-28 00:43:03 +0000758 setPrefLoopAlignment(16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000759}
760
Scott Michel502151f2008-03-10 15:42:14 +0000761
Dan Gohman8181bd12008-07-27 21:46:04 +0000762MVT X86TargetLowering::getSetCCResultType(const SDValue &) const {
Scott Michel502151f2008-03-10 15:42:14 +0000763 return MVT::i8;
764}
765
766
Evan Cheng5a67b812008-01-23 23:17:41 +0000767/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
768/// the desired ByVal argument alignment.
769static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
770 if (MaxAlign == 16)
771 return;
772 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
773 if (VTy->getBitWidth() == 128)
774 MaxAlign = 16;
Evan Cheng5a67b812008-01-23 23:17:41 +0000775 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
776 unsigned EltAlign = 0;
777 getMaxByValAlign(ATy->getElementType(), EltAlign);
778 if (EltAlign > MaxAlign)
779 MaxAlign = EltAlign;
780 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
781 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
782 unsigned EltAlign = 0;
783 getMaxByValAlign(STy->getElementType(i), EltAlign);
784 if (EltAlign > MaxAlign)
785 MaxAlign = EltAlign;
786 if (MaxAlign == 16)
787 break;
788 }
789 }
790 return;
791}
792
793/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
794/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesena58b8622008-02-08 19:48:20 +0000795/// that contain SSE vectors are placed at 16-byte boundaries while the rest
796/// are at 4-byte boundaries.
Evan Cheng5a67b812008-01-23 23:17:41 +0000797unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +0000798 if (Subtarget->is64Bit()) {
799 // Max of 8 and alignment of type.
800 unsigned TyAlign = getTargetData()->getABITypeAlignment(Ty);
801 if (TyAlign > 8)
802 return TyAlign;
803 return 8;
804 }
805
Evan Cheng5a67b812008-01-23 23:17:41 +0000806 unsigned Align = 4;
Dale Johannesena58b8622008-02-08 19:48:20 +0000807 if (Subtarget->hasSSE1())
808 getMaxByValAlign(Ty, Align);
Evan Cheng5a67b812008-01-23 23:17:41 +0000809 return Align;
810}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000811
Evan Cheng8c590372008-05-15 08:39:06 +0000812/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng2f1033e2008-05-15 22:13:02 +0000813/// and store operations as a result of memset, memcpy, and memmove
814/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Cheng8c590372008-05-15 08:39:06 +0000815/// determining it.
Duncan Sands92c43912008-06-06 12:08:01 +0000816MVT
Evan Cheng8c590372008-05-15 08:39:06 +0000817X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
818 bool isSrcConst, bool isSrcStr) const {
819 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
820 return MVT::v4i32;
821 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
822 return MVT::v4f32;
823 if (Subtarget->is64Bit() && Size >= 8)
824 return MVT::i64;
825 return MVT::i32;
826}
827
828
Evan Cheng6fb06762007-11-09 01:32:10 +0000829/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
830/// jumptable.
Dan Gohman8181bd12008-07-27 21:46:04 +0000831SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Cheng6fb06762007-11-09 01:32:10 +0000832 SelectionDAG &DAG) const {
833 if (usesGlobalOffsetTable())
834 return DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, getPointerTy());
835 if (!Subtarget->isPICStyleRIPRel())
836 return DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy());
837 return Table;
838}
839
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000840//===----------------------------------------------------------------------===//
841// Return Value Calling Convention Implementation
842//===----------------------------------------------------------------------===//
843
844#include "X86GenCallingConv.inc"
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000845
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000846/// LowerRET - Lower an ISD::RET node.
Dan Gohman8181bd12008-07-27 21:46:04 +0000847SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000848 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
849
850 SmallVector<CCValAssign, 16> RVLocs;
851 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
852 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
853 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Gabor Greif1c80d112008-08-28 21:40:38 +0000854 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000855
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000856 // If this is the first return lowered for this function, add the regs to the
857 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +0000858 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000859 for (unsigned i = 0; i != RVLocs.size(); ++i)
860 if (RVLocs[i].isRegLoc())
Chris Lattner1b989192007-12-31 04:13:23 +0000861 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000862 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000863 SDValue Chain = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000864
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000865 // Handle tail call return.
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000866 Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000867 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000868 SDValue TailCall = Chain;
869 SDValue TargetAddress = TailCall.getOperand(1);
870 SDValue StackAdjustment = TailCall.getOperand(2);
Chris Lattnerf8decf52008-01-16 05:52:18 +0000871 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000872 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::ECX ||
873 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) ||
874 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
875 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
876 "Expecting an global address, external symbol, or register");
Chris Lattnerf8decf52008-01-16 05:52:18 +0000877 assert(StackAdjustment.getOpcode() == ISD::Constant &&
878 "Expecting a const value");
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000879
Dan Gohman8181bd12008-07-27 21:46:04 +0000880 SmallVector<SDValue,8> Operands;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000881 Operands.push_back(Chain.getOperand(0));
882 Operands.push_back(TargetAddress);
883 Operands.push_back(StackAdjustment);
884 // Copy registers used by the call. Last operand is a flag so it is not
885 // copied.
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000886 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000887 Operands.push_back(Chain.getOperand(i));
888 }
Arnold Schwaighofer10202b32007-10-16 09:05:00 +0000889 return DAG.getNode(X86ISD::TC_RETURN, MVT::Other, &Operands[0],
890 Operands.size());
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000891 }
892
893 // Regular return.
Dan Gohman8181bd12008-07-27 21:46:04 +0000894 SDValue Flag;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000895
Dan Gohman8181bd12008-07-27 21:46:04 +0000896 SmallVector<SDValue, 6> RetOps;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000897 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
898 // Operand #1 = Bytes To Pop
899 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
900
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000901 // Copy the result values into the output registers.
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000902 for (unsigned i = 0; i != RVLocs.size(); ++i) {
903 CCValAssign &VA = RVLocs[i];
904 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman8181bd12008-07-27 21:46:04 +0000905 SDValue ValToCopy = Op.getOperand(i*2+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000906
Chris Lattnerb56cc342008-03-11 03:23:40 +0000907 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
908 // the RET instruction and handled by the FP Stackifier.
909 if (RVLocs[i].getLocReg() == X86::ST0 ||
910 RVLocs[i].getLocReg() == X86::ST1) {
911 // If this is a copy from an xmm register to ST(0), use an FPExtend to
912 // change the value to the FP stack register class.
913 if (isScalarFPTypeInSSEReg(RVLocs[i].getValVT()))
914 ValToCopy = DAG.getNode(ISD::FP_EXTEND, MVT::f80, ValToCopy);
915 RetOps.push_back(ValToCopy);
916 // Don't emit a copytoreg.
917 continue;
918 }
Dale Johannesena585daf2008-06-24 22:01:44 +0000919
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000920 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), ValToCopy, Flag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000921 Flag = Chain.getValue(1);
922 }
Dan Gohmanb47dabd2008-04-21 23:59:07 +0000923
924 // The x86-64 ABI for returning structs by value requires that we copy
925 // the sret argument into %rax for the return. We saved the argument into
926 // a virtual register in the entry block, so now we copy the value out
927 // and into %rax.
928 if (Subtarget->is64Bit() &&
929 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
930 MachineFunction &MF = DAG.getMachineFunction();
931 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
932 unsigned Reg = FuncInfo->getSRetReturnReg();
933 if (!Reg) {
934 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
935 FuncInfo->setSRetReturnReg(Reg);
936 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000937 SDValue Val = DAG.getCopyFromReg(Chain, Reg, getPointerTy());
Dan Gohmanb47dabd2008-04-21 23:59:07 +0000938
939 Chain = DAG.getCopyToReg(Chain, X86::RAX, Val, Flag);
940 Flag = Chain.getValue(1);
941 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000942
Chris Lattnerb56cc342008-03-11 03:23:40 +0000943 RetOps[0] = Chain; // Update chain.
944
945 // Add the flag if we have it.
Gabor Greif1c80d112008-08-28 21:40:38 +0000946 if (Flag.getNode())
Chris Lattnerb56cc342008-03-11 03:23:40 +0000947 RetOps.push_back(Flag);
948
949 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, &RetOps[0], RetOps.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000950}
951
952
953/// LowerCallResult - Lower the result values of an ISD::CALL into the
954/// appropriate copies out of appropriate physical registers. This assumes that
955/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
956/// being lowered. The returns a SDNode with the same number of values as the
957/// ISD::CALL.
958SDNode *X86TargetLowering::
Dan Gohman8181bd12008-07-27 21:46:04 +0000959LowerCallResult(SDValue Chain, SDValue InFlag, SDNode *TheCall,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000960 unsigned CallingConv, SelectionDAG &DAG) {
961
962 // Assign locations to each value returned by this call.
963 SmallVector<CCValAssign, 16> RVLocs;
964 bool isVarArg = cast<ConstantSDNode>(TheCall->getOperand(2))->getValue() != 0;
965 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
966 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
967
Dan Gohman8181bd12008-07-27 21:46:04 +0000968 SmallVector<SDValue, 8> ResultVals;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000969
970 // Copy all of the result registers out of their specified physreg.
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000971 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Duncan Sands92c43912008-06-06 12:08:01 +0000972 MVT CopyVT = RVLocs[i].getValVT();
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000973
974 // If this is a call to a function that returns an fp value on the floating
975 // point stack, but where we prefer to use the value in xmm registers, copy
976 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Mon P Wang73a2c152008-08-21 19:54:16 +0000977 if ((RVLocs[i].getLocReg() == X86::ST0 ||
978 RVLocs[i].getLocReg() == X86::ST1) &&
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000979 isScalarFPTypeInSSEReg(RVLocs[i].getValVT())) {
980 CopyVT = MVT::f80;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000981 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000982
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000983 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
984 CopyVT, InFlag).getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +0000985 SDValue Val = Chain.getValue(0);
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000986 InFlag = Chain.getValue(2);
Chris Lattner40758732007-12-29 06:41:28 +0000987
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000988 if (CopyVT != RVLocs[i].getValVT()) {
989 // Round the F80 the right size, which also moves to the appropriate xmm
990 // register.
991 Val = DAG.getNode(ISD::FP_ROUND, RVLocs[i].getValVT(), Val,
992 // This truncation won't change the value.
993 DAG.getIntPtrConstant(1));
994 }
Chris Lattnerdec9cb52008-01-24 08:07:48 +0000995
Chris Lattnere22e1fb2008-03-10 21:08:41 +0000996 ResultVals.push_back(Val);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000997 }
Duncan Sands698842f2008-07-02 17:40:58 +0000998
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000999 // Merge everything together with a MERGE_VALUES node.
1000 ResultVals.push_back(Chain);
Duncan Sandsf19591c2008-06-30 10:19:09 +00001001 return DAG.getMergeValues(TheCall->getVTList(), &ResultVals[0],
Gabor Greif1c80d112008-08-28 21:40:38 +00001002 ResultVals.size()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001003}
1004
1005
1006//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001007// C & StdCall & Fast Calling Convention implementation
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001008//===----------------------------------------------------------------------===//
1009// StdCall calling convention seems to be standard for many Windows' API
1010// routines and around. It differs from C calling convention just a little:
1011// callee should clean up the stack, not caller. Symbols should be also
1012// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001013// For info on fast calling convention see Fast Calling Convention (tail call)
1014// implementation LowerX86_32FastCCCallTo.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001015
1016/// AddLiveIn - This helper function adds the specified physical register to the
1017/// MachineFunction as a live in value. It also creates a corresponding virtual
1018/// register for it.
1019static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
1020 const TargetRegisterClass *RC) {
1021 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner1b989192007-12-31 04:13:23 +00001022 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
1023 MF.getRegInfo().addLiveIn(PReg, VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001024 return VReg;
1025}
1026
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001027/// CallIsStructReturn - Determines whether a CALL node uses struct return
1028/// semantics.
Dan Gohman8181bd12008-07-27 21:46:04 +00001029static bool CallIsStructReturn(SDValue Op) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001030 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1031 if (!NumOps)
1032 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001033
1034 return cast<ARG_FLAGSSDNode>(Op.getOperand(6))->getArgFlags().isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001035}
1036
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001037/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
1038/// return semantics.
Dan Gohman8181bd12008-07-27 21:46:04 +00001039static bool ArgsAreStructReturn(SDValue Op) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001040 unsigned NumArgs = Op.getNode()->getNumValues() - 1;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001041 if (!NumArgs)
1042 return false;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001043
1044 return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001045}
1046
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001047/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires
1048/// the callee to pop its own arguments. Callee pop is necessary to support tail
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001049/// calls.
Dan Gohman8181bd12008-07-27 21:46:04 +00001050bool X86TargetLowering::IsCalleePop(SDValue Op) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001051 bool IsVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1052 if (IsVarArg)
1053 return false;
1054
1055 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
1056 default:
1057 return false;
1058 case CallingConv::X86_StdCall:
1059 return !Subtarget->is64Bit();
1060 case CallingConv::X86_FastCall:
1061 return !Subtarget->is64Bit();
1062 case CallingConv::Fast:
1063 return PerformTailCallOpt;
1064 }
1065}
1066
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001067/// CCAssignFnForNode - Selects the correct CCAssignFn for a CALL or
1068/// FORMAL_ARGUMENTS node.
Dan Gohman8181bd12008-07-27 21:46:04 +00001069CCAssignFn *X86TargetLowering::CCAssignFnForNode(SDValue Op) const {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001070 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1071
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001072 if (Subtarget->is64Bit()) {
Anton Korobeynikov06d49b02008-03-22 20:57:27 +00001073 if (Subtarget->isTargetWin64())
Anton Korobeynikov99bd1882008-03-22 20:37:30 +00001074 return CC_X86_Win64_C;
1075 else {
1076 if (CC == CallingConv::Fast && PerformTailCallOpt)
1077 return CC_X86_64_TailCall;
1078 else
1079 return CC_X86_64_C;
1080 }
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00001081 }
1082
Gordon Henriksen18ace102008-01-05 16:56:59 +00001083 if (CC == CallingConv::X86_FastCall)
1084 return CC_X86_32_FastCall;
1085 else if (CC == CallingConv::Fast && PerformTailCallOpt)
1086 return CC_X86_32_TailCall;
1087 else
1088 return CC_X86_32_C;
1089}
1090
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001091/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1092/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001093NameDecorationStyle
Dan Gohman8181bd12008-07-27 21:46:04 +00001094X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001095 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1096 if (CC == CallingConv::X86_FastCall)
1097 return FastCall;
1098 else if (CC == CallingConv::X86_StdCall)
1099 return StdCall;
1100 return None;
1101}
1102
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001103
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001104/// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer
1105/// in a register before calling.
1106bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) {
1107 return !IsTailCall && !Is64Bit &&
1108 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1109 Subtarget->isPICStyleGOT();
1110}
1111
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001112/// CallRequiresFnAddressInReg - Check whether the call requires the function
1113/// address to be loaded in a register.
1114bool
1115X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) {
1116 return !Is64Bit && IsTailCall &&
1117 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1118 Subtarget->isPICStyleGOT();
1119}
1120
Arnold Schwaighofer56653e32008-02-26 17:50:59 +00001121/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1122/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001123/// the specific parameter attribute. The copy will be passed as a byval
1124/// function parameter.
Dan Gohman8181bd12008-07-27 21:46:04 +00001125static SDValue
1126CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsc93fae32008-03-21 09:14:45 +00001127 ISD::ArgFlagsTy Flags, SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001128 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dan Gohmane8b391e2008-04-12 04:36:06 +00001129 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001130 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001131}
1132
Dan Gohman8181bd12008-07-27 21:46:04 +00001133SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG,
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001134 const CCValAssign &VA,
1135 MachineFrameInfo *MFI,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001136 unsigned CC,
Dan Gohman8181bd12008-07-27 21:46:04 +00001137 SDValue Root, unsigned i) {
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001138 // Create the nodes corresponding to a load from this parameter slot.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001139 ISD::ArgFlagsTy Flags =
1140 cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags();
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001141 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001142 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Evan Cheng3e42a522008-01-10 02:24:25 +00001143
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001144 // FIXME: For now, all byval parameter objects are marked mutable. This can be
1145 // changed with more analysis.
1146 // In case of tail call optimization mark all arguments mutable. Since they
1147 // could be overwritten by lowering of arguments in case of a tail call.
Duncan Sands92c43912008-06-06 12:08:01 +00001148 int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001149 VA.getLocMemOffset(), isImmutable);
Dan Gohman8181bd12008-07-27 21:46:04 +00001150 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sandsc93fae32008-03-21 09:14:45 +00001151 if (Flags.isByVal())
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001152 return FIN;
Dan Gohman12a9c082008-02-06 22:27:42 +00001153 return DAG.getLoad(VA.getValVT(), Root, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001154 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola03cbeb72007-09-14 15:48:13 +00001155}
1156
Dan Gohman8181bd12008-07-27 21:46:04 +00001157SDValue
1158X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001159 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001160 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1161
1162 const Function* Fn = MF.getFunction();
1163 if (Fn->hasExternalLinkage() &&
1164 Subtarget->isTargetCygMing() &&
1165 Fn->getName() == "main")
1166 FuncInfo->setForceFramePointer(true);
1167
1168 // Decorate the function name.
1169 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
1170
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001171 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman8181bd12008-07-27 21:46:04 +00001172 SDValue Root = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001173 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001174 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001175 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001176 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001177
1178 assert(!(isVarArg && CC == CallingConv::Fast) &&
1179 "Var args not supported with calling convention fastcc");
1180
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001181 // Assign locations to all of the incoming arguments.
1182 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001183 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Gabor Greif1c80d112008-08-28 21:40:38 +00001184 CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(Op));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001185
Dan Gohman8181bd12008-07-27 21:46:04 +00001186 SmallVector<SDValue, 8> ArgValues;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001187 unsigned LastVal = ~0U;
1188 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1189 CCValAssign &VA = ArgLocs[i];
1190 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1191 // places.
1192 assert(VA.getValNo() != LastVal &&
1193 "Don't support value assigned to multiple locs yet");
1194 LastVal = VA.getValNo();
1195
1196 if (VA.isRegLoc()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001197 MVT RegVT = VA.getLocVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001198 TargetRegisterClass *RC;
1199 if (RegVT == MVT::i32)
1200 RC = X86::GR32RegisterClass;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001201 else if (Is64Bit && RegVT == MVT::i64)
1202 RC = X86::GR64RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001203 else if (RegVT == MVT::f32)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001204 RC = X86::FR32RegisterClass;
Dale Johannesen51552f62008-02-05 20:46:33 +00001205 else if (RegVT == MVT::f64)
Gordon Henriksen18ace102008-01-05 16:56:59 +00001206 RC = X86::FR64RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001207 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengf5af6fe2008-04-25 07:56:45 +00001208 RC = X86::VR128RegisterClass;
Duncan Sands92c43912008-06-06 12:08:01 +00001209 else if (RegVT.isVector()) {
1210 assert(RegVT.getSizeInBits() == 64);
Evan Chengf5af6fe2008-04-25 07:56:45 +00001211 if (!Is64Bit)
1212 RC = X86::VR64RegisterClass; // MMX values are passed in MMXs.
1213 else {
1214 // Darwin calling convention passes MMX values in either GPRs or
1215 // XMMs in x86-64. Other targets pass them in memory.
1216 if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) {
1217 RC = X86::VR128RegisterClass; // MMX values are passed in XMMs.
1218 RegVT = MVT::v2i64;
1219 } else {
1220 RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs.
1221 RegVT = MVT::i64;
1222 }
1223 }
1224 } else {
1225 assert(0 && "Unknown argument type!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001226 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001227
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001228 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
Dan Gohman8181bd12008-07-27 21:46:04 +00001229 SDValue ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001230
1231 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1232 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1233 // right size.
1234 if (VA.getLocInfo() == CCValAssign::SExt)
1235 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1236 DAG.getValueType(VA.getValVT()));
1237 else if (VA.getLocInfo() == CCValAssign::ZExt)
1238 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1239 DAG.getValueType(VA.getValVT()));
1240
1241 if (VA.getLocInfo() != CCValAssign::Full)
1242 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1243
Gordon Henriksen18ace102008-01-05 16:56:59 +00001244 // Handle MMX values passed in GPRs.
Evan Chengad6980b2008-04-25 20:13:28 +00001245 if (Is64Bit && RegVT != VA.getLocVT()) {
Duncan Sands92c43912008-06-06 12:08:01 +00001246 if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass)
Evan Chengad6980b2008-04-25 20:13:28 +00001247 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1248 else if (RC == X86::VR128RegisterClass) {
1249 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i64, ArgValue,
1250 DAG.getConstant(0, MVT::i64));
1251 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1252 }
1253 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001254
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001255 ArgValues.push_back(ArgValue);
1256 } else {
1257 assert(VA.isMemLoc());
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001258 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001259 }
1260 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001261
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001262 // The x86-64 ABI for returning structs by value requires that we copy
1263 // the sret argument into %rax for the return. Save the argument into
1264 // a virtual register so that we can access it from the return points.
1265 if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1266 MachineFunction &MF = DAG.getMachineFunction();
1267 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1268 unsigned Reg = FuncInfo->getSRetReturnReg();
1269 if (!Reg) {
1270 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
1271 FuncInfo->setSRetReturnReg(Reg);
1272 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001273 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), Reg, ArgValues[0]);
Dan Gohmanb47dabd2008-04-21 23:59:07 +00001274 Root = DAG.getNode(ISD::TokenFactor, MVT::Other, Copy, Root);
1275 }
1276
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001277 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001278 // align stack specially for tail calls
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001279 if (CC == CallingConv::Fast)
1280 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001281
1282 // If the function takes variable number of arguments, make a frame index for
1283 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001284 if (isVarArg) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001285 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1286 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1287 }
1288 if (Is64Bit) {
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001289 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1290
1291 // FIXME: We should really autogenerate these arrays
1292 static const unsigned GPR64ArgRegsWin64[] = {
1293 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen18ace102008-01-05 16:56:59 +00001294 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001295 static const unsigned XMMArgRegsWin64[] = {
1296 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1297 };
1298 static const unsigned GPR64ArgRegs64Bit[] = {
1299 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1300 };
1301 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001302 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1303 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1304 };
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001305 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1306
1307 if (IsWin64) {
1308 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1309 GPR64ArgRegs = GPR64ArgRegsWin64;
1310 XMMArgRegs = XMMArgRegsWin64;
1311 } else {
1312 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1313 GPR64ArgRegs = GPR64ArgRegs64Bit;
1314 XMMArgRegs = XMMArgRegs64Bit;
1315 }
1316 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1317 TotalNumIntRegs);
1318 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1319 TotalNumXMMRegs);
1320
Gordon Henriksen18ace102008-01-05 16:56:59 +00001321 // For X86-64, if there are vararg parameters that are passed via
1322 // registers, then we must store them to their spots on the stack so they
1323 // may be loaded by deferencing the result of va_next.
1324 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001325 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1326 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1327 TotalNumXMMRegs * 16, 16);
1328
Gordon Henriksen18ace102008-01-05 16:56:59 +00001329 // Store the integer parameter registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001330 SmallVector<SDValue, 8> MemOps;
1331 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1332 SDValue FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001333 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001334 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001335 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1336 X86::GR64RegisterClass);
Dan Gohman8181bd12008-07-27 21:46:04 +00001337 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1338 SDValue Store =
Dan Gohman12a9c082008-02-06 22:27:42 +00001339 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001340 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001341 MemOps.push_back(Store);
1342 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001343 DAG.getIntPtrConstant(8));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001344 }
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001345
Gordon Henriksen18ace102008-01-05 16:56:59 +00001346 // Now store the XMM (fp + vector) parameter registers.
1347 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001348 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001349 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001350 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1351 X86::VR128RegisterClass);
Dan Gohman8181bd12008-07-27 21:46:04 +00001352 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
1353 SDValue Store =
Dan Gohman12a9c082008-02-06 22:27:42 +00001354 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001355 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001356 MemOps.push_back(Store);
1357 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner5872a362008-01-17 07:00:52 +00001358 DAG.getIntPtrConstant(16));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001359 }
1360 if (!MemOps.empty())
1361 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1362 &MemOps[0], MemOps.size());
1363 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001364 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001365
1366 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1367 // arguments and the arguments after the retaddr has been pushed are
1368 // aligned.
1369 if (!Is64Bit && CC == CallingConv::X86_FastCall &&
1370 !Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows() &&
1371 (StackSize & 7) == 0)
1372 StackSize += 4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001373
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001374 ArgValues.push_back(Root);
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001375
Gordon Henriksen18ace102008-01-05 16:56:59 +00001376 // Some CCs need callee pop.
1377 if (IsCalleePop(Op)) {
1378 BytesToPopOnReturn = StackSize; // Callee pops everything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001379 BytesCallerReserves = 0;
1380 } else {
1381 BytesToPopOnReturn = 0; // Callee pops nothing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001382 // If this is an sret function, the return should pop the hidden pointer.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001383 if (!Is64Bit && ArgsAreStructReturn(Op))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001384 BytesToPopOnReturn = 4;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001385 BytesCallerReserves = StackSize;
1386 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001387
Gordon Henriksen18ace102008-01-05 16:56:59 +00001388 if (!Is64Bit) {
1389 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1390 if (CC == CallingConv::X86_FastCall)
1391 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1392 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001393
Anton Korobeynikove844e472007-08-15 17:12:32 +00001394 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001395
1396 // Return the new list of results.
Gabor Greif1c80d112008-08-28 21:40:38 +00001397 return DAG.getMergeValues(Op.getNode()->getVTList(), &ArgValues[0],
Gabor Greif46bf5472008-08-26 22:36:50 +00001398 ArgValues.size()).getValue(Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001399}
1400
Dan Gohman8181bd12008-07-27 21:46:04 +00001401SDValue
1402X86TargetLowering::LowerMemOpCallTo(SDValue Op, SelectionDAG &DAG,
1403 const SDValue &StackPtr,
Evan Chengbc077bf2008-01-10 00:09:10 +00001404 const CCValAssign &VA,
Dan Gohman8181bd12008-07-27 21:46:04 +00001405 SDValue Chain,
1406 SDValue Arg) {
Dan Gohman1190f3a2008-02-07 16:28:05 +00001407 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman8181bd12008-07-27 21:46:04 +00001408 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001409 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Duncan Sandsc93fae32008-03-21 09:14:45 +00001410 ISD::ArgFlagsTy Flags =
1411 cast<ARG_FLAGSSDNode>(Op.getOperand(6+2*VA.getValNo()))->getArgFlags();
1412 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001413 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG);
Evan Chengbc077bf2008-01-10 00:09:10 +00001414 }
Dan Gohman1190f3a2008-02-07 16:28:05 +00001415 return DAG.getStore(Chain, Arg, PtrOff,
Dan Gohmanfb020b62008-02-07 18:41:25 +00001416 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengbc077bf2008-01-10 00:09:10 +00001417}
1418
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001419/// EmitTailCallLoadRetAddr - Emit a load of return adress if tail call
1420/// optimization is performed and it is required.
Dan Gohman8181bd12008-07-27 21:46:04 +00001421SDValue
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001422X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00001423 SDValue &OutRetAddr,
1424 SDValue Chain,
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001425 bool IsTailCall,
1426 bool Is64Bit,
1427 int FPDiff) {
1428 if (!IsTailCall || FPDiff==0) return Chain;
1429
1430 // Adjust the Return address stack slot.
Duncan Sands92c43912008-06-06 12:08:01 +00001431 MVT VT = getPointerTy();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001432 OutRetAddr = getReturnAddressFrameIndex(DAG);
1433 // Load the "old" Return address.
1434 OutRetAddr = DAG.getLoad(VT, Chain,OutRetAddr, NULL, 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00001435 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001436}
1437
1438/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1439/// optimization is performed and it is required (FPDiff!=0).
Dan Gohman8181bd12008-07-27 21:46:04 +00001440static SDValue
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001441EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman8181bd12008-07-27 21:46:04 +00001442 SDValue Chain, SDValue RetAddrFrIdx,
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001443 bool Is64Bit, int FPDiff) {
1444 // Store the return address to the appropriate stack slot.
1445 if (!FPDiff) return Chain;
1446 // Calculate the new stack slot for the return address.
1447 int SlotSize = Is64Bit ? 8 : 4;
1448 int NewReturnAddrFI =
1449 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Duncan Sands92c43912008-06-06 12:08:01 +00001450 MVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00001451 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001452 Chain = DAG.getStore(Chain, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001453 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001454 return Chain;
1455}
1456
Dan Gohman8181bd12008-07-27 21:46:04 +00001457SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001458 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng98cfaf82008-08-25 21:27:18 +00001459 SDValue Chain = Op.getOperand(0);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001460 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001461 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001462 bool IsTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0
1463 && CC == CallingConv::Fast && PerformTailCallOpt;
Evan Cheng98cfaf82008-08-25 21:27:18 +00001464 SDValue Callee = Op.getOperand(4);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001465 bool Is64Bit = Subtarget->is64Bit();
Evan Cheng931a8f42008-01-29 19:34:22 +00001466 bool IsStructRet = CallIsStructReturn(Op);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001467
1468 assert(!(isVarArg && CC == CallingConv::Fast) &&
1469 "Var args not supported with calling convention fastcc");
1470
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001471 // Analyze operands of the call, assigning locations to each operand.
1472 SmallVector<CCValAssign, 16> ArgLocs;
1473 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Gabor Greif1c80d112008-08-28 21:40:38 +00001474 CCInfo.AnalyzeCallOperands(Op.getNode(), CCAssignFnForNode(Op));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001475
1476 // Get a count of how many bytes are to be pushed on the stack.
1477 unsigned NumBytes = CCInfo.getNextStackOffset();
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001478 if (CC == CallingConv::Fast)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001479 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001480
Gordon Henriksen18ace102008-01-05 16:56:59 +00001481 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1482 // arguments and the arguments after the retaddr has been pushed are aligned.
1483 if (!Is64Bit && CC == CallingConv::X86_FastCall &&
1484 !Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows() &&
1485 (NumBytes & 7) == 0)
1486 NumBytes += 4;
1487
1488 int FPDiff = 0;
1489 if (IsTailCall) {
1490 // Lower arguments at fp - stackoffset + fpdiff.
1491 unsigned NumBytesCallerPushed =
1492 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1493 FPDiff = NumBytesCallerPushed - NumBytes;
1494
1495 // Set the delta of movement of the returnaddr stackslot.
1496 // But only set if delta is greater than previous delta.
1497 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1498 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1499 }
1500
Chris Lattner5872a362008-01-17 07:00:52 +00001501 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001502
Dan Gohman8181bd12008-07-27 21:46:04 +00001503 SDValue RetAddrFrIdx;
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001504 // Load return adress for tail calls.
1505 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit,
1506 FPDiff);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001507
Dan Gohman8181bd12008-07-27 21:46:04 +00001508 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1509 SmallVector<SDValue, 8> MemOpChains;
1510 SDValue StackPtr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001511
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001512 // Walk the register/memloc assignments, inserting copies/loads. In the case
1513 // of tail call optimization arguments are handle later.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001514 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1515 CCValAssign &VA = ArgLocs[i];
Dan Gohman8181bd12008-07-27 21:46:04 +00001516 SDValue Arg = Op.getOperand(5+2*VA.getValNo());
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001517 bool isByVal = cast<ARG_FLAGSSDNode>(Op.getOperand(6+2*VA.getValNo()))->
1518 getArgFlags().isByVal();
1519
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001520 // Promote the value if needed.
1521 switch (VA.getLocInfo()) {
1522 default: assert(0 && "Unknown loc info!");
1523 case CCValAssign::Full: break;
1524 case CCValAssign::SExt:
1525 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1526 break;
1527 case CCValAssign::ZExt:
1528 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1529 break;
1530 case CCValAssign::AExt:
1531 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1532 break;
1533 }
1534
1535 if (VA.isRegLoc()) {
Evan Cheng2aea0b42008-04-25 19:11:04 +00001536 if (Is64Bit) {
Duncan Sands92c43912008-06-06 12:08:01 +00001537 MVT RegVT = VA.getLocVT();
1538 if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
Evan Cheng2aea0b42008-04-25 19:11:04 +00001539 switch (VA.getLocReg()) {
1540 default:
1541 break;
1542 case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX:
1543 case X86::R8: {
1544 // Special case: passing MMX values in GPR registers.
1545 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Arg);
1546 break;
1547 }
1548 case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3:
1549 case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: {
1550 // Special case: passing MMX values in XMM registers.
1551 Arg = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Arg);
1552 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2i64, Arg);
1553 Arg = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
1554 DAG.getNode(ISD::UNDEF, MVT::v2i64), Arg,
1555 getMOVLMask(2, DAG));
1556 break;
1557 }
1558 }
1559 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001560 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1561 } else {
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001562 if (!IsTailCall || (IsTailCall && isByVal)) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001563 assert(VA.isMemLoc());
Gabor Greif1c80d112008-08-28 21:40:38 +00001564 if (StackPtr.getNode() == 0)
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001565 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1566
1567 MemOpChains.push_back(LowerMemOpCallTo(Op, DAG, StackPtr, VA, Chain,
1568 Arg));
1569 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001570 }
1571 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001572
1573 if (!MemOpChains.empty())
1574 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1575 &MemOpChains[0], MemOpChains.size());
1576
1577 // Build a sequence of copy-to-reg nodes chained together with token chain
1578 // and flag operands which copy the outgoing args into registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00001579 SDValue InFlag;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001580 // Tail call byval lowering might overwrite argument registers so in case of
1581 // tail call optimization the copies to registers are lowered later.
1582 if (!IsTailCall)
1583 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1584 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1585 InFlag);
1586 InFlag = Chain.getValue(1);
1587 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001588
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001589 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001590 // GOT pointer.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001591 if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) {
1592 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1593 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1594 InFlag);
1595 InFlag = Chain.getValue(1);
1596 }
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001597 // If we are tail calling and generating PIC/GOT style code load the address
1598 // of the callee into ecx. The value in ecx is used as target of the tail
1599 // jump. This is done to circumvent the ebx/callee-saved problem for tail
1600 // calls on PIC/GOT architectures. Normally we would just put the address of
1601 // GOT into ebx and then call target@PLT. But for tail callss ebx would be
1602 // restored (since ebx is callee saved) before jumping to the target@PLT.
Arnold Schwaighofer87f75262008-02-26 22:21:54 +00001603 if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) {
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001604 // Note: The actual moving to ecx is done further down.
1605 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1606 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1607 !G->getGlobal()->hasProtectedVisibility())
1608 Callee = LowerGlobalAddress(Callee, DAG);
1609 else if (isa<ExternalSymbolSDNode>(Callee))
1610 Callee = LowerExternalSymbol(Callee,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001611 }
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001612
Gordon Henriksen18ace102008-01-05 16:56:59 +00001613 if (Is64Bit && isVarArg) {
1614 // From AMD64 ABI document:
1615 // For calls that may call functions that use varargs or stdargs
1616 // (prototype-less calls or calls to functions containing ellipsis (...) in
1617 // the declaration) %al is used as hidden argument to specify the number
1618 // of SSE registers used. The contents of %al do not need to match exactly
1619 // the number of registers, but must be an ubound on the number of SSE
1620 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov1ded0db2008-04-27 23:15:03 +00001621
1622 // FIXME: Verify this on Win64
Gordon Henriksen18ace102008-01-05 16:56:59 +00001623 // Count the number of XMM registers allocated.
1624 static const unsigned XMMArgRegs[] = {
1625 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1626 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1627 };
1628 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1629
1630 Chain = DAG.getCopyToReg(Chain, X86::AL,
1631 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1632 InFlag = Chain.getValue(1);
1633 }
1634
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001635
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001636 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001637 if (IsTailCall) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001638 SmallVector<SDValue, 8> MemOpChains2;
1639 SDValue FIN;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001640 int FI = 0;
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001641 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman8181bd12008-07-27 21:46:04 +00001642 InFlag = SDValue();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001643 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1644 CCValAssign &VA = ArgLocs[i];
1645 if (!VA.isRegLoc()) {
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001646 assert(VA.isMemLoc());
Dan Gohman8181bd12008-07-27 21:46:04 +00001647 SDValue Arg = Op.getOperand(5+2*VA.getValNo());
1648 SDValue FlagsOp = Op.getOperand(6+2*VA.getValNo());
Duncan Sandsc93fae32008-03-21 09:14:45 +00001649 ISD::ArgFlagsTy Flags =
1650 cast<ARG_FLAGSSDNode>(FlagsOp)->getArgFlags();
Gordon Henriksen18ace102008-01-05 16:56:59 +00001651 // Create frame index.
1652 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands92c43912008-06-06 12:08:01 +00001653 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001654 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001655 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001656
Duncan Sandsc93fae32008-03-21 09:14:45 +00001657 if (Flags.isByVal()) {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001658 // Copy relative to framepointer.
Dan Gohman8181bd12008-07-27 21:46:04 +00001659 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greif1c80d112008-08-28 21:40:38 +00001660 if (StackPtr.getNode() == 0)
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001661 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1662 Source = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, Source);
1663
1664 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain,
Evan Cheng5817a0e2008-01-12 01:08:07 +00001665 Flags, DAG));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001666 } else {
Evan Cheng5817a0e2008-01-12 01:08:07 +00001667 // Store relative to framepointer.
Dan Gohman12a9c082008-02-06 22:27:42 +00001668 MemOpChains2.push_back(
Arnold Schwaighofere2db0f42008-02-26 09:19:59 +00001669 DAG.getStore(Chain, Arg, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001670 PseudoSourceValue::getFixedStack(FI), 0));
Arnold Schwaighofer449b01a2008-01-11 16:49:42 +00001671 }
Gordon Henriksen18ace102008-01-05 16:56:59 +00001672 }
1673 }
1674
1675 if (!MemOpChains2.empty())
1676 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
Arnold Schwaighoferdfb21302008-01-11 14:34:56 +00001677 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001678
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001679 // Copy arguments to their registers.
1680 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1681 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1682 InFlag);
1683 InFlag = Chain.getValue(1);
1684 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001685 InFlag =SDValue();
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001686
Gordon Henriksen18ace102008-01-05 16:56:59 +00001687 // Store the return address to the appropriate stack slot.
Arnold Schwaighofera38df102008-04-12 18:11:06 +00001688 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
1689 FPDiff);
Gordon Henriksen18ace102008-01-05 16:56:59 +00001690 }
1691
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001692 // If the callee is a GlobalAddress node (quite common, every direct call is)
1693 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1694 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1695 // We should use extra load for direct calls to dllimported functions in
1696 // non-JIT mode.
Evan Cheng1f282202008-07-16 01:34:02 +00001697 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1698 getTargetMachine(), true))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001699 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001700 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Cheng1f282202008-07-16 01:34:02 +00001701 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001702 } else if (IsTailCall) {
Gordon Henriksen18ace102008-01-05 16:56:59 +00001703 unsigned Opc = Is64Bit ? X86::R9 : X86::ECX;
1704
1705 Chain = DAG.getCopyToReg(Chain,
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001706 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen18ace102008-01-05 16:56:59 +00001707 Callee,InFlag);
1708 Callee = DAG.getRegister(Opc, getPointerTy());
1709 // Add register as live out.
1710 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001711 }
1712
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001713 // Returns a chain & a flag for retval copy to use.
1714 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00001715 SmallVector<SDValue, 8> Ops;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001716
1717 if (IsTailCall) {
1718 Ops.push_back(Chain);
Chris Lattner5872a362008-01-17 07:00:52 +00001719 Ops.push_back(DAG.getIntPtrConstant(NumBytes));
1720 Ops.push_back(DAG.getIntPtrConstant(0));
Gabor Greif1c80d112008-08-28 21:40:38 +00001721 if (InFlag.getNode())
Gordon Henriksen18ace102008-01-05 16:56:59 +00001722 Ops.push_back(InFlag);
1723 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1724 InFlag = Chain.getValue(1);
1725
1726 // Returns a chain & a flag for retval copy to use.
1727 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1728 Ops.clear();
1729 }
1730
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001731 Ops.push_back(Chain);
1732 Ops.push_back(Callee);
1733
Gordon Henriksen18ace102008-01-05 16:56:59 +00001734 if (IsTailCall)
1735 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001736
Gordon Henriksen18ace102008-01-05 16:56:59 +00001737 // Add argument registers to the end of the list so that they are known live
1738 // into the call.
Evan Chenge14fc242008-01-07 23:08:23 +00001739 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1740 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1741 RegsToPass[i].second.getValueType()));
Gordon Henriksen18ace102008-01-05 16:56:59 +00001742
Evan Cheng8ba45e62008-03-18 23:36:35 +00001743 // Add an implicit use GOT pointer in EBX.
1744 if (!IsTailCall && !Is64Bit &&
1745 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1746 Subtarget->isPICStyleGOT())
1747 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1748
1749 // Add an implicit use of AL for x86 vararg functions.
1750 if (Is64Bit && isVarArg)
1751 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1752
Gabor Greif1c80d112008-08-28 21:40:38 +00001753 if (InFlag.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001754 Ops.push_back(InFlag);
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001755
Gordon Henriksen18ace102008-01-05 16:56:59 +00001756 if (IsTailCall) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001757 assert(InFlag.getNode() &&
Gordon Henriksen18ace102008-01-05 16:56:59 +00001758 "Flag must be set. Depend on flag being set in LowerRET");
1759 Chain = DAG.getNode(X86ISD::TAILCALL,
Gabor Greif1c80d112008-08-28 21:40:38 +00001760 Op.getNode()->getVTList(), &Ops[0], Ops.size());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001761
Gabor Greif1c80d112008-08-28 21:40:38 +00001762 return SDValue(Chain.getNode(), Op.getResNo());
Gordon Henriksen18ace102008-01-05 16:56:59 +00001763 }
1764
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001765 Chain = DAG.getNode(X86ISD::CALL, NodeTys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001766 InFlag = Chain.getValue(1);
1767
1768 // Create the CALLSEQ_END node.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001769 unsigned NumBytesForCalleeToPush;
1770 if (IsCalleePop(Op))
1771 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Cheng931a8f42008-01-29 19:34:22 +00001772 else if (!Is64Bit && IsStructRet)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001773 // If this is is a call to a struct-return function, the callee
1774 // pops the hidden struct pointer, so we have to push it back.
1775 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001776 NumBytesForCalleeToPush = 4;
Gordon Henriksen18ace102008-01-05 16:56:59 +00001777 else
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001778 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001779
Gordon Henriksen6bbcc672008-01-03 16:47:34 +00001780 // Returns a flag for retval copy to use.
Bill Wendling22f8deb2007-11-13 00:44:25 +00001781 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattner5872a362008-01-17 07:00:52 +00001782 DAG.getIntPtrConstant(NumBytes),
1783 DAG.getIntPtrConstant(NumBytesForCalleeToPush),
Bill Wendling22f8deb2007-11-13 00:44:25 +00001784 InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001785 InFlag = Chain.getValue(1);
1786
1787 // Handle result values, copying them out of physregs into vregs that we
1788 // return.
Gabor Greif825aa892008-08-28 23:19:51 +00001789 return SDValue(LowerCallResult(Chain, InFlag, Op.getNode(), CC, DAG),
1790 Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001791}
1792
1793
1794//===----------------------------------------------------------------------===//
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001795// Fast Calling Convention (tail call) implementation
1796//===----------------------------------------------------------------------===//
1797
1798// Like std call, callee cleans arguments, convention except that ECX is
1799// reserved for storing the tail called function address. Only 2 registers are
1800// free for argument passing (inreg). Tail call optimization is performed
1801// provided:
1802// * tailcallopt is enabled
1803// * caller/callee are fastcc
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001804// On X86_64 architecture with GOT-style position independent code only local
1805// (within module) calls are supported at the moment.
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001806// To keep the stack aligned according to platform abi the function
1807// GetAlignedArgumentStackSize ensures that argument delta is always multiples
1808// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001809// If a tail called function callee has more arguments than the caller the
1810// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001811// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001812// original REtADDR, but before the saved framepointer or the spilled registers
1813// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
1814// stack layout:
1815// arg1
1816// arg2
1817// RETADDR
1818// [ new RETADDR
1819// move area ]
1820// (possible EBP)
1821// ESI
1822// EDI
1823// local1 ..
1824
1825/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
1826/// for a 16 byte align requirement.
1827unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
1828 SelectionDAG& DAG) {
1829 if (PerformTailCallOpt) {
1830 MachineFunction &MF = DAG.getMachineFunction();
1831 const TargetMachine &TM = MF.getTarget();
1832 const TargetFrameInfo &TFI = *TM.getFrameInfo();
1833 unsigned StackAlignment = TFI.getStackAlignment();
1834 uint64_t AlignMask = StackAlignment - 1;
1835 int64_t Offset = StackSize;
1836 unsigned SlotSize = Subtarget->is64Bit() ? 8 : 4;
1837 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
1838 // Number smaller than 12 so just add the difference.
1839 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
1840 } else {
1841 // Mask out lower bits, add stackalignment once plus the 12 bytes.
1842 Offset = ((~AlignMask) & Offset) + StackAlignment +
1843 (StackAlignment-SlotSize);
1844 }
1845 StackSize = Offset;
1846 }
1847 return StackSize;
1848}
1849
1850/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Chenge7a87392007-11-02 01:26:22 +00001851/// following the call is a return. A function is eligible if caller/callee
1852/// calling conventions match, currently only fastcc supports tail calls, and
1853/// the function CALL is immediatly followed by a RET.
Dan Gohman8181bd12008-07-27 21:46:04 +00001854bool X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Call,
1855 SDValue Ret,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001856 SelectionDAG& DAG) const {
Evan Chenge7a87392007-11-02 01:26:22 +00001857 if (!PerformTailCallOpt)
1858 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001859
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001860 if (CheckTailCallReturnConstraints(Call, Ret)) {
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001861 MachineFunction &MF = DAG.getMachineFunction();
1862 unsigned CallerCC = MF.getFunction()->getCallingConv();
1863 unsigned CalleeCC = cast<ConstantSDNode>(Call.getOperand(1))->getValue();
1864 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001865 SDValue Callee = Call.getOperand(4);
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001866 // On x86/32Bit PIC/GOT tail calls are supported.
Evan Chenge7a87392007-11-02 01:26:22 +00001867 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001868 !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit())
Evan Chenge7a87392007-11-02 01:26:22 +00001869 return true;
1870
Arnold Schwaighofer480c5672008-02-26 10:21:54 +00001871 // Can only do local tail calls (in same module, hidden or protected) on
1872 // x86_64 PIC/GOT at the moment.
Gordon Henriksen18ace102008-01-05 16:56:59 +00001873 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1874 return G->getGlobal()->hasHiddenVisibility()
1875 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001876 }
1877 }
Evan Chenge7a87392007-11-02 01:26:22 +00001878
1879 return false;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001880}
1881
Dan Gohman7bc5a3d2008-08-20 21:05:57 +00001882FastISel *X86TargetLowering::createFastISel(MachineFunction &mf) {
1883 return X86::createFastISel(mf);
Dan Gohman97805ee2008-08-19 21:32:53 +00001884}
1885
1886
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001887//===----------------------------------------------------------------------===//
1888// Other Lowering Hooks
1889//===----------------------------------------------------------------------===//
1890
1891
Dan Gohman8181bd12008-07-27 21:46:04 +00001892SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikove844e472007-08-15 17:12:32 +00001893 MachineFunction &MF = DAG.getMachineFunction();
1894 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1895 int ReturnAddrIndex = FuncInfo->getRAIndex();
1896
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001897 if (ReturnAddrIndex == 0) {
1898 // Set up a frame object for the return address.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001899 if (Subtarget->is64Bit())
1900 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1901 else
1902 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Anton Korobeynikove844e472007-08-15 17:12:32 +00001903
1904 FuncInfo->setRAIndex(ReturnAddrIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001905 }
1906
1907 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
1908}
1909
1910
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001911/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1912/// specific condition code. It returns a false if it cannot do a direct
1913/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1914/// needed.
1915static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Dan Gohman8181bd12008-07-27 21:46:04 +00001916 unsigned &X86CC, SDValue &LHS, SDValue &RHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001917 SelectionDAG &DAG) {
1918 X86CC = X86::COND_INVALID;
1919 if (!isFP) {
1920 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1921 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1922 // X > -1 -> X == 0, jump !sign.
1923 RHS = DAG.getConstant(0, RHS.getValueType());
1924 X86CC = X86::COND_NS;
1925 return true;
1926 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1927 // X < 0 -> X == 0, jump on sign.
1928 X86CC = X86::COND_S;
1929 return true;
Dan Gohman37b34262007-09-17 14:49:27 +00001930 } else if (SetCCOpcode == ISD::SETLT && RHSC->getValue() == 1) {
1931 // X < 1 -> X <= 0
1932 RHS = DAG.getConstant(0, RHS.getValueType());
1933 X86CC = X86::COND_LE;
1934 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001935 }
1936 }
1937
1938 switch (SetCCOpcode) {
1939 default: break;
1940 case ISD::SETEQ: X86CC = X86::COND_E; break;
1941 case ISD::SETGT: X86CC = X86::COND_G; break;
1942 case ISD::SETGE: X86CC = X86::COND_GE; break;
1943 case ISD::SETLT: X86CC = X86::COND_L; break;
1944 case ISD::SETLE: X86CC = X86::COND_LE; break;
1945 case ISD::SETNE: X86CC = X86::COND_NE; break;
1946 case ISD::SETULT: X86CC = X86::COND_B; break;
1947 case ISD::SETUGT: X86CC = X86::COND_A; break;
1948 case ISD::SETULE: X86CC = X86::COND_BE; break;
1949 case ISD::SETUGE: X86CC = X86::COND_AE; break;
1950 }
1951 } else {
Evan Chengb488ca32008-08-29 23:22:12 +00001952 // First determine if it requires or is profitable to flip the operands.
1953 bool Flip = false;
1954 switch (SetCCOpcode) {
1955 default: break;
1956 case ISD::SETOLT:
1957 case ISD::SETOLE:
1958 case ISD::SETUGT:
1959 case ISD::SETUGE:
1960 Flip = true;
1961 break;
1962 }
1963
1964 // If LHS is a foldable load, but RHS is not, flip the condition.
1965 if (!Flip &&
1966 (ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
1967 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
1968 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
1969 Flip = true;
1970 }
1971 if (Flip)
1972 std::swap(LHS, RHS);
1973
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001974 // On a floating point condition, the flags are set as follows:
1975 // ZF PF CF op
1976 // 0 | 0 | 0 | X > Y
1977 // 0 | 0 | 1 | X < Y
1978 // 1 | 0 | 0 | X == Y
1979 // 1 | 1 | 1 | unordered
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001980 switch (SetCCOpcode) {
1981 default: break;
1982 case ISD::SETUEQ:
Evan Chengb488ca32008-08-29 23:22:12 +00001983 case ISD::SETEQ:
1984 X86CC = X86::COND_E;
1985 break;
1986 case ISD::SETOLT: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001987 case ISD::SETOGT:
Evan Chengb488ca32008-08-29 23:22:12 +00001988 case ISD::SETGT:
1989 X86CC = X86::COND_A;
1990 break;
1991 case ISD::SETOLE: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001992 case ISD::SETOGE:
Evan Chengb488ca32008-08-29 23:22:12 +00001993 case ISD::SETGE:
1994 X86CC = X86::COND_AE;
1995 break;
1996 case ISD::SETUGT: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001997 case ISD::SETULT:
Evan Chengb488ca32008-08-29 23:22:12 +00001998 case ISD::SETLT:
1999 X86CC = X86::COND_B;
2000 break;
2001 case ISD::SETUGE: // flipped
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002002 case ISD::SETULE:
Evan Chengb488ca32008-08-29 23:22:12 +00002003 case ISD::SETLE:
2004 X86CC = X86::COND_BE;
2005 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002006 case ISD::SETONE:
Evan Chengb488ca32008-08-29 23:22:12 +00002007 case ISD::SETNE:
2008 X86CC = X86::COND_NE;
2009 break;
2010 case ISD::SETUO:
2011 X86CC = X86::COND_P;
2012 break;
2013 case ISD::SETO:
2014 X86CC = X86::COND_NP;
2015 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002016 }
Evan Chengfc937c92008-08-28 23:48:31 +00002017 }
2018
Evan Chengc6162692008-08-29 22:13:21 +00002019 return X86CC != X86::COND_INVALID;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002020}
2021
2022/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2023/// code. Current x86 isa includes the following FP cmov instructions:
2024/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
2025static bool hasFPCMov(unsigned X86CC) {
2026 switch (X86CC) {
2027 default:
2028 return false;
2029 case X86::COND_B:
2030 case X86::COND_BE:
2031 case X86::COND_E:
2032 case X86::COND_P:
2033 case X86::COND_A:
2034 case X86::COND_AE:
2035 case X86::COND_NE:
2036 case X86::COND_NP:
2037 return true;
2038 }
2039}
2040
2041/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
2042/// true if Op is undef or if its value falls within the specified range (L, H].
Dan Gohman8181bd12008-07-27 21:46:04 +00002043static bool isUndefOrInRange(SDValue Op, unsigned Low, unsigned Hi) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002044 if (Op.getOpcode() == ISD::UNDEF)
2045 return true;
2046
2047 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
2048 return (Val >= Low && Val < Hi);
2049}
2050
2051/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
2052/// true if Op is undef or if its value equal to the specified value.
Dan Gohman8181bd12008-07-27 21:46:04 +00002053static bool isUndefOrEqual(SDValue Op, unsigned Val) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002054 if (Op.getOpcode() == ISD::UNDEF)
2055 return true;
2056 return cast<ConstantSDNode>(Op)->getValue() == Val;
2057}
2058
2059/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2060/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2061bool X86::isPSHUFDMask(SDNode *N) {
2062 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2063
Dan Gohman7dc19012007-08-02 21:17:01 +00002064 if (N->getNumOperands() != 2 && N->getNumOperands() != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002065 return false;
2066
2067 // Check if the value doesn't reference the second vector.
2068 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002069 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002070 if (Arg.getOpcode() == ISD::UNDEF) continue;
2071 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohman7dc19012007-08-02 21:17:01 +00002072 if (cast<ConstantSDNode>(Arg)->getValue() >= e)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002073 return false;
2074 }
2075
2076 return true;
2077}
2078
2079/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
2080/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
2081bool X86::isPSHUFHWMask(SDNode *N) {
2082 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2083
2084 if (N->getNumOperands() != 8)
2085 return false;
2086
2087 // Lower quadword copied in order.
2088 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002089 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002090 if (Arg.getOpcode() == ISD::UNDEF) continue;
2091 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2092 if (cast<ConstantSDNode>(Arg)->getValue() != i)
2093 return false;
2094 }
2095
2096 // Upper quadword shuffled.
2097 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002098 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002099 if (Arg.getOpcode() == ISD::UNDEF) continue;
2100 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2101 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2102 if (Val < 4 || Val > 7)
2103 return false;
2104 }
2105
2106 return true;
2107}
2108
2109/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
2110/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
2111bool X86::isPSHUFLWMask(SDNode *N) {
2112 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2113
2114 if (N->getNumOperands() != 8)
2115 return false;
2116
2117 // Upper quadword copied in order.
2118 for (unsigned i = 4; i != 8; ++i)
2119 if (!isUndefOrEqual(N->getOperand(i), i))
2120 return false;
2121
2122 // Lower quadword shuffled.
2123 for (unsigned i = 0; i != 4; ++i)
2124 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
2125 return false;
2126
2127 return true;
2128}
2129
2130/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2131/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002132static bool isSHUFPMask(SDOperandPtr Elems, unsigned NumElems) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002133 if (NumElems != 2 && NumElems != 4) return false;
2134
2135 unsigned Half = NumElems / 2;
2136 for (unsigned i = 0; i < Half; ++i)
2137 if (!isUndefOrInRange(Elems[i], 0, NumElems))
2138 return false;
2139 for (unsigned i = Half; i < NumElems; ++i)
2140 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
2141 return false;
2142
2143 return true;
2144}
2145
2146bool X86::isSHUFPMask(SDNode *N) {
2147 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2148 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
2149}
2150
2151/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
2152/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2153/// half elements to come from vector 1 (which would equal the dest.) and
2154/// the upper half to come from vector 2.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002155static bool isCommutedSHUFP(SDOperandPtr Ops, unsigned NumOps) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002156 if (NumOps != 2 && NumOps != 4) return false;
2157
2158 unsigned Half = NumOps / 2;
2159 for (unsigned i = 0; i < Half; ++i)
2160 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
2161 return false;
2162 for (unsigned i = Half; i < NumOps; ++i)
2163 if (!isUndefOrInRange(Ops[i], 0, NumOps))
2164 return false;
2165 return true;
2166}
2167
2168static bool isCommutedSHUFP(SDNode *N) {
2169 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2170 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
2171}
2172
2173/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2174/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2175bool X86::isMOVHLPSMask(SDNode *N) {
2176 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2177
2178 if (N->getNumOperands() != 4)
2179 return false;
2180
2181 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
2182 return isUndefOrEqual(N->getOperand(0), 6) &&
2183 isUndefOrEqual(N->getOperand(1), 7) &&
2184 isUndefOrEqual(N->getOperand(2), 2) &&
2185 isUndefOrEqual(N->getOperand(3), 3);
2186}
2187
2188/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2189/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2190/// <2, 3, 2, 3>
2191bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2192 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2193
2194 if (N->getNumOperands() != 4)
2195 return false;
2196
2197 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2198 return isUndefOrEqual(N->getOperand(0), 2) &&
2199 isUndefOrEqual(N->getOperand(1), 3) &&
2200 isUndefOrEqual(N->getOperand(2), 2) &&
2201 isUndefOrEqual(N->getOperand(3), 3);
2202}
2203
2204/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2205/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2206bool X86::isMOVLPMask(SDNode *N) {
2207 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2208
2209 unsigned NumElems = N->getNumOperands();
2210 if (NumElems != 2 && NumElems != 4)
2211 return false;
2212
2213 for (unsigned i = 0; i < NumElems/2; ++i)
2214 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2215 return false;
2216
2217 for (unsigned i = NumElems/2; i < NumElems; ++i)
2218 if (!isUndefOrEqual(N->getOperand(i), i))
2219 return false;
2220
2221 return true;
2222}
2223
2224/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
2225/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2226/// and MOVLHPS.
2227bool X86::isMOVHPMask(SDNode *N) {
2228 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2229
2230 unsigned NumElems = N->getNumOperands();
2231 if (NumElems != 2 && NumElems != 4)
2232 return false;
2233
2234 for (unsigned i = 0; i < NumElems/2; ++i)
2235 if (!isUndefOrEqual(N->getOperand(i), i))
2236 return false;
2237
2238 for (unsigned i = 0; i < NumElems/2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002239 SDValue Arg = N->getOperand(i + NumElems/2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002240 if (!isUndefOrEqual(Arg, i + NumElems))
2241 return false;
2242 }
2243
2244 return true;
2245}
2246
2247/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2248/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002249bool static isUNPCKLMask(SDOperandPtr Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002250 bool V2IsSplat = false) {
2251 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2252 return false;
2253
2254 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002255 SDValue BitI = Elts[i];
2256 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002257 if (!isUndefOrEqual(BitI, j))
2258 return false;
2259 if (V2IsSplat) {
2260 if (isUndefOrEqual(BitI1, NumElts))
2261 return false;
2262 } else {
2263 if (!isUndefOrEqual(BitI1, j + NumElts))
2264 return false;
2265 }
2266 }
2267
2268 return true;
2269}
2270
2271bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2272 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2273 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2274}
2275
2276/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2277/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002278bool static isUNPCKHMask(SDOperandPtr Elts, unsigned NumElts,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002279 bool V2IsSplat = false) {
2280 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
2281 return false;
2282
2283 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002284 SDValue BitI = Elts[i];
2285 SDValue BitI1 = Elts[i+1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002286 if (!isUndefOrEqual(BitI, j + NumElts/2))
2287 return false;
2288 if (V2IsSplat) {
2289 if (isUndefOrEqual(BitI1, NumElts))
2290 return false;
2291 } else {
2292 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
2293 return false;
2294 }
2295 }
2296
2297 return true;
2298}
2299
2300bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2301 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2302 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
2303}
2304
2305/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2306/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2307/// <0, 0, 1, 1>
2308bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2309 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2310
2311 unsigned NumElems = N->getNumOperands();
2312 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2313 return false;
2314
2315 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002316 SDValue BitI = N->getOperand(i);
2317 SDValue BitI1 = N->getOperand(i+1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002318
2319 if (!isUndefOrEqual(BitI, j))
2320 return false;
2321 if (!isUndefOrEqual(BitI1, j))
2322 return false;
2323 }
2324
2325 return true;
2326}
2327
2328/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2329/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2330/// <2, 2, 3, 3>
2331bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
2332 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2333
2334 unsigned NumElems = N->getNumOperands();
2335 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2336 return false;
2337
2338 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002339 SDValue BitI = N->getOperand(i);
2340 SDValue BitI1 = N->getOperand(i + 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002341
2342 if (!isUndefOrEqual(BitI, j))
2343 return false;
2344 if (!isUndefOrEqual(BitI1, j))
2345 return false;
2346 }
2347
2348 return true;
2349}
2350
2351/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2352/// specifies a shuffle of elements that is suitable for input to MOVSS,
2353/// MOVSD, and MOVD, i.e. setting the lowest element.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002354static bool isMOVLMask(SDOperandPtr Elts, unsigned NumElts) {
Evan Cheng62cdc642007-12-06 22:14:22 +00002355 if (NumElts != 2 && NumElts != 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002356 return false;
2357
2358 if (!isUndefOrEqual(Elts[0], NumElts))
2359 return false;
2360
2361 for (unsigned i = 1; i < NumElts; ++i) {
2362 if (!isUndefOrEqual(Elts[i], i))
2363 return false;
2364 }
2365
2366 return true;
2367}
2368
2369bool X86::isMOVLMask(SDNode *N) {
2370 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2371 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
2372}
2373
2374/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2375/// of what x86 movss want. X86 movs requires the lowest element to be lowest
2376/// element of vector 2 and the other elements to come from vector 1 in order.
Roman Levenstein98b8fcb2008-04-16 16:15:27 +00002377static bool isCommutedMOVL(SDOperandPtr Ops, unsigned NumOps,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002378 bool V2IsSplat = false,
2379 bool V2IsUndef = false) {
2380 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
2381 return false;
2382
2383 if (!isUndefOrEqual(Ops[0], 0))
2384 return false;
2385
2386 for (unsigned i = 1; i < NumOps; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002387 SDValue Arg = Ops[i];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002388 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2389 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2390 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
2391 return false;
2392 }
2393
2394 return true;
2395}
2396
2397static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2398 bool V2IsUndef = false) {
2399 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2400 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2401 V2IsSplat, V2IsUndef);
2402}
2403
2404/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2405/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2406bool X86::isMOVSHDUPMask(SDNode *N) {
2407 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2408
2409 if (N->getNumOperands() != 4)
2410 return false;
2411
2412 // Expect 1, 1, 3, 3
2413 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002414 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002415 if (Arg.getOpcode() == ISD::UNDEF) continue;
2416 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2417 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2418 if (Val != 1) return false;
2419 }
2420
2421 bool HasHi = false;
2422 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002423 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002424 if (Arg.getOpcode() == ISD::UNDEF) continue;
2425 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2426 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2427 if (Val != 3) return false;
2428 HasHi = true;
2429 }
2430
2431 // Don't use movshdup if it can be done with a shufps.
2432 return HasHi;
2433}
2434
2435/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2436/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2437bool X86::isMOVSLDUPMask(SDNode *N) {
2438 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2439
2440 if (N->getNumOperands() != 4)
2441 return false;
2442
2443 // Expect 0, 0, 2, 2
2444 for (unsigned i = 0; i < 2; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002445 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002446 if (Arg.getOpcode() == ISD::UNDEF) continue;
2447 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2448 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2449 if (Val != 0) return false;
2450 }
2451
2452 bool HasHi = false;
2453 for (unsigned i = 2; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002454 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002455 if (Arg.getOpcode() == ISD::UNDEF) continue;
2456 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2457 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2458 if (Val != 2) return false;
2459 HasHi = true;
2460 }
2461
2462 // Don't use movshdup if it can be done with a shufps.
2463 return HasHi;
2464}
2465
2466/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
2467/// specifies a identity operation on the LHS or RHS.
2468static bool isIdentityMask(SDNode *N, bool RHS = false) {
2469 unsigned NumElems = N->getNumOperands();
2470 for (unsigned i = 0; i < NumElems; ++i)
2471 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
2472 return false;
2473 return true;
2474}
2475
2476/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2477/// a splat of a single element.
2478static bool isSplatMask(SDNode *N) {
2479 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2480
2481 // This is a splat operation if each element of the permute is the same, and
2482 // if the value doesn't reference the second vector.
2483 unsigned NumElems = N->getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002484 SDValue ElementBase;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002485 unsigned i = 0;
2486 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002487 SDValue Elt = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002488 if (isa<ConstantSDNode>(Elt)) {
2489 ElementBase = Elt;
2490 break;
2491 }
2492 }
2493
Gabor Greif1c80d112008-08-28 21:40:38 +00002494 if (!ElementBase.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002495 return false;
2496
2497 for (; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002498 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002499 if (Arg.getOpcode() == ISD::UNDEF) continue;
2500 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2501 if (Arg != ElementBase) return false;
2502 }
2503
2504 // Make sure it is a splat of the first vector operand.
2505 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
2506}
2507
2508/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2509/// a splat of a single element and it's a 2 or 4 element mask.
2510bool X86::isSplatMask(SDNode *N) {
2511 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2512
2513 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
2514 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2515 return false;
2516 return ::isSplatMask(N);
2517}
2518
2519/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2520/// specifies a splat of zero element.
2521bool X86::isSplatLoMask(SDNode *N) {
2522 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2523
2524 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
2525 if (!isUndefOrEqual(N->getOperand(i), 0))
2526 return false;
2527 return true;
2528}
2529
2530/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2531/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2532/// instructions.
2533unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
2534 unsigned NumOperands = N->getNumOperands();
2535 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2536 unsigned Mask = 0;
2537 for (unsigned i = 0; i < NumOperands; ++i) {
2538 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002539 SDValue Arg = N->getOperand(NumOperands-i-1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002540 if (Arg.getOpcode() != ISD::UNDEF)
2541 Val = cast<ConstantSDNode>(Arg)->getValue();
2542 if (Val >= NumOperands) Val -= NumOperands;
2543 Mask |= Val;
2544 if (i != NumOperands - 1)
2545 Mask <<= Shift;
2546 }
2547
2548 return Mask;
2549}
2550
2551/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2552/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2553/// instructions.
2554unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2555 unsigned Mask = 0;
2556 // 8 nodes, but we only care about the last 4.
2557 for (unsigned i = 7; i >= 4; --i) {
2558 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002559 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002560 if (Arg.getOpcode() != ISD::UNDEF)
2561 Val = cast<ConstantSDNode>(Arg)->getValue();
2562 Mask |= (Val - 4);
2563 if (i != 4)
2564 Mask <<= 2;
2565 }
2566
2567 return Mask;
2568}
2569
2570/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2571/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2572/// instructions.
2573unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2574 unsigned Mask = 0;
2575 // 8 nodes, but we only care about the first 4.
2576 for (int i = 3; i >= 0; --i) {
2577 unsigned Val = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00002578 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002579 if (Arg.getOpcode() != ISD::UNDEF)
2580 Val = cast<ConstantSDNode>(Arg)->getValue();
2581 Mask |= Val;
2582 if (i != 0)
2583 Mask <<= 2;
2584 }
2585
2586 return Mask;
2587}
2588
2589/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2590/// specifies a 8 element shuffle that can be broken into a pair of
2591/// PSHUFHW and PSHUFLW.
2592static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2593 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2594
2595 if (N->getNumOperands() != 8)
2596 return false;
2597
2598 // Lower quadword shuffled.
2599 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002600 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002601 if (Arg.getOpcode() == ISD::UNDEF) continue;
2602 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2603 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng75184a92007-12-11 01:46:18 +00002604 if (Val >= 4)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002605 return false;
2606 }
2607
2608 // Upper quadword shuffled.
2609 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002610 SDValue Arg = N->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002611 if (Arg.getOpcode() == ISD::UNDEF) continue;
2612 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2613 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2614 if (Val < 4 || Val > 7)
2615 return false;
2616 }
2617
2618 return true;
2619}
2620
Chris Lattnere6aa3862007-11-25 00:24:49 +00002621/// CommuteVectorShuffle - Swap vector_shuffle operands as well as
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002622/// values in ther permute mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00002623static SDValue CommuteVectorShuffle(SDValue Op, SDValue &V1,
2624 SDValue &V2, SDValue &Mask,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002625 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002626 MVT VT = Op.getValueType();
2627 MVT MaskVT = Mask.getValueType();
2628 MVT EltVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002629 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002630 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002631
2632 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002633 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002634 if (Arg.getOpcode() == ISD::UNDEF) {
2635 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2636 continue;
2637 }
2638 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2639 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2640 if (Val < NumElems)
2641 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2642 else
2643 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2644 }
2645
2646 std::swap(V1, V2);
Evan Chengfca29242007-12-07 08:07:39 +00002647 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002648 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2649}
2650
Evan Chenga6769df2007-12-07 21:30:01 +00002651/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2652/// the two vector operands have swapped position.
Evan Chengfca29242007-12-07 08:07:39 +00002653static
Dan Gohman8181bd12008-07-27 21:46:04 +00002654SDValue CommuteVectorShuffleMask(SDValue Mask, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002655 MVT MaskVT = Mask.getValueType();
2656 MVT EltVT = MaskVT.getVectorElementType();
Evan Chengfca29242007-12-07 08:07:39 +00002657 unsigned NumElems = Mask.getNumOperands();
Dan Gohman8181bd12008-07-27 21:46:04 +00002658 SmallVector<SDValue, 8> MaskVec;
Evan Chengfca29242007-12-07 08:07:39 +00002659 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002660 SDValue Arg = Mask.getOperand(i);
Evan Chengfca29242007-12-07 08:07:39 +00002661 if (Arg.getOpcode() == ISD::UNDEF) {
2662 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2663 continue;
2664 }
2665 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2666 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2667 if (Val < NumElems)
2668 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2669 else
2670 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2671 }
2672 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
2673}
2674
2675
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002676/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2677/// match movhlps. The lower half elements should come from upper half of
2678/// V1 (and in order), and the upper half elements should come from the upper
2679/// half of V2 (and in order).
2680static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2681 unsigned NumElems = Mask->getNumOperands();
2682 if (NumElems != 4)
2683 return false;
2684 for (unsigned i = 0, e = 2; i != e; ++i)
2685 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2686 return false;
2687 for (unsigned i = 2; i != 4; ++i)
2688 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2689 return false;
2690 return true;
2691}
2692
2693/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng40ee6e52008-05-08 00:57:18 +00002694/// is promoted to a vector. It also returns the LoadSDNode by reference if
2695/// required.
2696static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002697 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002698 N = N->getOperand(0).getNode();
Evan Cheng40ee6e52008-05-08 00:57:18 +00002699 if (ISD::isNON_EXTLoad(N)) {
2700 if (LD)
2701 *LD = cast<LoadSDNode>(N);
2702 return true;
2703 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002704 }
2705 return false;
2706}
2707
2708/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2709/// match movlp{s|d}. The lower half elements should come from lower half of
2710/// V1 (and in order), and the upper half elements should come from the upper
2711/// half of V2 (and in order). And since V1 will become the source of the
2712/// MOVLP, it must be either a vector load or a scalar load to vector.
2713static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
2714 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
2715 return false;
2716 // Is V2 is a vector load, don't do this transformation. We will try to use
2717 // load folding shufps op.
2718 if (ISD::isNON_EXTLoad(V2))
2719 return false;
2720
2721 unsigned NumElems = Mask->getNumOperands();
2722 if (NumElems != 2 && NumElems != 4)
2723 return false;
2724 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2725 if (!isUndefOrEqual(Mask->getOperand(i), i))
2726 return false;
2727 for (unsigned i = NumElems/2; i != NumElems; ++i)
2728 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2729 return false;
2730 return true;
2731}
2732
2733/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2734/// all the same.
2735static bool isSplatVector(SDNode *N) {
2736 if (N->getOpcode() != ISD::BUILD_VECTOR)
2737 return false;
2738
Dan Gohman8181bd12008-07-27 21:46:04 +00002739 SDValue SplatValue = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002740 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2741 if (N->getOperand(i) != SplatValue)
2742 return false;
2743 return true;
2744}
2745
2746/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2747/// to an undef.
2748static bool isUndefShuffle(SDNode *N) {
2749 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2750 return false;
2751
Dan Gohman8181bd12008-07-27 21:46:04 +00002752 SDValue V1 = N->getOperand(0);
2753 SDValue V2 = N->getOperand(1);
2754 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002755 unsigned NumElems = Mask.getNumOperands();
2756 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002757 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002758 if (Arg.getOpcode() != ISD::UNDEF) {
2759 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2760 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2761 return false;
2762 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2763 return false;
2764 }
2765 }
2766 return true;
2767}
2768
2769/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2770/// constant +0.0.
Dan Gohman8181bd12008-07-27 21:46:04 +00002771static inline bool isZeroNode(SDValue Elt) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002772 return ((isa<ConstantSDNode>(Elt) &&
2773 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2774 (isa<ConstantFPSDNode>(Elt) &&
Dale Johannesendf8a8312007-08-31 04:03:46 +00002775 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002776}
2777
2778/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2779/// to an zero vector.
2780static bool isZeroShuffle(SDNode *N) {
2781 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2782 return false;
2783
Dan Gohman8181bd12008-07-27 21:46:04 +00002784 SDValue V1 = N->getOperand(0);
2785 SDValue V2 = N->getOperand(1);
2786 SDValue Mask = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002787 unsigned NumElems = Mask.getNumOperands();
2788 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002789 SDValue Arg = Mask.getOperand(i);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002790 if (Arg.getOpcode() == ISD::UNDEF)
2791 continue;
2792
2793 unsigned Idx = cast<ConstantSDNode>(Arg)->getValue();
2794 if (Idx < NumElems) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002795 unsigned Opc = V1.getNode()->getOpcode();
2796 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002797 continue;
2798 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greif1c80d112008-08-28 21:40:38 +00002799 !isZeroNode(V1.getNode()->getOperand(Idx)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002800 return false;
2801 } else if (Idx >= NumElems) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002802 unsigned Opc = V2.getNode()->getOpcode();
2803 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002804 continue;
2805 if (Opc != ISD::BUILD_VECTOR ||
Gabor Greif1c80d112008-08-28 21:40:38 +00002806 !isZeroNode(V2.getNode()->getOperand(Idx - NumElems)))
Chris Lattnere6aa3862007-11-25 00:24:49 +00002807 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002808 }
2809 }
2810 return true;
2811}
2812
2813/// getZeroVector - Returns a vector of specified type with all zero elements.
2814///
Dan Gohman8181bd12008-07-27 21:46:04 +00002815static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002816 assert(VT.isVector() && "Expected a vector type");
Chris Lattnere6aa3862007-11-25 00:24:49 +00002817
2818 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2819 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002820 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002821 if (VT.getSizeInBits() == 64) { // MMX
Dan Gohman8181bd12008-07-27 21:46:04 +00002822 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002823 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002824 } else if (HasSSE2) { // SSE2
Dan Gohman8181bd12008-07-27 21:46:04 +00002825 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Chris Lattnere6aa3862007-11-25 00:24:49 +00002826 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Cheng8c590372008-05-15 08:39:06 +00002827 } else { // SSE1
Dan Gohman8181bd12008-07-27 21:46:04 +00002828 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Evan Cheng8c590372008-05-15 08:39:06 +00002829 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4f32, Cst, Cst, Cst, Cst);
2830 }
Chris Lattnere6aa3862007-11-25 00:24:49 +00002831 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002832}
2833
Chris Lattnere6aa3862007-11-25 00:24:49 +00002834/// getOnesVector - Returns a vector of specified type with all bits set.
2835///
Dan Gohman8181bd12008-07-27 21:46:04 +00002836static SDValue getOnesVector(MVT VT, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002837 assert(VT.isVector() && "Expected a vector type");
Chris Lattnere6aa3862007-11-25 00:24:49 +00002838
2839 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2840 // type. This ensures they get CSE'd.
Dan Gohman8181bd12008-07-27 21:46:04 +00002841 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
2842 SDValue Vec;
Duncan Sands92c43912008-06-06 12:08:01 +00002843 if (VT.getSizeInBits() == 64) // MMX
Chris Lattnere6aa3862007-11-25 00:24:49 +00002844 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
2845 else // SSE
2846 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
2847 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
2848}
2849
2850
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002851/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2852/// that point to V2 points to its first element.
Dan Gohman8181bd12008-07-27 21:46:04 +00002853static SDValue NormalizeMask(SDValue Mask, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002854 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2855
2856 bool Changed = false;
Dan Gohman8181bd12008-07-27 21:46:04 +00002857 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002858 unsigned NumElems = Mask.getNumOperands();
2859 for (unsigned i = 0; i != NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002860 SDValue Arg = Mask.getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002861 if (Arg.getOpcode() != ISD::UNDEF) {
2862 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2863 if (Val > NumElems) {
2864 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2865 Changed = true;
2866 }
2867 }
2868 MaskVec.push_back(Arg);
2869 }
2870
2871 if (Changed)
2872 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2873 &MaskVec[0], MaskVec.size());
2874 return Mask;
2875}
2876
2877/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2878/// operation of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002879static SDValue getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002880 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2881 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002882
Dan Gohman8181bd12008-07-27 21:46:04 +00002883 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002884 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2885 for (unsigned i = 1; i != NumElems; ++i)
2886 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2887 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2888}
2889
2890/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2891/// of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002892static SDValue getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002893 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2894 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002895 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002896 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2897 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2898 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2899 }
2900 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2901}
2902
2903/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2904/// of specified width.
Dan Gohman8181bd12008-07-27 21:46:04 +00002905static SDValue getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002906 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2907 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002908 unsigned Half = NumElems/2;
Dan Gohman8181bd12008-07-27 21:46:04 +00002909 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002910 for (unsigned i = 0; i != Half; ++i) {
2911 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2912 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2913 }
2914 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2915}
2916
Chris Lattner2d91b962008-03-09 01:05:04 +00002917/// getSwapEltZeroMask - Returns a vector_shuffle mask for a shuffle that swaps
2918/// element #0 of a vector with the specified index, leaving the rest of the
2919/// elements in place.
Dan Gohman8181bd12008-07-27 21:46:04 +00002920static SDValue getSwapEltZeroMask(unsigned NumElems, unsigned DestElt,
Chris Lattner2d91b962008-03-09 01:05:04 +00002921 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002922 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2923 MVT BaseVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002924 SmallVector<SDValue, 8> MaskVec;
Chris Lattner2d91b962008-03-09 01:05:04 +00002925 // Element #0 of the result gets the elt we are replacing.
2926 MaskVec.push_back(DAG.getConstant(DestElt, BaseVT));
2927 for (unsigned i = 1; i != NumElems; ++i)
2928 MaskVec.push_back(DAG.getConstant(i == DestElt ? 0 : i, BaseVT));
2929 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2930}
2931
Evan Chengbf8b2c52008-04-05 00:30:36 +00002932/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Dan Gohman8181bd12008-07-27 21:46:04 +00002933static SDValue PromoteSplat(SDValue Op, SelectionDAG &DAG, bool HasSSE2) {
Duncan Sands92c43912008-06-06 12:08:01 +00002934 MVT PVT = HasSSE2 ? MVT::v4i32 : MVT::v4f32;
2935 MVT VT = Op.getValueType();
Evan Chengbf8b2c52008-04-05 00:30:36 +00002936 if (PVT == VT)
2937 return Op;
Dan Gohman8181bd12008-07-27 21:46:04 +00002938 SDValue V1 = Op.getOperand(0);
2939 SDValue Mask = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002940 unsigned NumElems = Mask.getNumOperands();
Evan Chengbf8b2c52008-04-05 00:30:36 +00002941 // Special handling of v4f32 -> v4i32.
2942 if (VT != MVT::v4f32) {
2943 Mask = getUnpacklMask(NumElems, DAG);
2944 while (NumElems > 4) {
2945 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
2946 NumElems >>= 1;
2947 }
Evan Cheng8c590372008-05-15 08:39:06 +00002948 Mask = getZeroVector(MVT::v4i32, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002949 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002950
Evan Chengbf8b2c52008-04-05 00:30:36 +00002951 V1 = DAG.getNode(ISD::BIT_CONVERT, PVT, V1);
Dan Gohman8181bd12008-07-27 21:46:04 +00002952 SDValue Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, PVT, V1,
Evan Chengbf8b2c52008-04-05 00:30:36 +00002953 DAG.getNode(ISD::UNDEF, PVT), Mask);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002954 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2955}
2956
2957/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattnere6aa3862007-11-25 00:24:49 +00002958/// vector of zero or undef vector. This produces a shuffle where the low
2959/// element of V2 is swizzled into the zero/undef vector, landing at element
2960/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman8181bd12008-07-27 21:46:04 +00002961static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Cheng8c590372008-05-15 08:39:06 +00002962 bool isZero, bool HasSSE2,
2963 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002964 MVT VT = V2.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002965 SDValue V1 = isZero
Evan Cheng8c590372008-05-15 08:39:06 +00002966 ? getZeroVector(VT, HasSSE2, DAG) : DAG.getNode(ISD::UNDEF, VT);
Duncan Sands92c43912008-06-06 12:08:01 +00002967 unsigned NumElems = V2.getValueType().getVectorNumElements();
2968 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2969 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002970 SmallVector<SDValue, 16> MaskVec;
Chris Lattnere6aa3862007-11-25 00:24:49 +00002971 for (unsigned i = 0; i != NumElems; ++i)
2972 if (i == Idx) // If this is the insertion idx, put the low elt of V2 here.
2973 MaskVec.push_back(DAG.getConstant(NumElems, EVT));
2974 else
2975 MaskVec.push_back(DAG.getConstant(i, EVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00002976 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002977 &MaskVec[0], MaskVec.size());
2978 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
2979}
2980
Evan Chengdea99362008-05-29 08:22:04 +00002981/// getNumOfConsecutiveZeros - Return the number of elements in a result of
2982/// a shuffle that is zero.
2983static
Dan Gohman8181bd12008-07-27 21:46:04 +00002984unsigned getNumOfConsecutiveZeros(SDValue Op, SDValue Mask,
Evan Chengdea99362008-05-29 08:22:04 +00002985 unsigned NumElems, bool Low,
2986 SelectionDAG &DAG) {
2987 unsigned NumZeros = 0;
2988 for (unsigned i = 0; i < NumElems; ++i) {
Evan Cheng57db53b2008-06-25 20:52:59 +00002989 unsigned Index = Low ? i : NumElems-i-1;
Dan Gohman8181bd12008-07-27 21:46:04 +00002990 SDValue Idx = Mask.getOperand(Index);
Evan Chengdea99362008-05-29 08:22:04 +00002991 if (Idx.getOpcode() == ISD::UNDEF) {
2992 ++NumZeros;
2993 continue;
2994 }
Gabor Greif1c80d112008-08-28 21:40:38 +00002995 SDValue Elt = DAG.getShuffleScalarElt(Op.getNode(), Index);
2996 if (Elt.getNode() && isZeroNode(Elt))
Evan Chengdea99362008-05-29 08:22:04 +00002997 ++NumZeros;
2998 else
2999 break;
3000 }
3001 return NumZeros;
3002}
3003
3004/// isVectorShift - Returns true if the shuffle can be implemented as a
3005/// logical left or right shift of a vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00003006static bool isVectorShift(SDValue Op, SDValue Mask, SelectionDAG &DAG,
3007 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Evan Chengdea99362008-05-29 08:22:04 +00003008 unsigned NumElems = Mask.getNumOperands();
3009
3010 isLeft = true;
3011 unsigned NumZeros= getNumOfConsecutiveZeros(Op, Mask, NumElems, true, DAG);
3012 if (!NumZeros) {
3013 isLeft = false;
3014 NumZeros = getNumOfConsecutiveZeros(Op, Mask, NumElems, false, DAG);
3015 if (!NumZeros)
3016 return false;
3017 }
3018
3019 bool SeenV1 = false;
3020 bool SeenV2 = false;
3021 for (unsigned i = NumZeros; i < NumElems; ++i) {
3022 unsigned Val = isLeft ? (i - NumZeros) : i;
Dan Gohman8181bd12008-07-27 21:46:04 +00003023 SDValue Idx = Mask.getOperand(isLeft ? i : (i - NumZeros));
Evan Chengdea99362008-05-29 08:22:04 +00003024 if (Idx.getOpcode() == ISD::UNDEF)
3025 continue;
3026 unsigned Index = cast<ConstantSDNode>(Idx)->getValue();
3027 if (Index < NumElems)
3028 SeenV1 = true;
3029 else {
3030 Index -= NumElems;
3031 SeenV2 = true;
3032 }
3033 if (Index != Val)
3034 return false;
3035 }
3036 if (SeenV1 && SeenV2)
3037 return false;
3038
3039 ShVal = SeenV1 ? Op.getOperand(0) : Op.getOperand(1);
3040 ShAmt = NumZeros;
3041 return true;
3042}
3043
3044
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003045/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3046///
Dan Gohman8181bd12008-07-27 21:46:04 +00003047static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003048 unsigned NumNonZero, unsigned NumZero,
3049 SelectionDAG &DAG, TargetLowering &TLI) {
3050 if (NumNonZero > 8)
Dan Gohman8181bd12008-07-27 21:46:04 +00003051 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003052
Dan Gohman8181bd12008-07-27 21:46:04 +00003053 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003054 bool First = true;
3055 for (unsigned i = 0; i < 16; ++i) {
3056 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3057 if (ThisIsNonZero && First) {
3058 if (NumZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003059 V = getZeroVector(MVT::v8i16, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003060 else
3061 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3062 First = false;
3063 }
3064
3065 if ((i & 1) != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003066 SDValue ThisElt(0, 0), LastElt(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003067 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3068 if (LastIsNonZero) {
3069 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
3070 }
3071 if (ThisIsNonZero) {
3072 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
3073 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
3074 ThisElt, DAG.getConstant(8, MVT::i8));
3075 if (LastIsNonZero)
3076 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
3077 } else
3078 ThisElt = LastElt;
3079
Gabor Greif1c80d112008-08-28 21:40:38 +00003080 if (ThisElt.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003081 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Chris Lattner5872a362008-01-17 07:00:52 +00003082 DAG.getIntPtrConstant(i/2));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003083 }
3084 }
3085
3086 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
3087}
3088
3089/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
3090///
Dan Gohman8181bd12008-07-27 21:46:04 +00003091static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003092 unsigned NumNonZero, unsigned NumZero,
3093 SelectionDAG &DAG, TargetLowering &TLI) {
3094 if (NumNonZero > 4)
Dan Gohman8181bd12008-07-27 21:46:04 +00003095 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003096
Dan Gohman8181bd12008-07-27 21:46:04 +00003097 SDValue V(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003098 bool First = true;
3099 for (unsigned i = 0; i < 8; ++i) {
3100 bool isNonZero = (NonZeros & (1 << i)) != 0;
3101 if (isNonZero) {
3102 if (First) {
3103 if (NumZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003104 V = getZeroVector(MVT::v8i16, true, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003105 else
3106 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
3107 First = false;
3108 }
3109 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Chris Lattner5872a362008-01-17 07:00:52 +00003110 DAG.getIntPtrConstant(i));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003111 }
3112 }
3113
3114 return V;
3115}
3116
Evan Chengdea99362008-05-29 08:22:04 +00003117/// getVShift - Return a vector logical shift node.
3118///
Dan Gohman8181bd12008-07-27 21:46:04 +00003119static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp,
Evan Chengdea99362008-05-29 08:22:04 +00003120 unsigned NumBits, SelectionDAG &DAG,
3121 const TargetLowering &TLI) {
Duncan Sands92c43912008-06-06 12:08:01 +00003122 bool isMMX = VT.getSizeInBits() == 64;
3123 MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengdea99362008-05-29 08:22:04 +00003124 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
3125 SrcOp = DAG.getNode(ISD::BIT_CONVERT, ShVT, SrcOp);
3126 return DAG.getNode(ISD::BIT_CONVERT, VT,
3127 DAG.getNode(Opc, ShVT, SrcOp,
Gabor Greif825aa892008-08-28 23:19:51 +00003128 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengdea99362008-05-29 08:22:04 +00003129}
3130
Dan Gohman8181bd12008-07-27 21:46:04 +00003131SDValue
3132X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003133 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif825aa892008-08-28 23:19:51 +00003134 if (ISD::isBuildVectorAllZeros(Op.getNode())
3135 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003136 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3137 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3138 // eliminated on x86-32 hosts.
3139 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
3140 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003141
Gabor Greif1c80d112008-08-28 21:40:38 +00003142 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Chris Lattnere6aa3862007-11-25 00:24:49 +00003143 return getOnesVector(Op.getValueType(), DAG);
Evan Cheng8c590372008-05-15 08:39:06 +00003144 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG);
Chris Lattnere6aa3862007-11-25 00:24:49 +00003145 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003146
Duncan Sands92c43912008-06-06 12:08:01 +00003147 MVT VT = Op.getValueType();
3148 MVT EVT = VT.getVectorElementType();
3149 unsigned EVTBits = EVT.getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003150
3151 unsigned NumElems = Op.getNumOperands();
3152 unsigned NumZero = 0;
3153 unsigned NumNonZero = 0;
3154 unsigned NonZeros = 0;
Chris Lattner92bdcb52008-03-08 22:48:29 +00003155 bool IsAllConstants = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00003156 SmallSet<SDValue, 8> Values;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003157 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003158 SDValue Elt = Op.getOperand(i);
Evan Chengc1073492007-12-12 06:45:40 +00003159 if (Elt.getOpcode() == ISD::UNDEF)
3160 continue;
3161 Values.insert(Elt);
3162 if (Elt.getOpcode() != ISD::Constant &&
3163 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattner92bdcb52008-03-08 22:48:29 +00003164 IsAllConstants = false;
Evan Chengc1073492007-12-12 06:45:40 +00003165 if (isZeroNode(Elt))
3166 NumZero++;
3167 else {
3168 NonZeros |= (1 << i);
3169 NumNonZero++;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003170 }
3171 }
3172
3173 if (NumNonZero == 0) {
Chris Lattnere6aa3862007-11-25 00:24:49 +00003174 // All undef vector. Return an UNDEF. All zero vectors were handled above.
3175 return DAG.getNode(ISD::UNDEF, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003176 }
3177
Chris Lattner66a4dda2008-03-09 05:42:06 +00003178 // Special case for single non-zero, non-undef, element.
Evan Chengc1073492007-12-12 06:45:40 +00003179 if (NumNonZero == 1 && NumElems <= 4) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003180 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003181 SDValue Item = Op.getOperand(Idx);
Chris Lattnerac914892008-03-08 22:59:52 +00003182
Chris Lattner2d91b962008-03-09 01:05:04 +00003183 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3184 // the value are obviously zero, truncate the value to i32 and do the
3185 // insertion that way. Only do this if the value is non-constant or if the
3186 // value is a constant being inserted into element 0. It is cheaper to do
3187 // a constant pool load than it is to do a movd + shuffle.
3188 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
3189 (!IsAllConstants || Idx == 0)) {
3190 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3191 // Handle MMX and SSE both.
Duncan Sands92c43912008-06-06 12:08:01 +00003192 MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3193 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Chris Lattner2d91b962008-03-09 01:05:04 +00003194
3195 // Truncate the value (which may itself be a constant) to i32, and
3196 // convert it to a vector with movd (S2V+shuffle to zero extend).
3197 Item = DAG.getNode(ISD::TRUNCATE, MVT::i32, Item);
3198 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VecVT, Item);
Evan Cheng8c590372008-05-15 08:39:06 +00003199 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3200 Subtarget->hasSSE2(), DAG);
Chris Lattner2d91b962008-03-09 01:05:04 +00003201
3202 // Now we have our 32-bit value zero extended in the low element of
3203 // a vector. If Idx != 0, swizzle it into place.
3204 if (Idx != 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003205 SDValue Ops[] = {
Chris Lattner2d91b962008-03-09 01:05:04 +00003206 Item, DAG.getNode(ISD::UNDEF, Item.getValueType()),
3207 getSwapEltZeroMask(VecElts, Idx, DAG)
3208 };
3209 Item = DAG.getNode(ISD::VECTOR_SHUFFLE, VecVT, Ops, 3);
3210 }
3211 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Item);
3212 }
3213 }
3214
Chris Lattnerac914892008-03-08 22:59:52 +00003215 // If we have a constant or non-constant insertion into the low element of
3216 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3217 // the rest of the elements. This will be matched as movd/movq/movss/movsd
3218 // depending on what the source datatype is. Because we can only get here
3219 // when NumElems <= 4, this only needs to handle i32/f32/i64/f64.
3220 if (Idx == 0 &&
3221 // Don't do this for i64 values on x86-32.
3222 (EVT != MVT::i64 || Subtarget->is64Bit())) {
Chris Lattner92bdcb52008-03-08 22:48:29 +00003223 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003224 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003225 return getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3226 Subtarget->hasSSE2(), DAG);
Chris Lattner92bdcb52008-03-08 22:48:29 +00003227 }
Evan Chengdea99362008-05-29 08:22:04 +00003228
3229 // Is it a vector logical left shift?
3230 if (NumElems == 2 && Idx == 1 &&
3231 isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) {
Duncan Sands92c43912008-06-06 12:08:01 +00003232 unsigned NumBits = VT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003233 return getVShift(true, VT,
3234 DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(1)),
3235 NumBits/2, DAG, *this);
3236 }
Chris Lattner92bdcb52008-03-08 22:48:29 +00003237
3238 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman8181bd12008-07-27 21:46:04 +00003239 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003240
Chris Lattnerac914892008-03-08 22:59:52 +00003241 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3242 // is a non-constant being inserted into an element other than the low one,
3243 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3244 // movd/movss) to move this into the low element, then shuffle it into
3245 // place.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003246 if (EVTBits == 32) {
Chris Lattner92bdcb52008-03-08 22:48:29 +00003247 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
3248
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003249 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Cheng8c590372008-05-15 08:39:06 +00003250 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3251 Subtarget->hasSSE2(), DAG);
Duncan Sands92c43912008-06-06 12:08:01 +00003252 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3253 MVT MaskEVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003254 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003255 for (unsigned i = 0; i < NumElems; i++)
3256 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003257 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003258 &MaskVec[0], MaskVec.size());
3259 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
3260 DAG.getNode(ISD::UNDEF, VT), Mask);
3261 }
3262 }
3263
Chris Lattner66a4dda2008-03-09 05:42:06 +00003264 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3265 if (Values.size() == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00003266 return SDValue();
Chris Lattner66a4dda2008-03-09 05:42:06 +00003267
Dan Gohman21463242007-07-24 22:55:08 +00003268 // A vector full of immediates; various special cases are already
3269 // handled, so this is best done with a single constant-pool load.
Chris Lattner92bdcb52008-03-08 22:48:29 +00003270 if (IsAllConstants)
Dan Gohman8181bd12008-07-27 21:46:04 +00003271 return SDValue();
Dan Gohman21463242007-07-24 22:55:08 +00003272
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003273 // Let legalizer expand 2-wide build_vectors.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003274 if (EVTBits == 64) {
3275 if (NumNonZero == 1) {
3276 // One half is zero or undef.
3277 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman8181bd12008-07-27 21:46:04 +00003278 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003279 Op.getOperand(Idx));
Evan Cheng8c590372008-05-15 08:39:06 +00003280 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3281 Subtarget->hasSSE2(), DAG);
Evan Cheng40ee6e52008-05-08 00:57:18 +00003282 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003283 return SDValue();
Evan Cheng40ee6e52008-05-08 00:57:18 +00003284 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003285
3286 // If element VT is < 32 bits, convert it to inserts into a zero vector.
3287 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003288 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003289 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003290 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003291 }
3292
3293 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003294 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003295 *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003296 if (V.getNode()) return V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003297 }
3298
3299 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003300 SmallVector<SDValue, 8> V;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003301 V.resize(NumElems);
3302 if (NumElems == 4 && NumZero > 0) {
3303 for (unsigned i = 0; i < 4; ++i) {
3304 bool isZero = !(NonZeros & (1 << i));
3305 if (isZero)
Evan Cheng8c590372008-05-15 08:39:06 +00003306 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003307 else
3308 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3309 }
3310
3311 for (unsigned i = 0; i < 2; ++i) {
3312 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3313 default: break;
3314 case 0:
3315 V[i] = V[i*2]; // Must be a zero vector.
3316 break;
3317 case 1:
3318 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
3319 getMOVLMask(NumElems, DAG));
3320 break;
3321 case 2:
3322 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3323 getMOVLMask(NumElems, DAG));
3324 break;
3325 case 3:
3326 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3327 getUnpacklMask(NumElems, DAG));
3328 break;
3329 }
3330 }
3331
Duncan Sands92c43912008-06-06 12:08:01 +00003332 MVT MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3333 MVT EVT = MaskVT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00003334 SmallVector<SDValue, 8> MaskVec;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003335 bool Reverse = (NonZeros & 0x3) == 2;
3336 for (unsigned i = 0; i < 2; ++i)
3337 if (Reverse)
3338 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3339 else
3340 MaskVec.push_back(DAG.getConstant(i, EVT));
3341 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3342 for (unsigned i = 0; i < 2; ++i)
3343 if (Reverse)
3344 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3345 else
3346 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003347 SDValue ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003348 &MaskVec[0], MaskVec.size());
3349 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
3350 }
3351
3352 if (Values.size() > 2) {
3353 // Expand into a number of unpckl*.
3354 // e.g. for v4f32
3355 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3356 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3357 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Dan Gohman8181bd12008-07-27 21:46:04 +00003358 SDValue UnpckMask = getUnpacklMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003359 for (unsigned i = 0; i < NumElems; ++i)
3360 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3361 NumElems >>= 1;
3362 while (NumElems != 0) {
3363 for (unsigned i = 0; i < NumElems; ++i)
3364 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3365 UnpckMask);
3366 NumElems >>= 1;
3367 }
3368 return V[0];
3369 }
3370
Dan Gohman8181bd12008-07-27 21:46:04 +00003371 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003372}
3373
Evan Chengfca29242007-12-07 08:07:39 +00003374static
Dan Gohman8181bd12008-07-27 21:46:04 +00003375SDValue LowerVECTOR_SHUFFLEv8i16(SDValue V1, SDValue V2,
Bill Wendling2c7cd592008-08-21 22:35:37 +00003376 SDValue PermMask, SelectionDAG &DAG,
3377 TargetLowering &TLI) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003378 SDValue NewV;
Duncan Sands92c43912008-06-06 12:08:01 +00003379 MVT MaskVT = MVT::getIntVectorWithNumElements(8);
3380 MVT MaskEVT = MaskVT.getVectorElementType();
3381 MVT PtrVT = TLI.getPointerTy();
Gabor Greif1c80d112008-08-28 21:40:38 +00003382 SmallVector<SDValue, 8> MaskElts(PermMask.getNode()->op_begin(),
3383 PermMask.getNode()->op_end());
Evan Cheng75184a92007-12-11 01:46:18 +00003384
3385 // First record which half of which vector the low elements come from.
3386 SmallVector<unsigned, 4> LowQuad(4);
3387 for (unsigned i = 0; i < 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003388 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003389 if (Elt.getOpcode() == ISD::UNDEF)
3390 continue;
3391 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3392 int QuadIdx = EltIdx / 4;
3393 ++LowQuad[QuadIdx];
3394 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003395
Evan Cheng75184a92007-12-11 01:46:18 +00003396 int BestLowQuad = -1;
3397 unsigned MaxQuad = 1;
3398 for (unsigned i = 0; i < 4; ++i) {
3399 if (LowQuad[i] > MaxQuad) {
3400 BestLowQuad = i;
3401 MaxQuad = LowQuad[i];
3402 }
Evan Chengfca29242007-12-07 08:07:39 +00003403 }
3404
Evan Cheng75184a92007-12-11 01:46:18 +00003405 // Record which half of which vector the high elements come from.
3406 SmallVector<unsigned, 4> HighQuad(4);
3407 for (unsigned i = 4; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003408 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003409 if (Elt.getOpcode() == ISD::UNDEF)
3410 continue;
3411 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3412 int QuadIdx = EltIdx / 4;
3413 ++HighQuad[QuadIdx];
3414 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003415
Evan Cheng75184a92007-12-11 01:46:18 +00003416 int BestHighQuad = -1;
3417 MaxQuad = 1;
3418 for (unsigned i = 0; i < 4; ++i) {
3419 if (HighQuad[i] > MaxQuad) {
3420 BestHighQuad = i;
3421 MaxQuad = HighQuad[i];
3422 }
3423 }
3424
3425 // If it's possible to sort parts of either half with PSHUF{H|L}W, then do it.
3426 if (BestLowQuad != -1 || BestHighQuad != -1) {
3427 // First sort the 4 chunks in order using shufpd.
Dan Gohman8181bd12008-07-27 21:46:04 +00003428 SmallVector<SDValue, 8> MaskVec;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003429
Evan Cheng75184a92007-12-11 01:46:18 +00003430 if (BestLowQuad != -1)
3431 MaskVec.push_back(DAG.getConstant(BestLowQuad, MVT::i32));
3432 else
3433 MaskVec.push_back(DAG.getConstant(0, MVT::i32));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003434
Evan Cheng75184a92007-12-11 01:46:18 +00003435 if (BestHighQuad != -1)
3436 MaskVec.push_back(DAG.getConstant(BestHighQuad, MVT::i32));
3437 else
3438 MaskVec.push_back(DAG.getConstant(1, MVT::i32));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003439
Dan Gohman8181bd12008-07-27 21:46:04 +00003440 SDValue Mask= DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, &MaskVec[0],2);
Evan Cheng75184a92007-12-11 01:46:18 +00003441 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
3442 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V1),
3443 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V2), Mask);
3444 NewV = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, NewV);
3445
3446 // Now sort high and low parts separately.
3447 BitVector InOrder(8);
3448 if (BestLowQuad != -1) {
3449 // Sort lower half in order using PSHUFLW.
3450 MaskVec.clear();
3451 bool AnyOutOrder = false;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003452
Evan Cheng75184a92007-12-11 01:46:18 +00003453 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003454 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003455 if (Elt.getOpcode() == ISD::UNDEF) {
3456 MaskVec.push_back(Elt);
3457 InOrder.set(i);
3458 } else {
3459 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3460 if (EltIdx != i)
3461 AnyOutOrder = true;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003462
Evan Cheng75184a92007-12-11 01:46:18 +00003463 MaskVec.push_back(DAG.getConstant(EltIdx % 4, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003464
Evan Cheng75184a92007-12-11 01:46:18 +00003465 // If this element is in the right place after this shuffle, then
3466 // remember it.
3467 if ((int)(EltIdx / 4) == BestLowQuad)
3468 InOrder.set(i);
3469 }
3470 }
3471 if (AnyOutOrder) {
3472 for (unsigned i = 4; i != 8; ++i)
3473 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003474 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003475 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3476 }
3477 }
3478
3479 if (BestHighQuad != -1) {
3480 // Sort high half in order using PSHUFHW if possible.
3481 MaskVec.clear();
Bill Wendling2c7cd592008-08-21 22:35:37 +00003482
Evan Cheng75184a92007-12-11 01:46:18 +00003483 for (unsigned i = 0; i != 4; ++i)
3484 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003485
Evan Cheng75184a92007-12-11 01:46:18 +00003486 bool AnyOutOrder = false;
3487 for (unsigned i = 4; i != 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003488 SDValue Elt = MaskElts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003489 if (Elt.getOpcode() == ISD::UNDEF) {
3490 MaskVec.push_back(Elt);
3491 InOrder.set(i);
3492 } else {
3493 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3494 if (EltIdx != i)
3495 AnyOutOrder = true;
Bill Wendling2c7cd592008-08-21 22:35:37 +00003496
Evan Cheng75184a92007-12-11 01:46:18 +00003497 MaskVec.push_back(DAG.getConstant((EltIdx % 4) + 4, MaskEVT));
Bill Wendling2c7cd592008-08-21 22:35:37 +00003498
Evan Cheng75184a92007-12-11 01:46:18 +00003499 // If this element is in the right place after this shuffle, then
3500 // remember it.
3501 if ((int)(EltIdx / 4) == BestHighQuad)
3502 InOrder.set(i);
3503 }
3504 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003505
Evan Cheng75184a92007-12-11 01:46:18 +00003506 if (AnyOutOrder) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003507 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003508 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3509 }
3510 }
3511
3512 // The other elements are put in the right place using pextrw and pinsrw.
3513 for (unsigned i = 0; i != 8; ++i) {
3514 if (InOrder[i])
3515 continue;
Dan Gohman8181bd12008-07-27 21:46:04 +00003516 SDValue Elt = MaskElts[i];
Bill Wendling49bd4db2008-08-21 22:36:36 +00003517 if (Elt.getOpcode() == ISD::UNDEF)
3518 continue;
Evan Cheng75184a92007-12-11 01:46:18 +00003519 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00003520 SDValue ExtOp = (EltIdx < 8)
Evan Cheng75184a92007-12-11 01:46:18 +00003521 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
3522 DAG.getConstant(EltIdx, PtrVT))
3523 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
3524 DAG.getConstant(EltIdx - 8, PtrVT));
3525 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3526 DAG.getConstant(i, PtrVT));
3527 }
Bill Wendling2c7cd592008-08-21 22:35:37 +00003528
Evan Cheng75184a92007-12-11 01:46:18 +00003529 return NewV;
3530 }
3531
Bill Wendling2c7cd592008-08-21 22:35:37 +00003532 // PSHUF{H|L}W are not used. Lower into extracts and inserts but try to use as
3533 // few as possible. First, let's find out how many elements are already in the
3534 // right order.
Evan Chengfca29242007-12-07 08:07:39 +00003535 unsigned V1InOrder = 0;
3536 unsigned V1FromV1 = 0;
3537 unsigned V2InOrder = 0;
3538 unsigned V2FromV2 = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00003539 SmallVector<SDValue, 8> V1Elts;
3540 SmallVector<SDValue, 8> V2Elts;
Evan Chengfca29242007-12-07 08:07:39 +00003541 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003542 SDValue Elt = MaskElts[i];
Evan Chengfca29242007-12-07 08:07:39 +00003543 if (Elt.getOpcode() == ISD::UNDEF) {
Evan Cheng75184a92007-12-11 01:46:18 +00003544 V1Elts.push_back(Elt);
3545 V2Elts.push_back(Elt);
Evan Chengfca29242007-12-07 08:07:39 +00003546 ++V1InOrder;
3547 ++V2InOrder;
Evan Cheng75184a92007-12-11 01:46:18 +00003548 continue;
3549 }
3550 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3551 if (EltIdx == i) {
3552 V1Elts.push_back(Elt);
3553 V2Elts.push_back(DAG.getConstant(i+8, MaskEVT));
3554 ++V1InOrder;
3555 } else if (EltIdx == i+8) {
3556 V1Elts.push_back(Elt);
3557 V2Elts.push_back(DAG.getConstant(i, MaskEVT));
3558 ++V2InOrder;
3559 } else if (EltIdx < 8) {
3560 V1Elts.push_back(Elt);
3561 ++V1FromV1;
Evan Chengfca29242007-12-07 08:07:39 +00003562 } else {
Evan Cheng75184a92007-12-11 01:46:18 +00003563 V2Elts.push_back(DAG.getConstant(EltIdx-8, MaskEVT));
3564 ++V2FromV2;
Evan Chengfca29242007-12-07 08:07:39 +00003565 }
3566 }
3567
3568 if (V2InOrder > V1InOrder) {
3569 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3570 std::swap(V1, V2);
3571 std::swap(V1Elts, V2Elts);
3572 std::swap(V1FromV1, V2FromV2);
3573 }
3574
Evan Cheng75184a92007-12-11 01:46:18 +00003575 if ((V1FromV1 + V1InOrder) != 8) {
3576 // Some elements are from V2.
3577 if (V1FromV1) {
3578 // If there are elements that are from V1 but out of place,
3579 // then first sort them in place
Dan Gohman8181bd12008-07-27 21:46:04 +00003580 SmallVector<SDValue, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003581 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003582 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003583 if (Elt.getOpcode() == ISD::UNDEF) {
3584 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3585 continue;
3586 }
3587 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3588 if (EltIdx >= 8)
3589 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3590 else
3591 MaskVec.push_back(DAG.getConstant(EltIdx, MaskEVT));
3592 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003593 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
Evan Cheng75184a92007-12-11 01:46:18 +00003594 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, V1, V1, Mask);
Evan Chengfca29242007-12-07 08:07:39 +00003595 }
Evan Cheng75184a92007-12-11 01:46:18 +00003596
3597 NewV = V1;
3598 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003599 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003600 if (Elt.getOpcode() == ISD::UNDEF)
3601 continue;
3602 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3603 if (EltIdx < 8)
3604 continue;
Dan Gohman8181bd12008-07-27 21:46:04 +00003605 SDValue ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
Evan Cheng75184a92007-12-11 01:46:18 +00003606 DAG.getConstant(EltIdx - 8, PtrVT));
3607 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3608 DAG.getConstant(i, PtrVT));
3609 }
3610 return NewV;
3611 } else {
3612 // All elements are from V1.
3613 NewV = V1;
3614 for (unsigned i = 0; i < 8; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003615 SDValue Elt = V1Elts[i];
Evan Cheng75184a92007-12-11 01:46:18 +00003616 if (Elt.getOpcode() == ISD::UNDEF)
3617 continue;
3618 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00003619 SDValue ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
Evan Cheng75184a92007-12-11 01:46:18 +00003620 DAG.getConstant(EltIdx, PtrVT));
3621 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3622 DAG.getConstant(i, PtrVT));
3623 }
3624 return NewV;
3625 }
3626}
3627
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003628/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3629/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3630/// done when every pair / quad of shuffle mask elements point to elements in
3631/// the right sequence. e.g.
Evan Cheng75184a92007-12-11 01:46:18 +00003632/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3633static
Dan Gohman8181bd12008-07-27 21:46:04 +00003634SDValue RewriteAsNarrowerShuffle(SDValue V1, SDValue V2,
Duncan Sands92c43912008-06-06 12:08:01 +00003635 MVT VT,
Dan Gohman8181bd12008-07-27 21:46:04 +00003636 SDValue PermMask, SelectionDAG &DAG,
Evan Cheng75184a92007-12-11 01:46:18 +00003637 TargetLowering &TLI) {
3638 unsigned NumElems = PermMask.getNumOperands();
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003639 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Duncan Sands92c43912008-06-06 12:08:01 +00003640 MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Duncan Sandsd3ace282008-07-21 10:20:31 +00003641 MVT MaskEltVT = MaskVT.getVectorElementType();
Duncan Sands92c43912008-06-06 12:08:01 +00003642 MVT NewVT = MaskVT;
3643 switch (VT.getSimpleVT()) {
3644 default: assert(false && "Unexpected!");
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003645 case MVT::v4f32: NewVT = MVT::v2f64; break;
3646 case MVT::v4i32: NewVT = MVT::v2i64; break;
3647 case MVT::v8i16: NewVT = MVT::v4i32; break;
3648 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003649 }
3650
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003651 if (NewWidth == 2) {
Duncan Sands92c43912008-06-06 12:08:01 +00003652 if (VT.isInteger())
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003653 NewVT = MVT::v2i64;
3654 else
3655 NewVT = MVT::v2f64;
Anton Korobeynikov8c90d2a2008-02-20 11:22:39 +00003656 }
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003657 unsigned Scale = NumElems / NewWidth;
Dan Gohman8181bd12008-07-27 21:46:04 +00003658 SmallVector<SDValue, 8> MaskVec;
Evan Cheng75184a92007-12-11 01:46:18 +00003659 for (unsigned i = 0; i < NumElems; i += Scale) {
3660 unsigned StartIdx = ~0U;
3661 for (unsigned j = 0; j < Scale; ++j) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003662 SDValue Elt = PermMask.getOperand(i+j);
Evan Cheng75184a92007-12-11 01:46:18 +00003663 if (Elt.getOpcode() == ISD::UNDEF)
3664 continue;
3665 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3666 if (StartIdx == ~0U)
3667 StartIdx = EltIdx - (EltIdx % Scale);
3668 if (EltIdx != StartIdx + j)
Dan Gohman8181bd12008-07-27 21:46:04 +00003669 return SDValue();
Evan Cheng75184a92007-12-11 01:46:18 +00003670 }
3671 if (StartIdx == ~0U)
Duncan Sandsd3ace282008-07-21 10:20:31 +00003672 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEltVT));
Evan Cheng75184a92007-12-11 01:46:18 +00003673 else
Duncan Sandsd3ace282008-07-21 10:20:31 +00003674 MaskVec.push_back(DAG.getConstant(StartIdx / Scale, MaskEltVT));
Evan Chengfca29242007-12-07 08:07:39 +00003675 }
3676
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003677 V1 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V1);
3678 V2 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V2);
3679 return DAG.getNode(ISD::VECTOR_SHUFFLE, NewVT, V1, V2,
3680 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3681 &MaskVec[0], MaskVec.size()));
Evan Chengfca29242007-12-07 08:07:39 +00003682}
3683
Evan Chenge9b9c672008-05-09 21:53:03 +00003684/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng40ee6e52008-05-08 00:57:18 +00003685///
Dan Gohman8181bd12008-07-27 21:46:04 +00003686static SDValue getVZextMovL(MVT VT, MVT OpVT,
3687 SDValue SrcOp, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00003688 const X86Subtarget *Subtarget) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00003689 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
3690 LoadSDNode *LD = NULL;
Gabor Greif1c80d112008-08-28 21:40:38 +00003691 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng40ee6e52008-05-08 00:57:18 +00003692 LD = dyn_cast<LoadSDNode>(SrcOp);
3693 if (!LD) {
3694 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3695 // instead.
Duncan Sands92c43912008-06-06 12:08:01 +00003696 MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Evan Cheng40ee6e52008-05-08 00:57:18 +00003697 if ((EVT != MVT::i64 || Subtarget->is64Bit()) &&
3698 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3699 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
3700 SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) {
3701 // PR2108
3702 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
3703 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chenge9b9c672008-05-09 21:53:03 +00003704 DAG.getNode(X86ISD::VZEXT_MOVL, OpVT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003705 DAG.getNode(ISD::SCALAR_TO_VECTOR, OpVT,
Gabor Greif825aa892008-08-28 23:19:51 +00003706 SrcOp.getOperand(0)
3707 .getOperand(0))));
Evan Cheng40ee6e52008-05-08 00:57:18 +00003708 }
3709 }
3710 }
3711
3712 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chenge9b9c672008-05-09 21:53:03 +00003713 DAG.getNode(X86ISD::VZEXT_MOVL, OpVT,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003714 DAG.getNode(ISD::BIT_CONVERT, OpVT, SrcOp)));
3715}
3716
Evan Chengf50554e2008-07-22 21:13:36 +00003717/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3718/// shuffles.
Dan Gohman8181bd12008-07-27 21:46:04 +00003719static SDValue
3720LowerVECTOR_SHUFFLE_4wide(SDValue V1, SDValue V2,
3721 SDValue PermMask, MVT VT, SelectionDAG &DAG) {
Evan Chengf50554e2008-07-22 21:13:36 +00003722 MVT MaskVT = PermMask.getValueType();
3723 MVT MaskEVT = MaskVT.getVectorElementType();
3724 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola4e3ff5a2008-08-28 18:32:53 +00003725 Locs.resize(4);
Dan Gohman8181bd12008-07-27 21:46:04 +00003726 SmallVector<SDValue, 8> Mask1(4, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00003727 unsigned NumHi = 0;
3728 unsigned NumLo = 0;
Evan Chengf50554e2008-07-22 21:13:36 +00003729 for (unsigned i = 0; i != 4; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003730 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00003731 if (Elt.getOpcode() == ISD::UNDEF) {
3732 Locs[i] = std::make_pair(-1, -1);
3733 } else {
3734 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
Dan Gohmance57fd92008-08-04 23:09:15 +00003735 assert(Val < 8 && "Invalid VECTOR_SHUFFLE index!");
Evan Chengf50554e2008-07-22 21:13:36 +00003736 if (Val < 4) {
3737 Locs[i] = std::make_pair(0, NumLo);
3738 Mask1[NumLo] = Elt;
3739 NumLo++;
3740 } else {
3741 Locs[i] = std::make_pair(1, NumHi);
3742 if (2+NumHi < 4)
3743 Mask1[2+NumHi] = Elt;
3744 NumHi++;
3745 }
3746 }
3747 }
Evan Cheng3cae0332008-07-23 00:22:17 +00003748
Evan Chengf50554e2008-07-22 21:13:36 +00003749 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng3cae0332008-07-23 00:22:17 +00003750 // If no more than two elements come from either vector. This can be
3751 // implemented with two shuffles. First shuffle gather the elements.
3752 // The second shuffle, which takes the first shuffle as both of its
3753 // vector operands, put the elements into the right order.
Evan Chengf50554e2008-07-22 21:13:36 +00003754 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3755 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3756 &Mask1[0], Mask1.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00003757
Dan Gohman8181bd12008-07-27 21:46:04 +00003758 SmallVector<SDValue, 8> Mask2(4, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Chengf50554e2008-07-22 21:13:36 +00003759 for (unsigned i = 0; i != 4; ++i) {
3760 if (Locs[i].first == -1)
3761 continue;
3762 else {
3763 unsigned Idx = (i < 2) ? 0 : 4;
3764 Idx += Locs[i].first * 2 + Locs[i].second;
3765 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3766 }
3767 }
3768
3769 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
3770 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3771 &Mask2[0], Mask2.size()));
Evan Cheng3cae0332008-07-23 00:22:17 +00003772 } else if (NumLo == 3 || NumHi == 3) {
3773 // Otherwise, we must have three elements from one vector, call it X, and
3774 // one element from the other, call it Y. First, use a shufps to build an
3775 // intermediate vector with the one element from Y and the element from X
3776 // that will be in the same half in the final destination (the indexes don't
3777 // matter). Then, use a shufps to build the final vector, taking the half
3778 // containing the element from Y from the intermediate, and the other half
3779 // from X.
3780 if (NumHi == 3) {
3781 // Normalize it so the 3 elements come from V1.
3782 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3783 std::swap(V1, V2);
3784 }
3785
3786 // Find the element from V2.
3787 unsigned HiIndex;
3788 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003789 SDValue Elt = PermMask.getOperand(HiIndex);
Evan Cheng3cae0332008-07-23 00:22:17 +00003790 if (Elt.getOpcode() == ISD::UNDEF)
3791 continue;
3792 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3793 if (Val >= 4)
3794 break;
3795 }
3796
3797 Mask1[0] = PermMask.getOperand(HiIndex);
3798 Mask1[1] = DAG.getNode(ISD::UNDEF, MaskEVT);
3799 Mask1[2] = PermMask.getOperand(HiIndex^1);
3800 Mask1[3] = DAG.getNode(ISD::UNDEF, MaskEVT);
3801 V2 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3802 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3803
3804 if (HiIndex >= 2) {
3805 Mask1[0] = PermMask.getOperand(0);
3806 Mask1[1] = PermMask.getOperand(1);
3807 Mask1[2] = DAG.getConstant(HiIndex & 1 ? 6 : 4, MaskEVT);
3808 Mask1[3] = DAG.getConstant(HiIndex & 1 ? 4 : 6, MaskEVT);
3809 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
3810 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3811 } else {
3812 Mask1[0] = DAG.getConstant(HiIndex & 1 ? 2 : 0, MaskEVT);
3813 Mask1[1] = DAG.getConstant(HiIndex & 1 ? 0 : 2, MaskEVT);
3814 Mask1[2] = PermMask.getOperand(2);
3815 Mask1[3] = PermMask.getOperand(3);
3816 if (Mask1[2].getOpcode() != ISD::UNDEF)
3817 Mask1[2] = DAG.getConstant(cast<ConstantSDNode>(Mask1[2])->getValue()+4,
3818 MaskEVT);
3819 if (Mask1[3].getOpcode() != ISD::UNDEF)
3820 Mask1[3] = DAG.getConstant(cast<ConstantSDNode>(Mask1[3])->getValue()+4,
3821 MaskEVT);
3822 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V2, V1,
3823 DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &Mask1[0], 4));
3824 }
Evan Chengf50554e2008-07-22 21:13:36 +00003825 }
3826
3827 // Break it into (shuffle shuffle_hi, shuffle_lo).
3828 Locs.clear();
Dan Gohman8181bd12008-07-27 21:46:04 +00003829 SmallVector<SDValue,8> LoMask(4, DAG.getNode(ISD::UNDEF, MaskEVT));
3830 SmallVector<SDValue,8> HiMask(4, DAG.getNode(ISD::UNDEF, MaskEVT));
3831 SmallVector<SDValue,8> *MaskPtr = &LoMask;
Evan Chengf50554e2008-07-22 21:13:36 +00003832 unsigned MaskIdx = 0;
3833 unsigned LoIdx = 0;
3834 unsigned HiIdx = 2;
3835 for (unsigned i = 0; i != 4; ++i) {
3836 if (i == 2) {
3837 MaskPtr = &HiMask;
3838 MaskIdx = 1;
3839 LoIdx = 0;
3840 HiIdx = 2;
3841 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003842 SDValue Elt = PermMask.getOperand(i);
Evan Chengf50554e2008-07-22 21:13:36 +00003843 if (Elt.getOpcode() == ISD::UNDEF) {
3844 Locs[i] = std::make_pair(-1, -1);
3845 } else if (cast<ConstantSDNode>(Elt)->getValue() < 4) {
3846 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3847 (*MaskPtr)[LoIdx] = Elt;
3848 LoIdx++;
3849 } else {
3850 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3851 (*MaskPtr)[HiIdx] = Elt;
3852 HiIdx++;
3853 }
3854 }
3855
Dan Gohman8181bd12008-07-27 21:46:04 +00003856 SDValue LoShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Evan Chengf50554e2008-07-22 21:13:36 +00003857 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3858 &LoMask[0], LoMask.size()));
Dan Gohman8181bd12008-07-27 21:46:04 +00003859 SDValue HiShuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Evan Chengf50554e2008-07-22 21:13:36 +00003860 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3861 &HiMask[0], HiMask.size()));
Dan Gohman8181bd12008-07-27 21:46:04 +00003862 SmallVector<SDValue, 8> MaskOps;
Evan Chengf50554e2008-07-22 21:13:36 +00003863 for (unsigned i = 0; i != 4; ++i) {
3864 if (Locs[i].first == -1) {
3865 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3866 } else {
3867 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
3868 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3869 }
3870 }
3871 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
3872 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3873 &MaskOps[0], MaskOps.size()));
3874}
3875
Dan Gohman8181bd12008-07-27 21:46:04 +00003876SDValue
3877X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
3878 SDValue V1 = Op.getOperand(0);
3879 SDValue V2 = Op.getOperand(1);
3880 SDValue PermMask = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00003881 MVT VT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003882 unsigned NumElems = PermMask.getNumOperands();
Duncan Sands92c43912008-06-06 12:08:01 +00003883 bool isMMX = VT.getSizeInBits() == 64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003884 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3885 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
3886 bool V1IsSplat = false;
3887 bool V2IsSplat = false;
3888
Gabor Greif1c80d112008-08-28 21:40:38 +00003889 if (isUndefShuffle(Op.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003890 return DAG.getNode(ISD::UNDEF, VT);
3891
Gabor Greif1c80d112008-08-28 21:40:38 +00003892 if (isZeroShuffle(Op.getNode()))
Evan Cheng8c590372008-05-15 08:39:06 +00003893 return getZeroVector(VT, Subtarget->hasSSE2(), DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003894
Gabor Greif1c80d112008-08-28 21:40:38 +00003895 if (isIdentityMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003896 return V1;
Gabor Greif1c80d112008-08-28 21:40:38 +00003897 else if (isIdentityMask(PermMask.getNode(), true))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003898 return V2;
3899
Gabor Greif1c80d112008-08-28 21:40:38 +00003900 if (isSplatMask(PermMask.getNode())) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00003901 if (isMMX || NumElems < 4) return Op;
3902 // Promote it to a v4{if}32 splat.
3903 return PromoteSplat(Op, DAG, Subtarget->hasSSE2());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003904 }
3905
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003906 // If the shuffle can be profitably rewritten as a narrower shuffle, then
3907 // do it!
3908 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003909 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003910 if (NewOp.getNode())
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003911 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
3912 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
3913 // FIXME: Figure out a cleaner way to do this.
3914 // Try to make use of movq to zero out the top part.
Gabor Greif1c80d112008-08-28 21:40:38 +00003915 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003916 SDValue NewOp = RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003917 DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003918 if (NewOp.getNode()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003919 SDValue NewV1 = NewOp.getOperand(0);
3920 SDValue NewV2 = NewOp.getOperand(1);
3921 SDValue NewMask = NewOp.getOperand(2);
Gabor Greif1c80d112008-08-28 21:40:38 +00003922 if (isCommutedMOVL(NewMask.getNode(), true, false)) {
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003923 NewOp = CommuteVectorShuffle(NewOp, NewV1, NewV2, NewMask, DAG);
Evan Chenge9b9c672008-05-09 21:53:03 +00003924 return getVZextMovL(VT, NewOp.getValueType(), NewV2, DAG, Subtarget);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003925 }
3926 }
Gabor Greif1c80d112008-08-28 21:40:38 +00003927 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003928 SDValue NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask,
Evan Cheng40ee6e52008-05-08 00:57:18 +00003929 DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00003930 if (NewOp.getNode() && X86::isMOVLMask(NewOp.getOperand(2).getNode()))
Evan Chenge9b9c672008-05-09 21:53:03 +00003931 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Evan Cheng40ee6e52008-05-08 00:57:18 +00003932 DAG, Subtarget);
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003933 }
3934 }
3935
Evan Chengdea99362008-05-29 08:22:04 +00003936 // Check if this can be converted into a logical shift.
3937 bool isLeft = false;
3938 unsigned ShAmt = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +00003939 SDValue ShVal;
Evan Chengdea99362008-05-29 08:22:04 +00003940 bool isShift = isVectorShift(Op, PermMask, DAG, isLeft, ShVal, ShAmt);
3941 if (isShift && ShVal.hasOneUse()) {
3942 // If the shifted value has multiple uses, it may be cheaper to use
3943 // v_set0 + movlhps or movhlps, etc.
Duncan Sands92c43912008-06-06 12:08:01 +00003944 MVT EVT = VT.getVectorElementType();
3945 ShAmt *= EVT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003946 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this);
3947 }
3948
Gabor Greif1c80d112008-08-28 21:40:38 +00003949 if (X86::isMOVLMask(PermMask.getNode())) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00003950 if (V1IsUndef)
3951 return V2;
Gabor Greif1c80d112008-08-28 21:40:38 +00003952 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Evan Chenge9b9c672008-05-09 21:53:03 +00003953 return getVZextMovL(VT, VT, V2, DAG, Subtarget);
Nate Begeman6357f9d2008-07-25 19:05:58 +00003954 if (!isMMX)
3955 return Op;
Evan Cheng40ee6e52008-05-08 00:57:18 +00003956 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003957
Gabor Greif1c80d112008-08-28 21:40:38 +00003958 if (!isMMX && (X86::isMOVSHDUPMask(PermMask.getNode()) ||
3959 X86::isMOVSLDUPMask(PermMask.getNode()) ||
3960 X86::isMOVHLPSMask(PermMask.getNode()) ||
3961 X86::isMOVHPMask(PermMask.getNode()) ||
3962 X86::isMOVLPMask(PermMask.getNode())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003963 return Op;
3964
Gabor Greif1c80d112008-08-28 21:40:38 +00003965 if (ShouldXformToMOVHLPS(PermMask.getNode()) ||
3966 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003967 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3968
Evan Chengdea99362008-05-29 08:22:04 +00003969 if (isShift) {
3970 // No better options. Use a vshl / vsrl.
Duncan Sands92c43912008-06-06 12:08:01 +00003971 MVT EVT = VT.getVectorElementType();
3972 ShAmt *= EVT.getSizeInBits();
Evan Chengdea99362008-05-29 08:22:04 +00003973 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this);
3974 }
3975
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003976 bool Commuted = false;
Chris Lattnere6aa3862007-11-25 00:24:49 +00003977 // FIXME: This should also accept a bitcast of a splat? Be careful, not
3978 // 1,1,1,1 -> v8i16 though.
Gabor Greif1c80d112008-08-28 21:40:38 +00003979 V1IsSplat = isSplatVector(V1.getNode());
3980 V2IsSplat = isSplatVector(V2.getNode());
Chris Lattnere6aa3862007-11-25 00:24:49 +00003981
3982 // Canonicalize the splat or undef, if present, to be on the RHS.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003983 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
3984 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3985 std::swap(V1IsSplat, V2IsSplat);
3986 std::swap(V1IsUndef, V2IsUndef);
3987 Commuted = true;
3988 }
3989
Evan Cheng15e8f5a2007-12-15 03:00:47 +00003990 // FIXME: Figure out a cleaner way to do this.
Gabor Greif1c80d112008-08-28 21:40:38 +00003991 if (isCommutedMOVL(PermMask.getNode(), V2IsSplat, V2IsUndef)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003992 if (V2IsUndef) return V1;
3993 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3994 if (V2IsSplat) {
3995 // V2 is a splat, so the mask may be malformed. That is, it may point
3996 // to any V2 element. The instruction selectior won't like this. Get
3997 // a corrected mask and commute to form a proper MOVS{S|D}.
Dan Gohman8181bd12008-07-27 21:46:04 +00003998 SDValue NewMask = getMOVLMask(NumElems, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00003999 if (NewMask.getNode() != PermMask.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004000 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
4001 }
4002 return Op;
4003 }
4004
Gabor Greif1c80d112008-08-28 21:40:38 +00004005 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4006 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4007 X86::isUNPCKLMask(PermMask.getNode()) ||
4008 X86::isUNPCKHMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004009 return Op;
4010
4011 if (V2IsSplat) {
4012 // Normalize mask so all entries that point to V2 points to its first
4013 // element then try to match unpck{h|l} again. If match, return a
4014 // new vector_shuffle with the corrected mask.
Dan Gohman8181bd12008-07-27 21:46:04 +00004015 SDValue NewMask = NormalizeMask(PermMask, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004016 if (NewMask.getNode() != PermMask.getNode()) {
4017 if (X86::isUNPCKLMask(PermMask.getNode(), true)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004018 SDValue NewMask = getUnpacklMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004019 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Gabor Greif1c80d112008-08-28 21:40:38 +00004020 } else if (X86::isUNPCKHMask(PermMask.getNode(), true)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004021 SDValue NewMask = getUnpackhMask(NumElems, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004022 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
4023 }
4024 }
4025 }
4026
4027 // Normalize the node to match x86 shuffle ops if needed
Gabor Greif1c80d112008-08-28 21:40:38 +00004028 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004029 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
4030
4031 if (Commuted) {
4032 // Commute is back and try unpck* again.
4033 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004034 if (X86::isUNPCKL_v_undef_Mask(PermMask.getNode()) ||
4035 X86::isUNPCKH_v_undef_Mask(PermMask.getNode()) ||
4036 X86::isUNPCKLMask(PermMask.getNode()) ||
4037 X86::isUNPCKHMask(PermMask.getNode()))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004038 return Op;
4039 }
4040
Evan Chengbf8b2c52008-04-05 00:30:36 +00004041 // Try PSHUF* first, then SHUFP*.
4042 // MMX doesn't have PSHUFD but it does have PSHUFW. While it's theoretically
4043 // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented.
Gabor Greif1c80d112008-08-28 21:40:38 +00004044 if (isMMX && NumElems == 4 && X86::isPSHUFDMask(PermMask.getNode())) {
Evan Chengbf8b2c52008-04-05 00:30:36 +00004045 if (V2.getOpcode() != ISD::UNDEF)
4046 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
4047 DAG.getNode(ISD::UNDEF, VT), PermMask);
4048 return Op;
4049 }
4050
4051 if (!isMMX) {
4052 if (Subtarget->hasSSE2() &&
Gabor Greif1c80d112008-08-28 21:40:38 +00004053 (X86::isPSHUFDMask(PermMask.getNode()) ||
4054 X86::isPSHUFHWMask(PermMask.getNode()) ||
4055 X86::isPSHUFLWMask(PermMask.getNode()))) {
Duncan Sands92c43912008-06-06 12:08:01 +00004056 MVT RVT = VT;
Evan Chengbf8b2c52008-04-05 00:30:36 +00004057 if (VT == MVT::v4f32) {
4058 RVT = MVT::v4i32;
4059 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, RVT,
4060 DAG.getNode(ISD::BIT_CONVERT, RVT, V1),
4061 DAG.getNode(ISD::UNDEF, RVT), PermMask);
4062 } else if (V2.getOpcode() != ISD::UNDEF)
4063 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, RVT, V1,
4064 DAG.getNode(ISD::UNDEF, RVT), PermMask);
4065 if (RVT != VT)
4066 Op = DAG.getNode(ISD::BIT_CONVERT, VT, Op);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004067 return Op;
4068 }
4069
Evan Chengbf8b2c52008-04-05 00:30:36 +00004070 // Binary or unary shufps.
Gabor Greif1c80d112008-08-28 21:40:38 +00004071 if (X86::isSHUFPMask(PermMask.getNode()) ||
4072 (V2.getOpcode() == ISD::UNDEF && X86::isPSHUFDMask(PermMask.getNode())))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004073 return Op;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004074 }
4075
Evan Cheng75184a92007-12-11 01:46:18 +00004076 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
4077 if (VT == MVT::v8i16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004078 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(V1, V2, PermMask, DAG, *this);
Gabor Greif1c80d112008-08-28 21:40:38 +00004079 if (NewOp.getNode())
Evan Cheng75184a92007-12-11 01:46:18 +00004080 return NewOp;
4081 }
4082
Evan Chengf50554e2008-07-22 21:13:36 +00004083 // Handle all 4 wide cases with a number of shuffles except for MMX.
4084 if (NumElems == 4 && !isMMX)
4085 return LowerVECTOR_SHUFFLE_4wide(V1, V2, PermMask, VT, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004086
Dan Gohman8181bd12008-07-27 21:46:04 +00004087 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004088}
4089
Dan Gohman8181bd12008-07-27 21:46:04 +00004090SDValue
4091X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begemand77e59e2008-02-11 04:19:36 +00004092 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004093 MVT VT = Op.getValueType();
4094 if (VT.getSizeInBits() == 8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004095 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004096 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004097 SDValue Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004098 DAG.getValueType(VT));
4099 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004100 } else if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004101 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, MVT::i32,
Nate Begemand77e59e2008-02-11 04:19:36 +00004102 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004103 SDValue Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
Nate Begemand77e59e2008-02-11 04:19:36 +00004104 DAG.getValueType(VT));
4105 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Evan Cheng6c249332008-03-24 21:52:23 +00004106 } else if (VT == MVT::f32) {
4107 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4108 // the result back to FR32 register. It's only worth matching if the
Dan Gohman788db592008-04-16 02:32:24 +00004109 // result has a single use which is a store or a bitcast to i32.
Evan Cheng6c249332008-03-24 21:52:23 +00004110 if (!Op.hasOneUse())
Dan Gohman8181bd12008-07-27 21:46:04 +00004111 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00004112 SDNode *User = *Op.getNode()->use_begin();
Dan Gohman788db592008-04-16 02:32:24 +00004113 if (User->getOpcode() != ISD::STORE &&
4114 (User->getOpcode() != ISD::BIT_CONVERT ||
4115 User->getValueType(0) != MVT::i32))
Dan Gohman8181bd12008-07-27 21:46:04 +00004116 return SDValue();
4117 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
Evan Cheng6c249332008-03-24 21:52:23 +00004118 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Op.getOperand(0)),
4119 Op.getOperand(1));
4120 return DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Extract);
Nate Begemand77e59e2008-02-11 04:19:36 +00004121 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004122 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004123}
4124
4125
Dan Gohman8181bd12008-07-27 21:46:04 +00004126SDValue
4127X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004128 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman8181bd12008-07-27 21:46:04 +00004129 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004130
Evan Cheng6c249332008-03-24 21:52:23 +00004131 if (Subtarget->hasSSE41()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004132 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greif1c80d112008-08-28 21:40:38 +00004133 if (Res.getNode())
Evan Cheng6c249332008-03-24 21:52:23 +00004134 return Res;
4135 }
Nate Begemand77e59e2008-02-11 04:19:36 +00004136
Duncan Sands92c43912008-06-06 12:08:01 +00004137 MVT VT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004138 // TODO: handle v16i8.
Duncan Sands92c43912008-06-06 12:08:01 +00004139 if (VT.getSizeInBits() == 16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004140 SDValue Vec = Op.getOperand(0);
Evan Cheng75184a92007-12-11 01:46:18 +00004141 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
4142 if (Idx == 0)
4143 return DAG.getNode(ISD::TRUNCATE, MVT::i16,
4144 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
4145 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Vec),
4146 Op.getOperand(1)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004147 // Transform it so it match pextrw which produces a 32-bit result.
Duncan Sands92c43912008-06-06 12:08:01 +00004148 MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1);
Dan Gohman8181bd12008-07-27 21:46:04 +00004149 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004150 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00004151 SDValue Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004152 DAG.getValueType(VT));
4153 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
Duncan Sands92c43912008-06-06 12:08:01 +00004154 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004155 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
4156 if (Idx == 0)
4157 return Op;
4158 // SHUFPS the element to the lowest double word, then movss.
Duncan Sands92c43912008-06-06 12:08:01 +00004159 MVT MaskVT = MVT::getIntVectorWithNumElements(4);
Dan Gohman8181bd12008-07-27 21:46:04 +00004160 SmallVector<SDValue, 8> IdxVec;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004161 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004162 push_back(DAG.getConstant(Idx, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004163 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004164 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004165 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004166 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004167 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004168 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Dan Gohman8181bd12008-07-27 21:46:04 +00004169 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004170 &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004171 SDValue Vec = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004172 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
4173 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
4174 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004175 DAG.getIntPtrConstant(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004176 } else if (VT.getSizeInBits() == 64) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004177 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4178 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4179 // to match extract_elt for f64.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004180 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
4181 if (Idx == 0)
4182 return Op;
4183
4184 // UNPCKHPD the element to the lowest double word, then movsd.
4185 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4186 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Duncan Sandsd3ace282008-07-21 10:20:31 +00004187 MVT MaskVT = MVT::getIntVectorWithNumElements(2);
Dan Gohman8181bd12008-07-27 21:46:04 +00004188 SmallVector<SDValue, 8> IdxVec;
Duncan Sands92c43912008-06-06 12:08:01 +00004189 IdxVec.push_back(DAG.getConstant(1, MaskVT.getVectorElementType()));
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00004190 IdxVec.
Duncan Sands92c43912008-06-06 12:08:01 +00004191 push_back(DAG.getNode(ISD::UNDEF, MaskVT.getVectorElementType()));
Dan Gohman8181bd12008-07-27 21:46:04 +00004192 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004193 &IdxVec[0], IdxVec.size());
Dan Gohman8181bd12008-07-27 21:46:04 +00004194 SDValue Vec = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004195 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
4196 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
4197 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner5872a362008-01-17 07:00:52 +00004198 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004199 }
4200
Dan Gohman8181bd12008-07-27 21:46:04 +00004201 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004202}
4203
Dan Gohman8181bd12008-07-27 21:46:04 +00004204SDValue
4205X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Duncan Sands92c43912008-06-06 12:08:01 +00004206 MVT VT = Op.getValueType();
4207 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004208
Dan Gohman8181bd12008-07-27 21:46:04 +00004209 SDValue N0 = Op.getOperand(0);
4210 SDValue N1 = Op.getOperand(1);
4211 SDValue N2 = Op.getOperand(2);
Nate Begemand77e59e2008-02-11 04:19:36 +00004212
Dan Gohman5a7af042008-08-14 22:53:18 +00004213 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4214 isa<ConstantSDNode>(N2)) {
Duncan Sands92c43912008-06-06 12:08:01 +00004215 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemand77e59e2008-02-11 04:19:36 +00004216 : X86ISD::PINSRW;
4217 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4218 // argument.
4219 if (N1.getValueType() != MVT::i32)
4220 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
4221 if (N2.getValueType() != MVT::i32)
4222 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue());
4223 return DAG.getNode(Opc, VT, N0, N1, N2);
Dan Gohmanfd7369a2008-08-14 22:43:26 +00004224 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begemand77e59e2008-02-11 04:19:36 +00004225 // Bits [7:6] of the constant are the source select. This will always be
4226 // zero here. The DAG Combiner may combine an extract_elt index into these
4227 // bits. For example (insert (extract, 3), 2) could be matched by putting
4228 // the '3' into bits [7:6] of X86ISD::INSERTPS.
4229 // Bits [5:4] of the constant are the destination select. This is the
4230 // value of the incoming immediate.
4231 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
4232 // combine either bitwise AND or insert of float 0.0 to set these bits.
4233 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue() << 4);
4234 return DAG.getNode(X86ISD::INSERTPS, VT, N0, N1, N2);
4235 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004236 return SDValue();
Nate Begemand77e59e2008-02-11 04:19:36 +00004237}
4238
Dan Gohman8181bd12008-07-27 21:46:04 +00004239SDValue
4240X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004241 MVT VT = Op.getValueType();
4242 MVT EVT = VT.getVectorElementType();
Nate Begemand77e59e2008-02-11 04:19:36 +00004243
4244 if (Subtarget->hasSSE41())
4245 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4246
Evan Chenge12a7eb2007-12-12 07:55:34 +00004247 if (EVT == MVT::i8)
Dan Gohman8181bd12008-07-27 21:46:04 +00004248 return SDValue();
Evan Chenge12a7eb2007-12-12 07:55:34 +00004249
Dan Gohman8181bd12008-07-27 21:46:04 +00004250 SDValue N0 = Op.getOperand(0);
4251 SDValue N1 = Op.getOperand(1);
4252 SDValue N2 = Op.getOperand(2);
Evan Chenge12a7eb2007-12-12 07:55:34 +00004253
Duncan Sands92c43912008-06-06 12:08:01 +00004254 if (EVT.getSizeInBits() == 16) {
Evan Chenge12a7eb2007-12-12 07:55:34 +00004255 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4256 // as its second argument.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004257 if (N1.getValueType() != MVT::i32)
4258 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
4259 if (N2.getValueType() != MVT::i32)
Chris Lattner5872a362008-01-17 07:00:52 +00004260 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004261 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004262 }
Dan Gohman8181bd12008-07-27 21:46:04 +00004263 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004264}
4265
Dan Gohman8181bd12008-07-27 21:46:04 +00004266SDValue
4267X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng759fe022008-07-22 18:39:19 +00004268 if (Op.getValueType() == MVT::v2f32)
4269 return DAG.getNode(ISD::BIT_CONVERT, MVT::v2f32,
4270 DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2i32,
4271 DAG.getNode(ISD::BIT_CONVERT, MVT::i32,
4272 Op.getOperand(0))));
4273
Dan Gohman8181bd12008-07-27 21:46:04 +00004274 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
Duncan Sands92c43912008-06-06 12:08:01 +00004275 MVT VT = MVT::v2i32;
4276 switch (Op.getValueType().getSimpleVT()) {
Evan Chengd1045a62008-02-18 23:04:32 +00004277 default: break;
4278 case MVT::v16i8:
4279 case MVT::v8i16:
4280 VT = MVT::v4i32;
4281 break;
4282 }
4283 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(),
4284 DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, AnyExt));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004285}
4286
4287// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4288// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4289// one of the above mentioned nodes. It has to be wrapped because otherwise
4290// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4291// be used to form addressing mode. These wrapped nodes will be selected
4292// into MOV32ri.
Dan Gohman8181bd12008-07-27 21:46:04 +00004293SDValue
4294X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004295 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00004296 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004297 getPointerTy(),
4298 CP->getAlignment());
4299 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4300 // With PIC, the address is actually $g + Offset.
4301 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4302 !Subtarget->isPICStyleRIPRel()) {
4303 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4304 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4305 Result);
4306 }
4307
4308 return Result;
4309}
4310
Dan Gohman8181bd12008-07-27 21:46:04 +00004311SDValue
4312X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004313 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman8181bd12008-07-27 21:46:04 +00004314 SDValue Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004315 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4316 // With PIC, the address is actually $g + Offset.
4317 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4318 !Subtarget->isPICStyleRIPRel()) {
4319 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4320 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4321 Result);
4322 }
4323
4324 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
4325 // load the value at address GV, not the value of GV itself. This means that
4326 // the GlobalAddress must be in the base or index register of the address, not
4327 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
4328 // The same applies for external symbols during PIC codegen
4329 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
Dan Gohman12a9c082008-02-06 22:27:42 +00004330 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004331 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004332
4333 return Result;
4334}
4335
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004336// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004337static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004338LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004339 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004340 SDValue InFlag;
4341 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), X86::EBX,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004342 DAG.getNode(X86ISD::GlobalBaseReg,
4343 PtrVT), InFlag);
4344 InFlag = Chain.getValue(1);
4345
4346 // emit leal symbol@TLSGD(,%ebx,1), %eax
4347 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004348 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004349 GA->getValueType(0),
4350 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004351 SDValue Ops[] = { Chain, TGA, InFlag };
4352 SDValue Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004353 InFlag = Result.getValue(2);
4354 Chain = Result.getValue(1);
4355
4356 // call ___tls_get_addr. This function receives its argument in
4357 // the register EAX.
4358 Chain = DAG.getCopyToReg(Chain, X86::EAX, Result, InFlag);
4359 InFlag = Chain.getValue(1);
4360
4361 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004362 SDValue Ops1[] = { Chain,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004363 DAG.getTargetExternalSymbol("___tls_get_addr",
4364 PtrVT),
4365 DAG.getRegister(X86::EAX, PtrVT),
4366 DAG.getRegister(X86::EBX, PtrVT),
4367 InFlag };
4368 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 5);
4369 InFlag = Chain.getValue(1);
4370
4371 return DAG.getCopyFromReg(Chain, X86::EAX, PtrVT, InFlag);
4372}
4373
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004374// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman8181bd12008-07-27 21:46:04 +00004375static SDValue
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004376LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004377 const MVT PtrVT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004378 SDValue InFlag, Chain;
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004379
4380 // emit leaq symbol@TLSGD(%rip), %rdi
4381 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004382 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004383 GA->getValueType(0),
4384 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004385 SDValue Ops[] = { DAG.getEntryNode(), TGA};
4386 SDValue Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 2);
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004387 Chain = Result.getValue(1);
4388 InFlag = Result.getValue(2);
4389
aslb204cd52008-08-16 12:58:29 +00004390 // call __tls_get_addr. This function receives its argument in
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004391 // the register RDI.
4392 Chain = DAG.getCopyToReg(Chain, X86::RDI, Result, InFlag);
4393 InFlag = Chain.getValue(1);
4394
4395 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004396 SDValue Ops1[] = { Chain,
aslb204cd52008-08-16 12:58:29 +00004397 DAG.getTargetExternalSymbol("__tls_get_addr",
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004398 PtrVT),
4399 DAG.getRegister(X86::RDI, PtrVT),
4400 InFlag };
4401 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 4);
4402 InFlag = Chain.getValue(1);
4403
4404 return DAG.getCopyFromReg(Chain, X86::RAX, PtrVT, InFlag);
4405}
4406
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004407// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4408// "local exec" model.
Dan Gohman8181bd12008-07-27 21:46:04 +00004409static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00004410 const MVT PtrVT) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004411 // Get the Thread Pointer
Dan Gohman8181bd12008-07-27 21:46:04 +00004412 SDValue ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004413 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4414 // exec)
Dan Gohman8181bd12008-07-27 21:46:04 +00004415 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004416 GA->getValueType(0),
4417 GA->getOffset());
Dan Gohman8181bd12008-07-27 21:46:04 +00004418 SDValue Offset = DAG.getNode(X86ISD::Wrapper, PtrVT, TGA);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004419
4420 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
Dan Gohman12a9c082008-02-06 22:27:42 +00004421 Offset = DAG.getLoad(PtrVT, DAG.getEntryNode(), Offset,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004422 PseudoSourceValue::getGOT(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004423
4424 // The address of the thread local variable is the add of the thread
4425 // pointer with the offset of the variable.
4426 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
4427}
4428
Dan Gohman8181bd12008-07-27 21:46:04 +00004429SDValue
4430X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004431 // TODO: implement the "local dynamic" model
4432 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004433 assert(Subtarget->isTargetELF() &&
4434 "TLS not implemented for non-ELF targets");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004435 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
4436 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
4437 // otherwise use the "Local Exec"TLS Model
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00004438 if (Subtarget->is64Bit()) {
4439 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
4440 } else {
4441 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
4442 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4443 else
4444 return LowerToTLSExecModel(GA, DAG, getPointerTy());
4445 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004446}
4447
Dan Gohman8181bd12008-07-27 21:46:04 +00004448SDValue
4449X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004450 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Dan Gohman8181bd12008-07-27 21:46:04 +00004451 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004452 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4453 // With PIC, the address is actually $g + Offset.
4454 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4455 !Subtarget->isPICStyleRIPRel()) {
4456 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4457 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4458 Result);
4459 }
4460
4461 return Result;
4462}
4463
Dan Gohman8181bd12008-07-27 21:46:04 +00004464SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004465 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00004466 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004467 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4468 // With PIC, the address is actually $g + Offset.
4469 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4470 !Subtarget->isPICStyleRIPRel()) {
4471 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4472 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4473 Result);
4474 }
4475
4476 return Result;
4477}
4478
Chris Lattner62814a32007-10-17 06:02:13 +00004479/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
4480/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman8181bd12008-07-27 21:46:04 +00004481SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman092014e2008-03-03 22:22:09 +00004482 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Duncan Sands92c43912008-06-06 12:08:01 +00004483 MVT VT = Op.getValueType();
4484 unsigned VTBits = VT.getSizeInBits();
Chris Lattner62814a32007-10-17 06:02:13 +00004485 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman8181bd12008-07-27 21:46:04 +00004486 SDValue ShOpLo = Op.getOperand(0);
4487 SDValue ShOpHi = Op.getOperand(1);
4488 SDValue ShAmt = Op.getOperand(2);
4489 SDValue Tmp1 = isSRA ?
Dan Gohman092014e2008-03-03 22:22:09 +00004490 DAG.getNode(ISD::SRA, VT, ShOpHi, DAG.getConstant(VTBits - 1, MVT::i8)) :
4491 DAG.getConstant(0, VT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004492
Dan Gohman8181bd12008-07-27 21:46:04 +00004493 SDValue Tmp2, Tmp3;
Chris Lattner62814a32007-10-17 06:02:13 +00004494 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dan Gohman092014e2008-03-03 22:22:09 +00004495 Tmp2 = DAG.getNode(X86ISD::SHLD, VT, ShOpHi, ShOpLo, ShAmt);
4496 Tmp3 = DAG.getNode(ISD::SHL, VT, ShOpLo, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004497 } else {
Dan Gohman092014e2008-03-03 22:22:09 +00004498 Tmp2 = DAG.getNode(X86ISD::SHRD, VT, ShOpLo, ShOpHi, ShAmt);
4499 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, VT, ShOpHi, ShAmt);
Chris Lattner62814a32007-10-17 06:02:13 +00004500 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004501
Dan Gohman8181bd12008-07-27 21:46:04 +00004502 SDValue AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
Dan Gohman092014e2008-03-03 22:22:09 +00004503 DAG.getConstant(VTBits, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00004504 SDValue Cond = DAG.getNode(X86ISD::CMP, VT,
Chris Lattner62814a32007-10-17 06:02:13 +00004505 AndNode, DAG.getConstant(0, MVT::i8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004506
Dan Gohman8181bd12008-07-27 21:46:04 +00004507 SDValue Hi, Lo;
4508 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
4509 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4510 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf19591c2008-06-30 10:19:09 +00004511
Chris Lattner62814a32007-10-17 06:02:13 +00004512 if (Op.getOpcode() == ISD::SHL_PARTS) {
Duncan Sandsf19591c2008-06-30 10:19:09 +00004513 Hi = DAG.getNode(X86ISD::CMOV, VT, Ops0, 4);
4514 Lo = DAG.getNode(X86ISD::CMOV, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004515 } else {
Duncan Sandsf19591c2008-06-30 10:19:09 +00004516 Lo = DAG.getNode(X86ISD::CMOV, VT, Ops0, 4);
4517 Hi = DAG.getNode(X86ISD::CMOV, VT, Ops1, 4);
Chris Lattner62814a32007-10-17 06:02:13 +00004518 }
4519
Dan Gohman8181bd12008-07-27 21:46:04 +00004520 SDValue Ops[2] = { Lo, Hi };
Duncan Sands698842f2008-07-02 17:40:58 +00004521 return DAG.getMergeValues(Ops, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004522}
4523
Dan Gohman8181bd12008-07-27 21:46:04 +00004524SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004525 MVT SrcVT = Op.getOperand(0).getValueType();
Duncan Sandsec142ee2008-06-08 20:54:56 +00004526 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004527 "Unknown SINT_TO_FP to lower!");
4528
4529 // These are really Legal; caller falls through into that case.
4530 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00004531 return SDValue();
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004532 if (SrcVT == MVT::i64 && Op.getValueType() != MVT::f80 &&
4533 Subtarget->is64Bit())
Dan Gohman8181bd12008-07-27 21:46:04 +00004534 return SDValue();
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004535
Duncan Sands92c43912008-06-06 12:08:01 +00004536 unsigned Size = SrcVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004537 MachineFunction &MF = DAG.getMachineFunction();
4538 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman8181bd12008-07-27 21:46:04 +00004539 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4540 SDValue Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Dan Gohman12a9c082008-02-06 22:27:42 +00004541 StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004542 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004543
4544 // Build the FILD
4545 SDVTList Tys;
Chris Lattnercf515b52008-01-16 06:24:21 +00004546 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004547 if (useSSE)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004548 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4549 else
4550 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004551 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004552 Ops.push_back(Chain);
4553 Ops.push_back(StackSlot);
4554 Ops.push_back(DAG.getValueType(SrcVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00004555 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD,
Chris Lattnerdd3e1422008-02-27 05:57:41 +00004556 Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004557
Dale Johannesen2fc20782007-09-14 22:26:36 +00004558 if (useSSE) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004559 Chain = Result.getValue(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00004560 SDValue InFlag = Result.getValue(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004561
4562 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4563 // shouldn't be necessary except that RFP cannot be live across
4564 // multiple blocks. When stackifier is fixed, they can be uncoupled.
4565 MachineFunction &MF = DAG.getMachineFunction();
4566 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman8181bd12008-07-27 21:46:04 +00004567 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004568 Tys = DAG.getVTList(MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004569 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004570 Ops.push_back(Chain);
4571 Ops.push_back(Result);
4572 Ops.push_back(StackSlot);
4573 Ops.push_back(DAG.getValueType(Op.getValueType()));
4574 Ops.push_back(InFlag);
4575 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Dan Gohman12a9c082008-02-06 22:27:42 +00004576 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004577 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004578 }
4579
4580 return Result;
4581}
4582
Dan Gohman8181bd12008-07-27 21:46:04 +00004583std::pair<SDValue,SDValue> X86TargetLowering::
4584FP_TO_SINTHelper(SDValue Op, SelectionDAG &DAG) {
Duncan Sandsec142ee2008-06-08 20:54:56 +00004585 assert(Op.getValueType().getSimpleVT() <= MVT::i64 &&
4586 Op.getValueType().getSimpleVT() >= MVT::i16 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004587 "Unknown FP_TO_SINT to lower!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004588
Dale Johannesen2fc20782007-09-14 22:26:36 +00004589 // These are really Legal.
Dale Johannesene0e0fd02007-09-23 14:52:20 +00004590 if (Op.getValueType() == MVT::i32 &&
Chris Lattnercf515b52008-01-16 06:24:21 +00004591 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman8181bd12008-07-27 21:46:04 +00004592 return std::make_pair(SDValue(), SDValue());
Dale Johannesen958b08b2007-09-19 23:55:34 +00004593 if (Subtarget->is64Bit() &&
4594 Op.getValueType() == MVT::i64 &&
4595 Op.getOperand(0).getValueType() != MVT::f80)
Dan Gohman8181bd12008-07-27 21:46:04 +00004596 return std::make_pair(SDValue(), SDValue());
Dale Johannesen2fc20782007-09-14 22:26:36 +00004597
Evan Cheng05441e62007-10-15 20:11:21 +00004598 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
4599 // stack slot.
4600 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands92c43912008-06-06 12:08:01 +00004601 unsigned MemSize = Op.getValueType().getSizeInBits()/8;
Evan Cheng05441e62007-10-15 20:11:21 +00004602 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman8181bd12008-07-27 21:46:04 +00004603 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004604 unsigned Opc;
Duncan Sands92c43912008-06-06 12:08:01 +00004605 switch (Op.getValueType().getSimpleVT()) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004606 default: assert(0 && "Invalid FP_TO_SINT to lower!");
4607 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
4608 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
4609 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004610 }
4611
Dan Gohman8181bd12008-07-27 21:46:04 +00004612 SDValue Chain = DAG.getEntryNode();
4613 SDValue Value = Op.getOperand(0);
Chris Lattnercf515b52008-01-16 06:24:21 +00004614 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004615 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dan Gohman12a9c082008-02-06 22:27:42 +00004616 Chain = DAG.getStore(Chain, Value, StackSlot,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00004617 PseudoSourceValue::getFixedStack(SSFI), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004618 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004619 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004620 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
4621 };
4622 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
4623 Chain = Value.getValue(1);
4624 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
4625 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4626 }
4627
4628 // Build the FP_TO_INT*_IN_MEM
Dan Gohman8181bd12008-07-27 21:46:04 +00004629 SDValue Ops[] = { Chain, Value, StackSlot };
4630 SDValue FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004631
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004632 return std::make_pair(FIST, StackSlot);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004633}
4634
Dan Gohman8181bd12008-07-27 21:46:04 +00004635SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
4636 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(Op, DAG);
4637 SDValue FIST = Vals.first, StackSlot = Vals.second;
Gabor Greif1c80d112008-08-28 21:40:38 +00004638 if (FIST.getNode() == 0) return SDValue();
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004639
4640 // Load the result.
4641 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
4642}
4643
4644SDNode *X86TargetLowering::ExpandFP_TO_SINT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004645 std::pair<SDValue,SDValue> Vals = FP_TO_SINTHelper(SDValue(N, 0), DAG);
4646 SDValue FIST = Vals.first, StackSlot = Vals.second;
Gabor Greif1c80d112008-08-28 21:40:38 +00004647 if (FIST.getNode() == 0) return 0;
Duncan Sandsf19591c2008-06-30 10:19:09 +00004648
4649 MVT VT = N->getValueType(0);
4650
4651 // Return a load from the stack slot.
Dan Gohman8181bd12008-07-27 21:46:04 +00004652 SDValue Res = DAG.getLoad(VT, FIST, StackSlot, NULL, 0);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004653
Duncan Sands698842f2008-07-02 17:40:58 +00004654 // Use MERGE_VALUES to drop the chain result value and get a node with one
4655 // result. This requires turning off getMergeValues simplification, since
4656 // otherwise it will give us Res back.
Gabor Greif1c80d112008-08-28 21:40:38 +00004657 return DAG.getMergeValues(&Res, 1, false).getNode();
Duncan Sandsf19591c2008-06-30 10:19:09 +00004658}
Chris Lattnerdfb947d2007-11-24 07:07:01 +00004659
Dan Gohman8181bd12008-07-27 21:46:04 +00004660SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004661 MVT VT = Op.getValueType();
4662 MVT EltVT = VT;
4663 if (VT.isVector())
4664 EltVT = VT.getVectorElementType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004665 std::vector<Constant*> CV;
4666 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004667 Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004668 CV.push_back(C);
4669 CV.push_back(C);
4670 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004671 Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004672 CV.push_back(C);
4673 CV.push_back(C);
4674 CV.push_back(C);
4675 CV.push_back(C);
4676 }
Dan Gohman11821702007-07-27 17:16:43 +00004677 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004678 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4679 SDValue Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004680 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004681 false, 16);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004682 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
4683}
4684
Dan Gohman8181bd12008-07-27 21:46:04 +00004685SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00004686 MVT VT = Op.getValueType();
4687 MVT EltVT = VT;
Evan Cheng92b8f782007-07-19 23:36:01 +00004688 unsigned EltNum = 1;
Duncan Sands92c43912008-06-06 12:08:01 +00004689 if (VT.isVector()) {
4690 EltVT = VT.getVectorElementType();
4691 EltNum = VT.getVectorNumElements();
Evan Cheng92b8f782007-07-19 23:36:01 +00004692 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004693 std::vector<Constant*> CV;
4694 if (EltVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004695 Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004696 CV.push_back(C);
4697 CV.push_back(C);
4698 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004699 Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31)));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004700 CV.push_back(C);
4701 CV.push_back(C);
4702 CV.push_back(C);
4703 CV.push_back(C);
4704 }
Dan Gohman11821702007-07-27 17:16:43 +00004705 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004706 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4707 SDValue Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004708 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004709 false, 16);
Duncan Sands92c43912008-06-06 12:08:01 +00004710 if (VT.isVector()) {
Evan Cheng92b8f782007-07-19 23:36:01 +00004711 return DAG.getNode(ISD::BIT_CONVERT, VT,
4712 DAG.getNode(ISD::XOR, MVT::v2i64,
4713 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Op.getOperand(0)),
4714 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Mask)));
4715 } else {
Evan Cheng92b8f782007-07-19 23:36:01 +00004716 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
4717 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004718}
4719
Dan Gohman8181bd12008-07-27 21:46:04 +00004720SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
4721 SDValue Op0 = Op.getOperand(0);
4722 SDValue Op1 = Op.getOperand(1);
Duncan Sands92c43912008-06-06 12:08:01 +00004723 MVT VT = Op.getValueType();
4724 MVT SrcVT = Op1.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004725
4726 // If second operand is smaller, extend it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004727 if (SrcVT.bitsLT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004728 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
4729 SrcVT = VT;
4730 }
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004731 // And if it is bigger, shrink it first.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004732 if (SrcVT.bitsGT(VT)) {
Chris Lattner5872a362008-01-17 07:00:52 +00004733 Op1 = DAG.getNode(ISD::FP_ROUND, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004734 SrcVT = VT;
Dale Johannesenfb0fa912007-10-21 01:07:44 +00004735 }
4736
4737 // At this point the operands and the result should have the same
4738 // type, and that won't be f80 since that is not custom lowered.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004739
4740 // First get the sign bit of second operand.
4741 std::vector<Constant*> CV;
4742 if (SrcVT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004743 CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63))));
4744 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004745 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004746 CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31))));
4747 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4748 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4749 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004750 }
Dan Gohman11821702007-07-27 17:16:43 +00004751 Constant *C = ConstantVector::get(CV);
Dan Gohman8181bd12008-07-27 21:46:04 +00004752 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
4753 SDValue Mask1 = DAG.getLoad(SrcVT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004754 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004755 false, 16);
Dan Gohman8181bd12008-07-27 21:46:04 +00004756 SDValue SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004757
4758 // Shift sign bit right or left if the two operands have different types.
Duncan Sandsec142ee2008-06-08 20:54:56 +00004759 if (SrcVT.bitsGT(VT)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004760 // Op0 is MVT::f32, Op1 is MVT::f64.
4761 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
4762 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
4763 DAG.getConstant(32, MVT::i32));
4764 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
4765 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
Chris Lattner5872a362008-01-17 07:00:52 +00004766 DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004767 }
4768
4769 // Clear first operand sign bit.
4770 CV.clear();
4771 if (VT == MVT::f64) {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004772 CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))));
4773 CV.push_back(ConstantFP::get(APFloat(APInt(64, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004774 } else {
Chris Lattner5e0610f2008-04-20 00:41:09 +00004775 CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))));
4776 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4777 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
4778 CV.push_back(ConstantFP::get(APFloat(APInt(32, 0))));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004779 }
Dan Gohman11821702007-07-27 17:16:43 +00004780 C = ConstantVector::get(CV);
4781 CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman8181bd12008-07-27 21:46:04 +00004782 SDValue Mask2 = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohmanfb020b62008-02-07 18:41:25 +00004783 PseudoSourceValue::getConstantPool(), 0,
Dan Gohman11821702007-07-27 17:16:43 +00004784 false, 16);
Dan Gohman8181bd12008-07-27 21:46:04 +00004785 SDValue Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004786
4787 // Or the value with the sign bit.
4788 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
4789}
4790
Dan Gohman8181bd12008-07-27 21:46:04 +00004791SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Evan Cheng950aac02007-09-25 01:57:46 +00004792 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman8181bd12008-07-27 21:46:04 +00004793 SDValue Cond;
4794 SDValue Op0 = Op.getOperand(0);
4795 SDValue Op1 = Op.getOperand(1);
4796 SDValue CC = Op.getOperand(2);
Evan Cheng950aac02007-09-25 01:57:46 +00004797 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Duncan Sands92c43912008-06-06 12:08:01 +00004798 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Evan Cheng950aac02007-09-25 01:57:46 +00004799 unsigned X86CC;
4800
Evan Cheng950aac02007-09-25 01:57:46 +00004801 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Evan Cheng6afec3d2007-09-26 00:45:55 +00004802 Op0, Op1, DAG)) {
Evan Cheng621216e2007-09-29 00:00:36 +00004803 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
4804 return DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004805 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng6afec3d2007-09-26 00:45:55 +00004806 }
Evan Cheng950aac02007-09-25 01:57:46 +00004807
4808 assert(isFP && "Illegal integer SetCC!");
4809
Evan Cheng621216e2007-09-29 00:00:36 +00004810 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
Evan Cheng950aac02007-09-25 01:57:46 +00004811 switch (SetCCOpcode) {
4812 default: assert(false && "Illegal floating point SetCC!");
4813 case ISD::SETOEQ: { // !PF & ZF
Dan Gohman8181bd12008-07-27 21:46:04 +00004814 SDValue Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004815 DAG.getConstant(X86::COND_NP, MVT::i8), Cond);
Dan Gohman8181bd12008-07-27 21:46:04 +00004816 SDValue Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004817 DAG.getConstant(X86::COND_E, MVT::i8), Cond);
4818 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
4819 }
4820 case ISD::SETUNE: { // PF | !ZF
Dan Gohman8181bd12008-07-27 21:46:04 +00004821 SDValue Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004822 DAG.getConstant(X86::COND_P, MVT::i8), Cond);
Dan Gohman8181bd12008-07-27 21:46:04 +00004823 SDValue Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng950aac02007-09-25 01:57:46 +00004824 DAG.getConstant(X86::COND_NE, MVT::i8), Cond);
4825 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
4826 }
4827 }
4828}
4829
Dan Gohman8181bd12008-07-27 21:46:04 +00004830SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
4831 SDValue Cond;
4832 SDValue Op0 = Op.getOperand(0);
4833 SDValue Op1 = Op.getOperand(1);
4834 SDValue CC = Op.getOperand(2);
Nate Begeman03605a02008-07-17 16:51:19 +00004835 MVT VT = Op.getValueType();
4836 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
4837 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
4838
4839 if (isFP) {
4840 unsigned SSECC = 8;
Evan Cheng33754092008-08-05 22:19:15 +00004841 MVT VT0 = Op0.getValueType();
4842 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
4843 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman03605a02008-07-17 16:51:19 +00004844 bool Swap = false;
4845
4846 switch (SetCCOpcode) {
4847 default: break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004848 case ISD::SETOEQ:
Nate Begeman03605a02008-07-17 16:51:19 +00004849 case ISD::SETEQ: SSECC = 0; break;
4850 case ISD::SETOGT:
4851 case ISD::SETGT: Swap = true; // Fallthrough
4852 case ISD::SETLT:
4853 case ISD::SETOLT: SSECC = 1; break;
4854 case ISD::SETOGE:
4855 case ISD::SETGE: Swap = true; // Fallthrough
4856 case ISD::SETLE:
4857 case ISD::SETOLE: SSECC = 2; break;
4858 case ISD::SETUO: SSECC = 3; break;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004859 case ISD::SETUNE:
Nate Begeman03605a02008-07-17 16:51:19 +00004860 case ISD::SETNE: SSECC = 4; break;
4861 case ISD::SETULE: Swap = true;
4862 case ISD::SETUGE: SSECC = 5; break;
4863 case ISD::SETULT: Swap = true;
4864 case ISD::SETUGT: SSECC = 6; break;
4865 case ISD::SETO: SSECC = 7; break;
4866 }
4867 if (Swap)
4868 std::swap(Op0, Op1);
4869
Nate Begeman6357f9d2008-07-25 19:05:58 +00004870 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman03605a02008-07-17 16:51:19 +00004871 if (SSECC == 8) {
Nate Begeman6357f9d2008-07-25 19:05:58 +00004872 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004873 SDValue UNORD, EQ;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004874 UNORD = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
4875 EQ = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
4876 return DAG.getNode(ISD::OR, VT, UNORD, EQ);
4877 }
4878 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004879 SDValue ORD, NEQ;
Nate Begeman6357f9d2008-07-25 19:05:58 +00004880 ORD = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
4881 NEQ = DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
4882 return DAG.getNode(ISD::AND, VT, ORD, NEQ);
4883 }
4884 assert(0 && "Illegal FP comparison");
Nate Begeman03605a02008-07-17 16:51:19 +00004885 }
4886 // Handle all other FP comparisons here.
4887 return DAG.getNode(Opc, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
4888 }
4889
4890 // We are handling one of the integer comparisons here. Since SSE only has
4891 // GT and EQ comparisons for integer, swapping operands and multiple
4892 // operations may be required for some comparisons.
4893 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
4894 bool Swap = false, Invert = false, FlipSigns = false;
4895
4896 switch (VT.getSimpleVT()) {
4897 default: break;
4898 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
4899 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
4900 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
4901 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
4902 }
4903
4904 switch (SetCCOpcode) {
4905 default: break;
4906 case ISD::SETNE: Invert = true;
4907 case ISD::SETEQ: Opc = EQOpc; break;
4908 case ISD::SETLT: Swap = true;
4909 case ISD::SETGT: Opc = GTOpc; break;
4910 case ISD::SETGE: Swap = true;
4911 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
4912 case ISD::SETULT: Swap = true;
4913 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
4914 case ISD::SETUGE: Swap = true;
4915 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
4916 }
4917 if (Swap)
4918 std::swap(Op0, Op1);
4919
4920 // Since SSE has no unsigned integer comparisons, we need to flip the sign
4921 // bits of the inputs before performing those operations.
4922 if (FlipSigns) {
4923 MVT EltVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00004924 SDValue SignBit = DAG.getConstant(EltVT.getIntegerVTSignBit(), EltVT);
4925 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
4926 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, VT, &SignBits[0],
Nate Begeman03605a02008-07-17 16:51:19 +00004927 SignBits.size());
4928 Op0 = DAG.getNode(ISD::XOR, VT, Op0, SignVec);
4929 Op1 = DAG.getNode(ISD::XOR, VT, Op1, SignVec);
4930 }
4931
Dan Gohman8181bd12008-07-27 21:46:04 +00004932 SDValue Result = DAG.getNode(Opc, VT, Op0, Op1);
Nate Begeman03605a02008-07-17 16:51:19 +00004933
4934 // If the logical-not of the result is required, perform that now.
4935 if (Invert) {
4936 MVT EltVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00004937 SDValue NegOne = DAG.getConstant(EltVT.getIntegerVTBitMask(), EltVT);
4938 std::vector<SDValue> NegOnes(VT.getVectorNumElements(), NegOne);
4939 SDValue NegOneV = DAG.getNode(ISD::BUILD_VECTOR, VT, &NegOnes[0],
Nate Begeman03605a02008-07-17 16:51:19 +00004940 NegOnes.size());
4941 Result = DAG.getNode(ISD::XOR, VT, Result, NegOneV);
4942 }
4943 return Result;
4944}
Evan Cheng950aac02007-09-25 01:57:46 +00004945
Dan Gohman8181bd12008-07-27 21:46:04 +00004946SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004947 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00004948 SDValue Cond = Op.getOperand(0);
4949 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004950
4951 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00004952 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004953
Evan Cheng50d37ab2007-10-08 22:16:29 +00004954 // If condition flag is set by a X86ISD::CMP, then use it as the condition
4955 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004956 if (Cond.getOpcode() == X86ISD::SETCC) {
4957 CC = Cond.getOperand(0);
4958
Dan Gohman8181bd12008-07-27 21:46:04 +00004959 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004960 unsigned Opc = Cmp.getOpcode();
Duncan Sands92c43912008-06-06 12:08:01 +00004961 MVT VT = Op.getValueType();
Chris Lattnerfca7f222008-01-16 06:19:45 +00004962
Evan Cheng50d37ab2007-10-08 22:16:29 +00004963 bool IllegalFPCMov = false;
Duncan Sands92c43912008-06-06 12:08:01 +00004964 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattnercf515b52008-01-16 06:24:21 +00004965 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Evan Cheng50d37ab2007-10-08 22:16:29 +00004966 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
Chris Lattnerfca7f222008-01-16 06:19:45 +00004967
Evan Cheng621216e2007-09-29 00:00:36 +00004968 if ((Opc == X86ISD::CMP ||
4969 Opc == X86ISD::COMI ||
4970 Opc == X86ISD::UCOMI) && !IllegalFPCMov) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00004971 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00004972 addTest = false;
4973 }
4974 }
4975
4976 if (addTest) {
4977 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng50d37ab2007-10-08 22:16:29 +00004978 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00004979 }
4980
Duncan Sands92c43912008-06-06 12:08:01 +00004981 const MVT *VTs = DAG.getNodeValueTypes(Op.getValueType(),
Evan Cheng950aac02007-09-25 01:57:46 +00004982 MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004983 SmallVector<SDValue, 4> Ops;
Evan Cheng950aac02007-09-25 01:57:46 +00004984 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
4985 // condition is true.
4986 Ops.push_back(Op.getOperand(2));
4987 Ops.push_back(Op.getOperand(1));
4988 Ops.push_back(CC);
4989 Ops.push_back(Cond);
Evan Cheng621216e2007-09-29 00:00:36 +00004990 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng950aac02007-09-25 01:57:46 +00004991}
4992
Dan Gohman8181bd12008-07-27 21:46:04 +00004993SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004994 bool addTest = true;
Dan Gohman8181bd12008-07-27 21:46:04 +00004995 SDValue Chain = Op.getOperand(0);
4996 SDValue Cond = Op.getOperand(1);
4997 SDValue Dest = Op.getOperand(2);
4998 SDValue CC;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004999
5000 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng621216e2007-09-29 00:00:36 +00005001 Cond = LowerSETCC(Cond, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005002
Evan Cheng50d37ab2007-10-08 22:16:29 +00005003 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5004 // setting operand in place of the X86ISD::SETCC.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005005 if (Cond.getOpcode() == X86ISD::SETCC) {
5006 CC = Cond.getOperand(0);
5007
Dan Gohman8181bd12008-07-27 21:46:04 +00005008 SDValue Cmp = Cond.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005009 unsigned Opc = Cmp.getOpcode();
Evan Cheng621216e2007-09-29 00:00:36 +00005010 if (Opc == X86ISD::CMP ||
5011 Opc == X86ISD::COMI ||
5012 Opc == X86ISD::UCOMI) {
Evan Cheng50d37ab2007-10-08 22:16:29 +00005013 Cond = Cmp;
Evan Cheng950aac02007-09-25 01:57:46 +00005014 addTest = false;
5015 }
5016 }
5017
5018 if (addTest) {
5019 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng621216e2007-09-29 00:00:36 +00005020 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng950aac02007-09-25 01:57:46 +00005021 }
Evan Cheng621216e2007-09-29 00:00:36 +00005022 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng950aac02007-09-25 01:57:46 +00005023 Chain, Op.getOperand(2), CC, Cond);
5024}
5025
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005026
5027// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5028// Calls to _alloca is needed to probe the stack when allocating more than 4k
5029// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5030// that the guard pages used by the OS virtual memory manager are allocated in
5031// correct sequence.
Dan Gohman8181bd12008-07-27 21:46:04 +00005032SDValue
5033X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005034 SelectionDAG &DAG) {
5035 assert(Subtarget->isTargetCygMing() &&
5036 "This should be used only on Cygwin/Mingw targets");
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005037
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005038 // Get the inputs.
Dan Gohman8181bd12008-07-27 21:46:04 +00005039 SDValue Chain = Op.getOperand(0);
5040 SDValue Size = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005041 // FIXME: Ensure alignment here
5042
Dan Gohman8181bd12008-07-27 21:46:04 +00005043 SDValue Flag;
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005044
Duncan Sands92c43912008-06-06 12:08:01 +00005045 MVT IntPtr = getPointerTy();
5046 MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005047
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005048 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0));
5049
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005050 Chain = DAG.getCopyToReg(Chain, X86::EAX, Size, Flag);
5051 Flag = Chain.getValue(1);
5052
5053 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005054 SDValue Ops[] = { Chain,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005055 DAG.getTargetExternalSymbol("_alloca", IntPtr),
5056 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005057 DAG.getRegister(X86StackPtr, SPTy),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005058 Flag };
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005059 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops, 5);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005060 Flag = Chain.getValue(1);
5061
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005062 Chain = DAG.getCALLSEQ_END(Chain,
5063 DAG.getIntPtrConstant(0),
5064 DAG.getIntPtrConstant(0),
5065 Flag);
5066
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005067 Chain = DAG.getCopyFromReg(Chain, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov487aefd2008-06-11 20:16:42 +00005068
Dan Gohman8181bd12008-07-27 21:46:04 +00005069 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Duncan Sands698842f2008-07-02 17:40:58 +00005070 return DAG.getMergeValues(Ops1, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005071}
5072
Dan Gohman8181bd12008-07-27 21:46:04 +00005073SDValue
Dan Gohmane8b391e2008-04-12 04:36:06 +00005074X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG,
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005075 SDValue Chain,
5076 SDValue Dst, SDValue Src,
5077 SDValue Size, unsigned Align,
Dan Gohman65118f42008-04-28 17:15:20 +00005078 const Value *DstSV, uint64_t DstSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005079 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005080
Dan Gohmane8b391e2008-04-12 04:36:06 +00005081 /// If not DWORD aligned or size is more than the threshold, call the library.
5082 /// The libc version is likely to be faster for these cases. It can use the
5083 /// address value and run time information about the CPU.
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005084 if ((Align & 3) != 0 ||
Dan Gohmane8b391e2008-04-12 04:36:06 +00005085 !ConstantSize ||
5086 ConstantSize->getValue() > getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005087 SDValue InFlag(0, 0);
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005088
5089 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohmane8b391e2008-04-12 04:36:06 +00005090 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
5091 if (const char *bzeroEntry =
5092 V && V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Duncan Sands92c43912008-06-06 12:08:01 +00005093 MVT IntPtr = getPointerTy();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005094 const Type *IntPtrTy = getTargetData()->getIntPtrType();
5095 TargetLowering::ArgListTy Args;
5096 TargetLowering::ArgListEntry Entry;
5097 Entry.Node = Dst;
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005098 Entry.Ty = IntPtrTy;
5099 Args.push_back(Entry);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005100 Entry.Node = Size;
5101 Args.push_back(Entry);
Dan Gohman8181bd12008-07-27 21:46:04 +00005102 std::pair<SDValue,SDValue> CallResult =
Dan Gohmane8b391e2008-04-12 04:36:06 +00005103 LowerCallTo(Chain, Type::VoidTy, false, false, false, CallingConv::C,
5104 false, DAG.getExternalSymbol(bzeroEntry, IntPtr),
5105 Args, DAG);
5106 return CallResult.second;
Dan Gohmanf95c2bf2008-04-01 20:38:36 +00005107 }
5108
Dan Gohmane8b391e2008-04-12 04:36:06 +00005109 // Otherwise have the target-independent code call memset.
Dan Gohman8181bd12008-07-27 21:46:04 +00005110 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005111 }
5112
Dan Gohmane8b391e2008-04-12 04:36:06 +00005113 uint64_t SizeVal = ConstantSize->getValue();
Dan Gohman8181bd12008-07-27 21:46:04 +00005114 SDValue InFlag(0, 0);
Duncan Sands92c43912008-06-06 12:08:01 +00005115 MVT AVT;
Dan Gohman8181bd12008-07-27 21:46:04 +00005116 SDValue Count;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005117 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005118 unsigned BytesLeft = 0;
5119 bool TwoRepStos = false;
5120 if (ValC) {
5121 unsigned ValReg;
5122 uint64_t Val = ValC->getValue() & 255;
5123
5124 // If the value is a constant, then we can potentially use larger sets.
5125 switch (Align & 3) {
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005126 case 2: // WORD aligned
5127 AVT = MVT::i16;
5128 ValReg = X86::AX;
5129 Val = (Val << 8) | Val;
5130 break;
5131 case 0: // DWORD aligned
5132 AVT = MVT::i32;
5133 ValReg = X86::EAX;
5134 Val = (Val << 8) | Val;
5135 Val = (Val << 16) | Val;
5136 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
5137 AVT = MVT::i64;
5138 ValReg = X86::RAX;
5139 Val = (Val << 32) | Val;
5140 }
5141 break;
5142 default: // Byte aligned
5143 AVT = MVT::i8;
5144 ValReg = X86::AL;
5145 Count = DAG.getIntPtrConstant(SizeVal);
5146 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005147 }
5148
Duncan Sandsec142ee2008-06-08 20:54:56 +00005149 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands92c43912008-06-06 12:08:01 +00005150 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005151 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5152 BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005153 }
5154
5155 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
5156 InFlag);
5157 InFlag = Chain.getValue(1);
5158 } else {
5159 AVT = MVT::i8;
Dan Gohman271d1c22008-04-16 01:32:32 +00005160 Count = DAG.getIntPtrConstant(SizeVal);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005161 Chain = DAG.getCopyToReg(Chain, X86::AL, Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005162 InFlag = Chain.getValue(1);
5163 }
5164
5165 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
5166 Count, InFlag);
5167 InFlag = Chain.getValue(1);
5168 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005169 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005170 InFlag = Chain.getValue(1);
5171
5172 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005173 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005174 Ops.push_back(Chain);
5175 Ops.push_back(DAG.getValueType(AVT));
5176 Ops.push_back(InFlag);
5177 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
5178
5179 if (TwoRepStos) {
5180 InFlag = Chain.getValue(1);
Dan Gohmane8b391e2008-04-12 04:36:06 +00005181 Count = Size;
Duncan Sands92c43912008-06-06 12:08:01 +00005182 MVT CVT = Count.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00005183 SDValue Left = DAG.getNode(ISD::AND, CVT, Count,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005184 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
5185 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
5186 Left, InFlag);
5187 InFlag = Chain.getValue(1);
5188 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
5189 Ops.clear();
5190 Ops.push_back(Chain);
5191 Ops.push_back(DAG.getValueType(MVT::i8));
5192 Ops.push_back(InFlag);
5193 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
5194 } else if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005195 // Handle the last 1 - 7 bytes.
5196 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005197 MVT AddrVT = Dst.getValueType();
5198 MVT SizeVT = Size.getValueType();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005199
5200 Chain = DAG.getMemset(Chain,
5201 DAG.getNode(ISD::ADD, AddrVT, Dst,
5202 DAG.getConstant(Offset, AddrVT)),
5203 Src,
5204 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman65118f42008-04-28 17:15:20 +00005205 Align, DstSV, DstSVOff + Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005206 }
5207
Dan Gohmane8b391e2008-04-12 04:36:06 +00005208 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005209 return Chain;
5210}
5211
Dan Gohman8181bd12008-07-27 21:46:04 +00005212SDValue
Dan Gohmane8b391e2008-04-12 04:36:06 +00005213X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG,
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005214 SDValue Chain, SDValue Dst, SDValue Src,
5215 SDValue Size, unsigned Align,
5216 bool AlwaysInline,
5217 const Value *DstSV, uint64_t DstSVOff,
5218 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005219 // This requires the copy size to be a constant, preferrably
5220 // within a subtarget-specific limit.
5221 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5222 if (!ConstantSize)
Dan Gohman8181bd12008-07-27 21:46:04 +00005223 return SDValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005224 uint64_t SizeVal = ConstantSize->getValue();
5225 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman8181bd12008-07-27 21:46:04 +00005226 return SDValue();
Dan Gohmane8b391e2008-04-12 04:36:06 +00005227
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005228 /// If not DWORD aligned, call the library.
5229 if ((Align & 3) != 0)
5230 return SDValue();
5231
5232 // DWORD aligned
5233 MVT AVT = MVT::i32;
5234 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Dan Gohmane8b391e2008-04-12 04:36:06 +00005235 AVT = MVT::i64;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005236
Duncan Sands92c43912008-06-06 12:08:01 +00005237 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohmane8b391e2008-04-12 04:36:06 +00005238 unsigned CountVal = SizeVal / UBytes;
Dan Gohman8181bd12008-07-27 21:46:04 +00005239 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng9a6e0fa2008-08-21 21:00:15 +00005240 unsigned BytesLeft = SizeVal % UBytes;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005241
Dan Gohman8181bd12008-07-27 21:46:04 +00005242 SDValue InFlag(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005243 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
5244 Count, InFlag);
5245 InFlag = Chain.getValue(1);
5246 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005247 Dst, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005248 InFlag = Chain.getValue(1);
5249 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005250 Src, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005251 InFlag = Chain.getValue(1);
5252
5253 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005254 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005255 Ops.push_back(Chain);
5256 Ops.push_back(DAG.getValueType(AVT));
5257 Ops.push_back(InFlag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005258 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005259
Dan Gohman8181bd12008-07-27 21:46:04 +00005260 SmallVector<SDValue, 4> Results;
Evan Cheng38d3c522008-04-25 00:26:43 +00005261 Results.push_back(RepMovs);
Rafael Espindolaf12f3a92007-09-28 12:53:01 +00005262 if (BytesLeft) {
Dan Gohmane8b391e2008-04-12 04:36:06 +00005263 // Handle the last 1 - 7 bytes.
5264 unsigned Offset = SizeVal - BytesLeft;
Duncan Sands92c43912008-06-06 12:08:01 +00005265 MVT DstVT = Dst.getValueType();
5266 MVT SrcVT = Src.getValueType();
5267 MVT SizeVT = Size.getValueType();
Evan Cheng38d3c522008-04-25 00:26:43 +00005268 Results.push_back(DAG.getMemcpy(Chain,
Dan Gohmane8b391e2008-04-12 04:36:06 +00005269 DAG.getNode(ISD::ADD, DstVT, Dst,
Evan Cheng38d3c522008-04-25 00:26:43 +00005270 DAG.getConstant(Offset, DstVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005271 DAG.getNode(ISD::ADD, SrcVT, Src,
Evan Cheng38d3c522008-04-25 00:26:43 +00005272 DAG.getConstant(Offset, SrcVT)),
Dan Gohmane8b391e2008-04-12 04:36:06 +00005273 DAG.getConstant(BytesLeft, SizeVT),
5274 Align, AlwaysInline,
Dan Gohman65118f42008-04-28 17:15:20 +00005275 DstSV, DstSVOff + Offset,
5276 SrcSV, SrcSVOff + Offset));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005277 }
5278
Dan Gohmane8b391e2008-04-12 04:36:06 +00005279 return DAG.getNode(ISD::TokenFactor, MVT::Other, &Results[0], Results.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005280}
5281
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005282/// Expand the result of: i64,outchain = READCYCLECOUNTER inchain
5283SDNode *X86TargetLowering::ExpandREADCYCLECOUNTER(SDNode *N, SelectionDAG &DAG){
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005284 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005285 SDValue TheChain = N->getOperand(0);
5286 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheChain, 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005287 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005288 SDValue rax = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
5289 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), X86::RDX,
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005290 MVT::i64, rax.getValue(2));
Dan Gohman8181bd12008-07-27 21:46:04 +00005291 SDValue Tmp = DAG.getNode(ISD::SHL, MVT::i64, rdx,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005292 DAG.getConstant(32, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00005293 SDValue Ops[] = {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005294 DAG.getNode(ISD::OR, MVT::i64, rax, Tmp), rdx.getValue(1)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005295 };
5296
Gabor Greif1c80d112008-08-28 21:40:38 +00005297 return DAG.getMergeValues(Ops, 2).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005298 }
5299
Dan Gohman8181bd12008-07-27 21:46:04 +00005300 SDValue eax = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
5301 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), X86::EDX,
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005302 MVT::i32, eax.getValue(2));
5303 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
Dan Gohman8181bd12008-07-27 21:46:04 +00005304 SDValue Ops[] = { eax, edx };
Chris Lattnerdfb947d2007-11-24 07:07:01 +00005305 Ops[0] = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Ops, 2);
5306
5307 // Use a MERGE_VALUES to return the value and chain.
5308 Ops[1] = edx.getValue(1);
Gabor Greif1c80d112008-08-28 21:40:38 +00005309 return DAG.getMergeValues(Ops, 2).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005310}
5311
Dan Gohman8181bd12008-07-27 21:46:04 +00005312SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman12a9c082008-02-06 22:27:42 +00005313 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005314
5315 if (!Subtarget->is64Bit()) {
5316 // vastart just stores the address of the VarArgsFrameIndex slot into the
5317 // memory location argument.
Dan Gohman8181bd12008-07-27 21:46:04 +00005318 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005319 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005320 }
5321
5322 // __va_list_tag:
5323 // gp_offset (0 - 6 * 8)
5324 // fp_offset (48 - 48 + 8 * 16)
5325 // overflow_arg_area (point to parameters coming in memory).
5326 // reg_save_area
Dan Gohman8181bd12008-07-27 21:46:04 +00005327 SmallVector<SDValue, 8> MemOps;
5328 SDValue FIN = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005329 // Store gp_offset
Dan Gohman8181bd12008-07-27 21:46:04 +00005330 SDValue Store = DAG.getStore(Op.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005331 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005332 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005333 MemOps.push_back(Store);
5334
5335 // Store fp_offset
Chris Lattner5872a362008-01-17 07:00:52 +00005336 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005337 Store = DAG.getStore(Op.getOperand(0),
5338 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman12a9c082008-02-06 22:27:42 +00005339 FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005340 MemOps.push_back(Store);
5341
5342 // Store ptr to overflow_arg_area
Chris Lattner5872a362008-01-17 07:00:52 +00005343 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Dan Gohman8181bd12008-07-27 21:46:04 +00005344 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005345 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005346 MemOps.push_back(Store);
5347
5348 // Store ptr to reg_save_area.
Chris Lattner5872a362008-01-17 07:00:52 +00005349 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(8));
Dan Gohman8181bd12008-07-27 21:46:04 +00005350 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohman12a9c082008-02-06 22:27:42 +00005351 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005352 MemOps.push_back(Store);
5353 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
5354}
5355
Dan Gohman8181bd12008-07-27 21:46:04 +00005356SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman827cb1f2008-05-10 01:26:14 +00005357 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
5358 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman8181bd12008-07-27 21:46:04 +00005359 SDValue Chain = Op.getOperand(0);
5360 SDValue SrcPtr = Op.getOperand(1);
5361 SDValue SrcSV = Op.getOperand(2);
Dan Gohman827cb1f2008-05-10 01:26:14 +00005362
5363 assert(0 && "VAArgInst is not yet implemented for x86-64!");
5364 abort();
Dan Gohman8181bd12008-07-27 21:46:04 +00005365 return SDValue();
Dan Gohman827cb1f2008-05-10 01:26:14 +00005366}
5367
Dan Gohman8181bd12008-07-27 21:46:04 +00005368SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005369 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman840ff5c2008-04-18 20:55:41 +00005370 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman8181bd12008-07-27 21:46:04 +00005371 SDValue Chain = Op.getOperand(0);
5372 SDValue DstPtr = Op.getOperand(1);
5373 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +00005374 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
5375 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005376
Dan Gohman840ff5c2008-04-18 20:55:41 +00005377 return DAG.getMemcpy(Chain, DstPtr, SrcPtr,
5378 DAG.getIntPtrConstant(24), 8, false,
5379 DstSV, 0, SrcSV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005380}
5381
Dan Gohman8181bd12008-07-27 21:46:04 +00005382SDValue
5383X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005384 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
5385 switch (IntNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005386 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005387 // Comparison intrinsics.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005388 case Intrinsic::x86_sse_comieq_ss:
5389 case Intrinsic::x86_sse_comilt_ss:
5390 case Intrinsic::x86_sse_comile_ss:
5391 case Intrinsic::x86_sse_comigt_ss:
5392 case Intrinsic::x86_sse_comige_ss:
5393 case Intrinsic::x86_sse_comineq_ss:
5394 case Intrinsic::x86_sse_ucomieq_ss:
5395 case Intrinsic::x86_sse_ucomilt_ss:
5396 case Intrinsic::x86_sse_ucomile_ss:
5397 case Intrinsic::x86_sse_ucomigt_ss:
5398 case Intrinsic::x86_sse_ucomige_ss:
5399 case Intrinsic::x86_sse_ucomineq_ss:
5400 case Intrinsic::x86_sse2_comieq_sd:
5401 case Intrinsic::x86_sse2_comilt_sd:
5402 case Intrinsic::x86_sse2_comile_sd:
5403 case Intrinsic::x86_sse2_comigt_sd:
5404 case Intrinsic::x86_sse2_comige_sd:
5405 case Intrinsic::x86_sse2_comineq_sd:
5406 case Intrinsic::x86_sse2_ucomieq_sd:
5407 case Intrinsic::x86_sse2_ucomilt_sd:
5408 case Intrinsic::x86_sse2_ucomile_sd:
5409 case Intrinsic::x86_sse2_ucomigt_sd:
5410 case Intrinsic::x86_sse2_ucomige_sd:
5411 case Intrinsic::x86_sse2_ucomineq_sd: {
5412 unsigned Opc = 0;
5413 ISD::CondCode CC = ISD::SETCC_INVALID;
5414 switch (IntNo) {
5415 default: break;
5416 case Intrinsic::x86_sse_comieq_ss:
5417 case Intrinsic::x86_sse2_comieq_sd:
5418 Opc = X86ISD::COMI;
5419 CC = ISD::SETEQ;
5420 break;
5421 case Intrinsic::x86_sse_comilt_ss:
5422 case Intrinsic::x86_sse2_comilt_sd:
5423 Opc = X86ISD::COMI;
5424 CC = ISD::SETLT;
5425 break;
5426 case Intrinsic::x86_sse_comile_ss:
5427 case Intrinsic::x86_sse2_comile_sd:
5428 Opc = X86ISD::COMI;
5429 CC = ISD::SETLE;
5430 break;
5431 case Intrinsic::x86_sse_comigt_ss:
5432 case Intrinsic::x86_sse2_comigt_sd:
5433 Opc = X86ISD::COMI;
5434 CC = ISD::SETGT;
5435 break;
5436 case Intrinsic::x86_sse_comige_ss:
5437 case Intrinsic::x86_sse2_comige_sd:
5438 Opc = X86ISD::COMI;
5439 CC = ISD::SETGE;
5440 break;
5441 case Intrinsic::x86_sse_comineq_ss:
5442 case Intrinsic::x86_sse2_comineq_sd:
5443 Opc = X86ISD::COMI;
5444 CC = ISD::SETNE;
5445 break;
5446 case Intrinsic::x86_sse_ucomieq_ss:
5447 case Intrinsic::x86_sse2_ucomieq_sd:
5448 Opc = X86ISD::UCOMI;
5449 CC = ISD::SETEQ;
5450 break;
5451 case Intrinsic::x86_sse_ucomilt_ss:
5452 case Intrinsic::x86_sse2_ucomilt_sd:
5453 Opc = X86ISD::UCOMI;
5454 CC = ISD::SETLT;
5455 break;
5456 case Intrinsic::x86_sse_ucomile_ss:
5457 case Intrinsic::x86_sse2_ucomile_sd:
5458 Opc = X86ISD::UCOMI;
5459 CC = ISD::SETLE;
5460 break;
5461 case Intrinsic::x86_sse_ucomigt_ss:
5462 case Intrinsic::x86_sse2_ucomigt_sd:
5463 Opc = X86ISD::UCOMI;
5464 CC = ISD::SETGT;
5465 break;
5466 case Intrinsic::x86_sse_ucomige_ss:
5467 case Intrinsic::x86_sse2_ucomige_sd:
5468 Opc = X86ISD::UCOMI;
5469 CC = ISD::SETGE;
5470 break;
5471 case Intrinsic::x86_sse_ucomineq_ss:
5472 case Intrinsic::x86_sse2_ucomineq_sd:
5473 Opc = X86ISD::UCOMI;
5474 CC = ISD::SETNE;
5475 break;
5476 }
5477
5478 unsigned X86CC;
Dan Gohman8181bd12008-07-27 21:46:04 +00005479 SDValue LHS = Op.getOperand(1);
5480 SDValue RHS = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005481 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
5482
Dan Gohman8181bd12008-07-27 21:46:04 +00005483 SDValue Cond = DAG.getNode(Opc, MVT::i32, LHS, RHS);
5484 SDValue SetCC = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng89c17632008-08-17 19:22:34 +00005485 DAG.getConstant(X86CC, MVT::i8), Cond);
5486 return DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, SetCC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005487 }
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005488
5489 // Fix vector shift instructions where the last operand is a non-immediate
5490 // i32 value.
5491 case Intrinsic::x86_sse2_pslli_w:
5492 case Intrinsic::x86_sse2_pslli_d:
5493 case Intrinsic::x86_sse2_pslli_q:
5494 case Intrinsic::x86_sse2_psrli_w:
5495 case Intrinsic::x86_sse2_psrli_d:
5496 case Intrinsic::x86_sse2_psrli_q:
5497 case Intrinsic::x86_sse2_psrai_w:
5498 case Intrinsic::x86_sse2_psrai_d:
5499 case Intrinsic::x86_mmx_pslli_w:
5500 case Intrinsic::x86_mmx_pslli_d:
5501 case Intrinsic::x86_mmx_pslli_q:
5502 case Intrinsic::x86_mmx_psrli_w:
5503 case Intrinsic::x86_mmx_psrli_d:
5504 case Intrinsic::x86_mmx_psrli_q:
5505 case Intrinsic::x86_mmx_psrai_w:
5506 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman8181bd12008-07-27 21:46:04 +00005507 SDValue ShAmt = Op.getOperand(2);
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005508 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman8181bd12008-07-27 21:46:04 +00005509 return SDValue();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005510
5511 unsigned NewIntNo = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00005512 MVT ShAmtVT = MVT::v4i32;
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005513 switch (IntNo) {
5514 case Intrinsic::x86_sse2_pslli_w:
5515 NewIntNo = Intrinsic::x86_sse2_psll_w;
5516 break;
5517 case Intrinsic::x86_sse2_pslli_d:
5518 NewIntNo = Intrinsic::x86_sse2_psll_d;
5519 break;
5520 case Intrinsic::x86_sse2_pslli_q:
5521 NewIntNo = Intrinsic::x86_sse2_psll_q;
5522 break;
5523 case Intrinsic::x86_sse2_psrli_w:
5524 NewIntNo = Intrinsic::x86_sse2_psrl_w;
5525 break;
5526 case Intrinsic::x86_sse2_psrli_d:
5527 NewIntNo = Intrinsic::x86_sse2_psrl_d;
5528 break;
5529 case Intrinsic::x86_sse2_psrli_q:
5530 NewIntNo = Intrinsic::x86_sse2_psrl_q;
5531 break;
5532 case Intrinsic::x86_sse2_psrai_w:
5533 NewIntNo = Intrinsic::x86_sse2_psra_w;
5534 break;
5535 case Intrinsic::x86_sse2_psrai_d:
5536 NewIntNo = Intrinsic::x86_sse2_psra_d;
5537 break;
5538 default: {
5539 ShAmtVT = MVT::v2i32;
5540 switch (IntNo) {
5541 case Intrinsic::x86_mmx_pslli_w:
5542 NewIntNo = Intrinsic::x86_mmx_psll_w;
5543 break;
5544 case Intrinsic::x86_mmx_pslli_d:
5545 NewIntNo = Intrinsic::x86_mmx_psll_d;
5546 break;
5547 case Intrinsic::x86_mmx_pslli_q:
5548 NewIntNo = Intrinsic::x86_mmx_psll_q;
5549 break;
5550 case Intrinsic::x86_mmx_psrli_w:
5551 NewIntNo = Intrinsic::x86_mmx_psrl_w;
5552 break;
5553 case Intrinsic::x86_mmx_psrli_d:
5554 NewIntNo = Intrinsic::x86_mmx_psrl_d;
5555 break;
5556 case Intrinsic::x86_mmx_psrli_q:
5557 NewIntNo = Intrinsic::x86_mmx_psrl_q;
5558 break;
5559 case Intrinsic::x86_mmx_psrai_w:
5560 NewIntNo = Intrinsic::x86_mmx_psra_w;
5561 break;
5562 case Intrinsic::x86_mmx_psrai_d:
5563 NewIntNo = Intrinsic::x86_mmx_psra_d;
5564 break;
5565 default: abort(); // Can't reach here.
5566 }
5567 break;
5568 }
5569 }
Duncan Sands92c43912008-06-06 12:08:01 +00005570 MVT VT = Op.getValueType();
Evan Cheng9f69f9d2008-05-04 09:15:50 +00005571 ShAmt = DAG.getNode(ISD::BIT_CONVERT, VT,
5572 DAG.getNode(ISD::SCALAR_TO_VECTOR, ShAmtVT, ShAmt));
5573 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VT,
5574 DAG.getConstant(NewIntNo, MVT::i32),
5575 Op.getOperand(1), ShAmt);
5576 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005577 }
5578}
5579
Dan Gohman8181bd12008-07-27 21:46:04 +00005580SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005581 // Depths > 0 not supported yet!
5582 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
Dan Gohman8181bd12008-07-27 21:46:04 +00005583 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005584
5585 // Just load the return address
Dan Gohman8181bd12008-07-27 21:46:04 +00005586 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005587 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
5588}
5589
Dan Gohman8181bd12008-07-27 21:46:04 +00005590SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005591 // Depths > 0 not supported yet!
5592 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
Dan Gohman8181bd12008-07-27 21:46:04 +00005593 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005594
Dan Gohman8181bd12008-07-27 21:46:04 +00005595 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005596 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
Bill Wendling8b9a8242008-07-11 07:18:52 +00005597 DAG.getIntPtrConstant(!Subtarget->is64Bit() ? 4 : 8));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005598}
5599
Dan Gohman8181bd12008-07-27 21:46:04 +00005600SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005601 SelectionDAG &DAG) {
5602 // Is not yet supported on x86-64
5603 if (Subtarget->is64Bit())
Dan Gohman8181bd12008-07-27 21:46:04 +00005604 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005605
Chris Lattner5872a362008-01-17 07:00:52 +00005606 return DAG.getIntPtrConstant(8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005607}
5608
Dan Gohman8181bd12008-07-27 21:46:04 +00005609SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005610{
5611 assert(!Subtarget->is64Bit() &&
5612 "Lowering of eh_return builtin is not supported yet on x86-64");
5613
5614 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman8181bd12008-07-27 21:46:04 +00005615 SDValue Chain = Op.getOperand(0);
5616 SDValue Offset = Op.getOperand(1);
5617 SDValue Handler = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005618
Dan Gohman8181bd12008-07-27 21:46:04 +00005619 SDValue Frame = DAG.getRegister(RegInfo->getFrameRegister(MF),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005620 getPointerTy());
5621
Dan Gohman8181bd12008-07-27 21:46:04 +00005622 SDValue StoreAddr = DAG.getNode(ISD::SUB, getPointerTy(), Frame,
Chris Lattner5872a362008-01-17 07:00:52 +00005623 DAG.getIntPtrConstant(-4UL));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005624 StoreAddr = DAG.getNode(ISD::ADD, getPointerTy(), StoreAddr, Offset);
5625 Chain = DAG.getStore(Chain, Handler, StoreAddr, NULL, 0);
5626 Chain = DAG.getCopyToReg(Chain, X86::ECX, StoreAddr);
Chris Lattner1b989192007-12-31 04:13:23 +00005627 MF.getRegInfo().addLiveOut(X86::ECX);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005628
5629 return DAG.getNode(X86ISD::EH_RETURN, MVT::Other,
5630 Chain, DAG.getRegister(X86::ECX, getPointerTy()));
5631}
5632
Dan Gohman8181bd12008-07-27 21:46:04 +00005633SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005634 SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005635 SDValue Root = Op.getOperand(0);
5636 SDValue Trmp = Op.getOperand(1); // trampoline
5637 SDValue FPtr = Op.getOperand(2); // nested function
5638 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005639
Dan Gohman12a9c082008-02-06 22:27:42 +00005640 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005641
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005642 const X86InstrInfo *TII =
5643 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
5644
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005645 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00005646 SDValue OutChains[6];
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005647
5648 // Large code-model.
5649
5650 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
5651 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
5652
Dan Gohmanb41dfba2008-05-14 01:58:56 +00005653 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
5654 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005655
5656 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
5657
5658 // Load the pointer to the nested function into R11.
5659 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman8181bd12008-07-27 21:46:04 +00005660 SDValue Addr = Trmp;
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005661 OutChains[0] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005662 TrmpAddr, 0);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005663
5664 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(2, MVT::i64));
Dan Gohman12a9c082008-02-06 22:27:42 +00005665 OutChains[1] = DAG.getStore(Root, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005666
5667 // Load the 'nest' parameter value into R10.
5668 // R10 is specified in X86CallingConv.td
5669 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
5670 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(10, MVT::i64));
5671 OutChains[2] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005672 TrmpAddr, 10);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005673
5674 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(12, MVT::i64));
Dan Gohman12a9c082008-02-06 22:27:42 +00005675 OutChains[3] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005676
5677 // Jump to the nested function.
5678 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
5679 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(20, MVT::i64));
5680 OutChains[4] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005681 TrmpAddr, 20);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005682
5683 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
5684 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(22, MVT::i64));
5685 OutChains[5] = DAG.getStore(Root, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005686 TrmpAddr, 22);
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005687
Dan Gohman8181bd12008-07-27 21:46:04 +00005688 SDValue Ops[] =
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005689 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 6) };
Duncan Sands698842f2008-07-02 17:40:58 +00005690 return DAG.getMergeValues(Ops, 2);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005691 } else {
Dan Gohman0bd70702008-01-31 01:01:48 +00005692 const Function *Func =
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005693 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
5694 unsigned CC = Func->getCallingConv();
Duncan Sands466eadd2007-08-29 19:01:20 +00005695 unsigned NestReg;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005696
5697 switch (CC) {
5698 default:
5699 assert(0 && "Unsupported calling convention");
5700 case CallingConv::C:
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005701 case CallingConv::X86_StdCall: {
5702 // Pass 'nest' parameter in ECX.
5703 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00005704 NestReg = X86::ECX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005705
5706 // Check that ECX wasn't needed by an 'inreg' parameter.
5707 const FunctionType *FTy = Func->getFunctionType();
Chris Lattner1c8733e2008-03-12 17:45:29 +00005708 const PAListPtr &Attrs = Func->getParamAttrs();
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005709
Chris Lattner1c8733e2008-03-12 17:45:29 +00005710 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005711 unsigned InRegCount = 0;
5712 unsigned Idx = 1;
5713
5714 for (FunctionType::param_iterator I = FTy->param_begin(),
5715 E = FTy->param_end(); I != E; ++I, ++Idx)
Chris Lattner1c8733e2008-03-12 17:45:29 +00005716 if (Attrs.paramHasAttr(Idx, ParamAttr::InReg))
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005717 // FIXME: should only count parameters that are lowered to integers.
5718 InRegCount += (getTargetData()->getTypeSizeInBits(*I) + 31) / 32;
5719
5720 if (InRegCount > 2) {
5721 cerr << "Nest register in use - reduce number of inreg parameters!\n";
5722 abort();
5723 }
5724 }
5725 break;
5726 }
5727 case CallingConv::X86_FastCall:
5728 // Pass 'nest' parameter in EAX.
5729 // Must be kept in sync with X86CallingConv.td
Duncan Sands466eadd2007-08-29 19:01:20 +00005730 NestReg = X86::EAX;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005731 break;
5732 }
5733
Dan Gohman8181bd12008-07-27 21:46:04 +00005734 SDValue OutChains[4];
5735 SDValue Addr, Disp;
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005736
5737 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(10, MVT::i32));
5738 Disp = DAG.getNode(ISD::SUB, MVT::i32, FPtr, Addr);
5739
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005740 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanb41dfba2008-05-14 01:58:56 +00005741 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Duncan Sands466eadd2007-08-29 19:01:20 +00005742 OutChains[0] = DAG.getStore(Root, DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman12a9c082008-02-06 22:27:42 +00005743 Trmp, TrmpAddr, 0);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005744
5745 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(1, MVT::i32));
Dan Gohman12a9c082008-02-06 22:27:42 +00005746 OutChains[1] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005747
Duncan Sands3e8ff6f2008-01-16 22:55:25 +00005748 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005749 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(5, MVT::i32));
5750 OutChains[2] = DAG.getStore(Root, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman12a9c082008-02-06 22:27:42 +00005751 TrmpAddr, 5, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005752
5753 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(6, MVT::i32));
Dan Gohman12a9c082008-02-06 22:27:42 +00005754 OutChains[3] = DAG.getStore(Root, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005755
Dan Gohman8181bd12008-07-27 21:46:04 +00005756 SDValue Ops[] =
Duncan Sands7407a9f2007-09-11 14:10:23 +00005757 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 4) };
Duncan Sands698842f2008-07-02 17:40:58 +00005758 return DAG.getMergeValues(Ops, 2);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00005759 }
5760}
5761
Dan Gohman8181bd12008-07-27 21:46:04 +00005762SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005763 /*
5764 The rounding mode is in bits 11:10 of FPSR, and has the following
5765 settings:
5766 00 Round to nearest
5767 01 Round to -inf
5768 10 Round to +inf
5769 11 Round to 0
5770
5771 FLT_ROUNDS, on the other hand, expects the following:
5772 -1 Undefined
5773 0 Round to 0
5774 1 Round to nearest
5775 2 Round to +inf
5776 3 Round to -inf
5777
5778 To perform the conversion, we do:
5779 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
5780 */
5781
5782 MachineFunction &MF = DAG.getMachineFunction();
5783 const TargetMachine &TM = MF.getTarget();
5784 const TargetFrameInfo &TFI = *TM.getFrameInfo();
5785 unsigned StackAlignment = TFI.getStackAlignment();
Duncan Sands92c43912008-06-06 12:08:01 +00005786 MVT VT = Op.getValueType();
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005787
5788 // Save FP Control Word to stack slot
5789 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman8181bd12008-07-27 21:46:04 +00005790 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005791
Dan Gohman8181bd12008-07-27 21:46:04 +00005792 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, MVT::Other,
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005793 DAG.getEntryNode(), StackSlot);
5794
5795 // Load FP Control Word from stack slot
Dan Gohman8181bd12008-07-27 21:46:04 +00005796 SDValue CWD = DAG.getLoad(MVT::i16, Chain, StackSlot, NULL, 0);
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005797
5798 // Transform as necessary
Dan Gohman8181bd12008-07-27 21:46:04 +00005799 SDValue CWD1 =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005800 DAG.getNode(ISD::SRL, MVT::i16,
5801 DAG.getNode(ISD::AND, MVT::i16,
5802 CWD, DAG.getConstant(0x800, MVT::i16)),
5803 DAG.getConstant(11, MVT::i8));
Dan Gohman8181bd12008-07-27 21:46:04 +00005804 SDValue CWD2 =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005805 DAG.getNode(ISD::SRL, MVT::i16,
5806 DAG.getNode(ISD::AND, MVT::i16,
5807 CWD, DAG.getConstant(0x400, MVT::i16)),
5808 DAG.getConstant(9, MVT::i8));
5809
Dan Gohman8181bd12008-07-27 21:46:04 +00005810 SDValue RetVal =
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005811 DAG.getNode(ISD::AND, MVT::i16,
5812 DAG.getNode(ISD::ADD, MVT::i16,
5813 DAG.getNode(ISD::OR, MVT::i16, CWD1, CWD2),
5814 DAG.getConstant(1, MVT::i16)),
5815 DAG.getConstant(3, MVT::i16));
5816
5817
Duncan Sands92c43912008-06-06 12:08:01 +00005818 return DAG.getNode((VT.getSizeInBits() < 16 ?
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00005819 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
5820}
5821
Dan Gohman8181bd12008-07-27 21:46:04 +00005822SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00005823 MVT VT = Op.getValueType();
5824 MVT OpVT = VT;
5825 unsigned NumBits = VT.getSizeInBits();
Evan Cheng48679f42007-12-14 02:13:44 +00005826
5827 Op = Op.getOperand(0);
5828 if (VT == MVT::i8) {
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005829 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng48679f42007-12-14 02:13:44 +00005830 OpVT = MVT::i32;
5831 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
5832 }
Evan Cheng48679f42007-12-14 02:13:44 +00005833
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005834 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
5835 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
5836 Op = DAG.getNode(X86ISD::BSR, VTs, Op);
5837
5838 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00005839 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005840 Ops.push_back(Op);
5841 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
5842 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
5843 Ops.push_back(Op.getValue(1));
5844 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
5845
5846 // Finally xor with NumBits-1.
5847 Op = DAG.getNode(ISD::XOR, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
5848
Evan Cheng48679f42007-12-14 02:13:44 +00005849 if (VT == MVT::i8)
5850 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
5851 return Op;
5852}
5853
Dan Gohman8181bd12008-07-27 21:46:04 +00005854SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00005855 MVT VT = Op.getValueType();
5856 MVT OpVT = VT;
5857 unsigned NumBits = VT.getSizeInBits();
Evan Cheng48679f42007-12-14 02:13:44 +00005858
5859 Op = Op.getOperand(0);
5860 if (VT == MVT::i8) {
5861 OpVT = MVT::i32;
5862 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
5863 }
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005864
5865 // Issue a bsf (scan bits forward) which also sets EFLAGS.
5866 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
5867 Op = DAG.getNode(X86ISD::BSF, VTs, Op);
5868
5869 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman8181bd12008-07-27 21:46:04 +00005870 SmallVector<SDValue, 4> Ops;
Evan Cheng7cfbfe32007-12-14 08:30:15 +00005871 Ops.push_back(Op);
5872 Ops.push_back(DAG.getConstant(NumBits, OpVT));
5873 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
5874 Ops.push_back(Op.getValue(1));
5875 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
5876
Evan Cheng48679f42007-12-14 02:13:44 +00005877 if (VT == MVT::i8)
5878 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
5879 return Op;
5880}
5881
Dan Gohman8181bd12008-07-27 21:46:04 +00005882SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00005883 MVT T = Op.getValueType();
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00005884 unsigned Reg = 0;
5885 unsigned size = 0;
Duncan Sands92c43912008-06-06 12:08:01 +00005886 switch(T.getSimpleVT()) {
5887 default:
5888 assert(false && "Invalid value type!");
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005889 case MVT::i8: Reg = X86::AL; size = 1; break;
5890 case MVT::i16: Reg = X86::AX; size = 2; break;
5891 case MVT::i32: Reg = X86::EAX; size = 4; break;
Andrew Lenharth81580822008-03-05 01:15:49 +00005892 case MVT::i64:
5893 if (Subtarget->is64Bit()) {
5894 Reg = X86::RAX; size = 8;
5895 } else //Should go away when LowerType stuff lands
Gabor Greif1c80d112008-08-28 21:40:38 +00005896 return SDValue(ExpandATOMIC_CMP_SWAP(Op.getNode(), DAG), 0);
Andrew Lenharth81580822008-03-05 01:15:49 +00005897 break;
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005898 };
Dan Gohman8181bd12008-07-27 21:46:04 +00005899 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), Reg,
5900 Op.getOperand(3), SDValue());
5901 SDValue Ops[] = { cpIn.getValue(0),
Andrew Lenharth81580822008-03-05 01:15:49 +00005902 Op.getOperand(1),
5903 Op.getOperand(2),
5904 DAG.getTargetConstant(size, MVT::i8),
5905 cpIn.getValue(1) };
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005906 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005907 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, Tys, Ops, 5);
5908 SDValue cpOut =
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00005909 DAG.getCopyFromReg(Result.getValue(0), Reg, T, Result.getValue(1));
5910 return cpOut;
5911}
5912
Gabor Greif825aa892008-08-28 23:19:51 +00005913SDNode* X86TargetLowering::ExpandATOMIC_CMP_SWAP(SDNode* Op,
5914 SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00005915 MVT T = Op->getValueType(0);
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005916 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Dan Gohman8181bd12008-07-27 21:46:04 +00005917 SDValue cpInL, cpInH;
Andrew Lenharth81580822008-03-05 01:15:49 +00005918 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(3),
5919 DAG.getConstant(0, MVT::i32));
5920 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(3),
5921 DAG.getConstant(1, MVT::i32));
5922 cpInL = DAG.getCopyToReg(Op->getOperand(0), X86::EAX,
Dan Gohman8181bd12008-07-27 21:46:04 +00005923 cpInL, SDValue());
Andrew Lenharth81580822008-03-05 01:15:49 +00005924 cpInH = DAG.getCopyToReg(cpInL.getValue(0), X86::EDX,
5925 cpInH, cpInL.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00005926 SDValue swapInL, swapInH;
Andrew Lenharth81580822008-03-05 01:15:49 +00005927 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(2),
5928 DAG.getConstant(0, MVT::i32));
5929 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(2),
5930 DAG.getConstant(1, MVT::i32));
5931 swapInL = DAG.getCopyToReg(cpInH.getValue(0), X86::EBX,
5932 swapInL, cpInH.getValue(1));
5933 swapInH = DAG.getCopyToReg(swapInL.getValue(0), X86::ECX,
5934 swapInH, swapInL.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00005935 SDValue Ops[] = { swapInH.getValue(0),
Andrew Lenharth81580822008-03-05 01:15:49 +00005936 Op->getOperand(1),
5937 swapInH.getValue(1)};
5938 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00005939 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, Tys, Ops, 3);
5940 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), X86::EAX, MVT::i32,
Andrew Lenharth81580822008-03-05 01:15:49 +00005941 Result.getValue(1));
Dan Gohman8181bd12008-07-27 21:46:04 +00005942 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), X86::EDX, MVT::i32,
Andrew Lenharth81580822008-03-05 01:15:49 +00005943 cpOutL.getValue(2));
Dan Gohman8181bd12008-07-27 21:46:04 +00005944 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
5945 SDValue ResultVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OpsF, 2);
5946 SDValue Vals[2] = { ResultVal, cpOutH.getValue(1) };
Gabor Greif1c80d112008-08-28 21:40:38 +00005947 return DAG.getMergeValues(Vals, 2).getNode();
Andrew Lenharth81580822008-03-05 01:15:49 +00005948}
5949
Gabor Greif825aa892008-08-28 23:19:51 +00005950SDNode* X86TargetLowering::ExpandATOMIC_LOAD_SUB(SDNode* Op,
5951 SelectionDAG &DAG) {
Dan Gohmanc70fa752008-06-25 16:07:49 +00005952 MVT T = Op->getValueType(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00005953 SDValue negOp = DAG.getNode(ISD::SUB, T,
Mon P Wang078a62d2008-05-05 19:05:59 +00005954 DAG.getConstant(0, T), Op->getOperand(2));
Dale Johannesenbc187662008-08-28 02:44:49 +00005955 return DAG.getAtomic((T==MVT::i8 ? ISD::ATOMIC_LOAD_ADD_8:
5956 T==MVT::i16 ? ISD::ATOMIC_LOAD_ADD_16:
5957 T==MVT::i32 ? ISD::ATOMIC_LOAD_ADD_32:
5958 T==MVT::i64 ? ISD::ATOMIC_LOAD_ADD_64: 0),
5959 Op->getOperand(0), Op->getOperand(1), negOp,
Mon P Wang6bde9ec2008-06-25 08:15:39 +00005960 cast<AtomicSDNode>(Op)->getSrcValue(),
Gabor Greif1c80d112008-08-28 21:40:38 +00005961 cast<AtomicSDNode>(Op)->getAlignment()).getNode();
Mon P Wang078a62d2008-05-05 19:05:59 +00005962}
5963
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005964/// LowerOperation - Provide custom lowering hooks for some operations.
5965///
Dan Gohman8181bd12008-07-27 21:46:04 +00005966SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005967 switch (Op.getOpcode()) {
5968 default: assert(0 && "Should not custom lower this!");
Dale Johannesenbc187662008-08-28 02:44:49 +00005969 case ISD::ATOMIC_CMP_SWAP_8: return LowerCMP_SWAP(Op,DAG);
5970 case ISD::ATOMIC_CMP_SWAP_16: return LowerCMP_SWAP(Op,DAG);
5971 case ISD::ATOMIC_CMP_SWAP_32: return LowerCMP_SWAP(Op,DAG);
5972 case ISD::ATOMIC_CMP_SWAP_64: return LowerCMP_SWAP(Op,DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005973 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5974 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5975 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
5976 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
5977 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
5978 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
5979 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
5980 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
5981 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
5982 case ISD::SHL_PARTS:
5983 case ISD::SRA_PARTS:
5984 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
5985 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
5986 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
5987 case ISD::FABS: return LowerFABS(Op, DAG);
5988 case ISD::FNEG: return LowerFNEG(Op, DAG);
5989 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00005990 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman03605a02008-07-17 16:51:19 +00005991 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Cheng621216e2007-09-29 00:00:36 +00005992 case ISD::SELECT: return LowerSELECT(Op, DAG);
5993 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005994 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
5995 case ISD::CALL: return LowerCALL(Op, DAG);
5996 case ISD::RET: return LowerRET(Op, DAG);
5997 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00005998 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman827cb1f2008-05-10 01:26:14 +00005999 case ISD::VAARG: return LowerVAARG(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006000 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
6001 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6002 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6003 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
6004 case ISD::FRAME_TO_ARGS_OFFSET:
6005 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
6006 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
6007 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsd8455ca2007-07-27 20:02:49 +00006008 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00006009 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng48679f42007-12-14 02:13:44 +00006010 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6011 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006012
6013 // FIXME: REMOVE THIS WHEN LegalizeDAGTypes lands.
6014 case ISD::READCYCLECOUNTER:
Gabor Greif1c80d112008-08-28 21:40:38 +00006015 return SDValue(ExpandREADCYCLECOUNTER(Op.getNode(), DAG), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006016 }
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006017}
6018
Duncan Sandsac496a12008-07-04 11:47:58 +00006019/// ReplaceNodeResults - Replace a node with an illegal result type
6020/// with a new node built out of custom code.
6021SDNode *X86TargetLowering::ReplaceNodeResults(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006022 switch (N->getOpcode()) {
6023 default: assert(0 && "Should not custom lower this!");
6024 case ISD::FP_TO_SINT: return ExpandFP_TO_SINT(N, DAG);
6025 case ISD::READCYCLECOUNTER: return ExpandREADCYCLECOUNTER(N, DAG);
Dale Johannesenbc187662008-08-28 02:44:49 +00006026 case ISD::ATOMIC_CMP_SWAP_64: return ExpandATOMIC_CMP_SWAP(N, DAG);
6027 case ISD::ATOMIC_LOAD_SUB_8: return ExpandATOMIC_LOAD_SUB(N,DAG);
6028 case ISD::ATOMIC_LOAD_SUB_16: return ExpandATOMIC_LOAD_SUB(N,DAG);
6029 case ISD::ATOMIC_LOAD_SUB_32: return ExpandATOMIC_LOAD_SUB(N,DAG);
6030 case ISD::ATOMIC_LOAD_SUB_64: return ExpandATOMIC_LOAD_SUB(N,DAG);
Chris Lattnerdfb947d2007-11-24 07:07:01 +00006031 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006032}
6033
6034const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
6035 switch (Opcode) {
6036 default: return NULL;
Evan Cheng48679f42007-12-14 02:13:44 +00006037 case X86ISD::BSF: return "X86ISD::BSF";
6038 case X86ISD::BSR: return "X86ISD::BSR";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006039 case X86ISD::SHLD: return "X86ISD::SHLD";
6040 case X86ISD::SHRD: return "X86ISD::SHRD";
6041 case X86ISD::FAND: return "X86ISD::FAND";
6042 case X86ISD::FOR: return "X86ISD::FOR";
6043 case X86ISD::FXOR: return "X86ISD::FXOR";
6044 case X86ISD::FSRL: return "X86ISD::FSRL";
6045 case X86ISD::FILD: return "X86ISD::FILD";
6046 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
6047 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
6048 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
6049 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
6050 case X86ISD::FLD: return "X86ISD::FLD";
6051 case X86ISD::FST: return "X86ISD::FST";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006052 case X86ISD::CALL: return "X86ISD::CALL";
6053 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
6054 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
6055 case X86ISD::CMP: return "X86ISD::CMP";
6056 case X86ISD::COMI: return "X86ISD::COMI";
6057 case X86ISD::UCOMI: return "X86ISD::UCOMI";
6058 case X86ISD::SETCC: return "X86ISD::SETCC";
6059 case X86ISD::CMOV: return "X86ISD::CMOV";
6060 case X86ISD::BRCOND: return "X86ISD::BRCOND";
6061 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
6062 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
6063 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006064 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
6065 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Nate Begemand77e59e2008-02-11 04:19:36 +00006066 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006067 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begemand77e59e2008-02-11 04:19:36 +00006068 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
6069 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006070 case X86ISD::PINSRW: return "X86ISD::PINSRW";
6071 case X86ISD::FMAX: return "X86ISD::FMAX";
6072 case X86ISD::FMIN: return "X86ISD::FMIN";
6073 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
6074 case X86ISD::FRCP: return "X86ISD::FRCP";
6075 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
6076 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
6077 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00006078 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikovfbe230e2007-11-16 01:31:51 +00006079 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng40ee6e52008-05-08 00:57:18 +00006080 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
6081 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Evan Chenge9b9c672008-05-09 21:53:03 +00006082 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
6083 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengdea99362008-05-29 08:22:04 +00006084 case X86ISD::VSHL: return "X86ISD::VSHL";
6085 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman03605a02008-07-17 16:51:19 +00006086 case X86ISD::CMPPD: return "X86ISD::CMPPD";
6087 case X86ISD::CMPPS: return "X86ISD::CMPPS";
6088 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
6089 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
6090 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
6091 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
6092 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
6093 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
6094 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
6095 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006096 }
6097}
6098
6099// isLegalAddressingMode - Return true if the addressing mode represented
6100// by AM is legal for this target, for a load/store of the specified type.
6101bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
6102 const Type *Ty) const {
6103 // X86 supports extremely general addressing modes.
6104
6105 // X86 allows a sign-extended 32-bit immediate field as a displacement.
6106 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
6107 return false;
6108
6109 if (AM.BaseGV) {
Evan Cheng6a1f3f12007-08-01 23:46:47 +00006110 // We can only fold this if we don't need an extra load.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006111 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
6112 return false;
Evan Cheng6a1f3f12007-08-01 23:46:47 +00006113
6114 // X86-64 only supports addr of globals in small code model.
6115 if (Subtarget->is64Bit()) {
6116 if (getTargetMachine().getCodeModel() != CodeModel::Small)
6117 return false;
6118 // If lower 4G is not available, then we must use rip-relative addressing.
6119 if (AM.BaseOffs || AM.Scale > 1)
6120 return false;
6121 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006122 }
6123
6124 switch (AM.Scale) {
6125 case 0:
6126 case 1:
6127 case 2:
6128 case 4:
6129 case 8:
6130 // These scales always work.
6131 break;
6132 case 3:
6133 case 5:
6134 case 9:
6135 // These scales are formed with basereg+scalereg. Only accept if there is
6136 // no basereg yet.
6137 if (AM.HasBaseReg)
6138 return false;
6139 break;
6140 default: // Other stuff never works.
6141 return false;
6142 }
6143
6144 return true;
6145}
6146
6147
Evan Cheng27a820a2007-10-26 01:56:11 +00006148bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
6149 if (!Ty1->isInteger() || !Ty2->isInteger())
6150 return false;
Evan Cheng7f152602007-10-29 07:57:50 +00006151 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
6152 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00006153 if (NumBits1 <= NumBits2)
Evan Cheng7f152602007-10-29 07:57:50 +00006154 return false;
6155 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng27a820a2007-10-26 01:56:11 +00006156}
6157
Duncan Sands92c43912008-06-06 12:08:01 +00006158bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const {
6159 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng9decb332007-10-29 19:58:20 +00006160 return false;
Duncan Sands92c43912008-06-06 12:08:01 +00006161 unsigned NumBits1 = VT1.getSizeInBits();
6162 unsigned NumBits2 = VT2.getSizeInBits();
Evan Chengca0e80f2008-03-20 02:18:41 +00006163 if (NumBits1 <= NumBits2)
Evan Cheng9decb332007-10-29 19:58:20 +00006164 return false;
6165 return Subtarget->is64Bit() || NumBits1 < 64;
6166}
Evan Cheng27a820a2007-10-26 01:56:11 +00006167
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006168/// isShuffleMaskLegal - Targets can use this to indicate that they only
6169/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
6170/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
6171/// are assumed to be legal.
6172bool
Dan Gohman8181bd12008-07-27 21:46:04 +00006173X86TargetLowering::isShuffleMaskLegal(SDValue Mask, MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006174 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00006175 if (VT.getSizeInBits() == 64) return false;
Gabor Greif1c80d112008-08-28 21:40:38 +00006176 return (Mask.getNode()->getNumOperands() <= 4 ||
6177 isIdentityMask(Mask.getNode()) ||
6178 isIdentityMask(Mask.getNode(), true) ||
6179 isSplatMask(Mask.getNode()) ||
6180 isPSHUFHW_PSHUFLWMask(Mask.getNode()) ||
6181 X86::isUNPCKLMask(Mask.getNode()) ||
6182 X86::isUNPCKHMask(Mask.getNode()) ||
6183 X86::isUNPCKL_v_undef_Mask(Mask.getNode()) ||
6184 X86::isUNPCKH_v_undef_Mask(Mask.getNode()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006185}
6186
Dan Gohman48d5f062008-04-09 20:09:42 +00006187bool
Dan Gohman8181bd12008-07-27 21:46:04 +00006188X86TargetLowering::isVectorClearMaskLegal(const std::vector<SDValue> &BVOps,
Duncan Sands92c43912008-06-06 12:08:01 +00006189 MVT EVT, SelectionDAG &DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006190 unsigned NumElts = BVOps.size();
6191 // Only do shuffles on 128-bit vector types for now.
Duncan Sands92c43912008-06-06 12:08:01 +00006192 if (EVT.getSizeInBits() * NumElts == 64) return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006193 if (NumElts == 2) return true;
6194 if (NumElts == 4) {
6195 return (isMOVLMask(&BVOps[0], 4) ||
6196 isCommutedMOVL(&BVOps[0], 4, true) ||
6197 isSHUFPMask(&BVOps[0], 4) ||
6198 isCommutedSHUFP(&BVOps[0], 4));
6199 }
6200 return false;
6201}
6202
6203//===----------------------------------------------------------------------===//
6204// X86 Scheduler Hooks
6205//===----------------------------------------------------------------------===//
6206
Mon P Wang078a62d2008-05-05 19:05:59 +00006207// private utility function
6208MachineBasicBlock *
6209X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
6210 MachineBasicBlock *MBB,
6211 unsigned regOpc,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006212 unsigned immOpc,
Dale Johannesend20e4452008-08-19 18:47:28 +00006213 unsigned LoadOpc,
6214 unsigned CXchgOpc,
6215 unsigned copyOpc,
6216 unsigned notOpc,
6217 unsigned EAXreg,
6218 TargetRegisterClass *RC,
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006219 bool invSrc) {
Mon P Wang078a62d2008-05-05 19:05:59 +00006220 // For the atomic bitwise operator, we generate
6221 // thisMBB:
6222 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00006223 // ld t1 = [bitinstr.addr]
6224 // op t2 = t1, [bitinstr.val]
6225 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00006226 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
6227 // bz newMBB
6228 // fallthrough -->nextMBB
6229 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6230 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006231 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00006232 ++MBBIter;
6233
6234 /// First build the CFG
6235 MachineFunction *F = MBB->getParent();
6236 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00006237 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
6238 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
6239 F->insert(MBBIter, newMBB);
6240 F->insert(MBBIter, nextMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006241
6242 // Move all successors to thisMBB to nextMBB
6243 nextMBB->transferSuccessors(thisMBB);
6244
6245 // Update thisMBB to fall through to newMBB
6246 thisMBB->addSuccessor(newMBB);
6247
6248 // newMBB jumps to itself and fall through to nextMBB
6249 newMBB->addSuccessor(nextMBB);
6250 newMBB->addSuccessor(newMBB);
6251
6252 // Insert instructions into newMBB based on incoming instruction
6253 assert(bInstr->getNumOperands() < 8 && "unexpected number of operands");
6254 MachineOperand& destOper = bInstr->getOperand(0);
6255 MachineOperand* argOpers[6];
6256 int numArgs = bInstr->getNumOperands() - 1;
6257 for (int i=0; i < numArgs; ++i)
6258 argOpers[i] = &bInstr->getOperand(i+1);
6259
6260 // x86 address has 4 operands: base, index, scale, and displacement
6261 int lastAddrIndx = 3; // [0,3]
6262 int valArgIndx = 4;
6263
Dale Johannesend20e4452008-08-19 18:47:28 +00006264 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
6265 MachineInstrBuilder MIB = BuildMI(newMBB, TII->get(LoadOpc), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00006266 for (int i=0; i <= lastAddrIndx; ++i)
6267 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006268
Dale Johannesend20e4452008-08-19 18:47:28 +00006269 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006270 if (invSrc) {
Dale Johannesend20e4452008-08-19 18:47:28 +00006271 MIB = BuildMI(newMBB, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006272 }
6273 else
6274 tt = t1;
6275
Dale Johannesend20e4452008-08-19 18:47:28 +00006276 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Mon P Wang078a62d2008-05-05 19:05:59 +00006277 assert( (argOpers[valArgIndx]->isReg() || argOpers[valArgIndx]->isImm())
6278 && "invalid operand");
6279 if (argOpers[valArgIndx]->isReg())
6280 MIB = BuildMI(newMBB, TII->get(regOpc), t2);
6281 else
6282 MIB = BuildMI(newMBB, TII->get(immOpc), t2);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006283 MIB.addReg(tt);
Mon P Wang078a62d2008-05-05 19:05:59 +00006284 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006285
Dale Johannesend20e4452008-08-19 18:47:28 +00006286 MIB = BuildMI(newMBB, TII->get(copyOpc), EAXreg);
Mon P Wang318b0372008-05-05 22:56:23 +00006287 MIB.addReg(t1);
6288
Dale Johannesend20e4452008-08-19 18:47:28 +00006289 MIB = BuildMI(newMBB, TII->get(CXchgOpc));
Mon P Wang078a62d2008-05-05 19:05:59 +00006290 for (int i=0; i <= lastAddrIndx; ++i)
6291 (*MIB).addOperand(*argOpers[i]);
6292 MIB.addReg(t2);
Mon P Wang50584a62008-07-17 04:54:06 +00006293 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
6294 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
6295
Dale Johannesend20e4452008-08-19 18:47:28 +00006296 MIB = BuildMI(newMBB, TII->get(copyOpc), destOper.getReg());
6297 MIB.addReg(EAXreg);
Mon P Wang078a62d2008-05-05 19:05:59 +00006298
6299 // insert branch
6300 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
6301
Dan Gohman221a4372008-07-07 23:14:23 +00006302 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00006303 return nextMBB;
6304}
6305
6306// private utility function
6307MachineBasicBlock *
6308X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
6309 MachineBasicBlock *MBB,
6310 unsigned cmovOpc) {
6311 // For the atomic min/max operator, we generate
6312 // thisMBB:
6313 // newMBB:
Mon P Wang318b0372008-05-05 22:56:23 +00006314 // ld t1 = [min/max.addr]
Mon P Wang078a62d2008-05-05 19:05:59 +00006315 // mov t2 = [min/max.val]
6316 // cmp t1, t2
6317 // cmov[cond] t2 = t1
Mon P Wang318b0372008-05-05 22:56:23 +00006318 // mov EAX = t1
Mon P Wang078a62d2008-05-05 19:05:59 +00006319 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
6320 // bz newMBB
6321 // fallthrough -->nextMBB
6322 //
6323 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6324 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006325 MachineFunction::iterator MBBIter = MBB;
Mon P Wang078a62d2008-05-05 19:05:59 +00006326 ++MBBIter;
6327
6328 /// First build the CFG
6329 MachineFunction *F = MBB->getParent();
6330 MachineBasicBlock *thisMBB = MBB;
Dan Gohman221a4372008-07-07 23:14:23 +00006331 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
6332 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
6333 F->insert(MBBIter, newMBB);
6334 F->insert(MBBIter, nextMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006335
6336 // Move all successors to thisMBB to nextMBB
6337 nextMBB->transferSuccessors(thisMBB);
6338
6339 // Update thisMBB to fall through to newMBB
6340 thisMBB->addSuccessor(newMBB);
6341
6342 // newMBB jumps to newMBB and fall through to nextMBB
6343 newMBB->addSuccessor(nextMBB);
6344 newMBB->addSuccessor(newMBB);
6345
6346 // Insert instructions into newMBB based on incoming instruction
6347 assert(mInstr->getNumOperands() < 8 && "unexpected number of operands");
6348 MachineOperand& destOper = mInstr->getOperand(0);
6349 MachineOperand* argOpers[6];
6350 int numArgs = mInstr->getNumOperands() - 1;
6351 for (int i=0; i < numArgs; ++i)
6352 argOpers[i] = &mInstr->getOperand(i+1);
6353
6354 // x86 address has 4 operands: base, index, scale, and displacement
6355 int lastAddrIndx = 3; // [0,3]
6356 int valArgIndx = 4;
6357
Mon P Wang318b0372008-05-05 22:56:23 +00006358 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6359 MachineInstrBuilder MIB = BuildMI(newMBB, TII->get(X86::MOV32rm), t1);
Mon P Wang078a62d2008-05-05 19:05:59 +00006360 for (int i=0; i <= lastAddrIndx; ++i)
6361 (*MIB).addOperand(*argOpers[i]);
Mon P Wang318b0372008-05-05 22:56:23 +00006362
Mon P Wang078a62d2008-05-05 19:05:59 +00006363 // We only support register and immediate values
6364 assert( (argOpers[valArgIndx]->isReg() || argOpers[valArgIndx]->isImm())
6365 && "invalid operand");
6366
6367 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6368 if (argOpers[valArgIndx]->isReg())
6369 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), t2);
6370 else
6371 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), t2);
6372 (*MIB).addOperand(*argOpers[valArgIndx]);
6373
Mon P Wang318b0372008-05-05 22:56:23 +00006374 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), X86::EAX);
6375 MIB.addReg(t1);
6376
Mon P Wang078a62d2008-05-05 19:05:59 +00006377 MIB = BuildMI(newMBB, TII->get(X86::CMP32rr));
6378 MIB.addReg(t1);
6379 MIB.addReg(t2);
6380
6381 // Generate movc
6382 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
6383 MIB = BuildMI(newMBB, TII->get(cmovOpc),t3);
6384 MIB.addReg(t2);
6385 MIB.addReg(t1);
6386
6387 // Cmp and exchange if none has modified the memory location
6388 MIB = BuildMI(newMBB, TII->get(X86::LCMPXCHG32));
6389 for (int i=0; i <= lastAddrIndx; ++i)
6390 (*MIB).addOperand(*argOpers[i]);
6391 MIB.addReg(t3);
Mon P Wang50584a62008-07-17 04:54:06 +00006392 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
6393 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Mon P Wang078a62d2008-05-05 19:05:59 +00006394
6395 MIB = BuildMI(newMBB, TII->get(X86::MOV32rr), destOper.getReg());
6396 MIB.addReg(X86::EAX);
6397
6398 // insert branch
6399 BuildMI(newMBB, TII->get(X86::JNE)).addMBB(newMBB);
6400
Dan Gohman221a4372008-07-07 23:14:23 +00006401 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang078a62d2008-05-05 19:05:59 +00006402 return nextMBB;
6403}
6404
6405
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006406MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00006407X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
6408 MachineBasicBlock *BB) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006409 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6410 switch (MI->getOpcode()) {
6411 default: assert(false && "Unexpected instr type to insert");
6412 case X86::CMOV_FR32:
6413 case X86::CMOV_FR64:
6414 case X86::CMOV_V4F32:
6415 case X86::CMOV_V2F64:
Evan Cheng621216e2007-09-29 00:00:36 +00006416 case X86::CMOV_V2I64: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006417 // To "insert" a SELECT_CC instruction, we actually have to insert the
6418 // diamond control-flow pattern. The incoming instruction knows the
6419 // destination vreg to set, the condition code register to branch on, the
6420 // true/false values to select between, and a branch opcode to use.
6421 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00006422 MachineFunction::iterator It = BB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006423 ++It;
6424
6425 // thisMBB:
6426 // ...
6427 // TrueVal = ...
6428 // cmpTY ccX, r1, r2
6429 // bCC copy1MBB
6430 // fallthrough --> copy0MBB
6431 MachineBasicBlock *thisMBB = BB;
Dan Gohman221a4372008-07-07 23:14:23 +00006432 MachineFunction *F = BB->getParent();
6433 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6434 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006435 unsigned Opc =
6436 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
6437 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman221a4372008-07-07 23:14:23 +00006438 F->insert(It, copy0MBB);
6439 F->insert(It, sinkMBB);
Mon P Wang078a62d2008-05-05 19:05:59 +00006440 // Update machine-CFG edges by transferring all successors of the current
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006441 // block to the new block which will contain the Phi node for the select.
Mon P Wang078a62d2008-05-05 19:05:59 +00006442 sinkMBB->transferSuccessors(BB);
6443
6444 // Add the true and fallthrough blocks as its successors.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006445 BB->addSuccessor(copy0MBB);
6446 BB->addSuccessor(sinkMBB);
6447
6448 // copy0MBB:
6449 // %FalseValue = ...
6450 // # fallthrough to sinkMBB
6451 BB = copy0MBB;
6452
6453 // Update machine-CFG edges
6454 BB->addSuccessor(sinkMBB);
6455
6456 // sinkMBB:
6457 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6458 // ...
6459 BB = sinkMBB;
6460 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
6461 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
6462 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6463
Dan Gohman221a4372008-07-07 23:14:23 +00006464 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006465 return BB;
6466 }
6467
6468 case X86::FP32_TO_INT16_IN_MEM:
6469 case X86::FP32_TO_INT32_IN_MEM:
6470 case X86::FP32_TO_INT64_IN_MEM:
6471 case X86::FP64_TO_INT16_IN_MEM:
6472 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00006473 case X86::FP64_TO_INT64_IN_MEM:
6474 case X86::FP80_TO_INT16_IN_MEM:
6475 case X86::FP80_TO_INT32_IN_MEM:
6476 case X86::FP80_TO_INT64_IN_MEM: {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006477 // Change the floating point control register to use "round towards zero"
6478 // mode when truncating to an integer value.
6479 MachineFunction *F = BB->getParent();
6480 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
6481 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
6482
6483 // Load the old value of the high byte of the control word...
6484 unsigned OldCW =
Chris Lattner1b989192007-12-31 04:13:23 +00006485 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006486 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
6487
6488 // Set the high part to be round to zero...
6489 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
6490 .addImm(0xC7F);
6491
6492 // Reload the modified control word now...
6493 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
6494
6495 // Restore the memory image of control word to original value
6496 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
6497 .addReg(OldCW);
6498
6499 // Get the X86 opcode to use.
6500 unsigned Opc;
6501 switch (MI->getOpcode()) {
6502 default: assert(0 && "illegal opcode!");
6503 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
6504 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
6505 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
6506 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
6507 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
6508 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesen6d0e36a2007-08-07 01:17:37 +00006509 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
6510 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
6511 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006512 }
6513
6514 X86AddressMode AM;
6515 MachineOperand &Op = MI->getOperand(0);
6516 if (Op.isRegister()) {
6517 AM.BaseType = X86AddressMode::RegBase;
6518 AM.Base.Reg = Op.getReg();
6519 } else {
6520 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner6017d482007-12-30 23:10:15 +00006521 AM.Base.FrameIndex = Op.getIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006522 }
6523 Op = MI->getOperand(1);
6524 if (Op.isImmediate())
6525 AM.Scale = Op.getImm();
6526 Op = MI->getOperand(2);
6527 if (Op.isImmediate())
6528 AM.IndexReg = Op.getImm();
6529 Op = MI->getOperand(3);
6530 if (Op.isGlobalAddress()) {
6531 AM.GV = Op.getGlobal();
6532 } else {
6533 AM.Disp = Op.getImm();
6534 }
6535 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
6536 .addReg(MI->getOperand(4).getReg());
6537
6538 // Reload the original control word now.
6539 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
6540
Dan Gohman221a4372008-07-07 23:14:23 +00006541 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006542 return BB;
6543 }
Mon P Wang078a62d2008-05-05 19:05:59 +00006544 case X86::ATOMAND32:
6545 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006546 X86::AND32ri, X86::MOV32rm,
6547 X86::LCMPXCHG32, X86::MOV32rr,
6548 X86::NOT32r, X86::EAX,
6549 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00006550 case X86::ATOMOR32:
6551 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006552 X86::OR32ri, X86::MOV32rm,
6553 X86::LCMPXCHG32, X86::MOV32rr,
6554 X86::NOT32r, X86::EAX,
6555 X86::GR32RegisterClass);
Mon P Wang078a62d2008-05-05 19:05:59 +00006556 case X86::ATOMXOR32:
6557 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006558 X86::XOR32ri, X86::MOV32rm,
6559 X86::LCMPXCHG32, X86::MOV32rr,
6560 X86::NOT32r, X86::EAX,
6561 X86::GR32RegisterClass);
Andrew Lenharthaf02d592008-06-14 05:48:15 +00006562 case X86::ATOMNAND32:
6563 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesend20e4452008-08-19 18:47:28 +00006564 X86::AND32ri, X86::MOV32rm,
6565 X86::LCMPXCHG32, X86::MOV32rr,
6566 X86::NOT32r, X86::EAX,
6567 X86::GR32RegisterClass, true);
Mon P Wang078a62d2008-05-05 19:05:59 +00006568 case X86::ATOMMIN32:
6569 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
6570 case X86::ATOMMAX32:
6571 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
6572 case X86::ATOMUMIN32:
6573 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
6574 case X86::ATOMUMAX32:
6575 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesend20e4452008-08-19 18:47:28 +00006576
6577 case X86::ATOMAND16:
6578 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
6579 X86::AND16ri, X86::MOV16rm,
6580 X86::LCMPXCHG16, X86::MOV16rr,
6581 X86::NOT16r, X86::AX,
6582 X86::GR16RegisterClass);
6583 case X86::ATOMOR16:
6584 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
6585 X86::OR16ri, X86::MOV16rm,
6586 X86::LCMPXCHG16, X86::MOV16rr,
6587 X86::NOT16r, X86::AX,
6588 X86::GR16RegisterClass);
6589 case X86::ATOMXOR16:
6590 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
6591 X86::XOR16ri, X86::MOV16rm,
6592 X86::LCMPXCHG16, X86::MOV16rr,
6593 X86::NOT16r, X86::AX,
6594 X86::GR16RegisterClass);
6595 case X86::ATOMNAND16:
6596 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
6597 X86::AND16ri, X86::MOV16rm,
6598 X86::LCMPXCHG16, X86::MOV16rr,
6599 X86::NOT16r, X86::AX,
6600 X86::GR16RegisterClass, true);
6601 case X86::ATOMMIN16:
6602 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
6603 case X86::ATOMMAX16:
6604 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
6605 case X86::ATOMUMIN16:
6606 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
6607 case X86::ATOMUMAX16:
6608 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
6609
6610 case X86::ATOMAND8:
6611 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
6612 X86::AND8ri, X86::MOV8rm,
6613 X86::LCMPXCHG8, X86::MOV8rr,
6614 X86::NOT8r, X86::AL,
6615 X86::GR8RegisterClass);
6616 case X86::ATOMOR8:
6617 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
6618 X86::OR8ri, X86::MOV8rm,
6619 X86::LCMPXCHG8, X86::MOV8rr,
6620 X86::NOT8r, X86::AL,
6621 X86::GR8RegisterClass);
6622 case X86::ATOMXOR8:
6623 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
6624 X86::XOR8ri, X86::MOV8rm,
6625 X86::LCMPXCHG8, X86::MOV8rr,
6626 X86::NOT8r, X86::AL,
6627 X86::GR8RegisterClass);
6628 case X86::ATOMNAND8:
6629 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
6630 X86::AND8ri, X86::MOV8rm,
6631 X86::LCMPXCHG8, X86::MOV8rr,
6632 X86::NOT8r, X86::AL,
6633 X86::GR8RegisterClass, true);
6634 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen6b60eca2008-08-20 00:48:50 +00006635 case X86::ATOMAND64:
6636 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
6637 X86::AND64ri32, X86::MOV64rm,
6638 X86::LCMPXCHG64, X86::MOV64rr,
6639 X86::NOT64r, X86::RAX,
6640 X86::GR64RegisterClass);
6641 case X86::ATOMOR64:
6642 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
6643 X86::OR64ri32, X86::MOV64rm,
6644 X86::LCMPXCHG64, X86::MOV64rr,
6645 X86::NOT64r, X86::RAX,
6646 X86::GR64RegisterClass);
6647 case X86::ATOMXOR64:
6648 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
6649 X86::XOR64ri32, X86::MOV64rm,
6650 X86::LCMPXCHG64, X86::MOV64rr,
6651 X86::NOT64r, X86::RAX,
6652 X86::GR64RegisterClass);
6653 case X86::ATOMNAND64:
6654 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
6655 X86::AND64ri32, X86::MOV64rm,
6656 X86::LCMPXCHG64, X86::MOV64rr,
6657 X86::NOT64r, X86::RAX,
6658 X86::GR64RegisterClass, true);
6659 case X86::ATOMMIN64:
6660 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
6661 case X86::ATOMMAX64:
6662 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
6663 case X86::ATOMUMIN64:
6664 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
6665 case X86::ATOMUMAX64:
6666 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006667 }
6668}
6669
6670//===----------------------------------------------------------------------===//
6671// X86 Optimization Hooks
6672//===----------------------------------------------------------------------===//
6673
Dan Gohman8181bd12008-07-27 21:46:04 +00006674void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00006675 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +00006676 APInt &KnownZero,
6677 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006678 const SelectionDAG &DAG,
6679 unsigned Depth) const {
6680 unsigned Opc = Op.getOpcode();
6681 assert((Opc >= ISD::BUILTIN_OP_END ||
6682 Opc == ISD::INTRINSIC_WO_CHAIN ||
6683 Opc == ISD::INTRINSIC_W_CHAIN ||
6684 Opc == ISD::INTRINSIC_VOID) &&
6685 "Should use MaskedValueIsZero if you don't know whether Op"
6686 " is a target node!");
6687
Dan Gohman1d79e432008-02-13 23:07:24 +00006688 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006689 switch (Opc) {
6690 default: break;
6691 case X86ISD::SETCC:
Dan Gohman229fa052008-02-13 00:35:47 +00006692 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
6693 Mask.getBitWidth() - 1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006694 break;
6695 }
6696}
6697
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006698/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengef7be082008-05-12 19:56:52 +00006699/// node is a GlobalAddress + offset.
6700bool X86TargetLowering::isGAPlusOffset(SDNode *N,
6701 GlobalValue* &GA, int64_t &Offset) const{
6702 if (N->getOpcode() == X86ISD::Wrapper) {
6703 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006704 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
6705 return true;
6706 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006707 }
Evan Chengef7be082008-05-12 19:56:52 +00006708 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006709}
6710
Evan Chengef7be082008-05-12 19:56:52 +00006711static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
6712 const TargetLowering &TLI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006713 GlobalValue *GV;
Nick Lewycky4bd3fca2008-02-02 08:29:58 +00006714 int64_t Offset = 0;
Evan Chengef7be082008-05-12 19:56:52 +00006715 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng40ee6e52008-05-08 00:57:18 +00006716 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattner3834cf32008-01-26 20:07:42 +00006717 // DAG combine handles the stack object case.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006718 return false;
6719}
6720
Dan Gohman8181bd12008-07-27 21:46:04 +00006721static bool EltsFromConsecutiveLoads(SDNode *N, SDValue PermMask,
Duncan Sands92c43912008-06-06 12:08:01 +00006722 unsigned NumElems, MVT EVT,
Evan Chengef7be082008-05-12 19:56:52 +00006723 SDNode *&Base,
6724 SelectionDAG &DAG, MachineFrameInfo *MFI,
6725 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00006726 Base = NULL;
6727 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006728 SDValue Idx = PermMask.getOperand(i);
Evan Cheng40ee6e52008-05-08 00:57:18 +00006729 if (Idx.getOpcode() == ISD::UNDEF) {
6730 if (!Base)
6731 return false;
6732 continue;
6733 }
6734
Dan Gohman8181bd12008-07-27 21:46:04 +00006735 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greif1c80d112008-08-28 21:40:38 +00006736 if (!Elt.getNode() ||
6737 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng40ee6e52008-05-08 00:57:18 +00006738 return false;
6739 if (!Base) {
Gabor Greif1c80d112008-08-28 21:40:38 +00006740 Base = Elt.getNode();
Evan Cheng92ee6822008-05-10 06:46:49 +00006741 if (Base->getOpcode() == ISD::UNDEF)
6742 return false;
Evan Cheng40ee6e52008-05-08 00:57:18 +00006743 continue;
6744 }
6745 if (Elt.getOpcode() == ISD::UNDEF)
6746 continue;
6747
Gabor Greif1c80d112008-08-28 21:40:38 +00006748 if (!TLI.isConsecutiveLoad(Elt.getNode(), Base,
Duncan Sands92c43912008-06-06 12:08:01 +00006749 EVT.getSizeInBits()/8, i, MFI))
Evan Cheng40ee6e52008-05-08 00:57:18 +00006750 return false;
6751 }
6752 return true;
6753}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006754
6755/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
6756/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
6757/// if the load addresses are consecutive, non-overlapping, and in the right
6758/// order.
Dan Gohman8181bd12008-07-27 21:46:04 +00006759static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Evan Chengef7be082008-05-12 19:56:52 +00006760 const TargetLowering &TLI) {
Evan Cheng40ee6e52008-05-08 00:57:18 +00006761 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Duncan Sands92c43912008-06-06 12:08:01 +00006762 MVT VT = N->getValueType(0);
6763 MVT EVT = VT.getVectorElementType();
Dan Gohman8181bd12008-07-27 21:46:04 +00006764 SDValue PermMask = N->getOperand(2);
Evan Chengbad18452008-05-05 22:12:23 +00006765 unsigned NumElems = PermMask.getNumOperands();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006766 SDNode *Base = NULL;
Evan Chengef7be082008-05-12 19:56:52 +00006767 if (!EltsFromConsecutiveLoads(N, PermMask, NumElems, EVT, Base,
6768 DAG, MFI, TLI))
Dan Gohman8181bd12008-07-27 21:46:04 +00006769 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006770
Dan Gohman11821702007-07-27 17:16:43 +00006771 LoadSDNode *LD = cast<LoadSDNode>(Base);
Gabor Greif1c80d112008-08-28 21:40:38 +00006772 if (isBaseAlignmentOfN(16, Base->getOperand(1).getNode(), TLI))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006773 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
Dan Gohman11821702007-07-27 17:16:43 +00006774 LD->getSrcValueOffset(), LD->isVolatile());
Evan Chengbad18452008-05-05 22:12:23 +00006775 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
6776 LD->getSrcValueOffset(), LD->isVolatile(),
6777 LD->getAlignment());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006778}
6779
Evan Chengb6290462008-05-12 23:04:07 +00006780/// PerformBuildVectorCombine - build_vector 0,(load i64 / f64) -> movq / movsd.
Dan Gohman8181bd12008-07-27 21:46:04 +00006781static SDValue PerformBuildVectorCombine(SDNode *N, SelectionDAG &DAG,
Evan Chengef7be082008-05-12 19:56:52 +00006782 const X86Subtarget *Subtarget,
6783 const TargetLowering &TLI) {
Evan Chengdea99362008-05-29 08:22:04 +00006784 unsigned NumOps = N->getNumOperands();
6785
Evan Chenge9b9c672008-05-09 21:53:03 +00006786 // Ignore single operand BUILD_VECTOR.
Evan Chengdea99362008-05-29 08:22:04 +00006787 if (NumOps == 1)
Dan Gohman8181bd12008-07-27 21:46:04 +00006788 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00006789
Duncan Sands92c43912008-06-06 12:08:01 +00006790 MVT VT = N->getValueType(0);
6791 MVT EVT = VT.getVectorElementType();
Evan Chenge9b9c672008-05-09 21:53:03 +00006792 if ((EVT != MVT::i64 && EVT != MVT::f64) || Subtarget->is64Bit())
6793 // We are looking for load i64 and zero extend. We want to transform
6794 // it before legalizer has a chance to expand it. Also look for i64
6795 // BUILD_PAIR bit casted to f64.
Dan Gohman8181bd12008-07-27 21:46:04 +00006796 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00006797 // This must be an insertion into a zero vector.
Dan Gohman8181bd12008-07-27 21:46:04 +00006798 SDValue HighElt = N->getOperand(1);
Evan Cheng5b0c30e2008-05-10 00:58:41 +00006799 if (!isZeroNode(HighElt))
Dan Gohman8181bd12008-07-27 21:46:04 +00006800 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00006801
6802 // Value must be a load.
Gabor Greif1c80d112008-08-28 21:40:38 +00006803 SDNode *Base = N->getOperand(0).getNode();
Evan Chenge9b9c672008-05-09 21:53:03 +00006804 if (!isa<LoadSDNode>(Base)) {
Evan Chengb6290462008-05-12 23:04:07 +00006805 if (Base->getOpcode() != ISD::BIT_CONVERT)
Dan Gohman8181bd12008-07-27 21:46:04 +00006806 return SDValue();
Gabor Greif1c80d112008-08-28 21:40:38 +00006807 Base = Base->getOperand(0).getNode();
Evan Chengb6290462008-05-12 23:04:07 +00006808 if (!isa<LoadSDNode>(Base))
Dan Gohman8181bd12008-07-27 21:46:04 +00006809 return SDValue();
Evan Chenge9b9c672008-05-09 21:53:03 +00006810 }
Evan Chenge9b9c672008-05-09 21:53:03 +00006811
6812 // Transform it into VZEXT_LOAD addr.
Evan Chengb6290462008-05-12 23:04:07 +00006813 LoadSDNode *LD = cast<LoadSDNode>(Base);
Nate Begeman211c4742008-05-28 00:24:25 +00006814
6815 // Load must not be an extload.
6816 if (LD->getExtensionType() != ISD::NON_EXTLOAD)
Dan Gohman8181bd12008-07-27 21:46:04 +00006817 return SDValue();
Nate Begeman211c4742008-05-28 00:24:25 +00006818
Evan Chenge9b9c672008-05-09 21:53:03 +00006819 return DAG.getNode(X86ISD::VZEXT_LOAD, VT, LD->getChain(), LD->getBasePtr());
6820}
6821
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006822/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00006823static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006824 const X86Subtarget *Subtarget) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006825 SDValue Cond = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006826
6827 // If we have SSE[12] support, try to form min/max nodes.
6828 if (Subtarget->hasSSE2() &&
6829 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
6830 if (Cond.getOpcode() == ISD::SETCC) {
6831 // Get the LHS/RHS of the select.
Dan Gohman8181bd12008-07-27 21:46:04 +00006832 SDValue LHS = N->getOperand(1);
6833 SDValue RHS = N->getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006834 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
6835
6836 unsigned Opcode = 0;
6837 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
6838 switch (CC) {
6839 default: break;
6840 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
6841 case ISD::SETULE:
6842 case ISD::SETLE:
6843 if (!UnsafeFPMath) break;
6844 // FALL THROUGH.
6845 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
6846 case ISD::SETLT:
6847 Opcode = X86ISD::FMIN;
6848 break;
6849
6850 case ISD::SETOGT: // (X > Y) ? X : Y -> max
6851 case ISD::SETUGT:
6852 case ISD::SETGT:
6853 if (!UnsafeFPMath) break;
6854 // FALL THROUGH.
6855 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
6856 case ISD::SETGE:
6857 Opcode = X86ISD::FMAX;
6858 break;
6859 }
6860 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
6861 switch (CC) {
6862 default: break;
6863 case ISD::SETOGT: // (X > Y) ? Y : X -> min
6864 case ISD::SETUGT:
6865 case ISD::SETGT:
6866 if (!UnsafeFPMath) break;
6867 // FALL THROUGH.
6868 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
6869 case ISD::SETGE:
6870 Opcode = X86ISD::FMIN;
6871 break;
6872
6873 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
6874 case ISD::SETULE:
6875 case ISD::SETLE:
6876 if (!UnsafeFPMath) break;
6877 // FALL THROUGH.
6878 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
6879 case ISD::SETLT:
6880 Opcode = X86ISD::FMAX;
6881 break;
6882 }
6883 }
6884
6885 if (Opcode)
6886 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
6887 }
6888
6889 }
6890
Dan Gohman8181bd12008-07-27 21:46:04 +00006891 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006892}
6893
Chris Lattnerce84ae42008-02-22 02:09:43 +00006894/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00006895static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Chris Lattnerce84ae42008-02-22 02:09:43 +00006896 const X86Subtarget *Subtarget) {
6897 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
6898 // the FP state in cases where an emms may be missing.
Dale Johannesend112b802008-02-25 19:20:14 +00006899 // A preferable solution to the general problem is to figure out the right
6900 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng40ee6e52008-05-08 00:57:18 +00006901 StoreSDNode *St = cast<StoreSDNode>(N);
Duncan Sands92c43912008-06-06 12:08:01 +00006902 if (St->getValue().getValueType().isVector() &&
6903 St->getValue().getValueType().getSizeInBits() == 64 &&
Dale Johannesend112b802008-02-25 19:20:14 +00006904 isa<LoadSDNode>(St->getValue()) &&
6905 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
6906 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greif1c80d112008-08-28 21:40:38 +00006907 SDNode* LdVal = St->getValue().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00006908 LoadSDNode *Ld = 0;
6909 int TokenFactorIndex = -1;
Dan Gohman8181bd12008-07-27 21:46:04 +00006910 SmallVector<SDValue, 8> Ops;
Gabor Greif1c80d112008-08-28 21:40:38 +00006911 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesend112b802008-02-25 19:20:14 +00006912 // Must be a store of a load. We currently handle two cases: the load
6913 // is a direct child, and it's under an intervening TokenFactor. It is
6914 // possible to dig deeper under nested TokenFactors.
Dale Johannesen49151bc2008-02-25 22:29:22 +00006915 if (ChainVal == LdVal)
Dale Johannesend112b802008-02-25 19:20:14 +00006916 Ld = cast<LoadSDNode>(St->getChain());
6917 else if (St->getValue().hasOneUse() &&
6918 ChainVal->getOpcode() == ISD::TokenFactor) {
6919 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +00006920 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesend112b802008-02-25 19:20:14 +00006921 TokenFactorIndex = i;
6922 Ld = cast<LoadSDNode>(St->getValue());
6923 } else
6924 Ops.push_back(ChainVal->getOperand(i));
6925 }
6926 }
6927 if (Ld) {
6928 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
6929 if (Subtarget->is64Bit()) {
Dan Gohman8181bd12008-07-27 21:46:04 +00006930 SDValue NewLd = DAG.getLoad(MVT::i64, Ld->getChain(),
Dale Johannesend112b802008-02-25 19:20:14 +00006931 Ld->getBasePtr(), Ld->getSrcValue(),
6932 Ld->getSrcValueOffset(), Ld->isVolatile(),
6933 Ld->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00006934 SDValue NewChain = NewLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00006935 if (TokenFactorIndex != -1) {
Dan Gohman72032662008-03-28 23:45:16 +00006936 Ops.push_back(NewChain);
Dale Johannesend112b802008-02-25 19:20:14 +00006937 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
6938 Ops.size());
6939 }
6940 return DAG.getStore(NewChain, NewLd, St->getBasePtr(),
6941 St->getSrcValue(), St->getSrcValueOffset(),
6942 St->isVolatile(), St->getAlignment());
6943 }
6944
6945 // Otherwise, lower to two 32-bit copies.
Dan Gohman8181bd12008-07-27 21:46:04 +00006946 SDValue LoAddr = Ld->getBasePtr();
6947 SDValue HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00006948 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00006949
Dan Gohman8181bd12008-07-27 21:46:04 +00006950 SDValue LoLd = DAG.getLoad(MVT::i32, Ld->getChain(), LoAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00006951 Ld->getSrcValue(), Ld->getSrcValueOffset(),
6952 Ld->isVolatile(), Ld->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00006953 SDValue HiLd = DAG.getLoad(MVT::i32, Ld->getChain(), HiAddr,
Dale Johannesend112b802008-02-25 19:20:14 +00006954 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
6955 Ld->isVolatile(),
6956 MinAlign(Ld->getAlignment(), 4));
6957
Dan Gohman8181bd12008-07-27 21:46:04 +00006958 SDValue NewChain = LoLd.getValue(1);
Dale Johannesend112b802008-02-25 19:20:14 +00006959 if (TokenFactorIndex != -1) {
6960 Ops.push_back(LoLd);
6961 Ops.push_back(HiLd);
6962 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
6963 Ops.size());
6964 }
6965
6966 LoAddr = St->getBasePtr();
6967 HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
Duncan Sands92c43912008-06-06 12:08:01 +00006968 DAG.getConstant(4, MVT::i32));
Dale Johannesend112b802008-02-25 19:20:14 +00006969
Dan Gohman8181bd12008-07-27 21:46:04 +00006970 SDValue LoSt = DAG.getStore(NewChain, LoLd, LoAddr,
Chris Lattnerce84ae42008-02-22 02:09:43 +00006971 St->getSrcValue(), St->getSrcValueOffset(),
6972 St->isVolatile(), St->getAlignment());
Dan Gohman8181bd12008-07-27 21:46:04 +00006973 SDValue HiSt = DAG.getStore(NewChain, HiLd, HiAddr,
Gabor Greif825aa892008-08-28 23:19:51 +00006974 St->getSrcValue(),
6975 St->getSrcValueOffset() + 4,
Dale Johannesend112b802008-02-25 19:20:14 +00006976 St->isVolatile(),
6977 MinAlign(St->getAlignment(), 4));
6978 return DAG.getNode(ISD::TokenFactor, MVT::Other, LoSt, HiSt);
Chris Lattnerce84ae42008-02-22 02:09:43 +00006979 }
Chris Lattnerce84ae42008-02-22 02:09:43 +00006980 }
Dan Gohman8181bd12008-07-27 21:46:04 +00006981 return SDValue();
Chris Lattnerce84ae42008-02-22 02:09:43 +00006982}
6983
Chris Lattner470d5dc2008-01-25 06:14:17 +00006984/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
6985/// X86ISD::FXOR nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00006986static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner470d5dc2008-01-25 06:14:17 +00006987 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
6988 // F[X]OR(0.0, x) -> x
6989 // F[X]OR(x, 0.0) -> x
Chris Lattnerf82998f2008-01-25 05:46:26 +00006990 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
6991 if (C->getValueAPF().isPosZero())
6992 return N->getOperand(1);
6993 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
6994 if (C->getValueAPF().isPosZero())
6995 return N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +00006996 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00006997}
6998
6999/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman8181bd12008-07-27 21:46:04 +00007000static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattnerf82998f2008-01-25 05:46:26 +00007001 // FAND(0.0, x) -> 0.0
7002 // FAND(x, 0.0) -> 0.0
7003 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
7004 if (C->getValueAPF().isPosZero())
7005 return N->getOperand(0);
7006 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
7007 if (C->getValueAPF().isPosZero())
7008 return N->getOperand(1);
Dan Gohman8181bd12008-07-27 21:46:04 +00007009 return SDValue();
Chris Lattnerf82998f2008-01-25 05:46:26 +00007010}
7011
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007012
Dan Gohman8181bd12008-07-27 21:46:04 +00007013SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007014 DAGCombinerInfo &DCI) const {
7015 SelectionDAG &DAG = DCI.DAG;
7016 switch (N->getOpcode()) {
7017 default: break;
Evan Chengef7be082008-05-12 19:56:52 +00007018 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
7019 case ISD::BUILD_VECTOR:
7020 return PerformBuildVectorCombine(N, DAG, Subtarget, *this);
Chris Lattnerf82998f2008-01-25 05:46:26 +00007021 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng40ee6e52008-05-08 00:57:18 +00007022 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner470d5dc2008-01-25 06:14:17 +00007023 case X86ISD::FXOR:
Chris Lattnerf82998f2008-01-25 05:46:26 +00007024 case X86ISD::FOR: return PerformFORCombine(N, DAG);
7025 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007026 }
7027
Dan Gohman8181bd12008-07-27 21:46:04 +00007028 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007029}
7030
7031//===----------------------------------------------------------------------===//
7032// X86 Inline Assembly Support
7033//===----------------------------------------------------------------------===//
7034
7035/// getConstraintType - Given a constraint letter, return the type of
7036/// constraint it is for this target.
7037X86TargetLowering::ConstraintType
7038X86TargetLowering::getConstraintType(const std::string &Constraint) const {
7039 if (Constraint.size() == 1) {
7040 switch (Constraint[0]) {
7041 case 'A':
Chris Lattner267805f2008-03-11 19:06:29 +00007042 case 'f':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007043 case 'r':
7044 case 'R':
7045 case 'l':
7046 case 'q':
7047 case 'Q':
7048 case 'x':
Dale Johannesen9ab553f2008-04-01 00:57:48 +00007049 case 'y':
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007050 case 'Y':
7051 return C_RegisterClass;
7052 default:
7053 break;
7054 }
7055 }
7056 return TargetLowering::getConstraintType(Constraint);
7057}
7058
Dale Johannesene99fc902008-01-29 02:21:21 +00007059/// LowerXConstraint - try to replace an X constraint, which matches anything,
7060/// with another that has more specific requirements based on the type of the
7061/// corresponding operand.
Chris Lattnereca405c2008-04-26 23:02:14 +00007062const char *X86TargetLowering::
Duncan Sands92c43912008-06-06 12:08:01 +00007063LowerXConstraint(MVT ConstraintVT) const {
Chris Lattnereca405c2008-04-26 23:02:14 +00007064 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
7065 // 'f' like normal targets.
Duncan Sands92c43912008-06-06 12:08:01 +00007066 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesene99fc902008-01-29 02:21:21 +00007067 if (Subtarget->hasSSE2())
Chris Lattnereca405c2008-04-26 23:02:14 +00007068 return "Y";
7069 if (Subtarget->hasSSE1())
7070 return "x";
7071 }
7072
7073 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesene99fc902008-01-29 02:21:21 +00007074}
7075
Chris Lattnera531abc2007-08-25 00:47:38 +00007076/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
7077/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman8181bd12008-07-27 21:46:04 +00007078void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattnera531abc2007-08-25 00:47:38 +00007079 char Constraint,
Dan Gohman8181bd12008-07-27 21:46:04 +00007080 std::vector<SDValue>&Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +00007081 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00007082 SDValue Result(0, 0);
Chris Lattnera531abc2007-08-25 00:47:38 +00007083
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007084 switch (Constraint) {
7085 default: break;
7086 case 'I':
7087 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnera531abc2007-08-25 00:47:38 +00007088 if (C->getValue() <= 31) {
7089 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
7090 break;
7091 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007092 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007093 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007094 case 'N':
7095 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattnera531abc2007-08-25 00:47:38 +00007096 if (C->getValue() <= 255) {
7097 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
7098 break;
7099 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007100 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007101 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007102 case 'i': {
7103 // Literal immediates are always ok.
Chris Lattnera531abc2007-08-25 00:47:38 +00007104 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
7105 Result = DAG.getTargetConstant(CST->getValue(), Op.getValueType());
7106 break;
7107 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007108
7109 // If we are in non-pic codegen mode, we allow the address of a global (with
7110 // an optional displacement) to be used with 'i'.
7111 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
7112 int64_t Offset = 0;
7113
7114 // Match either (GA) or (GA+C)
7115 if (GA) {
7116 Offset = GA->getOffset();
7117 } else if (Op.getOpcode() == ISD::ADD) {
7118 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7119 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
7120 if (C && GA) {
7121 Offset = GA->getOffset()+C->getValue();
7122 } else {
7123 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
7124 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
7125 if (C && GA)
7126 Offset = GA->getOffset()+C->getValue();
7127 else
7128 C = 0, GA = 0;
7129 }
7130 }
7131
7132 if (GA) {
7133 // If addressing this global requires a load (e.g. in PIC mode), we can't
7134 // match.
7135 if (Subtarget->GVRequiresExtraLoad(GA->getGlobal(), getTargetMachine(),
7136 false))
Chris Lattnera531abc2007-08-25 00:47:38 +00007137 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007138
7139 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
7140 Offset);
Chris Lattnera531abc2007-08-25 00:47:38 +00007141 Result = Op;
7142 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007143 }
7144
7145 // Otherwise, not valid for this mode.
Chris Lattnera531abc2007-08-25 00:47:38 +00007146 return;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007147 }
7148 }
Chris Lattnera531abc2007-08-25 00:47:38 +00007149
Gabor Greif1c80d112008-08-28 21:40:38 +00007150 if (Result.getNode()) {
Chris Lattnera531abc2007-08-25 00:47:38 +00007151 Ops.push_back(Result);
7152 return;
7153 }
7154 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007155}
7156
7157std::vector<unsigned> X86TargetLowering::
7158getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00007159 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007160 if (Constraint.size() == 1) {
7161 // FIXME: not handling fp-stack yet!
7162 switch (Constraint[0]) { // GCC X86 Constraint Letters
7163 default: break; // Unknown constraint letter
7164 case 'A': // EAX/EDX
7165 if (VT == MVT::i32 || VT == MVT::i64)
7166 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
7167 break;
7168 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
7169 case 'Q': // Q_REGS
7170 if (VT == MVT::i32)
7171 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
7172 else if (VT == MVT::i16)
7173 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
7174 else if (VT == MVT::i8)
Evan Chengf85c10f2007-08-13 23:27:11 +00007175 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner35032592007-11-04 06:51:12 +00007176 else if (VT == MVT::i64)
7177 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
7178 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007179 }
7180 }
7181
7182 return std::vector<unsigned>();
7183}
7184
7185std::pair<unsigned, const TargetRegisterClass*>
7186X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00007187 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007188 // First, see if this is a constraint that directly corresponds to an LLVM
7189 // register class.
7190 if (Constraint.size() == 1) {
7191 // GCC Constraint Letters
7192 switch (Constraint[0]) {
7193 default: break;
7194 case 'r': // GENERAL_REGS
7195 case 'R': // LEGACY_REGS
7196 case 'l': // INDEX_REGS
7197 if (VT == MVT::i64 && Subtarget->is64Bit())
7198 return std::make_pair(0U, X86::GR64RegisterClass);
7199 if (VT == MVT::i32)
7200 return std::make_pair(0U, X86::GR32RegisterClass);
7201 else if (VT == MVT::i16)
7202 return std::make_pair(0U, X86::GR16RegisterClass);
7203 else if (VT == MVT::i8)
7204 return std::make_pair(0U, X86::GR8RegisterClass);
7205 break;
Chris Lattner267805f2008-03-11 19:06:29 +00007206 case 'f': // FP Stack registers.
7207 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
7208 // value to the correct fpstack register class.
7209 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
7210 return std::make_pair(0U, X86::RFP32RegisterClass);
7211 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
7212 return std::make_pair(0U, X86::RFP64RegisterClass);
7213 return std::make_pair(0U, X86::RFP80RegisterClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007214 case 'y': // MMX_REGS if MMX allowed.
7215 if (!Subtarget->hasMMX()) break;
7216 return std::make_pair(0U, X86::VR64RegisterClass);
7217 break;
7218 case 'Y': // SSE_REGS if SSE2 allowed
7219 if (!Subtarget->hasSSE2()) break;
7220 // FALL THROUGH.
7221 case 'x': // SSE_REGS if SSE1 allowed
7222 if (!Subtarget->hasSSE1()) break;
Duncan Sands92c43912008-06-06 12:08:01 +00007223
7224 switch (VT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007225 default: break;
7226 // Scalar SSE types.
7227 case MVT::f32:
7228 case MVT::i32:
7229 return std::make_pair(0U, X86::FR32RegisterClass);
7230 case MVT::f64:
7231 case MVT::i64:
7232 return std::make_pair(0U, X86::FR64RegisterClass);
7233 // Vector types.
7234 case MVT::v16i8:
7235 case MVT::v8i16:
7236 case MVT::v4i32:
7237 case MVT::v2i64:
7238 case MVT::v4f32:
7239 case MVT::v2f64:
7240 return std::make_pair(0U, X86::VR128RegisterClass);
7241 }
7242 break;
7243 }
7244 }
7245
7246 // Use the default implementation in TargetLowering to convert the register
7247 // constraint into a member of a register class.
7248 std::pair<unsigned, const TargetRegisterClass*> Res;
7249 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
7250
7251 // Not found as a standard register?
7252 if (Res.second == 0) {
7253 // GCC calls "st(0)" just plain "st".
7254 if (StringsEqualNoCase("{st}", Constraint)) {
7255 Res.first = X86::ST0;
Chris Lattner3cfe51b2007-09-24 05:27:37 +00007256 Res.second = X86::RFP80RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007257 }
7258
7259 return Res;
7260 }
7261
7262 // Otherwise, check to see if this is a register class of the wrong value
7263 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
7264 // turn into {ax},{dx}.
7265 if (Res.second->hasType(VT))
7266 return Res; // Correct type already, nothing to do.
7267
7268 // All of the single-register GCC register classes map their values onto
7269 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
7270 // really want an 8-bit or 32-bit register, map to the appropriate register
7271 // class and return the appropriate register.
Chris Lattnere9d7f792008-08-26 06:19:02 +00007272 if (Res.second == X86::GR16RegisterClass) {
7273 if (VT == MVT::i8) {
7274 unsigned DestReg = 0;
7275 switch (Res.first) {
7276 default: break;
7277 case X86::AX: DestReg = X86::AL; break;
7278 case X86::DX: DestReg = X86::DL; break;
7279 case X86::CX: DestReg = X86::CL; break;
7280 case X86::BX: DestReg = X86::BL; break;
7281 }
7282 if (DestReg) {
7283 Res.first = DestReg;
7284 Res.second = Res.second = X86::GR8RegisterClass;
7285 }
7286 } else if (VT == MVT::i32) {
7287 unsigned DestReg = 0;
7288 switch (Res.first) {
7289 default: break;
7290 case X86::AX: DestReg = X86::EAX; break;
7291 case X86::DX: DestReg = X86::EDX; break;
7292 case X86::CX: DestReg = X86::ECX; break;
7293 case X86::BX: DestReg = X86::EBX; break;
7294 case X86::SI: DestReg = X86::ESI; break;
7295 case X86::DI: DestReg = X86::EDI; break;
7296 case X86::BP: DestReg = X86::EBP; break;
7297 case X86::SP: DestReg = X86::ESP; break;
7298 }
7299 if (DestReg) {
7300 Res.first = DestReg;
7301 Res.second = Res.second = X86::GR32RegisterClass;
7302 }
7303 } else if (VT == MVT::i64) {
7304 unsigned DestReg = 0;
7305 switch (Res.first) {
7306 default: break;
7307 case X86::AX: DestReg = X86::RAX; break;
7308 case X86::DX: DestReg = X86::RDX; break;
7309 case X86::CX: DestReg = X86::RCX; break;
7310 case X86::BX: DestReg = X86::RBX; break;
7311 case X86::SI: DestReg = X86::RSI; break;
7312 case X86::DI: DestReg = X86::RDI; break;
7313 case X86::BP: DestReg = X86::RBP; break;
7314 case X86::SP: DestReg = X86::RSP; break;
7315 }
7316 if (DestReg) {
7317 Res.first = DestReg;
7318 Res.second = Res.second = X86::GR64RegisterClass;
7319 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007320 }
Chris Lattnere9d7f792008-08-26 06:19:02 +00007321 } else if (Res.second == X86::FR32RegisterClass ||
7322 Res.second == X86::FR64RegisterClass ||
7323 Res.second == X86::VR128RegisterClass) {
7324 // Handle references to XMM physical registers that got mapped into the
7325 // wrong class. This can happen with constraints like {xmm0} where the
7326 // target independent register mapper will just pick the first match it can
7327 // find, ignoring the required type.
7328 if (VT == MVT::f32)
7329 Res.second = X86::FR32RegisterClass;
7330 else if (VT == MVT::f64)
7331 Res.second = X86::FR64RegisterClass;
7332 else if (X86::VR128RegisterClass->hasType(VT))
7333 Res.second = X86::VR128RegisterClass;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007334 }
7335
7336 return Res;
7337}