blob: 3cf1d726ecc8f391c50b4373028bbea88543b07e [file] [log] [blame]
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001//===-- RegAllocFast.cpp - A fast register allocator for debug code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This register allocator allocates registers to a basic block at a time,
11// attempting to keep values in registers and reusing registers as appropriate.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "regalloc"
16#include "llvm/BasicBlock.h"
17#include "llvm/CodeGen/MachineFunctionPass.h"
18#include "llvm/CodeGen/MachineInstr.h"
Devang Patel459a36b2010-08-04 18:42:02 +000019#include "llvm/CodeGen/MachineInstrBuilder.h"
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineRegisterInfo.h"
22#include "llvm/CodeGen/Passes.h"
23#include "llvm/CodeGen/RegAllocRegistry.h"
24#include "llvm/Target/TargetInstrInfo.h"
25#include "llvm/Target/TargetMachine.h"
26#include "llvm/Support/CommandLine.h"
27#include "llvm/Support/Debug.h"
28#include "llvm/Support/ErrorHandling.h"
29#include "llvm/Support/raw_ostream.h"
30#include "llvm/ADT/DenseMap.h"
31#include "llvm/ADT/IndexedMap.h"
32#include "llvm/ADT/SmallSet.h"
33#include "llvm/ADT/SmallVector.h"
34#include "llvm/ADT/Statistic.h"
35#include "llvm/ADT/STLExtras.h"
36#include <algorithm>
37using namespace llvm;
38
39STATISTIC(NumStores, "Number of stores added");
40STATISTIC(NumLoads , "Number of loads added");
Jakob Stoklund Olesen8a65c512010-05-14 21:55:50 +000041STATISTIC(NumCopies, "Number of copies coalesced");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000042
43static RegisterRegAlloc
44 fastRegAlloc("fast", "fast register allocator", createFastRegisterAllocator);
45
46namespace {
47 class RAFast : public MachineFunctionPass {
48 public:
49 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000050 RAFast() : MachineFunctionPass(ID), StackSlotForVirtReg(-1),
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +000051 isBulkSpilling(false) {}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000052 private:
53 const TargetMachine *TM;
54 MachineFunction *MF;
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +000055 MachineRegisterInfo *MRI;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000056 const TargetRegisterInfo *TRI;
57 const TargetInstrInfo *TII;
58
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +000059 // Basic block currently being allocated.
60 MachineBasicBlock *MBB;
61
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000062 // StackSlotForVirtReg - Maps virtual regs to the frame index where these
63 // values are spilled.
64 IndexedMap<int, VirtReg2IndexFunctor> StackSlotForVirtReg;
65
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000066 // Everything we know about a live virtual register.
67 struct LiveReg {
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +000068 MachineInstr *LastUse; // Last instr to use reg.
69 unsigned PhysReg; // Currently held here.
70 unsigned short LastOpNum; // OpNum on LastUse.
71 bool Dirty; // Register needs spill.
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000072
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +000073 LiveReg(unsigned p=0) : LastUse(0), PhysReg(p), LastOpNum(0),
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +000074 Dirty(false) {}
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000075 };
76
77 typedef DenseMap<unsigned, LiveReg> LiveRegMap;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +000078 typedef LiveRegMap::value_type LiveRegEntry;
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000079
80 // LiveVirtRegs - This map contains entries for each virtual register
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000081 // that is currently available in a physical register.
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000082 LiveRegMap LiveVirtRegs;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000083
Devang Patel459a36b2010-08-04 18:42:02 +000084 DenseMap<unsigned, MachineInstr *> LiveDbgValueMap;
85
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +000086 // RegState - Track the state of a physical register.
87 enum RegState {
88 // A disabled register is not available for allocation, but an alias may
89 // be in use. A register can only be moved out of the disabled state if
90 // all aliases are disabled.
91 regDisabled,
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000092
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +000093 // A free register is not currently in use and can be allocated
94 // immediately without checking aliases.
95 regFree,
96
97 // A reserved register has been assigned expolicitly (e.g., setting up a
98 // call parameter), and it remains reserved until it is used.
99 regReserved
100
101 // A register state may also be a virtual register number, indication that
102 // the physical register is currently allocated to a virtual register. In
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000103 // that case, LiveVirtRegs contains the inverse mapping.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000104 };
105
106 // PhysRegState - One of the RegState enums, or a virtreg.
107 std::vector<unsigned> PhysRegState;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000108
109 // UsedInInstr - BitVector of physregs that are used in the current
110 // instruction, and so cannot be allocated.
111 BitVector UsedInInstr;
112
Jakob Stoklund Olesenefa155f2010-05-14 22:02:56 +0000113 // Allocatable - vector of allocatable physical registers.
114 BitVector Allocatable;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000115
Jim Grosbach1f758832010-09-01 19:28:41 +0000116 // Reserved - vector of reserved physical registers.
117 BitVector Reserved;
118
Jim Grosbach07cb6892010-09-01 19:16:29 +0000119 // SkippedInstrs - Descriptors of instructions whose clobber list was
120 // ignored because all registers were spilled. It is still necessary to
121 // mark all the clobbered registers as used by the function.
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +0000122 SmallPtrSet<const TargetInstrDesc*, 4> SkippedInstrs;
123
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000124 // isBulkSpilling - This flag is set when LiveRegMap will be cleared
125 // completely after spilling all live registers. LiveRegMap entries should
126 // not be erased.
127 bool isBulkSpilling;
Jakob Stoklund Olesen7d4f2592010-05-14 00:02:20 +0000128
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000129 enum {
130 spillClean = 1,
131 spillDirty = 100,
132 spillImpossible = ~0u
133 };
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000134 public:
135 virtual const char *getPassName() const {
136 return "Fast Register Allocator";
137 }
138
139 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
140 AU.setPreservesCFG();
141 AU.addRequiredID(PHIEliminationID);
142 AU.addRequiredID(TwoAddressInstructionPassID);
143 MachineFunctionPass::getAnalysisUsage(AU);
144 }
145
146 private:
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000147 bool runOnMachineFunction(MachineFunction &Fn);
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000148 void AllocateBasicBlock();
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000149 void handleThroughOperands(MachineInstr *MI,
150 SmallVectorImpl<unsigned> &VirtDead);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000151 int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC);
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000152 bool isLastUseOfLocalReg(MachineOperand&);
153
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000154 void addKillFlag(const LiveReg&);
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000155 void killVirtReg(LiveRegMap::iterator);
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000156 void killVirtReg(unsigned VirtReg);
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000157 void spillVirtReg(MachineBasicBlock::iterator MI, LiveRegMap::iterator);
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000158 void spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000159
160 void usePhysReg(MachineOperand&);
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000161 void definePhysReg(MachineInstr *MI, unsigned PhysReg, RegState NewState);
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000162 unsigned calcSpillCost(unsigned PhysReg) const;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000163 void assignVirtToPhysReg(LiveRegEntry &LRE, unsigned PhysReg);
164 void allocVirtReg(MachineInstr *MI, LiveRegEntry &LRE, unsigned Hint);
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000165 LiveRegMap::iterator defineVirtReg(MachineInstr *MI, unsigned OpNum,
166 unsigned VirtReg, unsigned Hint);
167 LiveRegMap::iterator reloadVirtReg(MachineInstr *MI, unsigned OpNum,
168 unsigned VirtReg, unsigned Hint);
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000169 void spillAll(MachineInstr *MI);
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000170 bool setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000171 };
172 char RAFast::ID = 0;
173}
174
175/// getStackSpaceFor - This allocates space for the specified virtual register
176/// to be held on the stack.
177int RAFast::getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC) {
178 // Find the location Reg would belong...
179 int SS = StackSlotForVirtReg[VirtReg];
180 if (SS != -1)
181 return SS; // Already has space allocated?
182
183 // Allocate a new stack object for this spill location...
184 int FrameIdx = MF->getFrameInfo()->CreateSpillStackObject(RC->getSize(),
185 RC->getAlignment());
186
187 // Assign the slot.
188 StackSlotForVirtReg[VirtReg] = FrameIdx;
189 return FrameIdx;
190}
191
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000192/// isLastUseOfLocalReg - Return true if MO is the only remaining reference to
193/// its virtual register, and it is guaranteed to be a block-local register.
194///
195bool RAFast::isLastUseOfLocalReg(MachineOperand &MO) {
196 // Check for non-debug uses or defs following MO.
197 // This is the most likely way to fail - fast path it.
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000198 MachineOperand *Next = &MO;
199 while ((Next = Next->getNextOperandForReg()))
200 if (!Next->isDebug())
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000201 return false;
202
203 // If the register has ever been spilled or reloaded, we conservatively assume
204 // it is a global register used in multiple blocks.
205 if (StackSlotForVirtReg[MO.getReg()] != -1)
206 return false;
207
208 // Check that the use/def chain has exactly one operand - MO.
209 return &MRI->reg_nodbg_begin(MO.getReg()).getOperand() == &MO;
210}
211
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000212/// addKillFlag - Set kill flags on last use of a virtual register.
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000213void RAFast::addKillFlag(const LiveReg &LR) {
214 if (!LR.LastUse) return;
215 MachineOperand &MO = LR.LastUse->getOperand(LR.LastOpNum);
Jakob Stoklund Olesend32e7352010-05-19 21:36:05 +0000216 if (MO.isUse() && !LR.LastUse->isRegTiedToDefOperand(LR.LastOpNum)) {
217 if (MO.getReg() == LR.PhysReg)
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000218 MO.setIsKill();
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000219 else
220 LR.LastUse->addRegisterKilled(LR.PhysReg, TRI, true);
221 }
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000222}
223
224/// killVirtReg - Mark virtreg as no longer available.
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000225void RAFast::killVirtReg(LiveRegMap::iterator LRI) {
226 addKillFlag(LRI->second);
227 const LiveReg &LR = LRI->second;
228 assert(PhysRegState[LR.PhysReg] == LRI->first && "Broken RegState mapping");
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000229 PhysRegState[LR.PhysReg] = regFree;
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000230 // Erase from LiveVirtRegs unless we're spilling in bulk.
231 if (!isBulkSpilling)
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000232 LiveVirtRegs.erase(LRI);
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000233}
234
235/// killVirtReg - Mark virtreg as no longer available.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000236void RAFast::killVirtReg(unsigned VirtReg) {
237 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
238 "killVirtReg needs a virtual register");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000239 LiveRegMap::iterator LRI = LiveVirtRegs.find(VirtReg);
240 if (LRI != LiveVirtRegs.end())
241 killVirtReg(LRI);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000242}
243
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000244/// spillVirtReg - This method spills the value specified by VirtReg into the
Eli Friedman24a11822010-08-21 20:19:51 +0000245/// corresponding stack slot if needed.
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000246void RAFast::spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000247 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
248 "Spilling a physical register is illegal!");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000249 LiveRegMap::iterator LRI = LiveVirtRegs.find(VirtReg);
250 assert(LRI != LiveVirtRegs.end() && "Spilling unmapped virtual register");
251 spillVirtReg(MI, LRI);
Jakob Stoklund Olesen7d4f2592010-05-14 00:02:20 +0000252}
253
254/// spillVirtReg - Do the actual work of spilling.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000255void RAFast::spillVirtReg(MachineBasicBlock::iterator MI,
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000256 LiveRegMap::iterator LRI) {
257 LiveReg &LR = LRI->second;
258 assert(PhysRegState[LR.PhysReg] == LRI->first && "Broken RegState mapping");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000259
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000260 if (LR.Dirty) {
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000261 // If this physreg is used by the instruction, we want to kill it on the
262 // instruction, not on the spill.
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000263 bool SpillKill = LR.LastUse != MI;
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000264 LR.Dirty = false;
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000265 DEBUG(dbgs() << "Spilling %reg" << LRI->first
Jakob Stoklund Olesen7d4f2592010-05-14 00:02:20 +0000266 << " in " << TRI->getName(LR.PhysReg));
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000267 const TargetRegisterClass *RC = MRI->getRegClass(LRI->first);
268 int FI = getStackSpaceFor(LRI->first, RC);
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000269 DEBUG(dbgs() << " to stack slot #" << FI << "\n");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000270 TII->storeRegToStackSlot(*MBB, MI, LR.PhysReg, SpillKill, FI, RC, TRI);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000271 ++NumStores; // Update statistics
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000272
Jim Grosbach07cb6892010-09-01 19:16:29 +0000273 // If this register is used by DBG_VALUE then insert new DBG_VALUE to
Devang Patel459a36b2010-08-04 18:42:02 +0000274 // identify spilled location as the place to find corresponding variable's
275 // value.
276 if (MachineInstr *DBG = LiveDbgValueMap.lookup(LRI->first)) {
Jim Grosbach07cb6892010-09-01 19:16:29 +0000277 const MDNode *MDPtr =
Devang Patel459a36b2010-08-04 18:42:02 +0000278 DBG->getOperand(DBG->getNumOperands()-1).getMetadata();
279 int64_t Offset = 0;
280 if (DBG->getOperand(1).isImm())
281 Offset = DBG->getOperand(1).getImm();
Devang Patel31defcf2010-08-06 00:26:18 +0000282 DebugLoc DL;
283 if (MI == MBB->end()) {
284 // If MI is at basic block end then use last instruction's location.
285 MachineBasicBlock::iterator EI = MI;
286 DL = (--EI)->getDebugLoc();
287 }
288 else
289 DL = MI->getDebugLoc();
Jim Grosbach07cb6892010-09-01 19:16:29 +0000290 if (MachineInstr *NewDV =
Devang Patel459a36b2010-08-04 18:42:02 +0000291 TII->emitFrameIndexDebugValue(*MF, FI, Offset, MDPtr, DL)) {
292 MachineBasicBlock *MBB = DBG->getParent();
293 MBB->insert(MI, NewDV);
294 DEBUG(dbgs() << "Inserting debug info due to spill:" << "\n" << *NewDV);
295 LiveDbgValueMap[LRI->first] = NewDV;
296 }
297 }
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000298 if (SpillKill)
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000299 LR.LastUse = 0; // Don't kill register again
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000300 }
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000301 killVirtReg(LRI);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000302}
303
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000304/// spillAll - Spill all dirty virtregs without killing them.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000305void RAFast::spillAll(MachineInstr *MI) {
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000306 if (LiveVirtRegs.empty()) return;
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000307 isBulkSpilling = true;
Jakob Stoklund Olesen29979852010-05-17 20:01:22 +0000308 // The LiveRegMap is keyed by an unsigned (the virtreg number), so the order
309 // of spilling here is deterministic, if arbitrary.
310 for (LiveRegMap::iterator i = LiveVirtRegs.begin(), e = LiveVirtRegs.end();
311 i != e; ++i)
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000312 spillVirtReg(MI, i);
313 LiveVirtRegs.clear();
314 isBulkSpilling = false;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000315}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000316
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000317/// usePhysReg - Handle the direct use of a physical register.
318/// Check that the register is not used by a virtreg.
319/// Kill the physreg, marking it free.
320/// This may add implicit kills to MO->getParent() and invalidate MO.
321void RAFast::usePhysReg(MachineOperand &MO) {
322 unsigned PhysReg = MO.getReg();
323 assert(TargetRegisterInfo::isPhysicalRegister(PhysReg) &&
324 "Bad usePhysReg operand");
325
326 switch (PhysRegState[PhysReg]) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000327 case regDisabled:
328 break;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000329 case regReserved:
330 PhysRegState[PhysReg] = regFree;
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000331 // Fall through
332 case regFree:
333 UsedInInstr.set(PhysReg);
334 MO.setIsKill();
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000335 return;
336 default:
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000337 // The physreg was allocated to a virtual register. That means to value we
338 // wanted has been clobbered.
339 llvm_unreachable("Instruction uses an allocated register");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000340 }
341
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000342 // Maybe a superregister is reserved?
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000343 for (const unsigned *AS = TRI->getAliasSet(PhysReg);
344 unsigned Alias = *AS; ++AS) {
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000345 switch (PhysRegState[Alias]) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000346 case regDisabled:
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000347 break;
348 case regReserved:
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000349 assert(TRI->isSuperRegister(PhysReg, Alias) &&
350 "Instruction is not using a subregister of a reserved register");
351 // Leave the superregister in the working set.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000352 PhysRegState[Alias] = regFree;
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000353 UsedInInstr.set(Alias);
354 MO.getParent()->addRegisterKilled(Alias, TRI, true);
355 return;
356 case regFree:
357 if (TRI->isSuperRegister(PhysReg, Alias)) {
358 // Leave the superregister in the working set.
359 UsedInInstr.set(Alias);
360 MO.getParent()->addRegisterKilled(Alias, TRI, true);
361 return;
362 }
363 // Some other alias was in the working set - clear it.
364 PhysRegState[Alias] = regDisabled;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000365 break;
366 default:
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000367 llvm_unreachable("Instruction uses an alias of an allocated register");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000368 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000369 }
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000370
371 // All aliases are disabled, bring register into working set.
372 PhysRegState[PhysReg] = regFree;
373 UsedInInstr.set(PhysReg);
374 MO.setIsKill();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000375}
376
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000377/// definePhysReg - Mark PhysReg as reserved or free after spilling any
378/// virtregs. This is very similar to defineVirtReg except the physreg is
379/// reserved instead of allocated.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000380void RAFast::definePhysReg(MachineInstr *MI, unsigned PhysReg,
381 RegState NewState) {
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000382 UsedInInstr.set(PhysReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000383 switch (unsigned VirtReg = PhysRegState[PhysReg]) {
384 case regDisabled:
385 break;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000386 default:
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000387 spillVirtReg(MI, VirtReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000388 // Fall through.
389 case regFree:
390 case regReserved:
391 PhysRegState[PhysReg] = NewState;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000392 return;
393 }
394
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000395 // This is a disabled register, disable all aliases.
396 PhysRegState[PhysReg] = NewState;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000397 for (const unsigned *AS = TRI->getAliasSet(PhysReg);
398 unsigned Alias = *AS; ++AS) {
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000399 UsedInInstr.set(Alias);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000400 switch (unsigned VirtReg = PhysRegState[Alias]) {
401 case regDisabled:
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000402 break;
403 default:
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000404 spillVirtReg(MI, VirtReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000405 // Fall through.
406 case regFree:
407 case regReserved:
408 PhysRegState[Alias] = regDisabled;
409 if (TRI->isSuperRegister(PhysReg, Alias))
410 return;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000411 break;
412 }
413 }
414}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000415
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000416
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000417// calcSpillCost - Return the cost of spilling clearing out PhysReg and
418// aliases so it is free for allocation.
419// Returns 0 when PhysReg is free or disabled with all aliases disabled - it
420// can be allocated directly.
421// Returns spillImpossible when PhysReg or an alias can't be spilled.
422unsigned RAFast::calcSpillCost(unsigned PhysReg) const {
Jakob Stoklund Olesenb8acb7b2010-05-17 21:02:08 +0000423 if (UsedInInstr.test(PhysReg))
424 return spillImpossible;
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000425 switch (unsigned VirtReg = PhysRegState[PhysReg]) {
426 case regDisabled:
427 break;
428 case regFree:
429 return 0;
430 case regReserved:
431 return spillImpossible;
432 default:
433 return LiveVirtRegs.lookup(VirtReg).Dirty ? spillDirty : spillClean;
434 }
435
436 // This is a disabled register, add up const of aliases.
437 unsigned Cost = 0;
438 for (const unsigned *AS = TRI->getAliasSet(PhysReg);
439 unsigned Alias = *AS; ++AS) {
Jakob Stoklund Olesenb8acb7b2010-05-17 21:02:08 +0000440 if (UsedInInstr.test(Alias))
441 return spillImpossible;
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000442 switch (unsigned VirtReg = PhysRegState[Alias]) {
443 case regDisabled:
444 break;
445 case regFree:
446 ++Cost;
447 break;
448 case regReserved:
449 return spillImpossible;
450 default:
451 Cost += LiveVirtRegs.lookup(VirtReg).Dirty ? spillDirty : spillClean;
452 break;
453 }
454 }
455 return Cost;
456}
457
458
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000459/// assignVirtToPhysReg - This method updates local state so that we know
460/// that PhysReg is the proper container for VirtReg now. The physical
461/// register must not be used for anything else when this is called.
462///
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000463void RAFast::assignVirtToPhysReg(LiveRegEntry &LRE, unsigned PhysReg) {
464 DEBUG(dbgs() << "Assigning %reg" << LRE.first << " to "
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000465 << TRI->getName(PhysReg) << "\n");
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000466 PhysRegState[PhysReg] = LRE.first;
467 assert(!LRE.second.PhysReg && "Already assigned a physreg");
468 LRE.second.PhysReg = PhysReg;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000469}
470
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000471/// allocVirtReg - Allocate a physical register for VirtReg.
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000472void RAFast::allocVirtReg(MachineInstr *MI, LiveRegEntry &LRE, unsigned Hint) {
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000473 const unsigned VirtReg = LRE.first;
474
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000475 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
476 "Can only allocate virtual registers");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000477
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000478 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000479
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000480 // Ignore invalid hints.
481 if (Hint && (!TargetRegisterInfo::isPhysicalRegister(Hint) ||
Jakob Stoklund Olesenb8acb7b2010-05-17 21:02:08 +0000482 !RC->contains(Hint) || !Allocatable.test(Hint)))
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000483 Hint = 0;
484
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000485 // Take hint when possible.
486 if (Hint) {
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000487 switch(calcSpillCost(Hint)) {
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000488 default:
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000489 definePhysReg(MI, Hint, regFree);
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000490 // Fall through.
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000491 case 0:
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000492 return assignVirtToPhysReg(LRE, Hint);
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000493 case spillImpossible:
494 break;
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000495 }
496 }
497
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000498 TargetRegisterClass::iterator AOB = RC->allocation_order_begin(*MF);
499 TargetRegisterClass::iterator AOE = RC->allocation_order_end(*MF);
500
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000501 // First try to find a completely free register.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000502 for (TargetRegisterClass::iterator I = AOB; I != AOE; ++I) {
503 unsigned PhysReg = *I;
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000504 if (PhysRegState[PhysReg] == regFree && !UsedInInstr.test(PhysReg))
505 return assignVirtToPhysReg(LRE, PhysReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000506 }
507
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000508 DEBUG(dbgs() << "Allocating %reg" << VirtReg << " from " << RC->getName()
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000509 << "\n");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000510
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000511 unsigned BestReg = 0, BestCost = spillImpossible;
512 for (TargetRegisterClass::iterator I = AOB; I != AOE; ++I) {
513 unsigned Cost = calcSpillCost(*I);
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000514 // Cost is 0 when all aliases are already disabled.
515 if (Cost == 0)
516 return assignVirtToPhysReg(LRE, *I);
517 if (Cost < BestCost)
518 BestReg = *I, BestCost = Cost;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000519 }
520
521 if (BestReg) {
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000522 definePhysReg(MI, BestReg, regFree);
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000523 return assignVirtToPhysReg(LRE, BestReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000524 }
525
526 // Nothing we can do.
527 std::string msg;
528 raw_string_ostream Msg(msg);
529 Msg << "Ran out of registers during register allocation!";
530 if (MI->isInlineAsm()) {
531 Msg << "\nPlease check your inline asm statement for "
532 << "invalid constraints:\n";
533 MI->print(Msg, TM);
534 }
535 report_fatal_error(Msg.str());
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000536}
537
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000538/// defineVirtReg - Allocate a register for VirtReg and mark it as dirty.
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000539RAFast::LiveRegMap::iterator
540RAFast::defineVirtReg(MachineInstr *MI, unsigned OpNum,
541 unsigned VirtReg, unsigned Hint) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000542 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
543 "Not a virtual register");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000544 LiveRegMap::iterator LRI;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000545 bool New;
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000546 tie(LRI, New) = LiveVirtRegs.insert(std::make_pair(VirtReg, LiveReg()));
547 LiveReg &LR = LRI->second;
Jakob Stoklund Olesen0c9e4f52010-05-17 04:50:57 +0000548 if (New) {
549 // If there is no hint, peek at the only use of this register.
550 if ((!Hint || !TargetRegisterInfo::isPhysicalRegister(Hint)) &&
551 MRI->hasOneNonDBGUse(VirtReg)) {
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +0000552 const MachineInstr &UseMI = *MRI->use_nodbg_begin(VirtReg);
Jakob Stoklund Olesen0c9e4f52010-05-17 04:50:57 +0000553 // It's a copy, use the destination register as a hint.
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +0000554 if (UseMI.isCopyLike())
555 Hint = UseMI.getOperand(0).getReg();
Jakob Stoklund Olesen0c9e4f52010-05-17 04:50:57 +0000556 }
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000557 allocVirtReg(MI, *LRI, Hint);
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000558 } else if (LR.LastUse) {
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000559 // Redefining a live register - kill at the last use, unless it is this
560 // instruction defining VirtReg multiple times.
561 if (LR.LastUse != MI || LR.LastUse->getOperand(LR.LastOpNum).isUse())
562 addKillFlag(LR);
563 }
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000564 assert(LR.PhysReg && "Register not assigned");
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000565 LR.LastUse = MI;
566 LR.LastOpNum = OpNum;
567 LR.Dirty = true;
568 UsedInInstr.set(LR.PhysReg);
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000569 return LRI;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000570}
571
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000572/// reloadVirtReg - Make sure VirtReg is available in a physreg and return it.
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000573RAFast::LiveRegMap::iterator
574RAFast::reloadVirtReg(MachineInstr *MI, unsigned OpNum,
575 unsigned VirtReg, unsigned Hint) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000576 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
577 "Not a virtual register");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000578 LiveRegMap::iterator LRI;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000579 bool New;
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000580 tie(LRI, New) = LiveVirtRegs.insert(std::make_pair(VirtReg, LiveReg()));
581 LiveReg &LR = LRI->second;
Jakob Stoklund Olesenac3e5292010-05-17 03:26:06 +0000582 MachineOperand &MO = MI->getOperand(OpNum);
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000583 if (New) {
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000584 allocVirtReg(MI, *LRI, Hint);
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000585 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000586 int FrameIndex = getStackSpaceFor(VirtReg, RC);
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000587 DEBUG(dbgs() << "Reloading %reg" << VirtReg << " into "
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000588 << TRI->getName(LR.PhysReg) << "\n");
589 TII->loadRegFromStackSlot(*MBB, MI, LR.PhysReg, FrameIndex, RC, TRI);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000590 ++NumLoads;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000591 } else if (LR.Dirty) {
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000592 if (isLastUseOfLocalReg(MO)) {
593 DEBUG(dbgs() << "Killing last use: " << MO << "\n");
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000594 if (MO.isUse())
595 MO.setIsKill();
596 else
597 MO.setIsDead();
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000598 } else if (MO.isKill()) {
599 DEBUG(dbgs() << "Clearing dubious kill: " << MO << "\n");
600 MO.setIsKill(false);
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000601 } else if (MO.isDead()) {
602 DEBUG(dbgs() << "Clearing dubious dead: " << MO << "\n");
603 MO.setIsDead(false);
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000604 }
Jakob Stoklund Olesenac3e5292010-05-17 03:26:06 +0000605 } else if (MO.isKill()) {
606 // We must remove kill flags from uses of reloaded registers because the
607 // register would be killed immediately, and there might be a second use:
608 // %foo = OR %x<kill>, %x
609 // This would cause a second reload of %x into a different register.
610 DEBUG(dbgs() << "Clearing clean kill: " << MO << "\n");
611 MO.setIsKill(false);
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000612 } else if (MO.isDead()) {
613 DEBUG(dbgs() << "Clearing clean dead: " << MO << "\n");
614 MO.setIsDead(false);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000615 }
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000616 assert(LR.PhysReg && "Register not assigned");
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000617 LR.LastUse = MI;
618 LR.LastOpNum = OpNum;
619 UsedInInstr.set(LR.PhysReg);
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000620 return LRI;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000621}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000622
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000623// setPhysReg - Change operand OpNum in MI the refer the PhysReg, considering
624// subregs. This may invalidate any operand pointers.
625// Return true if the operand kills its register.
626bool RAFast::setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg) {
627 MachineOperand &MO = MI->getOperand(OpNum);
Jakob Stoklund Olesen41e14012010-05-17 02:49:21 +0000628 if (!MO.getSubReg()) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000629 MO.setReg(PhysReg);
Jakob Stoklund Olesen41e14012010-05-17 02:49:21 +0000630 return MO.isKill() || MO.isDead();
631 }
632
633 // Handle subregister index.
634 MO.setReg(PhysReg ? TRI->getSubReg(PhysReg, MO.getSubReg()) : 0);
635 MO.setSubReg(0);
Jakob Stoklund Olesend32e7352010-05-19 21:36:05 +0000636
637 // A kill flag implies killing the full register. Add corresponding super
638 // register kill.
639 if (MO.isKill()) {
640 MI->addRegisterKilled(PhysReg, TRI, true);
Jakob Stoklund Olesen41e14012010-05-17 02:49:21 +0000641 return true;
642 }
Jakob Stoklund Olesend32e7352010-05-19 21:36:05 +0000643 return MO.isDead();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000644}
645
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000646// Handle special instruction operand like early clobbers and tied ops when
647// there are additional physreg defines.
648void RAFast::handleThroughOperands(MachineInstr *MI,
649 SmallVectorImpl<unsigned> &VirtDead) {
650 DEBUG(dbgs() << "Scanning for through registers:");
651 SmallSet<unsigned, 8> ThroughRegs;
652 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
653 MachineOperand &MO = MI->getOperand(i);
654 if (!MO.isReg()) continue;
655 unsigned Reg = MO.getReg();
656 if (!Reg || TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000657 if (MO.isEarlyClobber() || MI->isRegTiedToDefOperand(i) ||
658 (MO.getSubReg() && MI->readsVirtualRegister(Reg))) {
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000659 if (ThroughRegs.insert(Reg))
660 DEBUG(dbgs() << " %reg" << Reg);
661 }
662 }
663
664 // If any physreg defines collide with preallocated through registers,
665 // we must spill and reallocate.
666 DEBUG(dbgs() << "\nChecking for physdef collisions.\n");
667 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
668 MachineOperand &MO = MI->getOperand(i);
669 if (!MO.isReg() || !MO.isDef()) continue;
670 unsigned Reg = MO.getReg();
671 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
672 UsedInInstr.set(Reg);
673 if (ThroughRegs.count(PhysRegState[Reg]))
674 definePhysReg(MI, Reg, regFree);
675 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS) {
676 UsedInInstr.set(*AS);
677 if (ThroughRegs.count(PhysRegState[*AS]))
678 definePhysReg(MI, *AS, regFree);
679 }
680 }
681
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000682 SmallVector<unsigned, 8> PartialDefs;
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000683 DEBUG(dbgs() << "Allocating tied uses and early clobbers.\n");
684 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
685 MachineOperand &MO = MI->getOperand(i);
686 if (!MO.isReg()) continue;
687 unsigned Reg = MO.getReg();
688 if (!Reg || TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
689 if (MO.isUse()) {
690 unsigned DefIdx = 0;
691 if (!MI->isRegTiedToDefOperand(i, &DefIdx)) continue;
692 DEBUG(dbgs() << "Operand " << i << "("<< MO << ") is tied to operand "
693 << DefIdx << ".\n");
694 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, 0);
695 unsigned PhysReg = LRI->second.PhysReg;
696 setPhysReg(MI, i, PhysReg);
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000697 // Note: we don't update the def operand yet. That would cause the normal
698 // def-scan to attempt spilling.
699 } else if (MO.getSubReg() && MI->readsVirtualRegister(Reg)) {
700 DEBUG(dbgs() << "Partial redefine: " << MO << "\n");
701 // Reload the register, but don't assign to the operand just yet.
702 // That would confuse the later phys-def processing pass.
703 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, 0);
704 PartialDefs.push_back(LRI->second.PhysReg);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000705 } else if (MO.isEarlyClobber()) {
706 // Note: defineVirtReg may invalidate MO.
707 LiveRegMap::iterator LRI = defineVirtReg(MI, i, Reg, 0);
708 unsigned PhysReg = LRI->second.PhysReg;
709 if (setPhysReg(MI, i, PhysReg))
710 VirtDead.push_back(Reg);
711 }
712 }
713
714 // Restore UsedInInstr to a state usable for allocating normal virtual uses.
Jim Grosbach1f758832010-09-01 19:28:41 +0000715 UsedInInstr = Reserved;
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000716 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
717 MachineOperand &MO = MI->getOperand(i);
718 if (!MO.isReg() || (MO.isDef() && !MO.isEarlyClobber())) continue;
719 unsigned Reg = MO.getReg();
720 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
721 UsedInInstr.set(Reg);
722 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS)
723 UsedInInstr.set(*AS);
724 }
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000725
726 // Also mark PartialDefs as used to avoid reallocation.
727 for (unsigned i = 0, e = PartialDefs.size(); i != e; ++i)
728 UsedInInstr.set(PartialDefs[i]);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000729}
730
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000731void RAFast::AllocateBasicBlock() {
732 DEBUG(dbgs() << "\nAllocating " << *MBB);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000733
734 PhysRegState.assign(TRI->getNumRegs(), regDisabled);
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000735 assert(LiveVirtRegs.empty() && "Mapping not cleared form last block?");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000736
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000737 MachineBasicBlock::iterator MII = MBB->begin();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000738
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000739 // Add live-in registers as live.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000740 for (MachineBasicBlock::livein_iterator I = MBB->livein_begin(),
741 E = MBB->livein_end(); I != E; ++I)
Jakob Stoklund Olesen9d4b51b2010-08-31 19:54:25 +0000742 if (Allocatable.test(*I))
743 definePhysReg(MII, *I, regReserved);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000744
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000745 SmallVector<unsigned, 8> VirtDead;
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000746 SmallVector<MachineInstr*, 32> Coalesced;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000747
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000748 // Otherwise, sequentially allocate each instruction in the MBB.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000749 while (MII != MBB->end()) {
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000750 MachineInstr *MI = MII++;
751 const TargetInstrDesc &TID = MI->getDesc();
752 DEBUG({
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000753 dbgs() << "\n>> " << *MI << "Regs:";
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000754 for (unsigned Reg = 1, E = TRI->getNumRegs(); Reg != E; ++Reg) {
755 if (PhysRegState[Reg] == regDisabled) continue;
756 dbgs() << " " << TRI->getName(Reg);
757 switch(PhysRegState[Reg]) {
758 case regFree:
759 break;
760 case regReserved:
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000761 dbgs() << "*";
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000762 break;
763 default:
764 dbgs() << "=%reg" << PhysRegState[Reg];
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000765 if (LiveVirtRegs[PhysRegState[Reg]].Dirty)
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000766 dbgs() << "*";
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000767 assert(LiveVirtRegs[PhysRegState[Reg]].PhysReg == Reg &&
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000768 "Bad inverse map");
769 break;
770 }
771 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000772 dbgs() << '\n';
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000773 // Check that LiveVirtRegs is the inverse.
774 for (LiveRegMap::iterator i = LiveVirtRegs.begin(),
775 e = LiveVirtRegs.end(); i != e; ++i) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000776 assert(TargetRegisterInfo::isVirtualRegister(i->first) &&
777 "Bad map key");
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000778 assert(TargetRegisterInfo::isPhysicalRegister(i->second.PhysReg) &&
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000779 "Bad map value");
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000780 assert(PhysRegState[i->second.PhysReg] == i->first &&
781 "Bad inverse map");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000782 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000783 });
784
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000785 // Debug values are not allowed to change codegen in any way.
786 if (MI->isDebugValue()) {
Devang Patel58b81762010-07-19 23:25:39 +0000787 bool ScanDbgValue = true;
788 while (ScanDbgValue) {
789 ScanDbgValue = false;
790 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
791 MachineOperand &MO = MI->getOperand(i);
792 if (!MO.isReg()) continue;
793 unsigned Reg = MO.getReg();
794 if (!Reg || TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Devang Patel459a36b2010-08-04 18:42:02 +0000795 LiveDbgValueMap[Reg] = MI;
Devang Patel58b81762010-07-19 23:25:39 +0000796 LiveRegMap::iterator LRI = LiveVirtRegs.find(Reg);
797 if (LRI != LiveVirtRegs.end())
798 setPhysReg(MI, i, LRI->second.PhysReg);
Devang Patel7a029b62010-07-09 21:48:31 +0000799 else {
Devang Patel58b81762010-07-19 23:25:39 +0000800 int SS = StackSlotForVirtReg[Reg];
801 if (SS == -1)
Jim Grosbach07cb6892010-09-01 19:16:29 +0000802 // We can't allocate a physreg for a DebugValue, sorry!
803 MO.setReg(0);
Devang Patel58b81762010-07-19 23:25:39 +0000804 else {
805 // Modify DBG_VALUE now that the value is in a spill slot.
Devang Patel459a36b2010-08-04 18:42:02 +0000806 int64_t Offset = MI->getOperand(1).getImm();
Jim Grosbach07cb6892010-09-01 19:16:29 +0000807 const MDNode *MDPtr =
Devang Patel58b81762010-07-19 23:25:39 +0000808 MI->getOperand(MI->getNumOperands()-1).getMetadata();
809 DebugLoc DL = MI->getDebugLoc();
Jim Grosbach07cb6892010-09-01 19:16:29 +0000810 if (MachineInstr *NewDV =
Devang Patel58b81762010-07-19 23:25:39 +0000811 TII->emitFrameIndexDebugValue(*MF, SS, Offset, MDPtr, DL)) {
Jim Grosbach07cb6892010-09-01 19:16:29 +0000812 DEBUG(dbgs() << "Modifying debug info due to spill:" <<
813 "\t" << *MI);
Devang Patel58b81762010-07-19 23:25:39 +0000814 MachineBasicBlock *MBB = MI->getParent();
815 MBB->insert(MBB->erase(MI), NewDV);
816 // Scan NewDV operands from the beginning.
817 MI = NewDV;
818 ScanDbgValue = true;
819 break;
820 } else
Jim Grosbach07cb6892010-09-01 19:16:29 +0000821 // We can't allocate a physreg for a DebugValue; sorry!
822 MO.setReg(0);
Devang Patel58b81762010-07-19 23:25:39 +0000823 }
Devang Patel7a029b62010-07-09 21:48:31 +0000824 }
825 }
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000826 }
827 // Next instruction.
828 continue;
829 }
830
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000831 // If this is a copy, we may be able to coalesce.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000832 unsigned CopySrc = 0, CopyDst = 0, CopySrcSub = 0, CopyDstSub = 0;
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +0000833 if (MI->isCopy()) {
834 CopyDst = MI->getOperand(0).getReg();
835 CopySrc = MI->getOperand(1).getReg();
836 CopyDstSub = MI->getOperand(0).getSubReg();
837 CopySrcSub = MI->getOperand(1).getSubReg();
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000838 }
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000839
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000840 // Track registers used by instruction.
Jim Grosbach1f758832010-09-01 19:28:41 +0000841 UsedInInstr = Reserved;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000842
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000843 // First scan.
844 // Mark physreg uses and early clobbers as used.
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000845 // Find the end of the virtreg operands
846 unsigned VirtOpEnd = 0;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000847 bool hasTiedOps = false;
848 bool hasEarlyClobbers = false;
849 bool hasPartialRedefs = false;
850 bool hasPhysDefs = false;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000851 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
852 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000853 if (!MO.isReg()) continue;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000854 unsigned Reg = MO.getReg();
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000855 if (!Reg) continue;
856 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
857 VirtOpEnd = i+1;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000858 if (MO.isUse()) {
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000859 hasTiedOps = hasTiedOps ||
860 TID.getOperandConstraint(i, TOI::TIED_TO) != -1;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000861 } else {
862 if (MO.isEarlyClobber())
863 hasEarlyClobbers = true;
864 if (MO.getSubReg() && MI->readsVirtualRegister(Reg))
865 hasPartialRedefs = true;
866 }
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000867 continue;
868 }
Jakob Stoklund Olesenefa155f2010-05-14 22:02:56 +0000869 if (!Allocatable.test(Reg)) continue;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000870 if (MO.isUse()) {
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000871 usePhysReg(MO);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000872 } else if (MO.isEarlyClobber()) {
Jakob Stoklund Olesen75ac4d92010-06-15 16:20:57 +0000873 definePhysReg(MI, Reg, (MO.isImplicit() || MO.isDead()) ?
874 regFree : regReserved);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000875 hasEarlyClobbers = true;
876 } else
877 hasPhysDefs = true;
878 }
879
880 // The instruction may have virtual register operands that must be allocated
881 // the same register at use-time and def-time: early clobbers and tied
882 // operands. If there are also physical defs, these registers must avoid
883 // both physical defs and uses, making them more constrained than normal
884 // operands.
Jim Grosbach07cb6892010-09-01 19:16:29 +0000885 // Similarly, if there are multiple defs and tied operands, we must make
886 // sure the same register is allocated to uses and defs.
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000887 // We didn't detect inline asm tied operands above, so just make this extra
888 // pass for all inline asm.
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000889 if (MI->isInlineAsm() || hasEarlyClobbers || hasPartialRedefs ||
Jakob Stoklund Olesen4bd94f72010-07-29 00:52:19 +0000890 (hasTiedOps && (hasPhysDefs || TID.getNumDefs() > 1))) {
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000891 handleThroughOperands(MI, VirtDead);
892 // Don't attempt coalescing when we have funny stuff going on.
893 CopyDst = 0;
Jakob Stoklund Olesen4bd94f72010-07-29 00:52:19 +0000894 // Pretend we have early clobbers so the use operands get marked below.
895 // This is not necessary for the common case of a single tied use.
896 hasEarlyClobbers = true;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000897 }
898
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000899 // Second scan.
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000900 // Allocate virtreg uses.
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000901 for (unsigned i = 0; i != VirtOpEnd; ++i) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000902 MachineOperand &MO = MI->getOperand(i);
903 if (!MO.isReg()) continue;
904 unsigned Reg = MO.getReg();
905 if (!Reg || TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
906 if (MO.isUse()) {
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000907 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, CopyDst);
908 unsigned PhysReg = LRI->second.PhysReg;
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000909 CopySrc = (CopySrc == Reg || CopySrc == PhysReg) ? PhysReg : 0;
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000910 if (setPhysReg(MI, i, PhysReg))
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000911 killVirtReg(LRI);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000912 }
913 }
914
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000915 MRI->addPhysRegsUsed(UsedInInstr);
Jakob Stoklund Olesen82b07dc2010-05-11 20:30:28 +0000916
Jakob Stoklund Olesen4bd94f72010-07-29 00:52:19 +0000917 // Track registers defined by instruction - early clobbers and tied uses at
918 // this point.
Jim Grosbach1f758832010-09-01 19:28:41 +0000919 UsedInInstr = Reserved;
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000920 if (hasEarlyClobbers) {
921 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
922 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen4bd94f72010-07-29 00:52:19 +0000923 if (!MO.isReg()) continue;
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000924 unsigned Reg = MO.getReg();
925 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesen4bd94f72010-07-29 00:52:19 +0000926 // Look for physreg defs and tied uses.
927 if (!MO.isDef() && !MI->isRegTiedToDefOperand(i)) continue;
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000928 UsedInInstr.set(Reg);
929 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS)
930 UsedInInstr.set(*AS);
931 }
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000932 }
933
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +0000934 unsigned DefOpEnd = MI->getNumOperands();
935 if (TID.isCall()) {
936 // Spill all virtregs before a call. This serves two purposes: 1. If an
Jim Grosbach07cb6892010-09-01 19:16:29 +0000937 // exception is thrown, the landing pad is going to expect to find
938 // registers in their spill slots, and 2. we don't have to wade through
939 // all the <imp-def> operands on the call instruction.
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +0000940 DefOpEnd = VirtOpEnd;
941 DEBUG(dbgs() << " Spilling remaining registers before call.\n");
942 spillAll(MI);
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +0000943
944 // The imp-defs are skipped below, but we still need to mark those
945 // registers as used by the function.
946 SkippedInstrs.insert(&TID);
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +0000947 }
948
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000949 // Third scan.
950 // Allocate defs and collect dead defs.
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +0000951 for (unsigned i = 0; i != DefOpEnd; ++i) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000952 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen75ac4d92010-06-15 16:20:57 +0000953 if (!MO.isReg() || !MO.isDef() || !MO.getReg() || MO.isEarlyClobber())
954 continue;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000955 unsigned Reg = MO.getReg();
956
957 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesenefa155f2010-05-14 22:02:56 +0000958 if (!Allocatable.test(Reg)) continue;
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000959 definePhysReg(MI, Reg, (MO.isImplicit() || MO.isDead()) ?
960 regFree : regReserved);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000961 continue;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000962 }
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000963 LiveRegMap::iterator LRI = defineVirtReg(MI, i, Reg, CopySrc);
964 unsigned PhysReg = LRI->second.PhysReg;
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000965 if (setPhysReg(MI, i, PhysReg)) {
966 VirtDead.push_back(Reg);
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000967 CopyDst = 0; // cancel coalescing;
968 } else
969 CopyDst = (CopyDst == Reg || CopyDst == PhysReg) ? PhysReg : 0;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000970 }
971
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000972 // Kill dead defs after the scan to ensure that multiple defs of the same
973 // register are allocated identically. We didn't need to do this for uses
974 // because we are crerating our own kill flags, and they are always at the
975 // last use.
976 for (unsigned i = 0, e = VirtDead.size(); i != e; ++i)
977 killVirtReg(VirtDead[i]);
978 VirtDead.clear();
979
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000980 MRI->addPhysRegsUsed(UsedInInstr);
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000981
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000982 if (CopyDst && CopyDst == CopySrc && CopyDstSub == CopySrcSub) {
983 DEBUG(dbgs() << "-- coalescing: " << *MI);
984 Coalesced.push_back(MI);
985 } else {
986 DEBUG(dbgs() << "<< " << *MI);
987 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000988 }
989
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000990 // Spill all physical registers holding virtual registers now.
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000991 DEBUG(dbgs() << "Spilling live registers at end of block.\n");
992 spillAll(MBB->getFirstTerminator());
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000993
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000994 // Erase all the coalesced copies. We are delaying it until now because
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000995 // LiveVirtRegs might refer to the instrs.
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000996 for (unsigned i = 0, e = Coalesced.size(); i != e; ++i)
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000997 MBB->erase(Coalesced[i]);
Jakob Stoklund Olesen8a65c512010-05-14 21:55:50 +0000998 NumCopies += Coalesced.size();
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000999
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +00001000 DEBUG(MBB->dump());
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001001}
1002
1003/// runOnMachineFunction - Register allocate the whole function
1004///
1005bool RAFast::runOnMachineFunction(MachineFunction &Fn) {
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +00001006 DEBUG(dbgs() << "********** FAST REGISTER ALLOCATION **********\n"
1007 << "********** Function: "
1008 << ((Value*)Fn.getFunction())->getName() << '\n');
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001009 MF = &Fn;
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +00001010 MRI = &MF->getRegInfo();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001011 TM = &Fn.getTarget();
1012 TRI = TM->getRegisterInfo();
1013 TII = TM->getInstrInfo();
1014
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001015 UsedInInstr.resize(TRI->getNumRegs());
Jakob Stoklund Olesenefa155f2010-05-14 22:02:56 +00001016 Allocatable = TRI->getAllocatableSet(*MF);
Jim Grosbach1f758832010-09-01 19:28:41 +00001017 Reserved = TRI->getReservedRegs(*MF);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001018
1019 // initialize the virtual->physical register map to have a 'null'
1020 // mapping for all virtual registers
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +00001021 unsigned LastVirtReg = MRI->getLastVirtReg();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001022 StackSlotForVirtReg.grow(LastVirtReg);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001023
1024 // Loop over all of the basic blocks, eliminating virtual register references
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +00001025 for (MachineFunction::iterator MBBi = Fn.begin(), MBBe = Fn.end();
1026 MBBi != MBBe; ++MBBi) {
1027 MBB = &*MBBi;
1028 AllocateBasicBlock();
1029 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001030
Jakob Stoklund Olesen82b07dc2010-05-11 20:30:28 +00001031 // Make sure the set of used physregs is closed under subreg operations.
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +00001032 MRI->closePhysRegsUsed(*TRI);
Jakob Stoklund Olesen82b07dc2010-05-11 20:30:28 +00001033
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +00001034 // Add the clobber lists for all the instructions we skipped earlier.
1035 for (SmallPtrSet<const TargetInstrDesc*, 4>::const_iterator
1036 I = SkippedInstrs.begin(), E = SkippedInstrs.end(); I != E; ++I)
1037 if (const unsigned *Defs = (*I)->getImplicitDefs())
1038 while (*Defs)
1039 MRI->setPhysRegUsed(*Defs++);
1040
1041 SkippedInstrs.clear();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001042 StackSlotForVirtReg.clear();
Devang Patel459a36b2010-08-04 18:42:02 +00001043 LiveDbgValueMap.clear();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001044 return true;
1045}
1046
1047FunctionPass *llvm::createFastRegisterAllocator() {
1048 return new RAFast();
1049}