Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 1 | //===------ RegAllocPBQP.cpp ---- PBQP Register Allocator -------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 9 | // |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 10 | // This file contains a Partitioned Boolean Quadratic Programming (PBQP) based |
| 11 | // register allocator for LLVM. This allocator works by constructing a PBQP |
| 12 | // problem representing the register allocation problem under consideration, |
| 13 | // solving this using a PBQP solver, and mapping the solution back to a |
| 14 | // register assignment. If any variables are selected for spilling then spill |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 15 | // code is inserted and the process repeated. |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 16 | // |
| 17 | // The PBQP solver (pbqp.c) provided for this allocator uses a heuristic tuned |
| 18 | // for register allocation. For more information on PBQP for register |
Misha Brukman | ce07e99 | 2009-01-08 16:40:25 +0000 | [diff] [blame] | 19 | // allocation, see the following papers: |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 20 | // |
| 21 | // (1) Hames, L. and Scholz, B. 2006. Nearly optimal register allocation with |
| 22 | // PBQP. In Proceedings of the 7th Joint Modular Languages Conference |
| 23 | // (JMLC'06). LNCS, vol. 4228. Springer, New York, NY, USA. 346-361. |
| 24 | // |
| 25 | // (2) Scholz, B., Eckstein, E. 2002. Register allocation for irregular |
| 26 | // architectures. In Proceedings of the Joint Conference on Languages, |
| 27 | // Compilers and Tools for Embedded Systems (LCTES'02), ACM Press, New York, |
| 28 | // NY, USA, 139-148. |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 29 | // |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 30 | //===----------------------------------------------------------------------===// |
| 31 | |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 32 | #define DEBUG_TYPE "regalloc" |
| 33 | |
| 34 | #include "PBQP.h" |
| 35 | #include "VirtRegMap.h" |
Lang Hames | 87e3bca | 2009-05-06 02:36:21 +0000 | [diff] [blame] | 36 | #include "VirtRegRewriter.h" |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 37 | #include "llvm/CodeGen/LiveIntervalAnalysis.h" |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 38 | #include "llvm/CodeGen/LiveStackAnalysis.h" |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 39 | #include "llvm/CodeGen/MachineFunctionPass.h" |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 40 | #include "llvm/CodeGen/MachineLoopInfo.h" |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 41 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
| 42 | #include "llvm/CodeGen/RegAllocRegistry.h" |
| 43 | #include "llvm/CodeGen/RegisterCoalescer.h" |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 44 | #include "llvm/Support/Debug.h" |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 45 | #include "llvm/Target/TargetInstrInfo.h" |
| 46 | #include "llvm/Target/TargetMachine.h" |
| 47 | #include <limits> |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 48 | #include <map> |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 49 | #include <memory> |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 50 | #include <set> |
| 51 | #include <vector> |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 52 | |
| 53 | using namespace llvm; |
| 54 | |
| 55 | static RegisterRegAlloc |
Dan Gohman | b8cab92 | 2008-10-14 20:25:08 +0000 | [diff] [blame] | 56 | registerPBQPRepAlloc("pbqp", "PBQP register allocator", |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 57 | createPBQPRegisterAllocator); |
| 58 | |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 59 | namespace { |
| 60 | |
| 61 | //! |
| 62 | //! PBQP based allocators solve the register allocation problem by mapping |
| 63 | //! register allocation problems to Partitioned Boolean Quadratic |
| 64 | //! Programming problems. |
| 65 | class VISIBILITY_HIDDEN PBQPRegAlloc : public MachineFunctionPass { |
| 66 | public: |
| 67 | |
| 68 | static char ID; |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 69 | |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 70 | //! Construct a PBQP register allocator. |
| 71 | PBQPRegAlloc() : MachineFunctionPass((intptr_t)&ID) {} |
| 72 | |
| 73 | //! Return the pass name. |
| 74 | virtual const char* getPassName() const throw() { |
| 75 | return "PBQP Register Allocator"; |
| 76 | } |
| 77 | |
| 78 | //! PBQP analysis usage. |
| 79 | virtual void getAnalysisUsage(AnalysisUsage &au) const { |
| 80 | au.addRequired<LiveIntervals>(); |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 81 | au.addRequiredTransitive<RegisterCoalescer>(); |
| 82 | au.addRequired<LiveStacks>(); |
| 83 | au.addPreserved<LiveStacks>(); |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 84 | au.addRequired<MachineLoopInfo>(); |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 85 | au.addPreserved<MachineLoopInfo>(); |
Sanjiv Gupta | 12a9dc8 | 2009-03-17 15:46:15 +0000 | [diff] [blame] | 86 | au.addRequired<VirtRegMap>(); |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 87 | MachineFunctionPass::getAnalysisUsage(au); |
| 88 | } |
| 89 | |
| 90 | //! Perform register allocation |
| 91 | virtual bool runOnMachineFunction(MachineFunction &MF); |
| 92 | |
| 93 | private: |
| 94 | typedef std::map<const LiveInterval*, unsigned> LI2NodeMap; |
| 95 | typedef std::vector<const LiveInterval*> Node2LIMap; |
| 96 | typedef std::vector<unsigned> AllowedSet; |
| 97 | typedef std::vector<AllowedSet> AllowedSetMap; |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 98 | typedef std::set<unsigned> RegSet; |
| 99 | typedef std::pair<unsigned, unsigned> RegPair; |
| 100 | typedef std::map<RegPair, PBQPNum> CoalesceMap; |
| 101 | |
| 102 | typedef std::set<LiveInterval*> LiveIntervalSet; |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 103 | |
| 104 | MachineFunction *mf; |
| 105 | const TargetMachine *tm; |
| 106 | const TargetRegisterInfo *tri; |
| 107 | const TargetInstrInfo *tii; |
| 108 | const MachineLoopInfo *loopInfo; |
| 109 | MachineRegisterInfo *mri; |
| 110 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 111 | LiveIntervals *lis; |
| 112 | LiveStacks *lss; |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 113 | VirtRegMap *vrm; |
| 114 | |
| 115 | LI2NodeMap li2Node; |
| 116 | Node2LIMap node2LI; |
| 117 | AllowedSetMap allowedSets; |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 118 | LiveIntervalSet vregIntervalsToAlloc, |
| 119 | emptyVRegIntervals; |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 120 | |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 121 | |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 122 | //! Builds a PBQP cost vector. |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 123 | template <typename RegContainer> |
| 124 | PBQPVector* buildCostVector(unsigned vReg, |
| 125 | const RegContainer &allowed, |
| 126 | const CoalesceMap &cealesces, |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 127 | PBQPNum spillCost) const; |
| 128 | |
Evan Cheng | 17a82ea | 2008-10-03 17:11:58 +0000 | [diff] [blame] | 129 | //! \brief Builds a PBQP interference matrix. |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 130 | //! |
| 131 | //! @return Either a pointer to a non-zero PBQP matrix representing the |
| 132 | //! allocation option costs, or a null pointer for a zero matrix. |
| 133 | //! |
| 134 | //! Expects allowed sets for two interfering LiveIntervals. These allowed |
| 135 | //! sets should contain only allocable registers from the LiveInterval's |
| 136 | //! register class, with any interfering pre-colored registers removed. |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 137 | template <typename RegContainer> |
| 138 | PBQPMatrix* buildInterferenceMatrix(const RegContainer &allowed1, |
| 139 | const RegContainer &allowed2) const; |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 140 | |
| 141 | //! |
| 142 | //! Expects allowed sets for two potentially coalescable LiveIntervals, |
| 143 | //! and an estimated benefit due to coalescing. The allowed sets should |
| 144 | //! contain only allocable registers from the LiveInterval's register |
| 145 | //! classes, with any interfering pre-colored registers removed. |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 146 | template <typename RegContainer> |
| 147 | PBQPMatrix* buildCoalescingMatrix(const RegContainer &allowed1, |
| 148 | const RegContainer &allowed2, |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 149 | PBQPNum cBenefit) const; |
| 150 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 151 | //! \brief Finds coalescing opportunities and returns them as a map. |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 152 | //! |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 153 | //! Any entries in the map are guaranteed coalescable, even if their |
| 154 | //! corresponding live intervals overlap. |
| 155 | CoalesceMap findCoalesces(); |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 156 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 157 | //! \brief Finds the initial set of vreg intervals to allocate. |
| 158 | void findVRegIntervalsToAlloc(); |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 159 | |
| 160 | //! \brief Constructs a PBQP problem representation of the register |
| 161 | //! allocation problem for this function. |
| 162 | //! |
| 163 | //! @return a PBQP solver object for the register allocation problem. |
| 164 | pbqp* constructPBQPProblem(); |
| 165 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 166 | //! \brief Adds a stack interval if the given live interval has been |
| 167 | //! spilled. Used to support stack slot coloring. |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 168 | void addStackInterval(const LiveInterval *spilled,MachineRegisterInfo* mri); |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 169 | |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 170 | //! \brief Given a solved PBQP problem maps this solution back to a register |
| 171 | //! assignment. |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 172 | bool mapPBQPToRegAlloc(pbqp *problem); |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 173 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 174 | //! \brief Postprocessing before final spilling. Sets basic block "live in" |
| 175 | //! variables. |
| 176 | void finalizeAlloc() const; |
| 177 | |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 178 | }; |
| 179 | |
| 180 | char PBQPRegAlloc::ID = 0; |
| 181 | } |
| 182 | |
| 183 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 184 | template <typename RegContainer> |
| 185 | PBQPVector* PBQPRegAlloc::buildCostVector(unsigned vReg, |
| 186 | const RegContainer &allowed, |
| 187 | const CoalesceMap &coalesces, |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 188 | PBQPNum spillCost) const { |
| 189 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 190 | typedef typename RegContainer::const_iterator AllowedItr; |
| 191 | |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 192 | // Allocate vector. Additional element (0th) used for spill option |
| 193 | PBQPVector *v = new PBQPVector(allowed.size() + 1); |
| 194 | |
| 195 | (*v)[0] = spillCost; |
| 196 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 197 | // Iterate over the allowed registers inserting coalesce benefits if there |
| 198 | // are any. |
| 199 | unsigned ai = 0; |
| 200 | for (AllowedItr itr = allowed.begin(), end = allowed.end(); |
| 201 | itr != end; ++itr, ++ai) { |
| 202 | |
| 203 | unsigned pReg = *itr; |
| 204 | |
| 205 | CoalesceMap::const_iterator cmItr = |
| 206 | coalesces.find(RegPair(vReg, pReg)); |
| 207 | |
| 208 | // No coalesce - on to the next preg. |
| 209 | if (cmItr == coalesces.end()) |
| 210 | continue; |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 211 | |
| 212 | // We have a coalesce - insert the benefit. |
| 213 | (*v)[ai + 1] = -cmItr->second; |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 214 | } |
| 215 | |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 216 | return v; |
| 217 | } |
| 218 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 219 | template <typename RegContainer> |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 220 | PBQPMatrix* PBQPRegAlloc::buildInterferenceMatrix( |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 221 | const RegContainer &allowed1, const RegContainer &allowed2) const { |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 222 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 223 | typedef typename RegContainer::const_iterator RegContainerIterator; |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 224 | |
| 225 | // Construct a PBQP matrix representing the cost of allocation options. The |
| 226 | // rows and columns correspond to the allocation options for the two live |
| 227 | // intervals. Elements will be infinite where corresponding registers alias, |
| 228 | // since we cannot allocate aliasing registers to interfering live intervals. |
| 229 | // All other elements (non-aliasing combinations) will have zero cost. Note |
| 230 | // that the spill option (element 0,0) has zero cost, since we can allocate |
| 231 | // both intervals to memory safely (the cost for each individual allocation |
| 232 | // to memory is accounted for by the cost vectors for each live interval). |
| 233 | PBQPMatrix *m = new PBQPMatrix(allowed1.size() + 1, allowed2.size() + 1); |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 234 | |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 235 | // Assume this is a zero matrix until proven otherwise. Zero matrices occur |
| 236 | // between interfering live ranges with non-overlapping register sets (e.g. |
| 237 | // non-overlapping reg classes, or disjoint sets of allowed regs within the |
| 238 | // same class). The term "overlapping" is used advisedly: sets which do not |
| 239 | // intersect, but contain registers which alias, will have non-zero matrices. |
| 240 | // We optimize zero matrices away to improve solver speed. |
| 241 | bool isZeroMatrix = true; |
| 242 | |
| 243 | |
| 244 | // Row index. Starts at 1, since the 0th row is for the spill option, which |
| 245 | // is always zero. |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 246 | unsigned ri = 1; |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 247 | |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 248 | // Iterate over allowed sets, insert infinities where required. |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 249 | for (RegContainerIterator a1Itr = allowed1.begin(), a1End = allowed1.end(); |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 250 | a1Itr != a1End; ++a1Itr) { |
| 251 | |
| 252 | // Column index, starts at 1 as for row index. |
| 253 | unsigned ci = 1; |
| 254 | unsigned reg1 = *a1Itr; |
| 255 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 256 | for (RegContainerIterator a2Itr = allowed2.begin(), a2End = allowed2.end(); |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 257 | a2Itr != a2End; ++a2Itr) { |
| 258 | |
| 259 | unsigned reg2 = *a2Itr; |
| 260 | |
| 261 | // If the row/column regs are identical or alias insert an infinity. |
| 262 | if ((reg1 == reg2) || tri->areAliases(reg1, reg2)) { |
| 263 | (*m)[ri][ci] = std::numeric_limits<PBQPNum>::infinity(); |
| 264 | isZeroMatrix = false; |
| 265 | } |
| 266 | |
| 267 | ++ci; |
| 268 | } |
| 269 | |
| 270 | ++ri; |
| 271 | } |
| 272 | |
| 273 | // If this turns out to be a zero matrix... |
| 274 | if (isZeroMatrix) { |
| 275 | // free it and return null. |
| 276 | delete m; |
| 277 | return 0; |
| 278 | } |
| 279 | |
| 280 | // ...otherwise return the cost matrix. |
| 281 | return m; |
| 282 | } |
| 283 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 284 | template <typename RegContainer> |
| 285 | PBQPMatrix* PBQPRegAlloc::buildCoalescingMatrix( |
| 286 | const RegContainer &allowed1, const RegContainer &allowed2, |
| 287 | PBQPNum cBenefit) const { |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 288 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 289 | typedef typename RegContainer::const_iterator RegContainerIterator; |
| 290 | |
| 291 | // Construct a PBQP Matrix representing the benefits of coalescing. As with |
| 292 | // interference matrices the rows and columns represent allowed registers |
| 293 | // for the LiveIntervals which are (potentially) to be coalesced. The amount |
| 294 | // -cBenefit will be placed in any element representing the same register |
| 295 | // for both intervals. |
| 296 | PBQPMatrix *m = new PBQPMatrix(allowed1.size() + 1, allowed2.size() + 1); |
| 297 | |
| 298 | // Reset costs to zero. |
| 299 | m->reset(0); |
| 300 | |
| 301 | // Assume the matrix is zero till proven otherwise. Zero matrices will be |
| 302 | // optimized away as in the interference case. |
| 303 | bool isZeroMatrix = true; |
| 304 | |
| 305 | // Row index. Starts at 1, since the 0th row is for the spill option, which |
| 306 | // is always zero. |
| 307 | unsigned ri = 1; |
| 308 | |
| 309 | // Iterate over the allowed sets, insert coalescing benefits where |
| 310 | // appropriate. |
| 311 | for (RegContainerIterator a1Itr = allowed1.begin(), a1End = allowed1.end(); |
| 312 | a1Itr != a1End; ++a1Itr) { |
| 313 | |
| 314 | // Column index, starts at 1 as for row index. |
| 315 | unsigned ci = 1; |
| 316 | unsigned reg1 = *a1Itr; |
| 317 | |
| 318 | for (RegContainerIterator a2Itr = allowed2.begin(), a2End = allowed2.end(); |
| 319 | a2Itr != a2End; ++a2Itr) { |
| 320 | |
| 321 | // If the row and column represent the same register insert a beneficial |
| 322 | // cost to preference this allocation - it would allow us to eliminate a |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 323 | // move instruction. |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 324 | if (reg1 == *a2Itr) { |
| 325 | (*m)[ri][ci] = -cBenefit; |
| 326 | isZeroMatrix = false; |
| 327 | } |
| 328 | |
| 329 | ++ci; |
| 330 | } |
| 331 | |
| 332 | ++ri; |
| 333 | } |
| 334 | |
| 335 | // If this turns out to be a zero matrix... |
| 336 | if (isZeroMatrix) { |
| 337 | // ...free it and return null. |
| 338 | delete m; |
| 339 | return 0; |
| 340 | } |
| 341 | |
| 342 | return m; |
| 343 | } |
| 344 | |
| 345 | PBQPRegAlloc::CoalesceMap PBQPRegAlloc::findCoalesces() { |
| 346 | |
| 347 | typedef MachineFunction::const_iterator MFIterator; |
| 348 | typedef MachineBasicBlock::const_iterator MBBIterator; |
| 349 | typedef LiveInterval::const_vni_iterator VNIIterator; |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 350 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 351 | CoalesceMap coalescesFound; |
| 352 | |
| 353 | // To find coalesces we need to iterate over the function looking for |
| 354 | // copy instructions. |
| 355 | for (MFIterator bbItr = mf->begin(), bbEnd = mf->end(); |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 356 | bbItr != bbEnd; ++bbItr) { |
| 357 | |
| 358 | const MachineBasicBlock *mbb = &*bbItr; |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 359 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 360 | for (MBBIterator iItr = mbb->begin(), iEnd = mbb->end(); |
| 361 | iItr != iEnd; ++iItr) { |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 362 | |
| 363 | const MachineInstr *instr = &*iItr; |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 364 | unsigned srcReg, dstReg, srcSubReg, dstSubReg; |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 365 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 366 | // If this isn't a copy then continue to the next instruction. |
Evan Cheng | 04ee5a1 | 2009-01-20 19:12:24 +0000 | [diff] [blame] | 367 | if (!tii->isMoveInstr(*instr, srcReg, dstReg, srcSubReg, dstSubReg)) |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 368 | continue; |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 369 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 370 | // If the registers are already the same our job is nice and easy. |
| 371 | if (dstReg == srcReg) |
| 372 | continue; |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 373 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 374 | bool srcRegIsPhysical = TargetRegisterInfo::isPhysicalRegister(srcReg), |
| 375 | dstRegIsPhysical = TargetRegisterInfo::isPhysicalRegister(dstReg); |
| 376 | |
| 377 | // If both registers are physical then we can't coalesce. |
| 378 | if (srcRegIsPhysical && dstRegIsPhysical) |
| 379 | continue; |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 380 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 381 | // If it's a copy that includes a virtual register but the source and |
| 382 | // destination classes differ then we can't coalesce, so continue with |
| 383 | // the next instruction. |
| 384 | const TargetRegisterClass *srcRegClass = srcRegIsPhysical ? |
| 385 | tri->getPhysicalRegisterRegClass(srcReg) : mri->getRegClass(srcReg); |
| 386 | |
| 387 | const TargetRegisterClass *dstRegClass = dstRegIsPhysical ? |
| 388 | tri->getPhysicalRegisterRegClass(dstReg) : mri->getRegClass(dstReg); |
| 389 | |
| 390 | if (srcRegClass != dstRegClass) |
| 391 | continue; |
| 392 | |
| 393 | // We also need any physical regs to be allocable, coalescing with |
| 394 | // a non-allocable register is invalid. |
| 395 | if (srcRegIsPhysical) { |
| 396 | if (std::find(srcRegClass->allocation_order_begin(*mf), |
| 397 | srcRegClass->allocation_order_end(*mf), srcReg) == |
| 398 | srcRegClass->allocation_order_end(*mf)) |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 399 | continue; |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 400 | } |
| 401 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 402 | if (dstRegIsPhysical) { |
| 403 | if (std::find(dstRegClass->allocation_order_begin(*mf), |
| 404 | dstRegClass->allocation_order_end(*mf), dstReg) == |
| 405 | dstRegClass->allocation_order_end(*mf)) |
| 406 | continue; |
| 407 | } |
| 408 | |
| 409 | // If we've made it here we have a copy with compatible register classes. |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 410 | // We can probably coalesce, but we need to consider overlap. |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 411 | const LiveInterval *srcLI = &lis->getInterval(srcReg), |
| 412 | *dstLI = &lis->getInterval(dstReg); |
| 413 | |
| 414 | if (srcLI->overlaps(*dstLI)) { |
| 415 | // Even in the case of an overlap we might still be able to coalesce, |
| 416 | // but we need to make sure that no definition of either range occurs |
| 417 | // while the other range is live. |
| 418 | |
| 419 | // Otherwise start by assuming we're ok. |
| 420 | bool badDef = false; |
| 421 | |
| 422 | // Test all defs of the source range. |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 423 | for (VNIIterator |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 424 | vniItr = srcLI->vni_begin(), vniEnd = srcLI->vni_end(); |
| 425 | vniItr != vniEnd; ++vniItr) { |
| 426 | |
| 427 | // If we find a def that kills the coalescing opportunity then |
| 428 | // record it and break from the loop. |
| 429 | if (dstLI->liveAt((*vniItr)->def)) { |
| 430 | badDef = true; |
| 431 | break; |
| 432 | } |
| 433 | } |
| 434 | |
| 435 | // If we have a bad def give up, continue to the next instruction. |
| 436 | if (badDef) |
| 437 | continue; |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 438 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 439 | // Otherwise test definitions of the destination range. |
| 440 | for (VNIIterator |
| 441 | vniItr = dstLI->vni_begin(), vniEnd = dstLI->vni_end(); |
| 442 | vniItr != vniEnd; ++vniItr) { |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 443 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 444 | // We want to make sure we skip the copy instruction itself. |
| 445 | if ((*vniItr)->copy == instr) |
| 446 | continue; |
| 447 | |
| 448 | if (srcLI->liveAt((*vniItr)->def)) { |
| 449 | badDef = true; |
| 450 | break; |
| 451 | } |
| 452 | } |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 453 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 454 | // As before a bad def we give up and continue to the next instr. |
| 455 | if (badDef) |
| 456 | continue; |
| 457 | } |
| 458 | |
| 459 | // If we make it to here then either the ranges didn't overlap, or they |
| 460 | // did, but none of their definitions would prevent us from coalescing. |
| 461 | // We're good to go with the coalesce. |
| 462 | |
| 463 | float cBenefit = powf(10.0f, loopInfo->getLoopDepth(mbb)) / 5.0; |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 464 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 465 | coalescesFound[RegPair(srcReg, dstReg)] = cBenefit; |
| 466 | coalescesFound[RegPair(dstReg, srcReg)] = cBenefit; |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 467 | } |
| 468 | |
| 469 | } |
| 470 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 471 | return coalescesFound; |
| 472 | } |
| 473 | |
| 474 | void PBQPRegAlloc::findVRegIntervalsToAlloc() { |
| 475 | |
| 476 | // Iterate over all live ranges. |
| 477 | for (LiveIntervals::iterator itr = lis->begin(), end = lis->end(); |
| 478 | itr != end; ++itr) { |
| 479 | |
| 480 | // Ignore physical ones. |
| 481 | if (TargetRegisterInfo::isPhysicalRegister(itr->first)) |
| 482 | continue; |
| 483 | |
| 484 | LiveInterval *li = itr->second; |
| 485 | |
| 486 | // If this live interval is non-empty we will use pbqp to allocate it. |
| 487 | // Empty intervals we allocate in a simple post-processing stage in |
| 488 | // finalizeAlloc. |
| 489 | if (!li->empty()) { |
| 490 | vregIntervalsToAlloc.insert(li); |
| 491 | } |
| 492 | else { |
| 493 | emptyVRegIntervals.insert(li); |
| 494 | } |
| 495 | } |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 496 | } |
| 497 | |
| 498 | pbqp* PBQPRegAlloc::constructPBQPProblem() { |
| 499 | |
| 500 | typedef std::vector<const LiveInterval*> LIVector; |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 501 | typedef std::vector<unsigned> RegVector; |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 502 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 503 | // This will store the physical intervals for easy reference. |
| 504 | LIVector physIntervals; |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 505 | |
| 506 | // Start by clearing the old node <-> live interval mappings & allowed sets |
| 507 | li2Node.clear(); |
| 508 | node2LI.clear(); |
| 509 | allowedSets.clear(); |
| 510 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 511 | // Populate physIntervals, update preg use: |
| 512 | for (LiveIntervals::iterator itr = lis->begin(), end = lis->end(); |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 513 | itr != end; ++itr) { |
| 514 | |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 515 | if (TargetRegisterInfo::isPhysicalRegister(itr->first)) { |
| 516 | physIntervals.push_back(itr->second); |
| 517 | mri->setPhysRegUsed(itr->second->reg); |
| 518 | } |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 519 | } |
| 520 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 521 | // Iterate over vreg intervals, construct live interval <-> node number |
| 522 | // mappings. |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 523 | for (LiveIntervalSet::const_iterator |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 524 | itr = vregIntervalsToAlloc.begin(), end = vregIntervalsToAlloc.end(); |
| 525 | itr != end; ++itr) { |
| 526 | const LiveInterval *li = *itr; |
| 527 | |
| 528 | li2Node[li] = node2LI.size(); |
| 529 | node2LI.push_back(li); |
| 530 | } |
| 531 | |
| 532 | // Get the set of potential coalesces. |
| 533 | CoalesceMap coalesces(findCoalesces()); |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 534 | |
| 535 | // Construct a PBQP solver for this problem |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 536 | pbqp *solver = alloc_pbqp(vregIntervalsToAlloc.size()); |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 537 | |
| 538 | // Resize allowedSets container appropriately. |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 539 | allowedSets.resize(vregIntervalsToAlloc.size()); |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 540 | |
| 541 | // Iterate over virtual register intervals to compute allowed sets... |
| 542 | for (unsigned node = 0; node < node2LI.size(); ++node) { |
| 543 | |
| 544 | // Grab pointers to the interval and its register class. |
| 545 | const LiveInterval *li = node2LI[node]; |
| 546 | const TargetRegisterClass *liRC = mri->getRegClass(li->reg); |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 547 | |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 548 | // Start by assuming all allocable registers in the class are allowed... |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 549 | RegVector liAllowed(liRC->allocation_order_begin(*mf), |
| 550 | liRC->allocation_order_end(*mf)); |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 551 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 552 | // Eliminate the physical registers which overlap with this range, along |
| 553 | // with all their aliases. |
| 554 | for (LIVector::iterator pItr = physIntervals.begin(), |
| 555 | pEnd = physIntervals.end(); pItr != pEnd; ++pItr) { |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 556 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 557 | if (!li->overlaps(**pItr)) |
| 558 | continue; |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 559 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 560 | unsigned pReg = (*pItr)->reg; |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 561 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 562 | // If we get here then the live intervals overlap, but we're still ok |
| 563 | // if they're coalescable. |
| 564 | if (coalesces.find(RegPair(li->reg, pReg)) != coalesces.end()) |
| 565 | continue; |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 566 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 567 | // If we get here then we have a genuine exclusion. |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 568 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 569 | // Remove the overlapping reg... |
| 570 | RegVector::iterator eraseItr = |
| 571 | std::find(liAllowed.begin(), liAllowed.end(), pReg); |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 572 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 573 | if (eraseItr != liAllowed.end()) |
| 574 | liAllowed.erase(eraseItr); |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 575 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 576 | const unsigned *aliasItr = tri->getAliasSet(pReg); |
| 577 | |
| 578 | if (aliasItr != 0) { |
| 579 | // ...and its aliases. |
| 580 | for (; *aliasItr != 0; ++aliasItr) { |
| 581 | RegVector::iterator eraseItr = |
| 582 | std::find(liAllowed.begin(), liAllowed.end(), *aliasItr); |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 583 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 584 | if (eraseItr != liAllowed.end()) { |
| 585 | liAllowed.erase(eraseItr); |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 586 | } |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 587 | } |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 588 | } |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 589 | } |
| 590 | |
| 591 | // Copy the allowed set into a member vector for use when constructing cost |
| 592 | // vectors & matrices, and mapping PBQP solutions back to assignments. |
| 593 | allowedSets[node] = AllowedSet(liAllowed.begin(), liAllowed.end()); |
| 594 | |
| 595 | // Set the spill cost to the interval weight, or epsilon if the |
| 596 | // interval weight is zero |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 597 | PBQPNum spillCost = (li->weight != 0.0) ? |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 598 | li->weight : std::numeric_limits<PBQPNum>::min(); |
| 599 | |
| 600 | // Build a cost vector for this interval. |
| 601 | add_pbqp_nodecosts(solver, node, |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 602 | buildCostVector(li->reg, allowedSets[node], coalesces, |
| 603 | spillCost)); |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 604 | |
| 605 | } |
| 606 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 607 | |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 608 | // Now add the cost matrices... |
| 609 | for (unsigned node1 = 0; node1 < node2LI.size(); ++node1) { |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 610 | const LiveInterval *li = node2LI[node1]; |
| 611 | |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 612 | // Test for live range overlaps and insert interference matrices. |
| 613 | for (unsigned node2 = node1 + 1; node2 < node2LI.size(); ++node2) { |
| 614 | const LiveInterval *li2 = node2LI[node2]; |
| 615 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 616 | CoalesceMap::const_iterator cmItr = |
| 617 | coalesces.find(RegPair(li->reg, li2->reg)); |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 618 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 619 | PBQPMatrix *m = 0; |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 620 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 621 | if (cmItr != coalesces.end()) { |
| 622 | m = buildCoalescingMatrix(allowedSets[node1], allowedSets[node2], |
| 623 | cmItr->second); |
| 624 | } |
| 625 | else if (li->overlaps(*li2)) { |
| 626 | m = buildInterferenceMatrix(allowedSets[node1], allowedSets[node2]); |
| 627 | } |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 628 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 629 | if (m != 0) { |
| 630 | add_pbqp_edgecosts(solver, node1, node2, m); |
| 631 | delete m; |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 632 | } |
| 633 | } |
| 634 | } |
| 635 | |
| 636 | // We're done, PBQP problem constructed - return it. |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 637 | return solver; |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 638 | } |
| 639 | |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 640 | void PBQPRegAlloc::addStackInterval(const LiveInterval *spilled, |
| 641 | MachineRegisterInfo* mri) { |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 642 | int stackSlot = vrm->getStackSlot(spilled->reg); |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 643 | |
| 644 | if (stackSlot == VirtRegMap::NO_STACK_SLOT) |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 645 | return; |
| 646 | |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 647 | const TargetRegisterClass *RC = mri->getRegClass(spilled->reg); |
| 648 | LiveInterval &stackInterval = lss->getOrCreateInterval(stackSlot, RC); |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 649 | |
| 650 | VNInfo *vni; |
| 651 | if (stackInterval.getNumValNums() != 0) |
| 652 | vni = stackInterval.getValNumInfo(0); |
| 653 | else |
| 654 | vni = stackInterval.getNextValue(-0U, 0, lss->getVNInfoAllocator()); |
| 655 | |
| 656 | LiveInterval &rhsInterval = lis->getInterval(spilled->reg); |
| 657 | stackInterval.MergeRangesInAsValue(rhsInterval, vni); |
| 658 | } |
| 659 | |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 660 | bool PBQPRegAlloc::mapPBQPToRegAlloc(pbqp *problem) { |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 661 | |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 662 | // Set to true if we have any spills |
| 663 | bool anotherRoundNeeded = false; |
| 664 | |
| 665 | // Clear the existing allocation. |
| 666 | vrm->clearAllVirt(); |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 667 | |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 668 | // Iterate over the nodes mapping the PBQP solution to a register assignment. |
| 669 | for (unsigned node = 0; node < node2LI.size(); ++node) { |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 670 | unsigned virtReg = node2LI[node]->reg, |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 671 | allocSelection = get_pbqp_solution(problem, node); |
| 672 | |
| 673 | // If the PBQP solution is non-zero it's a physical register... |
| 674 | if (allocSelection != 0) { |
| 675 | // Get the physical reg, subtracting 1 to account for the spill option. |
| 676 | unsigned physReg = allowedSets[node][allocSelection - 1]; |
| 677 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 678 | DOUT << "VREG " << virtReg << " -> " << tri->getName(physReg) << "\n"; |
| 679 | |
| 680 | assert(physReg != 0); |
| 681 | |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 682 | // Add to the virt reg map and update the used phys regs. |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 683 | vrm->assignVirt2Phys(virtReg, physReg); |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 684 | } |
| 685 | // ...Otherwise it's a spill. |
| 686 | else { |
| 687 | |
| 688 | // Make sure we ignore this virtual reg on the next round |
| 689 | // of allocation |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 690 | vregIntervalsToAlloc.erase(&lis->getInterval(virtReg)); |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 691 | |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 692 | // Insert spill ranges for this live range |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 693 | const LiveInterval *spillInterval = node2LI[node]; |
| 694 | double oldSpillWeight = spillInterval->weight; |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 695 | SmallVector<LiveInterval*, 8> spillIs; |
| 696 | std::vector<LiveInterval*> newSpills = |
Evan Cheng | c781a24 | 2009-05-03 18:32:42 +0000 | [diff] [blame] | 697 | lis->addIntervalsForSpills(*spillInterval, spillIs, loopInfo, *vrm); |
| 698 | addStackInterval(spillInterval, mri); |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 699 | |
| 700 | DOUT << "VREG " << virtReg << " -> SPILLED (Cost: " |
| 701 | << oldSpillWeight << ", New vregs: "; |
| 702 | |
| 703 | // Copy any newly inserted live intervals into the list of regs to |
| 704 | // allocate. |
| 705 | for (std::vector<LiveInterval*>::const_iterator |
| 706 | itr = newSpills.begin(), end = newSpills.end(); |
| 707 | itr != end; ++itr) { |
| 708 | |
| 709 | assert(!(*itr)->empty() && "Empty spill range."); |
| 710 | |
| 711 | DOUT << (*itr)->reg << " "; |
| 712 | |
| 713 | vregIntervalsToAlloc.insert(*itr); |
| 714 | } |
| 715 | |
| 716 | DOUT << ")\n"; |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 717 | |
| 718 | // We need another round if spill intervals were added. |
| 719 | anotherRoundNeeded |= !newSpills.empty(); |
| 720 | } |
| 721 | } |
| 722 | |
| 723 | return !anotherRoundNeeded; |
| 724 | } |
| 725 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 726 | void PBQPRegAlloc::finalizeAlloc() const { |
| 727 | typedef LiveIntervals::iterator LIIterator; |
| 728 | typedef LiveInterval::Ranges::const_iterator LRIterator; |
| 729 | |
| 730 | // First allocate registers for the empty intervals. |
Argyrios Kyrtzidis | 3713c0b | 2008-11-19 12:56:21 +0000 | [diff] [blame] | 731 | for (LiveIntervalSet::const_iterator |
Bill Wendling | 51b16f4 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 732 | itr = emptyVRegIntervals.begin(), end = emptyVRegIntervals.end(); |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 733 | itr != end; ++itr) { |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 734 | LiveInterval *li = *itr; |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 735 | |
| 736 | unsigned physReg = li->preference; |
| 737 | |
| 738 | if (physReg == 0) { |
| 739 | const TargetRegisterClass *liRC = mri->getRegClass(li->reg); |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 740 | physReg = *liRC->allocation_order_begin(*mf); |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 741 | } |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 742 | |
| 743 | vrm->assignVirt2Phys(li->reg, physReg); |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 744 | } |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 745 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 746 | // Finally iterate over the basic blocks to compute and set the live-in sets. |
| 747 | SmallVector<MachineBasicBlock*, 8> liveInMBBs; |
| 748 | MachineBasicBlock *entryMBB = &*mf->begin(); |
| 749 | |
| 750 | for (LIIterator liItr = lis->begin(), liEnd = lis->end(); |
| 751 | liItr != liEnd; ++liItr) { |
| 752 | |
| 753 | const LiveInterval *li = liItr->second; |
| 754 | unsigned reg = 0; |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 755 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 756 | // Get the physical register for this interval |
| 757 | if (TargetRegisterInfo::isPhysicalRegister(li->reg)) { |
| 758 | reg = li->reg; |
| 759 | } |
| 760 | else if (vrm->isAssignedReg(li->reg)) { |
| 761 | reg = vrm->getPhys(li->reg); |
| 762 | } |
| 763 | else { |
| 764 | // Ranges which are assigned a stack slot only are ignored. |
| 765 | continue; |
| 766 | } |
| 767 | |
Lang Hames | b0e519f | 2009-05-17 23:50:36 +0000 | [diff] [blame] | 768 | // Ignore unallocated vregs: |
| 769 | if (reg == 0) { |
| 770 | continue; |
| 771 | } |
| 772 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 773 | // Iterate over the ranges of the current interval... |
| 774 | for (LRIterator lrItr = li->begin(), lrEnd = li->end(); |
| 775 | lrItr != lrEnd; ++lrItr) { |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 776 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 777 | // Find the set of basic blocks which this range is live into... |
| 778 | if (lis->findLiveInMBBs(lrItr->start, lrItr->end, liveInMBBs)) { |
| 779 | // And add the physreg for this interval to their live-in sets. |
| 780 | for (unsigned i = 0; i < liveInMBBs.size(); ++i) { |
| 781 | if (liveInMBBs[i] != entryMBB) { |
| 782 | if (!liveInMBBs[i]->isLiveIn(reg)) { |
| 783 | liveInMBBs[i]->addLiveIn(reg); |
| 784 | } |
| 785 | } |
| 786 | } |
| 787 | liveInMBBs.clear(); |
| 788 | } |
| 789 | } |
| 790 | } |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 791 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 792 | } |
| 793 | |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 794 | bool PBQPRegAlloc::runOnMachineFunction(MachineFunction &MF) { |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 795 | |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 796 | mf = &MF; |
| 797 | tm = &mf->getTarget(); |
| 798 | tri = tm->getRegisterInfo(); |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 799 | tii = tm->getInstrInfo(); |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 800 | mri = &mf->getRegInfo(); |
| 801 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 802 | lis = &getAnalysis<LiveIntervals>(); |
| 803 | lss = &getAnalysis<LiveStacks>(); |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 804 | loopInfo = &getAnalysis<MachineLoopInfo>(); |
| 805 | |
Owen Anderson | 49c8aa0 | 2009-03-13 05:55:11 +0000 | [diff] [blame] | 806 | vrm = &getAnalysis<VirtRegMap>(); |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 807 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 808 | DOUT << "PBQP Register Allocating for " << mf->getFunction()->getName() << "\n"; |
| 809 | |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 810 | // Allocator main loop: |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 811 | // |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 812 | // * Map current regalloc problem to a PBQP problem |
| 813 | // * Solve the PBQP problem |
| 814 | // * Map the solution back to a register allocation |
| 815 | // * Spill if necessary |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 816 | // |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 817 | // This process is continued till no more spills are generated. |
| 818 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 819 | // Find the vreg intervals in need of allocation. |
| 820 | findVRegIntervalsToAlloc(); |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 821 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 822 | // If there aren't any then we're done here. |
| 823 | if (vregIntervalsToAlloc.empty() && emptyVRegIntervals.empty()) |
| 824 | return true; |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 825 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 826 | // If there are non-empty intervals allocate them using pbqp. |
| 827 | if (!vregIntervalsToAlloc.empty()) { |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 828 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 829 | bool pbqpAllocComplete = false; |
| 830 | unsigned round = 0; |
| 831 | |
| 832 | while (!pbqpAllocComplete) { |
| 833 | DOUT << " PBQP Regalloc round " << round << ":\n"; |
| 834 | |
| 835 | pbqp *problem = constructPBQPProblem(); |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 836 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 837 | solve_pbqp(problem); |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 838 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 839 | pbqpAllocComplete = mapPBQPToRegAlloc(problem); |
| 840 | |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 841 | free_pbqp(problem); |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 842 | |
| 843 | ++round; |
| 844 | } |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 845 | } |
| 846 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 847 | // Finalise allocation, allocate empty ranges. |
| 848 | finalizeAlloc(); |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 849 | |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 850 | vregIntervalsToAlloc.clear(); |
| 851 | emptyVRegIntervals.clear(); |
| 852 | li2Node.clear(); |
| 853 | node2LI.clear(); |
| 854 | allowedSets.clear(); |
| 855 | |
| 856 | DOUT << "Post alloc VirtRegMap:\n" << *vrm << "\n"; |
| 857 | |
Lang Hames | 87e3bca | 2009-05-06 02:36:21 +0000 | [diff] [blame] | 858 | // Run rewriter |
| 859 | std::auto_ptr<VirtRegRewriter> rewriter(createVirtRegRewriter()); |
| 860 | |
| 861 | rewriter->runOnMachineFunction(*mf, *vrm, lis); |
Lang Hames | 27601ef | 2008-11-16 12:12:54 +0000 | [diff] [blame] | 862 | |
Misha Brukman | 2a835f9 | 2009-01-08 15:50:22 +0000 | [diff] [blame] | 863 | return true; |
Evan Cheng | b1290a6 | 2008-10-02 18:29:27 +0000 | [diff] [blame] | 864 | } |
| 865 | |
| 866 | FunctionPass* llvm::createPBQPRegisterAllocator() { |
| 867 | return new PBQPRegAlloc(); |
| 868 | } |
| 869 | |
| 870 | |
| 871 | #undef DEBUG_TYPE |