blob: ffca550f8b64ec4b079ae42ed809e0b115f3e96e [file] [log] [blame]
Evan Chengddfd1372011-12-14 02:11:42 +00001//===-- lib/CodeGen/MachineInstrBundle.cpp --------------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "llvm/CodeGen/MachineInstrBundle.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000011#include "llvm/ADT/SmallSet.h"
12#include "llvm/ADT/SmallVector.h"
13#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chengddfd1372011-12-14 02:11:42 +000014#include "llvm/CodeGen/MachineInstrBuilder.h"
15#include "llvm/CodeGen/Passes.h"
Evan Chengddfd1372011-12-14 02:11:42 +000016#include "llvm/Target/TargetInstrInfo.h"
17#include "llvm/Target/TargetMachine.h"
18#include "llvm/Target/TargetRegisterInfo.h"
Evan Chengddfd1372011-12-14 02:11:42 +000019using namespace llvm;
20
21namespace {
22 class UnpackMachineBundles : public MachineFunctionPass {
23 public:
24 static char ID; // Pass identification
25 UnpackMachineBundles() : MachineFunctionPass(ID) {
26 initializeUnpackMachineBundlesPass(*PassRegistry::getPassRegistry());
27 }
28
29 virtual bool runOnMachineFunction(MachineFunction &MF);
30 };
31} // end anonymous namespace
32
33char UnpackMachineBundles::ID = 0;
Andrew Trick1dd8c852012-02-08 21:23:13 +000034char &llvm::UnpackMachineBundlesID = UnpackMachineBundles::ID;
Evan Chengef2887d2012-01-19 07:47:03 +000035INITIALIZE_PASS(UnpackMachineBundles, "unpack-mi-bundles",
Evan Chengddfd1372011-12-14 02:11:42 +000036 "Unpack machine instruction bundles", false, false)
37
Evan Chengddfd1372011-12-14 02:11:42 +000038bool UnpackMachineBundles::runOnMachineFunction(MachineFunction &MF) {
39 bool Changed = false;
40 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I) {
41 MachineBasicBlock *MBB = &*I;
42
43 for (MachineBasicBlock::instr_iterator MII = MBB->instr_begin(),
44 MIE = MBB->instr_end(); MII != MIE; ) {
45 MachineInstr *MI = &*MII;
46
47 // Remove BUNDLE instruction and the InsideBundle flags from bundled
48 // instructions.
49 if (MI->isBundle()) {
Jakob Stoklund Olesencaf946e2012-12-13 23:23:46 +000050 while (++MII != MIE && MII->isBundledWithPred()) {
51 MII->unbundleFromPred();
Evan Chengddfd1372011-12-14 02:11:42 +000052 for (unsigned i = 0, e = MII->getNumOperands(); i != e; ++i) {
53 MachineOperand &MO = MII->getOperand(i);
54 if (MO.isReg() && MO.isInternalRead())
55 MO.setIsInternalRead(false);
56 }
57 }
58 MI->eraseFromParent();
59
60 Changed = true;
61 continue;
62 }
63
64 ++MII;
65 }
66 }
67
68 return Changed;
69}
70
Evan Chengef2887d2012-01-19 07:47:03 +000071
72namespace {
73 class FinalizeMachineBundles : public MachineFunctionPass {
74 public:
75 static char ID; // Pass identification
76 FinalizeMachineBundles() : MachineFunctionPass(ID) {
77 initializeFinalizeMachineBundlesPass(*PassRegistry::getPassRegistry());
78 }
79
80 virtual bool runOnMachineFunction(MachineFunction &MF);
81 };
82} // end anonymous namespace
83
84char FinalizeMachineBundles::ID = 0;
Andrew Trick1dd8c852012-02-08 21:23:13 +000085char &llvm::FinalizeMachineBundlesID = FinalizeMachineBundles::ID;
Evan Chengef2887d2012-01-19 07:47:03 +000086INITIALIZE_PASS(FinalizeMachineBundles, "finalize-mi-bundles",
87 "Finalize machine instruction bundles", false, false)
88
Evan Chengef2887d2012-01-19 07:47:03 +000089bool FinalizeMachineBundles::runOnMachineFunction(MachineFunction &MF) {
90 return llvm::finalizeBundles(MF);
91}
92
93
Evan Cheng9b159712012-01-19 00:06:10 +000094/// finalizeBundle - Finalize a machine instruction bundle which includes
Evan Chengbca15f92012-01-19 00:46:06 +000095/// a sequence of instructions starting from FirstMI to LastMI (exclusive).
Evan Chengddfd1372011-12-14 02:11:42 +000096/// This routine adds a BUNDLE instruction to represent the bundle, it adds
97/// IsInternalRead markers to MachineOperands which are defined inside the
98/// bundle, and it copies externally visible defs and uses to the BUNDLE
99/// instruction.
Evan Cheng9b159712012-01-19 00:06:10 +0000100void llvm::finalizeBundle(MachineBasicBlock &MBB,
Evan Chengddfd1372011-12-14 02:11:42 +0000101 MachineBasicBlock::instr_iterator FirstMI,
102 MachineBasicBlock::instr_iterator LastMI) {
Evan Chengbca15f92012-01-19 00:46:06 +0000103 assert(FirstMI != LastMI && "Empty bundle?");
Jakob Stoklund Olesencaf946e2012-12-13 23:23:46 +0000104 MIBundleBuilder Bundle(MBB, FirstMI, LastMI);
Evan Chengbca15f92012-01-19 00:46:06 +0000105
Evan Chengddfd1372011-12-14 02:11:42 +0000106 const TargetMachine &TM = MBB.getParent()->getTarget();
107 const TargetInstrInfo *TII = TM.getInstrInfo();
108 const TargetRegisterInfo *TRI = TM.getRegisterInfo();
109
Jakob Stoklund Olesencaf946e2012-12-13 23:23:46 +0000110 MachineInstrBuilder MIB = BuildMI(*MBB.getParent(), FirstMI->getDebugLoc(),
Evan Chengddfd1372011-12-14 02:11:42 +0000111 TII->get(TargetOpcode::BUNDLE));
Jakob Stoklund Olesencaf946e2012-12-13 23:23:46 +0000112 Bundle.prepend(MIB);
Evan Chengddfd1372011-12-14 02:11:42 +0000113
Michael Ilseman8dcc9942012-09-17 18:31:15 +0000114 SmallVector<unsigned, 32> LocalDefs;
115 SmallSet<unsigned, 32> LocalDefSet;
Evan Chengddfd1372011-12-14 02:11:42 +0000116 SmallSet<unsigned, 8> DeadDefSet;
Michael Ilseman8dcc9942012-09-17 18:31:15 +0000117 SmallSet<unsigned, 16> KilledDefSet;
Evan Chengddfd1372011-12-14 02:11:42 +0000118 SmallVector<unsigned, 8> ExternUses;
119 SmallSet<unsigned, 8> ExternUseSet;
120 SmallSet<unsigned, 8> KilledUseSet;
121 SmallSet<unsigned, 8> UndefUseSet;
122 SmallVector<MachineOperand*, 4> Defs;
Evan Chengbca15f92012-01-19 00:46:06 +0000123 for (; FirstMI != LastMI; ++FirstMI) {
Evan Chengddfd1372011-12-14 02:11:42 +0000124 for (unsigned i = 0, e = FirstMI->getNumOperands(); i != e; ++i) {
125 MachineOperand &MO = FirstMI->getOperand(i);
126 if (!MO.isReg())
127 continue;
128 if (MO.isDef()) {
129 Defs.push_back(&MO);
130 continue;
131 }
132
133 unsigned Reg = MO.getReg();
134 if (!Reg)
135 continue;
136 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
137 if (LocalDefSet.count(Reg)) {
138 MO.setIsInternalRead();
139 if (MO.isKill())
140 // Internal def is now killed.
141 KilledDefSet.insert(Reg);
142 } else {
143 if (ExternUseSet.insert(Reg)) {
144 ExternUses.push_back(Reg);
145 if (MO.isUndef())
146 UndefUseSet.insert(Reg);
147 }
148 if (MO.isKill())
149 // External def is now killed.
150 KilledUseSet.insert(Reg);
151 }
152 }
153
154 for (unsigned i = 0, e = Defs.size(); i != e; ++i) {
155 MachineOperand &MO = *Defs[i];
156 unsigned Reg = MO.getReg();
157 if (!Reg)
158 continue;
159
160 if (LocalDefSet.insert(Reg)) {
161 LocalDefs.push_back(Reg);
162 if (MO.isDead()) {
163 DeadDefSet.insert(Reg);
164 }
165 } else {
166 // Re-defined inside the bundle, it's no longer killed.
167 KilledDefSet.erase(Reg);
168 if (!MO.isDead())
169 // Previously defined but dead.
170 DeadDefSet.erase(Reg);
171 }
172
173 if (!MO.isDead()) {
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000174 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) {
175 unsigned SubReg = *SubRegs;
Evan Chengddfd1372011-12-14 02:11:42 +0000176 if (LocalDefSet.insert(SubReg))
177 LocalDefs.push_back(SubReg);
178 }
179 }
180 }
181
Evan Chengddfd1372011-12-14 02:11:42 +0000182 Defs.clear();
Evan Chengbca15f92012-01-19 00:46:06 +0000183 }
Evan Chengddfd1372011-12-14 02:11:42 +0000184
Michael Ilseman8dcc9942012-09-17 18:31:15 +0000185 SmallSet<unsigned, 32> Added;
Evan Chengddfd1372011-12-14 02:11:42 +0000186 for (unsigned i = 0, e = LocalDefs.size(); i != e; ++i) {
187 unsigned Reg = LocalDefs[i];
188 if (Added.insert(Reg)) {
189 // If it's not live beyond end of the bundle, mark it dead.
190 bool isDead = DeadDefSet.count(Reg) || KilledDefSet.count(Reg);
191 MIB.addReg(Reg, getDefRegState(true) | getDeadRegState(isDead) |
192 getImplRegState(true));
193 }
194 }
195
196 for (unsigned i = 0, e = ExternUses.size(); i != e; ++i) {
197 unsigned Reg = ExternUses[i];
198 bool isKill = KilledUseSet.count(Reg);
199 bool isUndef = UndefUseSet.count(Reg);
200 MIB.addReg(Reg, getKillRegState(isKill) | getUndefRegState(isUndef) |
201 getImplRegState(true));
202 }
203}
Evan Chengbca15f92012-01-19 00:46:06 +0000204
205/// finalizeBundle - Same functionality as the previous finalizeBundle except
206/// the last instruction in the bundle is not provided as an input. This is
207/// used in cases where bundles are pre-determined by marking instructions
Evan Chenga2e435c2012-01-19 06:13:10 +0000208/// with 'InsideBundle' marker. It returns the MBB instruction iterator that
209/// points to the end of the bundle.
210MachineBasicBlock::instr_iterator
211llvm::finalizeBundle(MachineBasicBlock &MBB,
212 MachineBasicBlock::instr_iterator FirstMI) {
Evan Chengbca15f92012-01-19 00:46:06 +0000213 MachineBasicBlock::instr_iterator E = MBB.instr_end();
214 MachineBasicBlock::instr_iterator LastMI = llvm::next(FirstMI);
215 while (LastMI != E && LastMI->isInsideBundle())
216 ++LastMI;
217 finalizeBundle(MBB, FirstMI, LastMI);
Evan Chenga2e435c2012-01-19 06:13:10 +0000218 return LastMI;
Evan Chengbca15f92012-01-19 00:46:06 +0000219}
Evan Chengef2887d2012-01-19 07:47:03 +0000220
221/// finalizeBundles - Finalize instruction bundles in the specified
222/// MachineFunction. Return true if any bundles are finalized.
223bool llvm::finalizeBundles(MachineFunction &MF) {
224 bool Changed = false;
225 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I) {
226 MachineBasicBlock &MBB = *I;
227
228 MachineBasicBlock::instr_iterator MII = MBB.instr_begin();
229 assert(!MII->isInsideBundle() &&
230 "First instr cannot be inside bundle before finalization!");
231
232 MachineBasicBlock::instr_iterator MIE = MBB.instr_end();
Evan Cheng8250d732012-03-06 02:00:52 +0000233 if (MII == MIE)
234 continue;
Evan Chengef2887d2012-01-19 07:47:03 +0000235 for (++MII; MII != MIE; ) {
236 if (!MII->isInsideBundle())
237 ++MII;
238 else {
239 MII = finalizeBundle(MBB, llvm::prior(MII));
240 Changed = true;
241 }
242 }
243 }
244
245 return Changed;
246}
Jakob Stoklund Olesena36fe732012-02-29 01:40:37 +0000247
248//===----------------------------------------------------------------------===//
249// MachineOperand iterator
250//===----------------------------------------------------------------------===//
251
James Molloyb17cf292012-09-12 10:03:31 +0000252MachineOperandIteratorBase::VirtRegInfo
Jakob Stoklund Olesena36fe732012-02-29 01:40:37 +0000253MachineOperandIteratorBase::analyzeVirtReg(unsigned Reg,
254 SmallVectorImpl<std::pair<MachineInstr*, unsigned> > *Ops) {
James Molloyb17cf292012-09-12 10:03:31 +0000255 VirtRegInfo RI = { false, false, false };
Jakob Stoklund Olesena36fe732012-02-29 01:40:37 +0000256 for(; isValid(); ++*this) {
257 MachineOperand &MO = deref();
258 if (!MO.isReg() || MO.getReg() != Reg)
259 continue;
260
261 // Remember each (MI, OpNo) that refers to Reg.
262 if (Ops)
263 Ops->push_back(std::make_pair(MO.getParent(), getOperandNo()));
264
265 // Both defs and uses can read virtual registers.
266 if (MO.readsReg()) {
267 RI.Reads = true;
268 if (MO.isDef())
269 RI.Tied = true;
270 }
271
272 // Only defs can write.
273 if (MO.isDef())
274 RI.Writes = true;
275 else if (!RI.Tied && MO.getParent()->isRegTiedToDefOperand(getOperandNo()))
276 RI.Tied = true;
277 }
278 return RI;
279}
James Molloyb17cf292012-09-12 10:03:31 +0000280
281MachineOperandIteratorBase::PhysRegInfo
282MachineOperandIteratorBase::analyzePhysReg(unsigned Reg,
283 const TargetRegisterInfo *TRI) {
284 bool AllDefsDead = true;
Tim Northover310f2482012-11-20 09:56:11 +0000285 PhysRegInfo PRI = {false, false, false, false, false, false};
James Molloyb17cf292012-09-12 10:03:31 +0000286
287 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
288 "analyzePhysReg not given a physical register!");
289 for (; isValid(); ++*this) {
290 MachineOperand &MO = deref();
291
292 if (MO.isRegMask() && MO.clobbersPhysReg(Reg))
293 PRI.Clobbers = true; // Regmask clobbers Reg.
294
295 if (!MO.isReg())
296 continue;
297
298 unsigned MOReg = MO.getReg();
299 if (!MOReg || !TargetRegisterInfo::isPhysicalRegister(MOReg))
300 continue;
301
302 bool IsRegOrSuperReg = MOReg == Reg || TRI->isSubRegister(MOReg, Reg);
303 bool IsRegOrOverlapping = MOReg == Reg || TRI->regsOverlap(MOReg, Reg);
304
305 if (IsRegOrSuperReg && MO.readsReg()) {
306 // Reg or a super-reg is read, and perhaps killed also.
307 PRI.Reads = true;
308 PRI.Kills = MO.isKill();
Tim Northover310f2482012-11-20 09:56:11 +0000309 }
310
311 if (IsRegOrOverlapping && MO.readsReg()) {
James Molloyb17cf292012-09-12 10:03:31 +0000312 PRI.ReadsOverlap = true;// Reg or an overlapping register is read.
313 }
Michael Ilseman2b943022012-09-17 18:25:23 +0000314
James Molloyb17cf292012-09-12 10:03:31 +0000315 if (!MO.isDef())
316 continue;
317
318 if (IsRegOrSuperReg) {
319 PRI.Defines = true; // Reg or a super-register is defined.
320 if (!MO.isDead())
321 AllDefsDead = false;
322 }
323 if (IsRegOrOverlapping)
324 PRI.Clobbers = true; // Reg or an overlapping reg is defined.
325 }
326
327 if (AllDefsDead && PRI.Defines)
328 PRI.DefinesDead = true; // Reg or super-register was defined and was dead.
329
330 return PRI;
331}