blob: f3cf7582be3d5cde9e25d2c62292fc5d46145e12 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000024#include "llvm/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000025#include "llvm/DerivedTypes.h"
26#include "llvm/Function.h"
27#include "llvm/GlobalVariable.h"
28#include "llvm/InlineAsm.h"
29#include "llvm/Instructions.h"
30#include "llvm/Intrinsics.h"
31#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000032#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000033#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000034#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000035#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000036#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000037#include "llvm/CodeGen/GCStrategy.h"
38#include "llvm/CodeGen/GCMetadata.h"
39#include "llvm/CodeGen/MachineFunction.h"
40#include "llvm/CodeGen/MachineFrameInfo.h"
41#include "llvm/CodeGen/MachineInstrBuilder.h"
42#include "llvm/CodeGen/MachineJumpTableInfo.h"
43#include "llvm/CodeGen/MachineModuleInfo.h"
44#include "llvm/CodeGen/MachineRegisterInfo.h"
45#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000047#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000048#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000049#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Anderson243eb9e2011-12-08 22:15:21 +000050#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000053#include "llvm/Support/CommandLine.h"
Stepan Dyatkovskiy0aa32d52012-05-29 12:26:47 +000054#include "llvm/Support/IntegersSubsetMapping.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Andrew Trickde91f3c2010-11-12 17:50:46 +000073// Limit the width of DAG chains. This is important in general to prevent
74// prevent DAG-based analysis from blowing up. For example, alias analysis and
75// load clustering may not complete in reasonable time. It is difficult to
76// recognize and avoid this situation within each individual analysis, and
77// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000078// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000079//
80// MaxParallelChains default is arbitrarily high to avoid affecting
81// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000082// sequence over this should have been converted to llvm.memcpy by the
83// frontend. It easy to induce this behavior with .ll code such as:
84// %buffer = alloca [4096 x i8]
85// %data = load [4096 x i8]* %argPtr
86// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000087static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000088
Chris Lattner3ac18842010-08-24 23:20:40 +000089static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
90 const SDValue *Parts, unsigned NumParts,
91 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000092
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000093/// getCopyFromParts - Create a value that contains the specified legal parts
94/// combined into the value they represent. If the parts combine to a type
95/// larger then ValueVT then AssertOp can be used to specify whether the extra
96/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
97/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000098static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000099 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000100 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000101 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000102 if (ValueVT.isVector())
103 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000104
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000105 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000106 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000107 SDValue Val = Parts[0];
108
109 if (NumParts > 1) {
110 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000111 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000112 unsigned PartBits = PartVT.getSizeInBits();
113 unsigned ValueBits = ValueVT.getSizeInBits();
114
115 // Assemble the power of 2 part.
116 unsigned RoundParts = NumParts & (NumParts - 1) ?
117 1 << Log2_32(NumParts) : NumParts;
118 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000119 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000120 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000121 SDValue Lo, Hi;
122
Owen Anderson23b9b192009-08-12 00:36:31 +0000123 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000124
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000125 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000126 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000127 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000128 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000129 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000130 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000131 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
132 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000133 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000134
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000135 if (TLI.isBigEndian())
136 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000137
Chris Lattner3ac18842010-08-24 23:20:40 +0000138 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000139
140 if (RoundParts < NumParts) {
141 // Assemble the trailing non-power-of-2 part.
142 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000143 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000144 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000145 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000146
147 // Combine the round and odd parts.
148 Lo = Val;
149 if (TLI.isBigEndian())
150 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000151 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000152 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
153 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000154 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000155 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000156 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
157 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000158 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000159 } else if (PartVT.isFloatingPoint()) {
160 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000162 "Unexpected split");
163 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000164 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
165 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000166 if (TLI.isBigEndian())
167 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000168 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000169 } else {
170 // FP split into integer parts (soft fp)
171 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
172 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000173 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000174 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000175 }
176 }
177
178 // There is now one part, held in Val. Correct it to match ValueVT.
179 PartVT = Val.getValueType();
180
181 if (PartVT == ValueVT)
182 return Val;
183
Chris Lattner3ac18842010-08-24 23:20:40 +0000184 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000185 if (ValueVT.bitsLT(PartVT)) {
186 // For a truncate, see if we have any information to
187 // indicate whether the truncated bits will always be
188 // zero or sign-extension.
189 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000190 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000191 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000192 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000193 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000194 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000195 }
196
197 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000198 // FP_ROUND's are always exact here.
199 if (ValueVT.bitsLT(Val.getValueType()))
200 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Cooperf57e1c22012-01-17 01:54:07 +0000201 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000202
Chris Lattner3ac18842010-08-24 23:20:40 +0000203 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000204 }
205
Bill Wendling4533cac2010-01-28 21:51:40 +0000206 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000207 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000208
Torok Edwinc23197a2009-07-14 16:55:14 +0000209 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000210}
211
Chris Lattner3ac18842010-08-24 23:20:40 +0000212/// getCopyFromParts - Create a value that contains the specified legal parts
213/// combined into the value they represent. If the parts combine to a type
214/// larger then ValueVT then AssertOp can be used to specify whether the extra
215/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
216/// (ISD::AssertSext).
217static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
218 const SDValue *Parts, unsigned NumParts,
219 EVT PartVT, EVT ValueVT) {
220 assert(ValueVT.isVector() && "Not a vector value");
221 assert(NumParts > 0 && "No parts to assemble!");
222 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
223 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000224
Chris Lattner3ac18842010-08-24 23:20:40 +0000225 // Handle a multi-element vector.
226 if (NumParts > 1) {
227 EVT IntermediateVT, RegisterVT;
228 unsigned NumIntermediates;
229 unsigned NumRegs =
230 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
231 NumIntermediates, RegisterVT);
232 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
233 NumParts = NumRegs; // Silence a compiler warning.
234 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
235 assert(RegisterVT == Parts[0].getValueType() &&
236 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000237
Chris Lattner3ac18842010-08-24 23:20:40 +0000238 // Assemble the parts into intermediate operands.
239 SmallVector<SDValue, 8> Ops(NumIntermediates);
240 if (NumIntermediates == NumParts) {
241 // If the register was not expanded, truncate or copy the value,
242 // as appropriate.
243 for (unsigned i = 0; i != NumParts; ++i)
244 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
245 PartVT, IntermediateVT);
246 } else if (NumParts > 0) {
247 // If the intermediate type was expanded, build the intermediate
248 // operands from the parts.
249 assert(NumParts % NumIntermediates == 0 &&
250 "Must expand into a divisible number of parts!");
251 unsigned Factor = NumParts / NumIntermediates;
252 for (unsigned i = 0; i != NumIntermediates; ++i)
253 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
254 PartVT, IntermediateVT);
255 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000256
Chris Lattner3ac18842010-08-24 23:20:40 +0000257 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
258 // intermediate operands.
259 Val = DAG.getNode(IntermediateVT.isVector() ?
260 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
261 ValueVT, &Ops[0], NumIntermediates);
262 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000263
Chris Lattner3ac18842010-08-24 23:20:40 +0000264 // There is now one part, held in Val. Correct it to match ValueVT.
265 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 if (PartVT == ValueVT)
268 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattnere6f7c262010-08-25 22:49:25 +0000270 if (PartVT.isVector()) {
271 // If the element type of the source/dest vectors are the same, but the
272 // parts vector has more elements than the value vector, then we have a
273 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
274 // elements we want.
275 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
276 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
277 "Cannot narrow, it would be a lossy transformation");
278 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
279 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000280 }
281
Chris Lattnere6f7c262010-08-25 22:49:25 +0000282 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000283 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
284 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
285
286 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
287 "Cannot handle this kind of promotion");
288 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000289 bool Smaller = ValueVT.bitsLE(PartVT);
290 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
291 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000292
Chris Lattnere6f7c262010-08-25 22:49:25 +0000293 }
Eric Christopher471e4222011-06-08 23:55:35 +0000294
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000295 // Trivial bitcast if the types are the same size and the destination
296 // vector type is legal.
297 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
298 TLI.isTypeLegal(ValueVT))
299 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000300
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000301 // Handle cases such as i8 -> <1 x i1>
302 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000303 "Only trivial scalar-to-vector conversions should get here!");
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000304
305 if (ValueVT.getVectorNumElements() == 1 &&
306 ValueVT.getVectorElementType() != PartVT) {
307 bool Smaller = ValueVT.bitsLE(PartVT);
308 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
309 DL, ValueVT.getScalarType(), Val);
310 }
311
Chris Lattner3ac18842010-08-24 23:20:40 +0000312 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
313}
314
315
316
Chris Lattnera13b8602010-08-24 23:10:06 +0000317
318static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
319 SDValue Val, SDValue *Parts, unsigned NumParts,
320 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322/// getCopyToParts - Create a series of nodes that contain the specified value
323/// split into legal parts. If the parts contain more bits than Val, then, for
324/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000325static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000326 SDValue Val, SDValue *Parts, unsigned NumParts,
327 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000328 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000329 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000330
Chris Lattnera13b8602010-08-24 23:10:06 +0000331 // Handle the vector case separately.
332 if (ValueVT.isVector())
333 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000334
Chris Lattnera13b8602010-08-24 23:10:06 +0000335 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000336 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000337 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
339
Chris Lattnera13b8602010-08-24 23:10:06 +0000340 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000341 return;
342
Chris Lattnera13b8602010-08-24 23:10:06 +0000343 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
344 if (PartVT == ValueVT) {
345 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 Parts[0] = Val;
347 return;
348 }
349
Chris Lattnera13b8602010-08-24 23:10:06 +0000350 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
351 // If the parts cover more bits than the value has, promote the value.
352 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
353 assert(NumParts == 1 && "Do not know what to promote to!");
354 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
355 } else {
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000356 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
357 ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000358 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000359 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
360 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000361 if (PartVT == MVT::x86mmx)
362 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000363 }
364 } else if (PartBits == ValueVT.getSizeInBits()) {
365 // Different types of the same size.
366 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000367 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000368 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
369 // If the parts cover less bits than value has, truncate the value.
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000370 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
371 ValueVT.isInteger() &&
Chris Lattnera13b8602010-08-24 23:10:06 +0000372 "Unknown mismatch!");
373 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
374 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000375 if (PartVT == MVT::x86mmx)
376 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000377 }
378
379 // The value may have changed - recompute ValueVT.
380 ValueVT = Val.getValueType();
381 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
382 "Failed to tile the value with PartVT!");
383
384 if (NumParts == 1) {
385 assert(PartVT == ValueVT && "Type conversion failed!");
386 Parts[0] = Val;
387 return;
388 }
389
390 // Expand the value into multiple parts.
391 if (NumParts & (NumParts - 1)) {
392 // The number of parts is not a power of 2. Split off and copy the tail.
393 assert(PartVT.isInteger() && ValueVT.isInteger() &&
394 "Do not know what to expand to!");
395 unsigned RoundParts = 1 << Log2_32(NumParts);
396 unsigned RoundBits = RoundParts * PartBits;
397 unsigned OddParts = NumParts - RoundParts;
398 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
399 DAG.getIntPtrConstant(RoundBits));
400 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
401
402 if (TLI.isBigEndian())
403 // The odd parts were reversed by getCopyToParts - unreverse them.
404 std::reverse(Parts + RoundParts, Parts + NumParts);
405
406 NumParts = RoundParts;
407 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
408 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
409 }
410
411 // The number of parts is a power of 2. Repeatedly bisect the value using
412 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000413 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000414 EVT::getIntegerVT(*DAG.getContext(),
415 ValueVT.getSizeInBits()),
416 Val);
417
418 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
419 for (unsigned i = 0; i < NumParts; i += StepSize) {
420 unsigned ThisBits = StepSize * PartBits / 2;
421 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
422 SDValue &Part0 = Parts[i];
423 SDValue &Part1 = Parts[i+StepSize/2];
424
425 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
426 ThisVT, Part0, DAG.getIntPtrConstant(1));
427 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
428 ThisVT, Part0, DAG.getIntPtrConstant(0));
429
430 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000431 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
432 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000433 }
434 }
435 }
436
437 if (TLI.isBigEndian())
438 std::reverse(Parts, Parts + OrigNumParts);
439}
440
441
442/// getCopyToPartsVector - Create a series of nodes that contain the specified
443/// value split into legal parts.
444static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
445 SDValue Val, SDValue *Parts, unsigned NumParts,
446 EVT PartVT) {
447 EVT ValueVT = Val.getValueType();
448 assert(ValueVT.isVector() && "Not a vector");
449 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000450
Chris Lattnera13b8602010-08-24 23:10:06 +0000451 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000452 if (PartVT == ValueVT) {
453 // Nothing to do.
454 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
455 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000456 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000457 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000458 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000459 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
460 EVT ElementVT = PartVT.getVectorElementType();
461 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
462 // undef elements.
463 SmallVector<SDValue, 16> Ops;
464 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
465 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
466 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000467
Chris Lattnere6f7c262010-08-25 22:49:25 +0000468 for (unsigned i = ValueVT.getVectorNumElements(),
469 e = PartVT.getVectorNumElements(); i != e; ++i)
470 Ops.push_back(DAG.getUNDEF(ElementVT));
471
472 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
473
474 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000475
Chris Lattnere6f7c262010-08-25 22:49:25 +0000476 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
477 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000478 } else if (PartVT.isVector() &&
479 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000480 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000481 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
482
483 // Promoted vector extract
Nadav Rotemc6341e62011-06-19 08:49:38 +0000484 bool Smaller = PartVT.bitsLE(ValueVT);
485 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
486 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000487 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000488 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000489 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000490 "Only trivial vector-to-scalar conversions should get here!");
491 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
492 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000493
494 bool Smaller = ValueVT.bitsLE(PartVT);
495 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
496 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000497 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000498
Chris Lattnera13b8602010-08-24 23:10:06 +0000499 Parts[0] = Val;
500 return;
501 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000502
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000503 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000504 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000505 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000506 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000507 IntermediateVT,
508 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000509 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000510
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000511 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
512 NumParts = NumRegs; // Silence a compiler warning.
513 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000514
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000515 // Split the vector into intermediate operands.
516 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000517 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000518 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000519 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000520 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000521 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000522 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000523 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000524 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000525 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000526
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000527 // Split the intermediate operands into legal parts.
528 if (NumParts == NumIntermediates) {
529 // If the register was not expanded, promote or copy the value,
530 // as appropriate.
531 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000532 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000533 } else if (NumParts > 0) {
534 // If the intermediate type was expanded, split each the value into
535 // legal parts.
536 assert(NumParts % NumIntermediates == 0 &&
537 "Must expand into a divisible number of parts!");
538 unsigned Factor = NumParts / NumIntermediates;
539 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000540 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000541 }
542}
543
Chris Lattnera13b8602010-08-24 23:10:06 +0000544
545
546
Dan Gohman462f6b52010-05-29 17:53:24 +0000547namespace {
548 /// RegsForValue - This struct represents the registers (physical or virtual)
549 /// that a particular set of values is assigned, and the type information
550 /// about the value. The most common situation is to represent one value at a
551 /// time, but struct or array values are handled element-wise as multiple
552 /// values. The splitting of aggregates is performed recursively, so that we
553 /// never have aggregate-typed registers. The values at this point do not
554 /// necessarily have legal types, so each value may require one or more
555 /// registers of some legal type.
556 ///
557 struct RegsForValue {
558 /// ValueVTs - The value types of the values, which may not be legal, and
559 /// may need be promoted or synthesized from one or more registers.
560 ///
561 SmallVector<EVT, 4> ValueVTs;
562
563 /// RegVTs - The value types of the registers. This is the same size as
564 /// ValueVTs and it records, for each value, what the type of the assigned
565 /// register or registers are. (Individual values are never synthesized
566 /// from more than one type of register.)
567 ///
568 /// With virtual registers, the contents of RegVTs is redundant with TLI's
569 /// getRegisterType member function, however when with physical registers
570 /// it is necessary to have a separate record of the types.
571 ///
572 SmallVector<EVT, 4> RegVTs;
573
574 /// Regs - This list holds the registers assigned to the values.
575 /// Each legal or promoted value requires one register, and each
576 /// expanded value requires multiple registers.
577 ///
578 SmallVector<unsigned, 4> Regs;
579
580 RegsForValue() {}
581
582 RegsForValue(const SmallVector<unsigned, 4> &regs,
583 EVT regvt, EVT valuevt)
584 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
585
Dan Gohman462f6b52010-05-29 17:53:24 +0000586 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000587 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000588 ComputeValueVTs(tli, Ty, ValueVTs);
589
590 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
591 EVT ValueVT = ValueVTs[Value];
592 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
593 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
594 for (unsigned i = 0; i != NumRegs; ++i)
595 Regs.push_back(Reg + i);
596 RegVTs.push_back(RegisterVT);
597 Reg += NumRegs;
598 }
599 }
600
601 /// areValueTypesLegal - Return true if types of all the values are legal.
602 bool areValueTypesLegal(const TargetLowering &TLI) {
603 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
604 EVT RegisterVT = RegVTs[Value];
605 if (!TLI.isTypeLegal(RegisterVT))
606 return false;
607 }
608 return true;
609 }
610
611 /// append - Add the specified values to this one.
612 void append(const RegsForValue &RHS) {
613 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
614 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
615 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
616 }
617
618 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
619 /// this value and returns the result as a ValueVTs value. This uses
620 /// Chain/Flag as the input and updates them for the output Chain/Flag.
621 /// If the Flag pointer is NULL, no flag is used.
622 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
623 DebugLoc dl,
624 SDValue &Chain, SDValue *Flag) const;
625
626 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
627 /// specified value into the registers specified by this object. This uses
628 /// Chain/Flag as the input and updates them for the output Chain/Flag.
629 /// If the Flag pointer is NULL, no flag is used.
630 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
631 SDValue &Chain, SDValue *Flag) const;
632
633 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
634 /// operand list. This adds the code marker, matching input operand index
635 /// (if applicable), and includes the number of values added into it.
636 void AddInlineAsmOperands(unsigned Kind,
637 bool HasMatching, unsigned MatchingIdx,
638 SelectionDAG &DAG,
639 std::vector<SDValue> &Ops) const;
640 };
641}
642
643/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
644/// this value and returns the result as a ValueVT value. This uses
645/// Chain/Flag as the input and updates them for the output Chain/Flag.
646/// If the Flag pointer is NULL, no flag is used.
647SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
648 FunctionLoweringInfo &FuncInfo,
649 DebugLoc dl,
650 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000651 // A Value with type {} or [0 x %t] needs no registers.
652 if (ValueVTs.empty())
653 return SDValue();
654
Dan Gohman462f6b52010-05-29 17:53:24 +0000655 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
656
657 // Assemble the legal parts into the final values.
658 SmallVector<SDValue, 4> Values(ValueVTs.size());
659 SmallVector<SDValue, 8> Parts;
660 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
661 // Copy the legal parts from the registers.
662 EVT ValueVT = ValueVTs[Value];
663 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
664 EVT RegisterVT = RegVTs[Value];
665
666 Parts.resize(NumRegs);
667 for (unsigned i = 0; i != NumRegs; ++i) {
668 SDValue P;
669 if (Flag == 0) {
670 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
671 } else {
672 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
673 *Flag = P.getValue(2);
674 }
675
676 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000677 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000678
679 // If the source register was virtual and if we know something about it,
680 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000681 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000682 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000683 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000684
685 const FunctionLoweringInfo::LiveOutInfo *LOI =
686 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
687 if (!LOI)
688 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000689
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000690 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000691 unsigned NumSignBits = LOI->NumSignBits;
692 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000693
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000694 // FIXME: We capture more information than the dag can represent. For
695 // now, just use the tightest assertzext/assertsext possible.
696 bool isSExt = true;
697 EVT FromVT(MVT::Other);
698 if (NumSignBits == RegSize)
699 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
700 else if (NumZeroBits >= RegSize-1)
701 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
702 else if (NumSignBits > RegSize-8)
703 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
704 else if (NumZeroBits >= RegSize-8)
705 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
706 else if (NumSignBits > RegSize-16)
707 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
708 else if (NumZeroBits >= RegSize-16)
709 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
710 else if (NumSignBits > RegSize-32)
711 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
712 else if (NumZeroBits >= RegSize-32)
713 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
714 else
715 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000716
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000717 // Add an assertion node.
718 assert(FromVT != MVT::Other);
719 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
720 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000721 }
722
723 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
724 NumRegs, RegisterVT, ValueVT);
725 Part += NumRegs;
726 Parts.clear();
727 }
728
729 return DAG.getNode(ISD::MERGE_VALUES, dl,
730 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
731 &Values[0], ValueVTs.size());
732}
733
734/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
735/// specified value into the registers specified by this object. This uses
736/// Chain/Flag as the input and updates them for the output Chain/Flag.
737/// If the Flag pointer is NULL, no flag is used.
738void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
739 SDValue &Chain, SDValue *Flag) const {
740 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
741
742 // Get the list of the values's legal parts.
743 unsigned NumRegs = Regs.size();
744 SmallVector<SDValue, 8> Parts(NumRegs);
745 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
746 EVT ValueVT = ValueVTs[Value];
747 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
748 EVT RegisterVT = RegVTs[Value];
749
Chris Lattner3ac18842010-08-24 23:20:40 +0000750 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000751 &Parts[Part], NumParts, RegisterVT);
752 Part += NumParts;
753 }
754
755 // Copy the parts into the registers.
756 SmallVector<SDValue, 8> Chains(NumRegs);
757 for (unsigned i = 0; i != NumRegs; ++i) {
758 SDValue Part;
759 if (Flag == 0) {
760 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
761 } else {
762 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
763 *Flag = Part.getValue(1);
764 }
765
766 Chains[i] = Part.getValue(0);
767 }
768
769 if (NumRegs == 1 || Flag)
770 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
771 // flagged to it. That is the CopyToReg nodes and the user are considered
772 // a single scheduling unit. If we create a TokenFactor and return it as
773 // chain, then the TokenFactor is both a predecessor (operand) of the
774 // user as well as a successor (the TF operands are flagged to the user).
775 // c1, f1 = CopyToReg
776 // c2, f2 = CopyToReg
777 // c3 = TokenFactor c1, c2
778 // ...
779 // = op c3, ..., f2
780 Chain = Chains[NumRegs-1];
781 else
782 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
783}
784
785/// AddInlineAsmOperands - Add this value to the specified inlineasm node
786/// operand list. This adds the code marker and includes the number of
787/// values added into it.
788void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
789 unsigned MatchingIdx,
790 SelectionDAG &DAG,
791 std::vector<SDValue> &Ops) const {
792 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
793
794 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
795 if (HasMatching)
796 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +0000797 else if (!Regs.empty() &&
798 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
799 // Put the register class of the virtual registers in the flag word. That
800 // way, later passes can recompute register class constraints for inline
801 // assembly as well as normal instructions.
802 // Don't do this for tied operands that can use the regclass information
803 // from the def.
804 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
805 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
806 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
807 }
808
Dan Gohman462f6b52010-05-29 17:53:24 +0000809 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
810 Ops.push_back(Res);
811
812 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
813 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
814 EVT RegisterVT = RegVTs[Value];
815 for (unsigned i = 0; i != NumRegs; ++i) {
816 assert(Reg < Regs.size() && "Mismatch in # registers expected");
817 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
818 }
819 }
820}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000821
Owen Anderson243eb9e2011-12-08 22:15:21 +0000822void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
823 const TargetLibraryInfo *li) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000824 AA = &aa;
825 GFI = gfi;
Owen Anderson243eb9e2011-12-08 22:15:21 +0000826 LibInfo = li;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000827 TD = DAG.getTarget().getTargetData();
Bill Wendling4ed1fb02011-10-15 01:00:26 +0000828 LPadToCallSiteMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000829}
830
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000831/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000832/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000833/// for a new block. This doesn't clear out information about
834/// additional blocks that are needed to complete switch lowering
835/// or PHI node updating; that information is cleared out as it is
836/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000837void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000838 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000839 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000840 PendingLoads.clear();
841 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000842 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000843 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000844}
845
Devang Patel23385752011-05-23 17:44:13 +0000846/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerd9b0b022012-06-02 10:20:22 +0000847/// map. This function is separated from the clear so that debug
Devang Patel23385752011-05-23 17:44:13 +0000848/// information that is dangling in a basic block can be properly
849/// resolved in a different basic block. This allows the
850/// SelectionDAG to resolve dangling debug information attached
851/// to PHI nodes.
852void SelectionDAGBuilder::clearDanglingDebugInfo() {
853 DanglingDebugInfoMap.clear();
854}
855
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000856/// getRoot - Return the current virtual root of the Selection DAG,
857/// flushing any PendingLoad items. This must be done before emitting
858/// a store or any other node that may need to be ordered after any
859/// prior load instructions.
860///
Dan Gohman2048b852009-11-23 18:04:58 +0000861SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000862 if (PendingLoads.empty())
863 return DAG.getRoot();
864
865 if (PendingLoads.size() == 1) {
866 SDValue Root = PendingLoads[0];
867 DAG.setRoot(Root);
868 PendingLoads.clear();
869 return Root;
870 }
871
872 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000874 &PendingLoads[0], PendingLoads.size());
875 PendingLoads.clear();
876 DAG.setRoot(Root);
877 return Root;
878}
879
880/// getControlRoot - Similar to getRoot, but instead of flushing all the
881/// PendingLoad items, flush all the PendingExports items. It is necessary
882/// to do this before emitting a terminator instruction.
883///
Dan Gohman2048b852009-11-23 18:04:58 +0000884SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000885 SDValue Root = DAG.getRoot();
886
887 if (PendingExports.empty())
888 return Root;
889
890 // Turn all of the CopyToReg chains into one factored node.
891 if (Root.getOpcode() != ISD::EntryToken) {
892 unsigned i = 0, e = PendingExports.size();
893 for (; i != e; ++i) {
894 assert(PendingExports[i].getNode()->getNumOperands() > 1);
895 if (PendingExports[i].getNode()->getOperand(0) == Root)
896 break; // Don't add the root if we already indirectly depend on it.
897 }
898
899 if (i == e)
900 PendingExports.push_back(Root);
901 }
902
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000904 &PendingExports[0],
905 PendingExports.size());
906 PendingExports.clear();
907 DAG.setRoot(Root);
908 return Root;
909}
910
Bill Wendling4533cac2010-01-28 21:51:40 +0000911void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
912 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
913 DAG.AssignOrdering(Node, SDNodeOrder);
914
915 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
916 AssignOrderingToNode(Node->getOperand(I).getNode());
917}
918
Dan Gohman46510a72010-04-15 01:51:59 +0000919void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000920 // Set up outgoing PHI node register values before emitting the terminator.
921 if (isa<TerminatorInst>(&I))
922 HandlePHINodesInSuccessorBlocks(I.getParent());
923
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000924 CurDebugLoc = I.getDebugLoc();
925
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000926 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000927
Dan Gohman92884f72010-04-20 15:03:56 +0000928 if (!isa<TerminatorInst>(&I) && !HasTailCall)
929 CopyToExportRegsIfNeeded(&I);
930
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000931 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000932}
933
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000934void SelectionDAGBuilder::visitPHI(const PHINode &) {
935 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
936}
937
Dan Gohman46510a72010-04-15 01:51:59 +0000938void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000939 // Note: this doesn't use InstVisitor, because it has to work with
940 // ConstantExpr's in addition to instructions.
941 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000942 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000943 // Build the switch statement using the Instruction.def file.
944#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanova72ea0c92012-07-19 04:50:12 +0000945 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000946#include "llvm/Instruction.def"
947 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000948
949 // Assign the ordering to the freshly created DAG nodes.
950 if (NodeMap.count(&I)) {
951 ++SDNodeOrder;
952 AssignOrderingToNode(getValue(&I).getNode());
953 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000954}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000955
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000956// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
957// generate the debug data structures now that we've seen its definition.
958void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
959 SDValue Val) {
960 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000961 if (DDI.getDI()) {
962 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000963 DebugLoc dl = DDI.getdl();
964 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000965 MDNode *Variable = DI->getVariable();
966 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000967 SDDbgValue *SDV;
968 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000969 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000970 SDV = DAG.getDbgValue(Variable, Val.getNode(),
971 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
972 DAG.AddDbgValue(SDV, Val.getNode(), false);
973 }
Owen Anderson95771af2011-02-25 21:41:48 +0000974 } else
Eric Christopher0822e012012-02-23 03:39:43 +0000975 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000976 DanglingDebugInfoMap[V] = DanglingDebugInfo();
977 }
978}
979
Nick Lewycky8de34002011-09-30 22:19:53 +0000980/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000981SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000982 // If we already have an SDValue for this value, use it. It's important
983 // to do this first, so that we don't create a CopyFromReg if we already
984 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000985 SDValue &N = NodeMap[V];
986 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000987
Dan Gohman28a17352010-07-01 01:59:43 +0000988 // If there's a virtual register allocated and initialized for this
989 // value, use it.
990 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
991 if (It != FuncInfo.ValueMap.end()) {
992 unsigned InReg = It->second;
993 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
994 SDValue Chain = DAG.getEntryNode();
Nick Lewycky8de34002011-09-30 22:19:53 +0000995 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Devang Patel8f314282011-01-25 18:09:58 +0000996 resolveDanglingDebugInfo(V, N);
997 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000998 }
999
1000 // Otherwise create a new SDValue and remember it.
1001 SDValue Val = getValueImpl(V);
1002 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001003 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001004 return Val;
1005}
1006
1007/// getNonRegisterValue - Return an SDValue for the given Value, but
1008/// don't look in FuncInfo.ValueMap for a virtual register.
1009SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1010 // If we already have an SDValue for this value, use it.
1011 SDValue &N = NodeMap[V];
1012 if (N.getNode()) return N;
1013
1014 // Otherwise create a new SDValue and remember it.
1015 SDValue Val = getValueImpl(V);
1016 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001017 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001018 return Val;
1019}
1020
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001021/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001022/// Create an SDValue for the given value.
1023SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001024 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001025 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001026
Dan Gohman383b5f62010-04-17 15:32:28 +00001027 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001028 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001029
Dan Gohman383b5f62010-04-17 15:32:28 +00001030 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001031 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001032
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001033 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001034 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001035
Dan Gohman383b5f62010-04-17 15:32:28 +00001036 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001037 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001038
Nate Begeman9008ca62009-04-27 18:41:29 +00001039 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001040 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001041
Dan Gohman383b5f62010-04-17 15:32:28 +00001042 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043 visit(CE->getOpcode(), *CE);
1044 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001045 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001046 return N1;
1047 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001048
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001049 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1050 SmallVector<SDValue, 4> Constants;
1051 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1052 OI != OE; ++OI) {
1053 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001054 // If the operand is an empty aggregate, there are no values.
1055 if (!Val) continue;
1056 // Add each leaf value from the operand to the Constants list
1057 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001058 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1059 Constants.push_back(SDValue(Val, i));
1060 }
Bill Wendling87710f02009-12-21 23:47:40 +00001061
Bill Wendling4533cac2010-01-28 21:51:40 +00001062 return DAG.getMergeValues(&Constants[0], Constants.size(),
1063 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001064 }
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001065
1066 if (const ConstantDataSequential *CDS =
1067 dyn_cast<ConstantDataSequential>(C)) {
1068 SmallVector<SDValue, 4> Ops;
Chris Lattner0f193b82012-01-25 01:27:20 +00001069 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001070 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1071 // Add each leaf value from the operand to the Constants list
1072 // to form a flattened list of all the values.
1073 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1074 Ops.push_back(SDValue(Val, i));
1075 }
1076
1077 if (isa<ArrayType>(CDS->getType()))
1078 return DAG.getMergeValues(&Ops[0], Ops.size(), getCurDebugLoc());
1079 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1080 VT, &Ops[0], Ops.size());
1081 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001082
Duncan Sands1df98592010-02-16 11:11:14 +00001083 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001084 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1085 "Unknown struct or array constant!");
1086
Owen Andersone50ed302009-08-10 22:56:29 +00001087 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001088 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1089 unsigned NumElts = ValueVTs.size();
1090 if (NumElts == 0)
1091 return SDValue(); // empty struct
1092 SmallVector<SDValue, 4> Constants(NumElts);
1093 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001094 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001095 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001096 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001097 else if (EltVT.isFloatingPoint())
1098 Constants[i] = DAG.getConstantFP(0, EltVT);
1099 else
1100 Constants[i] = DAG.getConstant(0, EltVT);
1101 }
Bill Wendling87710f02009-12-21 23:47:40 +00001102
Bill Wendling4533cac2010-01-28 21:51:40 +00001103 return DAG.getMergeValues(&Constants[0], NumElts,
1104 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001105 }
1106
Dan Gohman383b5f62010-04-17 15:32:28 +00001107 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001108 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001109
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001110 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001111 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001112
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001113 // Now that we know the number and type of the elements, get that number of
1114 // elements into the Ops array based on what kind of constant it is.
1115 SmallVector<SDValue, 16> Ops;
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001116 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001117 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001118 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001119 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001120 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001121 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001122
1123 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001124 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001125 Op = DAG.getConstantFP(0, EltVT);
1126 else
1127 Op = DAG.getConstant(0, EltVT);
1128 Ops.assign(NumElements, Op);
1129 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001130
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001131 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001132 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1133 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001134 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001135
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001136 // If this is a static alloca, generate it as the frameindex instead of
1137 // computation.
1138 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1139 DenseMap<const AllocaInst*, int>::iterator SI =
1140 FuncInfo.StaticAllocaMap.find(AI);
1141 if (SI != FuncInfo.StaticAllocaMap.end())
1142 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1143 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001144
Dan Gohman28a17352010-07-01 01:59:43 +00001145 // If this is an instruction which fast-isel has deferred, select it now.
1146 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001147 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1148 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1149 SDValue Chain = DAG.getEntryNode();
1150 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001151 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001152
Dan Gohman28a17352010-07-01 01:59:43 +00001153 llvm_unreachable("Can't get register for value!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001154}
1155
Dan Gohman46510a72010-04-15 01:51:59 +00001156void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001157 SDValue Chain = getControlRoot();
1158 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001159 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001160
Dan Gohman7451d3e2010-05-29 17:03:36 +00001161 if (!FuncInfo.CanLowerReturn) {
1162 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001163 const Function *F = I.getParent()->getParent();
1164
1165 // Emit a store of the return value through the virtual register.
1166 // Leave Outs empty so that LowerReturn won't try to load return
1167 // registers the usual way.
1168 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001169 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001170 PtrValueVTs);
1171
1172 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1173 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001174
Owen Andersone50ed302009-08-10 22:56:29 +00001175 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001176 SmallVector<uint64_t, 4> Offsets;
1177 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001178 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001179
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001180 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001181 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001182 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1183 RetPtr.getValueType(), RetPtr,
1184 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001185 Chains[i] =
1186 DAG.getStore(Chain, getCurDebugLoc(),
1187 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001188 // FIXME: better loc info would be nice.
1189 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001190 }
1191
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001192 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1193 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001194 } else if (I.getNumOperands() != 0) {
1195 SmallVector<EVT, 4> ValueVTs;
1196 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1197 unsigned NumValues = ValueVTs.size();
1198 if (NumValues) {
1199 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001200 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1201 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001202
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001203 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001204
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001205 const Function *F = I.getParent()->getParent();
1206 if (F->paramHasAttr(0, Attribute::SExt))
1207 ExtendKind = ISD::SIGN_EXTEND;
1208 else if (F->paramHasAttr(0, Attribute::ZExt))
1209 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001210
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001211 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1212 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001213
1214 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1215 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1216 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001217 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001218 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1219 &Parts[0], NumParts, PartVT, ExtendKind);
1220
1221 // 'inreg' on function refers to return value
1222 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1223 if (F->paramHasAttr(0, Attribute::InReg))
1224 Flags.setInReg();
1225
1226 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001227 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001228 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001229 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001230 Flags.setZExt();
1231
Dan Gohmanc9403652010-07-07 15:54:55 +00001232 for (unsigned i = 0; i < NumParts; ++i) {
1233 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1234 /*isfixed=*/true));
1235 OutVals.push_back(Parts[i]);
1236 }
Evan Cheng3927f432009-03-25 20:20:11 +00001237 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001238 }
1239 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001240
1241 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001242 CallingConv::ID CallConv =
1243 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001244 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001245 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001246
1247 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001248 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001249 "LowerReturn didn't return a valid chain!");
1250
1251 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001252 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001253}
1254
Dan Gohmanad62f532009-04-23 23:13:24 +00001255/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1256/// created for it, emit nodes to copy the value into the virtual
1257/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001258void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001259 // Skip empty types
1260 if (V->getType()->isEmptyTy())
1261 return;
1262
Dan Gohman33b7a292010-04-16 17:15:02 +00001263 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1264 if (VMI != FuncInfo.ValueMap.end()) {
1265 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1266 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001267 }
1268}
1269
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001270/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1271/// the current basic block, add it to ValueMap now so that we'll get a
1272/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001273void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001274 // No need to export constants.
1275 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001276
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001277 // Already exported?
1278 if (FuncInfo.isExportedInst(V)) return;
1279
1280 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1281 CopyValueToVirtualRegister(V, Reg);
1282}
1283
Dan Gohman46510a72010-04-15 01:51:59 +00001284bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001285 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001286 // The operands of the setcc have to be in this block. We don't know
1287 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001288 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001289 // Can export from current BB.
1290 if (VI->getParent() == FromBB)
1291 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001292
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001293 // Is already exported, noop.
1294 return FuncInfo.isExportedInst(V);
1295 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001296
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001297 // If this is an argument, we can export it if the BB is the entry block or
1298 // if it is already exported.
1299 if (isa<Argument>(V)) {
1300 if (FromBB == &FromBB->getParent()->getEntryBlock())
1301 return true;
1302
1303 // Otherwise, can only export this if it is already exported.
1304 return FuncInfo.isExportedInst(V);
1305 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001306
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001307 // Otherwise, constants can always be exported.
1308 return true;
1309}
1310
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001311/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak25101bb2011-12-20 20:03:10 +00001312uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1313 const MachineBasicBlock *Dst) const {
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001314 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1315 if (!BPI)
1316 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001317 const BasicBlock *SrcBB = Src->getBasicBlock();
1318 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001319 return BPI->getEdgeWeight(SrcBB, DstBB);
1320}
1321
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001322void SelectionDAGBuilder::
1323addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1324 uint32_t Weight /* = 0 */) {
1325 if (!Weight)
1326 Weight = getEdgeWeight(Src, Dst);
1327 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001328}
1329
1330
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001331static bool InBlock(const Value *V, const BasicBlock *BB) {
1332 if (const Instruction *I = dyn_cast<Instruction>(V))
1333 return I->getParent() == BB;
1334 return true;
1335}
1336
Dan Gohmanc2277342008-10-17 21:16:08 +00001337/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1338/// This function emits a branch and is used at the leaves of an OR or an
1339/// AND operator tree.
1340///
1341void
Dan Gohman46510a72010-04-15 01:51:59 +00001342SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001343 MachineBasicBlock *TBB,
1344 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001345 MachineBasicBlock *CurBB,
1346 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001347 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001348
Dan Gohmanc2277342008-10-17 21:16:08 +00001349 // If the leaf of the tree is a comparison, merge the condition into
1350 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001351 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001352 // The operands of the cmp have to be in this block. We don't know
1353 // how to export them from some other block. If this is the first block
1354 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001355 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001356 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1357 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001358 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001359 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001360 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001361 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001362 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001363 if (TM.Options.NoNaNsFPMath)
1364 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001365 } else {
1366 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001367 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001368 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001369
1370 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001371 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1372 SwitchCases.push_back(CB);
1373 return;
1374 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001375 }
1376
1377 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001378 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001379 NULL, TBB, FBB, CurBB);
1380 SwitchCases.push_back(CB);
1381}
1382
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001383/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001384void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001385 MachineBasicBlock *TBB,
1386 MachineBasicBlock *FBB,
1387 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001388 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001389 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001390 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001391 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001392 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001393 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1394 BOp->getParent() != CurBB->getBasicBlock() ||
1395 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1396 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001397 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001398 return;
1399 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001400
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001401 // Create TmpBB after CurBB.
1402 MachineFunction::iterator BBI = CurBB;
1403 MachineFunction &MF = DAG.getMachineFunction();
1404 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1405 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001406
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001407 if (Opc == Instruction::Or) {
1408 // Codegen X | Y as:
1409 // jmp_if_X TBB
1410 // jmp TmpBB
1411 // TmpBB:
1412 // jmp_if_Y TBB
1413 // jmp FBB
1414 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001415
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001416 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001417 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001418
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001419 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001420 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001421 } else {
1422 assert(Opc == Instruction::And && "Unknown merge op!");
1423 // Codegen X & Y as:
1424 // jmp_if_X TmpBB
1425 // jmp FBB
1426 // TmpBB:
1427 // jmp_if_Y TBB
1428 // jmp FBB
1429 //
1430 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001431
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001432 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001433 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001434
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001435 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001436 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001437 }
1438}
1439
1440/// If the set of cases should be emitted as a series of branches, return true.
1441/// If we should emit this as a bunch of and/or'd together conditions, return
1442/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001443bool
Dan Gohman2048b852009-11-23 18:04:58 +00001444SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001445 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001446
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001447 // If this is two comparisons of the same values or'd or and'd together, they
1448 // will get folded into a single comparison, so don't emit two blocks.
1449 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1450 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1451 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1452 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1453 return false;
1454 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001455
Chris Lattner133ce872010-01-02 00:00:03 +00001456 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1457 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1458 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1459 Cases[0].CC == Cases[1].CC &&
1460 isa<Constant>(Cases[0].CmpRHS) &&
1461 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1462 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1463 return false;
1464 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1465 return false;
1466 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001467
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001468 return true;
1469}
1470
Dan Gohman46510a72010-04-15 01:51:59 +00001471void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001472 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001473
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001474 // Update machine-CFG edges.
1475 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1476
1477 // Figure out which block is immediately after the current one.
1478 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001479 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001480 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001481 NextBlock = BBI;
1482
1483 if (I.isUnconditional()) {
1484 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001485 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001486
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001487 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001488 if (Succ0MBB != NextBlock)
1489 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001490 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001491 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001492
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001493 return;
1494 }
1495
1496 // If this condition is one of the special cases we handle, do special stuff
1497 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001498 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001499 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1500
1501 // If this is a series of conditions that are or'd or and'd together, emit
1502 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001503 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001504 // For example, instead of something like:
1505 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001506 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001507 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001508 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001509 // or C, F
1510 // jnz foo
1511 // Emit:
1512 // cmp A, B
1513 // je foo
1514 // cmp D, E
1515 // jle foo
1516 //
Dan Gohman46510a72010-04-15 01:51:59 +00001517 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001518 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001519 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001520 (BOp->getOpcode() == Instruction::And ||
1521 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001522 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1523 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001524 // If the compares in later blocks need to use values not currently
1525 // exported from this block, export them now. This block should always
1526 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001527 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001528
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001529 // Allow some cases to be rejected.
1530 if (ShouldEmitAsBranches(SwitchCases)) {
1531 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1532 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1533 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1534 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001535
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001536 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001537 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001538 SwitchCases.erase(SwitchCases.begin());
1539 return;
1540 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001541
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001542 // Okay, we decided not to do this, remove any inserted MBB's and clear
1543 // SwitchCases.
1544 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001545 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001546
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001547 SwitchCases.clear();
1548 }
1549 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001550
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001551 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001552 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001553 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001554
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001555 // Use visitSwitchCase to actually insert the fast branch sequence for this
1556 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001557 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001558}
1559
1560/// visitSwitchCase - Emits the necessary code to represent a single node in
1561/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001562void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1563 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001564 SDValue Cond;
1565 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001566 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001567
1568 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001569 if (CB.CmpMHS == NULL) {
1570 // Fold "(X == true)" to X and "(X == false)" to !X to
1571 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001572 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001573 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001574 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001575 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001576 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001577 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001578 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001579 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001580 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001581 } else {
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001582 assert(CB.CC == ISD::SETCC_INVALID &&
1583 "Condition is undefined for to-the-range belonging check.");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001584
Anton Korobeynikov23218582008-12-23 22:25:27 +00001585 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1586 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001587
1588 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001589 EVT VT = CmpOp.getValueType();
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001590
1591 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(false)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001593 ISD::SETULE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001594 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001595 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001596 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001597 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001598 DAG.getConstant(High-Low, VT), ISD::SETULE);
1599 }
1600 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001601
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001602 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001603 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesene7fdef42012-08-20 21:39:52 +00001604 // TrueBB and FalseBB are always different unless the incoming IR is
1605 // degenerate. This only happens when running llc on weird IR.
1606 if (CB.TrueBB != CB.FalseBB)
1607 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001608
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001609 // Set NextBlock to be the MBB immediately after the current one, if any.
1610 // This is used to avoid emitting unnecessary branches to the next block.
1611 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001612 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001613 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001614 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001615
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001616 // If the lhs block is the next block, invert the condition so that we can
1617 // fall through to the lhs instead of the rhs block.
1618 if (CB.TrueBB == NextBlock) {
1619 std::swap(CB.TrueBB, CB.FalseBB);
1620 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001621 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001622 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001623
Dale Johannesenf5d97892009-02-04 01:48:28 +00001624 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001625 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001626 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001627
Evan Cheng266a99d2010-09-23 06:51:55 +00001628 // Insert the false branch. Do this even if it's a fall through branch,
1629 // this makes it easier to do DAG optimizations which require inverting
1630 // the branch condition.
1631 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1632 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001633
1634 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001635}
1636
1637/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001638void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001639 // Emit the code for the jump table
1640 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001641 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001642 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1643 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001644 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001645 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1646 MVT::Other, Index.getValue(1),
1647 Table, Index);
1648 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001649}
1650
1651/// visitJumpTableHeader - This function emits necessary code to produce index
1652/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001653void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001654 JumpTableHeader &JTH,
1655 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001656 // Subtract the lowest switch case value from the value being switched on and
1657 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001658 // difference between smallest and largest cases.
1659 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001660 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001661 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001662 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001663
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001664 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001665 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001666 // can be used as an index into the jump table in a subsequent basic block.
1667 // This value may be smaller or larger than the target's pointer type, and
1668 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001669 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001670
Dan Gohman89496d02010-07-02 00:10:16 +00001671 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001672 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1673 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001674 JT.Reg = JumpTableReg;
1675
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001676 // Emit the range check for the jump table, and branch to the default block
1677 // for the switch statement if the value being switched on exceeds the largest
1678 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001679 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001680 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001681 DAG.getConstant(JTH.Last-JTH.First,VT),
1682 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001683
1684 // Set NextBlock to be the MBB immediately after the current one, if any.
1685 // This is used to avoid emitting unnecessary branches to the next block.
1686 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001687 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001688
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001689 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001690 NextBlock = BBI;
1691
Dale Johannesen66978ee2009-01-31 02:22:37 +00001692 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001693 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001694 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001695
Bill Wendling4533cac2010-01-28 21:51:40 +00001696 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001697 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1698 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001699
Bill Wendling87710f02009-12-21 23:47:40 +00001700 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001701}
1702
1703/// visitBitTestHeader - This function emits necessary code to produce value
1704/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001705void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1706 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001707 // Subtract the minimum value
1708 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001709 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001710 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001711 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001712
1713 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001714 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001715 TLI.getSetCCResultType(Sub.getValueType()),
1716 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001717 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001718
Evan Chengd08e5b42011-01-06 01:02:44 +00001719 // Determine the type of the test operands.
1720 bool UsePtrType = false;
1721 if (!TLI.isTypeLegal(VT))
1722 UsePtrType = true;
1723 else {
1724 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman5c75af62011-10-12 22:46:45 +00001725 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001726 // Switch table case range are encoded into series of masks.
1727 // Just use pointer type, it's guaranteed to fit.
1728 UsePtrType = true;
1729 break;
1730 }
1731 }
1732 if (UsePtrType) {
1733 VT = TLI.getPointerTy();
1734 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1735 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001736
Evan Chengd08e5b42011-01-06 01:02:44 +00001737 B.RegVT = VT;
1738 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001739 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001740 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001741
1742 // Set NextBlock to be the MBB immediately after the current one, if any.
1743 // This is used to avoid emitting unnecessary branches to the next block.
1744 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001745 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001746 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001747 NextBlock = BBI;
1748
1749 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1750
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001751 addSuccessorWithWeight(SwitchBB, B.Default);
1752 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001753
Dale Johannesen66978ee2009-01-31 02:22:37 +00001754 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001755 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001756 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001757
Evan Cheng8c1f4322010-09-23 18:32:19 +00001758 if (MBB != NextBlock)
1759 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1760 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001761
Bill Wendling87710f02009-12-21 23:47:40 +00001762 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001763}
1764
1765/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001766void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1767 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001768 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001769 BitTestCase &B,
1770 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001771 EVT VT = BB.RegVT;
1772 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1773 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001774 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001775 unsigned PopCount = CountPopulation_64(B.Mask);
1776 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001777 // Testing for a single bit; just compare the shift count with what it
1778 // would need to be to shift a 1 bit in that position.
1779 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001780 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001781 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001782 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001783 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001784 } else if (PopCount == BB.Range) {
1785 // There is only one zero bit in the range, test for it directly.
1786 Cmp = DAG.getSetCC(getCurDebugLoc(),
1787 TLI.getSetCCResultType(VT),
1788 ShiftOp,
1789 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1790 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001791 } else {
1792 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001793 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1794 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001795
Dan Gohman8e0163a2010-06-24 02:06:24 +00001796 // Emit bit tests and jumps
1797 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001798 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001799 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001800 TLI.getSetCCResultType(VT),
1801 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001802 ISD::SETNE);
1803 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001804
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001805 addSuccessorWithWeight(SwitchBB, B.TargetBB);
1806 addSuccessorWithWeight(SwitchBB, NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001807
Dale Johannesen66978ee2009-01-31 02:22:37 +00001808 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001809 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001810 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001811
1812 // Set NextBlock to be the MBB immediately after the current one, if any.
1813 // This is used to avoid emitting unnecessary branches to the next block.
1814 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001815 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001816 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001817 NextBlock = BBI;
1818
Evan Cheng8c1f4322010-09-23 18:32:19 +00001819 if (NextMBB != NextBlock)
1820 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1821 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001822
Bill Wendling87710f02009-12-21 23:47:40 +00001823 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001824}
1825
Dan Gohman46510a72010-04-15 01:51:59 +00001826void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001827 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001828
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001829 // Retrieve successors.
1830 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1831 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1832
Gabor Greifb67e6b32009-01-15 11:10:44 +00001833 const Value *Callee(I.getCalledValue());
Nuno Lopes85b40892012-06-28 22:30:12 +00001834 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greifb67e6b32009-01-15 11:10:44 +00001835 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001836 visitInlineAsm(&I);
Nuno Lopes85b40892012-06-28 22:30:12 +00001837 else if (Fn && Fn->isIntrinsic()) {
1838 assert(Fn->getIntrinsicID() == Intrinsic::donothing);
Nuno Lopes4532bf62012-07-18 00:07:17 +00001839 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
Nuno Lopes85b40892012-06-28 22:30:12 +00001840 } else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001841 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001842
1843 // If the value of the invoke is used outside of its defining block, make it
1844 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001845 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001846
1847 // Update successor info
Chandler Carruthf2645682011-11-22 11:37:46 +00001848 addSuccessorWithWeight(InvokeMBB, Return);
1849 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001850
1851 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001852 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1853 MVT::Other, getControlRoot(),
1854 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001855}
1856
Bill Wendlingdccc03b2011-07-31 06:30:59 +00001857void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1858 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1859}
1860
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001861void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1862 assert(FuncInfo.MBB->isLandingPad() &&
1863 "Call to landingpad not in landing pad!");
1864
1865 MachineBasicBlock *MBB = FuncInfo.MBB;
1866 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1867 AddLandingPadInfo(LP, MMI, MBB);
1868
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001869 // If there aren't registers to copy the values into (e.g., during SjLj
1870 // exceptions), then don't bother to create these DAG nodes.
Lang Hames07961342012-02-14 04:45:49 +00001871 if (TLI.getExceptionPointerRegister() == 0 &&
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001872 TLI.getExceptionSelectorRegister() == 0)
1873 return;
1874
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001875 SmallVector<EVT, 2> ValueVTs;
1876 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
1877
1878 // Insert the EXCEPTIONADDR instruction.
1879 assert(FuncInfo.MBB->isLandingPad() &&
1880 "Call to eh.exception not in landing pad!");
1881 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1882 SDValue Ops[2];
1883 Ops[0] = DAG.getRoot();
1884 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurDebugLoc(), VTs, Ops, 1);
1885 SDValue Chain = Op1.getValue(1);
1886
1887 // Insert the EHSELECTION instruction.
1888 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1889 Ops[0] = Op1;
1890 Ops[1] = Chain;
1891 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurDebugLoc(), VTs, Ops, 2);
1892 Chain = Op2.getValue(1);
1893 Op2 = DAG.getSExtOrTrunc(Op2, getCurDebugLoc(), MVT::i32);
1894
1895 Ops[0] = Op1;
1896 Ops[1] = Op2;
1897 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
1898 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1899 &Ops[0], 2);
1900
1901 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1902 setValue(&LP, RetPair.first);
1903 DAG.setRoot(RetPair.second);
1904}
1905
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001906/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1907/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001908bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1909 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001910 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001911 MachineBasicBlock *Default,
1912 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001913 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001914 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001915 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001916 return false;
1917
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001918 // Get the MachineFunction which holds the current MBB. This is used when
1919 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001920 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001921
1922 // Figure out which block is immediately after the current one.
1923 MachineBasicBlock *NextBlock = 0;
1924 MachineFunction::iterator BBI = CR.CaseBB;
1925
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001926 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001927 NextBlock = BBI;
1928
Benjamin Kramerce750f02010-11-22 09:45:38 +00001929 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001930 // is the same as the other, but has one bit unset that the other has set,
1931 // use bit manipulation to do two compares at once. For example:
1932 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001933 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1934 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1935 if (Size == 2 && CR.CaseBB == SwitchBB) {
1936 Case &Small = *CR.Range.first;
1937 Case &Big = *(CR.Range.second-1);
1938
1939 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1940 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1941 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1942
1943 // Check that there is only one bit different.
1944 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1945 (SmallValue | BigValue) == BigValue) {
1946 // Isolate the common bit.
1947 APInt CommonBit = BigValue & ~SmallValue;
1948 assert((SmallValue | CommonBit) == BigValue &&
1949 CommonBit.countPopulation() == 1 && "Not a common bit?");
1950
1951 SDValue CondLHS = getValue(SV);
1952 EVT VT = CondLHS.getValueType();
1953 DebugLoc DL = getCurDebugLoc();
1954
1955 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1956 DAG.getConstant(CommonBit, VT));
1957 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1958 Or, DAG.getConstant(BigValue, VT),
1959 ISD::SETEQ);
1960
1961 // Update successor info.
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001962 addSuccessorWithWeight(SwitchBB, Small.BB);
1963 addSuccessorWithWeight(SwitchBB, Default);
Benjamin Kramerce750f02010-11-22 09:45:38 +00001964
1965 // Insert the true branch.
1966 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1967 getControlRoot(), Cond,
1968 DAG.getBasicBlock(Small.BB));
1969
1970 // Insert the false branch.
1971 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1972 DAG.getBasicBlock(Default));
1973
1974 DAG.setRoot(BrCond);
1975 return true;
1976 }
1977 }
1978 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001979
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00001980 // Order cases by weight so the most likely case will be checked first.
1981 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1982 if (BPI) {
1983 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
1984 uint32_t IWeight = BPI->getEdgeWeight(SwitchBB->getBasicBlock(),
1985 I->BB->getBasicBlock());
1986 for (CaseItr J = CR.Range.first; J < I; ++J) {
1987 uint32_t JWeight = BPI->getEdgeWeight(SwitchBB->getBasicBlock(),
1988 J->BB->getBasicBlock());
1989 if (IWeight > JWeight)
1990 std::swap(*I, *J);
1991 }
1992 }
1993 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001994 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00001995 Case &BackCase = *(CR.Range.second-1);
Benjamin Kramer5db954d2012-05-26 21:19:12 +00001996 if (Size > 1 &&
1997 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001998 // The last case block won't fall through into 'NextBlock' if we emit the
1999 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002000 // We start at the bottom as it's the case with the least weight.
Benjamin Kramercf1d69d2012-05-27 10:56:55 +00002001 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002002 if (I->BB == NextBlock) {
2003 std::swap(*I, BackCase);
2004 break;
2005 }
2006 }
2007 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002008
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002009 // Create a CaseBlock record representing a conditional branch to
2010 // the Case's target mbb if the value being switched on SV is equal
2011 // to C.
2012 MachineBasicBlock *CurBlock = CR.CaseBB;
2013 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2014 MachineBasicBlock *FallThrough;
2015 if (I != E-1) {
2016 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2017 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002018
2019 // Put SV in a virtual register to make it available from the new blocks.
2020 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002021 } else {
2022 // If the last case doesn't match, go to the default block.
2023 FallThrough = Default;
2024 }
2025
Dan Gohman46510a72010-04-15 01:51:59 +00002026 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002027 ISD::CondCode CC;
2028 if (I->High == I->Low) {
2029 // This is just small small case range :) containing exactly 1 case
2030 CC = ISD::SETEQ;
2031 LHS = SV; RHS = I->High; MHS = NULL;
2032 } else {
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002033 CC = ISD::SETCC_INVALID;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002034 LHS = I->Low; MHS = SV; RHS = I->High;
2035 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002036
2037 uint32_t ExtraWeight = I->ExtraWeight;
2038 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2039 /* me */ CurBlock,
2040 /* trueweight */ ExtraWeight / 2, /* falseweight */ ExtraWeight / 2);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002041
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002042 // If emitting the first comparison, just call visitSwitchCase to emit the
2043 // code into the current block. Otherwise, push the CaseBlock onto the
2044 // vector to be later processed by SDISel, and insert the node's MBB
2045 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002046 if (CurBlock == SwitchBB)
2047 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002048 else
2049 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002050
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002051 CurBlock = FallThrough;
2052 }
2053
2054 return true;
2055}
2056
2057static inline bool areJTsAllowed(const TargetLowering &TLI) {
Evan Cheng769951f2012-07-02 22:39:56 +00002058 return TLI.supportJumpTables() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00002059 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2060 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002061}
Anton Korobeynikov23218582008-12-23 22:25:27 +00002062
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002063static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002064 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002065 APInt LastExt = Last.zext(BitWidth), FirstExt = First.zext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002066 return (LastExt - FirstExt + 1ULL);
2067}
2068
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002069/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002070bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2071 CaseRecVector &WorkList,
2072 const Value *SV,
2073 MachineBasicBlock *Default,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002074 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002075 Case& FrontCase = *CR.Range.first;
2076 Case& BackCase = *(CR.Range.second-1);
2077
Chris Lattnere880efe2009-11-07 07:50:34 +00002078 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2079 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002080
Chris Lattnere880efe2009-11-07 07:50:34 +00002081 APInt TSize(First.getBitWidth(), 0);
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002082 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002083 TSize += I->size();
2084
Dan Gohmane0567812010-04-08 23:03:40 +00002085 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002086 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002087
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002088 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002089 // The density is TSize / Range. Require at least 40%.
2090 // It should not be possible for IntTSize to saturate for sane code, but make
2091 // sure we handle Range saturation correctly.
2092 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2093 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2094 if (IntTSize * 10 < IntRange * 4)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002095 return false;
2096
David Greene4b69d992010-01-05 01:24:57 +00002097 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002098 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002099 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002100
2101 // Get the MachineFunction which holds the current MBB. This is used when
2102 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002103 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002104
2105 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002106 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002107 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002108
2109 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2110
2111 // Create a new basic block to hold the code for loading the address
2112 // of the jump table, and jumping to it. Update successor information;
2113 // we will either branch to the default case for the switch, or the jump
2114 // table.
2115 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2116 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002117
2118 addSuccessorWithWeight(CR.CaseBB, Default);
2119 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002120
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002121 // Build a vector of destination BBs, corresponding to each target
2122 // of the jump table. If the value of the jump table slot corresponds to
2123 // a case statement, push the case's BB onto the vector, otherwise, push
2124 // the default BB.
2125 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002126 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002127 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002128 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2129 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002130
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002131 if (Low.ule(TEI) && TEI.ule(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002132 DestBBs.push_back(I->BB);
2133 if (TEI==High)
2134 ++I;
2135 } else {
2136 DestBBs.push_back(Default);
2137 }
2138 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002139
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002140 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002141 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2142 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002143 E = DestBBs.end(); I != E; ++I) {
2144 if (!SuccsHandled[(*I)->getNumber()]) {
2145 SuccsHandled[(*I)->getNumber()] = true;
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002146 addSuccessorWithWeight(JumpTableBB, *I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002147 }
2148 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002149
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002150 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002151 unsigned JTEncoding = TLI.getJumpTableEncoding();
2152 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002153 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002154
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002155 // Set the jump table information so that we can codegen it as a second
2156 // MachineBasicBlock
2157 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002158 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2159 if (CR.CaseBB == SwitchBB)
2160 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002161
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002162 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002163 return true;
2164}
2165
2166/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2167/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002168bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2169 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002170 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002171 MachineBasicBlock *Default,
2172 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002173 // Get the MachineFunction which holds the current MBB. This is used when
2174 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002175 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002176
2177 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002178 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002179 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002180
2181 Case& FrontCase = *CR.Range.first;
2182 Case& BackCase = *(CR.Range.second-1);
2183 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2184
2185 // Size is the number of Cases represented by this range.
2186 unsigned Size = CR.Range.second - CR.Range.first;
2187
Chris Lattnere880efe2009-11-07 07:50:34 +00002188 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2189 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002190 double FMetric = 0;
2191 CaseItr Pivot = CR.Range.first + Size/2;
2192
2193 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2194 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002195 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002196 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2197 I!=E; ++I)
2198 TSize += I->size();
2199
Chris Lattnere880efe2009-11-07 07:50:34 +00002200 APInt LSize = FrontCase.size();
2201 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002202 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002203 << "First: " << First << ", Last: " << Last <<'\n'
2204 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002205 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2206 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002207 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2208 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002209 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiyc2c52a62012-05-15 06:50:18 +00002210 assert((Range - 2ULL).isNonNegative() &&
2211 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002212 // Use volatile double here to avoid excess precision issues on some hosts,
2213 // e.g. that use 80-bit X87 registers.
2214 volatile double LDensity =
2215 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002216 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002217 volatile double RDensity =
2218 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002219 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002220 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002221 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002222 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002223 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2224 << "LDensity: " << LDensity
2225 << ", RDensity: " << RDensity << '\n'
2226 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002227 if (FMetric < Metric) {
2228 Pivot = J;
2229 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002230 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002231 }
2232
2233 LSize += J->size();
2234 RSize -= J->size();
2235 }
2236 if (areJTsAllowed(TLI)) {
2237 // If our case is dense we *really* should handle it earlier!
2238 assert((FMetric > 0) && "Should handle dense range earlier!");
2239 } else {
2240 Pivot = CR.Range.first + Size/2;
2241 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002242
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002243 CaseRange LHSR(CR.Range.first, Pivot);
2244 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002245 const Constant *C = Pivot->Low;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002246 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002247
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002248 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002249 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002250 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002251 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002252 // Pivot's Value, then we can branch directly to the LHS's Target,
2253 // rather than creating a leaf node for it.
2254 if ((LHSR.second - LHSR.first) == 1 &&
2255 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002256 cast<ConstantInt>(C)->getValue() ==
2257 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002258 TrueBB = LHSR.first->BB;
2259 } else {
2260 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2261 CurMF->insert(BBI, TrueBB);
2262 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002263
2264 // Put SV in a virtual register to make it available from the new blocks.
2265 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002266 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002267
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002268 // Similar to the optimization above, if the Value being switched on is
2269 // known to be less than the Constant CR.LT, and the current Case Value
2270 // is CR.LT - 1, then we can branch directly to the target block for
2271 // the current Case Value, rather than emitting a RHS leaf node for it.
2272 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002273 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2274 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002275 FalseBB = RHSR.first->BB;
2276 } else {
2277 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2278 CurMF->insert(BBI, FalseBB);
2279 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002280
2281 // Put SV in a virtual register to make it available from the new blocks.
2282 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002283 }
2284
2285 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002286 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002287 // Otherwise, branch to LHS.
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002288 CaseBlock CB(ISD::SETULT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002289
Dan Gohman99be8ae2010-04-19 22:41:47 +00002290 if (CR.CaseBB == SwitchBB)
2291 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002292 else
2293 SwitchCases.push_back(CB);
2294
2295 return true;
2296}
2297
2298/// handleBitTestsSwitchCase - if current case range has few destination and
2299/// range span less, than machine word bitwidth, encode case range into series
2300/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002301bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2302 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002303 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002304 MachineBasicBlock* Default,
2305 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002306 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002307 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002308
2309 Case& FrontCase = *CR.Range.first;
2310 Case& BackCase = *(CR.Range.second-1);
2311
2312 // Get the MachineFunction which holds the current MBB. This is used when
2313 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002314 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002315
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002316 // If target does not have legal shift left, do not emit bit tests at all.
2317 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2318 return false;
2319
Anton Korobeynikov23218582008-12-23 22:25:27 +00002320 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002321 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2322 I!=E; ++I) {
2323 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002324 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002325 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002326
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002327 // Count unique destinations
2328 SmallSet<MachineBasicBlock*, 4> Dests;
2329 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2330 Dests.insert(I->BB);
2331 if (Dests.size() > 3)
2332 // Don't bother the code below, if there are too much unique destinations
2333 return false;
2334 }
David Greene4b69d992010-01-05 01:24:57 +00002335 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002336 << Dests.size() << '\n'
2337 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002338
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002339 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002340 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2341 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002342 APInt cmpRange = maxValue - minValue;
2343
David Greene4b69d992010-01-05 01:24:57 +00002344 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002345 << "Low bound: " << minValue << '\n'
2346 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002347
Dan Gohmane0567812010-04-08 23:03:40 +00002348 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002349 (!(Dests.size() == 1 && numCmps >= 3) &&
2350 !(Dests.size() == 2 && numCmps >= 5) &&
2351 !(Dests.size() >= 3 && numCmps >= 6)))
2352 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002353
David Greene4b69d992010-01-05 01:24:57 +00002354 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002355 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2356
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002357 // Optimize the case where all the case values fit in a
2358 // word without having to subtract minValue. In this case,
2359 // we can optimize away the subtraction.
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002360 if (maxValue.ult(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002361 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002362 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002363 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002364 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002365
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002366 CaseBitsVector CasesBits;
2367 unsigned i, count = 0;
2368
2369 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2370 MachineBasicBlock* Dest = I->BB;
2371 for (i = 0; i < count; ++i)
2372 if (Dest == CasesBits[i].BB)
2373 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002374
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002375 if (i == count) {
2376 assert((count < 3) && "Too much destinations to test!");
2377 CasesBits.push_back(CaseBits(0, Dest, 0));
2378 count++;
2379 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002380
2381 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2382 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2383
2384 uint64_t lo = (lowValue - lowBound).getZExtValue();
2385 uint64_t hi = (highValue - lowBound).getZExtValue();
2386
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002387 for (uint64_t j = lo; j <= hi; j++) {
2388 CasesBits[i].Mask |= 1ULL << j;
2389 CasesBits[i].Bits++;
2390 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002391
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002392 }
2393 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002394
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002395 BitTestInfo BTC;
2396
2397 // Figure out which block is immediately after the current one.
2398 MachineFunction::iterator BBI = CR.CaseBB;
2399 ++BBI;
2400
2401 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2402
David Greene4b69d992010-01-05 01:24:57 +00002403 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002404 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002405 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002406 << ", Bits: " << CasesBits[i].Bits
2407 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002408
2409 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2410 CurMF->insert(BBI, CaseBB);
2411 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2412 CaseBB,
2413 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002414
2415 // Put SV in a virtual register to make it available from the new blocks.
2416 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002417 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002418
2419 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002420 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002421 CR.CaseBB, Default, BTC);
2422
Dan Gohman99be8ae2010-04-19 22:41:47 +00002423 if (CR.CaseBB == SwitchBB)
2424 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002425
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002426 BitTestCases.push_back(BTB);
2427
2428 return true;
2429}
2430
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002431/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002432size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2433 const SwitchInst& SI) {
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002434
2435 /// Use a shorter form of declaration, and also
2436 /// show the we want to use CRSBuilder as Clusterifier.
Stepan Dyatkovskiy4319a552012-06-02 07:26:00 +00002437 typedef IntegersSubsetMapping<MachineBasicBlock> Clusterifier;
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002438
2439 Clusterifier TheClusterifier;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002440
2441 // Start with "simple" cases
Stepan Dyatkovskiy3d3abe02012-03-11 06:09:17 +00002442 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end();
Stepan Dyatkovskiyc10fa6c2012-03-08 07:06:20 +00002443 i != e; ++i) {
2444 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002445 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2446
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002447 TheClusterifier.add(i.getCaseValueEx(), SMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002448 }
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002449
2450 TheClusterifier.optimize();
2451
2452 BranchProbabilityInfo *BPI = FuncInfo.BPI;
2453 size_t numCmps = 0;
2454 for (Clusterifier::RangeIterator i = TheClusterifier.begin(),
2455 e = TheClusterifier.end(); i != e; ++i, ++numCmps) {
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002456 Clusterifier::Cluster &C = *i;
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002457 unsigned W = 0;
2458 if (BPI) {
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002459 W = BPI->getEdgeWeight(SI.getParent(), C.second->getBasicBlock());
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002460 if (!W)
2461 W = 16;
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002462 W *= C.first.Weight;
2463 BPI->setEdgeWeight(SI.getParent(), C.second->getBasicBlock(), W);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002464 }
2465
Stepan Dyatkovskiy484fc932012-05-28 12:39:09 +00002466 // FIXME: Currently work with ConstantInt based numbers.
2467 // Changing it to APInt based is a pretty heavy for this commit.
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002468 Cases.push_back(Case(C.first.getLow().toConstantInt(),
2469 C.first.getHigh().toConstantInt(), C.second, W));
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002470
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002471 if (C.first.getLow() != C.first.getHigh())
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002472 // A range counts double, since it requires two compares.
2473 ++numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002474 }
2475
2476 return numCmps;
2477}
2478
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002479void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2480 MachineBasicBlock *Last) {
2481 // Update JTCases.
2482 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2483 if (JTCases[i].first.HeaderBB == First)
2484 JTCases[i].first.HeaderBB = Last;
2485
2486 // Update BitTestCases.
2487 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2488 if (BitTestCases[i].Parent == First)
2489 BitTestCases[i].Parent = Last;
2490}
2491
Dan Gohman46510a72010-04-15 01:51:59 +00002492void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002493 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002494
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002495 // Figure out which block is immediately after the current one.
2496 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002497 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2498
2499 // If there is only the default destination, branch to it if it is not the
2500 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002501 if (!SI.getNumCases()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002502 // Update machine-CFG edges.
2503
2504 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002505 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002506 if (Default != NextBlock)
2507 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2508 MVT::Other, getControlRoot(),
2509 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002510
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002511 return;
2512 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002513
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002514 // If there are any non-default case statements, create a vector of Cases
2515 // representing each one, and sort the vector so that we can efficiently
2516 // create a binary search tree from them.
2517 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002518 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002519 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002520 << ". Total compares: " << numCmps << '\n');
Duncan Sands17001ce2011-10-18 12:44:00 +00002521 (void)numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002522
2523 // Get the Value to be switched on and default basic blocks, which will be
2524 // inserted into CaseBlock records, representing basic blocks in the binary
2525 // search tree.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002526 const Value *SV = SI.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002527
2528 // Push the initial CaseRec onto the worklist
2529 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002530 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2531 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002532
2533 while (!WorkList.empty()) {
2534 // Grab a record representing a case range to process off the worklist
2535 CaseRec CR = WorkList.back();
2536 WorkList.pop_back();
2537
Dan Gohman99be8ae2010-04-19 22:41:47 +00002538 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002539 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002540
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002541 // If the range has few cases (two or less) emit a series of specific
2542 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002543 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002544 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002545
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002546 // If the switch has more than 5 blocks, and at least 40% dense, and the
2547 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002548 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002549 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002550 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002551
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002552 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2553 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002554 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002555 }
2556}
2557
Dan Gohman46510a72010-04-15 01:51:59 +00002558void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002559 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002560
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002561 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002562 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002563 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002564 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002565 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002566 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002567 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002568 for (unsigned i = 0, e = succs.size(); i != e; ++i) {
2569 MachineBasicBlock *Succ = FuncInfo.MBBMap[succs[i]];
2570 addSuccessorWithWeight(IndirectBrMBB, Succ);
2571 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002572
Bill Wendling4533cac2010-01-28 21:51:40 +00002573 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2574 MVT::Other, getControlRoot(),
2575 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002576}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002577
Dan Gohman46510a72010-04-15 01:51:59 +00002578void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002579 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002580 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002581 if (isa<Constant>(I.getOperand(0)) &&
2582 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2583 SDValue Op2 = getValue(I.getOperand(1));
2584 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2585 Op2.getValueType(), Op2));
2586 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002587 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002588
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002589 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002590}
2591
Dan Gohman46510a72010-04-15 01:51:59 +00002592void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002593 SDValue Op1 = getValue(I.getOperand(0));
2594 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002595 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2596 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002597}
2598
Dan Gohman46510a72010-04-15 01:51:59 +00002599void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002600 SDValue Op1 = getValue(I.getOperand(0));
2601 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002602
2603 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2604
Chris Lattnerd3027732011-02-13 09:02:52 +00002605 // Coerce the shift amount to the right type if we can.
2606 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002607 unsigned ShiftSize = ShiftTy.getSizeInBits();
2608 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002609 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002610
Dan Gohman57fc82d2009-04-09 03:51:29 +00002611 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002612 if (ShiftSize > Op2Size)
2613 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002614
Dan Gohman57fc82d2009-04-09 03:51:29 +00002615 // If the operand is larger than the shift count type but the shift
2616 // count type has enough bits to represent any shift value, truncate
2617 // it now. This is a common case and it exposes the truncate to
2618 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002619 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2620 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2621 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002622 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002623 else
Chris Lattnere0751182011-02-13 19:09:16 +00002624 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002625 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002626
Bill Wendling4533cac2010-01-28 21:51:40 +00002627 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2628 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002629}
2630
Benjamin Kramer9c640302011-07-08 10:31:30 +00002631void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002632 SDValue Op1 = getValue(I.getOperand(0));
2633 SDValue Op2 = getValue(I.getOperand(1));
2634
2635 // Turn exact SDivs into multiplications.
2636 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2637 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002638 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2639 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002640 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2641 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2642 else
2643 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2644 Op1, Op2));
2645}
2646
Dan Gohman46510a72010-04-15 01:51:59 +00002647void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002648 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002649 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002650 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002651 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002652 predicate = ICmpInst::Predicate(IC->getPredicate());
2653 SDValue Op1 = getValue(I.getOperand(0));
2654 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002655 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002656
Owen Andersone50ed302009-08-10 22:56:29 +00002657 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002658 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002659}
2660
Dan Gohman46510a72010-04-15 01:51:59 +00002661void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002662 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002663 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002664 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002665 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002666 predicate = FCmpInst::Predicate(FC->getPredicate());
2667 SDValue Op1 = getValue(I.getOperand(0));
2668 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002669 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002670 if (TM.Options.NoNaNsFPMath)
2671 Condition = getFCmpCodeWithoutNaN(Condition);
Owen Andersone50ed302009-08-10 22:56:29 +00002672 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002673 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002674}
2675
Dan Gohman46510a72010-04-15 01:51:59 +00002676void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002677 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002678 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2679 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002680 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002681
Bill Wendling49fcff82009-12-21 22:30:11 +00002682 SmallVector<SDValue, 4> Values(NumValues);
2683 SDValue Cond = getValue(I.getOperand(0));
2684 SDValue TrueVal = getValue(I.getOperand(1));
2685 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sands28b77e92011-09-06 19:07:46 +00002686 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2687 ISD::VSELECT : ISD::SELECT;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002688
Bill Wendling4533cac2010-01-28 21:51:40 +00002689 for (unsigned i = 0; i != NumValues; ++i)
Duncan Sands28b77e92011-09-06 19:07:46 +00002690 Values[i] = DAG.getNode(OpCode, getCurDebugLoc(),
2691 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002692 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002693 SDValue(TrueVal.getNode(),
2694 TrueVal.getResNo() + i),
2695 SDValue(FalseVal.getNode(),
2696 FalseVal.getResNo() + i));
2697
Bill Wendling4533cac2010-01-28 21:51:40 +00002698 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2699 DAG.getVTList(&ValueVTs[0], NumValues),
2700 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002701}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002702
Dan Gohman46510a72010-04-15 01:51:59 +00002703void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002704 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2705 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002706 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002707 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002708}
2709
Dan Gohman46510a72010-04-15 01:51:59 +00002710void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002711 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2712 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2713 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002714 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002715 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002716}
2717
Dan Gohman46510a72010-04-15 01:51:59 +00002718void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002719 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2720 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2721 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002722 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002723 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002724}
2725
Dan Gohman46510a72010-04-15 01:51:59 +00002726void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002727 // FPTrunc is never a no-op cast, no need to check
2728 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002729 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002730 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
Pete Cooperf57e1c22012-01-17 01:54:07 +00002731 DestVT, N,
2732 DAG.getTargetConstant(0, TLI.getPointerTy())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002733}
2734
Dan Gohman46510a72010-04-15 01:51:59 +00002735void SelectionDAGBuilder::visitFPExt(const User &I){
Hal Finkel46bb70c2011-10-18 03:51:57 +00002736 // FPExt is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002737 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002738 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002739 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002740}
2741
Dan Gohman46510a72010-04-15 01:51:59 +00002742void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002743 // FPToUI is never a no-op cast, no need to check
2744 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002745 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002746 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002747}
2748
Dan Gohman46510a72010-04-15 01:51:59 +00002749void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002750 // FPToSI is never a no-op cast, no need to check
2751 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002752 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002753 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002754}
2755
Dan Gohman46510a72010-04-15 01:51:59 +00002756void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002757 // UIToFP is never a no-op cast, no need to check
2758 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002759 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002760 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002761}
2762
Dan Gohman46510a72010-04-15 01:51:59 +00002763void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002764 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002765 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002766 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002767 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002768}
2769
Dan Gohman46510a72010-04-15 01:51:59 +00002770void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002771 // What to do depends on the size of the integer and the size of the pointer.
2772 // We can either truncate, zero extend, or no-op, accordingly.
2773 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002774 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002775 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002776}
2777
Dan Gohman46510a72010-04-15 01:51:59 +00002778void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002779 // What to do depends on the size of the integer and the size of the pointer.
2780 // We can either truncate, zero extend, or no-op, accordingly.
2781 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002782 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002783 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002784}
2785
Dan Gohman46510a72010-04-15 01:51:59 +00002786void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002787 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002788 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002789
Bill Wendling49fcff82009-12-21 22:30:11 +00002790 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002791 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002792 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002793 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002794 DestVT, N)); // convert types.
2795 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002796 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002797}
2798
Dan Gohman46510a72010-04-15 01:51:59 +00002799void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002800 SDValue InVec = getValue(I.getOperand(0));
2801 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002802 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002803 TLI.getPointerTy(),
2804 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002805 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2806 TLI.getValueType(I.getType()),
2807 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002808}
2809
Dan Gohman46510a72010-04-15 01:51:59 +00002810void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002811 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002812 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002813 TLI.getPointerTy(),
2814 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002815 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2816 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002817}
2818
Craig Topper51578342012-01-04 09:23:09 +00002819// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00002820// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topper51578342012-01-04 09:23:09 +00002821// specified sequential range [L, L+Pos). or is undef.
2822static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper23de31b2012-04-11 03:06:35 +00002823 unsigned Pos, unsigned Size, int Low) {
2824 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topper51578342012-01-04 09:23:09 +00002825 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman9008ca62009-04-27 18:41:29 +00002826 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002827 return true;
2828}
2829
Dan Gohman46510a72010-04-15 01:51:59 +00002830void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00002831 SDValue Src1 = getValue(I.getOperand(0));
2832 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002833
Chris Lattner56243b82012-01-26 02:51:13 +00002834 SmallVector<int, 8> Mask;
2835 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
2836 unsigned MaskNumElts = Mask.size();
2837
Owen Andersone50ed302009-08-10 22:56:29 +00002838 EVT VT = TLI.getValueType(I.getType());
2839 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002840 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002841
Mon P Wangc7849c22008-11-16 05:06:27 +00002842 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002843 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2844 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002845 return;
2846 }
2847
2848 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002849 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2850 // Mask is longer than the source vectors and is a multiple of the source
2851 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002852 // lengths match.
Craig Topper51578342012-01-04 09:23:09 +00002853 if (SrcNumElts*2 == MaskNumElts) {
2854 // First check for Src1 in low and Src2 in high
2855 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2856 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2857 // The shuffle is concatenating two vectors together.
2858 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2859 VT, Src1, Src2));
2860 return;
2861 }
2862 // Then check for Src2 in low and Src1 in high
2863 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2864 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2865 // The shuffle is concatenating two vectors together.
2866 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2867 VT, Src2, Src1));
2868 return;
2869 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002870 }
2871
Mon P Wangc7849c22008-11-16 05:06:27 +00002872 // Pad both vectors with undefs to make them the same length as the mask.
2873 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002874 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2875 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002876 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002877
Nate Begeman9008ca62009-04-27 18:41:29 +00002878 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2879 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002880 MOps1[0] = Src1;
2881 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002882
2883 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2884 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002885 &MOps1[0], NumConcat);
2886 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002887 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002888 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002889
Mon P Wangaeb06d22008-11-10 04:46:22 +00002890 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002891 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002892 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002893 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00002894 if (Idx >= (int)SrcNumElts)
2895 Idx -= SrcNumElts - MaskNumElts;
2896 MappedOps.push_back(Idx);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002897 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002898
Bill Wendling4533cac2010-01-28 21:51:40 +00002899 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2900 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002901 return;
2902 }
2903
Mon P Wangc7849c22008-11-16 05:06:27 +00002904 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002905 // Analyze the access pattern of the vector to see if we can extract
2906 // two subvectors and do the shuffle. The analysis is done by calculating
2907 // the range of elements the mask access on both vectors.
Craig Topper10612dc2012-04-08 23:15:04 +00002908 int MinRange[2] = { static_cast<int>(SrcNumElts),
2909 static_cast<int>(SrcNumElts)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002910 int MaxRange[2] = {-1, -1};
2911
Nate Begeman5a5ca152009-04-29 05:20:52 +00002912 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002913 int Idx = Mask[i];
Craig Topper10612dc2012-04-08 23:15:04 +00002914 unsigned Input = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002915 if (Idx < 0)
2916 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002917
Nate Begeman5a5ca152009-04-29 05:20:52 +00002918 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002919 Input = 1;
2920 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002921 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002922 if (Idx > MaxRange[Input])
2923 MaxRange[Input] = Idx;
2924 if (Idx < MinRange[Input])
2925 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002926 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002927
Mon P Wangc7849c22008-11-16 05:06:27 +00002928 // Check if the access is smaller than the vector size and can we find
2929 // a reasonable extract index.
Craig Topper10612dc2012-04-08 23:15:04 +00002930 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
2931 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002932 int StartIdx[2]; // StartIdx to extract from
Craig Topper10612dc2012-04-08 23:15:04 +00002933 for (unsigned Input = 0; Input < 2; ++Input) {
2934 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002935 RangeUse[Input] = 0; // Unused
2936 StartIdx[Input] = 0;
Craig Topperf873dde2012-04-08 17:53:33 +00002937 continue;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002938 }
Craig Topperf873dde2012-04-08 17:53:33 +00002939
2940 // Find a good start index that is a multiple of the mask length. Then
2941 // see if the rest of the elements are in range.
2942 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
2943 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
2944 StartIdx[Input] + MaskNumElts <= SrcNumElts)
2945 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002946 }
2947
Bill Wendling636e2582009-08-21 18:16:06 +00002948 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002949 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002950 return;
2951 }
Craig Topper10612dc2012-04-08 23:15:04 +00002952 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002953 // Extract appropriate subvector and generate a vector shuffle
Craig Topper10612dc2012-04-08 23:15:04 +00002954 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002955 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002956 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002957 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002958 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002959 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002960 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002961 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002962
Mon P Wangc7849c22008-11-16 05:06:27 +00002963 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002964 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002965 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002966 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00002967 if (Idx >= 0) {
2968 if (Idx < (int)SrcNumElts)
2969 Idx -= StartIdx[0];
2970 else
2971 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
2972 }
2973 MappedOps.push_back(Idx);
Mon P Wangc7849c22008-11-16 05:06:27 +00002974 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002975
Bill Wendling4533cac2010-01-28 21:51:40 +00002976 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2977 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002978 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002979 }
2980 }
2981
Mon P Wangc7849c22008-11-16 05:06:27 +00002982 // We can't use either concat vectors or extract subvectors so fall back to
2983 // replacing the shuffle with extract and build vector.
2984 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002985 EVT EltVT = VT.getVectorElementType();
2986 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002987 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002988 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper23de31b2012-04-11 03:06:35 +00002989 int Idx = Mask[i];
2990 SDValue Res;
2991
2992 if (Idx < 0) {
2993 Res = DAG.getUNDEF(EltVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002994 } else {
Craig Topper23de31b2012-04-11 03:06:35 +00002995 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
2996 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002997
Craig Topper23de31b2012-04-11 03:06:35 +00002998 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2999 EltVT, Src, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00003000 }
Craig Topper23de31b2012-04-11 03:06:35 +00003001
3002 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00003003 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003004
Bill Wendling4533cac2010-01-28 21:51:40 +00003005 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
3006 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003007}
3008
Dan Gohman46510a72010-04-15 01:51:59 +00003009void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003010 const Value *Op0 = I.getOperand(0);
3011 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003012 Type *AggTy = I.getType();
3013 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003014 bool IntoUndef = isa<UndefValue>(Op0);
3015 bool FromUndef = isa<UndefValue>(Op1);
3016
Jay Foadfc6d3a42011-07-13 10:26:04 +00003017 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003018
Owen Andersone50ed302009-08-10 22:56:29 +00003019 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003020 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00003021 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003022 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3023
3024 unsigned NumAggValues = AggValueVTs.size();
3025 unsigned NumValValues = ValValueVTs.size();
3026 SmallVector<SDValue, 4> Values(NumAggValues);
3027
3028 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003029 unsigned i = 0;
3030 // Copy the beginning value(s) from the original aggregate.
3031 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003032 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003033 SDValue(Agg.getNode(), Agg.getResNo() + i);
3034 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00003035 if (NumValValues) {
3036 SDValue Val = getValue(Op1);
3037 for (; i != LinearIndex + NumValValues; ++i)
3038 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3039 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3040 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003041 // Copy remaining value(s) from the original aggregate.
3042 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003043 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003044 SDValue(Agg.getNode(), Agg.getResNo() + i);
3045
Bill Wendling4533cac2010-01-28 21:51:40 +00003046 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3047 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3048 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003049}
3050
Dan Gohman46510a72010-04-15 01:51:59 +00003051void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003052 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003053 Type *AggTy = Op0->getType();
3054 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003055 bool OutOfUndef = isa<UndefValue>(Op0);
3056
Jay Foadfc6d3a42011-07-13 10:26:04 +00003057 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003058
Owen Andersone50ed302009-08-10 22:56:29 +00003059 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003060 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3061
3062 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003063
3064 // Ignore a extractvalue that produces an empty object
3065 if (!NumValValues) {
3066 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3067 return;
3068 }
3069
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003070 SmallVector<SDValue, 4> Values(NumValValues);
3071
3072 SDValue Agg = getValue(Op0);
3073 // Copy out the selected value(s).
3074 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3075 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003076 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003077 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003078 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003079
Bill Wendling4533cac2010-01-28 21:51:40 +00003080 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3081 DAG.getVTList(&ValValueVTs[0], NumValValues),
3082 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003083}
3084
Dan Gohman46510a72010-04-15 01:51:59 +00003085void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003086 SDValue N = getValue(I.getOperand(0));
Nadav Rotem1c239202012-02-28 14:13:19 +00003087 // Note that the pointer operand may be a vector of pointers. Take the scalar
3088 // element which holds a pointer.
3089 Type *Ty = I.getOperand(0)->getType()->getScalarType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003090
Dan Gohman46510a72010-04-15 01:51:59 +00003091 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003092 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003093 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003094 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003095 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
3096 if (Field) {
3097 // N = N + Offset
3098 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003099 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003100 DAG.getIntPtrConstant(Offset));
3101 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003102
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003103 Ty = StTy->getElementType(Field);
3104 } else {
3105 Ty = cast<SequentialType>(Ty)->getElementType();
3106
3107 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003108 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003109 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003110 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003111 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003112 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003113 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003114 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003115 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003116 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3117 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003118 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003119 else
Evan Chengb1032a82009-02-09 20:54:38 +00003120 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003121
Dale Johannesen66978ee2009-01-31 02:22:37 +00003122 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003123 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003124 continue;
3125 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003126
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003127 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003128 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3129 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003130 SDValue IdxN = getValue(Idx);
3131
3132 // If the index is smaller or larger than intptr_t, truncate or extend
3133 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003134 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003135
3136 // If this is a multiply by a power of two, turn it into a shl
3137 // immediately. This is a very common case.
3138 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003139 if (ElementSize.isPowerOf2()) {
3140 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003141 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003142 N.getValueType(), IdxN,
Nadav Rotem16087692011-12-05 06:29:09 +00003143 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003144 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00003145 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00003146 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003147 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003148 }
3149 }
3150
Scott Michelfdc40a02009-02-17 22:15:04 +00003151 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003152 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003153 }
3154 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003155
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003156 setValue(&I, N);
3157}
3158
Dan Gohman46510a72010-04-15 01:51:59 +00003159void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003160 // If this is a fixed sized alloca in the entry block of the function,
3161 // allocate it statically on the stack.
3162 if (FuncInfo.StaticAllocaMap.count(&I))
3163 return; // getValue will auto-populate this.
3164
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003165 Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00003166 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003167 unsigned Align =
3168 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
3169 I.getAlignment());
3170
3171 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003172
Owen Andersone50ed302009-08-10 22:56:29 +00003173 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003174 if (AllocSize.getValueType() != IntPtr)
3175 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3176
3177 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3178 AllocSize,
3179 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003180
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003181 // Handle alignment. If the requested alignment is less than or equal to
3182 // the stack alignment, ignore it. If the size is greater than or equal to
3183 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003184 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003185 if (Align <= StackAlign)
3186 Align = 0;
3187
3188 // Round the size of the allocation up to the stack alignment size
3189 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003190 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003191 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003192 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003193
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003194 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003195 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003196 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003197 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3198
3199 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003200 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003201 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003202 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003203 setValue(&I, DSA);
3204 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003205
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003206 // Inform the Frame Information that we have just allocated a variable-sized
3207 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003208 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003209}
3210
Dan Gohman46510a72010-04-15 01:51:59 +00003211void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003212 if (I.isAtomic())
3213 return visitAtomicLoad(I);
3214
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003215 const Value *SV = I.getOperand(0);
3216 SDValue Ptr = getValue(SV);
3217
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003218 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003219
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003220 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003221 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Pete Cooperd752e0f2011-11-08 18:42:53 +00003222 bool isInvariant = I.getMetadata("invariant.load") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003223 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003224 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Rafael Espindola95d594c2012-03-31 18:14:00 +00003225 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003226
Owen Andersone50ed302009-08-10 22:56:29 +00003227 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003228 SmallVector<uint64_t, 4> Offsets;
3229 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3230 unsigned NumValues = ValueVTs.size();
3231 if (NumValues == 0)
3232 return;
3233
3234 SDValue Root;
3235 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003236 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003237 // Serialize volatile loads with other side effects.
3238 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003239 else if (AA->pointsToConstantMemory(
3240 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003241 // Do not serialize (non-volatile) loads of constant memory with anything.
3242 Root = DAG.getEntryNode();
3243 ConstantMemory = true;
3244 } else {
3245 // Do not serialize non-volatile loads against each other.
3246 Root = DAG.getRoot();
3247 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003248
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003249 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003250 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3251 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003252 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003253 unsigned ChainI = 0;
3254 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3255 // Serializing loads here may result in excessive register pressure, and
3256 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3257 // could recover a bit by hoisting nodes upward in the chain by recognizing
3258 // they are side-effect free or do not alias. The optimizer should really
3259 // avoid this case by converting large object/array copies to llvm.memcpy
3260 // (MaxParallelChains should always remain as failsafe).
3261 if (ChainI == MaxParallelChains) {
3262 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3263 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3264 MVT::Other, &Chains[0], ChainI);
3265 Root = Chain;
3266 ChainI = 0;
3267 }
Bill Wendling856ff412009-12-22 00:12:37 +00003268 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3269 PtrVT, Ptr,
3270 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003271 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003272 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Rafael Espindola95d594c2012-03-31 18:14:00 +00003273 isNonTemporal, isInvariant, Alignment, TBAAInfo,
3274 Ranges);
Bill Wendling856ff412009-12-22 00:12:37 +00003275
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003276 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003277 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003278 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003279
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003280 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003281 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003282 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003283 if (isVolatile)
3284 DAG.setRoot(Chain);
3285 else
3286 PendingLoads.push_back(Chain);
3287 }
3288
Bill Wendling4533cac2010-01-28 21:51:40 +00003289 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3290 DAG.getVTList(&ValueVTs[0], NumValues),
3291 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003292}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003293
Dan Gohman46510a72010-04-15 01:51:59 +00003294void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003295 if (I.isAtomic())
3296 return visitAtomicStore(I);
3297
Dan Gohman46510a72010-04-15 01:51:59 +00003298 const Value *SrcV = I.getOperand(0);
3299 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003300
Owen Andersone50ed302009-08-10 22:56:29 +00003301 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003302 SmallVector<uint64_t, 4> Offsets;
3303 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3304 unsigned NumValues = ValueVTs.size();
3305 if (NumValues == 0)
3306 return;
3307
3308 // Get the lowered operands. Note that we do this after
3309 // checking if NumResults is zero, because with zero results
3310 // the operands won't have values in the map.
3311 SDValue Src = getValue(SrcV);
3312 SDValue Ptr = getValue(PtrV);
3313
3314 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003315 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3316 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003317 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003318 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003319 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003320 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003321 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003322
Andrew Trickde91f3c2010-11-12 17:50:46 +00003323 unsigned ChainI = 0;
3324 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3325 // See visitLoad comments.
3326 if (ChainI == MaxParallelChains) {
3327 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3328 MVT::Other, &Chains[0], ChainI);
3329 Root = Chain;
3330 ChainI = 0;
3331 }
Bill Wendling856ff412009-12-22 00:12:37 +00003332 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3333 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003334 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3335 SDValue(Src.getNode(), Src.getResNo() + i),
3336 Add, MachinePointerInfo(PtrV, Offsets[i]),
3337 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3338 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003339 }
3340
Devang Patel7e13efa2010-10-26 22:14:52 +00003341 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003342 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003343 ++SDNodeOrder;
3344 AssignOrderingToNode(StoreNode.getNode());
3345 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003346}
3347
Eli Friedman26689ac2011-08-03 21:06:02 +00003348static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003349 SynchronizationScope Scope,
Eli Friedman26689ac2011-08-03 21:06:02 +00003350 bool Before, DebugLoc dl,
3351 SelectionDAG &DAG,
3352 const TargetLowering &TLI) {
3353 // Fence, if necessary
3354 if (Before) {
Eli Friedman069e2ed2011-08-26 02:59:24 +00003355 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman26689ac2011-08-03 21:06:02 +00003356 Order = Release;
3357 else if (Order == Acquire || Order == Monotonic)
3358 return Chain;
3359 } else {
3360 if (Order == AcquireRelease)
3361 Order = Acquire;
3362 else if (Order == Release || Order == Monotonic)
3363 return Chain;
3364 }
3365 SDValue Ops[3];
3366 Ops[0] = Chain;
Eli Friedman327236c2011-08-24 20:50:09 +00003367 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3368 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman26689ac2011-08-03 21:06:02 +00003369 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3370}
3371
Eli Friedmanff030482011-07-28 21:48:00 +00003372void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003373 DebugLoc dl = getCurDebugLoc();
3374 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003375 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003376
3377 SDValue InChain = getRoot();
3378
3379 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003380 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3381 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003382
Eli Friedman55ba8162011-07-29 03:05:32 +00003383 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003384 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003385 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003386 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003387 getValue(I.getPointerOperand()),
3388 getValue(I.getCompareOperand()),
3389 getValue(I.getNewValOperand()),
3390 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Eli Friedman327236c2011-08-24 20:50:09 +00003391 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3392 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003393
3394 SDValue OutChain = L.getValue(1);
3395
3396 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003397 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3398 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003399
Eli Friedman55ba8162011-07-29 03:05:32 +00003400 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003401 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003402}
3403
3404void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003405 DebugLoc dl = getCurDebugLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003406 ISD::NodeType NT;
3407 switch (I.getOperation()) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00003408 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedman55ba8162011-07-29 03:05:32 +00003409 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3410 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3411 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3412 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3413 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3414 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3415 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3416 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3417 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3418 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3419 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3420 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003421 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003422 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003423
3424 SDValue InChain = getRoot();
3425
3426 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003427 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3428 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003429
Eli Friedman55ba8162011-07-29 03:05:32 +00003430 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003431 DAG.getAtomic(NT, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003432 getValue(I.getValOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003433 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003434 getValue(I.getPointerOperand()),
3435 getValue(I.getValOperand()),
3436 I.getPointerOperand(), 0 /* Alignment */,
Eli Friedman26689ac2011-08-03 21:06:02 +00003437 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003438 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003439
3440 SDValue OutChain = L.getValue(1);
3441
3442 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003443 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3444 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003445
Eli Friedman55ba8162011-07-29 03:05:32 +00003446 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003447 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003448}
3449
Eli Friedman47f35132011-07-25 23:16:38 +00003450void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003451 DebugLoc dl = getCurDebugLoc();
3452 SDValue Ops[3];
3453 Ops[0] = getRoot();
3454 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3455 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3456 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003457}
3458
Eli Friedman327236c2011-08-24 20:50:09 +00003459void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
3460 DebugLoc dl = getCurDebugLoc();
3461 AtomicOrdering Order = I.getOrdering();
3462 SynchronizationScope Scope = I.getSynchScope();
3463
3464 SDValue InChain = getRoot();
3465
Eli Friedmanfd45fa12012-08-17 23:24:29 +00003466 EVT VT = TLI.getValueType(I.getType());
Eli Friedman327236c2011-08-24 20:50:09 +00003467
Eli Friedman596f4472011-09-13 22:19:59 +00003468 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003469 report_fatal_error("Cannot generate unaligned atomic load");
3470
Eli Friedman327236c2011-08-24 20:50:09 +00003471 SDValue L =
3472 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3473 getValue(I.getPointerOperand()),
3474 I.getPointerOperand(), I.getAlignment(),
3475 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3476 Scope);
3477
3478 SDValue OutChain = L.getValue(1);
3479
3480 if (TLI.getInsertFencesForAtomic())
3481 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3482 DAG, TLI);
3483
3484 setValue(&I, L);
3485 DAG.setRoot(OutChain);
3486}
3487
3488void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
3489 DebugLoc dl = getCurDebugLoc();
3490
3491 AtomicOrdering Order = I.getOrdering();
3492 SynchronizationScope Scope = I.getSynchScope();
3493
3494 SDValue InChain = getRoot();
3495
Eli Friedmanfd45fa12012-08-17 23:24:29 +00003496 EVT VT = TLI.getValueType(I.getValueOperand()->getType());
Eli Friedmanfe731212011-09-13 20:50:54 +00003497
Eli Friedman596f4472011-09-13 22:19:59 +00003498 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003499 report_fatal_error("Cannot generate unaligned atomic store");
3500
Eli Friedman327236c2011-08-24 20:50:09 +00003501 if (TLI.getInsertFencesForAtomic())
3502 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3503 DAG, TLI);
3504
3505 SDValue OutChain =
Eli Friedmanfe731212011-09-13 20:50:54 +00003506 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman327236c2011-08-24 20:50:09 +00003507 InChain,
3508 getValue(I.getPointerOperand()),
3509 getValue(I.getValueOperand()),
3510 I.getPointerOperand(), I.getAlignment(),
3511 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3512 Scope);
3513
3514 if (TLI.getInsertFencesForAtomic())
3515 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3516 DAG, TLI);
3517
3518 DAG.setRoot(OutChain);
3519}
3520
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003521/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3522/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003523void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003524 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003525 bool HasChain = !I.doesNotAccessMemory();
3526 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3527
3528 // Build the operand list.
3529 SmallVector<SDValue, 8> Ops;
3530 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3531 if (OnlyLoad) {
3532 // We don't need to serialize loads against other loads.
3533 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003534 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003535 Ops.push_back(getRoot());
3536 }
3537 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003538
3539 // Info is set by getTgtMemInstrinsic
3540 TargetLowering::IntrinsicInfo Info;
3541 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3542
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003543 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003544 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3545 Info.opc == ISD::INTRINSIC_W_CHAIN)
Pete Cooperbf421392012-01-16 04:08:12 +00003546 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003547
3548 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003549 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3550 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003551 Ops.push_back(Op);
3552 }
3553
Owen Andersone50ed302009-08-10 22:56:29 +00003554 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003555 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendling856ff412009-12-22 00:12:37 +00003556
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003557 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003558 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003559
Bob Wilson8d919552009-07-31 22:41:21 +00003560 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003561
3562 // Create the node.
3563 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003564 if (IsTgtIntrinsic) {
3565 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003566 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003567 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003568 Info.memVT,
3569 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003570 Info.align, Info.vol,
3571 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003572 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003573 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003574 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003575 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003576 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003577 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003578 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003579 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003580 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003581 }
3582
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003583 if (HasChain) {
3584 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3585 if (OnlyLoad)
3586 PendingLoads.push_back(Chain);
3587 else
3588 DAG.setRoot(Chain);
3589 }
Bill Wendling856ff412009-12-22 00:12:37 +00003590
Benjamin Kramerf0127052010-01-05 13:12:22 +00003591 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003592 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003593 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003594 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003595 }
Bill Wendling856ff412009-12-22 00:12:37 +00003596
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003597 setValue(&I, Result);
Evan Cheng5aef7952012-03-22 19:29:09 +00003598 } else {
3599 // Assign order to result here. If the intrinsic does not produce a result,
3600 // it won't be mapped to a SDNode and visit() will not assign it an order
3601 // number.
3602 ++SDNodeOrder;
3603 AssignOrderingToNode(Result.getNode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003604 }
3605}
3606
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003607/// GetSignificand - Get the significand and build it into a floating-point
3608/// number with exponent of 1:
3609///
3610/// Op = (Op & 0x007fffff) | 0x3f800000;
3611///
3612/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003613static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003614GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003615 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3616 DAG.getConstant(0x007fffff, MVT::i32));
3617 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3618 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003619 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003620}
3621
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003622/// GetExponent - Get the exponent:
3623///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003624/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003625///
3626/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003627static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003628GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003629 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003630 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3631 DAG.getConstant(0x7f800000, MVT::i32));
3632 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003633 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003634 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3635 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003636 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003637}
3638
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003639/// getF32Constant - Get 32-bit floating point constant.
3640static SDValue
3641getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003642 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003643}
3644
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003645/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3646/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003647void
Dan Gohman46510a72010-04-15 01:51:59 +00003648SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003649 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003650 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003651
Gabor Greif0635f352010-06-25 09:38:13 +00003652 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003653 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003654 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003655
3656 // Put the exponent in the right bit position for later addition to the
3657 // final result:
3658 //
3659 // #define LOG2OFe 1.4426950f
3660 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003661 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003662 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003663 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003664
3665 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003666 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3667 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003668
3669 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003670 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003671 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003672
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003673 if (LimitFloatPrecision <= 6) {
3674 // For floating-point precision of 6:
3675 //
3676 // TwoToFractionalPartOfX =
3677 // 0.997535578f +
3678 // (0.735607626f + 0.252464424f * x) * x;
3679 //
3680 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003681 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003682 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003683 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003684 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003685 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3686 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003687 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003688 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003689
3690 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003691 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003692 TwoToFracPartOfX, IntegerPartOfX);
3693
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003694 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003695 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3696 // For floating-point precision of 12:
3697 //
3698 // TwoToFractionalPartOfX =
3699 // 0.999892986f +
3700 // (0.696457318f +
3701 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3702 //
3703 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003704 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003705 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003706 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003707 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003708 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3709 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003710 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003711 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3712 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003713 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003714 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003715
3716 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003717 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003718 TwoToFracPartOfX, IntegerPartOfX);
3719
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003720 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003721 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3722 // For floating-point precision of 18:
3723 //
3724 // TwoToFractionalPartOfX =
3725 // 0.999999982f +
3726 // (0.693148872f +
3727 // (0.240227044f +
3728 // (0.554906021e-1f +
3729 // (0.961591928e-2f +
3730 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3731 //
3732 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003733 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003734 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003735 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003736 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003737 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3738 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003739 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003740 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3741 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003742 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003743 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3744 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003745 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003746 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3747 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003748 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003749 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3750 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003751 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003752 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003753 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003754
3755 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003756 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003757 TwoToFracPartOfX, IntegerPartOfX);
3758
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003759 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003760 }
3761 } else {
3762 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003763 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003764 getValue(I.getArgOperand(0)).getValueType(),
3765 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003766 }
3767
Dale Johannesen59e577f2008-09-05 18:38:42 +00003768 setValue(&I, result);
3769}
3770
Bill Wendling39150252008-09-09 20:39:27 +00003771/// visitLog - Lower a log intrinsic. Handles the special sequences for
3772/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003773void
Dan Gohman46510a72010-04-15 01:51:59 +00003774SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003775 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003776 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003777
Gabor Greif0635f352010-06-25 09:38:13 +00003778 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003779 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003780 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003781 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003782
3783 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003784 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003785 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003786 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003787
3788 // Get the significand and build it into a floating-point number with
3789 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003790 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003791
3792 if (LimitFloatPrecision <= 6) {
3793 // For floating-point precision of 6:
3794 //
3795 // LogofMantissa =
3796 // -1.1609546f +
3797 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003798 //
Bill Wendling39150252008-09-09 20:39:27 +00003799 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003800 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003801 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003802 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003803 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003804 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3805 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003806 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003807
Scott Michelfdc40a02009-02-17 22:15:04 +00003808 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003809 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003810 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3811 // For floating-point precision of 12:
3812 //
3813 // LogOfMantissa =
3814 // -1.7417939f +
3815 // (2.8212026f +
3816 // (-1.4699568f +
3817 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3818 //
3819 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003820 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003821 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003822 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003823 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003824 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3825 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003826 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003827 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3828 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003829 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003830 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3831 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003832 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003833
Scott Michelfdc40a02009-02-17 22:15:04 +00003834 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003835 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003836 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3837 // For floating-point precision of 18:
3838 //
3839 // LogOfMantissa =
3840 // -2.1072184f +
3841 // (4.2372794f +
3842 // (-3.7029485f +
3843 // (2.2781945f +
3844 // (-0.87823314f +
3845 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3846 //
3847 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003848 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003849 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003850 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003851 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003852 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3853 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003854 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003855 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3856 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003857 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003858 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3859 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003860 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003861 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3862 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003863 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003864 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3865 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003866 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003867
Scott Michelfdc40a02009-02-17 22:15:04 +00003868 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003869 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003870 }
3871 } else {
3872 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003873 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003874 getValue(I.getArgOperand(0)).getValueType(),
3875 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003876 }
3877
Dale Johannesen59e577f2008-09-05 18:38:42 +00003878 setValue(&I, result);
3879}
3880
Bill Wendling3eb59402008-09-09 00:28:24 +00003881/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3882/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003883void
Dan Gohman46510a72010-04-15 01:51:59 +00003884SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003885 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003886 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003887
Gabor Greif0635f352010-06-25 09:38:13 +00003888 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003889 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003890 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003891 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003892
Bill Wendling39150252008-09-09 20:39:27 +00003893 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003894 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003895
Bill Wendling3eb59402008-09-09 00:28:24 +00003896 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003897 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003898 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003899
Bill Wendling3eb59402008-09-09 00:28:24 +00003900 // Different possible minimax approximations of significand in
3901 // floating-point for various degrees of accuracy over [1,2].
3902 if (LimitFloatPrecision <= 6) {
3903 // For floating-point precision of 6:
3904 //
3905 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3906 //
3907 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003908 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003909 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003910 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003911 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003912 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3913 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003914 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003915
Scott Michelfdc40a02009-02-17 22:15:04 +00003916 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003917 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003918 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3919 // For floating-point precision of 12:
3920 //
3921 // Log2ofMantissa =
3922 // -2.51285454f +
3923 // (4.07009056f +
3924 // (-2.12067489f +
3925 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003926 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003927 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003928 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003929 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003930 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003931 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003932 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3933 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003934 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003935 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3936 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003937 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003938 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3939 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003940 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003941
Scott Michelfdc40a02009-02-17 22:15:04 +00003942 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003943 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003944 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3945 // For floating-point precision of 18:
3946 //
3947 // Log2ofMantissa =
3948 // -3.0400495f +
3949 // (6.1129976f +
3950 // (-5.3420409f +
3951 // (3.2865683f +
3952 // (-1.2669343f +
3953 // (0.27515199f -
3954 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3955 //
3956 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003957 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003958 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003959 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003960 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003961 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3962 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003963 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003964 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3965 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003966 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003967 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3968 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003969 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003970 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3971 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003972 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003973 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3974 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003975 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003976
Scott Michelfdc40a02009-02-17 22:15:04 +00003977 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003978 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003979 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003980 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003981 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003982 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003983 getValue(I.getArgOperand(0)).getValueType(),
3984 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003985 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003986
Dale Johannesen59e577f2008-09-05 18:38:42 +00003987 setValue(&I, result);
3988}
3989
Bill Wendling3eb59402008-09-09 00:28:24 +00003990/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3991/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003992void
Dan Gohman46510a72010-04-15 01:51:59 +00003993SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003994 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003995 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003996
Gabor Greif0635f352010-06-25 09:38:13 +00003997 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003998 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003999 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004000 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00004001
Bill Wendling39150252008-09-09 20:39:27 +00004002 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00004003 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004004 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004005 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00004006
4007 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00004008 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00004009 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00004010
4011 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004012 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004013 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004014 // Log10ofMantissa =
4015 // -0.50419619f +
4016 // (0.60948995f - 0.10380950f * x) * x;
4017 //
4018 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004019 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004020 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00004021 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004022 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00004023 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4024 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004025 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004026
Scott Michelfdc40a02009-02-17 22:15:04 +00004027 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004028 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004029 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4030 // For floating-point precision of 12:
4031 //
4032 // Log10ofMantissa =
4033 // -0.64831180f +
4034 // (0.91751397f +
4035 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4036 //
4037 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004038 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004039 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00004040 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004041 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004042 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4043 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004044 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00004045 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4046 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004047 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00004048
Scott Michelfdc40a02009-02-17 22:15:04 +00004049 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004050 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004051 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004052 // For floating-point precision of 18:
4053 //
4054 // Log10ofMantissa =
4055 // -0.84299375f +
4056 // (1.5327582f +
4057 // (-1.0688956f +
4058 // (0.49102474f +
4059 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4060 //
4061 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004062 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004063 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00004064 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004065 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00004066 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4067 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004068 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00004069 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4070 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004071 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00004072 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4073 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004074 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004075 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4076 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004077 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004078
Scott Michelfdc40a02009-02-17 22:15:04 +00004079 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004080 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004081 }
Dale Johannesen852680a2008-09-05 21:27:19 +00004082 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004083 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004084 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004085 getValue(I.getArgOperand(0)).getValueType(),
4086 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00004087 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004088
Dale Johannesen59e577f2008-09-05 18:38:42 +00004089 setValue(&I, result);
4090}
4091
Bill Wendlinge10c8142008-09-09 22:39:21 +00004092/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
4093/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00004094void
Dan Gohman46510a72010-04-15 01:51:59 +00004095SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00004096 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00004097 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00004098
Gabor Greif0635f352010-06-25 09:38:13 +00004099 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00004100 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004101 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004102
Owen Anderson825b72b2009-08-11 20:47:22 +00004103 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004104
4105 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004106 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4107 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004108
4109 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004110 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004111 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004112
4113 if (LimitFloatPrecision <= 6) {
4114 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004115 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004116 // TwoToFractionalPartOfX =
4117 // 0.997535578f +
4118 // (0.735607626f + 0.252464424f * x) * x;
4119 //
4120 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004121 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004122 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004123 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004124 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004125 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4126 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004127 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004128 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004129 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004130 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004131
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004132 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004133 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004134 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4135 // For floating-point precision of 12:
4136 //
4137 // TwoToFractionalPartOfX =
4138 // 0.999892986f +
4139 // (0.696457318f +
4140 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4141 //
4142 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004143 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004144 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004146 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004147 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4148 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004149 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004150 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4151 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004152 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004153 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004154 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004155 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004156
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004157 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004158 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004159 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4160 // For floating-point precision of 18:
4161 //
4162 // TwoToFractionalPartOfX =
4163 // 0.999999982f +
4164 // (0.693148872f +
4165 // (0.240227044f +
4166 // (0.554906021e-1f +
4167 // (0.961591928e-2f +
4168 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4169 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004170 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004171 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004172 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004173 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004174 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4175 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004176 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004177 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4178 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004179 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004180 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4181 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004182 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004183 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4184 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004185 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004186 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4187 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004188 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004189 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004190 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004191 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004192
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004193 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004194 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004195 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00004196 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004197 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004198 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004199 getValue(I.getArgOperand(0)).getValueType(),
4200 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004201 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004202
Dale Johannesen601d3c02008-09-05 01:48:15 +00004203 setValue(&I, result);
4204}
4205
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004206/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4207/// limited-precision mode with x == 10.0f.
4208void
Dan Gohman46510a72010-04-15 01:51:59 +00004209SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004210 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00004211 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00004212 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004213 bool IsExp10 = false;
4214
Owen Anderson825b72b2009-08-11 20:47:22 +00004215 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004216 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004217 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4218 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
4219 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
4220 APFloat Ten(10.0f);
4221 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
4222 }
4223 }
4224 }
4225
4226 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004227 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004228
4229 // Put the exponent in the right bit position for later addition to the
4230 // final result:
4231 //
4232 // #define LOG2OF10 3.3219281f
4233 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00004234 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004235 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004236 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004237
4238 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004239 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4240 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004241
4242 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004243 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004244 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004245
4246 if (LimitFloatPrecision <= 6) {
4247 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004248 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004249 // twoToFractionalPartOfX =
4250 // 0.997535578f +
4251 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004252 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004253 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004254 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004255 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004256 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004257 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004258 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4259 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004260 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004261 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004262 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004263 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004264
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004265 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004266 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004267 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4268 // For floating-point precision of 12:
4269 //
4270 // TwoToFractionalPartOfX =
4271 // 0.999892986f +
4272 // (0.696457318f +
4273 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4274 //
4275 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004276 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004277 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004278 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004279 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004280 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4281 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004282 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004283 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4284 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004285 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004286 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004287 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004288 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004289
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004290 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004291 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004292 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4293 // For floating-point precision of 18:
4294 //
4295 // TwoToFractionalPartOfX =
4296 // 0.999999982f +
4297 // (0.693148872f +
4298 // (0.240227044f +
4299 // (0.554906021e-1f +
4300 // (0.961591928e-2f +
4301 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4302 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004303 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004304 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004305 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004306 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004307 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4308 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004309 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004310 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4311 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004312 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004313 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4314 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004315 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004316 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4317 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004318 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004319 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4320 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004321 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004322 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004323 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004324 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004325
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004326 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004327 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004328 }
4329 } else {
4330 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004331 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004332 getValue(I.getArgOperand(0)).getValueType(),
4333 getValue(I.getArgOperand(0)),
4334 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004335 }
4336
4337 setValue(&I, result);
4338}
4339
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004340
4341/// ExpandPowI - Expand a llvm.powi intrinsic.
4342static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4343 SelectionDAG &DAG) {
4344 // If RHS is a constant, we can expand this out to a multiplication tree,
4345 // otherwise we end up lowering to a call to __powidf2 (for example). When
4346 // optimizing for size, we only want to do this if the expansion would produce
4347 // a small number of multiplies, otherwise we do the full expansion.
4348 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4349 // Get the exponent as a positive value.
4350 unsigned Val = RHSC->getSExtValue();
4351 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004352
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004353 // powi(x, 0) -> 1.0
4354 if (Val == 0)
4355 return DAG.getConstantFP(1.0, LHS.getValueType());
4356
Dan Gohmanae541aa2010-04-15 04:33:49 +00004357 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004358 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4359 // If optimizing for size, don't insert too many multiplies. This
4360 // inserts up to 5 multiplies.
4361 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4362 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004363 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004364 // powi(x,15) generates one more multiply than it should), but this has
4365 // the benefit of being both really simple and much better than a libcall.
4366 SDValue Res; // Logically starts equal to 1.0
4367 SDValue CurSquare = LHS;
4368 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004369 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004370 if (Res.getNode())
4371 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4372 else
4373 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004374 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004375
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004376 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4377 CurSquare, CurSquare);
4378 Val >>= 1;
4379 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004380
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004381 // If the original was negative, invert the result, producing 1/(x*x*x).
4382 if (RHSC->getSExtValue() < 0)
4383 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4384 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4385 return Res;
4386 }
4387 }
4388
4389 // Otherwise, expand to a libcall.
4390 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4391}
4392
Devang Patel227dfdb2011-05-16 21:24:05 +00004393// getTruncatedArgReg - Find underlying register used for an truncated
4394// argument.
4395static unsigned getTruncatedArgReg(const SDValue &N) {
4396 if (N.getOpcode() != ISD::TRUNCATE)
4397 return 0;
4398
4399 const SDValue &Ext = N.getOperand(0);
4400 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4401 const SDValue &CFR = Ext.getOperand(0);
4402 if (CFR.getOpcode() == ISD::CopyFromReg)
4403 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper7eb46d82012-04-11 04:55:51 +00004404 if (CFR.getOpcode() == ISD::TRUNCATE)
4405 return getTruncatedArgReg(CFR);
Devang Patel227dfdb2011-05-16 21:24:05 +00004406 }
4407 return 0;
4408}
4409
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004410/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4411/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4412/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004413bool
Devang Patel78a06e52010-08-25 20:39:26 +00004414SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004415 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004416 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004417 const Argument *Arg = dyn_cast<Argument>(V);
4418 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004419 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004420
Devang Patel719f6a92010-04-29 20:40:36 +00004421 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004422 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4423 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4424
Devang Patela83ce982010-04-29 18:50:36 +00004425 // Ignore inlined function arguments here.
4426 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004427 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004428 return false;
4429
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004430 unsigned Reg = 0;
Devang Patel9aee3352011-09-08 22:59:09 +00004431 // Some arguments' frame index is recorded during argument lowering.
4432 Offset = FuncInfo.getArgumentFrameIndex(Arg);
4433 if (Offset)
Craig Topper7eb46d82012-04-11 04:55:51 +00004434 Reg = TRI->getFrameRegister(MF);
Devang Patel0b48ead2010-08-31 22:22:42 +00004435
Devang Patel9aee3352011-09-08 22:59:09 +00004436 if (!Reg && N.getNode()) {
Devang Patel227dfdb2011-05-16 21:24:05 +00004437 if (N.getOpcode() == ISD::CopyFromReg)
4438 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4439 else
4440 Reg = getTruncatedArgReg(N);
4441 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004442 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4443 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4444 if (PR)
4445 Reg = PR;
4446 }
4447 }
4448
Evan Chenga36acad2010-04-29 06:33:38 +00004449 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004450 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004451 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004452 if (VMI != FuncInfo.ValueMap.end())
4453 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004454 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004455
Devang Patel8bc9ef72010-11-02 17:19:03 +00004456 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004457 // Check if frame index is available.
4458 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004459 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004460 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4461 Reg = TRI->getFrameRegister(MF);
4462 Offset = FINode->getIndex();
4463 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004464 }
4465
4466 if (!Reg)
4467 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004468
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004469 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4470 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004471 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004472 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004473 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004474}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004475
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004476// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004477#if defined(_MSC_VER) && defined(setjmp) && \
4478 !defined(setjmp_undefined_for_msvc)
4479# pragma push_macro("setjmp")
4480# undef setjmp
4481# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004482#endif
4483
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004484/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4485/// we want to emit this as a call to a named external function, return the name
4486/// otherwise lower it and return null.
4487const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004488SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004489 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004490 SDValue Res;
4491
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004492 switch (Intrinsic) {
4493 default:
4494 // By default, turn this into a target intrinsic node.
4495 visitTargetIntrinsic(I, Intrinsic);
4496 return 0;
4497 case Intrinsic::vastart: visitVAStart(I); return 0;
4498 case Intrinsic::vaend: visitVAEnd(I); return 0;
4499 case Intrinsic::vacopy: visitVACopy(I); return 0;
4500 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004501 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004502 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004503 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004504 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004505 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004506 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004507 return 0;
4508 case Intrinsic::setjmp:
Bill Wendlingc27facc2012-03-05 19:29:36 +00004509 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004510 case Intrinsic::longjmp:
Bill Wendlingc27facc2012-03-05 19:29:36 +00004511 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattner824b9582008-11-21 16:42:48 +00004512 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004513 // Assert for address < 256 since we support only user defined address
4514 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004515 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004516 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004517 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004518 < 256 &&
4519 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004520 SDValue Op1 = getValue(I.getArgOperand(0));
4521 SDValue Op2 = getValue(I.getArgOperand(1));
4522 SDValue Op3 = getValue(I.getArgOperand(2));
4523 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4524 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004525 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004526 MachinePointerInfo(I.getArgOperand(0)),
4527 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004528 return 0;
4529 }
Chris Lattner824b9582008-11-21 16:42:48 +00004530 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004531 // Assert for address < 256 since we support only user defined address
4532 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004533 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004534 < 256 &&
4535 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004536 SDValue Op1 = getValue(I.getArgOperand(0));
4537 SDValue Op2 = getValue(I.getArgOperand(1));
4538 SDValue Op3 = getValue(I.getArgOperand(2));
4539 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4540 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004541 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004542 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004543 return 0;
4544 }
Chris Lattner824b9582008-11-21 16:42:48 +00004545 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004546 // Assert for address < 256 since we support only user defined address
4547 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004548 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004549 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004550 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004551 < 256 &&
4552 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004553 SDValue Op1 = getValue(I.getArgOperand(0));
4554 SDValue Op2 = getValue(I.getArgOperand(1));
4555 SDValue Op3 = getValue(I.getArgOperand(2));
4556 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4557 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004558 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004559 MachinePointerInfo(I.getArgOperand(0)),
4560 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004561 return 0;
4562 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004563 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004564 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004565 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004566 const Value *Address = DI.getAddress();
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004567 if (!Address || !DIVariable(Variable).Verify()) {
4568 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004569 return 0;
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004570 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004571
4572 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4573 // but do not always have a corresponding SDNode built. The SDNodeOrder
4574 // absolute, but not relative, values are different depending on whether
4575 // debug info exists.
4576 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004577
4578 // Check if address has undef value.
4579 if (isa<UndefValue>(Address) ||
4580 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher24413672012-02-23 03:39:39 +00004581 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel3f74a112010-09-02 21:29:42 +00004582 return 0;
4583 }
4584
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004585 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004586 if (!N.getNode() && isa<Argument>(Address))
4587 // Check unused arguments map.
4588 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004589 SDDbgValue *SDV;
4590 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004591 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4592 Address = BCI->getOperand(0);
Eric Christopher178606d2012-02-24 01:59:08 +00004593 // Parameters are handled specially.
4594 bool isParameter =
4595 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4596 isa<Argument>(Address));
4597
Devang Patel8e741ed2010-09-02 21:02:27 +00004598 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4599
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004600 if (isParameter && !AI) {
4601 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4602 if (FINode)
4603 // Byval parameter. We have a frame index at this point.
4604 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4605 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004606 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004607 // Address is an argument, so try to emit its dbg value using
4608 // virtual register info from the FuncInfo.ValueMap.
4609 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004610 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004611 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004612 } else if (AI)
4613 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4614 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004615 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004616 // Can't do anything with other non-AI cases yet.
Eric Christopher24413672012-02-23 03:39:39 +00004617 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopher178606d2012-02-24 01:59:08 +00004618 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4619 DEBUG(Address->dump());
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004620 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004621 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004622 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4623 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004624 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004625 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004626 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004627 // If variable is pinned by a alloca in dominating bb then
4628 // use StaticAllocaMap.
4629 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004630 if (AI->getParent() != DI.getParent()) {
4631 DenseMap<const AllocaInst*, int>::iterator SI =
4632 FuncInfo.StaticAllocaMap.find(AI);
4633 if (SI != FuncInfo.StaticAllocaMap.end()) {
4634 SDV = DAG.getDbgValue(Variable, SI->second,
4635 0, dl, SDNodeOrder);
4636 DAG.AddDbgValue(SDV, 0, false);
4637 return 0;
4638 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004639 }
4640 }
Eric Christopher0822e012012-02-23 03:39:43 +00004641 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel6cd467b2010-08-26 22:53:27 +00004642 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004643 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004644 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004645 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004646 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004647 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004648 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004649 return 0;
4650
4651 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004652 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004653 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004654 if (!V)
4655 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004656
4657 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4658 // but do not always have a corresponding SDNode built. The SDNodeOrder
4659 // absolute, but not relative, values are different depending on whether
4660 // debug info exists.
4661 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004662 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004663 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004664 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4665 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004666 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004667 // Do not use getValue() in here; we don't want to generate code at
4668 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004669 SDValue N = NodeMap[V];
4670 if (!N.getNode() && isa<Argument>(V))
4671 // Check unused arguments map.
4672 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004673 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004674 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004675 SDV = DAG.getDbgValue(Variable, N.getNode(),
4676 N.getResNo(), Offset, dl, SDNodeOrder);
4677 DAG.AddDbgValue(SDV, N.getNode(), false);
4678 }
Devang Patela778f5c2011-02-18 22:43:42 +00004679 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004680 // Do not call getValue(V) yet, as we don't want to generate code.
4681 // Remember it for later.
4682 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4683 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004684 } else {
Devang Patel00190342010-03-15 19:15:44 +00004685 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004686 // data available is an unreferenced parameter.
Eric Christopher0822e012012-02-23 03:39:43 +00004687 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004688 }
Devang Patel00190342010-03-15 19:15:44 +00004689 }
4690
4691 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004692 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004693 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004694 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004695 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004696 if (!AI) {
Eric Christopher9fc5c832012-03-28 07:34:36 +00004697 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4698 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004699 return 0;
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004700 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004701 DenseMap<const AllocaInst*, int>::iterator SI =
4702 FuncInfo.StaticAllocaMap.find(AI);
4703 if (SI == FuncInfo.StaticAllocaMap.end())
4704 return 0; // VLAs.
4705 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004706
Chris Lattner512063d2010-04-05 06:19:28 +00004707 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4708 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4709 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004710 return 0;
4711 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004712
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004713 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004714 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004715 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004716 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4717 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004718 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004719 return 0;
4720 }
4721
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004722 case Intrinsic::eh_return_i32:
4723 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004724 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4725 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4726 MVT::Other,
4727 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004728 getValue(I.getArgOperand(0)),
4729 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004730 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004731 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004732 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004733 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004734 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004735 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004736 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004737 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004738 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004739 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004740 TLI.getPointerTy()),
4741 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004742 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004743 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004744 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004745 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4746 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004747 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004748 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004749 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004750 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004751 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004752 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004753 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004754
Chris Lattner512063d2010-04-05 06:19:28 +00004755 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004756 return 0;
4757 }
Bill Wendling6ef94172011-09-28 03:36:43 +00004758 case Intrinsic::eh_sjlj_functioncontext: {
4759 // Get and store the index of the function context.
4760 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingadbf7b22011-09-28 03:52:41 +00004761 AllocaInst *FnCtx =
4762 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling6ef94172011-09-28 03:36:43 +00004763 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4764 MFI->setFunctionContextIndex(FI);
4765 return 0;
4766 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004767 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendlingce370cf2011-10-07 21:25:38 +00004768 SDValue Ops[2];
4769 Ops[0] = getRoot();
4770 Ops[1] = getValue(I.getArgOperand(0));
4771 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, dl,
4772 DAG.getVTList(MVT::i32, MVT::Other),
4773 Ops, 2);
4774 setValue(&I, Op.getValue(0));
4775 DAG.setRoot(Op.getValue(1));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004776 return 0;
4777 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004778 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004779 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004780 getRoot(), getValue(I.getArgOperand(0))));
4781 return 0;
4782 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004783
Dale Johannesen0488fb62010-09-30 23:57:10 +00004784 case Intrinsic::x86_mmx_pslli_w:
4785 case Intrinsic::x86_mmx_pslli_d:
4786 case Intrinsic::x86_mmx_pslli_q:
4787 case Intrinsic::x86_mmx_psrli_w:
4788 case Intrinsic::x86_mmx_psrli_d:
4789 case Intrinsic::x86_mmx_psrli_q:
4790 case Intrinsic::x86_mmx_psrai_w:
4791 case Intrinsic::x86_mmx_psrai_d: {
4792 SDValue ShAmt = getValue(I.getArgOperand(1));
4793 if (isa<ConstantSDNode>(ShAmt)) {
4794 visitTargetIntrinsic(I, Intrinsic);
4795 return 0;
4796 }
4797 unsigned NewIntrinsic = 0;
4798 EVT ShAmtVT = MVT::v2i32;
4799 switch (Intrinsic) {
4800 case Intrinsic::x86_mmx_pslli_w:
4801 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4802 break;
4803 case Intrinsic::x86_mmx_pslli_d:
4804 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4805 break;
4806 case Intrinsic::x86_mmx_pslli_q:
4807 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4808 break;
4809 case Intrinsic::x86_mmx_psrli_w:
4810 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4811 break;
4812 case Intrinsic::x86_mmx_psrli_d:
4813 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4814 break;
4815 case Intrinsic::x86_mmx_psrli_q:
4816 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4817 break;
4818 case Intrinsic::x86_mmx_psrai_w:
4819 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4820 break;
4821 case Intrinsic::x86_mmx_psrai_d:
4822 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4823 break;
4824 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4825 }
4826
4827 // The vector shift intrinsics with scalars uses 32b shift amounts but
4828 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4829 // to be zero.
4830 // We must do this early because v2i32 is not a legal type.
4831 DebugLoc dl = getCurDebugLoc();
4832 SDValue ShOps[2];
4833 ShOps[0] = ShAmt;
4834 ShOps[1] = DAG.getConstant(0, MVT::i32);
4835 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4836 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004837 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004838 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4839 DAG.getConstant(NewIntrinsic, MVT::i32),
4840 getValue(I.getArgOperand(0)), ShAmt);
4841 setValue(&I, Res);
4842 return 0;
4843 }
Pete Cooperd18134f2012-02-24 03:51:49 +00004844 case Intrinsic::x86_avx_vinsertf128_pd_256:
4845 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperb45c9692012-04-07 22:32:29 +00004846 case Intrinsic::x86_avx_vinsertf128_si_256:
4847 case Intrinsic::x86_avx2_vinserti128: {
Pete Cooperd18134f2012-02-24 03:51:49 +00004848 DebugLoc dl = getCurDebugLoc();
4849 EVT DestVT = TLI.getValueType(I.getType());
4850 EVT ElVT = TLI.getValueType(I.getArgOperand(1)->getType());
4851 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
4852 ElVT.getVectorNumElements();
4853 Res = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, DestVT,
4854 getValue(I.getArgOperand(0)),
4855 getValue(I.getArgOperand(1)),
4856 DAG.getConstant(Idx, MVT::i32));
4857 setValue(&I, Res);
4858 return 0;
4859 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004860 case Intrinsic::convertff:
4861 case Intrinsic::convertfsi:
4862 case Intrinsic::convertfui:
4863 case Intrinsic::convertsif:
4864 case Intrinsic::convertuif:
4865 case Intrinsic::convertss:
4866 case Intrinsic::convertsu:
4867 case Intrinsic::convertus:
4868 case Intrinsic::convertuu: {
4869 ISD::CvtCode Code = ISD::CVT_INVALID;
4870 switch (Intrinsic) {
Craig Topperc42e6402012-04-11 04:34:11 +00004871 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang77cdf302008-11-10 20:54:11 +00004872 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4873 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4874 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4875 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4876 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4877 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4878 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4879 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4880 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4881 }
Owen Andersone50ed302009-08-10 22:56:29 +00004882 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004883 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004884 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4885 DAG.getValueType(DestVT),
4886 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004887 getValue(I.getArgOperand(1)),
4888 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004889 Code);
4890 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004891 return 0;
4892 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004893 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004894 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004895 getValue(I.getArgOperand(0)).getValueType(),
4896 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004897 return 0;
4898 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004899 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4900 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004901 return 0;
4902 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004903 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004904 getValue(I.getArgOperand(0)).getValueType(),
4905 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004906 return 0;
4907 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004908 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004909 getValue(I.getArgOperand(0)).getValueType(),
4910 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004911 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004912 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004913 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004914 return 0;
4915 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004916 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004917 return 0;
4918 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004919 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004920 return 0;
4921 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004922 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004923 return 0;
4924 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004925 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004926 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004927 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004928 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004929 return 0;
Peter Collingbourneb34d3aa2012-05-28 21:48:37 +00004930 case Intrinsic::fabs:
4931 setValue(&I, DAG.getNode(ISD::FABS, dl,
4932 getValue(I.getArgOperand(0)).getValueType(),
4933 getValue(I.getArgOperand(0))));
4934 return 0;
Dan Gohman27db99f2012-07-26 17:43:27 +00004935 case Intrinsic::floor:
4936 setValue(&I, DAG.getNode(ISD::FFLOOR, dl,
4937 getValue(I.getArgOperand(0)).getValueType(),
4938 getValue(I.getArgOperand(0))));
4939 return 0;
Cameron Zwarich33390842011-07-08 21:39:21 +00004940 case Intrinsic::fma:
4941 setValue(&I, DAG.getNode(ISD::FMA, dl,
4942 getValue(I.getArgOperand(0)).getValueType(),
4943 getValue(I.getArgOperand(0)),
4944 getValue(I.getArgOperand(1)),
4945 getValue(I.getArgOperand(2))));
4946 return 0;
Lang Hames5afba6f2012-06-05 19:07:46 +00004947 case Intrinsic::fmuladd: {
4948 EVT VT = TLI.getValueType(I.getType());
Lang Hamese0231412012-06-22 01:09:09 +00004949 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
4950 TLI.isOperationLegal(ISD::FMA, VT) &&
4951 TLI.isFMAFasterThanMulAndAdd(VT)){
Lang Hames5afba6f2012-06-05 19:07:46 +00004952 setValue(&I, DAG.getNode(ISD::FMA, dl,
4953 getValue(I.getArgOperand(0)).getValueType(),
4954 getValue(I.getArgOperand(0)),
4955 getValue(I.getArgOperand(1)),
4956 getValue(I.getArgOperand(2))));
4957 } else {
4958 SDValue Mul = DAG.getNode(ISD::FMUL, dl,
4959 getValue(I.getArgOperand(0)).getValueType(),
4960 getValue(I.getArgOperand(0)),
4961 getValue(I.getArgOperand(1)));
4962 SDValue Add = DAG.getNode(ISD::FADD, dl,
4963 getValue(I.getArgOperand(0)).getValueType(),
4964 Mul,
4965 getValue(I.getArgOperand(2)));
4966 setValue(&I, Add);
4967 }
4968 return 0;
4969 }
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004970 case Intrinsic::convert_to_fp16:
4971 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004972 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004973 return 0;
4974 case Intrinsic::convert_from_fp16:
4975 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004976 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004977 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004978 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004979 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004980 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004981 return 0;
4982 }
4983 case Intrinsic::readcyclecounter: {
4984 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004985 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4986 DAG.getVTList(MVT::i64, MVT::Other),
4987 &Op, 1);
4988 setValue(&I, Res);
4989 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004990 return 0;
4991 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004992 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004993 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004994 getValue(I.getArgOperand(0)).getValueType(),
4995 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004996 return 0;
4997 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004998 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004999 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00005000 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00005001 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
5002 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005003 return 0;
5004 }
5005 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00005006 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00005007 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00005008 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00005009 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
5010 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005011 return 0;
5012 }
5013 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00005014 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00005015 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00005016 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005017 return 0;
5018 }
5019 case Intrinsic::stacksave: {
5020 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005021 Res = DAG.getNode(ISD::STACKSAVE, dl,
5022 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
5023 setValue(&I, Res);
5024 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005025 return 0;
5026 }
5027 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00005028 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00005029 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005030 return 0;
5031 }
Bill Wendling57344502008-11-18 11:01:33 +00005032 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00005033 // Emit code into the DAG to store the stack guard onto the stack.
5034 MachineFunction &MF = DAG.getMachineFunction();
5035 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00005036 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00005037
Gabor Greif0635f352010-06-25 09:38:13 +00005038 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
5039 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00005040
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00005041 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00005042 MFI->setStackProtectorIndex(FI);
5043
5044 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5045
5046 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005047 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00005048 MachinePointerInfo::getFixedStack(FI),
5049 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005050 setValue(&I, Res);
5051 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00005052 return 0;
5053 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00005054 case Intrinsic::objectsize: {
5055 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00005056 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00005057
5058 assert(CI && "Non-constant type in __builtin_object_size?");
5059
Gabor Greif0635f352010-06-25 09:38:13 +00005060 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00005061 EVT Ty = Arg.getValueType();
5062
Dan Gohmane368b462010-06-18 14:22:04 +00005063 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005064 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005065 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005066 Res = DAG.getConstant(0, Ty);
5067
5068 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005069 return 0;
5070 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005071 case Intrinsic::var_annotation:
5072 // Discard annotate attributes
5073 return 0;
5074
5075 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00005076 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005077
5078 SDValue Ops[6];
5079 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005080 Ops[1] = getValue(I.getArgOperand(0));
5081 Ops[2] = getValue(I.getArgOperand(1));
5082 Ops[3] = getValue(I.getArgOperand(2));
5083 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005084 Ops[5] = DAG.getSrcValue(F);
5085
Duncan Sands4a544a72011-09-06 13:37:06 +00005086 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, dl, MVT::Other, Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005087
Duncan Sands4a544a72011-09-06 13:37:06 +00005088 DAG.setRoot(Res);
5089 return 0;
5090 }
5091 case Intrinsic::adjust_trampoline: {
5092 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, dl,
5093 TLI.getPointerTy(),
5094 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005095 return 0;
5096 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005097 case Intrinsic::gcroot:
5098 if (GFI) {
Bill Wendling95dd4422012-05-01 22:50:45 +00005099 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greif0635f352010-06-25 09:38:13 +00005100 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005102 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5103 GFI->addStackRoot(FI->getIndex(), TypeMap);
5104 }
5105 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005106 case Intrinsic::gcread:
5107 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00005108 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005109 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00005110 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005111 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00005112
5113 case Intrinsic::expect: {
5114 // Just replace __builtin_expect(exp, c) with EXP.
5115 setValue(&I, getValue(I.getArgOperand(0)));
5116 return 0;
5117 }
5118
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005119 case Intrinsic::trap: {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005120 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005121 if (TrapFuncName.empty()) {
5122 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
5123 return 0;
5124 }
5125 TargetLowering::ArgListTy Args;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005126 TargetLowering::
5127 CallLoweringInfo CLI(getRoot(), I.getType(),
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005128 false, false, false, false, 0, CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00005129 /*isTailCall=*/false,
5130 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005131 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
5132 Args, DAG, getCurDebugLoc());
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005133 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005134 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005135 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005136 }
Dan Gohmana6063c62012-05-14 18:58:10 +00005137 case Intrinsic::debugtrap: {
5138 DAG.setRoot(DAG.getNode(ISD::DEBUGTRAP, dl,MVT::Other, getRoot()));
Dan Gohmand4347e12012-05-11 00:19:32 +00005139 return 0;
5140 }
Bill Wendlingef375462008-11-21 02:38:44 +00005141 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005142 case Intrinsic::sadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005143 case Intrinsic::usub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005144 case Intrinsic::ssub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005145 case Intrinsic::umul_with_overflow:
Craig Topperc42e6402012-04-11 04:34:11 +00005146 case Intrinsic::smul_with_overflow: {
5147 ISD::NodeType Op;
5148 switch (Intrinsic) {
5149 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5150 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5151 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5152 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5153 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5154 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5155 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5156 }
5157 SDValue Op1 = getValue(I.getArgOperand(0));
5158 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005159
Craig Topperc42e6402012-04-11 04:34:11 +00005160 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
5161 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
5162 return 0;
5163 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005164 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005165 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005166 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005167 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005168 Ops[1] = getValue(I.getArgOperand(0));
5169 Ops[2] = getValue(I.getArgOperand(1));
5170 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005171 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005172 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
5173 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005174 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005175 EVT::getIntegerVT(*Context, 8),
5176 MachinePointerInfo(I.getArgOperand(0)),
5177 0, /* align */
5178 false, /* volatile */
5179 rw==0, /* read */
5180 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005181 return 0;
5182 }
Duncan Sandsf07c9492009-11-10 09:08:09 +00005183
5184 case Intrinsic::invariant_start:
5185 case Intrinsic::lifetime_start:
5186 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005187 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005188 return 0;
5189 case Intrinsic::invariant_end:
5190 case Intrinsic::lifetime_end:
5191 // Discard region information.
5192 return 0;
Nuno Lopes85b40892012-06-28 22:30:12 +00005193 case Intrinsic::donothing:
5194 // ignore
5195 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005196 }
5197}
5198
Dan Gohman46510a72010-04-15 01:51:59 +00005199void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005200 bool isTailCall,
5201 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005202 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5203 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5204 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005205 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005206 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005207
5208 TargetLowering::ArgListTy Args;
5209 TargetLowering::ArgListEntry Entry;
5210 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005211
5212 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005213 SmallVector<ISD::OutputArg, 4> Outs;
Dan Gohman84023e02010-07-10 09:00:22 +00005214 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005215 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005216
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005217 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Bill Wendling96cb1122012-07-19 00:04:14 +00005218 DAG.getMachineFunction(),
5219 FTy->isVarArg(), Outs,
5220 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005221
5222 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005223 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005224
5225 if (!CanLowerReturn) {
5226 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
5227 FTy->getReturnType());
5228 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
5229 FTy->getReturnType());
5230 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005231 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005232 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005233
Chris Lattnerecf42c42010-09-21 16:36:31 +00005234 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005235 Entry.Node = DemoteStackSlot;
5236 Entry.Ty = StackSlotPtrType;
5237 Entry.isSExt = false;
5238 Entry.isZExt = false;
5239 Entry.isInReg = false;
5240 Entry.isSRet = true;
5241 Entry.isNest = false;
5242 Entry.isByVal = false;
5243 Entry.Alignment = Align;
5244 Args.push_back(Entry);
5245 RetTy = Type::getVoidTy(FTy->getContext());
5246 }
5247
Dan Gohman46510a72010-04-15 01:51:59 +00005248 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005249 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005250 const Value *V = *i;
5251
5252 // Skip empty types
5253 if (V->getType()->isEmptyTy())
5254 continue;
5255
5256 SDValue ArgNode = getValue(V);
5257 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005258
5259 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00005260 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5261 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5262 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5263 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5264 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5265 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005266 Entry.Alignment = CS.getParamAlignment(attrInd);
5267 Args.push_back(Entry);
5268 }
5269
Chris Lattner512063d2010-04-05 06:19:28 +00005270 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005271 // Insert a label before the invoke call to mark the try range. This can be
5272 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005273 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005274
Jim Grosbachca752c92010-01-28 01:45:32 +00005275 // For SjLj, keep track of which landing pads go with which invokes
5276 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005277 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005278 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005279 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling30e67402011-10-05 22:24:35 +00005280 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendlinga8512ed2011-10-04 22:00:35 +00005281
Jim Grosbachca752c92010-01-28 01:45:32 +00005282 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005283 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005284 }
5285
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005286 // Both PendingLoads and PendingExports must be flushed here;
5287 // this call might not return.
5288 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005289 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005290 }
5291
Dan Gohman98ca4f22009-08-05 01:29:28 +00005292 // Check if target-independent constraints permit a tail call here.
5293 // Target-dependent constraints are checked within TLI.LowerCallTo.
5294 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005295 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005296 isTailCall = false;
5297
Dan Gohmanbadcda42010-08-28 00:51:03 +00005298 // If there's a possibility that fast-isel has already selected some amount
5299 // of the current basic block, don't emit a tail call.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005300 if (isTailCall && TM.Options.EnableFastISel)
Dan Gohmanbadcda42010-08-28 00:51:03 +00005301 isTailCall = false;
5302
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005303 TargetLowering::
5304 CallLoweringInfo CLI(getRoot(), RetTy, FTy, isTailCall, Callee, Args, DAG,
5305 getCurDebugLoc(), CS);
5306 std::pair<SDValue,SDValue> Result = TLI.LowerCallTo(CLI);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005307 assert((isTailCall || Result.second.getNode()) &&
5308 "Non-null chain expected with non-tail call!");
5309 assert((Result.second.getNode() || !Result.first.getNode()) &&
5310 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005311 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005312 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005313 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005314 // The instruction result is the result of loading from the
5315 // hidden sret parameter.
5316 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005317 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005318
5319 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5320 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5321 EVT PtrVT = PVTs[0];
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005322
5323 SmallVector<EVT, 4> RetTys;
5324 SmallVector<uint64_t, 4> Offsets;
5325 RetTy = FTy->getReturnType();
5326 ComputeValueVTs(TLI, RetTy, RetTys, &Offsets);
5327
5328 unsigned NumValues = RetTys.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005329 SmallVector<SDValue, 4> Values(NumValues);
5330 SmallVector<SDValue, 4> Chains(NumValues);
5331
5332 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005333 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5334 DemoteStackSlot,
5335 DAG.getConstant(Offsets[i], PtrVT));
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005336 SDValue L = DAG.getLoad(RetTys[i], getCurDebugLoc(), Result.second, Add,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005337 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005338 false, false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005339 Values[i] = L;
5340 Chains[i] = L.getValue(1);
5341 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005342
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005343 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5344 MVT::Other, &Chains[0], NumValues);
5345 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005346
Bill Wendling4533cac2010-01-28 21:51:40 +00005347 setValue(CS.getInstruction(),
5348 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5349 DAG.getVTList(&RetTys[0], RetTys.size()),
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005350 &Values[0], Values.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005351 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005352
Evan Chengc249e482011-04-01 19:57:01 +00005353 // Assign order to nodes here. If the call does not produce a result, it won't
5354 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005355 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005356 // As a special case, a null chain means that a tail call has been emitted and
5357 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005358 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005359 ++SDNodeOrder;
5360 AssignOrderingToNode(DAG.getRoot().getNode());
5361 } else {
5362 DAG.setRoot(Result.second);
5363 ++SDNodeOrder;
5364 AssignOrderingToNode(Result.second.getNode());
5365 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005366
Chris Lattner512063d2010-04-05 06:19:28 +00005367 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005368 // Insert a label at the end of the invoke call to mark the try range. This
5369 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005370 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005371 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005372
5373 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005374 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005375 }
5376}
5377
Chris Lattner8047d9a2009-12-24 00:37:38 +00005378/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5379/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005380static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5381 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005382 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005383 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005384 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005385 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005386 if (C->isNullValue())
5387 continue;
5388 // Unknown instruction.
5389 return false;
5390 }
5391 return true;
5392}
5393
Dan Gohman46510a72010-04-15 01:51:59 +00005394static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005395 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005396 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005397
Chris Lattner8047d9a2009-12-24 00:37:38 +00005398 // Check to see if this load can be trivially constant folded, e.g. if the
5399 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005400 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005401 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005402 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005403 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005404
Dan Gohman46510a72010-04-15 01:51:59 +00005405 if (const Constant *LoadCst =
5406 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5407 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005408 return Builder.getValue(LoadCst);
5409 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005410
Chris Lattner8047d9a2009-12-24 00:37:38 +00005411 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5412 // still constant memory, the input chain can be the entry node.
5413 SDValue Root;
5414 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005415
Chris Lattner8047d9a2009-12-24 00:37:38 +00005416 // Do not serialize (non-volatile) loads of constant memory with anything.
5417 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5418 Root = Builder.DAG.getEntryNode();
5419 ConstantMemory = true;
5420 } else {
5421 // Do not serialize non-volatile loads against each other.
5422 Root = Builder.DAG.getRoot();
5423 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005424
Chris Lattner8047d9a2009-12-24 00:37:38 +00005425 SDValue Ptr = Builder.getValue(PtrVal);
5426 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005427 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005428 false /*volatile*/,
Pete Cooperd752e0f2011-11-08 18:42:53 +00005429 false /*nontemporal*/,
5430 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005431
Chris Lattner8047d9a2009-12-24 00:37:38 +00005432 if (!ConstantMemory)
5433 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5434 return LoadVal;
5435}
5436
5437
5438/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5439/// If so, return true and lower it, otherwise return false and it will be
5440/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005441bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005442 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005443 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005444 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005445
Gabor Greif0635f352010-06-25 09:38:13 +00005446 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005447 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005448 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005449 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005450 return false;
5451
Gabor Greif0635f352010-06-25 09:38:13 +00005452 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005453
Chris Lattner8047d9a2009-12-24 00:37:38 +00005454 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5455 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005456 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5457 bool ActuallyDoIt = true;
5458 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005459 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005460 switch (Size->getZExtValue()) {
5461 default:
5462 LoadVT = MVT::Other;
5463 LoadTy = 0;
5464 ActuallyDoIt = false;
5465 break;
5466 case 2:
5467 LoadVT = MVT::i16;
5468 LoadTy = Type::getInt16Ty(Size->getContext());
5469 break;
5470 case 4:
5471 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005472 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005473 break;
5474 case 8:
5475 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005476 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005477 break;
5478 /*
5479 case 16:
5480 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005481 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005482 LoadTy = VectorType::get(LoadTy, 4);
5483 break;
5484 */
5485 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005486
Chris Lattner04b091a2009-12-24 01:07:17 +00005487 // This turns into unaligned loads. We only do this if the target natively
5488 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5489 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005490
Chris Lattner04b091a2009-12-24 01:07:17 +00005491 // Require that we can find a legal MVT, and only do this if the target
5492 // supports unaligned loads of that type. Expanding into byte loads would
5493 // bloat the code.
5494 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5495 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5496 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5497 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5498 ActuallyDoIt = false;
5499 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005500
Chris Lattner04b091a2009-12-24 01:07:17 +00005501 if (ActuallyDoIt) {
5502 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5503 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005504
Chris Lattner04b091a2009-12-24 01:07:17 +00005505 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5506 ISD::SETNE);
5507 EVT CallVT = TLI.getValueType(I.getType(), true);
5508 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5509 return true;
5510 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005511 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005512
5513
Chris Lattner8047d9a2009-12-24 00:37:38 +00005514 return false;
5515}
5516
Bob Wilson53624a22012-08-03 23:29:17 +00005517/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5518/// operation (as expected), translate it to an SDNode with the specified opcode
5519/// and return true.
5520bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5521 unsigned Opcode) {
5522 // Sanity check that it really is a unary floating-point call.
5523 if (I.getNumArgOperands() != 1 ||
5524 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5525 I.getType() != I.getArgOperand(0)->getType() ||
5526 !I.onlyReadsMemory())
5527 return false;
5528
5529 SDValue Tmp = getValue(I.getArgOperand(0));
5530 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(), Tmp.getValueType(), Tmp));
5531 return true;
5532}
Chris Lattner8047d9a2009-12-24 00:37:38 +00005533
Dan Gohman46510a72010-04-15 01:51:59 +00005534void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005535 // Handle inline assembly differently.
5536 if (isa<InlineAsm>(I.getCalledValue())) {
5537 visitInlineAsm(&I);
5538 return;
5539 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005540
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005541 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencerc9c137b2012-02-22 19:06:13 +00005542 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005543
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005544 const char *RenameFn = 0;
5545 if (Function *F = I.getCalledFunction()) {
5546 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005547 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005548 if (unsigned IID = II->getIntrinsicID(F)) {
5549 RenameFn = visitIntrinsicCall(I, IID);
5550 if (!RenameFn)
5551 return;
5552 }
5553 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005554 if (unsigned IID = F->getIntrinsicID()) {
5555 RenameFn = visitIntrinsicCall(I, IID);
5556 if (!RenameFn)
5557 return;
5558 }
5559 }
5560
5561 // Check for well-known libc/libm calls. If the function is internal, it
5562 // can't be a library call.
Bob Wilson982dc842012-08-03 21:26:24 +00005563 LibFunc::Func Func;
5564 if (!F->hasLocalLinkage() && F->hasName() &&
5565 LibInfo->getLibFunc(F->getName(), Func) &&
5566 LibInfo->hasOptimizedCodeGen(Func)) {
5567 switch (Func) {
5568 default: break;
5569 case LibFunc::copysign:
5570 case LibFunc::copysignf:
5571 case LibFunc::copysignl:
Gabor Greif37387d52010-06-30 12:55:46 +00005572 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005573 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5574 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson53624a22012-08-03 23:29:17 +00005575 I.getType() == I.getArgOperand(1)->getType() &&
5576 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005577 SDValue LHS = getValue(I.getArgOperand(0));
5578 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005579 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5580 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005581 return;
5582 }
Bob Wilson982dc842012-08-03 21:26:24 +00005583 break;
5584 case LibFunc::fabs:
5585 case LibFunc::fabsf:
5586 case LibFunc::fabsl:
Bob Wilson53624a22012-08-03 23:29:17 +00005587 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005588 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005589 break;
5590 case LibFunc::sin:
5591 case LibFunc::sinf:
5592 case LibFunc::sinl:
Bob Wilson53624a22012-08-03 23:29:17 +00005593 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005594 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005595 break;
5596 case LibFunc::cos:
5597 case LibFunc::cosf:
5598 case LibFunc::cosl:
Bob Wilson53624a22012-08-03 23:29:17 +00005599 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005600 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005601 break;
5602 case LibFunc::sqrt:
5603 case LibFunc::sqrtf:
5604 case LibFunc::sqrtl:
Bob Wilson53624a22012-08-03 23:29:17 +00005605 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005606 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005607 break;
5608 case LibFunc::floor:
5609 case LibFunc::floorf:
5610 case LibFunc::floorl:
Bob Wilson53624a22012-08-03 23:29:17 +00005611 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005612 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005613 break;
5614 case LibFunc::nearbyint:
5615 case LibFunc::nearbyintf:
5616 case LibFunc::nearbyintl:
Bob Wilson53624a22012-08-03 23:29:17 +00005617 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005618 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005619 break;
5620 case LibFunc::ceil:
5621 case LibFunc::ceilf:
5622 case LibFunc::ceill:
Bob Wilson53624a22012-08-03 23:29:17 +00005623 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005624 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005625 break;
5626 case LibFunc::rint:
5627 case LibFunc::rintf:
5628 case LibFunc::rintl:
Bob Wilson53624a22012-08-03 23:29:17 +00005629 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005630 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005631 break;
5632 case LibFunc::trunc:
5633 case LibFunc::truncf:
5634 case LibFunc::truncl:
Bob Wilson53624a22012-08-03 23:29:17 +00005635 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005636 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005637 break;
5638 case LibFunc::log2:
5639 case LibFunc::log2f:
5640 case LibFunc::log2l:
Bob Wilson53624a22012-08-03 23:29:17 +00005641 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005642 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005643 break;
5644 case LibFunc::exp2:
5645 case LibFunc::exp2f:
5646 case LibFunc::exp2l:
Bob Wilson53624a22012-08-03 23:29:17 +00005647 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005648 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005649 break;
5650 case LibFunc::memcmp:
Chris Lattner8047d9a2009-12-24 00:37:38 +00005651 if (visitMemCmpCall(I))
5652 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005653 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005654 }
5655 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005656 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005657
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005658 SDValue Callee;
5659 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005660 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005661 else
Bill Wendling056292f2008-09-16 21:48:12 +00005662 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005663
Bill Wendling0d580132009-12-23 01:28:19 +00005664 // Check if we can potentially perform a tail call. More detailed checking is
5665 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005666 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005667}
5668
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005669namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005670
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005671/// AsmOperandInfo - This contains information for each constraint that we are
5672/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005673class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005674public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005675 /// CallOperand - If this is the result output operand or a clobber
5676 /// this is null, otherwise it is the incoming operand to the CallInst.
5677 /// This gets modified as the asm is processed.
5678 SDValue CallOperand;
5679
5680 /// AssignedRegs - If this is a register or register class operand, this
5681 /// contains the set of register corresponding to the operand.
5682 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005683
John Thompsoneac6e1d2010-09-13 18:15:37 +00005684 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005685 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5686 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005687
Owen Andersone50ed302009-08-10 22:56:29 +00005688 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005689 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005690 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005691 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005692 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005693 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005694 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005695
Chris Lattner81249c92008-10-17 17:05:25 +00005696 if (isa<BasicBlock>(CallOperandVal))
5697 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005698
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005699 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005700
Eric Christophercef81b72011-05-09 20:04:43 +00005701 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005702 // If this is an indirect operand, the operand is a pointer to the
5703 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005704 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005705 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005706 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005707 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005708 OpTy = PtrTy->getElementType();
5709 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005710
Eric Christophercef81b72011-05-09 20:04:43 +00005711 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005712 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005713 if (STy->getNumElements() == 1)
5714 OpTy = STy->getElementType(0);
5715
Chris Lattner81249c92008-10-17 17:05:25 +00005716 // If OpTy is not a single value, it may be a struct/union that we
5717 // can tile with integers.
5718 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5719 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5720 switch (BitSize) {
5721 default: break;
5722 case 1:
5723 case 8:
5724 case 16:
5725 case 32:
5726 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005727 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005728 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005729 break;
5730 }
5731 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005732
Chris Lattner81249c92008-10-17 17:05:25 +00005733 return TLI.getValueType(OpTy, true);
5734 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005735};
Dan Gohman462f6b52010-05-29 17:53:24 +00005736
John Thompson44ab89e2010-10-29 17:29:13 +00005737typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5738
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005739} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005740
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005741/// GetRegistersForValue - Assign registers (virtual or physical) for the
5742/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005743/// register allocator to handle the assignment process. However, if the asm
5744/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005745/// allocation. This produces generally horrible, but correct, code.
5746///
5747/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005748///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005749static void GetRegistersForValue(SelectionDAG &DAG,
5750 const TargetLowering &TLI,
5751 DebugLoc DL,
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00005752 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005753 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005754
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005755 MachineFunction &MF = DAG.getMachineFunction();
5756 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005757
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005758 // If this is a constraint for a single physreg, or a constraint for a
5759 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005760 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005761 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5762 OpInfo.ConstraintVT);
5763
5764 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005765 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005766 // If this is a FP input in an integer register (or visa versa) insert a bit
5767 // cast of the input value. More generally, handle any case where the input
5768 // value disagrees with the register class we plan to stick this in.
5769 if (OpInfo.Type == InlineAsm::isInput &&
5770 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005771 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005772 // types are identical size, use a bitcast to convert (e.g. two differing
5773 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005774 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005775 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005776 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005777 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005778 OpInfo.ConstraintVT = RegVT;
5779 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5780 // If the input is a FP value and we want it in FP registers, do a
5781 // bitcast to the corresponding integer type. This turns an f64 value
5782 // into i64, which can be passed with two i32 values on a 32-bit
5783 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005784 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005785 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005786 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005787 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005788 OpInfo.ConstraintVT = RegVT;
5789 }
5790 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005791
Owen Anderson23b9b192009-08-12 00:36:31 +00005792 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005793 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005794
Owen Andersone50ed302009-08-10 22:56:29 +00005795 EVT RegVT;
5796 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005797
5798 // If this is a constraint for a specific physical register, like {r17},
5799 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005800 if (unsigned AssignedReg = PhysReg.first) {
5801 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005802 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005803 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005804
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005805 // Get the actual register value type. This is important, because the user
5806 // may have asked for (e.g.) the AX register in i32 type. We need to
5807 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005808 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005809
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005810 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005811 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005812
5813 // If this is an expanded reference, add the rest of the regs to Regs.
5814 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005815 TargetRegisterClass::iterator I = RC->begin();
5816 for (; *I != AssignedReg; ++I)
5817 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005818
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005819 // Already added the first reg.
5820 --NumRegs; ++I;
5821 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005822 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005823 Regs.push_back(*I);
5824 }
5825 }
Bill Wendling651ad132009-12-22 01:25:10 +00005826
Dan Gohman7451d3e2010-05-29 17:03:36 +00005827 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005828 return;
5829 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005830
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005831 // Otherwise, if this was a reference to an LLVM register class, create vregs
5832 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005833 if (const TargetRegisterClass *RC = PhysReg.second) {
5834 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005835 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005836 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005837
Evan Chengfb112882009-03-23 08:01:15 +00005838 // Create the appropriate number of virtual registers.
5839 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5840 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005841 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005842
Dan Gohman7451d3e2010-05-29 17:03:36 +00005843 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005844 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005845 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005846
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005847 // Otherwise, we couldn't allocate enough registers for this.
5848}
5849
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005850/// visitInlineAsm - Handle a call to an InlineAsm object.
5851///
Dan Gohman46510a72010-04-15 01:51:59 +00005852void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5853 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005854
5855 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005856 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005857
Evan Chengce1cdac2011-05-06 20:52:23 +00005858 TargetLowering::AsmOperandInfoVector
5859 TargetConstraints = TLI.ParseConstraints(CS);
5860
John Thompsoneac6e1d2010-09-13 18:15:37 +00005861 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005862
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005863 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5864 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005865 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5866 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005867 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005868
Owen Anderson825b72b2009-08-11 20:47:22 +00005869 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005870
5871 // Compute the value type for each operand.
5872 switch (OpInfo.Type) {
5873 case InlineAsm::isOutput:
5874 // Indirect outputs just consume an argument.
5875 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005876 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005877 break;
5878 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005879
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005880 // The return value of the call is this value. As such, there is no
5881 // corresponding argument.
Nick Lewycky8de34002011-09-30 22:19:53 +00005882 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005883 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005884 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5885 } else {
5886 assert(ResNo == 0 && "Asm only has one result!");
5887 OpVT = TLI.getValueType(CS.getType());
5888 }
5889 ++ResNo;
5890 break;
5891 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005892 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005893 break;
5894 case InlineAsm::isClobber:
5895 // Nothing to do.
5896 break;
5897 }
5898
5899 // If this is an input or an indirect output, process the call argument.
5900 // BasicBlocks are labels, currently appearing only in asm's.
5901 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005902 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005903 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005904 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005905 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005906 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005907
Owen Anderson1d0be152009-08-13 21:58:54 +00005908 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005909 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005910
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005911 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005912
John Thompsoneac6e1d2010-09-13 18:15:37 +00005913 // Indirect operand accesses access memory.
5914 if (OpInfo.isIndirect)
5915 hasMemory = true;
5916 else {
5917 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005918 TargetLowering::ConstraintType
5919 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005920 if (CType == TargetLowering::C_Memory) {
5921 hasMemory = true;
5922 break;
5923 }
5924 }
5925 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005926 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005927
John Thompsoneac6e1d2010-09-13 18:15:37 +00005928 SDValue Chain, Flag;
5929
5930 // We won't need to flush pending loads if this asm doesn't touch
5931 // memory and is nonvolatile.
5932 if (hasMemory || IA->hasSideEffects())
5933 Chain = getRoot();
5934 else
5935 Chain = DAG.getRoot();
5936
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005937 // Second pass over the constraints: compute which constraint option to use
5938 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005939 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005940 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005941
John Thompson54584742010-09-24 22:24:05 +00005942 // If this is an output operand with a matching input operand, look up the
5943 // matching input. If their types mismatch, e.g. one is an integer, the
5944 // other is floating point, or their sizes are different, flag it as an
5945 // error.
5946 if (OpInfo.hasMatchingInput()) {
5947 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005948
John Thompson54584742010-09-24 22:24:05 +00005949 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendling96cb1122012-07-19 00:04:14 +00005950 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
5951 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
Evan Cheng1dafa702011-08-23 19:17:21 +00005952 OpInfo.ConstraintVT);
Bill Wendling96cb1122012-07-19 00:04:14 +00005953 std::pair<unsigned, const TargetRegisterClass*> InputRC =
5954 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
Evan Cheng1dafa702011-08-23 19:17:21 +00005955 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00005956 if ((OpInfo.ConstraintVT.isInteger() !=
5957 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00005958 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00005959 report_fatal_error("Unsupported asm: input constraint"
5960 " with a matching output constraint of"
5961 " incompatible type!");
5962 }
5963 Input.ConstraintVT = OpInfo.ConstraintVT;
5964 }
5965 }
5966
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005967 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005968 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005969
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005970 // If this is a memory input, and if the operand is not indirect, do what we
5971 // need to to provide an address for the memory input.
5972 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5973 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005974 assert((OpInfo.isMultipleAlternative ||
5975 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005976 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005977
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005978 // Memory operands really want the address of the value. If we don't have
5979 // an indirect input, put it in the constpool if we can, otherwise spill
5980 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00005981 // TODO: This isn't quite right. We need to handle these according to
5982 // the addressing mode that the constraint wants. Also, this may take
5983 // an additional register for the computation and we don't want that
5984 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00005985
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005986 // If the operand is a float, integer, or vector constant, spill to a
5987 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005988 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005989 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattnera78fa8c2012-01-27 03:08:05 +00005990 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005991 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5992 TLI.getPointerTy());
5993 } else {
5994 // Otherwise, create a stack slot and emit a store to it before the
5995 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005996 Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005997 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005998 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5999 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006000 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006001 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00006002 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00006003 OpInfo.CallOperand, StackSlot,
6004 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00006005 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006006 OpInfo.CallOperand = StackSlot;
6007 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006008
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006009 // There is no longer a Value* corresponding to this operand.
6010 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00006011
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006012 // It is now an indirect operand.
6013 OpInfo.isIndirect = true;
6014 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006015
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006016 // If this constraint is for a specific register, allocate it before
6017 // anything else.
6018 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00006019 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006020 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006021
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006022 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00006023 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006024 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6025 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006026
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006027 // C_Register operands have already been allocated, Other/Memory don't need
6028 // to be.
6029 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00006030 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006031 }
6032
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006033 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6034 std::vector<SDValue> AsmNodeOperands;
6035 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6036 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00006037 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
6038 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006039
Chris Lattnerdecc2672010-04-07 05:20:54 +00006040 // If we have a !srcloc metadata node associated with it, we want to attach
6041 // this to the ultimately generated inline asm machineinstr. To do this, we
6042 // pass in the third operand as this (potentially null) inline asm MDNode.
6043 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6044 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006045
Evan Chengc36b7062011-01-07 23:50:32 +00006046 // Remember the HasSideEffect and AlignStack bits as operand 3.
6047 unsigned ExtraInfo = 0;
6048 if (IA->hasSideEffects())
6049 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6050 if (IA->isAlignStack())
6051 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
6052 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
6053 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006054
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006055 // Loop over all of the inputs, copying the operand values into the
6056 // appropriate registers and processing the output regs.
6057 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006058
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006059 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6060 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006061
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006062 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6063 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6064
6065 switch (OpInfo.Type) {
6066 case InlineAsm::isOutput: {
6067 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6068 OpInfo.ConstraintType != TargetLowering::C_Register) {
6069 // Memory output, or 'other' output (e.g. 'X' constraint).
6070 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6071
6072 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006073 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6074 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006075 TLI.getPointerTy()));
6076 AsmNodeOperands.push_back(OpInfo.CallOperand);
6077 break;
6078 }
6079
6080 // Otherwise, this is a register or register class output.
6081
6082 // Copy the output from the appropriate register. Find a register that
6083 // we can use.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006084 if (OpInfo.AssignedRegs.Regs.empty()) {
6085 LLVMContext &Ctx = *DAG.getContext();
6086 Ctx.emitError(CS.getInstruction(),
6087 "couldn't allocate output register for constraint '" +
6088 Twine(OpInfo.ConstraintCode) + "'");
6089 break;
6090 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006091
6092 // If this is an indirect operand, store through the pointer after the
6093 // asm.
6094 if (OpInfo.isIndirect) {
6095 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6096 OpInfo.CallOperandVal));
6097 } else {
6098 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006099 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006100 // Concatenate this output onto the outputs list.
6101 RetValRegs.append(OpInfo.AssignedRegs);
6102 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006104 // Add information to the INLINEASM node to know that this register is
6105 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00006106 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00006107 InlineAsm::Kind_RegDefEarlyClobber :
6108 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00006109 false,
6110 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006111 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006112 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006113 break;
6114 }
6115 case InlineAsm::isInput: {
6116 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006117
Chris Lattner6bdcda32008-10-17 16:47:46 +00006118 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006119 // If this is required to match an output register we have already set,
6120 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006121 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006122
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006123 // Scan until we find the definition we already emitted of this operand.
6124 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006125 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006126 for (; OperandNo; --OperandNo) {
6127 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006128 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006129 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006130 assert((InlineAsm::isRegDefKind(OpFlag) ||
6131 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6132 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006133 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006134 }
6135
Evan Cheng697cbbf2009-03-20 18:03:34 +00006136 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006137 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006138 if (InlineAsm::isRegDefKind(OpFlag) ||
6139 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006140 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006141 if (OpInfo.isIndirect) {
6142 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006143 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00006144 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6145 " don't know how to handle tied "
6146 "indirect register inputs");
6147 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006148
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006149 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006150 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00006151 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006152 MatchedRegs.RegVTs.push_back(RegVT);
6153 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006154 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00006155 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006156 MatchedRegs.Regs.push_back
6157 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006158
6159 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00006160 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006161 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00006162 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006163 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006164 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006165 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006166 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006167
Chris Lattnerdecc2672010-04-07 05:20:54 +00006168 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6169 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6170 "Unexpected number of operands");
6171 // Add information to the INLINEASM node to know about this input.
6172 // See InlineAsm.h isUseOperandTiedToDef.
6173 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6174 OpInfo.getMatchedOperand());
6175 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6176 TLI.getPointerTy()));
6177 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6178 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006179 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006180
Dale Johannesenb5611a62010-07-13 20:17:05 +00006181 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006182 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6183 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006184 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006185
Dale Johannesenb5611a62010-07-13 20:17:05 +00006186 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006187 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006188 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006189 Ops, DAG);
Chris Lattnerfcd70902012-01-03 23:51:01 +00006190 if (Ops.empty()) {
6191 LLVMContext &Ctx = *DAG.getContext();
6192 Ctx.emitError(CS.getInstruction(),
6193 "invalid operand for inline asm constraint '" +
6194 Twine(OpInfo.ConstraintCode) + "'");
6195 break;
6196 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006197
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006198 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006199 unsigned ResOpType =
6200 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006201 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006202 TLI.getPointerTy()));
6203 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6204 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006205 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006206
Chris Lattnerdecc2672010-04-07 05:20:54 +00006207 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006208 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6209 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6210 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006211
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006212 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006213 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006214 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006215 TLI.getPointerTy()));
6216 AsmNodeOperands.push_back(InOperandVal);
6217 break;
6218 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006219
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006220 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6221 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6222 "Unknown constraint type!");
Eric Christopher9eb4f8a2012-07-02 21:16:43 +00006223
6224 // TODO: Support this.
6225 if (OpInfo.isIndirect) {
6226 LLVMContext &Ctx = *DAG.getContext();
6227 Ctx.emitError(CS.getInstruction(),
6228 "Don't know how to handle indirect register inputs yet "
6229 "for constraint '" + Twine(OpInfo.ConstraintCode) + "'");
6230 break;
6231 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006232
6233 // Copy the input into the appropriate registers.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006234 if (OpInfo.AssignedRegs.Regs.empty()) {
6235 LLVMContext &Ctx = *DAG.getContext();
6236 Ctx.emitError(CS.getInstruction(),
6237 "couldn't allocate input reg for constraint '" +
6238 Twine(OpInfo.ConstraintCode) + "'");
6239 break;
6240 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006241
Dale Johannesen66978ee2009-01-31 02:22:37 +00006242 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006243 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006244
Chris Lattnerdecc2672010-04-07 05:20:54 +00006245 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006246 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006247 break;
6248 }
6249 case InlineAsm::isClobber: {
6250 // Add the clobbered value to the operand list, so that the register
6251 // allocator is aware that the physreg got clobbered.
6252 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006253 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006254 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006255 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006256 break;
6257 }
6258 }
6259 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006260
Chris Lattnerdecc2672010-04-07 05:20:54 +00006261 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006262 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006263 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006264
Dale Johannesen66978ee2009-01-31 02:22:37 +00006265 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006266 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006267 &AsmNodeOperands[0], AsmNodeOperands.size());
6268 Flag = Chain.getValue(1);
6269
6270 // If this asm returns a register value, copy the result from that register
6271 // and set it as the value of the call.
6272 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006273 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006274 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006275
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006276 // FIXME: Why don't we do this for inline asms with MRVs?
6277 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006278 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006279
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006280 // If any of the results of the inline asm is a vector, it may have the
6281 // wrong width/num elts. This can happen for register classes that can
6282 // contain multiple different value types. The preg or vreg allocated may
6283 // not have the same VT as was expected. Convert it to the right type
6284 // with bit_convert.
6285 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006286 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006287 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006288
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006289 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006290 ResultType.isInteger() && Val.getValueType().isInteger()) {
6291 // If a result value was tied to an input value, the computed result may
6292 // have a wider width than the expected result. Extract the relevant
6293 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006294 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006295 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006296
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006297 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006298 }
Dan Gohman95915732008-10-18 01:03:45 +00006299
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006300 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006301 // Don't need to use this as a chain in this case.
6302 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6303 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006304 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006305
Dan Gohman46510a72010-04-15 01:51:59 +00006306 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006307
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006308 // Process indirect outputs, first output all of the flagged copies out of
6309 // physregs.
6310 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6311 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006312 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006313 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006314 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006315 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6316 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006317
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006318 // Emit the non-flagged stores from the physregs.
6319 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006320 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6321 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6322 StoresToEmit[i].first,
6323 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006324 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006325 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006326 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006327 }
6328
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006329 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006330 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006331 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006332
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006333 DAG.setRoot(Chain);
6334}
6335
Dan Gohman46510a72010-04-15 01:51:59 +00006336void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006337 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6338 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006339 getValue(I.getArgOperand(0)),
6340 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006341}
6342
Dan Gohman46510a72010-04-15 01:51:59 +00006343void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006344 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006345 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6346 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006347 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006348 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006349 setValue(&I, V);
6350 DAG.setRoot(V.getValue(1));
6351}
6352
Dan Gohman46510a72010-04-15 01:51:59 +00006353void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006354 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6355 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006356 getValue(I.getArgOperand(0)),
6357 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006358}
6359
Dan Gohman46510a72010-04-15 01:51:59 +00006360void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006361 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6362 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006363 getValue(I.getArgOperand(0)),
6364 getValue(I.getArgOperand(1)),
6365 DAG.getSrcValue(I.getArgOperand(0)),
6366 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006367}
6368
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006369/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006370/// implementation, which just calls LowerCall.
6371/// FIXME: When all targets are
6372/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006373std::pair<SDValue, SDValue>
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006374TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006375 // Handle all of the outgoing arguments.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006376 CLI.Outs.clear();
6377 CLI.OutVals.clear();
6378 ArgListTy &Args = CLI.Args;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006379 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006380 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006381 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6382 for (unsigned Value = 0, NumValues = ValueVTs.size();
6383 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006384 EVT VT = ValueVTs[Value];
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006385 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006386 SDValue Op = SDValue(Args[i].Node.getNode(),
6387 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006388 ISD::ArgFlagsTy Flags;
6389 unsigned OriginalAlignment =
6390 getTargetData()->getABITypeAlignment(ArgTy);
6391
6392 if (Args[i].isZExt)
6393 Flags.setZExt();
6394 if (Args[i].isSExt)
6395 Flags.setSExt();
6396 if (Args[i].isInReg)
6397 Flags.setInReg();
6398 if (Args[i].isSRet)
6399 Flags.setSRet();
6400 if (Args[i].isByVal) {
6401 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006402 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6403 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006404 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006405 // For ByVal, alignment should come from FE. BE will guess if this
6406 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006407 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006408 if (Args[i].Alignment)
6409 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006410 else
6411 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006412 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006413 }
6414 if (Args[i].isNest)
6415 Flags.setNest();
6416 Flags.setOrigAlign(OriginalAlignment);
6417
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006418 EVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
6419 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006420 SmallVector<SDValue, 4> Parts(NumParts);
6421 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6422
6423 if (Args[i].isSExt)
6424 ExtendKind = ISD::SIGN_EXTEND;
6425 else if (Args[i].isZExt)
6426 ExtendKind = ISD::ZERO_EXTEND;
6427
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006428 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006429 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006430
Dan Gohman98ca4f22009-08-05 01:29:28 +00006431 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006432 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006433 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006434 i < CLI.NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006435 if (NumParts > 1 && j == 0)
6436 MyFlags.Flags.setSplit();
6437 else if (j != 0)
6438 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006439
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006440 CLI.Outs.push_back(MyFlags);
6441 CLI.OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006442 }
6443 }
6444 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006445
Dan Gohman98ca4f22009-08-05 01:29:28 +00006446 // Handle the incoming return values from the call.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006447 CLI.Ins.clear();
Owen Andersone50ed302009-08-10 22:56:29 +00006448 SmallVector<EVT, 4> RetTys;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006449 ComputeValueVTs(*this, CLI.RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006450 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006451 EVT VT = RetTys[I];
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006452 EVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6453 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006454 for (unsigned i = 0; i != NumRegs; ++i) {
6455 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006456 MyFlags.VT = RegisterVT.getSimpleVT();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006457 MyFlags.Used = CLI.IsReturnValueUsed;
6458 if (CLI.RetSExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006459 MyFlags.Flags.setSExt();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006460 if (CLI.RetZExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006461 MyFlags.Flags.setZExt();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006462 if (CLI.IsInReg)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006463 MyFlags.Flags.setInReg();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006464 CLI.Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006465 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006466 }
6467
Dan Gohman98ca4f22009-08-05 01:29:28 +00006468 SmallVector<SDValue, 4> InVals;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006469 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006470
6471 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006472 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006473 "LowerCall didn't return a valid chain!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006474 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman5e866062009-08-06 15:37:27 +00006475 "LowerCall emitted a return value for a tail call!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006476 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman5e866062009-08-06 15:37:27 +00006477 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006478
6479 // For a tail call, the return value is merely live-out and there aren't
6480 // any nodes in the DAG representing it. Return a special value to
6481 // indicate that a tail call has been emitted and no more Instructions
6482 // should be processed in the current block.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006483 if (CLI.IsTailCall) {
6484 CLI.DAG.setRoot(CLI.Chain);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006485 return std::make_pair(SDValue(), SDValue());
6486 }
6487
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006488 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Chengaf1871f2010-03-11 19:38:18 +00006489 assert(InVals[i].getNode() &&
6490 "LowerCall emitted a null value!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006491 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006492 "LowerCall emitted a value with the wrong type!");
6493 });
6494
Dan Gohman98ca4f22009-08-05 01:29:28 +00006495 // Collect the legal value parts into potentially illegal values
6496 // that correspond to the original function's return values.
6497 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006498 if (CLI.RetSExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006499 AssertOp = ISD::AssertSext;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006500 else if (CLI.RetZExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006501 AssertOp = ISD::AssertZext;
6502 SmallVector<SDValue, 4> ReturnValues;
6503 unsigned CurReg = 0;
6504 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006505 EVT VT = RetTys[I];
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006506 EVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6507 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006508
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006509 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006510 NumRegs, RegisterVT, VT,
6511 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006512 CurReg += NumRegs;
6513 }
6514
6515 // For a function returning void, there is no return value. We can't create
6516 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006517 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006518 if (ReturnValues.empty())
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006519 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006520
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006521 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
6522 CLI.DAG.getVTList(&RetTys[0], RetTys.size()),
Dan Gohman98ca4f22009-08-05 01:29:28 +00006523 &ReturnValues[0], ReturnValues.size());
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006524 return std::make_pair(Res, CLI.Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006525}
6526
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006527void TargetLowering::LowerOperationWrapper(SDNode *N,
6528 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006529 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006530 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006531 if (Res.getNode())
6532 Results.push_back(Res);
6533}
6534
Dan Gohmand858e902010-04-17 15:26:15 +00006535SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006536 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006537}
6538
Dan Gohman46510a72010-04-15 01:51:59 +00006539void
6540SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006541 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006542 assert((Op.getOpcode() != ISD::CopyFromReg ||
6543 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6544 "Copy from a reg to the same reg!");
6545 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6546
Owen Anderson23b9b192009-08-12 00:36:31 +00006547 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006548 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006549 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006550 PendingExports.push_back(Chain);
6551}
6552
6553#include "llvm/CodeGen/SelectionDAGISel.h"
6554
Eli Friedman23d32432011-05-05 16:53:34 +00006555/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6556/// entry block, return true. This includes arguments used by switches, since
6557/// the switch may expand into multiple basic blocks.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006558static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman23d32432011-05-05 16:53:34 +00006559 // With FastISel active, we may be splitting blocks, so force creation
6560 // of virtual registers for all non-dead arguments.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006561 if (FastISel)
Eli Friedman23d32432011-05-05 16:53:34 +00006562 return A->use_empty();
6563
6564 const BasicBlock *Entry = A->getParent()->begin();
6565 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6566 UI != E; ++UI) {
6567 const User *U = *UI;
6568 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6569 return false; // Use not in entry block.
6570 }
6571 return true;
6572}
6573
Dan Gohman46510a72010-04-15 01:51:59 +00006574void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006575 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006576 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006577 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006578 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006579 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006580 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006581
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006582 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006583 SmallVector<ISD::OutputArg, 4> Outs;
6584 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6585 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006586
Dan Gohman7451d3e2010-05-29 17:03:36 +00006587 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006588 // Put in an sret pointer parameter before all the other parameters.
6589 SmallVector<EVT, 1> ValueVTs;
6590 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6591
6592 // NOTE: Assuming that a pointer will never break down to more than one VT
6593 // or one register.
6594 ISD::ArgFlagsTy Flags;
6595 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006596 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006597 ISD::InputArg RetArg(Flags, RegisterVT, true);
6598 Ins.push_back(RetArg);
6599 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006600
Dan Gohman98ca4f22009-08-05 01:29:28 +00006601 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006602 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006603 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006604 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006605 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006606 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6607 bool isArgValueUsed = !I->use_empty();
6608 for (unsigned Value = 0, NumValues = ValueVTs.size();
6609 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006610 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006611 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006612 ISD::ArgFlagsTy Flags;
6613 unsigned OriginalAlignment =
6614 TD->getABITypeAlignment(ArgTy);
6615
6616 if (F.paramHasAttr(Idx, Attribute::ZExt))
6617 Flags.setZExt();
6618 if (F.paramHasAttr(Idx, Attribute::SExt))
6619 Flags.setSExt();
6620 if (F.paramHasAttr(Idx, Attribute::InReg))
6621 Flags.setInReg();
6622 if (F.paramHasAttr(Idx, Attribute::StructRet))
6623 Flags.setSRet();
6624 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6625 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006626 PointerType *Ty = cast<PointerType>(I->getType());
6627 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006628 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006629 // For ByVal, alignment should be passed from FE. BE will guess if
6630 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006631 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006632 if (F.getParamAlignment(Idx))
6633 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006634 else
6635 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006636 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006637 }
6638 if (F.paramHasAttr(Idx, Attribute::Nest))
6639 Flags.setNest();
6640 Flags.setOrigAlign(OriginalAlignment);
6641
Owen Anderson23b9b192009-08-12 00:36:31 +00006642 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6643 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006644 for (unsigned i = 0; i != NumRegs; ++i) {
6645 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6646 if (NumRegs > 1 && i == 0)
6647 MyFlags.Flags.setSplit();
6648 // if it isn't first piece, alignment must be 1
6649 else if (i > 0)
6650 MyFlags.Flags.setOrigAlign(1);
6651 Ins.push_back(MyFlags);
6652 }
6653 }
6654 }
6655
6656 // Call the target to set up the argument values.
6657 SmallVector<SDValue, 8> InVals;
6658 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6659 F.isVarArg(), Ins,
6660 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006661
6662 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006663 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006664 "LowerFormalArguments didn't return a valid chain!");
6665 assert(InVals.size() == Ins.size() &&
6666 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006667 DEBUG({
6668 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6669 assert(InVals[i].getNode() &&
6670 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006671 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006672 "LowerFormalArguments emitted a value with the wrong type!");
6673 }
6674 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006675
Dan Gohman5e866062009-08-06 15:37:27 +00006676 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006677 DAG.setRoot(NewRoot);
6678
6679 // Set up the argument values.
6680 unsigned i = 0;
6681 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006682 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006683 // Create a virtual register for the sret pointer, and put in a copy
6684 // from the sret argument into it.
6685 SmallVector<EVT, 1> ValueVTs;
6686 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6687 EVT VT = ValueVTs[0];
6688 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6689 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006690 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006691 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006692
Dan Gohman2048b852009-11-23 18:04:58 +00006693 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006694 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6695 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006696 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006697 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6698 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006699 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006700
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006701 // i indexes lowered arguments. Bump it past the hidden sret argument.
6702 // Idx indexes LLVM arguments. Don't touch it.
6703 ++i;
6704 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006705
Dan Gohman46510a72010-04-15 01:51:59 +00006706 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006707 ++I, ++Idx) {
6708 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006709 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006710 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006711 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006712
6713 // If this argument is unused then remember its value. It is used to generate
6714 // debugging information.
6715 if (I->use_empty() && NumValues)
6716 SDB->setUnusedArgValue(I, InVals[i]);
6717
Eli Friedman23d32432011-05-05 16:53:34 +00006718 for (unsigned Val = 0; Val != NumValues; ++Val) {
6719 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006720 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6721 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006722
6723 if (!I->use_empty()) {
6724 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6725 if (F.paramHasAttr(Idx, Attribute::SExt))
6726 AssertOp = ISD::AssertSext;
6727 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6728 AssertOp = ISD::AssertZext;
6729
Bill Wendling46ada192010-03-02 01:55:18 +00006730 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006731 NumParts, PartVT, VT,
6732 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006733 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006734
Dan Gohman98ca4f22009-08-05 01:29:28 +00006735 i += NumParts;
6736 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006737
Eli Friedman23d32432011-05-05 16:53:34 +00006738 // We don't need to do anything else for unused arguments.
6739 if (ArgValues.empty())
6740 continue;
6741
Devang Patel9aee3352011-09-08 22:59:09 +00006742 // Note down frame index.
6743 if (FrameIndexSDNode *FI =
Bill Wendling96cb1122012-07-19 00:04:14 +00006744 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9aee3352011-09-08 22:59:09 +00006745 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel0b48ead2010-08-31 22:22:42 +00006746
Eli Friedman23d32432011-05-05 16:53:34 +00006747 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6748 SDB->getCurDebugLoc());
Devang Patel9aee3352011-09-08 22:59:09 +00006749
Eli Friedman23d32432011-05-05 16:53:34 +00006750 SDB->setValue(I, Res);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006751 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Devang Patel9aee3352011-09-08 22:59:09 +00006752 if (LoadSDNode *LNode =
6753 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
6754 if (FrameIndexSDNode *FI =
6755 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6756 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
6757 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006758
Eli Friedman23d32432011-05-05 16:53:34 +00006759 // If this argument is live outside of the entry block, insert a copy from
6760 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006761 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006762 // If we can, though, try to skip creating an unnecessary vreg.
6763 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006764 // general. It's also subtly incompatible with the hacks FastISel
6765 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006766 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6767 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6768 FuncInfo->ValueMap[I] = Reg;
6769 continue;
6770 }
6771 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006772 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman23d32432011-05-05 16:53:34 +00006773 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006774 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006775 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006776 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006777
Dan Gohman98ca4f22009-08-05 01:29:28 +00006778 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006779
6780 // Finally, if the target has anything special to do, allow it to do so.
6781 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006782 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006783}
6784
6785/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6786/// ensure constants are generated when needed. Remember the virtual registers
6787/// that need to be added to the Machine PHI nodes as input. We cannot just
6788/// directly add them, because expansion might result in multiple MBB's for one
6789/// BB. As such, the start of the BB might correspond to a different MBB than
6790/// the end.
6791///
6792void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006793SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006794 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006795
6796 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6797
6798 // Check successor nodes' PHI nodes that expect a constant to be available
6799 // from this block.
6800 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006801 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006802 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006803 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006804
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006805 // If this terminator has multiple identical successors (common for
6806 // switches), only handle each succ once.
6807 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006808
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006809 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006810
6811 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6812 // nodes and Machine PHI nodes, but the incoming operands have not been
6813 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006814 for (BasicBlock::const_iterator I = SuccBB->begin();
6815 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006816 // Ignore dead phi's.
6817 if (PN->use_empty()) continue;
6818
Rafael Espindola3fa82832011-05-13 15:18:06 +00006819 // Skip empty types
6820 if (PN->getType()->isEmptyTy())
6821 continue;
6822
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006823 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006824 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006825
Dan Gohman46510a72010-04-15 01:51:59 +00006826 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006827 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006828 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006829 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006830 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006831 }
6832 Reg = RegOut;
6833 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006834 DenseMap<const Value *, unsigned>::iterator I =
6835 FuncInfo.ValueMap.find(PHIOp);
6836 if (I != FuncInfo.ValueMap.end())
6837 Reg = I->second;
6838 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006839 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006840 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006841 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006842 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006843 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006844 }
6845 }
6846
6847 // Remember that this register needs to added to the machine PHI node as
6848 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006849 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006850 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6851 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006852 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006853 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006854 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006855 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006856 Reg += NumRegisters;
6857 }
6858 }
6859 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006860 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006861}