blob: 969326c76f3517021aea6b9d5e12d34f0a2d2b87 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000024#include "llvm/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000025#include "llvm/DerivedTypes.h"
26#include "llvm/Function.h"
27#include "llvm/GlobalVariable.h"
28#include "llvm/InlineAsm.h"
29#include "llvm/Instructions.h"
30#include "llvm/Intrinsics.h"
31#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000032#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000033#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000034#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000035#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000036#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000037#include "llvm/CodeGen/GCStrategy.h"
38#include "llvm/CodeGen/GCMetadata.h"
39#include "llvm/CodeGen/MachineFunction.h"
40#include "llvm/CodeGen/MachineFrameInfo.h"
41#include "llvm/CodeGen/MachineInstrBuilder.h"
42#include "llvm/CodeGen/MachineJumpTableInfo.h"
43#include "llvm/CodeGen/MachineModuleInfo.h"
44#include "llvm/CodeGen/MachineRegisterInfo.h"
45#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000047#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000048#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000049#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Anderson243eb9e2011-12-08 22:15:21 +000050#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000053#include "llvm/Support/CommandLine.h"
Stepan Dyatkovskiy0aa32d52012-05-29 12:26:47 +000054#include "llvm/Support/IntegersSubsetMapping.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Andrew Trickde91f3c2010-11-12 17:50:46 +000073// Limit the width of DAG chains. This is important in general to prevent
74// prevent DAG-based analysis from blowing up. For example, alias analysis and
75// load clustering may not complete in reasonable time. It is difficult to
76// recognize and avoid this situation within each individual analysis, and
77// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000078// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000079//
80// MaxParallelChains default is arbitrarily high to avoid affecting
81// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000082// sequence over this should have been converted to llvm.memcpy by the
83// frontend. It easy to induce this behavior with .ll code such as:
84// %buffer = alloca [4096 x i8]
85// %data = load [4096 x i8]* %argPtr
86// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000087static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000088
Chris Lattner3ac18842010-08-24 23:20:40 +000089static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
90 const SDValue *Parts, unsigned NumParts,
91 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000092
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000093/// getCopyFromParts - Create a value that contains the specified legal parts
94/// combined into the value they represent. If the parts combine to a type
95/// larger then ValueVT then AssertOp can be used to specify whether the extra
96/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
97/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000098static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000099 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000100 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000101 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000102 if (ValueVT.isVector())
103 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000104
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000105 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000106 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000107 SDValue Val = Parts[0];
108
109 if (NumParts > 1) {
110 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000111 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000112 unsigned PartBits = PartVT.getSizeInBits();
113 unsigned ValueBits = ValueVT.getSizeInBits();
114
115 // Assemble the power of 2 part.
116 unsigned RoundParts = NumParts & (NumParts - 1) ?
117 1 << Log2_32(NumParts) : NumParts;
118 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000119 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000120 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000121 SDValue Lo, Hi;
122
Owen Anderson23b9b192009-08-12 00:36:31 +0000123 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000124
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000125 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000126 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000127 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000128 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000129 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000130 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000131 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
132 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000133 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000134
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000135 if (TLI.isBigEndian())
136 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000137
Chris Lattner3ac18842010-08-24 23:20:40 +0000138 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000139
140 if (RoundParts < NumParts) {
141 // Assemble the trailing non-power-of-2 part.
142 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000143 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000144 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000145 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000146
147 // Combine the round and odd parts.
148 Lo = Val;
149 if (TLI.isBigEndian())
150 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000151 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000152 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
153 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000154 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000155 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000156 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
157 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000158 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000159 } else if (PartVT.isFloatingPoint()) {
160 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000162 "Unexpected split");
163 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000164 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
165 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000166 if (TLI.isBigEndian())
167 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000168 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000169 } else {
170 // FP split into integer parts (soft fp)
171 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
172 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000173 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000174 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000175 }
176 }
177
178 // There is now one part, held in Val. Correct it to match ValueVT.
179 PartVT = Val.getValueType();
180
181 if (PartVT == ValueVT)
182 return Val;
183
Chris Lattner3ac18842010-08-24 23:20:40 +0000184 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000185 if (ValueVT.bitsLT(PartVT)) {
186 // For a truncate, see if we have any information to
187 // indicate whether the truncated bits will always be
188 // zero or sign-extension.
189 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000190 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000191 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000192 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000193 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000194 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000195 }
196
197 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000198 // FP_ROUND's are always exact here.
199 if (ValueVT.bitsLT(Val.getValueType()))
200 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Cooperf57e1c22012-01-17 01:54:07 +0000201 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000202
Chris Lattner3ac18842010-08-24 23:20:40 +0000203 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000204 }
205
Bill Wendling4533cac2010-01-28 21:51:40 +0000206 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000207 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000208
Torok Edwinc23197a2009-07-14 16:55:14 +0000209 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000210}
211
Chris Lattner3ac18842010-08-24 23:20:40 +0000212/// getCopyFromParts - Create a value that contains the specified legal parts
213/// combined into the value they represent. If the parts combine to a type
214/// larger then ValueVT then AssertOp can be used to specify whether the extra
215/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
216/// (ISD::AssertSext).
217static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
218 const SDValue *Parts, unsigned NumParts,
219 EVT PartVT, EVT ValueVT) {
220 assert(ValueVT.isVector() && "Not a vector value");
221 assert(NumParts > 0 && "No parts to assemble!");
222 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
223 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000224
Chris Lattner3ac18842010-08-24 23:20:40 +0000225 // Handle a multi-element vector.
226 if (NumParts > 1) {
227 EVT IntermediateVT, RegisterVT;
228 unsigned NumIntermediates;
229 unsigned NumRegs =
230 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
231 NumIntermediates, RegisterVT);
232 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
233 NumParts = NumRegs; // Silence a compiler warning.
234 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
235 assert(RegisterVT == Parts[0].getValueType() &&
236 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000237
Chris Lattner3ac18842010-08-24 23:20:40 +0000238 // Assemble the parts into intermediate operands.
239 SmallVector<SDValue, 8> Ops(NumIntermediates);
240 if (NumIntermediates == NumParts) {
241 // If the register was not expanded, truncate or copy the value,
242 // as appropriate.
243 for (unsigned i = 0; i != NumParts; ++i)
244 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
245 PartVT, IntermediateVT);
246 } else if (NumParts > 0) {
247 // If the intermediate type was expanded, build the intermediate
248 // operands from the parts.
249 assert(NumParts % NumIntermediates == 0 &&
250 "Must expand into a divisible number of parts!");
251 unsigned Factor = NumParts / NumIntermediates;
252 for (unsigned i = 0; i != NumIntermediates; ++i)
253 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
254 PartVT, IntermediateVT);
255 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000256
Chris Lattner3ac18842010-08-24 23:20:40 +0000257 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
258 // intermediate operands.
259 Val = DAG.getNode(IntermediateVT.isVector() ?
260 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
261 ValueVT, &Ops[0], NumIntermediates);
262 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000263
Chris Lattner3ac18842010-08-24 23:20:40 +0000264 // There is now one part, held in Val. Correct it to match ValueVT.
265 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 if (PartVT == ValueVT)
268 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattnere6f7c262010-08-25 22:49:25 +0000270 if (PartVT.isVector()) {
271 // If the element type of the source/dest vectors are the same, but the
272 // parts vector has more elements than the value vector, then we have a
273 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
274 // elements we want.
275 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
276 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
277 "Cannot narrow, it would be a lossy transformation");
278 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
279 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000280 }
281
Chris Lattnere6f7c262010-08-25 22:49:25 +0000282 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000283 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
284 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
285
286 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
287 "Cannot handle this kind of promotion");
288 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000289 bool Smaller = ValueVT.bitsLE(PartVT);
290 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
291 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000292
Chris Lattnere6f7c262010-08-25 22:49:25 +0000293 }
Eric Christopher471e4222011-06-08 23:55:35 +0000294
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000295 // Trivial bitcast if the types are the same size and the destination
296 // vector type is legal.
297 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
298 TLI.isTypeLegal(ValueVT))
299 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000300
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000301 // Handle cases such as i8 -> <1 x i1>
302 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000303 "Only trivial scalar-to-vector conversions should get here!");
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000304
305 if (ValueVT.getVectorNumElements() == 1 &&
306 ValueVT.getVectorElementType() != PartVT) {
307 bool Smaller = ValueVT.bitsLE(PartVT);
308 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
309 DL, ValueVT.getScalarType(), Val);
310 }
311
Chris Lattner3ac18842010-08-24 23:20:40 +0000312 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
313}
314
315
316
Chris Lattnera13b8602010-08-24 23:10:06 +0000317
318static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
319 SDValue Val, SDValue *Parts, unsigned NumParts,
320 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322/// getCopyToParts - Create a series of nodes that contain the specified value
323/// split into legal parts. If the parts contain more bits than Val, then, for
324/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000325static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000326 SDValue Val, SDValue *Parts, unsigned NumParts,
327 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000328 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000329 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000330
Chris Lattnera13b8602010-08-24 23:10:06 +0000331 // Handle the vector case separately.
332 if (ValueVT.isVector())
333 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000334
Chris Lattnera13b8602010-08-24 23:10:06 +0000335 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000336 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000337 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
339
Chris Lattnera13b8602010-08-24 23:10:06 +0000340 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000341 return;
342
Chris Lattnera13b8602010-08-24 23:10:06 +0000343 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
344 if (PartVT == ValueVT) {
345 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 Parts[0] = Val;
347 return;
348 }
349
Chris Lattnera13b8602010-08-24 23:10:06 +0000350 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
351 // If the parts cover more bits than the value has, promote the value.
352 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
353 assert(NumParts == 1 && "Do not know what to promote to!");
354 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
355 } else {
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000356 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
357 ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000358 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000359 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
360 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000361 if (PartVT == MVT::x86mmx)
362 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000363 }
364 } else if (PartBits == ValueVT.getSizeInBits()) {
365 // Different types of the same size.
366 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000367 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000368 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
369 // If the parts cover less bits than value has, truncate the value.
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000370 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
371 ValueVT.isInteger() &&
Chris Lattnera13b8602010-08-24 23:10:06 +0000372 "Unknown mismatch!");
373 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
374 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000375 if (PartVT == MVT::x86mmx)
376 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000377 }
378
379 // The value may have changed - recompute ValueVT.
380 ValueVT = Val.getValueType();
381 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
382 "Failed to tile the value with PartVT!");
383
384 if (NumParts == 1) {
385 assert(PartVT == ValueVT && "Type conversion failed!");
386 Parts[0] = Val;
387 return;
388 }
389
390 // Expand the value into multiple parts.
391 if (NumParts & (NumParts - 1)) {
392 // The number of parts is not a power of 2. Split off and copy the tail.
393 assert(PartVT.isInteger() && ValueVT.isInteger() &&
394 "Do not know what to expand to!");
395 unsigned RoundParts = 1 << Log2_32(NumParts);
396 unsigned RoundBits = RoundParts * PartBits;
397 unsigned OddParts = NumParts - RoundParts;
398 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
399 DAG.getIntPtrConstant(RoundBits));
400 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
401
402 if (TLI.isBigEndian())
403 // The odd parts were reversed by getCopyToParts - unreverse them.
404 std::reverse(Parts + RoundParts, Parts + NumParts);
405
406 NumParts = RoundParts;
407 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
408 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
409 }
410
411 // The number of parts is a power of 2. Repeatedly bisect the value using
412 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000413 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000414 EVT::getIntegerVT(*DAG.getContext(),
415 ValueVT.getSizeInBits()),
416 Val);
417
418 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
419 for (unsigned i = 0; i < NumParts; i += StepSize) {
420 unsigned ThisBits = StepSize * PartBits / 2;
421 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
422 SDValue &Part0 = Parts[i];
423 SDValue &Part1 = Parts[i+StepSize/2];
424
425 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
426 ThisVT, Part0, DAG.getIntPtrConstant(1));
427 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
428 ThisVT, Part0, DAG.getIntPtrConstant(0));
429
430 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000431 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
432 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000433 }
434 }
435 }
436
437 if (TLI.isBigEndian())
438 std::reverse(Parts, Parts + OrigNumParts);
439}
440
441
442/// getCopyToPartsVector - Create a series of nodes that contain the specified
443/// value split into legal parts.
444static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
445 SDValue Val, SDValue *Parts, unsigned NumParts,
446 EVT PartVT) {
447 EVT ValueVT = Val.getValueType();
448 assert(ValueVT.isVector() && "Not a vector");
449 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000450
Chris Lattnera13b8602010-08-24 23:10:06 +0000451 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000452 if (PartVT == ValueVT) {
453 // Nothing to do.
454 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
455 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000456 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000457 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000458 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000459 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
460 EVT ElementVT = PartVT.getVectorElementType();
461 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
462 // undef elements.
463 SmallVector<SDValue, 16> Ops;
464 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
465 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
466 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000467
Chris Lattnere6f7c262010-08-25 22:49:25 +0000468 for (unsigned i = ValueVT.getVectorNumElements(),
469 e = PartVT.getVectorNumElements(); i != e; ++i)
470 Ops.push_back(DAG.getUNDEF(ElementVT));
471
472 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
473
474 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000475
Chris Lattnere6f7c262010-08-25 22:49:25 +0000476 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
477 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000478 } else if (PartVT.isVector() &&
479 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000480 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000481 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
482
483 // Promoted vector extract
Nadav Rotemc6341e62011-06-19 08:49:38 +0000484 bool Smaller = PartVT.bitsLE(ValueVT);
485 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
486 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000487 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000488 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000489 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000490 "Only trivial vector-to-scalar conversions should get here!");
491 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
492 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000493
494 bool Smaller = ValueVT.bitsLE(PartVT);
495 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
496 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000497 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000498
Chris Lattnera13b8602010-08-24 23:10:06 +0000499 Parts[0] = Val;
500 return;
501 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000502
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000503 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000504 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000505 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000506 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000507 IntermediateVT,
508 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000509 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000510
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000511 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
512 NumParts = NumRegs; // Silence a compiler warning.
513 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000514
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000515 // Split the vector into intermediate operands.
516 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000517 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000518 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000519 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000520 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000521 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000522 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000523 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000524 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000525 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000526
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000527 // Split the intermediate operands into legal parts.
528 if (NumParts == NumIntermediates) {
529 // If the register was not expanded, promote or copy the value,
530 // as appropriate.
531 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000532 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000533 } else if (NumParts > 0) {
534 // If the intermediate type was expanded, split each the value into
535 // legal parts.
536 assert(NumParts % NumIntermediates == 0 &&
537 "Must expand into a divisible number of parts!");
538 unsigned Factor = NumParts / NumIntermediates;
539 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000540 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000541 }
542}
543
Chris Lattnera13b8602010-08-24 23:10:06 +0000544
545
546
Dan Gohman462f6b52010-05-29 17:53:24 +0000547namespace {
548 /// RegsForValue - This struct represents the registers (physical or virtual)
549 /// that a particular set of values is assigned, and the type information
550 /// about the value. The most common situation is to represent one value at a
551 /// time, but struct or array values are handled element-wise as multiple
552 /// values. The splitting of aggregates is performed recursively, so that we
553 /// never have aggregate-typed registers. The values at this point do not
554 /// necessarily have legal types, so each value may require one or more
555 /// registers of some legal type.
556 ///
557 struct RegsForValue {
558 /// ValueVTs - The value types of the values, which may not be legal, and
559 /// may need be promoted or synthesized from one or more registers.
560 ///
561 SmallVector<EVT, 4> ValueVTs;
562
563 /// RegVTs - The value types of the registers. This is the same size as
564 /// ValueVTs and it records, for each value, what the type of the assigned
565 /// register or registers are. (Individual values are never synthesized
566 /// from more than one type of register.)
567 ///
568 /// With virtual registers, the contents of RegVTs is redundant with TLI's
569 /// getRegisterType member function, however when with physical registers
570 /// it is necessary to have a separate record of the types.
571 ///
572 SmallVector<EVT, 4> RegVTs;
573
574 /// Regs - This list holds the registers assigned to the values.
575 /// Each legal or promoted value requires one register, and each
576 /// expanded value requires multiple registers.
577 ///
578 SmallVector<unsigned, 4> Regs;
579
580 RegsForValue() {}
581
582 RegsForValue(const SmallVector<unsigned, 4> &regs,
583 EVT regvt, EVT valuevt)
584 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
585
Dan Gohman462f6b52010-05-29 17:53:24 +0000586 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000587 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000588 ComputeValueVTs(tli, Ty, ValueVTs);
589
590 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
591 EVT ValueVT = ValueVTs[Value];
592 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
593 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
594 for (unsigned i = 0; i != NumRegs; ++i)
595 Regs.push_back(Reg + i);
596 RegVTs.push_back(RegisterVT);
597 Reg += NumRegs;
598 }
599 }
600
601 /// areValueTypesLegal - Return true if types of all the values are legal.
602 bool areValueTypesLegal(const TargetLowering &TLI) {
603 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
604 EVT RegisterVT = RegVTs[Value];
605 if (!TLI.isTypeLegal(RegisterVT))
606 return false;
607 }
608 return true;
609 }
610
611 /// append - Add the specified values to this one.
612 void append(const RegsForValue &RHS) {
613 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
614 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
615 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
616 }
617
618 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
619 /// this value and returns the result as a ValueVTs value. This uses
620 /// Chain/Flag as the input and updates them for the output Chain/Flag.
621 /// If the Flag pointer is NULL, no flag is used.
622 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
623 DebugLoc dl,
624 SDValue &Chain, SDValue *Flag) const;
625
626 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
627 /// specified value into the registers specified by this object. This uses
628 /// Chain/Flag as the input and updates them for the output Chain/Flag.
629 /// If the Flag pointer is NULL, no flag is used.
630 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
631 SDValue &Chain, SDValue *Flag) const;
632
633 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
634 /// operand list. This adds the code marker, matching input operand index
635 /// (if applicable), and includes the number of values added into it.
636 void AddInlineAsmOperands(unsigned Kind,
637 bool HasMatching, unsigned MatchingIdx,
638 SelectionDAG &DAG,
639 std::vector<SDValue> &Ops) const;
640 };
641}
642
643/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
644/// this value and returns the result as a ValueVT value. This uses
645/// Chain/Flag as the input and updates them for the output Chain/Flag.
646/// If the Flag pointer is NULL, no flag is used.
647SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
648 FunctionLoweringInfo &FuncInfo,
649 DebugLoc dl,
650 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000651 // A Value with type {} or [0 x %t] needs no registers.
652 if (ValueVTs.empty())
653 return SDValue();
654
Dan Gohman462f6b52010-05-29 17:53:24 +0000655 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
656
657 // Assemble the legal parts into the final values.
658 SmallVector<SDValue, 4> Values(ValueVTs.size());
659 SmallVector<SDValue, 8> Parts;
660 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
661 // Copy the legal parts from the registers.
662 EVT ValueVT = ValueVTs[Value];
663 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
664 EVT RegisterVT = RegVTs[Value];
665
666 Parts.resize(NumRegs);
667 for (unsigned i = 0; i != NumRegs; ++i) {
668 SDValue P;
669 if (Flag == 0) {
670 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
671 } else {
672 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
673 *Flag = P.getValue(2);
674 }
675
676 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000677 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000678
679 // If the source register was virtual and if we know something about it,
680 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000681 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000682 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000683 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000684
685 const FunctionLoweringInfo::LiveOutInfo *LOI =
686 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
687 if (!LOI)
688 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000689
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000690 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000691 unsigned NumSignBits = LOI->NumSignBits;
692 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000693
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000694 // FIXME: We capture more information than the dag can represent. For
695 // now, just use the tightest assertzext/assertsext possible.
696 bool isSExt = true;
697 EVT FromVT(MVT::Other);
698 if (NumSignBits == RegSize)
699 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
700 else if (NumZeroBits >= RegSize-1)
701 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
702 else if (NumSignBits > RegSize-8)
703 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
704 else if (NumZeroBits >= RegSize-8)
705 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
706 else if (NumSignBits > RegSize-16)
707 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
708 else if (NumZeroBits >= RegSize-16)
709 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
710 else if (NumSignBits > RegSize-32)
711 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
712 else if (NumZeroBits >= RegSize-32)
713 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
714 else
715 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000716
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000717 // Add an assertion node.
718 assert(FromVT != MVT::Other);
719 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
720 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000721 }
722
723 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
724 NumRegs, RegisterVT, ValueVT);
725 Part += NumRegs;
726 Parts.clear();
727 }
728
729 return DAG.getNode(ISD::MERGE_VALUES, dl,
730 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
731 &Values[0], ValueVTs.size());
732}
733
734/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
735/// specified value into the registers specified by this object. This uses
736/// Chain/Flag as the input and updates them for the output Chain/Flag.
737/// If the Flag pointer is NULL, no flag is used.
738void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
739 SDValue &Chain, SDValue *Flag) const {
740 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
741
742 // Get the list of the values's legal parts.
743 unsigned NumRegs = Regs.size();
744 SmallVector<SDValue, 8> Parts(NumRegs);
745 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
746 EVT ValueVT = ValueVTs[Value];
747 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
748 EVT RegisterVT = RegVTs[Value];
749
Chris Lattner3ac18842010-08-24 23:20:40 +0000750 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000751 &Parts[Part], NumParts, RegisterVT);
752 Part += NumParts;
753 }
754
755 // Copy the parts into the registers.
756 SmallVector<SDValue, 8> Chains(NumRegs);
757 for (unsigned i = 0; i != NumRegs; ++i) {
758 SDValue Part;
759 if (Flag == 0) {
760 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
761 } else {
762 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
763 *Flag = Part.getValue(1);
764 }
765
766 Chains[i] = Part.getValue(0);
767 }
768
769 if (NumRegs == 1 || Flag)
770 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
771 // flagged to it. That is the CopyToReg nodes and the user are considered
772 // a single scheduling unit. If we create a TokenFactor and return it as
773 // chain, then the TokenFactor is both a predecessor (operand) of the
774 // user as well as a successor (the TF operands are flagged to the user).
775 // c1, f1 = CopyToReg
776 // c2, f2 = CopyToReg
777 // c3 = TokenFactor c1, c2
778 // ...
779 // = op c3, ..., f2
780 Chain = Chains[NumRegs-1];
781 else
782 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
783}
784
785/// AddInlineAsmOperands - Add this value to the specified inlineasm node
786/// operand list. This adds the code marker and includes the number of
787/// values added into it.
788void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
789 unsigned MatchingIdx,
790 SelectionDAG &DAG,
791 std::vector<SDValue> &Ops) const {
792 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
793
794 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
795 if (HasMatching)
796 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +0000797 else if (!Regs.empty() &&
798 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
799 // Put the register class of the virtual registers in the flag word. That
800 // way, later passes can recompute register class constraints for inline
801 // assembly as well as normal instructions.
802 // Don't do this for tied operands that can use the regclass information
803 // from the def.
804 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
805 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
806 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
807 }
808
Dan Gohman462f6b52010-05-29 17:53:24 +0000809 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
810 Ops.push_back(Res);
811
812 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
813 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
814 EVT RegisterVT = RegVTs[Value];
815 for (unsigned i = 0; i != NumRegs; ++i) {
816 assert(Reg < Regs.size() && "Mismatch in # registers expected");
817 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
818 }
819 }
820}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000821
Owen Anderson243eb9e2011-12-08 22:15:21 +0000822void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
823 const TargetLibraryInfo *li) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000824 AA = &aa;
825 GFI = gfi;
Owen Anderson243eb9e2011-12-08 22:15:21 +0000826 LibInfo = li;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000827 TD = DAG.getTarget().getTargetData();
Richard Smithcb1f68d2012-08-22 00:42:39 +0000828 Context = DAG.getContext();
Bill Wendling4ed1fb02011-10-15 01:00:26 +0000829 LPadToCallSiteMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000830}
831
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000832/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000833/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000834/// for a new block. This doesn't clear out information about
835/// additional blocks that are needed to complete switch lowering
836/// or PHI node updating; that information is cleared out as it is
837/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000838void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000839 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000840 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000841 PendingLoads.clear();
842 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000843 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000844 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000845}
846
Devang Patel23385752011-05-23 17:44:13 +0000847/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerd9b0b022012-06-02 10:20:22 +0000848/// map. This function is separated from the clear so that debug
Devang Patel23385752011-05-23 17:44:13 +0000849/// information that is dangling in a basic block can be properly
850/// resolved in a different basic block. This allows the
851/// SelectionDAG to resolve dangling debug information attached
852/// to PHI nodes.
853void SelectionDAGBuilder::clearDanglingDebugInfo() {
854 DanglingDebugInfoMap.clear();
855}
856
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000857/// getRoot - Return the current virtual root of the Selection DAG,
858/// flushing any PendingLoad items. This must be done before emitting
859/// a store or any other node that may need to be ordered after any
860/// prior load instructions.
861///
Dan Gohman2048b852009-11-23 18:04:58 +0000862SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000863 if (PendingLoads.empty())
864 return DAG.getRoot();
865
866 if (PendingLoads.size() == 1) {
867 SDValue Root = PendingLoads[0];
868 DAG.setRoot(Root);
869 PendingLoads.clear();
870 return Root;
871 }
872
873 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000875 &PendingLoads[0], PendingLoads.size());
876 PendingLoads.clear();
877 DAG.setRoot(Root);
878 return Root;
879}
880
881/// getControlRoot - Similar to getRoot, but instead of flushing all the
882/// PendingLoad items, flush all the PendingExports items. It is necessary
883/// to do this before emitting a terminator instruction.
884///
Dan Gohman2048b852009-11-23 18:04:58 +0000885SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000886 SDValue Root = DAG.getRoot();
887
888 if (PendingExports.empty())
889 return Root;
890
891 // Turn all of the CopyToReg chains into one factored node.
892 if (Root.getOpcode() != ISD::EntryToken) {
893 unsigned i = 0, e = PendingExports.size();
894 for (; i != e; ++i) {
895 assert(PendingExports[i].getNode()->getNumOperands() > 1);
896 if (PendingExports[i].getNode()->getOperand(0) == Root)
897 break; // Don't add the root if we already indirectly depend on it.
898 }
899
900 if (i == e)
901 PendingExports.push_back(Root);
902 }
903
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000905 &PendingExports[0],
906 PendingExports.size());
907 PendingExports.clear();
908 DAG.setRoot(Root);
909 return Root;
910}
911
Bill Wendling4533cac2010-01-28 21:51:40 +0000912void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
913 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
914 DAG.AssignOrdering(Node, SDNodeOrder);
915
916 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
917 AssignOrderingToNode(Node->getOperand(I).getNode());
918}
919
Dan Gohman46510a72010-04-15 01:51:59 +0000920void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000921 // Set up outgoing PHI node register values before emitting the terminator.
922 if (isa<TerminatorInst>(&I))
923 HandlePHINodesInSuccessorBlocks(I.getParent());
924
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000925 CurDebugLoc = I.getDebugLoc();
926
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000927 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000928
Dan Gohman92884f72010-04-20 15:03:56 +0000929 if (!isa<TerminatorInst>(&I) && !HasTailCall)
930 CopyToExportRegsIfNeeded(&I);
931
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000932 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000933}
934
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000935void SelectionDAGBuilder::visitPHI(const PHINode &) {
936 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
937}
938
Dan Gohman46510a72010-04-15 01:51:59 +0000939void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000940 // Note: this doesn't use InstVisitor, because it has to work with
941 // ConstantExpr's in addition to instructions.
942 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000943 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000944 // Build the switch statement using the Instruction.def file.
945#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanova72ea0c92012-07-19 04:50:12 +0000946 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000947#include "llvm/Instruction.def"
948 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000949
950 // Assign the ordering to the freshly created DAG nodes.
951 if (NodeMap.count(&I)) {
952 ++SDNodeOrder;
953 AssignOrderingToNode(getValue(&I).getNode());
954 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000955}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000956
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000957// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
958// generate the debug data structures now that we've seen its definition.
959void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
960 SDValue Val) {
961 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000962 if (DDI.getDI()) {
963 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000964 DebugLoc dl = DDI.getdl();
965 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000966 MDNode *Variable = DI->getVariable();
967 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000968 SDDbgValue *SDV;
969 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000970 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000971 SDV = DAG.getDbgValue(Variable, Val.getNode(),
972 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
973 DAG.AddDbgValue(SDV, Val.getNode(), false);
974 }
Owen Anderson95771af2011-02-25 21:41:48 +0000975 } else
Eric Christopher0822e012012-02-23 03:39:43 +0000976 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000977 DanglingDebugInfoMap[V] = DanglingDebugInfo();
978 }
979}
980
Nick Lewycky8de34002011-09-30 22:19:53 +0000981/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000982SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000983 // If we already have an SDValue for this value, use it. It's important
984 // to do this first, so that we don't create a CopyFromReg if we already
985 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000986 SDValue &N = NodeMap[V];
987 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000988
Dan Gohman28a17352010-07-01 01:59:43 +0000989 // If there's a virtual register allocated and initialized for this
990 // value, use it.
991 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
992 if (It != FuncInfo.ValueMap.end()) {
993 unsigned InReg = It->second;
994 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
995 SDValue Chain = DAG.getEntryNode();
Nick Lewycky8de34002011-09-30 22:19:53 +0000996 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Devang Patel8f314282011-01-25 18:09:58 +0000997 resolveDanglingDebugInfo(V, N);
998 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000999 }
1000
1001 // Otherwise create a new SDValue and remember it.
1002 SDValue Val = getValueImpl(V);
1003 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001004 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001005 return Val;
1006}
1007
1008/// getNonRegisterValue - Return an SDValue for the given Value, but
1009/// don't look in FuncInfo.ValueMap for a virtual register.
1010SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1011 // If we already have an SDValue for this value, use it.
1012 SDValue &N = NodeMap[V];
1013 if (N.getNode()) return N;
1014
1015 // Otherwise create a new SDValue and remember it.
1016 SDValue Val = getValueImpl(V);
1017 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001018 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001019 return Val;
1020}
1021
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001022/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001023/// Create an SDValue for the given value.
1024SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001025 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001026 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001027
Dan Gohman383b5f62010-04-17 15:32:28 +00001028 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001029 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001030
Dan Gohman383b5f62010-04-17 15:32:28 +00001031 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001032 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001033
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001034 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001035 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001036
Dan Gohman383b5f62010-04-17 15:32:28 +00001037 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001038 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001039
Nate Begeman9008ca62009-04-27 18:41:29 +00001040 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001041 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001042
Dan Gohman383b5f62010-04-17 15:32:28 +00001043 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001044 visit(CE->getOpcode(), *CE);
1045 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001046 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001047 return N1;
1048 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001049
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001050 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1051 SmallVector<SDValue, 4> Constants;
1052 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1053 OI != OE; ++OI) {
1054 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001055 // If the operand is an empty aggregate, there are no values.
1056 if (!Val) continue;
1057 // Add each leaf value from the operand to the Constants list
1058 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001059 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1060 Constants.push_back(SDValue(Val, i));
1061 }
Bill Wendling87710f02009-12-21 23:47:40 +00001062
Bill Wendling4533cac2010-01-28 21:51:40 +00001063 return DAG.getMergeValues(&Constants[0], Constants.size(),
1064 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001065 }
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001066
1067 if (const ConstantDataSequential *CDS =
1068 dyn_cast<ConstantDataSequential>(C)) {
1069 SmallVector<SDValue, 4> Ops;
Chris Lattner0f193b82012-01-25 01:27:20 +00001070 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001071 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1072 // Add each leaf value from the operand to the Constants list
1073 // to form a flattened list of all the values.
1074 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1075 Ops.push_back(SDValue(Val, i));
1076 }
1077
1078 if (isa<ArrayType>(CDS->getType()))
1079 return DAG.getMergeValues(&Ops[0], Ops.size(), getCurDebugLoc());
1080 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1081 VT, &Ops[0], Ops.size());
1082 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001083
Duncan Sands1df98592010-02-16 11:11:14 +00001084 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001085 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1086 "Unknown struct or array constant!");
1087
Owen Andersone50ed302009-08-10 22:56:29 +00001088 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001089 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1090 unsigned NumElts = ValueVTs.size();
1091 if (NumElts == 0)
1092 return SDValue(); // empty struct
1093 SmallVector<SDValue, 4> Constants(NumElts);
1094 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001095 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001096 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001097 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001098 else if (EltVT.isFloatingPoint())
1099 Constants[i] = DAG.getConstantFP(0, EltVT);
1100 else
1101 Constants[i] = DAG.getConstant(0, EltVT);
1102 }
Bill Wendling87710f02009-12-21 23:47:40 +00001103
Bill Wendling4533cac2010-01-28 21:51:40 +00001104 return DAG.getMergeValues(&Constants[0], NumElts,
1105 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001106 }
1107
Dan Gohman383b5f62010-04-17 15:32:28 +00001108 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001109 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001110
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001111 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001112 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001113
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001114 // Now that we know the number and type of the elements, get that number of
1115 // elements into the Ops array based on what kind of constant it is.
1116 SmallVector<SDValue, 16> Ops;
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001117 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001118 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001119 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001120 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001121 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001122 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001123
1124 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001125 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001126 Op = DAG.getConstantFP(0, EltVT);
1127 else
1128 Op = DAG.getConstant(0, EltVT);
1129 Ops.assign(NumElements, Op);
1130 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001131
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001132 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001133 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1134 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001135 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001136
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001137 // If this is a static alloca, generate it as the frameindex instead of
1138 // computation.
1139 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1140 DenseMap<const AllocaInst*, int>::iterator SI =
1141 FuncInfo.StaticAllocaMap.find(AI);
1142 if (SI != FuncInfo.StaticAllocaMap.end())
1143 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1144 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001145
Dan Gohman28a17352010-07-01 01:59:43 +00001146 // If this is an instruction which fast-isel has deferred, select it now.
1147 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001148 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1149 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1150 SDValue Chain = DAG.getEntryNode();
1151 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001152 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001153
Dan Gohman28a17352010-07-01 01:59:43 +00001154 llvm_unreachable("Can't get register for value!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001155}
1156
Dan Gohman46510a72010-04-15 01:51:59 +00001157void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001158 SDValue Chain = getControlRoot();
1159 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001160 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001161
Dan Gohman7451d3e2010-05-29 17:03:36 +00001162 if (!FuncInfo.CanLowerReturn) {
1163 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001164 const Function *F = I.getParent()->getParent();
1165
1166 // Emit a store of the return value through the virtual register.
1167 // Leave Outs empty so that LowerReturn won't try to load return
1168 // registers the usual way.
1169 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001170 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001171 PtrValueVTs);
1172
1173 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1174 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001175
Owen Andersone50ed302009-08-10 22:56:29 +00001176 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001177 SmallVector<uint64_t, 4> Offsets;
1178 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001179 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001180
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001181 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001182 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001183 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1184 RetPtr.getValueType(), RetPtr,
1185 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001186 Chains[i] =
1187 DAG.getStore(Chain, getCurDebugLoc(),
1188 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001189 // FIXME: better loc info would be nice.
1190 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001191 }
1192
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001193 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1194 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001195 } else if (I.getNumOperands() != 0) {
1196 SmallVector<EVT, 4> ValueVTs;
1197 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1198 unsigned NumValues = ValueVTs.size();
1199 if (NumValues) {
1200 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001201 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1202 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001203
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001204 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001205
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001206 const Function *F = I.getParent()->getParent();
1207 if (F->paramHasAttr(0, Attribute::SExt))
1208 ExtendKind = ISD::SIGN_EXTEND;
1209 else if (F->paramHasAttr(0, Attribute::ZExt))
1210 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001211
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001212 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1213 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001214
1215 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1216 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1217 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001218 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001219 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1220 &Parts[0], NumParts, PartVT, ExtendKind);
1221
1222 // 'inreg' on function refers to return value
1223 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1224 if (F->paramHasAttr(0, Attribute::InReg))
1225 Flags.setInReg();
1226
1227 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001228 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001229 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001230 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001231 Flags.setZExt();
1232
Dan Gohmanc9403652010-07-07 15:54:55 +00001233 for (unsigned i = 0; i < NumParts; ++i) {
1234 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1235 /*isfixed=*/true));
1236 OutVals.push_back(Parts[i]);
1237 }
Evan Cheng3927f432009-03-25 20:20:11 +00001238 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001239 }
1240 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001241
1242 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001243 CallingConv::ID CallConv =
1244 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001245 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001246 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001247
1248 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001249 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001250 "LowerReturn didn't return a valid chain!");
1251
1252 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001253 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001254}
1255
Dan Gohmanad62f532009-04-23 23:13:24 +00001256/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1257/// created for it, emit nodes to copy the value into the virtual
1258/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001259void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001260 // Skip empty types
1261 if (V->getType()->isEmptyTy())
1262 return;
1263
Dan Gohman33b7a292010-04-16 17:15:02 +00001264 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1265 if (VMI != FuncInfo.ValueMap.end()) {
1266 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1267 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001268 }
1269}
1270
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001271/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1272/// the current basic block, add it to ValueMap now so that we'll get a
1273/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001274void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001275 // No need to export constants.
1276 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001277
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001278 // Already exported?
1279 if (FuncInfo.isExportedInst(V)) return;
1280
1281 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1282 CopyValueToVirtualRegister(V, Reg);
1283}
1284
Dan Gohman46510a72010-04-15 01:51:59 +00001285bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001286 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001287 // The operands of the setcc have to be in this block. We don't know
1288 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001289 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001290 // Can export from current BB.
1291 if (VI->getParent() == FromBB)
1292 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001293
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001294 // Is already exported, noop.
1295 return FuncInfo.isExportedInst(V);
1296 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001297
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001298 // If this is an argument, we can export it if the BB is the entry block or
1299 // if it is already exported.
1300 if (isa<Argument>(V)) {
1301 if (FromBB == &FromBB->getParent()->getEntryBlock())
1302 return true;
1303
1304 // Otherwise, can only export this if it is already exported.
1305 return FuncInfo.isExportedInst(V);
1306 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001307
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001308 // Otherwise, constants can always be exported.
1309 return true;
1310}
1311
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001312/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak25101bb2011-12-20 20:03:10 +00001313uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1314 const MachineBasicBlock *Dst) const {
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001315 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1316 if (!BPI)
1317 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001318 const BasicBlock *SrcBB = Src->getBasicBlock();
1319 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001320 return BPI->getEdgeWeight(SrcBB, DstBB);
1321}
1322
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001323void SelectionDAGBuilder::
1324addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1325 uint32_t Weight /* = 0 */) {
1326 if (!Weight)
1327 Weight = getEdgeWeight(Src, Dst);
1328 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001329}
1330
1331
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001332static bool InBlock(const Value *V, const BasicBlock *BB) {
1333 if (const Instruction *I = dyn_cast<Instruction>(V))
1334 return I->getParent() == BB;
1335 return true;
1336}
1337
Dan Gohmanc2277342008-10-17 21:16:08 +00001338/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1339/// This function emits a branch and is used at the leaves of an OR or an
1340/// AND operator tree.
1341///
1342void
Dan Gohman46510a72010-04-15 01:51:59 +00001343SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001344 MachineBasicBlock *TBB,
1345 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001346 MachineBasicBlock *CurBB,
1347 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001348 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001349
Dan Gohmanc2277342008-10-17 21:16:08 +00001350 // If the leaf of the tree is a comparison, merge the condition into
1351 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001352 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001353 // The operands of the cmp have to be in this block. We don't know
1354 // how to export them from some other block. If this is the first block
1355 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001356 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001357 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1358 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001359 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001360 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001361 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001362 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001363 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001364 if (TM.Options.NoNaNsFPMath)
1365 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001366 } else {
1367 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001368 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001369 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001370
1371 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001372 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1373 SwitchCases.push_back(CB);
1374 return;
1375 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001376 }
1377
1378 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001379 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001380 NULL, TBB, FBB, CurBB);
1381 SwitchCases.push_back(CB);
1382}
1383
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001384/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001385void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001386 MachineBasicBlock *TBB,
1387 MachineBasicBlock *FBB,
1388 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001389 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001390 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001391 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001392 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001393 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001394 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1395 BOp->getParent() != CurBB->getBasicBlock() ||
1396 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1397 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001398 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001399 return;
1400 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001401
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001402 // Create TmpBB after CurBB.
1403 MachineFunction::iterator BBI = CurBB;
1404 MachineFunction &MF = DAG.getMachineFunction();
1405 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1406 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001407
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001408 if (Opc == Instruction::Or) {
1409 // Codegen X | Y as:
1410 // jmp_if_X TBB
1411 // jmp TmpBB
1412 // TmpBB:
1413 // jmp_if_Y TBB
1414 // jmp FBB
1415 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001416
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001417 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001418 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001419
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001420 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001421 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001422 } else {
1423 assert(Opc == Instruction::And && "Unknown merge op!");
1424 // Codegen X & Y as:
1425 // jmp_if_X TmpBB
1426 // jmp FBB
1427 // TmpBB:
1428 // jmp_if_Y TBB
1429 // jmp FBB
1430 //
1431 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001432
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001433 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001434 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001435
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001436 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001437 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001438 }
1439}
1440
1441/// If the set of cases should be emitted as a series of branches, return true.
1442/// If we should emit this as a bunch of and/or'd together conditions, return
1443/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001444bool
Dan Gohman2048b852009-11-23 18:04:58 +00001445SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001446 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001447
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001448 // If this is two comparisons of the same values or'd or and'd together, they
1449 // will get folded into a single comparison, so don't emit two blocks.
1450 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1451 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1452 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1453 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1454 return false;
1455 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001456
Chris Lattner133ce872010-01-02 00:00:03 +00001457 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1458 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1459 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1460 Cases[0].CC == Cases[1].CC &&
1461 isa<Constant>(Cases[0].CmpRHS) &&
1462 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1463 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1464 return false;
1465 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1466 return false;
1467 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001468
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001469 return true;
1470}
1471
Dan Gohman46510a72010-04-15 01:51:59 +00001472void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001473 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001474
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001475 // Update machine-CFG edges.
1476 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1477
1478 // Figure out which block is immediately after the current one.
1479 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001480 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001481 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001482 NextBlock = BBI;
1483
1484 if (I.isUnconditional()) {
1485 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001486 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001487
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001488 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001489 if (Succ0MBB != NextBlock)
1490 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001491 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001492 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001493
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001494 return;
1495 }
1496
1497 // If this condition is one of the special cases we handle, do special stuff
1498 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001499 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001500 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1501
1502 // If this is a series of conditions that are or'd or and'd together, emit
1503 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001504 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001505 // For example, instead of something like:
1506 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001507 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001508 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001509 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001510 // or C, F
1511 // jnz foo
1512 // Emit:
1513 // cmp A, B
1514 // je foo
1515 // cmp D, E
1516 // jle foo
1517 //
Dan Gohman46510a72010-04-15 01:51:59 +00001518 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001519 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001520 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001521 (BOp->getOpcode() == Instruction::And ||
1522 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001523 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1524 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001525 // If the compares in later blocks need to use values not currently
1526 // exported from this block, export them now. This block should always
1527 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001528 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001529
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001530 // Allow some cases to be rejected.
1531 if (ShouldEmitAsBranches(SwitchCases)) {
1532 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1533 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1534 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1535 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001536
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001537 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001538 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001539 SwitchCases.erase(SwitchCases.begin());
1540 return;
1541 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001542
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001543 // Okay, we decided not to do this, remove any inserted MBB's and clear
1544 // SwitchCases.
1545 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001546 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001547
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001548 SwitchCases.clear();
1549 }
1550 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001551
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001552 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001553 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001554 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001555
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001556 // Use visitSwitchCase to actually insert the fast branch sequence for this
1557 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001558 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001559}
1560
1561/// visitSwitchCase - Emits the necessary code to represent a single node in
1562/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001563void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1564 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001565 SDValue Cond;
1566 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001567 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001568
1569 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001570 if (CB.CmpMHS == NULL) {
1571 // Fold "(X == true)" to X and "(X == false)" to !X to
1572 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001573 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001574 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001575 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001576 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001577 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001578 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001579 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001580 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001582 } else {
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001583 assert(CB.CC == ISD::SETCC_INVALID &&
1584 "Condition is undefined for to-the-range belonging check.");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001585
Anton Korobeynikov23218582008-12-23 22:25:27 +00001586 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1587 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001588
1589 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001590 EVT VT = CmpOp.getValueType();
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001591
1592 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(false)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001593 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00001594 ISD::SETULE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001595 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001596 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001597 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001598 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001599 DAG.getConstant(High-Low, VT), ISD::SETULE);
1600 }
1601 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001602
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001603 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001604 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesene7fdef42012-08-20 21:39:52 +00001605 // TrueBB and FalseBB are always different unless the incoming IR is
1606 // degenerate. This only happens when running llc on weird IR.
1607 if (CB.TrueBB != CB.FalseBB)
1608 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001609
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001610 // Set NextBlock to be the MBB immediately after the current one, if any.
1611 // This is used to avoid emitting unnecessary branches to the next block.
1612 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001613 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001614 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001615 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001616
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001617 // If the lhs block is the next block, invert the condition so that we can
1618 // fall through to the lhs instead of the rhs block.
1619 if (CB.TrueBB == NextBlock) {
1620 std::swap(CB.TrueBB, CB.FalseBB);
1621 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001622 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001623 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001624
Dale Johannesenf5d97892009-02-04 01:48:28 +00001625 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001626 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001627 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001628
Evan Cheng266a99d2010-09-23 06:51:55 +00001629 // Insert the false branch. Do this even if it's a fall through branch,
1630 // this makes it easier to do DAG optimizations which require inverting
1631 // the branch condition.
1632 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1633 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001634
1635 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001636}
1637
1638/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001639void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001640 // Emit the code for the jump table
1641 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001642 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001643 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1644 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001645 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001646 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1647 MVT::Other, Index.getValue(1),
1648 Table, Index);
1649 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001650}
1651
1652/// visitJumpTableHeader - This function emits necessary code to produce index
1653/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001654void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001655 JumpTableHeader &JTH,
1656 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001657 // Subtract the lowest switch case value from the value being switched on and
1658 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001659 // difference between smallest and largest cases.
1660 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001661 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001662 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001663 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001664
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001665 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001666 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001667 // can be used as an index into the jump table in a subsequent basic block.
1668 // This value may be smaller or larger than the target's pointer type, and
1669 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001670 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001671
Dan Gohman89496d02010-07-02 00:10:16 +00001672 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001673 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1674 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001675 JT.Reg = JumpTableReg;
1676
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001677 // Emit the range check for the jump table, and branch to the default block
1678 // for the switch statement if the value being switched on exceeds the largest
1679 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001680 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001681 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001682 DAG.getConstant(JTH.Last-JTH.First,VT),
1683 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001684
1685 // Set NextBlock to be the MBB immediately after the current one, if any.
1686 // This is used to avoid emitting unnecessary branches to the next block.
1687 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001688 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001689
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001690 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001691 NextBlock = BBI;
1692
Dale Johannesen66978ee2009-01-31 02:22:37 +00001693 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001694 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001695 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001696
Bill Wendling4533cac2010-01-28 21:51:40 +00001697 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001698 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1699 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001700
Bill Wendling87710f02009-12-21 23:47:40 +00001701 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001702}
1703
1704/// visitBitTestHeader - This function emits necessary code to produce value
1705/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001706void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1707 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001708 // Subtract the minimum value
1709 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001710 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001711 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001712 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001713
1714 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001715 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001716 TLI.getSetCCResultType(Sub.getValueType()),
1717 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001718 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001719
Evan Chengd08e5b42011-01-06 01:02:44 +00001720 // Determine the type of the test operands.
1721 bool UsePtrType = false;
1722 if (!TLI.isTypeLegal(VT))
1723 UsePtrType = true;
1724 else {
1725 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman5c75af62011-10-12 22:46:45 +00001726 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001727 // Switch table case range are encoded into series of masks.
1728 // Just use pointer type, it's guaranteed to fit.
1729 UsePtrType = true;
1730 break;
1731 }
1732 }
1733 if (UsePtrType) {
1734 VT = TLI.getPointerTy();
1735 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1736 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001737
Evan Chengd08e5b42011-01-06 01:02:44 +00001738 B.RegVT = VT;
1739 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001740 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001741 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001742
1743 // Set NextBlock to be the MBB immediately after the current one, if any.
1744 // This is used to avoid emitting unnecessary branches to the next block.
1745 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001746 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001747 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001748 NextBlock = BBI;
1749
1750 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1751
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001752 addSuccessorWithWeight(SwitchBB, B.Default);
1753 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001754
Dale Johannesen66978ee2009-01-31 02:22:37 +00001755 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001756 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001757 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001758
Evan Cheng8c1f4322010-09-23 18:32:19 +00001759 if (MBB != NextBlock)
1760 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1761 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001762
Bill Wendling87710f02009-12-21 23:47:40 +00001763 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001764}
1765
1766/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001767void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1768 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001769 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001770 BitTestCase &B,
1771 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001772 EVT VT = BB.RegVT;
1773 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1774 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001775 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001776 unsigned PopCount = CountPopulation_64(B.Mask);
1777 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001778 // Testing for a single bit; just compare the shift count with what it
1779 // would need to be to shift a 1 bit in that position.
1780 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001781 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001782 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001783 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001784 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001785 } else if (PopCount == BB.Range) {
1786 // There is only one zero bit in the range, test for it directly.
1787 Cmp = DAG.getSetCC(getCurDebugLoc(),
1788 TLI.getSetCCResultType(VT),
1789 ShiftOp,
1790 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1791 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001792 } else {
1793 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001794 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1795 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001796
Dan Gohman8e0163a2010-06-24 02:06:24 +00001797 // Emit bit tests and jumps
1798 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001799 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001800 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001801 TLI.getSetCCResultType(VT),
1802 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001803 ISD::SETNE);
1804 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001805
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001806 addSuccessorWithWeight(SwitchBB, B.TargetBB);
1807 addSuccessorWithWeight(SwitchBB, NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001808
Dale Johannesen66978ee2009-01-31 02:22:37 +00001809 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001810 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001811 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001812
1813 // Set NextBlock to be the MBB immediately after the current one, if any.
1814 // This is used to avoid emitting unnecessary branches to the next block.
1815 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001816 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001817 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001818 NextBlock = BBI;
1819
Evan Cheng8c1f4322010-09-23 18:32:19 +00001820 if (NextMBB != NextBlock)
1821 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1822 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001823
Bill Wendling87710f02009-12-21 23:47:40 +00001824 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001825}
1826
Dan Gohman46510a72010-04-15 01:51:59 +00001827void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001828 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001829
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001830 // Retrieve successors.
1831 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1832 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1833
Gabor Greifb67e6b32009-01-15 11:10:44 +00001834 const Value *Callee(I.getCalledValue());
Nuno Lopes85b40892012-06-28 22:30:12 +00001835 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greifb67e6b32009-01-15 11:10:44 +00001836 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001837 visitInlineAsm(&I);
Nuno Lopes85b40892012-06-28 22:30:12 +00001838 else if (Fn && Fn->isIntrinsic()) {
1839 assert(Fn->getIntrinsicID() == Intrinsic::donothing);
Nuno Lopes4532bf62012-07-18 00:07:17 +00001840 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
Nuno Lopes85b40892012-06-28 22:30:12 +00001841 } else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001842 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001843
1844 // If the value of the invoke is used outside of its defining block, make it
1845 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001846 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001847
1848 // Update successor info
Chandler Carruthf2645682011-11-22 11:37:46 +00001849 addSuccessorWithWeight(InvokeMBB, Return);
1850 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001851
1852 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001853 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1854 MVT::Other, getControlRoot(),
1855 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001856}
1857
Bill Wendlingdccc03b2011-07-31 06:30:59 +00001858void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1859 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1860}
1861
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001862void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1863 assert(FuncInfo.MBB->isLandingPad() &&
1864 "Call to landingpad not in landing pad!");
1865
1866 MachineBasicBlock *MBB = FuncInfo.MBB;
1867 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1868 AddLandingPadInfo(LP, MMI, MBB);
1869
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001870 // If there aren't registers to copy the values into (e.g., during SjLj
1871 // exceptions), then don't bother to create these DAG nodes.
Lang Hames07961342012-02-14 04:45:49 +00001872 if (TLI.getExceptionPointerRegister() == 0 &&
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001873 TLI.getExceptionSelectorRegister() == 0)
1874 return;
1875
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001876 SmallVector<EVT, 2> ValueVTs;
1877 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
1878
1879 // Insert the EXCEPTIONADDR instruction.
1880 assert(FuncInfo.MBB->isLandingPad() &&
1881 "Call to eh.exception not in landing pad!");
1882 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1883 SDValue Ops[2];
1884 Ops[0] = DAG.getRoot();
1885 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurDebugLoc(), VTs, Ops, 1);
1886 SDValue Chain = Op1.getValue(1);
1887
1888 // Insert the EHSELECTION instruction.
1889 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1890 Ops[0] = Op1;
1891 Ops[1] = Chain;
1892 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurDebugLoc(), VTs, Ops, 2);
1893 Chain = Op2.getValue(1);
1894 Op2 = DAG.getSExtOrTrunc(Op2, getCurDebugLoc(), MVT::i32);
1895
1896 Ops[0] = Op1;
1897 Ops[1] = Op2;
1898 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
1899 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1900 &Ops[0], 2);
1901
1902 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1903 setValue(&LP, RetPair.first);
1904 DAG.setRoot(RetPair.second);
1905}
1906
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001907/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1908/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001909bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1910 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001911 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001912 MachineBasicBlock *Default,
1913 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001914 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001915 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001916 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001917 return false;
1918
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001919 // Get the MachineFunction which holds the current MBB. This is used when
1920 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001921 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001922
1923 // Figure out which block is immediately after the current one.
1924 MachineBasicBlock *NextBlock = 0;
1925 MachineFunction::iterator BBI = CR.CaseBB;
1926
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001927 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001928 NextBlock = BBI;
1929
Benjamin Kramerce750f02010-11-22 09:45:38 +00001930 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001931 // is the same as the other, but has one bit unset that the other has set,
1932 // use bit manipulation to do two compares at once. For example:
1933 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001934 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1935 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1936 if (Size == 2 && CR.CaseBB == SwitchBB) {
1937 Case &Small = *CR.Range.first;
1938 Case &Big = *(CR.Range.second-1);
1939
1940 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1941 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1942 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1943
1944 // Check that there is only one bit different.
1945 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1946 (SmallValue | BigValue) == BigValue) {
1947 // Isolate the common bit.
1948 APInt CommonBit = BigValue & ~SmallValue;
1949 assert((SmallValue | CommonBit) == BigValue &&
1950 CommonBit.countPopulation() == 1 && "Not a common bit?");
1951
1952 SDValue CondLHS = getValue(SV);
1953 EVT VT = CondLHS.getValueType();
1954 DebugLoc DL = getCurDebugLoc();
1955
1956 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1957 DAG.getConstant(CommonBit, VT));
1958 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1959 Or, DAG.getConstant(BigValue, VT),
1960 ISD::SETEQ);
1961
1962 // Update successor info.
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001963 addSuccessorWithWeight(SwitchBB, Small.BB);
1964 addSuccessorWithWeight(SwitchBB, Default);
Benjamin Kramerce750f02010-11-22 09:45:38 +00001965
1966 // Insert the true branch.
1967 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1968 getControlRoot(), Cond,
1969 DAG.getBasicBlock(Small.BB));
1970
1971 // Insert the false branch.
1972 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1973 DAG.getBasicBlock(Default));
1974
1975 DAG.setRoot(BrCond);
1976 return true;
1977 }
1978 }
1979 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001980
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00001981 // Order cases by weight so the most likely case will be checked first.
1982 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1983 if (BPI) {
1984 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
1985 uint32_t IWeight = BPI->getEdgeWeight(SwitchBB->getBasicBlock(),
1986 I->BB->getBasicBlock());
1987 for (CaseItr J = CR.Range.first; J < I; ++J) {
1988 uint32_t JWeight = BPI->getEdgeWeight(SwitchBB->getBasicBlock(),
1989 J->BB->getBasicBlock());
1990 if (IWeight > JWeight)
1991 std::swap(*I, *J);
1992 }
1993 }
1994 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001995 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00001996 Case &BackCase = *(CR.Range.second-1);
Benjamin Kramer5db954d2012-05-26 21:19:12 +00001997 if (Size > 1 &&
1998 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001999 // The last case block won't fall through into 'NextBlock' if we emit the
2000 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerc511b2a2012-05-26 20:01:32 +00002001 // We start at the bottom as it's the case with the least weight.
Benjamin Kramercf1d69d2012-05-27 10:56:55 +00002002 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002003 if (I->BB == NextBlock) {
2004 std::swap(*I, BackCase);
2005 break;
2006 }
2007 }
2008 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002009
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002010 // Create a CaseBlock record representing a conditional branch to
2011 // the Case's target mbb if the value being switched on SV is equal
2012 // to C.
2013 MachineBasicBlock *CurBlock = CR.CaseBB;
2014 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2015 MachineBasicBlock *FallThrough;
2016 if (I != E-1) {
2017 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2018 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002019
2020 // Put SV in a virtual register to make it available from the new blocks.
2021 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002022 } else {
2023 // If the last case doesn't match, go to the default block.
2024 FallThrough = Default;
2025 }
2026
Dan Gohman46510a72010-04-15 01:51:59 +00002027 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002028 ISD::CondCode CC;
2029 if (I->High == I->Low) {
2030 // This is just small small case range :) containing exactly 1 case
2031 CC = ISD::SETEQ;
2032 LHS = SV; RHS = I->High; MHS = NULL;
2033 } else {
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002034 CC = ISD::SETCC_INVALID;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002035 LHS = I->Low; MHS = SV; RHS = I->High;
2036 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002037
2038 uint32_t ExtraWeight = I->ExtraWeight;
2039 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2040 /* me */ CurBlock,
2041 /* trueweight */ ExtraWeight / 2, /* falseweight */ ExtraWeight / 2);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002042
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002043 // If emitting the first comparison, just call visitSwitchCase to emit the
2044 // code into the current block. Otherwise, push the CaseBlock onto the
2045 // vector to be later processed by SDISel, and insert the node's MBB
2046 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002047 if (CurBlock == SwitchBB)
2048 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002049 else
2050 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002051
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002052 CurBlock = FallThrough;
2053 }
2054
2055 return true;
2056}
2057
2058static inline bool areJTsAllowed(const TargetLowering &TLI) {
Evan Cheng769951f2012-07-02 22:39:56 +00002059 return TLI.supportJumpTables() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00002060 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2061 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002062}
Anton Korobeynikov23218582008-12-23 22:25:27 +00002063
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002064static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002065 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002066 APInt LastExt = Last.zext(BitWidth), FirstExt = First.zext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002067 return (LastExt - FirstExt + 1ULL);
2068}
2069
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002070/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002071bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2072 CaseRecVector &WorkList,
2073 const Value *SV,
2074 MachineBasicBlock *Default,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002075 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002076 Case& FrontCase = *CR.Range.first;
2077 Case& BackCase = *(CR.Range.second-1);
2078
Chris Lattnere880efe2009-11-07 07:50:34 +00002079 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2080 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002081
Chris Lattnere880efe2009-11-07 07:50:34 +00002082 APInt TSize(First.getBitWidth(), 0);
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002083 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002084 TSize += I->size();
2085
Dan Gohmane0567812010-04-08 23:03:40 +00002086 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002087 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002088
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002089 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002090 // The density is TSize / Range. Require at least 40%.
2091 // It should not be possible for IntTSize to saturate for sane code, but make
2092 // sure we handle Range saturation correctly.
2093 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2094 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2095 if (IntTSize * 10 < IntRange * 4)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002096 return false;
2097
David Greene4b69d992010-01-05 01:24:57 +00002098 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002099 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002100 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002101
2102 // Get the MachineFunction which holds the current MBB. This is used when
2103 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002104 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002105
2106 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002107 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002108 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002109
2110 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2111
2112 // Create a new basic block to hold the code for loading the address
2113 // of the jump table, and jumping to it. Update successor information;
2114 // we will either branch to the default case for the switch, or the jump
2115 // table.
2116 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2117 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002118
2119 addSuccessorWithWeight(CR.CaseBB, Default);
2120 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002121
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002122 // Build a vector of destination BBs, corresponding to each target
2123 // of the jump table. If the value of the jump table slot corresponds to
2124 // a case statement, push the case's BB onto the vector, otherwise, push
2125 // the default BB.
2126 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002127 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002128 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002129 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2130 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002131
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002132 if (Low.ule(TEI) && TEI.ule(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002133 DestBBs.push_back(I->BB);
2134 if (TEI==High)
2135 ++I;
2136 } else {
2137 DestBBs.push_back(Default);
2138 }
2139 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002140
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002141 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002142 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2143 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002144 E = DestBBs.end(); I != E; ++I) {
2145 if (!SuccsHandled[(*I)->getNumber()]) {
2146 SuccsHandled[(*I)->getNumber()] = true;
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002147 addSuccessorWithWeight(JumpTableBB, *I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002148 }
2149 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002150
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002151 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002152 unsigned JTEncoding = TLI.getJumpTableEncoding();
2153 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002154 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002155
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002156 // Set the jump table information so that we can codegen it as a second
2157 // MachineBasicBlock
2158 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002159 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2160 if (CR.CaseBB == SwitchBB)
2161 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002162
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002163 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002164 return true;
2165}
2166
2167/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2168/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002169bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2170 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002171 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002172 MachineBasicBlock *Default,
2173 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002174 // Get the MachineFunction which holds the current MBB. This is used when
2175 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002176 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002177
2178 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002179 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002180 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002181
2182 Case& FrontCase = *CR.Range.first;
2183 Case& BackCase = *(CR.Range.second-1);
2184 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2185
2186 // Size is the number of Cases represented by this range.
2187 unsigned Size = CR.Range.second - CR.Range.first;
2188
Chris Lattnere880efe2009-11-07 07:50:34 +00002189 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2190 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002191 double FMetric = 0;
2192 CaseItr Pivot = CR.Range.first + Size/2;
2193
2194 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2195 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002196 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002197 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2198 I!=E; ++I)
2199 TSize += I->size();
2200
Chris Lattnere880efe2009-11-07 07:50:34 +00002201 APInt LSize = FrontCase.size();
2202 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002203 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002204 << "First: " << First << ", Last: " << Last <<'\n'
2205 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002206 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2207 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002208 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2209 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002210 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiyc2c52a62012-05-15 06:50:18 +00002211 assert((Range - 2ULL).isNonNegative() &&
2212 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002213 // Use volatile double here to avoid excess precision issues on some hosts,
2214 // e.g. that use 80-bit X87 registers.
2215 volatile double LDensity =
2216 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002217 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002218 volatile double RDensity =
2219 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002220 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002221 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002222 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002223 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002224 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2225 << "LDensity: " << LDensity
2226 << ", RDensity: " << RDensity << '\n'
2227 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002228 if (FMetric < Metric) {
2229 Pivot = J;
2230 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002231 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002232 }
2233
2234 LSize += J->size();
2235 RSize -= J->size();
2236 }
2237 if (areJTsAllowed(TLI)) {
2238 // If our case is dense we *really* should handle it earlier!
2239 assert((FMetric > 0) && "Should handle dense range earlier!");
2240 } else {
2241 Pivot = CR.Range.first + Size/2;
2242 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002243
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002244 CaseRange LHSR(CR.Range.first, Pivot);
2245 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002246 const Constant *C = Pivot->Low;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002247 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002248
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002249 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002250 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002251 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002252 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002253 // Pivot's Value, then we can branch directly to the LHS's Target,
2254 // rather than creating a leaf node for it.
2255 if ((LHSR.second - LHSR.first) == 1 &&
2256 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002257 cast<ConstantInt>(C)->getValue() ==
2258 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002259 TrueBB = LHSR.first->BB;
2260 } else {
2261 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2262 CurMF->insert(BBI, TrueBB);
2263 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002264
2265 // Put SV in a virtual register to make it available from the new blocks.
2266 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002267 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002268
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002269 // Similar to the optimization above, if the Value being switched on is
2270 // known to be less than the Constant CR.LT, and the current Case Value
2271 // is CR.LT - 1, then we can branch directly to the target block for
2272 // the current Case Value, rather than emitting a RHS leaf node for it.
2273 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002274 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2275 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002276 FalseBB = RHSR.first->BB;
2277 } else {
2278 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2279 CurMF->insert(BBI, FalseBB);
2280 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002281
2282 // Put SV in a virtual register to make it available from the new blocks.
2283 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002284 }
2285
2286 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002287 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002288 // Otherwise, branch to LHS.
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002289 CaseBlock CB(ISD::SETULT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002290
Dan Gohman99be8ae2010-04-19 22:41:47 +00002291 if (CR.CaseBB == SwitchBB)
2292 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002293 else
2294 SwitchCases.push_back(CB);
2295
2296 return true;
2297}
2298
2299/// handleBitTestsSwitchCase - if current case range has few destination and
2300/// range span less, than machine word bitwidth, encode case range into series
2301/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002302bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2303 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002304 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002305 MachineBasicBlock* Default,
2306 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002307 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002308 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002309
2310 Case& FrontCase = *CR.Range.first;
2311 Case& BackCase = *(CR.Range.second-1);
2312
2313 // Get the MachineFunction which holds the current MBB. This is used when
2314 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002315 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002316
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002317 // If target does not have legal shift left, do not emit bit tests at all.
2318 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2319 return false;
2320
Anton Korobeynikov23218582008-12-23 22:25:27 +00002321 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002322 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2323 I!=E; ++I) {
2324 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002325 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002326 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002327
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002328 // Count unique destinations
2329 SmallSet<MachineBasicBlock*, 4> Dests;
2330 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2331 Dests.insert(I->BB);
2332 if (Dests.size() > 3)
2333 // Don't bother the code below, if there are too much unique destinations
2334 return false;
2335 }
David Greene4b69d992010-01-05 01:24:57 +00002336 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002337 << Dests.size() << '\n'
2338 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002339
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002340 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002341 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2342 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002343 APInt cmpRange = maxValue - minValue;
2344
David Greene4b69d992010-01-05 01:24:57 +00002345 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002346 << "Low bound: " << minValue << '\n'
2347 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002348
Dan Gohmane0567812010-04-08 23:03:40 +00002349 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002350 (!(Dests.size() == 1 && numCmps >= 3) &&
2351 !(Dests.size() == 2 && numCmps >= 5) &&
2352 !(Dests.size() >= 3 && numCmps >= 6)))
2353 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002354
David Greene4b69d992010-01-05 01:24:57 +00002355 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002356 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2357
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002358 // Optimize the case where all the case values fit in a
2359 // word without having to subtract minValue. In this case,
2360 // we can optimize away the subtraction.
Stepan Dyatkovskiyc187df22012-05-17 08:56:30 +00002361 if (maxValue.ult(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002362 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002363 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002364 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002365 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002366
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002367 CaseBitsVector CasesBits;
2368 unsigned i, count = 0;
2369
2370 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2371 MachineBasicBlock* Dest = I->BB;
2372 for (i = 0; i < count; ++i)
2373 if (Dest == CasesBits[i].BB)
2374 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002375
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002376 if (i == count) {
2377 assert((count < 3) && "Too much destinations to test!");
2378 CasesBits.push_back(CaseBits(0, Dest, 0));
2379 count++;
2380 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002381
2382 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2383 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2384
2385 uint64_t lo = (lowValue - lowBound).getZExtValue();
2386 uint64_t hi = (highValue - lowBound).getZExtValue();
2387
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002388 for (uint64_t j = lo; j <= hi; j++) {
2389 CasesBits[i].Mask |= 1ULL << j;
2390 CasesBits[i].Bits++;
2391 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002392
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002393 }
2394 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002395
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002396 BitTestInfo BTC;
2397
2398 // Figure out which block is immediately after the current one.
2399 MachineFunction::iterator BBI = CR.CaseBB;
2400 ++BBI;
2401
2402 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2403
David Greene4b69d992010-01-05 01:24:57 +00002404 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002405 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002406 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002407 << ", Bits: " << CasesBits[i].Bits
2408 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002409
2410 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2411 CurMF->insert(BBI, CaseBB);
2412 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2413 CaseBB,
2414 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002415
2416 // Put SV in a virtual register to make it available from the new blocks.
2417 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002418 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002419
2420 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002421 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002422 CR.CaseBB, Default, BTC);
2423
Dan Gohman99be8ae2010-04-19 22:41:47 +00002424 if (CR.CaseBB == SwitchBB)
2425 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002426
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002427 BitTestCases.push_back(BTB);
2428
2429 return true;
2430}
2431
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002432/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002433size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2434 const SwitchInst& SI) {
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002435
2436 /// Use a shorter form of declaration, and also
2437 /// show the we want to use CRSBuilder as Clusterifier.
Stepan Dyatkovskiy4319a552012-06-02 07:26:00 +00002438 typedef IntegersSubsetMapping<MachineBasicBlock> Clusterifier;
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002439
2440 Clusterifier TheClusterifier;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002441
2442 // Start with "simple" cases
Stepan Dyatkovskiy3d3abe02012-03-11 06:09:17 +00002443 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end();
Stepan Dyatkovskiyc10fa6c2012-03-08 07:06:20 +00002444 i != e; ++i) {
2445 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002446 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2447
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002448 TheClusterifier.add(i.getCaseValueEx(), SMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002449 }
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002450
2451 TheClusterifier.optimize();
2452
2453 BranchProbabilityInfo *BPI = FuncInfo.BPI;
2454 size_t numCmps = 0;
2455 for (Clusterifier::RangeIterator i = TheClusterifier.begin(),
2456 e = TheClusterifier.end(); i != e; ++i, ++numCmps) {
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002457 Clusterifier::Cluster &C = *i;
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002458 unsigned W = 0;
2459 if (BPI) {
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002460 W = BPI->getEdgeWeight(SI.getParent(), C.second->getBasicBlock());
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002461 if (!W)
2462 W = 16;
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002463 W *= C.first.Weight;
2464 BPI->setEdgeWeight(SI.getParent(), C.second->getBasicBlock(), W);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002465 }
2466
Stepan Dyatkovskiy484fc932012-05-28 12:39:09 +00002467 // FIXME: Currently work with ConstantInt based numbers.
2468 // Changing it to APInt based is a pretty heavy for this commit.
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002469 Cases.push_back(Case(C.first.getLow().toConstantInt(),
2470 C.first.getHigh().toConstantInt(), C.second, W));
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002471
Stepan Dyatkovskiy66d79ce2012-07-04 05:53:05 +00002472 if (C.first.getLow() != C.first.getHigh())
Stepan Dyatkovskiy05cfe2e2012-05-18 08:32:28 +00002473 // A range counts double, since it requires two compares.
2474 ++numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002475 }
2476
2477 return numCmps;
2478}
2479
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002480void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2481 MachineBasicBlock *Last) {
2482 // Update JTCases.
2483 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2484 if (JTCases[i].first.HeaderBB == First)
2485 JTCases[i].first.HeaderBB = Last;
2486
2487 // Update BitTestCases.
2488 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2489 if (BitTestCases[i].Parent == First)
2490 BitTestCases[i].Parent = Last;
2491}
2492
Dan Gohman46510a72010-04-15 01:51:59 +00002493void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002494 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002495
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002496 // Figure out which block is immediately after the current one.
2497 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002498 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2499
2500 // If there is only the default destination, branch to it if it is not the
2501 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002502 if (!SI.getNumCases()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002503 // Update machine-CFG edges.
2504
2505 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002506 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002507 if (Default != NextBlock)
2508 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2509 MVT::Other, getControlRoot(),
2510 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002511
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002512 return;
2513 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002514
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002515 // If there are any non-default case statements, create a vector of Cases
2516 // representing each one, and sort the vector so that we can efficiently
2517 // create a binary search tree from them.
2518 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002519 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002520 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002521 << ". Total compares: " << numCmps << '\n');
Duncan Sands17001ce2011-10-18 12:44:00 +00002522 (void)numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002523
2524 // Get the Value to be switched on and default basic blocks, which will be
2525 // inserted into CaseBlock records, representing basic blocks in the binary
2526 // search tree.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002527 const Value *SV = SI.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002528
2529 // Push the initial CaseRec onto the worklist
2530 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002531 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2532 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002533
2534 while (!WorkList.empty()) {
2535 // Grab a record representing a case range to process off the worklist
2536 CaseRec CR = WorkList.back();
2537 WorkList.pop_back();
2538
Dan Gohman99be8ae2010-04-19 22:41:47 +00002539 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002540 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002541
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002542 // If the range has few cases (two or less) emit a series of specific
2543 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002544 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002545 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002546
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002547 // If the switch has more than 5 blocks, and at least 40% dense, and the
2548 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002549 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002550 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002551 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002552
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002553 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2554 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002555 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002556 }
2557}
2558
Dan Gohman46510a72010-04-15 01:51:59 +00002559void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002560 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002561
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002562 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002563 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002564 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002565 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002566 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002567 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002568 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002569 for (unsigned i = 0, e = succs.size(); i != e; ++i) {
2570 MachineBasicBlock *Succ = FuncInfo.MBBMap[succs[i]];
2571 addSuccessorWithWeight(IndirectBrMBB, Succ);
2572 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002573
Bill Wendling4533cac2010-01-28 21:51:40 +00002574 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2575 MVT::Other, getControlRoot(),
2576 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002577}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002578
Dan Gohman46510a72010-04-15 01:51:59 +00002579void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002580 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002581 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002582 if (isa<Constant>(I.getOperand(0)) &&
2583 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2584 SDValue Op2 = getValue(I.getOperand(1));
2585 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2586 Op2.getValueType(), Op2));
2587 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002588 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002589
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002590 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002591}
2592
Dan Gohman46510a72010-04-15 01:51:59 +00002593void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002594 SDValue Op1 = getValue(I.getOperand(0));
2595 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002596 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2597 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002598}
2599
Dan Gohman46510a72010-04-15 01:51:59 +00002600void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002601 SDValue Op1 = getValue(I.getOperand(0));
2602 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002603
2604 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2605
Chris Lattnerd3027732011-02-13 09:02:52 +00002606 // Coerce the shift amount to the right type if we can.
2607 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002608 unsigned ShiftSize = ShiftTy.getSizeInBits();
2609 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002610 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002611
Dan Gohman57fc82d2009-04-09 03:51:29 +00002612 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002613 if (ShiftSize > Op2Size)
2614 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002615
Dan Gohman57fc82d2009-04-09 03:51:29 +00002616 // If the operand is larger than the shift count type but the shift
2617 // count type has enough bits to represent any shift value, truncate
2618 // it now. This is a common case and it exposes the truncate to
2619 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002620 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2621 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2622 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002623 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002624 else
Chris Lattnere0751182011-02-13 19:09:16 +00002625 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002626 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002627
Bill Wendling4533cac2010-01-28 21:51:40 +00002628 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2629 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002630}
2631
Benjamin Kramer9c640302011-07-08 10:31:30 +00002632void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002633 SDValue Op1 = getValue(I.getOperand(0));
2634 SDValue Op2 = getValue(I.getOperand(1));
2635
2636 // Turn exact SDivs into multiplications.
2637 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2638 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002639 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2640 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002641 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2642 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2643 else
2644 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2645 Op1, Op2));
2646}
2647
Dan Gohman46510a72010-04-15 01:51:59 +00002648void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002649 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002650 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002651 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002652 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002653 predicate = ICmpInst::Predicate(IC->getPredicate());
2654 SDValue Op1 = getValue(I.getOperand(0));
2655 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002656 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002657
Owen Andersone50ed302009-08-10 22:56:29 +00002658 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002659 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002660}
2661
Dan Gohman46510a72010-04-15 01:51:59 +00002662void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002663 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002664 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002665 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002666 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002667 predicate = FCmpInst::Predicate(FC->getPredicate());
2668 SDValue Op1 = getValue(I.getOperand(0));
2669 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002670 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002671 if (TM.Options.NoNaNsFPMath)
2672 Condition = getFCmpCodeWithoutNaN(Condition);
Owen Andersone50ed302009-08-10 22:56:29 +00002673 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002674 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002675}
2676
Dan Gohman46510a72010-04-15 01:51:59 +00002677void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002678 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002679 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2680 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002681 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002682
Bill Wendling49fcff82009-12-21 22:30:11 +00002683 SmallVector<SDValue, 4> Values(NumValues);
2684 SDValue Cond = getValue(I.getOperand(0));
2685 SDValue TrueVal = getValue(I.getOperand(1));
2686 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sands28b77e92011-09-06 19:07:46 +00002687 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2688 ISD::VSELECT : ISD::SELECT;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002689
Bill Wendling4533cac2010-01-28 21:51:40 +00002690 for (unsigned i = 0; i != NumValues; ++i)
Duncan Sands28b77e92011-09-06 19:07:46 +00002691 Values[i] = DAG.getNode(OpCode, getCurDebugLoc(),
2692 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002693 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002694 SDValue(TrueVal.getNode(),
2695 TrueVal.getResNo() + i),
2696 SDValue(FalseVal.getNode(),
2697 FalseVal.getResNo() + i));
2698
Bill Wendling4533cac2010-01-28 21:51:40 +00002699 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2700 DAG.getVTList(&ValueVTs[0], NumValues),
2701 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002702}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002703
Dan Gohman46510a72010-04-15 01:51:59 +00002704void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002705 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2706 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002707 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002708 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002709}
2710
Dan Gohman46510a72010-04-15 01:51:59 +00002711void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002712 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2713 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2714 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002715 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002716 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002717}
2718
Dan Gohman46510a72010-04-15 01:51:59 +00002719void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002720 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2721 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2722 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002723 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002724 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002725}
2726
Dan Gohman46510a72010-04-15 01:51:59 +00002727void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002728 // FPTrunc is never a no-op cast, no need to check
2729 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002730 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002731 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
Pete Cooperf57e1c22012-01-17 01:54:07 +00002732 DestVT, N,
2733 DAG.getTargetConstant(0, TLI.getPointerTy())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002734}
2735
Dan Gohman46510a72010-04-15 01:51:59 +00002736void SelectionDAGBuilder::visitFPExt(const User &I){
Hal Finkel46bb70c2011-10-18 03:51:57 +00002737 // FPExt is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002738 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002739 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002740 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002741}
2742
Dan Gohman46510a72010-04-15 01:51:59 +00002743void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002744 // FPToUI is never a no-op cast, no need to check
2745 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002746 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002747 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002748}
2749
Dan Gohman46510a72010-04-15 01:51:59 +00002750void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002751 // FPToSI is never a no-op cast, no need to check
2752 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002753 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002754 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002755}
2756
Dan Gohman46510a72010-04-15 01:51:59 +00002757void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002758 // UIToFP is never a no-op cast, no need to check
2759 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002760 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002761 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002762}
2763
Dan Gohman46510a72010-04-15 01:51:59 +00002764void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002765 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002766 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002767 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002768 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002769}
2770
Dan Gohman46510a72010-04-15 01:51:59 +00002771void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002772 // What to do depends on the size of the integer and the size of the pointer.
2773 // We can either truncate, zero extend, or no-op, accordingly.
2774 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002775 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002776 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002777}
2778
Dan Gohman46510a72010-04-15 01:51:59 +00002779void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002780 // What to do depends on the size of the integer and the size of the pointer.
2781 // We can either truncate, zero extend, or no-op, accordingly.
2782 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002783 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002784 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002785}
2786
Dan Gohman46510a72010-04-15 01:51:59 +00002787void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002788 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002789 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002790
Bill Wendling49fcff82009-12-21 22:30:11 +00002791 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002792 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002793 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002794 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002795 DestVT, N)); // convert types.
2796 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002797 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002798}
2799
Dan Gohman46510a72010-04-15 01:51:59 +00002800void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002801 SDValue InVec = getValue(I.getOperand(0));
2802 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002803 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002804 TLI.getPointerTy(),
2805 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002806 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2807 TLI.getValueType(I.getType()),
2808 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002809}
2810
Dan Gohman46510a72010-04-15 01:51:59 +00002811void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002812 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002813 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002814 TLI.getPointerTy(),
2815 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002816 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2817 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002818}
2819
Craig Topper51578342012-01-04 09:23:09 +00002820// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00002821// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topper51578342012-01-04 09:23:09 +00002822// specified sequential range [L, L+Pos). or is undef.
2823static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper23de31b2012-04-11 03:06:35 +00002824 unsigned Pos, unsigned Size, int Low) {
2825 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topper51578342012-01-04 09:23:09 +00002826 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman9008ca62009-04-27 18:41:29 +00002827 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002828 return true;
2829}
2830
Dan Gohman46510a72010-04-15 01:51:59 +00002831void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00002832 SDValue Src1 = getValue(I.getOperand(0));
2833 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002834
Chris Lattner56243b82012-01-26 02:51:13 +00002835 SmallVector<int, 8> Mask;
2836 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
2837 unsigned MaskNumElts = Mask.size();
2838
Owen Andersone50ed302009-08-10 22:56:29 +00002839 EVT VT = TLI.getValueType(I.getType());
2840 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002841 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002842
Mon P Wangc7849c22008-11-16 05:06:27 +00002843 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002844 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2845 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002846 return;
2847 }
2848
2849 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002850 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2851 // Mask is longer than the source vectors and is a multiple of the source
2852 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002853 // lengths match.
Craig Topper51578342012-01-04 09:23:09 +00002854 if (SrcNumElts*2 == MaskNumElts) {
2855 // First check for Src1 in low and Src2 in high
2856 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2857 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2858 // The shuffle is concatenating two vectors together.
2859 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2860 VT, Src1, Src2));
2861 return;
2862 }
2863 // Then check for Src2 in low and Src1 in high
2864 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2865 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2866 // The shuffle is concatenating two vectors together.
2867 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2868 VT, Src2, Src1));
2869 return;
2870 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002871 }
2872
Mon P Wangc7849c22008-11-16 05:06:27 +00002873 // Pad both vectors with undefs to make them the same length as the mask.
2874 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002875 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2876 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002877 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002878
Nate Begeman9008ca62009-04-27 18:41:29 +00002879 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2880 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002881 MOps1[0] = Src1;
2882 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002883
2884 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2885 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002886 &MOps1[0], NumConcat);
2887 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002888 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002889 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002890
Mon P Wangaeb06d22008-11-10 04:46:22 +00002891 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002892 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002893 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002894 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00002895 if (Idx >= (int)SrcNumElts)
2896 Idx -= SrcNumElts - MaskNumElts;
2897 MappedOps.push_back(Idx);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002898 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002899
Bill Wendling4533cac2010-01-28 21:51:40 +00002900 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2901 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002902 return;
2903 }
2904
Mon P Wangc7849c22008-11-16 05:06:27 +00002905 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002906 // Analyze the access pattern of the vector to see if we can extract
2907 // two subvectors and do the shuffle. The analysis is done by calculating
2908 // the range of elements the mask access on both vectors.
Craig Topper10612dc2012-04-08 23:15:04 +00002909 int MinRange[2] = { static_cast<int>(SrcNumElts),
2910 static_cast<int>(SrcNumElts)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002911 int MaxRange[2] = {-1, -1};
2912
Nate Begeman5a5ca152009-04-29 05:20:52 +00002913 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002914 int Idx = Mask[i];
Craig Topper10612dc2012-04-08 23:15:04 +00002915 unsigned Input = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002916 if (Idx < 0)
2917 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002918
Nate Begeman5a5ca152009-04-29 05:20:52 +00002919 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002920 Input = 1;
2921 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002922 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002923 if (Idx > MaxRange[Input])
2924 MaxRange[Input] = Idx;
2925 if (Idx < MinRange[Input])
2926 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002927 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002928
Mon P Wangc7849c22008-11-16 05:06:27 +00002929 // Check if the access is smaller than the vector size and can we find
2930 // a reasonable extract index.
Craig Topper10612dc2012-04-08 23:15:04 +00002931 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
2932 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002933 int StartIdx[2]; // StartIdx to extract from
Craig Topper10612dc2012-04-08 23:15:04 +00002934 for (unsigned Input = 0; Input < 2; ++Input) {
2935 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002936 RangeUse[Input] = 0; // Unused
2937 StartIdx[Input] = 0;
Craig Topperf873dde2012-04-08 17:53:33 +00002938 continue;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002939 }
Craig Topperf873dde2012-04-08 17:53:33 +00002940
2941 // Find a good start index that is a multiple of the mask length. Then
2942 // see if the rest of the elements are in range.
2943 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
2944 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
2945 StartIdx[Input] + MaskNumElts <= SrcNumElts)
2946 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002947 }
2948
Bill Wendling636e2582009-08-21 18:16:06 +00002949 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002950 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002951 return;
2952 }
Craig Topper10612dc2012-04-08 23:15:04 +00002953 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002954 // Extract appropriate subvector and generate a vector shuffle
Craig Topper10612dc2012-04-08 23:15:04 +00002955 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002956 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002957 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002958 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002959 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002960 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002961 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002962 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002963
Mon P Wangc7849c22008-11-16 05:06:27 +00002964 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002965 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002966 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002967 int Idx = Mask[i];
Craig Topper23de31b2012-04-11 03:06:35 +00002968 if (Idx >= 0) {
2969 if (Idx < (int)SrcNumElts)
2970 Idx -= StartIdx[0];
2971 else
2972 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
2973 }
2974 MappedOps.push_back(Idx);
Mon P Wangc7849c22008-11-16 05:06:27 +00002975 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002976
Bill Wendling4533cac2010-01-28 21:51:40 +00002977 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2978 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002979 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002980 }
2981 }
2982
Mon P Wangc7849c22008-11-16 05:06:27 +00002983 // We can't use either concat vectors or extract subvectors so fall back to
2984 // replacing the shuffle with extract and build vector.
2985 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002986 EVT EltVT = VT.getVectorElementType();
2987 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002988 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002989 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper23de31b2012-04-11 03:06:35 +00002990 int Idx = Mask[i];
2991 SDValue Res;
2992
2993 if (Idx < 0) {
2994 Res = DAG.getUNDEF(EltVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002995 } else {
Craig Topper23de31b2012-04-11 03:06:35 +00002996 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
2997 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002998
Craig Topper23de31b2012-04-11 03:06:35 +00002999 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
3000 EltVT, Src, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00003001 }
Craig Topper23de31b2012-04-11 03:06:35 +00003002
3003 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00003004 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00003005
Bill Wendling4533cac2010-01-28 21:51:40 +00003006 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
3007 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003008}
3009
Dan Gohman46510a72010-04-15 01:51:59 +00003010void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003011 const Value *Op0 = I.getOperand(0);
3012 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003013 Type *AggTy = I.getType();
3014 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003015 bool IntoUndef = isa<UndefValue>(Op0);
3016 bool FromUndef = isa<UndefValue>(Op1);
3017
Jay Foadfc6d3a42011-07-13 10:26:04 +00003018 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003019
Owen Andersone50ed302009-08-10 22:56:29 +00003020 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003021 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00003022 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003023 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3024
3025 unsigned NumAggValues = AggValueVTs.size();
3026 unsigned NumValValues = ValValueVTs.size();
3027 SmallVector<SDValue, 4> Values(NumAggValues);
3028
3029 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003030 unsigned i = 0;
3031 // Copy the beginning value(s) from the original aggregate.
3032 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003033 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003034 SDValue(Agg.getNode(), Agg.getResNo() + i);
3035 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00003036 if (NumValValues) {
3037 SDValue Val = getValue(Op1);
3038 for (; i != LinearIndex + NumValValues; ++i)
3039 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3040 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3041 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003042 // Copy remaining value(s) from the original aggregate.
3043 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003044 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003045 SDValue(Agg.getNode(), Agg.getResNo() + i);
3046
Bill Wendling4533cac2010-01-28 21:51:40 +00003047 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3048 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3049 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003050}
3051
Dan Gohman46510a72010-04-15 01:51:59 +00003052void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003053 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003054 Type *AggTy = Op0->getType();
3055 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003056 bool OutOfUndef = isa<UndefValue>(Op0);
3057
Jay Foadfc6d3a42011-07-13 10:26:04 +00003058 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003059
Owen Andersone50ed302009-08-10 22:56:29 +00003060 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003061 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3062
3063 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003064
3065 // Ignore a extractvalue that produces an empty object
3066 if (!NumValValues) {
3067 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3068 return;
3069 }
3070
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003071 SmallVector<SDValue, 4> Values(NumValValues);
3072
3073 SDValue Agg = getValue(Op0);
3074 // Copy out the selected value(s).
3075 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3076 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003077 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003078 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003079 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003080
Bill Wendling4533cac2010-01-28 21:51:40 +00003081 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3082 DAG.getVTList(&ValValueVTs[0], NumValValues),
3083 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003084}
3085
Dan Gohman46510a72010-04-15 01:51:59 +00003086void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003087 SDValue N = getValue(I.getOperand(0));
Nadav Rotem1c239202012-02-28 14:13:19 +00003088 // Note that the pointer operand may be a vector of pointers. Take the scalar
3089 // element which holds a pointer.
3090 Type *Ty = I.getOperand(0)->getType()->getScalarType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003091
Dan Gohman46510a72010-04-15 01:51:59 +00003092 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003093 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003094 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003095 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003096 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
3097 if (Field) {
3098 // N = N + Offset
3099 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003100 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003101 DAG.getIntPtrConstant(Offset));
3102 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003104 Ty = StTy->getElementType(Field);
3105 } else {
3106 Ty = cast<SequentialType>(Ty)->getElementType();
3107
3108 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003109 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003110 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003111 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003112 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003113 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003114 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003115 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003116 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003117 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3118 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003119 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003120 else
Evan Chengb1032a82009-02-09 20:54:38 +00003121 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003122
Dale Johannesen66978ee2009-01-31 02:22:37 +00003123 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003124 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003125 continue;
3126 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003128 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003129 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3130 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003131 SDValue IdxN = getValue(Idx);
3132
3133 // If the index is smaller or larger than intptr_t, truncate or extend
3134 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003135 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003136
3137 // If this is a multiply by a power of two, turn it into a shl
3138 // immediately. This is a very common case.
3139 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003140 if (ElementSize.isPowerOf2()) {
3141 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003142 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003143 N.getValueType(), IdxN,
Nadav Rotem16087692011-12-05 06:29:09 +00003144 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003145 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00003146 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00003147 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003148 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003149 }
3150 }
3151
Scott Michelfdc40a02009-02-17 22:15:04 +00003152 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003153 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003154 }
3155 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003156
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003157 setValue(&I, N);
3158}
3159
Dan Gohman46510a72010-04-15 01:51:59 +00003160void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003161 // If this is a fixed sized alloca in the entry block of the function,
3162 // allocate it statically on the stack.
3163 if (FuncInfo.StaticAllocaMap.count(&I))
3164 return; // getValue will auto-populate this.
3165
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003166 Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00003167 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003168 unsigned Align =
3169 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
3170 I.getAlignment());
3171
3172 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003173
Owen Andersone50ed302009-08-10 22:56:29 +00003174 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003175 if (AllocSize.getValueType() != IntPtr)
3176 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3177
3178 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3179 AllocSize,
3180 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003181
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003182 // Handle alignment. If the requested alignment is less than or equal to
3183 // the stack alignment, ignore it. If the size is greater than or equal to
3184 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003185 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003186 if (Align <= StackAlign)
3187 Align = 0;
3188
3189 // Round the size of the allocation up to the stack alignment size
3190 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003191 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003192 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003193 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003194
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003195 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003196 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003197 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003198 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3199
3200 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003201 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003202 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003203 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003204 setValue(&I, DSA);
3205 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003206
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003207 // Inform the Frame Information that we have just allocated a variable-sized
3208 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003209 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003210}
3211
Dan Gohman46510a72010-04-15 01:51:59 +00003212void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003213 if (I.isAtomic())
3214 return visitAtomicLoad(I);
3215
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003216 const Value *SV = I.getOperand(0);
3217 SDValue Ptr = getValue(SV);
3218
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003219 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003220
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003221 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003222 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Pete Cooperd752e0f2011-11-08 18:42:53 +00003223 bool isInvariant = I.getMetadata("invariant.load") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003224 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003225 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Rafael Espindola95d594c2012-03-31 18:14:00 +00003226 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003227
Owen Andersone50ed302009-08-10 22:56:29 +00003228 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003229 SmallVector<uint64_t, 4> Offsets;
3230 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3231 unsigned NumValues = ValueVTs.size();
3232 if (NumValues == 0)
3233 return;
3234
3235 SDValue Root;
3236 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003237 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003238 // Serialize volatile loads with other side effects.
3239 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003240 else if (AA->pointsToConstantMemory(
3241 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003242 // Do not serialize (non-volatile) loads of constant memory with anything.
3243 Root = DAG.getEntryNode();
3244 ConstantMemory = true;
3245 } else {
3246 // Do not serialize non-volatile loads against each other.
3247 Root = DAG.getRoot();
3248 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003249
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003250 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003251 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3252 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003253 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003254 unsigned ChainI = 0;
3255 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3256 // Serializing loads here may result in excessive register pressure, and
3257 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3258 // could recover a bit by hoisting nodes upward in the chain by recognizing
3259 // they are side-effect free or do not alias. The optimizer should really
3260 // avoid this case by converting large object/array copies to llvm.memcpy
3261 // (MaxParallelChains should always remain as failsafe).
3262 if (ChainI == MaxParallelChains) {
3263 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3264 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3265 MVT::Other, &Chains[0], ChainI);
3266 Root = Chain;
3267 ChainI = 0;
3268 }
Bill Wendling856ff412009-12-22 00:12:37 +00003269 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3270 PtrVT, Ptr,
3271 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003272 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003273 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Rafael Espindola95d594c2012-03-31 18:14:00 +00003274 isNonTemporal, isInvariant, Alignment, TBAAInfo,
3275 Ranges);
Bill Wendling856ff412009-12-22 00:12:37 +00003276
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003277 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003278 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003279 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003280
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003281 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003282 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003283 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003284 if (isVolatile)
3285 DAG.setRoot(Chain);
3286 else
3287 PendingLoads.push_back(Chain);
3288 }
3289
Bill Wendling4533cac2010-01-28 21:51:40 +00003290 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3291 DAG.getVTList(&ValueVTs[0], NumValues),
3292 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003293}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003294
Dan Gohman46510a72010-04-15 01:51:59 +00003295void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003296 if (I.isAtomic())
3297 return visitAtomicStore(I);
3298
Dan Gohman46510a72010-04-15 01:51:59 +00003299 const Value *SrcV = I.getOperand(0);
3300 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003301
Owen Andersone50ed302009-08-10 22:56:29 +00003302 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003303 SmallVector<uint64_t, 4> Offsets;
3304 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3305 unsigned NumValues = ValueVTs.size();
3306 if (NumValues == 0)
3307 return;
3308
3309 // Get the lowered operands. Note that we do this after
3310 // checking if NumResults is zero, because with zero results
3311 // the operands won't have values in the map.
3312 SDValue Src = getValue(SrcV);
3313 SDValue Ptr = getValue(PtrV);
3314
3315 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003316 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3317 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003318 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003319 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003320 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003321 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003322 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003323
Andrew Trickde91f3c2010-11-12 17:50:46 +00003324 unsigned ChainI = 0;
3325 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3326 // See visitLoad comments.
3327 if (ChainI == MaxParallelChains) {
3328 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3329 MVT::Other, &Chains[0], ChainI);
3330 Root = Chain;
3331 ChainI = 0;
3332 }
Bill Wendling856ff412009-12-22 00:12:37 +00003333 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3334 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003335 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3336 SDValue(Src.getNode(), Src.getResNo() + i),
3337 Add, MachinePointerInfo(PtrV, Offsets[i]),
3338 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3339 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003340 }
3341
Devang Patel7e13efa2010-10-26 22:14:52 +00003342 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003343 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003344 ++SDNodeOrder;
3345 AssignOrderingToNode(StoreNode.getNode());
3346 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003347}
3348
Eli Friedman26689ac2011-08-03 21:06:02 +00003349static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003350 SynchronizationScope Scope,
Eli Friedman26689ac2011-08-03 21:06:02 +00003351 bool Before, DebugLoc dl,
3352 SelectionDAG &DAG,
3353 const TargetLowering &TLI) {
3354 // Fence, if necessary
3355 if (Before) {
Eli Friedman069e2ed2011-08-26 02:59:24 +00003356 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman26689ac2011-08-03 21:06:02 +00003357 Order = Release;
3358 else if (Order == Acquire || Order == Monotonic)
3359 return Chain;
3360 } else {
3361 if (Order == AcquireRelease)
3362 Order = Acquire;
3363 else if (Order == Release || Order == Monotonic)
3364 return Chain;
3365 }
3366 SDValue Ops[3];
3367 Ops[0] = Chain;
Eli Friedman327236c2011-08-24 20:50:09 +00003368 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3369 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman26689ac2011-08-03 21:06:02 +00003370 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3371}
3372
Eli Friedmanff030482011-07-28 21:48:00 +00003373void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003374 DebugLoc dl = getCurDebugLoc();
3375 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003376 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003377
3378 SDValue InChain = getRoot();
3379
3380 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003381 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3382 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003383
Eli Friedman55ba8162011-07-29 03:05:32 +00003384 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003385 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003386 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003387 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003388 getValue(I.getPointerOperand()),
3389 getValue(I.getCompareOperand()),
3390 getValue(I.getNewValOperand()),
3391 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Eli Friedman327236c2011-08-24 20:50:09 +00003392 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3393 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003394
3395 SDValue OutChain = L.getValue(1);
3396
3397 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003398 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3399 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003400
Eli Friedman55ba8162011-07-29 03:05:32 +00003401 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003402 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003403}
3404
3405void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003406 DebugLoc dl = getCurDebugLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003407 ISD::NodeType NT;
3408 switch (I.getOperation()) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00003409 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedman55ba8162011-07-29 03:05:32 +00003410 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3411 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3412 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3413 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3414 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3415 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3416 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3417 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3418 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3419 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3420 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3421 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003422 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003423 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003424
3425 SDValue InChain = getRoot();
3426
3427 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003428 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3429 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003430
Eli Friedman55ba8162011-07-29 03:05:32 +00003431 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003432 DAG.getAtomic(NT, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003433 getValue(I.getValOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003434 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003435 getValue(I.getPointerOperand()),
3436 getValue(I.getValOperand()),
3437 I.getPointerOperand(), 0 /* Alignment */,
Eli Friedman26689ac2011-08-03 21:06:02 +00003438 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003439 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003440
3441 SDValue OutChain = L.getValue(1);
3442
3443 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003444 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3445 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003446
Eli Friedman55ba8162011-07-29 03:05:32 +00003447 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003448 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003449}
3450
Eli Friedman47f35132011-07-25 23:16:38 +00003451void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003452 DebugLoc dl = getCurDebugLoc();
3453 SDValue Ops[3];
3454 Ops[0] = getRoot();
3455 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3456 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3457 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003458}
3459
Eli Friedman327236c2011-08-24 20:50:09 +00003460void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
3461 DebugLoc dl = getCurDebugLoc();
3462 AtomicOrdering Order = I.getOrdering();
3463 SynchronizationScope Scope = I.getSynchScope();
3464
3465 SDValue InChain = getRoot();
3466
Eli Friedmanfd45fa12012-08-17 23:24:29 +00003467 EVT VT = TLI.getValueType(I.getType());
Eli Friedman327236c2011-08-24 20:50:09 +00003468
Eli Friedman596f4472011-09-13 22:19:59 +00003469 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003470 report_fatal_error("Cannot generate unaligned atomic load");
3471
Eli Friedman327236c2011-08-24 20:50:09 +00003472 SDValue L =
3473 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3474 getValue(I.getPointerOperand()),
3475 I.getPointerOperand(), I.getAlignment(),
3476 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3477 Scope);
3478
3479 SDValue OutChain = L.getValue(1);
3480
3481 if (TLI.getInsertFencesForAtomic())
3482 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3483 DAG, TLI);
3484
3485 setValue(&I, L);
3486 DAG.setRoot(OutChain);
3487}
3488
3489void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
3490 DebugLoc dl = getCurDebugLoc();
3491
3492 AtomicOrdering Order = I.getOrdering();
3493 SynchronizationScope Scope = I.getSynchScope();
3494
3495 SDValue InChain = getRoot();
3496
Eli Friedmanfd45fa12012-08-17 23:24:29 +00003497 EVT VT = TLI.getValueType(I.getValueOperand()->getType());
Eli Friedmanfe731212011-09-13 20:50:54 +00003498
Eli Friedman596f4472011-09-13 22:19:59 +00003499 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003500 report_fatal_error("Cannot generate unaligned atomic store");
3501
Eli Friedman327236c2011-08-24 20:50:09 +00003502 if (TLI.getInsertFencesForAtomic())
3503 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3504 DAG, TLI);
3505
3506 SDValue OutChain =
Eli Friedmanfe731212011-09-13 20:50:54 +00003507 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman327236c2011-08-24 20:50:09 +00003508 InChain,
3509 getValue(I.getPointerOperand()),
3510 getValue(I.getValueOperand()),
3511 I.getPointerOperand(), I.getAlignment(),
3512 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3513 Scope);
3514
3515 if (TLI.getInsertFencesForAtomic())
3516 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3517 DAG, TLI);
3518
3519 DAG.setRoot(OutChain);
3520}
3521
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003522/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3523/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003524void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003525 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003526 bool HasChain = !I.doesNotAccessMemory();
3527 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3528
3529 // Build the operand list.
3530 SmallVector<SDValue, 8> Ops;
3531 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3532 if (OnlyLoad) {
3533 // We don't need to serialize loads against other loads.
3534 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003535 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003536 Ops.push_back(getRoot());
3537 }
3538 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003539
3540 // Info is set by getTgtMemInstrinsic
3541 TargetLowering::IntrinsicInfo Info;
3542 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3543
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003544 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003545 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3546 Info.opc == ISD::INTRINSIC_W_CHAIN)
Pete Cooperbf421392012-01-16 04:08:12 +00003547 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003548
3549 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003550 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3551 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003552 Ops.push_back(Op);
3553 }
3554
Owen Andersone50ed302009-08-10 22:56:29 +00003555 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003556 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendling856ff412009-12-22 00:12:37 +00003557
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003558 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003559 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003560
Bob Wilson8d919552009-07-31 22:41:21 +00003561 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003562
3563 // Create the node.
3564 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003565 if (IsTgtIntrinsic) {
3566 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003567 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003568 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003569 Info.memVT,
3570 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003571 Info.align, Info.vol,
3572 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003573 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003574 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003575 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003576 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003577 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003578 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003579 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003580 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003581 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003582 }
3583
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003584 if (HasChain) {
3585 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3586 if (OnlyLoad)
3587 PendingLoads.push_back(Chain);
3588 else
3589 DAG.setRoot(Chain);
3590 }
Bill Wendling856ff412009-12-22 00:12:37 +00003591
Benjamin Kramerf0127052010-01-05 13:12:22 +00003592 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003593 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003594 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003595 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003596 }
Bill Wendling856ff412009-12-22 00:12:37 +00003597
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003598 setValue(&I, Result);
Evan Cheng5aef7952012-03-22 19:29:09 +00003599 } else {
3600 // Assign order to result here. If the intrinsic does not produce a result,
3601 // it won't be mapped to a SDNode and visit() will not assign it an order
3602 // number.
3603 ++SDNodeOrder;
3604 AssignOrderingToNode(Result.getNode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003605 }
3606}
3607
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003608/// GetSignificand - Get the significand and build it into a floating-point
3609/// number with exponent of 1:
3610///
3611/// Op = (Op & 0x007fffff) | 0x3f800000;
3612///
3613/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003614static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003615GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003616 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3617 DAG.getConstant(0x007fffff, MVT::i32));
3618 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3619 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003620 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003621}
3622
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003623/// GetExponent - Get the exponent:
3624///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003625/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003626///
3627/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003628static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003629GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003630 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003631 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3632 DAG.getConstant(0x7f800000, MVT::i32));
3633 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003634 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003635 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3636 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003637 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003638}
3639
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003640/// getF32Constant - Get 32-bit floating point constant.
3641static SDValue
3642getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003643 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003644}
3645
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003646/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3647/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003648void
Dan Gohman46510a72010-04-15 01:51:59 +00003649SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003650 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003651 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003652
Gabor Greif0635f352010-06-25 09:38:13 +00003653 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003654 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003655 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003656
3657 // Put the exponent in the right bit position for later addition to the
3658 // final result:
3659 //
3660 // #define LOG2OFe 1.4426950f
3661 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003662 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003663 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003664 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003665
3666 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003667 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3668 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003669
3670 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003671 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003672 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003673
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003674 if (LimitFloatPrecision <= 6) {
3675 // For floating-point precision of 6:
3676 //
3677 // TwoToFractionalPartOfX =
3678 // 0.997535578f +
3679 // (0.735607626f + 0.252464424f * x) * x;
3680 //
3681 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003682 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003683 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003684 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003685 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003686 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3687 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003688 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003689 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003690
3691 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003692 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003693 TwoToFracPartOfX, IntegerPartOfX);
3694
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003695 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003696 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3697 // For floating-point precision of 12:
3698 //
3699 // TwoToFractionalPartOfX =
3700 // 0.999892986f +
3701 // (0.696457318f +
3702 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3703 //
3704 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003705 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003706 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003708 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003709 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3710 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003711 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003712 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3713 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003714 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003715 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003716
3717 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003718 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003719 TwoToFracPartOfX, IntegerPartOfX);
3720
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003721 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003722 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3723 // For floating-point precision of 18:
3724 //
3725 // TwoToFractionalPartOfX =
3726 // 0.999999982f +
3727 // (0.693148872f +
3728 // (0.240227044f +
3729 // (0.554906021e-1f +
3730 // (0.961591928e-2f +
3731 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3732 //
3733 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003734 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003735 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003736 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003737 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003738 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3739 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003740 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003741 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3742 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003743 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003744 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3745 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003746 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003747 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3748 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003749 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003750 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3751 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003752 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003753 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003754 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003755
3756 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003757 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003758 TwoToFracPartOfX, IntegerPartOfX);
3759
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003760 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003761 }
3762 } else {
3763 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003764 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003765 getValue(I.getArgOperand(0)).getValueType(),
3766 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003767 }
3768
Dale Johannesen59e577f2008-09-05 18:38:42 +00003769 setValue(&I, result);
3770}
3771
Bill Wendling39150252008-09-09 20:39:27 +00003772/// visitLog - Lower a log intrinsic. Handles the special sequences for
3773/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003774void
Dan Gohman46510a72010-04-15 01:51:59 +00003775SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003776 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003777 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003778
Gabor Greif0635f352010-06-25 09:38:13 +00003779 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003780 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003781 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003782 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003783
3784 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003785 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003786 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003787 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003788
3789 // Get the significand and build it into a floating-point number with
3790 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003791 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003792
3793 if (LimitFloatPrecision <= 6) {
3794 // For floating-point precision of 6:
3795 //
3796 // LogofMantissa =
3797 // -1.1609546f +
3798 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003799 //
Bill Wendling39150252008-09-09 20:39:27 +00003800 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003801 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003802 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003803 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003804 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003805 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3806 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003807 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003808
Scott Michelfdc40a02009-02-17 22:15:04 +00003809 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003810 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003811 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3812 // For floating-point precision of 12:
3813 //
3814 // LogOfMantissa =
3815 // -1.7417939f +
3816 // (2.8212026f +
3817 // (-1.4699568f +
3818 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3819 //
3820 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003821 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003822 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003823 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003824 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003825 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3826 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003827 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003828 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3829 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003830 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003831 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3832 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003833 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003834
Scott Michelfdc40a02009-02-17 22:15:04 +00003835 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003836 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003837 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3838 // For floating-point precision of 18:
3839 //
3840 // LogOfMantissa =
3841 // -2.1072184f +
3842 // (4.2372794f +
3843 // (-3.7029485f +
3844 // (2.2781945f +
3845 // (-0.87823314f +
3846 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3847 //
3848 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003849 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003850 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003851 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003852 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003853 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3854 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003855 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003856 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3857 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003858 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003859 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3860 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003861 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003862 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3863 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003864 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003865 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3866 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003867 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003868
Scott Michelfdc40a02009-02-17 22:15:04 +00003869 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003870 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003871 }
3872 } else {
3873 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003874 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003875 getValue(I.getArgOperand(0)).getValueType(),
3876 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003877 }
3878
Dale Johannesen59e577f2008-09-05 18:38:42 +00003879 setValue(&I, result);
3880}
3881
Bill Wendling3eb59402008-09-09 00:28:24 +00003882/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3883/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003884void
Dan Gohman46510a72010-04-15 01:51:59 +00003885SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003886 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003887 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003888
Gabor Greif0635f352010-06-25 09:38:13 +00003889 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003890 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003891 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003892 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003893
Bill Wendling39150252008-09-09 20:39:27 +00003894 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003895 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003896
Bill Wendling3eb59402008-09-09 00:28:24 +00003897 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003898 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003899 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003900
Bill Wendling3eb59402008-09-09 00:28:24 +00003901 // Different possible minimax approximations of significand in
3902 // floating-point for various degrees of accuracy over [1,2].
3903 if (LimitFloatPrecision <= 6) {
3904 // For floating-point precision of 6:
3905 //
3906 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3907 //
3908 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003909 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003910 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003911 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003912 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003913 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3914 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003915 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003916
Scott Michelfdc40a02009-02-17 22:15:04 +00003917 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003918 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003919 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3920 // For floating-point precision of 12:
3921 //
3922 // Log2ofMantissa =
3923 // -2.51285454f +
3924 // (4.07009056f +
3925 // (-2.12067489f +
3926 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003927 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003928 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003929 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003930 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003931 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003932 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003933 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3934 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003935 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003936 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3937 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003938 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003939 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3940 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003941 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003942
Scott Michelfdc40a02009-02-17 22:15:04 +00003943 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003944 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003945 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3946 // For floating-point precision of 18:
3947 //
3948 // Log2ofMantissa =
3949 // -3.0400495f +
3950 // (6.1129976f +
3951 // (-5.3420409f +
3952 // (3.2865683f +
3953 // (-1.2669343f +
3954 // (0.27515199f -
3955 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3956 //
3957 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003958 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003959 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003960 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003961 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003962 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3963 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003964 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003965 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3966 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003967 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003968 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3969 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003970 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003971 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3972 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003973 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003974 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3975 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003976 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003977
Scott Michelfdc40a02009-02-17 22:15:04 +00003978 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003979 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003980 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003981 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003982 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003983 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003984 getValue(I.getArgOperand(0)).getValueType(),
3985 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003986 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003987
Dale Johannesen59e577f2008-09-05 18:38:42 +00003988 setValue(&I, result);
3989}
3990
Bill Wendling3eb59402008-09-09 00:28:24 +00003991/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3992/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003993void
Dan Gohman46510a72010-04-15 01:51:59 +00003994SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003995 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003996 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003997
Gabor Greif0635f352010-06-25 09:38:13 +00003998 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003999 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004000 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004001 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00004002
Bill Wendling39150252008-09-09 20:39:27 +00004003 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00004004 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004005 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004006 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00004007
4008 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00004009 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00004010 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00004011
4012 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004013 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004014 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004015 // Log10ofMantissa =
4016 // -0.50419619f +
4017 // (0.60948995f - 0.10380950f * x) * x;
4018 //
4019 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004020 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004021 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00004022 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004023 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00004024 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4025 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004026 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004027
Scott Michelfdc40a02009-02-17 22:15:04 +00004028 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004029 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004030 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4031 // For floating-point precision of 12:
4032 //
4033 // Log10ofMantissa =
4034 // -0.64831180f +
4035 // (0.91751397f +
4036 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4037 //
4038 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004039 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004040 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00004041 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004042 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004043 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4044 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004045 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00004046 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4047 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004048 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00004049
Scott Michelfdc40a02009-02-17 22:15:04 +00004050 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004051 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004052 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004053 // For floating-point precision of 18:
4054 //
4055 // Log10ofMantissa =
4056 // -0.84299375f +
4057 // (1.5327582f +
4058 // (-1.0688956f +
4059 // (0.49102474f +
4060 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4061 //
4062 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004063 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004064 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00004065 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004066 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00004067 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4068 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004069 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00004070 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4071 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004072 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00004073 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4074 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004075 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004076 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4077 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004078 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004079
Scott Michelfdc40a02009-02-17 22:15:04 +00004080 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004081 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004082 }
Dale Johannesen852680a2008-09-05 21:27:19 +00004083 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004084 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004085 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004086 getValue(I.getArgOperand(0)).getValueType(),
4087 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00004088 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004089
Dale Johannesen59e577f2008-09-05 18:38:42 +00004090 setValue(&I, result);
4091}
4092
Bill Wendlinge10c8142008-09-09 22:39:21 +00004093/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
4094/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00004095void
Dan Gohman46510a72010-04-15 01:51:59 +00004096SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00004097 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00004098 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00004099
Gabor Greif0635f352010-06-25 09:38:13 +00004100 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00004101 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004102 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004103
Owen Anderson825b72b2009-08-11 20:47:22 +00004104 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004105
4106 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004107 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4108 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004109
4110 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004111 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004112 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004113
4114 if (LimitFloatPrecision <= 6) {
4115 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004116 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004117 // TwoToFractionalPartOfX =
4118 // 0.997535578f +
4119 // (0.735607626f + 0.252464424f * x) * x;
4120 //
4121 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004122 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004123 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004124 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004125 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004126 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4127 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004128 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004129 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004130 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004131 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004132
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004133 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004134 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004135 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4136 // For floating-point precision of 12:
4137 //
4138 // TwoToFractionalPartOfX =
4139 // 0.999892986f +
4140 // (0.696457318f +
4141 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4142 //
4143 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004144 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004145 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004146 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004147 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004148 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4149 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004150 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004151 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4152 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004153 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004154 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004155 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004156 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004157
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004158 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004159 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004160 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4161 // For floating-point precision of 18:
4162 //
4163 // TwoToFractionalPartOfX =
4164 // 0.999999982f +
4165 // (0.693148872f +
4166 // (0.240227044f +
4167 // (0.554906021e-1f +
4168 // (0.961591928e-2f +
4169 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4170 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004171 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004172 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004173 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004174 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004175 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4176 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004177 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004178 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4179 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004180 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004181 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4182 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004183 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004184 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4185 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004186 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004187 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4188 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004189 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004190 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004191 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004192 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004193
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004194 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004195 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004196 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00004197 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004198 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004199 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004200 getValue(I.getArgOperand(0)).getValueType(),
4201 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004202 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004203
Dale Johannesen601d3c02008-09-05 01:48:15 +00004204 setValue(&I, result);
4205}
4206
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004207/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4208/// limited-precision mode with x == 10.0f.
4209void
Dan Gohman46510a72010-04-15 01:51:59 +00004210SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004211 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00004212 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00004213 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004214 bool IsExp10 = false;
4215
Owen Anderson825b72b2009-08-11 20:47:22 +00004216 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004217 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004218 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4219 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
4220 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
4221 APFloat Ten(10.0f);
4222 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
4223 }
4224 }
4225 }
4226
4227 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004228 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004229
4230 // Put the exponent in the right bit position for later addition to the
4231 // final result:
4232 //
4233 // #define LOG2OF10 3.3219281f
4234 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00004235 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004236 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004237 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004238
4239 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004240 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4241 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004242
4243 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004244 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004245 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004246
4247 if (LimitFloatPrecision <= 6) {
4248 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004249 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004250 // twoToFractionalPartOfX =
4251 // 0.997535578f +
4252 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004253 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004254 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004255 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004256 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004257 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004258 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004259 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4260 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004261 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004262 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004263 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004264 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004265
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004266 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004267 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004268 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4269 // For floating-point precision of 12:
4270 //
4271 // TwoToFractionalPartOfX =
4272 // 0.999892986f +
4273 // (0.696457318f +
4274 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4275 //
4276 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004277 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004278 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004279 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004280 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004281 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4282 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004283 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004284 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4285 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004286 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004287 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004288 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004289 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004290
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004291 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004292 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004293 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4294 // For floating-point precision of 18:
4295 //
4296 // TwoToFractionalPartOfX =
4297 // 0.999999982f +
4298 // (0.693148872f +
4299 // (0.240227044f +
4300 // (0.554906021e-1f +
4301 // (0.961591928e-2f +
4302 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4303 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004304 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004305 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004306 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004307 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004308 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4309 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004310 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004311 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4312 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004313 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004314 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4315 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004316 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004317 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4318 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004319 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004320 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4321 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004322 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004323 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004324 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004325 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004326
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004327 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004328 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004329 }
4330 } else {
4331 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004332 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004333 getValue(I.getArgOperand(0)).getValueType(),
4334 getValue(I.getArgOperand(0)),
4335 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004336 }
4337
4338 setValue(&I, result);
4339}
4340
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004341
4342/// ExpandPowI - Expand a llvm.powi intrinsic.
4343static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4344 SelectionDAG &DAG) {
4345 // If RHS is a constant, we can expand this out to a multiplication tree,
4346 // otherwise we end up lowering to a call to __powidf2 (for example). When
4347 // optimizing for size, we only want to do this if the expansion would produce
4348 // a small number of multiplies, otherwise we do the full expansion.
4349 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4350 // Get the exponent as a positive value.
4351 unsigned Val = RHSC->getSExtValue();
4352 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004353
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004354 // powi(x, 0) -> 1.0
4355 if (Val == 0)
4356 return DAG.getConstantFP(1.0, LHS.getValueType());
4357
Dan Gohmanae541aa2010-04-15 04:33:49 +00004358 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004359 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4360 // If optimizing for size, don't insert too many multiplies. This
4361 // inserts up to 5 multiplies.
4362 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4363 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004364 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004365 // powi(x,15) generates one more multiply than it should), but this has
4366 // the benefit of being both really simple and much better than a libcall.
4367 SDValue Res; // Logically starts equal to 1.0
4368 SDValue CurSquare = LHS;
4369 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004370 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004371 if (Res.getNode())
4372 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4373 else
4374 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004375 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004376
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004377 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4378 CurSquare, CurSquare);
4379 Val >>= 1;
4380 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004381
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004382 // If the original was negative, invert the result, producing 1/(x*x*x).
4383 if (RHSC->getSExtValue() < 0)
4384 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4385 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4386 return Res;
4387 }
4388 }
4389
4390 // Otherwise, expand to a libcall.
4391 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4392}
4393
Devang Patel227dfdb2011-05-16 21:24:05 +00004394// getTruncatedArgReg - Find underlying register used for an truncated
4395// argument.
4396static unsigned getTruncatedArgReg(const SDValue &N) {
4397 if (N.getOpcode() != ISD::TRUNCATE)
4398 return 0;
4399
4400 const SDValue &Ext = N.getOperand(0);
4401 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4402 const SDValue &CFR = Ext.getOperand(0);
4403 if (CFR.getOpcode() == ISD::CopyFromReg)
4404 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper7eb46d82012-04-11 04:55:51 +00004405 if (CFR.getOpcode() == ISD::TRUNCATE)
4406 return getTruncatedArgReg(CFR);
Devang Patel227dfdb2011-05-16 21:24:05 +00004407 }
4408 return 0;
4409}
4410
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004411/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4412/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4413/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004414bool
Devang Patel78a06e52010-08-25 20:39:26 +00004415SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004416 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004417 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004418 const Argument *Arg = dyn_cast<Argument>(V);
4419 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004420 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004421
Devang Patel719f6a92010-04-29 20:40:36 +00004422 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004423 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4424 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4425
Devang Patela83ce982010-04-29 18:50:36 +00004426 // Ignore inlined function arguments here.
4427 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004428 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004429 return false;
4430
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004431 unsigned Reg = 0;
Devang Patel9aee3352011-09-08 22:59:09 +00004432 // Some arguments' frame index is recorded during argument lowering.
4433 Offset = FuncInfo.getArgumentFrameIndex(Arg);
4434 if (Offset)
Craig Topper7eb46d82012-04-11 04:55:51 +00004435 Reg = TRI->getFrameRegister(MF);
Devang Patel0b48ead2010-08-31 22:22:42 +00004436
Devang Patel9aee3352011-09-08 22:59:09 +00004437 if (!Reg && N.getNode()) {
Devang Patel227dfdb2011-05-16 21:24:05 +00004438 if (N.getOpcode() == ISD::CopyFromReg)
4439 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4440 else
4441 Reg = getTruncatedArgReg(N);
4442 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004443 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4444 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4445 if (PR)
4446 Reg = PR;
4447 }
4448 }
4449
Evan Chenga36acad2010-04-29 06:33:38 +00004450 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004451 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004452 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004453 if (VMI != FuncInfo.ValueMap.end())
4454 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004455 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004456
Devang Patel8bc9ef72010-11-02 17:19:03 +00004457 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004458 // Check if frame index is available.
4459 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004460 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004461 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4462 Reg = TRI->getFrameRegister(MF);
4463 Offset = FINode->getIndex();
4464 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004465 }
4466
4467 if (!Reg)
4468 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004469
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004470 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4471 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004472 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004473 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004474 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004475}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004476
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004477// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004478#if defined(_MSC_VER) && defined(setjmp) && \
4479 !defined(setjmp_undefined_for_msvc)
4480# pragma push_macro("setjmp")
4481# undef setjmp
4482# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004483#endif
4484
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004485/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4486/// we want to emit this as a call to a named external function, return the name
4487/// otherwise lower it and return null.
4488const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004489SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004490 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004491 SDValue Res;
4492
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004493 switch (Intrinsic) {
4494 default:
4495 // By default, turn this into a target intrinsic node.
4496 visitTargetIntrinsic(I, Intrinsic);
4497 return 0;
4498 case Intrinsic::vastart: visitVAStart(I); return 0;
4499 case Intrinsic::vaend: visitVAEnd(I); return 0;
4500 case Intrinsic::vacopy: visitVACopy(I); return 0;
4501 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004502 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004503 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004504 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004505 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004506 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004507 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004508 return 0;
4509 case Intrinsic::setjmp:
Bill Wendlingc27facc2012-03-05 19:29:36 +00004510 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004511 case Intrinsic::longjmp:
Bill Wendlingc27facc2012-03-05 19:29:36 +00004512 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattner824b9582008-11-21 16:42:48 +00004513 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004514 // Assert for address < 256 since we support only user defined address
4515 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004516 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004517 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004518 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004519 < 256 &&
4520 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004521 SDValue Op1 = getValue(I.getArgOperand(0));
4522 SDValue Op2 = getValue(I.getArgOperand(1));
4523 SDValue Op3 = getValue(I.getArgOperand(2));
4524 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4525 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004526 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004527 MachinePointerInfo(I.getArgOperand(0)),
4528 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004529 return 0;
4530 }
Chris Lattner824b9582008-11-21 16:42:48 +00004531 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004532 // Assert for address < 256 since we support only user defined address
4533 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004534 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004535 < 256 &&
4536 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004537 SDValue Op1 = getValue(I.getArgOperand(0));
4538 SDValue Op2 = getValue(I.getArgOperand(1));
4539 SDValue Op3 = getValue(I.getArgOperand(2));
4540 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4541 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004542 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004543 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004544 return 0;
4545 }
Chris Lattner824b9582008-11-21 16:42:48 +00004546 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004547 // Assert for address < 256 since we support only user defined address
4548 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004549 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004550 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004551 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004552 < 256 &&
4553 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004554 SDValue Op1 = getValue(I.getArgOperand(0));
4555 SDValue Op2 = getValue(I.getArgOperand(1));
4556 SDValue Op3 = getValue(I.getArgOperand(2));
4557 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4558 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004559 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004560 MachinePointerInfo(I.getArgOperand(0)),
4561 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004562 return 0;
4563 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004564 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004565 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004566 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004567 const Value *Address = DI.getAddress();
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004568 if (!Address || !DIVariable(Variable).Verify()) {
4569 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004570 return 0;
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004571 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004572
4573 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4574 // but do not always have a corresponding SDNode built. The SDNodeOrder
4575 // absolute, but not relative, values are different depending on whether
4576 // debug info exists.
4577 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004578
4579 // Check if address has undef value.
4580 if (isa<UndefValue>(Address) ||
4581 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher24413672012-02-23 03:39:39 +00004582 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel3f74a112010-09-02 21:29:42 +00004583 return 0;
4584 }
4585
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004586 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004587 if (!N.getNode() && isa<Argument>(Address))
4588 // Check unused arguments map.
4589 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004590 SDDbgValue *SDV;
4591 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004592 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4593 Address = BCI->getOperand(0);
Eric Christopher178606d2012-02-24 01:59:08 +00004594 // Parameters are handled specially.
4595 bool isParameter =
4596 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4597 isa<Argument>(Address));
4598
Devang Patel8e741ed2010-09-02 21:02:27 +00004599 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4600
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004601 if (isParameter && !AI) {
4602 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4603 if (FINode)
4604 // Byval parameter. We have a frame index at this point.
4605 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4606 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004607 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004608 // Address is an argument, so try to emit its dbg value using
4609 // virtual register info from the FuncInfo.ValueMap.
4610 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004611 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004612 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004613 } else if (AI)
4614 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4615 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004616 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004617 // Can't do anything with other non-AI cases yet.
Eric Christopher24413672012-02-23 03:39:39 +00004618 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopher178606d2012-02-24 01:59:08 +00004619 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4620 DEBUG(Address->dump());
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004621 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004622 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004623 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4624 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004625 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004626 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004627 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004628 // If variable is pinned by a alloca in dominating bb then
4629 // use StaticAllocaMap.
4630 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004631 if (AI->getParent() != DI.getParent()) {
4632 DenseMap<const AllocaInst*, int>::iterator SI =
4633 FuncInfo.StaticAllocaMap.find(AI);
4634 if (SI != FuncInfo.StaticAllocaMap.end()) {
4635 SDV = DAG.getDbgValue(Variable, SI->second,
4636 0, dl, SDNodeOrder);
4637 DAG.AddDbgValue(SDV, 0, false);
4638 return 0;
4639 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004640 }
4641 }
Eric Christopher0822e012012-02-23 03:39:43 +00004642 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel6cd467b2010-08-26 22:53:27 +00004643 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004644 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004645 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004646 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004647 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004648 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004649 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004650 return 0;
4651
4652 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004653 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004654 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004655 if (!V)
4656 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004657
4658 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4659 // but do not always have a corresponding SDNode built. The SDNodeOrder
4660 // absolute, but not relative, values are different depending on whether
4661 // debug info exists.
4662 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004663 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004664 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004665 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4666 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004667 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004668 // Do not use getValue() in here; we don't want to generate code at
4669 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004670 SDValue N = NodeMap[V];
4671 if (!N.getNode() && isa<Argument>(V))
4672 // Check unused arguments map.
4673 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004674 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004675 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004676 SDV = DAG.getDbgValue(Variable, N.getNode(),
4677 N.getResNo(), Offset, dl, SDNodeOrder);
4678 DAG.AddDbgValue(SDV, N.getNode(), false);
4679 }
Devang Patela778f5c2011-02-18 22:43:42 +00004680 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004681 // Do not call getValue(V) yet, as we don't want to generate code.
4682 // Remember it for later.
4683 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4684 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004685 } else {
Devang Patel00190342010-03-15 19:15:44 +00004686 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004687 // data available is an unreferenced parameter.
Eric Christopher0822e012012-02-23 03:39:43 +00004688 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004689 }
Devang Patel00190342010-03-15 19:15:44 +00004690 }
4691
4692 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004693 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004694 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004695 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004696 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004697 if (!AI) {
Eric Christopher9fc5c832012-03-28 07:34:36 +00004698 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4699 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004700 return 0;
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004701 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004702 DenseMap<const AllocaInst*, int>::iterator SI =
4703 FuncInfo.StaticAllocaMap.find(AI);
4704 if (SI == FuncInfo.StaticAllocaMap.end())
4705 return 0; // VLAs.
4706 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004707
Chris Lattner512063d2010-04-05 06:19:28 +00004708 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4709 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4710 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004711 return 0;
4712 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004713
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004714 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004715 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004716 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004717 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4718 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004719 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004720 return 0;
4721 }
4722
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004723 case Intrinsic::eh_return_i32:
4724 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004725 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4726 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4727 MVT::Other,
4728 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004729 getValue(I.getArgOperand(0)),
4730 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004731 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004732 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004733 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004734 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004735 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004736 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004737 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004738 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004739 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004740 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004741 TLI.getPointerTy()),
4742 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004743 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004744 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004745 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004746 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4747 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004748 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004749 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004750 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004751 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004752 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004753 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004754 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004755
Chris Lattner512063d2010-04-05 06:19:28 +00004756 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004757 return 0;
4758 }
Bill Wendling6ef94172011-09-28 03:36:43 +00004759 case Intrinsic::eh_sjlj_functioncontext: {
4760 // Get and store the index of the function context.
4761 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingadbf7b22011-09-28 03:52:41 +00004762 AllocaInst *FnCtx =
4763 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling6ef94172011-09-28 03:36:43 +00004764 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4765 MFI->setFunctionContextIndex(FI);
4766 return 0;
4767 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004768 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendlingce370cf2011-10-07 21:25:38 +00004769 SDValue Ops[2];
4770 Ops[0] = getRoot();
4771 Ops[1] = getValue(I.getArgOperand(0));
4772 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, dl,
4773 DAG.getVTList(MVT::i32, MVT::Other),
4774 Ops, 2);
4775 setValue(&I, Op.getValue(0));
4776 DAG.setRoot(Op.getValue(1));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004777 return 0;
4778 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004779 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004780 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004781 getRoot(), getValue(I.getArgOperand(0))));
4782 return 0;
4783 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004784
Dale Johannesen0488fb62010-09-30 23:57:10 +00004785 case Intrinsic::x86_mmx_pslli_w:
4786 case Intrinsic::x86_mmx_pslli_d:
4787 case Intrinsic::x86_mmx_pslli_q:
4788 case Intrinsic::x86_mmx_psrli_w:
4789 case Intrinsic::x86_mmx_psrli_d:
4790 case Intrinsic::x86_mmx_psrli_q:
4791 case Intrinsic::x86_mmx_psrai_w:
4792 case Intrinsic::x86_mmx_psrai_d: {
4793 SDValue ShAmt = getValue(I.getArgOperand(1));
4794 if (isa<ConstantSDNode>(ShAmt)) {
4795 visitTargetIntrinsic(I, Intrinsic);
4796 return 0;
4797 }
4798 unsigned NewIntrinsic = 0;
4799 EVT ShAmtVT = MVT::v2i32;
4800 switch (Intrinsic) {
4801 case Intrinsic::x86_mmx_pslli_w:
4802 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4803 break;
4804 case Intrinsic::x86_mmx_pslli_d:
4805 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4806 break;
4807 case Intrinsic::x86_mmx_pslli_q:
4808 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4809 break;
4810 case Intrinsic::x86_mmx_psrli_w:
4811 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4812 break;
4813 case Intrinsic::x86_mmx_psrli_d:
4814 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4815 break;
4816 case Intrinsic::x86_mmx_psrli_q:
4817 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4818 break;
4819 case Intrinsic::x86_mmx_psrai_w:
4820 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4821 break;
4822 case Intrinsic::x86_mmx_psrai_d:
4823 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4824 break;
4825 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4826 }
4827
4828 // The vector shift intrinsics with scalars uses 32b shift amounts but
4829 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4830 // to be zero.
4831 // We must do this early because v2i32 is not a legal type.
4832 DebugLoc dl = getCurDebugLoc();
4833 SDValue ShOps[2];
4834 ShOps[0] = ShAmt;
4835 ShOps[1] = DAG.getConstant(0, MVT::i32);
4836 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4837 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004838 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004839 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4840 DAG.getConstant(NewIntrinsic, MVT::i32),
4841 getValue(I.getArgOperand(0)), ShAmt);
4842 setValue(&I, Res);
4843 return 0;
4844 }
Pete Cooperd18134f2012-02-24 03:51:49 +00004845 case Intrinsic::x86_avx_vinsertf128_pd_256:
4846 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperb45c9692012-04-07 22:32:29 +00004847 case Intrinsic::x86_avx_vinsertf128_si_256:
4848 case Intrinsic::x86_avx2_vinserti128: {
Pete Cooperd18134f2012-02-24 03:51:49 +00004849 DebugLoc dl = getCurDebugLoc();
4850 EVT DestVT = TLI.getValueType(I.getType());
4851 EVT ElVT = TLI.getValueType(I.getArgOperand(1)->getType());
4852 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
4853 ElVT.getVectorNumElements();
4854 Res = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, DestVT,
4855 getValue(I.getArgOperand(0)),
4856 getValue(I.getArgOperand(1)),
4857 DAG.getConstant(Idx, MVT::i32));
4858 setValue(&I, Res);
4859 return 0;
4860 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004861 case Intrinsic::convertff:
4862 case Intrinsic::convertfsi:
4863 case Intrinsic::convertfui:
4864 case Intrinsic::convertsif:
4865 case Intrinsic::convertuif:
4866 case Intrinsic::convertss:
4867 case Intrinsic::convertsu:
4868 case Intrinsic::convertus:
4869 case Intrinsic::convertuu: {
4870 ISD::CvtCode Code = ISD::CVT_INVALID;
4871 switch (Intrinsic) {
Craig Topperc42e6402012-04-11 04:34:11 +00004872 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang77cdf302008-11-10 20:54:11 +00004873 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4874 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4875 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4876 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4877 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4878 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4879 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4880 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4881 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4882 }
Owen Andersone50ed302009-08-10 22:56:29 +00004883 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004884 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004885 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4886 DAG.getValueType(DestVT),
4887 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004888 getValue(I.getArgOperand(1)),
4889 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004890 Code);
4891 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004892 return 0;
4893 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004894 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004895 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004896 getValue(I.getArgOperand(0)).getValueType(),
4897 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004898 return 0;
4899 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004900 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4901 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004902 return 0;
4903 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004904 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004905 getValue(I.getArgOperand(0)).getValueType(),
4906 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004907 return 0;
4908 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004909 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004910 getValue(I.getArgOperand(0)).getValueType(),
4911 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004912 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004913 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004914 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004915 return 0;
4916 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004917 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004918 return 0;
4919 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004920 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004921 return 0;
4922 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004923 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004924 return 0;
4925 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004926 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004927 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004928 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004929 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004930 return 0;
Peter Collingbourneb34d3aa2012-05-28 21:48:37 +00004931 case Intrinsic::fabs:
4932 setValue(&I, DAG.getNode(ISD::FABS, dl,
4933 getValue(I.getArgOperand(0)).getValueType(),
4934 getValue(I.getArgOperand(0))));
4935 return 0;
Dan Gohman27db99f2012-07-26 17:43:27 +00004936 case Intrinsic::floor:
4937 setValue(&I, DAG.getNode(ISD::FFLOOR, dl,
4938 getValue(I.getArgOperand(0)).getValueType(),
4939 getValue(I.getArgOperand(0))));
4940 return 0;
Cameron Zwarich33390842011-07-08 21:39:21 +00004941 case Intrinsic::fma:
4942 setValue(&I, DAG.getNode(ISD::FMA, dl,
4943 getValue(I.getArgOperand(0)).getValueType(),
4944 getValue(I.getArgOperand(0)),
4945 getValue(I.getArgOperand(1)),
4946 getValue(I.getArgOperand(2))));
4947 return 0;
Lang Hames5afba6f2012-06-05 19:07:46 +00004948 case Intrinsic::fmuladd: {
4949 EVT VT = TLI.getValueType(I.getType());
Lang Hamese0231412012-06-22 01:09:09 +00004950 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
4951 TLI.isOperationLegal(ISD::FMA, VT) &&
4952 TLI.isFMAFasterThanMulAndAdd(VT)){
Lang Hames5afba6f2012-06-05 19:07:46 +00004953 setValue(&I, DAG.getNode(ISD::FMA, dl,
4954 getValue(I.getArgOperand(0)).getValueType(),
4955 getValue(I.getArgOperand(0)),
4956 getValue(I.getArgOperand(1)),
4957 getValue(I.getArgOperand(2))));
4958 } else {
4959 SDValue Mul = DAG.getNode(ISD::FMUL, dl,
4960 getValue(I.getArgOperand(0)).getValueType(),
4961 getValue(I.getArgOperand(0)),
4962 getValue(I.getArgOperand(1)));
4963 SDValue Add = DAG.getNode(ISD::FADD, dl,
4964 getValue(I.getArgOperand(0)).getValueType(),
4965 Mul,
4966 getValue(I.getArgOperand(2)));
4967 setValue(&I, Add);
4968 }
4969 return 0;
4970 }
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004971 case Intrinsic::convert_to_fp16:
4972 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004973 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004974 return 0;
4975 case Intrinsic::convert_from_fp16:
4976 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004977 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004978 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004979 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004980 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004981 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004982 return 0;
4983 }
4984 case Intrinsic::readcyclecounter: {
4985 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004986 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4987 DAG.getVTList(MVT::i64, MVT::Other),
4988 &Op, 1);
4989 setValue(&I, Res);
4990 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004991 return 0;
4992 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004993 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004994 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004995 getValue(I.getArgOperand(0)).getValueType(),
4996 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004997 return 0;
4998 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004999 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00005000 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00005001 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00005002 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
5003 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005004 return 0;
5005 }
5006 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00005007 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00005008 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00005009 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00005010 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
5011 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005012 return 0;
5013 }
5014 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00005015 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00005016 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00005017 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005018 return 0;
5019 }
5020 case Intrinsic::stacksave: {
5021 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005022 Res = DAG.getNode(ISD::STACKSAVE, dl,
5023 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
5024 setValue(&I, Res);
5025 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005026 return 0;
5027 }
5028 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00005029 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00005030 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005031 return 0;
5032 }
Bill Wendling57344502008-11-18 11:01:33 +00005033 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00005034 // Emit code into the DAG to store the stack guard onto the stack.
5035 MachineFunction &MF = DAG.getMachineFunction();
5036 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00005037 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00005038
Gabor Greif0635f352010-06-25 09:38:13 +00005039 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
5040 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00005041
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00005042 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00005043 MFI->setStackProtectorIndex(FI);
5044
5045 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5046
5047 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005048 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00005049 MachinePointerInfo::getFixedStack(FI),
5050 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005051 setValue(&I, Res);
5052 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00005053 return 0;
5054 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00005055 case Intrinsic::objectsize: {
5056 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00005057 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00005058
5059 assert(CI && "Non-constant type in __builtin_object_size?");
5060
Gabor Greif0635f352010-06-25 09:38:13 +00005061 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00005062 EVT Ty = Arg.getValueType();
5063
Dan Gohmane368b462010-06-18 14:22:04 +00005064 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005065 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005066 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005067 Res = DAG.getConstant(0, Ty);
5068
5069 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005070 return 0;
5071 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005072 case Intrinsic::var_annotation:
5073 // Discard annotate attributes
5074 return 0;
5075
5076 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00005077 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005078
5079 SDValue Ops[6];
5080 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005081 Ops[1] = getValue(I.getArgOperand(0));
5082 Ops[2] = getValue(I.getArgOperand(1));
5083 Ops[3] = getValue(I.getArgOperand(2));
5084 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005085 Ops[5] = DAG.getSrcValue(F);
5086
Duncan Sands4a544a72011-09-06 13:37:06 +00005087 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, dl, MVT::Other, Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005088
Duncan Sands4a544a72011-09-06 13:37:06 +00005089 DAG.setRoot(Res);
5090 return 0;
5091 }
5092 case Intrinsic::adjust_trampoline: {
5093 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, dl,
5094 TLI.getPointerTy(),
5095 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005096 return 0;
5097 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005098 case Intrinsic::gcroot:
5099 if (GFI) {
Bill Wendling95dd4422012-05-01 22:50:45 +00005100 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greif0635f352010-06-25 09:38:13 +00005101 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005102
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005103 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5104 GFI->addStackRoot(FI->getIndex(), TypeMap);
5105 }
5106 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005107 case Intrinsic::gcread:
5108 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00005109 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005110 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00005111 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005112 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00005113
5114 case Intrinsic::expect: {
5115 // Just replace __builtin_expect(exp, c) with EXP.
5116 setValue(&I, getValue(I.getArgOperand(0)));
5117 return 0;
5118 }
5119
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005120 case Intrinsic::trap: {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005121 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005122 if (TrapFuncName.empty()) {
5123 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
5124 return 0;
5125 }
5126 TargetLowering::ArgListTy Args;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005127 TargetLowering::
5128 CallLoweringInfo CLI(getRoot(), I.getType(),
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005129 false, false, false, false, 0, CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00005130 /*isTailCall=*/false,
5131 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005132 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
5133 Args, DAG, getCurDebugLoc());
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005134 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005135 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005136 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005137 }
Dan Gohmana6063c62012-05-14 18:58:10 +00005138 case Intrinsic::debugtrap: {
5139 DAG.setRoot(DAG.getNode(ISD::DEBUGTRAP, dl,MVT::Other, getRoot()));
Dan Gohmand4347e12012-05-11 00:19:32 +00005140 return 0;
5141 }
Bill Wendlingef375462008-11-21 02:38:44 +00005142 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005143 case Intrinsic::sadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005144 case Intrinsic::usub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005145 case Intrinsic::ssub_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005146 case Intrinsic::umul_with_overflow:
Craig Topperc42e6402012-04-11 04:34:11 +00005147 case Intrinsic::smul_with_overflow: {
5148 ISD::NodeType Op;
5149 switch (Intrinsic) {
5150 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5151 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5152 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5153 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5154 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5155 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5156 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5157 }
5158 SDValue Op1 = getValue(I.getArgOperand(0));
5159 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005160
Craig Topperc42e6402012-04-11 04:34:11 +00005161 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
5162 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
5163 return 0;
5164 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005165 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005166 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005167 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005168 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005169 Ops[1] = getValue(I.getArgOperand(0));
5170 Ops[2] = getValue(I.getArgOperand(1));
5171 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005172 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005173 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
5174 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005175 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005176 EVT::getIntegerVT(*Context, 8),
5177 MachinePointerInfo(I.getArgOperand(0)),
5178 0, /* align */
5179 false, /* volatile */
5180 rw==0, /* read */
5181 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005182 return 0;
5183 }
Duncan Sandsf07c9492009-11-10 09:08:09 +00005184
5185 case Intrinsic::invariant_start:
5186 case Intrinsic::lifetime_start:
5187 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005188 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005189 return 0;
5190 case Intrinsic::invariant_end:
5191 case Intrinsic::lifetime_end:
5192 // Discard region information.
5193 return 0;
Nuno Lopes85b40892012-06-28 22:30:12 +00005194 case Intrinsic::donothing:
5195 // ignore
5196 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005197 }
5198}
5199
Dan Gohman46510a72010-04-15 01:51:59 +00005200void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005201 bool isTailCall,
5202 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005203 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5204 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5205 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005206 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005207 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005208
5209 TargetLowering::ArgListTy Args;
5210 TargetLowering::ArgListEntry Entry;
5211 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005212
5213 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005214 SmallVector<ISD::OutputArg, 4> Outs;
Dan Gohman84023e02010-07-10 09:00:22 +00005215 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005216 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005217
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005218 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Bill Wendling96cb1122012-07-19 00:04:14 +00005219 DAG.getMachineFunction(),
5220 FTy->isVarArg(), Outs,
5221 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005222
5223 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005224 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005225
5226 if (!CanLowerReturn) {
5227 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
5228 FTy->getReturnType());
5229 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
5230 FTy->getReturnType());
5231 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005232 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005233 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005234
Chris Lattnerecf42c42010-09-21 16:36:31 +00005235 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005236 Entry.Node = DemoteStackSlot;
5237 Entry.Ty = StackSlotPtrType;
5238 Entry.isSExt = false;
5239 Entry.isZExt = false;
5240 Entry.isInReg = false;
5241 Entry.isSRet = true;
5242 Entry.isNest = false;
5243 Entry.isByVal = false;
5244 Entry.Alignment = Align;
5245 Args.push_back(Entry);
5246 RetTy = Type::getVoidTy(FTy->getContext());
5247 }
5248
Dan Gohman46510a72010-04-15 01:51:59 +00005249 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005250 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005251 const Value *V = *i;
5252
5253 // Skip empty types
5254 if (V->getType()->isEmptyTy())
5255 continue;
5256
5257 SDValue ArgNode = getValue(V);
5258 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005259
5260 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00005261 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5262 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5263 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5264 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5265 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5266 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005267 Entry.Alignment = CS.getParamAlignment(attrInd);
5268 Args.push_back(Entry);
5269 }
5270
Chris Lattner512063d2010-04-05 06:19:28 +00005271 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005272 // Insert a label before the invoke call to mark the try range. This can be
5273 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005274 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005275
Jim Grosbachca752c92010-01-28 01:45:32 +00005276 // For SjLj, keep track of which landing pads go with which invokes
5277 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005278 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005279 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005280 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling30e67402011-10-05 22:24:35 +00005281 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendlinga8512ed2011-10-04 22:00:35 +00005282
Jim Grosbachca752c92010-01-28 01:45:32 +00005283 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005284 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005285 }
5286
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005287 // Both PendingLoads and PendingExports must be flushed here;
5288 // this call might not return.
5289 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005290 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005291 }
5292
Dan Gohman98ca4f22009-08-05 01:29:28 +00005293 // Check if target-independent constraints permit a tail call here.
5294 // Target-dependent constraints are checked within TLI.LowerCallTo.
5295 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005296 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005297 isTailCall = false;
5298
Dan Gohmanbadcda42010-08-28 00:51:03 +00005299 // If there's a possibility that fast-isel has already selected some amount
5300 // of the current basic block, don't emit a tail call.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005301 if (isTailCall && TM.Options.EnableFastISel)
Dan Gohmanbadcda42010-08-28 00:51:03 +00005302 isTailCall = false;
5303
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00005304 TargetLowering::
5305 CallLoweringInfo CLI(getRoot(), RetTy, FTy, isTailCall, Callee, Args, DAG,
5306 getCurDebugLoc(), CS);
5307 std::pair<SDValue,SDValue> Result = TLI.LowerCallTo(CLI);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005308 assert((isTailCall || Result.second.getNode()) &&
5309 "Non-null chain expected with non-tail call!");
5310 assert((Result.second.getNode() || !Result.first.getNode()) &&
5311 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005312 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005313 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005314 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005315 // The instruction result is the result of loading from the
5316 // hidden sret parameter.
5317 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005318 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005319
5320 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5321 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5322 EVT PtrVT = PVTs[0];
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005323
5324 SmallVector<EVT, 4> RetTys;
5325 SmallVector<uint64_t, 4> Offsets;
5326 RetTy = FTy->getReturnType();
5327 ComputeValueVTs(TLI, RetTy, RetTys, &Offsets);
5328
5329 unsigned NumValues = RetTys.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005330 SmallVector<SDValue, 4> Values(NumValues);
5331 SmallVector<SDValue, 4> Chains(NumValues);
5332
5333 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005334 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5335 DemoteStackSlot,
5336 DAG.getConstant(Offsets[i], PtrVT));
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005337 SDValue L = DAG.getLoad(RetTys[i], getCurDebugLoc(), Result.second, Add,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005338 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005339 false, false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005340 Values[i] = L;
5341 Chains[i] = L.getValue(1);
5342 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005343
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005344 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5345 MVT::Other, &Chains[0], NumValues);
5346 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005347
Bill Wendling4533cac2010-01-28 21:51:40 +00005348 setValue(CS.getInstruction(),
5349 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5350 DAG.getVTList(&RetTys[0], RetTys.size()),
Eli Friedman2db0e9e2012-05-25 00:09:29 +00005351 &Values[0], Values.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005352 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005353
Evan Chengc249e482011-04-01 19:57:01 +00005354 // Assign order to nodes here. If the call does not produce a result, it won't
5355 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005356 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005357 // As a special case, a null chain means that a tail call has been emitted and
5358 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005359 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005360 ++SDNodeOrder;
5361 AssignOrderingToNode(DAG.getRoot().getNode());
5362 } else {
5363 DAG.setRoot(Result.second);
5364 ++SDNodeOrder;
5365 AssignOrderingToNode(Result.second.getNode());
5366 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005367
Chris Lattner512063d2010-04-05 06:19:28 +00005368 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005369 // Insert a label at the end of the invoke call to mark the try range. This
5370 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005371 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005372 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005373
5374 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005375 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005376 }
5377}
5378
Chris Lattner8047d9a2009-12-24 00:37:38 +00005379/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5380/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005381static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5382 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005383 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005384 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005385 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005386 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005387 if (C->isNullValue())
5388 continue;
5389 // Unknown instruction.
5390 return false;
5391 }
5392 return true;
5393}
5394
Dan Gohman46510a72010-04-15 01:51:59 +00005395static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005396 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005397 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005398
Chris Lattner8047d9a2009-12-24 00:37:38 +00005399 // Check to see if this load can be trivially constant folded, e.g. if the
5400 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005401 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005402 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005403 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005404 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005405
Dan Gohman46510a72010-04-15 01:51:59 +00005406 if (const Constant *LoadCst =
5407 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5408 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005409 return Builder.getValue(LoadCst);
5410 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005411
Chris Lattner8047d9a2009-12-24 00:37:38 +00005412 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5413 // still constant memory, the input chain can be the entry node.
5414 SDValue Root;
5415 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005416
Chris Lattner8047d9a2009-12-24 00:37:38 +00005417 // Do not serialize (non-volatile) loads of constant memory with anything.
5418 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5419 Root = Builder.DAG.getEntryNode();
5420 ConstantMemory = true;
5421 } else {
5422 // Do not serialize non-volatile loads against each other.
5423 Root = Builder.DAG.getRoot();
5424 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005425
Chris Lattner8047d9a2009-12-24 00:37:38 +00005426 SDValue Ptr = Builder.getValue(PtrVal);
5427 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005428 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005429 false /*volatile*/,
Pete Cooperd752e0f2011-11-08 18:42:53 +00005430 false /*nontemporal*/,
5431 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005432
Chris Lattner8047d9a2009-12-24 00:37:38 +00005433 if (!ConstantMemory)
5434 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5435 return LoadVal;
5436}
5437
5438
5439/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5440/// If so, return true and lower it, otherwise return false and it will be
5441/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005442bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005443 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005444 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005445 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005446
Gabor Greif0635f352010-06-25 09:38:13 +00005447 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005448 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005449 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005450 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005451 return false;
5452
Gabor Greif0635f352010-06-25 09:38:13 +00005453 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005454
Chris Lattner8047d9a2009-12-24 00:37:38 +00005455 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5456 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005457 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5458 bool ActuallyDoIt = true;
5459 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005460 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005461 switch (Size->getZExtValue()) {
5462 default:
5463 LoadVT = MVT::Other;
5464 LoadTy = 0;
5465 ActuallyDoIt = false;
5466 break;
5467 case 2:
5468 LoadVT = MVT::i16;
5469 LoadTy = Type::getInt16Ty(Size->getContext());
5470 break;
5471 case 4:
5472 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005473 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005474 break;
5475 case 8:
5476 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005477 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005478 break;
5479 /*
5480 case 16:
5481 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005482 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005483 LoadTy = VectorType::get(LoadTy, 4);
5484 break;
5485 */
5486 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005487
Chris Lattner04b091a2009-12-24 01:07:17 +00005488 // This turns into unaligned loads. We only do this if the target natively
5489 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5490 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005491
Chris Lattner04b091a2009-12-24 01:07:17 +00005492 // Require that we can find a legal MVT, and only do this if the target
5493 // supports unaligned loads of that type. Expanding into byte loads would
5494 // bloat the code.
5495 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5496 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5497 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5498 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5499 ActuallyDoIt = false;
5500 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005501
Chris Lattner04b091a2009-12-24 01:07:17 +00005502 if (ActuallyDoIt) {
5503 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5504 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005505
Chris Lattner04b091a2009-12-24 01:07:17 +00005506 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5507 ISD::SETNE);
5508 EVT CallVT = TLI.getValueType(I.getType(), true);
5509 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5510 return true;
5511 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005512 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005513
5514
Chris Lattner8047d9a2009-12-24 00:37:38 +00005515 return false;
5516}
5517
Bob Wilson53624a22012-08-03 23:29:17 +00005518/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5519/// operation (as expected), translate it to an SDNode with the specified opcode
5520/// and return true.
5521bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5522 unsigned Opcode) {
5523 // Sanity check that it really is a unary floating-point call.
5524 if (I.getNumArgOperands() != 1 ||
5525 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5526 I.getType() != I.getArgOperand(0)->getType() ||
5527 !I.onlyReadsMemory())
5528 return false;
5529
5530 SDValue Tmp = getValue(I.getArgOperand(0));
5531 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(), Tmp.getValueType(), Tmp));
5532 return true;
5533}
Chris Lattner8047d9a2009-12-24 00:37:38 +00005534
Dan Gohman46510a72010-04-15 01:51:59 +00005535void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005536 // Handle inline assembly differently.
5537 if (isa<InlineAsm>(I.getCalledValue())) {
5538 visitInlineAsm(&I);
5539 return;
5540 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005541
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005542 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencerc9c137b2012-02-22 19:06:13 +00005543 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005544
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005545 const char *RenameFn = 0;
5546 if (Function *F = I.getCalledFunction()) {
5547 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005548 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005549 if (unsigned IID = II->getIntrinsicID(F)) {
5550 RenameFn = visitIntrinsicCall(I, IID);
5551 if (!RenameFn)
5552 return;
5553 }
5554 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005555 if (unsigned IID = F->getIntrinsicID()) {
5556 RenameFn = visitIntrinsicCall(I, IID);
5557 if (!RenameFn)
5558 return;
5559 }
5560 }
5561
5562 // Check for well-known libc/libm calls. If the function is internal, it
5563 // can't be a library call.
Bob Wilson982dc842012-08-03 21:26:24 +00005564 LibFunc::Func Func;
5565 if (!F->hasLocalLinkage() && F->hasName() &&
5566 LibInfo->getLibFunc(F->getName(), Func) &&
5567 LibInfo->hasOptimizedCodeGen(Func)) {
5568 switch (Func) {
5569 default: break;
5570 case LibFunc::copysign:
5571 case LibFunc::copysignf:
5572 case LibFunc::copysignl:
Gabor Greif37387d52010-06-30 12:55:46 +00005573 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005574 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5575 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson53624a22012-08-03 23:29:17 +00005576 I.getType() == I.getArgOperand(1)->getType() &&
5577 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005578 SDValue LHS = getValue(I.getArgOperand(0));
5579 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005580 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5581 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005582 return;
5583 }
Bob Wilson982dc842012-08-03 21:26:24 +00005584 break;
5585 case LibFunc::fabs:
5586 case LibFunc::fabsf:
5587 case LibFunc::fabsl:
Bob Wilson53624a22012-08-03 23:29:17 +00005588 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005589 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005590 break;
5591 case LibFunc::sin:
5592 case LibFunc::sinf:
5593 case LibFunc::sinl:
Bob Wilson53624a22012-08-03 23:29:17 +00005594 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005595 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005596 break;
5597 case LibFunc::cos:
5598 case LibFunc::cosf:
5599 case LibFunc::cosl:
Bob Wilson53624a22012-08-03 23:29:17 +00005600 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005601 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005602 break;
5603 case LibFunc::sqrt:
5604 case LibFunc::sqrtf:
5605 case LibFunc::sqrtl:
Bob Wilson53624a22012-08-03 23:29:17 +00005606 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005607 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005608 break;
5609 case LibFunc::floor:
5610 case LibFunc::floorf:
5611 case LibFunc::floorl:
Bob Wilson53624a22012-08-03 23:29:17 +00005612 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005613 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005614 break;
5615 case LibFunc::nearbyint:
5616 case LibFunc::nearbyintf:
5617 case LibFunc::nearbyintl:
Bob Wilson53624a22012-08-03 23:29:17 +00005618 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005619 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005620 break;
5621 case LibFunc::ceil:
5622 case LibFunc::ceilf:
5623 case LibFunc::ceill:
Bob Wilson53624a22012-08-03 23:29:17 +00005624 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005625 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005626 break;
5627 case LibFunc::rint:
5628 case LibFunc::rintf:
5629 case LibFunc::rintl:
Bob Wilson53624a22012-08-03 23:29:17 +00005630 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005631 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005632 break;
5633 case LibFunc::trunc:
5634 case LibFunc::truncf:
5635 case LibFunc::truncl:
Bob Wilson53624a22012-08-03 23:29:17 +00005636 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005637 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005638 break;
5639 case LibFunc::log2:
5640 case LibFunc::log2f:
5641 case LibFunc::log2l:
Bob Wilson53624a22012-08-03 23:29:17 +00005642 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005643 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005644 break;
5645 case LibFunc::exp2:
5646 case LibFunc::exp2f:
5647 case LibFunc::exp2l:
Bob Wilson53624a22012-08-03 23:29:17 +00005648 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005649 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005650 break;
5651 case LibFunc::memcmp:
Chris Lattner8047d9a2009-12-24 00:37:38 +00005652 if (visitMemCmpCall(I))
5653 return;
Bob Wilson982dc842012-08-03 21:26:24 +00005654 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005655 }
5656 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005657 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005658
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005659 SDValue Callee;
5660 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005661 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005662 else
Bill Wendling056292f2008-09-16 21:48:12 +00005663 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005664
Bill Wendling0d580132009-12-23 01:28:19 +00005665 // Check if we can potentially perform a tail call. More detailed checking is
5666 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005667 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005668}
5669
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005670namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005671
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005672/// AsmOperandInfo - This contains information for each constraint that we are
5673/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005674class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005675public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005676 /// CallOperand - If this is the result output operand or a clobber
5677 /// this is null, otherwise it is the incoming operand to the CallInst.
5678 /// This gets modified as the asm is processed.
5679 SDValue CallOperand;
5680
5681 /// AssignedRegs - If this is a register or register class operand, this
5682 /// contains the set of register corresponding to the operand.
5683 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005684
John Thompsoneac6e1d2010-09-13 18:15:37 +00005685 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005686 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5687 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005688
Owen Andersone50ed302009-08-10 22:56:29 +00005689 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005690 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005691 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005692 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005693 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005694 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005695 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005696
Chris Lattner81249c92008-10-17 17:05:25 +00005697 if (isa<BasicBlock>(CallOperandVal))
5698 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005699
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005700 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005701
Eric Christophercef81b72011-05-09 20:04:43 +00005702 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005703 // If this is an indirect operand, the operand is a pointer to the
5704 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005705 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005706 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005707 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005708 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005709 OpTy = PtrTy->getElementType();
5710 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005711
Eric Christophercef81b72011-05-09 20:04:43 +00005712 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005713 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005714 if (STy->getNumElements() == 1)
5715 OpTy = STy->getElementType(0);
5716
Chris Lattner81249c92008-10-17 17:05:25 +00005717 // If OpTy is not a single value, it may be a struct/union that we
5718 // can tile with integers.
5719 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5720 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5721 switch (BitSize) {
5722 default: break;
5723 case 1:
5724 case 8:
5725 case 16:
5726 case 32:
5727 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005728 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005729 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005730 break;
5731 }
5732 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005733
Chris Lattner81249c92008-10-17 17:05:25 +00005734 return TLI.getValueType(OpTy, true);
5735 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005736};
Dan Gohman462f6b52010-05-29 17:53:24 +00005737
John Thompson44ab89e2010-10-29 17:29:13 +00005738typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5739
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005740} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005741
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005742/// GetRegistersForValue - Assign registers (virtual or physical) for the
5743/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005744/// register allocator to handle the assignment process. However, if the asm
5745/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005746/// allocation. This produces generally horrible, but correct, code.
5747///
5748/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005749///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005750static void GetRegistersForValue(SelectionDAG &DAG,
5751 const TargetLowering &TLI,
5752 DebugLoc DL,
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00005753 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005754 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005755
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005756 MachineFunction &MF = DAG.getMachineFunction();
5757 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005758
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005759 // If this is a constraint for a single physreg, or a constraint for a
5760 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005761 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005762 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5763 OpInfo.ConstraintVT);
5764
5765 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005766 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005767 // If this is a FP input in an integer register (or visa versa) insert a bit
5768 // cast of the input value. More generally, handle any case where the input
5769 // value disagrees with the register class we plan to stick this in.
5770 if (OpInfo.Type == InlineAsm::isInput &&
5771 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005772 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005773 // types are identical size, use a bitcast to convert (e.g. two differing
5774 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005775 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005776 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005777 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005778 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005779 OpInfo.ConstraintVT = RegVT;
5780 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5781 // If the input is a FP value and we want it in FP registers, do a
5782 // bitcast to the corresponding integer type. This turns an f64 value
5783 // into i64, which can be passed with two i32 values on a 32-bit
5784 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005785 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005786 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005787 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005788 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005789 OpInfo.ConstraintVT = RegVT;
5790 }
5791 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005792
Owen Anderson23b9b192009-08-12 00:36:31 +00005793 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005794 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005795
Owen Andersone50ed302009-08-10 22:56:29 +00005796 EVT RegVT;
5797 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005798
5799 // If this is a constraint for a specific physical register, like {r17},
5800 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005801 if (unsigned AssignedReg = PhysReg.first) {
5802 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005803 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005804 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005805
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005806 // Get the actual register value type. This is important, because the user
5807 // may have asked for (e.g.) the AX register in i32 type. We need to
5808 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005809 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005810
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005811 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005812 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005813
5814 // If this is an expanded reference, add the rest of the regs to Regs.
5815 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005816 TargetRegisterClass::iterator I = RC->begin();
5817 for (; *I != AssignedReg; ++I)
5818 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005819
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005820 // Already added the first reg.
5821 --NumRegs; ++I;
5822 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005823 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005824 Regs.push_back(*I);
5825 }
5826 }
Bill Wendling651ad132009-12-22 01:25:10 +00005827
Dan Gohman7451d3e2010-05-29 17:03:36 +00005828 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005829 return;
5830 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005831
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005832 // Otherwise, if this was a reference to an LLVM register class, create vregs
5833 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005834 if (const TargetRegisterClass *RC = PhysReg.second) {
5835 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005836 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005837 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005838
Evan Chengfb112882009-03-23 08:01:15 +00005839 // Create the appropriate number of virtual registers.
5840 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5841 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005842 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005843
Dan Gohman7451d3e2010-05-29 17:03:36 +00005844 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005845 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005846 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005847
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005848 // Otherwise, we couldn't allocate enough registers for this.
5849}
5850
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005851/// visitInlineAsm - Handle a call to an InlineAsm object.
5852///
Dan Gohman46510a72010-04-15 01:51:59 +00005853void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5854 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005855
5856 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005857 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005858
Evan Chengce1cdac2011-05-06 20:52:23 +00005859 TargetLowering::AsmOperandInfoVector
5860 TargetConstraints = TLI.ParseConstraints(CS);
5861
John Thompsoneac6e1d2010-09-13 18:15:37 +00005862 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005863
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005864 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5865 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005866 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5867 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005868 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005869
Owen Anderson825b72b2009-08-11 20:47:22 +00005870 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005871
5872 // Compute the value type for each operand.
5873 switch (OpInfo.Type) {
5874 case InlineAsm::isOutput:
5875 // Indirect outputs just consume an argument.
5876 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005877 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005878 break;
5879 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005880
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005881 // The return value of the call is this value. As such, there is no
5882 // corresponding argument.
Nick Lewycky8de34002011-09-30 22:19:53 +00005883 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005884 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005885 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5886 } else {
5887 assert(ResNo == 0 && "Asm only has one result!");
5888 OpVT = TLI.getValueType(CS.getType());
5889 }
5890 ++ResNo;
5891 break;
5892 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005893 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005894 break;
5895 case InlineAsm::isClobber:
5896 // Nothing to do.
5897 break;
5898 }
5899
5900 // If this is an input or an indirect output, process the call argument.
5901 // BasicBlocks are labels, currently appearing only in asm's.
5902 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005903 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005904 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005905 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005906 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005907 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005908
Owen Anderson1d0be152009-08-13 21:58:54 +00005909 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005910 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005911
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005912 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005913
John Thompsoneac6e1d2010-09-13 18:15:37 +00005914 // Indirect operand accesses access memory.
5915 if (OpInfo.isIndirect)
5916 hasMemory = true;
5917 else {
5918 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005919 TargetLowering::ConstraintType
5920 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005921 if (CType == TargetLowering::C_Memory) {
5922 hasMemory = true;
5923 break;
5924 }
5925 }
5926 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005927 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005928
John Thompsoneac6e1d2010-09-13 18:15:37 +00005929 SDValue Chain, Flag;
5930
5931 // We won't need to flush pending loads if this asm doesn't touch
5932 // memory and is nonvolatile.
5933 if (hasMemory || IA->hasSideEffects())
5934 Chain = getRoot();
5935 else
5936 Chain = DAG.getRoot();
5937
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005938 // Second pass over the constraints: compute which constraint option to use
5939 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005940 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005941 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005942
John Thompson54584742010-09-24 22:24:05 +00005943 // If this is an output operand with a matching input operand, look up the
5944 // matching input. If their types mismatch, e.g. one is an integer, the
5945 // other is floating point, or their sizes are different, flag it as an
5946 // error.
5947 if (OpInfo.hasMatchingInput()) {
5948 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005949
John Thompson54584742010-09-24 22:24:05 +00005950 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendling96cb1122012-07-19 00:04:14 +00005951 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
5952 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
Evan Cheng1dafa702011-08-23 19:17:21 +00005953 OpInfo.ConstraintVT);
Bill Wendling96cb1122012-07-19 00:04:14 +00005954 std::pair<unsigned, const TargetRegisterClass*> InputRC =
5955 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
Evan Cheng1dafa702011-08-23 19:17:21 +00005956 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00005957 if ((OpInfo.ConstraintVT.isInteger() !=
5958 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00005959 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00005960 report_fatal_error("Unsupported asm: input constraint"
5961 " with a matching output constraint of"
5962 " incompatible type!");
5963 }
5964 Input.ConstraintVT = OpInfo.ConstraintVT;
5965 }
5966 }
5967
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005968 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005969 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005970
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005971 // If this is a memory input, and if the operand is not indirect, do what we
5972 // need to to provide an address for the memory input.
5973 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5974 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005975 assert((OpInfo.isMultipleAlternative ||
5976 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005977 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005978
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005979 // Memory operands really want the address of the value. If we don't have
5980 // an indirect input, put it in the constpool if we can, otherwise spill
5981 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00005982 // TODO: This isn't quite right. We need to handle these according to
5983 // the addressing mode that the constraint wants. Also, this may take
5984 // an additional register for the computation and we don't want that
5985 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00005986
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005987 // If the operand is a float, integer, or vector constant, spill to a
5988 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005989 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005990 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattnera78fa8c2012-01-27 03:08:05 +00005991 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005992 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5993 TLI.getPointerTy());
5994 } else {
5995 // Otherwise, create a stack slot and emit a store to it before the
5996 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005997 Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005998 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005999 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
6000 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006001 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006002 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00006003 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00006004 OpInfo.CallOperand, StackSlot,
6005 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00006006 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006007 OpInfo.CallOperand = StackSlot;
6008 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006009
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006010 // There is no longer a Value* corresponding to this operand.
6011 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00006012
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006013 // It is now an indirect operand.
6014 OpInfo.isIndirect = true;
6015 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006016
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006017 // If this constraint is for a specific register, allocate it before
6018 // anything else.
6019 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00006020 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006021 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006022
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006023 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00006024 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006025 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6026 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006027
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006028 // C_Register operands have already been allocated, Other/Memory don't need
6029 // to be.
6030 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00006031 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006032 }
6033
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006034 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6035 std::vector<SDValue> AsmNodeOperands;
6036 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6037 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00006038 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
6039 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006040
Chris Lattnerdecc2672010-04-07 05:20:54 +00006041 // If we have a !srcloc metadata node associated with it, we want to attach
6042 // this to the ultimately generated inline asm machineinstr. To do this, we
6043 // pass in the third operand as this (potentially null) inline asm MDNode.
6044 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6045 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006046
Evan Chengc36b7062011-01-07 23:50:32 +00006047 // Remember the HasSideEffect and AlignStack bits as operand 3.
6048 unsigned ExtraInfo = 0;
6049 if (IA->hasSideEffects())
6050 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6051 if (IA->isAlignStack())
6052 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
6053 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
6054 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006055
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006056 // Loop over all of the inputs, copying the operand values into the
6057 // appropriate registers and processing the output regs.
6058 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006059
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006060 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6061 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006062
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006063 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6064 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6065
6066 switch (OpInfo.Type) {
6067 case InlineAsm::isOutput: {
6068 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6069 OpInfo.ConstraintType != TargetLowering::C_Register) {
6070 // Memory output, or 'other' output (e.g. 'X' constraint).
6071 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6072
6073 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006074 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6075 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006076 TLI.getPointerTy()));
6077 AsmNodeOperands.push_back(OpInfo.CallOperand);
6078 break;
6079 }
6080
6081 // Otherwise, this is a register or register class output.
6082
6083 // Copy the output from the appropriate register. Find a register that
6084 // we can use.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006085 if (OpInfo.AssignedRegs.Regs.empty()) {
6086 LLVMContext &Ctx = *DAG.getContext();
6087 Ctx.emitError(CS.getInstruction(),
6088 "couldn't allocate output register for constraint '" +
6089 Twine(OpInfo.ConstraintCode) + "'");
6090 break;
6091 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006092
6093 // If this is an indirect operand, store through the pointer after the
6094 // asm.
6095 if (OpInfo.isIndirect) {
6096 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6097 OpInfo.CallOperandVal));
6098 } else {
6099 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006100 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006101 // Concatenate this output onto the outputs list.
6102 RetValRegs.append(OpInfo.AssignedRegs);
6103 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006104
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006105 // Add information to the INLINEASM node to know that this register is
6106 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00006107 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00006108 InlineAsm::Kind_RegDefEarlyClobber :
6109 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00006110 false,
6111 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006112 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006113 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006114 break;
6115 }
6116 case InlineAsm::isInput: {
6117 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006118
Chris Lattner6bdcda32008-10-17 16:47:46 +00006119 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006120 // If this is required to match an output register we have already set,
6121 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006122 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006124 // Scan until we find the definition we already emitted of this operand.
6125 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006126 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006127 for (; OperandNo; --OperandNo) {
6128 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006129 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006130 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006131 assert((InlineAsm::isRegDefKind(OpFlag) ||
6132 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6133 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006134 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006135 }
6136
Evan Cheng697cbbf2009-03-20 18:03:34 +00006137 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006138 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006139 if (InlineAsm::isRegDefKind(OpFlag) ||
6140 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006141 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006142 if (OpInfo.isIndirect) {
6143 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006144 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00006145 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6146 " don't know how to handle tied "
6147 "indirect register inputs");
6148 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006149
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006150 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006151 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00006152 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006153 MatchedRegs.RegVTs.push_back(RegVT);
6154 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006155 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00006156 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006157 MatchedRegs.Regs.push_back
6158 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006159
6160 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00006161 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006162 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00006163 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006164 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006165 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006166 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006167 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006168
Chris Lattnerdecc2672010-04-07 05:20:54 +00006169 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6170 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6171 "Unexpected number of operands");
6172 // Add information to the INLINEASM node to know about this input.
6173 // See InlineAsm.h isUseOperandTiedToDef.
6174 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6175 OpInfo.getMatchedOperand());
6176 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6177 TLI.getPointerTy()));
6178 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6179 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006180 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006181
Dale Johannesenb5611a62010-07-13 20:17:05 +00006182 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006183 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6184 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006185 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006186
Dale Johannesenb5611a62010-07-13 20:17:05 +00006187 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006188 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006189 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006190 Ops, DAG);
Chris Lattnerfcd70902012-01-03 23:51:01 +00006191 if (Ops.empty()) {
6192 LLVMContext &Ctx = *DAG.getContext();
6193 Ctx.emitError(CS.getInstruction(),
6194 "invalid operand for inline asm constraint '" +
6195 Twine(OpInfo.ConstraintCode) + "'");
6196 break;
6197 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006198
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006199 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006200 unsigned ResOpType =
6201 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006202 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006203 TLI.getPointerTy()));
6204 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6205 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006206 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006207
Chris Lattnerdecc2672010-04-07 05:20:54 +00006208 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006209 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6210 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6211 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006212
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006213 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006214 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006215 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006216 TLI.getPointerTy()));
6217 AsmNodeOperands.push_back(InOperandVal);
6218 break;
6219 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006220
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006221 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6222 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6223 "Unknown constraint type!");
Eric Christopher9eb4f8a2012-07-02 21:16:43 +00006224
6225 // TODO: Support this.
6226 if (OpInfo.isIndirect) {
6227 LLVMContext &Ctx = *DAG.getContext();
6228 Ctx.emitError(CS.getInstruction(),
6229 "Don't know how to handle indirect register inputs yet "
6230 "for constraint '" + Twine(OpInfo.ConstraintCode) + "'");
6231 break;
6232 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006233
6234 // Copy the input into the appropriate registers.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006235 if (OpInfo.AssignedRegs.Regs.empty()) {
6236 LLVMContext &Ctx = *DAG.getContext();
6237 Ctx.emitError(CS.getInstruction(),
6238 "couldn't allocate input reg for constraint '" +
6239 Twine(OpInfo.ConstraintCode) + "'");
6240 break;
6241 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006242
Dale Johannesen66978ee2009-01-31 02:22:37 +00006243 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006244 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006245
Chris Lattnerdecc2672010-04-07 05:20:54 +00006246 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006247 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006248 break;
6249 }
6250 case InlineAsm::isClobber: {
6251 // Add the clobbered value to the operand list, so that the register
6252 // allocator is aware that the physreg got clobbered.
6253 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006254 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006255 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006256 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006257 break;
6258 }
6259 }
6260 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006261
Chris Lattnerdecc2672010-04-07 05:20:54 +00006262 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006263 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006264 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006265
Dale Johannesen66978ee2009-01-31 02:22:37 +00006266 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006267 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006268 &AsmNodeOperands[0], AsmNodeOperands.size());
6269 Flag = Chain.getValue(1);
6270
6271 // If this asm returns a register value, copy the result from that register
6272 // and set it as the value of the call.
6273 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006274 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006275 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006276
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006277 // FIXME: Why don't we do this for inline asms with MRVs?
6278 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006279 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006280
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006281 // If any of the results of the inline asm is a vector, it may have the
6282 // wrong width/num elts. This can happen for register classes that can
6283 // contain multiple different value types. The preg or vreg allocated may
6284 // not have the same VT as was expected. Convert it to the right type
6285 // with bit_convert.
6286 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006287 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006288 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006289
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006290 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006291 ResultType.isInteger() && Val.getValueType().isInteger()) {
6292 // If a result value was tied to an input value, the computed result may
6293 // have a wider width than the expected result. Extract the relevant
6294 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006295 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006296 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006297
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006298 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006299 }
Dan Gohman95915732008-10-18 01:03:45 +00006300
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006301 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006302 // Don't need to use this as a chain in this case.
6303 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6304 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006305 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006306
Dan Gohman46510a72010-04-15 01:51:59 +00006307 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006308
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006309 // Process indirect outputs, first output all of the flagged copies out of
6310 // physregs.
6311 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6312 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006313 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006314 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006315 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006316 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6317 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006319 // Emit the non-flagged stores from the physregs.
6320 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006321 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6322 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6323 StoresToEmit[i].first,
6324 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006325 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006326 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006327 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006328 }
6329
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006330 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006331 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006332 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006333
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006334 DAG.setRoot(Chain);
6335}
6336
Dan Gohman46510a72010-04-15 01:51:59 +00006337void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006338 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6339 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006340 getValue(I.getArgOperand(0)),
6341 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006342}
6343
Dan Gohman46510a72010-04-15 01:51:59 +00006344void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006345 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006346 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6347 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006348 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006349 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006350 setValue(&I, V);
6351 DAG.setRoot(V.getValue(1));
6352}
6353
Dan Gohman46510a72010-04-15 01:51:59 +00006354void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006355 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6356 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006357 getValue(I.getArgOperand(0)),
6358 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006359}
6360
Dan Gohman46510a72010-04-15 01:51:59 +00006361void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006362 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6363 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006364 getValue(I.getArgOperand(0)),
6365 getValue(I.getArgOperand(1)),
6366 DAG.getSrcValue(I.getArgOperand(0)),
6367 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006368}
6369
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006370/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006371/// implementation, which just calls LowerCall.
6372/// FIXME: When all targets are
6373/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006374std::pair<SDValue, SDValue>
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006375TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006376 // Handle all of the outgoing arguments.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006377 CLI.Outs.clear();
6378 CLI.OutVals.clear();
6379 ArgListTy &Args = CLI.Args;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006380 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006381 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006382 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6383 for (unsigned Value = 0, NumValues = ValueVTs.size();
6384 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006385 EVT VT = ValueVTs[Value];
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006386 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006387 SDValue Op = SDValue(Args[i].Node.getNode(),
6388 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006389 ISD::ArgFlagsTy Flags;
6390 unsigned OriginalAlignment =
6391 getTargetData()->getABITypeAlignment(ArgTy);
6392
6393 if (Args[i].isZExt)
6394 Flags.setZExt();
6395 if (Args[i].isSExt)
6396 Flags.setSExt();
6397 if (Args[i].isInReg)
6398 Flags.setInReg();
6399 if (Args[i].isSRet)
6400 Flags.setSRet();
6401 if (Args[i].isByVal) {
6402 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006403 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6404 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006405 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006406 // For ByVal, alignment should come from FE. BE will guess if this
6407 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006408 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006409 if (Args[i].Alignment)
6410 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006411 else
6412 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006413 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006414 }
6415 if (Args[i].isNest)
6416 Flags.setNest();
6417 Flags.setOrigAlign(OriginalAlignment);
6418
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006419 EVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
6420 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006421 SmallVector<SDValue, 4> Parts(NumParts);
6422 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6423
6424 if (Args[i].isSExt)
6425 ExtendKind = ISD::SIGN_EXTEND;
6426 else if (Args[i].isZExt)
6427 ExtendKind = ISD::ZERO_EXTEND;
6428
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006429 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006430 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006431
Dan Gohman98ca4f22009-08-05 01:29:28 +00006432 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006433 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006434 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006435 i < CLI.NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006436 if (NumParts > 1 && j == 0)
6437 MyFlags.Flags.setSplit();
6438 else if (j != 0)
6439 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006440
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006441 CLI.Outs.push_back(MyFlags);
6442 CLI.OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006443 }
6444 }
6445 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006446
Dan Gohman98ca4f22009-08-05 01:29:28 +00006447 // Handle the incoming return values from the call.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006448 CLI.Ins.clear();
Owen Andersone50ed302009-08-10 22:56:29 +00006449 SmallVector<EVT, 4> RetTys;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006450 ComputeValueVTs(*this, CLI.RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006451 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006452 EVT VT = RetTys[I];
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006453 EVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6454 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006455 for (unsigned i = 0; i != NumRegs; ++i) {
6456 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006457 MyFlags.VT = RegisterVT.getSimpleVT();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006458 MyFlags.Used = CLI.IsReturnValueUsed;
6459 if (CLI.RetSExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006460 MyFlags.Flags.setSExt();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006461 if (CLI.RetZExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006462 MyFlags.Flags.setZExt();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006463 if (CLI.IsInReg)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006464 MyFlags.Flags.setInReg();
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006465 CLI.Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006466 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006467 }
6468
Dan Gohman98ca4f22009-08-05 01:29:28 +00006469 SmallVector<SDValue, 4> InVals;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006470 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006471
6472 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006473 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006474 "LowerCall didn't return a valid chain!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006475 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman5e866062009-08-06 15:37:27 +00006476 "LowerCall emitted a return value for a tail call!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006477 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman5e866062009-08-06 15:37:27 +00006478 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006479
6480 // For a tail call, the return value is merely live-out and there aren't
6481 // any nodes in the DAG representing it. Return a special value to
6482 // indicate that a tail call has been emitted and no more Instructions
6483 // should be processed in the current block.
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006484 if (CLI.IsTailCall) {
6485 CLI.DAG.setRoot(CLI.Chain);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006486 return std::make_pair(SDValue(), SDValue());
6487 }
6488
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006489 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Chengaf1871f2010-03-11 19:38:18 +00006490 assert(InVals[i].getNode() &&
6491 "LowerCall emitted a null value!");
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006492 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006493 "LowerCall emitted a value with the wrong type!");
6494 });
6495
Dan Gohman98ca4f22009-08-05 01:29:28 +00006496 // Collect the legal value parts into potentially illegal values
6497 // that correspond to the original function's return values.
6498 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006499 if (CLI.RetSExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006500 AssertOp = ISD::AssertSext;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006501 else if (CLI.RetZExt)
Dan Gohman98ca4f22009-08-05 01:29:28 +00006502 AssertOp = ISD::AssertZext;
6503 SmallVector<SDValue, 4> ReturnValues;
6504 unsigned CurReg = 0;
6505 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006506 EVT VT = RetTys[I];
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006507 EVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6508 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006509
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006510 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006511 NumRegs, RegisterVT, VT,
6512 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006513 CurReg += NumRegs;
6514 }
6515
6516 // For a function returning void, there is no return value. We can't create
6517 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006518 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006519 if (ReturnValues.empty())
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006520 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006521
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006522 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
6523 CLI.DAG.getVTList(&RetTys[0], RetTys.size()),
Dan Gohman98ca4f22009-08-05 01:29:28 +00006524 &ReturnValues[0], ReturnValues.size());
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00006525 return std::make_pair(Res, CLI.Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006526}
6527
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006528void TargetLowering::LowerOperationWrapper(SDNode *N,
6529 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006530 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006531 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006532 if (Res.getNode())
6533 Results.push_back(Res);
6534}
6535
Dan Gohmand858e902010-04-17 15:26:15 +00006536SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006537 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006538}
6539
Dan Gohman46510a72010-04-15 01:51:59 +00006540void
6541SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006542 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006543 assert((Op.getOpcode() != ISD::CopyFromReg ||
6544 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6545 "Copy from a reg to the same reg!");
6546 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6547
Owen Anderson23b9b192009-08-12 00:36:31 +00006548 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006549 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006550 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006551 PendingExports.push_back(Chain);
6552}
6553
6554#include "llvm/CodeGen/SelectionDAGISel.h"
6555
Eli Friedman23d32432011-05-05 16:53:34 +00006556/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6557/// entry block, return true. This includes arguments used by switches, since
6558/// the switch may expand into multiple basic blocks.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006559static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman23d32432011-05-05 16:53:34 +00006560 // With FastISel active, we may be splitting blocks, so force creation
6561 // of virtual registers for all non-dead arguments.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006562 if (FastISel)
Eli Friedman23d32432011-05-05 16:53:34 +00006563 return A->use_empty();
6564
6565 const BasicBlock *Entry = A->getParent()->begin();
6566 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6567 UI != E; ++UI) {
6568 const User *U = *UI;
6569 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6570 return false; // Use not in entry block.
6571 }
6572 return true;
6573}
6574
Dan Gohman46510a72010-04-15 01:51:59 +00006575void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006576 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006577 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006578 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006579 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006580 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006581 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006582
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006583 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006584 SmallVector<ISD::OutputArg, 4> Outs;
6585 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6586 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006587
Dan Gohman7451d3e2010-05-29 17:03:36 +00006588 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006589 // Put in an sret pointer parameter before all the other parameters.
6590 SmallVector<EVT, 1> ValueVTs;
6591 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6592
6593 // NOTE: Assuming that a pointer will never break down to more than one VT
6594 // or one register.
6595 ISD::ArgFlagsTy Flags;
6596 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006597 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006598 ISD::InputArg RetArg(Flags, RegisterVT, true);
6599 Ins.push_back(RetArg);
6600 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006601
Dan Gohman98ca4f22009-08-05 01:29:28 +00006602 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006603 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006604 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006605 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006606 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006607 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6608 bool isArgValueUsed = !I->use_empty();
6609 for (unsigned Value = 0, NumValues = ValueVTs.size();
6610 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006611 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006612 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006613 ISD::ArgFlagsTy Flags;
6614 unsigned OriginalAlignment =
6615 TD->getABITypeAlignment(ArgTy);
6616
6617 if (F.paramHasAttr(Idx, Attribute::ZExt))
6618 Flags.setZExt();
6619 if (F.paramHasAttr(Idx, Attribute::SExt))
6620 Flags.setSExt();
6621 if (F.paramHasAttr(Idx, Attribute::InReg))
6622 Flags.setInReg();
6623 if (F.paramHasAttr(Idx, Attribute::StructRet))
6624 Flags.setSRet();
6625 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6626 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006627 PointerType *Ty = cast<PointerType>(I->getType());
6628 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006629 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006630 // For ByVal, alignment should be passed from FE. BE will guess if
6631 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006632 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006633 if (F.getParamAlignment(Idx))
6634 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006635 else
6636 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006637 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006638 }
6639 if (F.paramHasAttr(Idx, Attribute::Nest))
6640 Flags.setNest();
6641 Flags.setOrigAlign(OriginalAlignment);
6642
Owen Anderson23b9b192009-08-12 00:36:31 +00006643 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6644 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006645 for (unsigned i = 0; i != NumRegs; ++i) {
6646 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6647 if (NumRegs > 1 && i == 0)
6648 MyFlags.Flags.setSplit();
6649 // if it isn't first piece, alignment must be 1
6650 else if (i > 0)
6651 MyFlags.Flags.setOrigAlign(1);
6652 Ins.push_back(MyFlags);
6653 }
6654 }
6655 }
6656
6657 // Call the target to set up the argument values.
6658 SmallVector<SDValue, 8> InVals;
6659 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6660 F.isVarArg(), Ins,
6661 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006662
6663 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006664 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006665 "LowerFormalArguments didn't return a valid chain!");
6666 assert(InVals.size() == Ins.size() &&
6667 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006668 DEBUG({
6669 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6670 assert(InVals[i].getNode() &&
6671 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006672 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006673 "LowerFormalArguments emitted a value with the wrong type!");
6674 }
6675 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006676
Dan Gohman5e866062009-08-06 15:37:27 +00006677 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006678 DAG.setRoot(NewRoot);
6679
6680 // Set up the argument values.
6681 unsigned i = 0;
6682 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006683 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006684 // Create a virtual register for the sret pointer, and put in a copy
6685 // from the sret argument into it.
6686 SmallVector<EVT, 1> ValueVTs;
6687 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6688 EVT VT = ValueVTs[0];
6689 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6690 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006691 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006692 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006693
Dan Gohman2048b852009-11-23 18:04:58 +00006694 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006695 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6696 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006697 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006698 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6699 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006700 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006701
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006702 // i indexes lowered arguments. Bump it past the hidden sret argument.
6703 // Idx indexes LLVM arguments. Don't touch it.
6704 ++i;
6705 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006706
Dan Gohman46510a72010-04-15 01:51:59 +00006707 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006708 ++I, ++Idx) {
6709 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006710 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006711 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006712 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006713
6714 // If this argument is unused then remember its value. It is used to generate
6715 // debugging information.
6716 if (I->use_empty() && NumValues)
6717 SDB->setUnusedArgValue(I, InVals[i]);
6718
Eli Friedman23d32432011-05-05 16:53:34 +00006719 for (unsigned Val = 0; Val != NumValues; ++Val) {
6720 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006721 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6722 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006723
6724 if (!I->use_empty()) {
6725 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6726 if (F.paramHasAttr(Idx, Attribute::SExt))
6727 AssertOp = ISD::AssertSext;
6728 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6729 AssertOp = ISD::AssertZext;
6730
Bill Wendling46ada192010-03-02 01:55:18 +00006731 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006732 NumParts, PartVT, VT,
6733 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006734 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006735
Dan Gohman98ca4f22009-08-05 01:29:28 +00006736 i += NumParts;
6737 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006738
Eli Friedman23d32432011-05-05 16:53:34 +00006739 // We don't need to do anything else for unused arguments.
6740 if (ArgValues.empty())
6741 continue;
6742
Devang Patel9aee3352011-09-08 22:59:09 +00006743 // Note down frame index.
6744 if (FrameIndexSDNode *FI =
Bill Wendling96cb1122012-07-19 00:04:14 +00006745 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9aee3352011-09-08 22:59:09 +00006746 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel0b48ead2010-08-31 22:22:42 +00006747
Eli Friedman23d32432011-05-05 16:53:34 +00006748 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6749 SDB->getCurDebugLoc());
Devang Patel9aee3352011-09-08 22:59:09 +00006750
Eli Friedman23d32432011-05-05 16:53:34 +00006751 SDB->setValue(I, Res);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006752 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Devang Patel9aee3352011-09-08 22:59:09 +00006753 if (LoadSDNode *LNode =
6754 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
6755 if (FrameIndexSDNode *FI =
6756 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6757 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
6758 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006759
Eli Friedman23d32432011-05-05 16:53:34 +00006760 // If this argument is live outside of the entry block, insert a copy from
6761 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006762 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006763 // If we can, though, try to skip creating an unnecessary vreg.
6764 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006765 // general. It's also subtly incompatible with the hacks FastISel
6766 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006767 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6768 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6769 FuncInfo->ValueMap[I] = Reg;
6770 continue;
6771 }
6772 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006773 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman23d32432011-05-05 16:53:34 +00006774 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006775 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006776 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006777 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006778
Dan Gohman98ca4f22009-08-05 01:29:28 +00006779 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006780
6781 // Finally, if the target has anything special to do, allow it to do so.
6782 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006783 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006784}
6785
6786/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6787/// ensure constants are generated when needed. Remember the virtual registers
6788/// that need to be added to the Machine PHI nodes as input. We cannot just
6789/// directly add them, because expansion might result in multiple MBB's for one
6790/// BB. As such, the start of the BB might correspond to a different MBB than
6791/// the end.
6792///
6793void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006794SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006795 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006796
6797 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6798
6799 // Check successor nodes' PHI nodes that expect a constant to be available
6800 // from this block.
6801 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006802 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006803 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006804 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006805
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006806 // If this terminator has multiple identical successors (common for
6807 // switches), only handle each succ once.
6808 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006809
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006810 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006811
6812 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6813 // nodes and Machine PHI nodes, but the incoming operands have not been
6814 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006815 for (BasicBlock::const_iterator I = SuccBB->begin();
6816 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006817 // Ignore dead phi's.
6818 if (PN->use_empty()) continue;
6819
Rafael Espindola3fa82832011-05-13 15:18:06 +00006820 // Skip empty types
6821 if (PN->getType()->isEmptyTy())
6822 continue;
6823
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006824 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006825 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006826
Dan Gohman46510a72010-04-15 01:51:59 +00006827 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006828 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006829 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006830 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006831 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006832 }
6833 Reg = RegOut;
6834 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006835 DenseMap<const Value *, unsigned>::iterator I =
6836 FuncInfo.ValueMap.find(PHIOp);
6837 if (I != FuncInfo.ValueMap.end())
6838 Reg = I->second;
6839 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006840 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006841 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006842 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006843 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006844 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006845 }
6846 }
6847
6848 // Remember that this register needs to added to the machine PHI node as
6849 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006850 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006851 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6852 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006853 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006854 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006855 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006856 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006857 Reg += NumRegisters;
6858 }
6859 }
6860 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006861 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006862}