blob: 73545298f9cb739c8e681da9de48956452bd3129 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000020#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "ARMRegisterInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/CallingConv.h"
26#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000027#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000028#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000029#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000030#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000031#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000032#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineBasicBlock.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineFunction.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000040#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000041#include "llvm/ADT/VectorExtras.h"
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +000042#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000043#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000044#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000045#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000046#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000047using namespace llvm;
48
Owen Andersone50ed302009-08-10 22:56:29 +000049static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000053static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000054 CCValAssign::LocInfo &LocInfo,
55 ISD::ArgFlagsTy &ArgFlags,
56 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000057static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000058 CCValAssign::LocInfo &LocInfo,
59 ISD::ArgFlagsTy &ArgFlags,
60 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000061static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000062 CCValAssign::LocInfo &LocInfo,
63 ISD::ArgFlagsTy &ArgFlags,
64 CCState &State);
65
Owen Andersone50ed302009-08-10 22:56:29 +000066void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
67 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000068 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000069 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000070 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
71 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000072
Owen Anderson70671842009-08-10 20:18:46 +000073 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000074 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000075 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000076 }
77
Owen Andersone50ed302009-08-10 22:56:29 +000078 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000079 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000080 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000081 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000082 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000083 if (ElemTy != MVT::i32) {
84 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
85 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
86 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
87 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
88 }
Owen Anderson70671842009-08-10 20:18:46 +000089 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
90 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Owen Anderson70671842009-08-10 20:18:46 +000091 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000092 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +000093 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +000094 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
95 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
96 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000097 }
98
99 // Promote all bit-wise operations.
100 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000101 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000102 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
103 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000104 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000105 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000106 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000107 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000108 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000109 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000110 }
Bob Wilson16330762009-09-16 00:17:28 +0000111
112 // Neon does not support vector divide/remainder operations.
113 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
114 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
115 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
116 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
117 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
118 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000119}
120
Owen Andersone50ed302009-08-10 22:56:29 +0000121void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000122 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000124}
125
Owen Andersone50ed302009-08-10 22:56:29 +0000126void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000127 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000129}
130
Chris Lattnerf0144122009-07-28 03:13:23 +0000131static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
132 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Chris Lattnerf26e03b2009-07-31 17:42:42 +0000133 return new TargetLoweringObjectFileMachO();
Chris Lattner80ec2792009-08-02 00:34:36 +0000134 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000135}
136
Evan Chenga8e29892007-01-19 07:51:42 +0000137ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000138 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000139 Subtarget = &TM.getSubtarget<ARMSubtarget>();
140
Evan Chengb1df8f22007-04-27 08:15:43 +0000141 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000142 // Uses VFP for Thumb libfuncs if available.
143 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
144 // Single-precision floating-point arithmetic.
145 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
146 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
147 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
148 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000149
Evan Chengb1df8f22007-04-27 08:15:43 +0000150 // Double-precision floating-point arithmetic.
151 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
152 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
153 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
154 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000155
Evan Chengb1df8f22007-04-27 08:15:43 +0000156 // Single-precision comparisons.
157 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
158 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
159 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
160 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
161 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
162 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
163 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
164 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000165
Evan Chengb1df8f22007-04-27 08:15:43 +0000166 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
167 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
168 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
169 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
170 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
171 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
172 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
173 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000174
Evan Chengb1df8f22007-04-27 08:15:43 +0000175 // Double-precision comparisons.
176 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
177 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
178 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
179 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
180 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
181 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
182 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
183 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000184
Evan Chengb1df8f22007-04-27 08:15:43 +0000185 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
186 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
191 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000193
Evan Chengb1df8f22007-04-27 08:15:43 +0000194 // Floating-point to integer conversions.
195 // i64 conversions are done via library routines even when generating VFP
196 // instructions, so use the same ones.
197 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
198 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
199 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
200 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000201
Evan Chengb1df8f22007-04-27 08:15:43 +0000202 // Conversions between floating types.
203 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
204 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
205
206 // Integer to floating-point conversions.
207 // i64 conversions are done via library routines even when generating VFP
208 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000209 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
210 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000211 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
212 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
213 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
214 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
215 }
Evan Chenga8e29892007-01-19 07:51:42 +0000216 }
217
Bob Wilson2f954612009-05-22 17:38:41 +0000218 // These libcalls are not available in 32-bit.
219 setLibcallName(RTLIB::SHL_I128, 0);
220 setLibcallName(RTLIB::SRL_I128, 0);
221 setLibcallName(RTLIB::SRA_I128, 0);
222
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000223 // Libcalls should use the AAPCS base standard ABI, even if hard float
224 // is in effect, as per the ARM RTABI specification, section 4.1.2.
225 if (Subtarget->isAAPCS_ABI()) {
226 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
227 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
228 CallingConv::ARM_AAPCS);
229 }
230 }
231
David Goodwinf1daf7d2009-07-08 23:10:31 +0000232 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000234 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000236 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
238 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000239
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000241 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000242
243 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 addDRTypeForNEON(MVT::v2f32);
245 addDRTypeForNEON(MVT::v8i8);
246 addDRTypeForNEON(MVT::v4i16);
247 addDRTypeForNEON(MVT::v2i32);
248 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000249
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 addQRTypeForNEON(MVT::v4f32);
251 addQRTypeForNEON(MVT::v2f64);
252 addQRTypeForNEON(MVT::v16i8);
253 addQRTypeForNEON(MVT::v8i16);
254 addQRTypeForNEON(MVT::v4i32);
255 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000256
Bob Wilson74dc72e2009-09-15 23:55:57 +0000257 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
258 // neither Neon nor VFP support any arithmetic operations on it.
259 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
260 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
261 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
262 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
263 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
264 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
265 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
266 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
267 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
268 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
269 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
270 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
271 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
272 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
273 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
274 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
275 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
276 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
277 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
278 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
279 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
280 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
281 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
282 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
283
Bob Wilson642b3292009-09-16 00:32:15 +0000284 // Neon does not support some operations on v1i64 and v2i64 types.
285 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
286 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
287 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
288 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
289
Bob Wilson5bafff32009-06-22 23:27:02 +0000290 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
291 setTargetDAGCombine(ISD::SHL);
292 setTargetDAGCombine(ISD::SRL);
293 setTargetDAGCombine(ISD::SRA);
294 setTargetDAGCombine(ISD::SIGN_EXTEND);
295 setTargetDAGCombine(ISD::ZERO_EXTEND);
296 setTargetDAGCombine(ISD::ANY_EXTEND);
297 }
298
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000299 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000300
301 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000303
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000304 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000306
Evan Chenga8e29892007-01-19 07:51:42 +0000307 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000308 if (!Subtarget->isThumb1Only()) {
309 for (unsigned im = (unsigned)ISD::PRE_INC;
310 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setIndexedLoadAction(im, MVT::i1, Legal);
312 setIndexedLoadAction(im, MVT::i8, Legal);
313 setIndexedLoadAction(im, MVT::i16, Legal);
314 setIndexedLoadAction(im, MVT::i32, Legal);
315 setIndexedStoreAction(im, MVT::i1, Legal);
316 setIndexedStoreAction(im, MVT::i8, Legal);
317 setIndexedStoreAction(im, MVT::i16, Legal);
318 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000319 }
Evan Chenga8e29892007-01-19 07:51:42 +0000320 }
321
322 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000323 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::MUL, MVT::i64, Expand);
325 setOperationAction(ISD::MULHU, MVT::i32, Expand);
326 setOperationAction(ISD::MULHS, MVT::i32, Expand);
327 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
328 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000329 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::MUL, MVT::i64, Expand);
331 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000332 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000334 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000335 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000336 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000337 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SRL, MVT::i64, Custom);
339 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000340
341 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000343 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000345 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000347
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000348 // Only ARMv6 has BSWAP.
349 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000351
Evan Chenga8e29892007-01-19 07:51:42 +0000352 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::SDIV, MVT::i32, Expand);
354 setOperationAction(ISD::UDIV, MVT::i32, Expand);
355 setOperationAction(ISD::SREM, MVT::i32, Expand);
356 setOperationAction(ISD::UREM, MVT::i32, Expand);
357 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
358 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
361 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
362 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
363 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000364 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000365
Evan Chenga8e29892007-01-19 07:51:42 +0000366 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::VASTART, MVT::Other, Custom);
368 setOperationAction(ISD::VAARG, MVT::Other, Expand);
369 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
370 setOperationAction(ISD::VAEND, MVT::Other, Expand);
371 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
372 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000373 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
374 // FIXME: Shouldn't need this, since no register is used, but the legalizer
375 // doesn't yet know how to not do that for SjLj.
376 setExceptionSelectorRegister(ARM::R0);
Evan Cheng86198642009-08-07 00:34:42 +0000377 if (Subtarget->isThumb())
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Evan Cheng86198642009-08-07 00:34:42 +0000379 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach3728e962009-12-10 00:11:09 +0000381 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000382
Evan Chengd27c9fc2009-07-03 01:43:10 +0000383 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
385 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000386 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000388
David Goodwinf1daf7d2009-07-08 23:10:31 +0000389 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Jim Grosbache5165492009-11-09 00:11:35 +0000390 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000392
393 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000395
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::SETCC, MVT::i32, Expand);
397 setOperationAction(ISD::SETCC, MVT::f32, Expand);
398 setOperationAction(ISD::SETCC, MVT::f64, Expand);
399 setOperationAction(ISD::SELECT, MVT::i32, Expand);
400 setOperationAction(ISD::SELECT, MVT::f32, Expand);
401 setOperationAction(ISD::SELECT, MVT::f64, Expand);
402 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
403 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
404 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000405
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
407 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
408 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
409 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
410 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000411
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000412 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::FSIN, MVT::f64, Expand);
414 setOperationAction(ISD::FSIN, MVT::f32, Expand);
415 setOperationAction(ISD::FCOS, MVT::f32, Expand);
416 setOperationAction(ISD::FCOS, MVT::f64, Expand);
417 setOperationAction(ISD::FREM, MVT::f64, Expand);
418 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000419 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
421 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000422 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::FPOW, MVT::f64, Expand);
424 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000425
Evan Chenga8e29892007-01-19 07:51:42 +0000426 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000427 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
429 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
430 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
431 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000432 }
Evan Chenga8e29892007-01-19 07:51:42 +0000433
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000434 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000435 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000436 setTargetDAGCombine(ISD::ADD);
437 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000438
Evan Chenga8e29892007-01-19 07:51:42 +0000439 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000440 setSchedulingPreference(SchedulingForRegPressure);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000441
Evan Chengbc9b7542009-08-15 07:59:10 +0000442 // FIXME: If-converter should use instruction latency to determine
443 // profitability rather than relying on fixed limits.
444 if (Subtarget->getCPUString() == "generic") {
445 // Generic (and overly aggressive) if-conversion limits.
446 setIfCvtBlockSizeLimit(10);
447 setIfCvtDupBlockSizeLimit(2);
448 } else if (Subtarget->hasV6Ops()) {
449 setIfCvtBlockSizeLimit(2);
450 setIfCvtDupBlockSizeLimit(1);
451 } else {
452 setIfCvtBlockSizeLimit(3);
453 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000454 }
455
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000456 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000457 // Do not enable CodePlacementOpt for now: it currently runs after the
458 // ARMConstantIslandPass and messes up branch relaxation and placement
459 // of constant islands.
460 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000461}
462
Evan Chenga8e29892007-01-19 07:51:42 +0000463const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
464 switch (Opcode) {
465 default: return 0;
466 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000467 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
468 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000469 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000470 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
471 case ARMISD::tCALL: return "ARMISD::tCALL";
472 case ARMISD::BRCOND: return "ARMISD::BRCOND";
473 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000474 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000475 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
476 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
477 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000478 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000479 case ARMISD::CMPFP: return "ARMISD::CMPFP";
480 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
481 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
482 case ARMISD::CMOV: return "ARMISD::CMOV";
483 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000484
Jim Grosbach3482c802010-01-18 19:58:49 +0000485 case ARMISD::RBIT: return "ARMISD::RBIT";
486
Evan Chenga8e29892007-01-19 07:51:42 +0000487 case ARMISD::FTOSI: return "ARMISD::FTOSI";
488 case ARMISD::FTOUI: return "ARMISD::FTOUI";
489 case ARMISD::SITOF: return "ARMISD::SITOF";
490 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000491
492 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
493 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
494 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000495
Jim Grosbache5165492009-11-09 00:11:35 +0000496 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
497 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000498
Evan Chengc5942082009-10-28 06:55:03 +0000499 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
500 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
501
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000502 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000503
Evan Cheng86198642009-08-07 00:34:42 +0000504 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
505
Jim Grosbach3728e962009-12-10 00:11:09 +0000506 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
507 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
508
Bob Wilson5bafff32009-06-22 23:27:02 +0000509 case ARMISD::VCEQ: return "ARMISD::VCEQ";
510 case ARMISD::VCGE: return "ARMISD::VCGE";
511 case ARMISD::VCGEU: return "ARMISD::VCGEU";
512 case ARMISD::VCGT: return "ARMISD::VCGT";
513 case ARMISD::VCGTU: return "ARMISD::VCGTU";
514 case ARMISD::VTST: return "ARMISD::VTST";
515
516 case ARMISD::VSHL: return "ARMISD::VSHL";
517 case ARMISD::VSHRs: return "ARMISD::VSHRs";
518 case ARMISD::VSHRu: return "ARMISD::VSHRu";
519 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
520 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
521 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
522 case ARMISD::VSHRN: return "ARMISD::VSHRN";
523 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
524 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
525 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
526 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
527 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
528 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
529 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
530 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
531 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
532 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
533 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
534 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
535 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
536 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000537 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000538 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000539 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000540 case ARMISD::VREV64: return "ARMISD::VREV64";
541 case ARMISD::VREV32: return "ARMISD::VREV32";
542 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000543 case ARMISD::VZIP: return "ARMISD::VZIP";
544 case ARMISD::VUZP: return "ARMISD::VUZP";
545 case ARMISD::VTRN: return "ARMISD::VTRN";
Evan Chenga8e29892007-01-19 07:51:42 +0000546 }
547}
548
Bill Wendlingb4202b82009-07-01 18:50:55 +0000549/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000550unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Evan Cheng048e36f2009-10-02 06:57:25 +0000551 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 0 : 1;
Bill Wendling20c568f2009-06-30 22:38:32 +0000552}
553
Evan Chenga8e29892007-01-19 07:51:42 +0000554//===----------------------------------------------------------------------===//
555// Lowering Code
556//===----------------------------------------------------------------------===//
557
Evan Chenga8e29892007-01-19 07:51:42 +0000558/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
559static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
560 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000561 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000562 case ISD::SETNE: return ARMCC::NE;
563 case ISD::SETEQ: return ARMCC::EQ;
564 case ISD::SETGT: return ARMCC::GT;
565 case ISD::SETGE: return ARMCC::GE;
566 case ISD::SETLT: return ARMCC::LT;
567 case ISD::SETLE: return ARMCC::LE;
568 case ISD::SETUGT: return ARMCC::HI;
569 case ISD::SETUGE: return ARMCC::HS;
570 case ISD::SETULT: return ARMCC::LO;
571 case ISD::SETULE: return ARMCC::LS;
572 }
573}
574
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000575/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
576static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000577 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000578 CondCode2 = ARMCC::AL;
579 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000580 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000581 case ISD::SETEQ:
582 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
583 case ISD::SETGT:
584 case ISD::SETOGT: CondCode = ARMCC::GT; break;
585 case ISD::SETGE:
586 case ISD::SETOGE: CondCode = ARMCC::GE; break;
587 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000588 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000589 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
590 case ISD::SETO: CondCode = ARMCC::VC; break;
591 case ISD::SETUO: CondCode = ARMCC::VS; break;
592 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
593 case ISD::SETUGT: CondCode = ARMCC::HI; break;
594 case ISD::SETUGE: CondCode = ARMCC::PL; break;
595 case ISD::SETLT:
596 case ISD::SETULT: CondCode = ARMCC::LT; break;
597 case ISD::SETLE:
598 case ISD::SETULE: CondCode = ARMCC::LE; break;
599 case ISD::SETNE:
600 case ISD::SETUNE: CondCode = ARMCC::NE; break;
601 }
Evan Chenga8e29892007-01-19 07:51:42 +0000602}
603
Bob Wilson1f595bb2009-04-17 19:07:39 +0000604//===----------------------------------------------------------------------===//
605// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000606//===----------------------------------------------------------------------===//
607
608#include "ARMGenCallingConv.inc"
609
610// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000611static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000612 CCValAssign::LocInfo &LocInfo,
613 CCState &State, bool CanFail) {
614 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
615
616 // Try to get the first register.
617 if (unsigned Reg = State.AllocateReg(RegList, 4))
618 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
619 else {
620 // For the 2nd half of a v2f64, do not fail.
621 if (CanFail)
622 return false;
623
624 // Put the whole thing on the stack.
625 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
626 State.AllocateStack(8, 4),
627 LocVT, LocInfo));
628 return true;
629 }
630
631 // Try to get the second register.
632 if (unsigned Reg = State.AllocateReg(RegList, 4))
633 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
634 else
635 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
636 State.AllocateStack(4, 4),
637 LocVT, LocInfo));
638 return true;
639}
640
Owen Andersone50ed302009-08-10 22:56:29 +0000641static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000642 CCValAssign::LocInfo &LocInfo,
643 ISD::ArgFlagsTy &ArgFlags,
644 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000645 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
646 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000648 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
649 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000650 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000651}
652
653// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000654static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000655 CCValAssign::LocInfo &LocInfo,
656 CCState &State, bool CanFail) {
657 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
658 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
659
660 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
661 if (Reg == 0) {
662 // For the 2nd half of a v2f64, do not just fail.
663 if (CanFail)
664 return false;
665
666 // Put the whole thing on the stack.
667 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
668 State.AllocateStack(8, 8),
669 LocVT, LocInfo));
670 return true;
671 }
672
673 unsigned i;
674 for (i = 0; i < 2; ++i)
675 if (HiRegList[i] == Reg)
676 break;
677
678 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
679 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
680 LocVT, LocInfo));
681 return true;
682}
683
Owen Andersone50ed302009-08-10 22:56:29 +0000684static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000685 CCValAssign::LocInfo &LocInfo,
686 ISD::ArgFlagsTy &ArgFlags,
687 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000688 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
689 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000690 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000691 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
692 return false;
693 return true; // we handled it
694}
695
Owen Andersone50ed302009-08-10 22:56:29 +0000696static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000697 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000698 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
699 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
700
Bob Wilsone65586b2009-04-17 20:40:45 +0000701 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
702 if (Reg == 0)
703 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000704
Bob Wilsone65586b2009-04-17 20:40:45 +0000705 unsigned i;
706 for (i = 0; i < 2; ++i)
707 if (HiRegList[i] == Reg)
708 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000709
Bob Wilson5bafff32009-06-22 23:27:02 +0000710 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000711 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000712 LocVT, LocInfo));
713 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000714}
715
Owen Andersone50ed302009-08-10 22:56:29 +0000716static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000717 CCValAssign::LocInfo &LocInfo,
718 ISD::ArgFlagsTy &ArgFlags,
719 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000720 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
721 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000722 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000723 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000724 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000725}
726
Owen Andersone50ed302009-08-10 22:56:29 +0000727static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000728 CCValAssign::LocInfo &LocInfo,
729 ISD::ArgFlagsTy &ArgFlags,
730 CCState &State) {
731 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
732 State);
733}
734
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000735/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
736/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000737CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000738 bool Return,
739 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000740 switch (CC) {
741 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000742 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000743 case CallingConv::C:
744 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000745 // Use target triple & subtarget features to do actual dispatch.
746 if (Subtarget->isAAPCS_ABI()) {
747 if (Subtarget->hasVFP2() &&
748 FloatABIType == FloatABI::Hard && !isVarArg)
749 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
750 else
751 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
752 } else
753 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000754 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000755 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000756 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000757 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000758 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000759 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000760 }
761}
762
Dan Gohman98ca4f22009-08-05 01:29:28 +0000763/// LowerCallResult - Lower the result values of a call into the
764/// appropriate copies out of appropriate physical registers.
765SDValue
766ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000767 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000768 const SmallVectorImpl<ISD::InputArg> &Ins,
769 DebugLoc dl, SelectionDAG &DAG,
770 SmallVectorImpl<SDValue> &InVals) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000771
Bob Wilson1f595bb2009-04-17 19:07:39 +0000772 // Assign locations to each value returned by this call.
773 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000774 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000775 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000776 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000777 CCAssignFnForNode(CallConv, /* Return*/ true,
778 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000779
780 // Copy all of the result registers out of their specified physreg.
781 for (unsigned i = 0; i != RVLocs.size(); ++i) {
782 CCValAssign VA = RVLocs[i];
783
Bob Wilson80915242009-04-25 00:33:20 +0000784 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000785 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000786 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000787 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000788 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000789 Chain = Lo.getValue(1);
790 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000791 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000792 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000793 InFlag);
794 Chain = Hi.getValue(1);
795 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000796 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000797
Owen Anderson825b72b2009-08-11 20:47:22 +0000798 if (VA.getLocVT() == MVT::v2f64) {
799 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
800 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
801 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000802
803 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000805 Chain = Lo.getValue(1);
806 InFlag = Lo.getValue(2);
807 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000809 Chain = Hi.getValue(1);
810 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000811 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
813 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000814 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000815 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000816 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
817 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000818 Chain = Val.getValue(1);
819 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000820 }
Bob Wilson80915242009-04-25 00:33:20 +0000821
822 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000823 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000824 case CCValAssign::Full: break;
825 case CCValAssign::BCvt:
826 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
827 break;
828 }
829
Dan Gohman98ca4f22009-08-05 01:29:28 +0000830 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000831 }
832
Dan Gohman98ca4f22009-08-05 01:29:28 +0000833 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000834}
835
836/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
837/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000838/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000839/// a byval function parameter.
840/// Sometimes what we are copying is the end of a larger object, the part that
841/// does not fit in registers.
842static SDValue
843CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
844 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
845 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000846 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000847 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
848 /*AlwaysInline=*/false, NULL, 0, NULL, 0);
849}
850
Bob Wilsondee46d72009-04-17 20:35:10 +0000851/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000852SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000853ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
854 SDValue StackPtr, SDValue Arg,
855 DebugLoc dl, SelectionDAG &DAG,
856 const CCValAssign &VA,
857 ISD::ArgFlagsTy Flags) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000858 unsigned LocMemOffset = VA.getLocMemOffset();
859 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
860 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
861 if (Flags.isByVal()) {
862 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
863 }
864 return DAG.getStore(Chain, dl, Arg, PtrOff,
865 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chenga8e29892007-01-19 07:51:42 +0000866}
867
Dan Gohman98ca4f22009-08-05 01:29:28 +0000868void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000869 SDValue Chain, SDValue &Arg,
870 RegsToPassVector &RegsToPass,
871 CCValAssign &VA, CCValAssign &NextVA,
872 SDValue &StackPtr,
873 SmallVector<SDValue, 8> &MemOpChains,
874 ISD::ArgFlagsTy Flags) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000875
Jim Grosbache5165492009-11-09 00:11:35 +0000876 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000878 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
879
880 if (NextVA.isRegLoc())
881 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
882 else {
883 assert(NextVA.isMemLoc());
884 if (StackPtr.getNode() == 0)
885 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
886
Dan Gohman98ca4f22009-08-05 01:29:28 +0000887 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
888 dl, DAG, NextVA,
889 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000890 }
891}
892
Dan Gohman98ca4f22009-08-05 01:29:28 +0000893/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000894/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
895/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000896SDValue
897ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000898 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000899 bool isTailCall,
900 const SmallVectorImpl<ISD::OutputArg> &Outs,
901 const SmallVectorImpl<ISD::InputArg> &Ins,
902 DebugLoc dl, SelectionDAG &DAG,
903 SmallVectorImpl<SDValue> &InVals) {
Evan Chenga8e29892007-01-19 07:51:42 +0000904
Bob Wilson1f595bb2009-04-17 19:07:39 +0000905 // Analyze operands of the call, assigning locations to each operand.
906 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000907 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
908 *DAG.getContext());
909 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000910 CCAssignFnForNode(CallConv, /* Return*/ false,
911 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000912
Bob Wilson1f595bb2009-04-17 19:07:39 +0000913 // Get a count of how many bytes are to be pushed on the stack.
914 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000915
916 // Adjust the stack pointer for the new arguments...
917 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000918 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000919
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000921
Bob Wilson5bafff32009-06-22 23:27:02 +0000922 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000923 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000924
Bob Wilson1f595bb2009-04-17 19:07:39 +0000925 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000926 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000927 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
928 i != e;
929 ++i, ++realArgIdx) {
930 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000931 SDValue Arg = Outs[realArgIdx].Val;
932 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000933
Bob Wilson1f595bb2009-04-17 19:07:39 +0000934 // Promote the value if needed.
935 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000936 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000937 case CCValAssign::Full: break;
938 case CCValAssign::SExt:
939 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
940 break;
941 case CCValAssign::ZExt:
942 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
943 break;
944 case CCValAssign::AExt:
945 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
946 break;
947 case CCValAssign::BCvt:
948 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
949 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000950 }
951
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000952 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000953 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 if (VA.getLocVT() == MVT::v2f64) {
955 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
956 DAG.getConstant(0, MVT::i32));
957 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
958 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000959
Dan Gohman98ca4f22009-08-05 01:29:28 +0000960 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000961 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
962
963 VA = ArgLocs[++i]; // skip ahead to next loc
964 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000965 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000966 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
967 } else {
968 assert(VA.isMemLoc());
969 if (StackPtr.getNode() == 0)
970 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
971
Dan Gohman98ca4f22009-08-05 01:29:28 +0000972 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
973 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000974 }
975 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000976 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000977 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000978 }
979 } else if (VA.isRegLoc()) {
980 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
981 } else {
982 assert(VA.isMemLoc());
983 if (StackPtr.getNode() == 0)
984 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
985
Dan Gohman98ca4f22009-08-05 01:29:28 +0000986 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
987 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000988 }
Evan Chenga8e29892007-01-19 07:51:42 +0000989 }
990
991 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000992 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +0000993 &MemOpChains[0], MemOpChains.size());
994
995 // Build a sequence of copy-to-reg nodes chained together with token chain
996 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000997 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000998 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +0000999 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001000 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +00001001 InFlag = Chain.getValue(1);
1002 }
1003
Bill Wendling056292f2008-09-16 21:48:12 +00001004 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1005 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1006 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001007 bool isDirect = false;
1008 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001009 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001010 MachineFunction &MF = DAG.getMachineFunction();
1011 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chenga8e29892007-01-19 07:51:42 +00001012 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1013 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001014 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001015 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001016 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001017 getTargetMachine().getRelocationModel() != Reloc::Static;
1018 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001019 // ARM call to a local ARM function is predicable.
1020 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +00001021 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001022 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001023 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001024 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001025 ARMPCLabelIndex,
1026 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001027 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001029 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001030 DAG.getEntryNode(), CPAddr,
1031 PseudoSourceValue::getConstantPool(), 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001032 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001033 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001034 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001035 } else
1036 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001037 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001038 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001039 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001040 getTargetMachine().getRelocationModel() != Reloc::Static;
1041 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001042 // tBX takes a register source operand.
1043 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001044 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001045 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001046 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001047 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001048 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001049 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001050 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001051 DAG.getEntryNode(), CPAddr,
1052 PseudoSourceValue::getConstantPool(), 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001053 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001054 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001055 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001056 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001057 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001058 }
1059
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001060 // FIXME: handle tail calls differently.
1061 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001062 if (Subtarget->isThumb()) {
1063 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001064 CallOpc = ARMISD::CALL_NOLINK;
1065 else
1066 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1067 } else {
1068 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001069 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1070 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001071 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001072 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001073 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001074 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001075 InFlag = Chain.getValue(1);
1076 }
1077
Dan Gohman475871a2008-07-27 21:46:04 +00001078 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001079 Ops.push_back(Chain);
1080 Ops.push_back(Callee);
1081
1082 // Add argument registers to the end of the list so that they are known live
1083 // into the call.
1084 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1085 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1086 RegsToPass[i].second.getValueType()));
1087
Gabor Greifba36cb52008-08-28 21:40:38 +00001088 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001089 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001090 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001091 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001092 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001093 InFlag = Chain.getValue(1);
1094
Chris Lattnere563bbc2008-10-11 22:08:30 +00001095 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1096 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001097 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001098 InFlag = Chain.getValue(1);
1099
Bob Wilson1f595bb2009-04-17 19:07:39 +00001100 // Handle result values, copying them out of physregs into vregs that we
1101 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001102 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1103 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001104}
1105
Dan Gohman98ca4f22009-08-05 01:29:28 +00001106SDValue
1107ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001108 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001109 const SmallVectorImpl<ISD::OutputArg> &Outs,
1110 DebugLoc dl, SelectionDAG &DAG) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001111
Bob Wilsondee46d72009-04-17 20:35:10 +00001112 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001113 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001114
Bob Wilsondee46d72009-04-17 20:35:10 +00001115 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001116 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1117 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001118
Dan Gohman98ca4f22009-08-05 01:29:28 +00001119 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001120 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1121 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001122
1123 // If this is the first return lowered for this function, add
1124 // the regs to the liveout set for the function.
1125 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1126 for (unsigned i = 0; i != RVLocs.size(); ++i)
1127 if (RVLocs[i].isRegLoc())
1128 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001129 }
1130
Bob Wilson1f595bb2009-04-17 19:07:39 +00001131 SDValue Flag;
1132
1133 // Copy the result values into the output registers.
1134 for (unsigned i = 0, realRVLocIdx = 0;
1135 i != RVLocs.size();
1136 ++i, ++realRVLocIdx) {
1137 CCValAssign &VA = RVLocs[i];
1138 assert(VA.isRegLoc() && "Can only return in registers!");
1139
Dan Gohman98ca4f22009-08-05 01:29:28 +00001140 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001141
1142 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001143 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001144 case CCValAssign::Full: break;
1145 case CCValAssign::BCvt:
1146 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1147 break;
1148 }
1149
Bob Wilson1f595bb2009-04-17 19:07:39 +00001150 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001151 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001152 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001153 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1154 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001155 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001156 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001157
1158 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1159 Flag = Chain.getValue(1);
1160 VA = RVLocs[++i]; // skip ahead to next loc
1161 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1162 HalfGPRs.getValue(1), Flag);
1163 Flag = Chain.getValue(1);
1164 VA = RVLocs[++i]; // skip ahead to next loc
1165
1166 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001167 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1168 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001169 }
1170 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1171 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001172 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001174 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001175 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001176 VA = RVLocs[++i]; // skip ahead to next loc
1177 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1178 Flag);
1179 } else
1180 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1181
Bob Wilsondee46d72009-04-17 20:35:10 +00001182 // Guarantee that all emitted copies are
1183 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001184 Flag = Chain.getValue(1);
1185 }
1186
1187 SDValue result;
1188 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001189 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001190 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001191 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001192
1193 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001194}
1195
Bob Wilsonb62d2572009-11-03 00:02:05 +00001196// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1197// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1198// one of the above mentioned nodes. It has to be wrapped because otherwise
1199// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1200// be used to form addressing mode. These wrapped nodes will be selected
1201// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001202static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001203 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001204 // FIXME there is no actual debug info here
1205 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001206 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001207 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001208 if (CP->isMachineConstantPoolEntry())
1209 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1210 CP->getAlignment());
1211 else
1212 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1213 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001214 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001215}
1216
Bob Wilsonddb16df2009-10-30 05:45:42 +00001217SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001218 MachineFunction &MF = DAG.getMachineFunction();
1219 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1220 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001221 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001222 EVT PtrVT = getPointerTy();
Bob Wilsonddb16df2009-10-30 05:45:42 +00001223 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001224 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1225 SDValue CPAddr;
1226 if (RelocM == Reloc::Static) {
1227 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1228 } else {
1229 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001230 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001231 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1232 ARMCP::CPBlockAddress,
1233 PCAdj);
1234 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1235 }
1236 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1237 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
1238 PseudoSourceValue::getConstantPool(), 0);
1239 if (RelocM == Reloc::Static)
1240 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001241 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001242 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001243}
1244
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001245// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001246SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001247ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1248 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001249 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001250 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001251 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001252 MachineFunction &MF = DAG.getMachineFunction();
1253 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1254 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001255 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001256 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001257 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001258 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001259 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001260 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
1261 PseudoSourceValue::getConstantPool(), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001262 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001263
Evan Chenge7e0d622009-11-06 22:24:13 +00001264 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001265 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001266
1267 // call __tls_get_addr.
1268 ArgListTy Args;
1269 ArgListEntry Entry;
1270 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001271 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001272 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001273 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001274 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001275 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1276 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001277 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling3ea3c242009-12-22 02:10:19 +00001278 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl,
1279 DAG.GetOrdering(Chain.getNode()));
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001280 return CallResult.first;
1281}
1282
1283// Lower ISD::GlobalTLSAddress using the "initial exec" or
1284// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001285SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001286ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001287 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001288 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001289 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001290 SDValue Offset;
1291 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001292 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001293 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001294 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001295
Chris Lattner4fb63d02009-07-15 04:12:33 +00001296 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001297 MachineFunction &MF = DAG.getMachineFunction();
1298 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1299 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1300 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001301 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1302 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001303 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001304 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001305 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001306 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001307 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
1308 PseudoSourceValue::getConstantPool(), 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001309 Chain = Offset.getValue(1);
1310
Evan Chenge7e0d622009-11-06 22:24:13 +00001311 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001312 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001313
Evan Cheng9eda6892009-10-31 03:39:36 +00001314 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
1315 PseudoSourceValue::getConstantPool(), 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001316 } else {
1317 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001318 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001319 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001320 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001321 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
1322 PseudoSourceValue::getConstantPool(), 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001323 }
1324
1325 // The address of the thread local variable is the add of the thread
1326 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001327 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001328}
1329
Dan Gohman475871a2008-07-27 21:46:04 +00001330SDValue
1331ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001332 // TODO: implement the "local dynamic" model
1333 assert(Subtarget->isTargetELF() &&
1334 "TLS not implemented for non-ELF targets");
1335 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1336 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1337 // otherwise use the "Local Exec" TLS Model
1338 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1339 return LowerToTLSGeneralDynamicModel(GA, DAG);
1340 else
1341 return LowerToTLSExecModels(GA, DAG);
1342}
1343
Dan Gohman475871a2008-07-27 21:46:04 +00001344SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001345 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001346 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001347 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001348 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1349 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1350 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001351 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001352 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001353 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001354 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001355 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001356 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001357 CPAddr,
1358 PseudoSourceValue::getConstantPool(), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001359 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001360 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001361 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001362 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001363 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
1364 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001365 return Result;
1366 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001367 // If we have T2 ops, we can materialize the address directly via movt/movw
1368 // pair. This is always cheaper.
1369 if (Subtarget->useMovt()) {
1370 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
1371 DAG.getTargetGlobalAddress(GV, PtrVT));
1372 } else {
1373 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1374 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1375 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1376 PseudoSourceValue::getConstantPool(), 0);
1377 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001378 }
1379}
1380
Dan Gohman475871a2008-07-27 21:46:04 +00001381SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001382 SelectionDAG &DAG) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001383 MachineFunction &MF = DAG.getMachineFunction();
1384 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1385 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001386 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001387 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001388 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1389 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001390 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001391 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001392 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001393 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001394 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001395 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1396 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001397 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001398 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001399 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001400 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001401
Evan Cheng9eda6892009-10-31 03:39:36 +00001402 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1403 PseudoSourceValue::getConstantPool(), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001404 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001405
1406 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001407 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001408 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001409 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001410
Evan Cheng63476a82009-09-03 07:04:02 +00001411 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001412 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
1413 PseudoSourceValue::getGOT(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001414
1415 return Result;
1416}
1417
Dan Gohman475871a2008-07-27 21:46:04 +00001418SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001419 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001420 assert(Subtarget->isTargetELF() &&
1421 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001422 MachineFunction &MF = DAG.getMachineFunction();
1423 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1424 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001425 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001426 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001427 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001428 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1429 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001430 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001431 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001432 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001433 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1434 PseudoSourceValue::getConstantPool(), 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001435 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001436 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001437}
1438
Jim Grosbach0e0da732009-05-12 23:59:14 +00001439SDValue
1440ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001441 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001442 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001443 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001444 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001445 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001446 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001447 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1448 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001449 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001450 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001451 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1452 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001453 EVT PtrVT = getPointerTy();
1454 DebugLoc dl = Op.getDebugLoc();
1455 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1456 SDValue CPAddr;
1457 unsigned PCAdj = (RelocM != Reloc::PIC_)
1458 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001459 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001460 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1461 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001462 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001463 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001464 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001465 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1466 PseudoSourceValue::getConstantPool(), 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001467 SDValue Chain = Result.getValue(1);
1468
1469 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001470 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001471 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1472 }
1473 return Result;
1474 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001475 case Intrinsic::eh_sjlj_setjmp:
Owen Anderson825b72b2009-08-11 20:47:22 +00001476 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1));
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001477 }
1478}
1479
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001480static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
1481 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001482 DebugLoc dl = Op.getDebugLoc();
1483 SDValue Op5 = Op.getOperand(5);
1484 SDValue Res;
1485 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
1486 if (isDeviceBarrier) {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001487 if (Subtarget->hasV7Ops())
1488 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0));
1489 else
1490 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0),
1491 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001492 } else {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001493 if (Subtarget->hasV7Ops())
1494 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
1495 else
1496 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
1497 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001498 }
1499 return Res;
1500}
1501
Dan Gohman475871a2008-07-27 21:46:04 +00001502static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001503 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001504 // vastart just stores the address of the VarArgsFrameIndex slot into the
1505 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001506 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001507 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001508 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001509 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001510 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001511}
1512
Dan Gohman475871a2008-07-27 21:46:04 +00001513SDValue
Evan Cheng86198642009-08-07 00:34:42 +00001514ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1515 SDNode *Node = Op.getNode();
1516 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001517 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001518 SDValue Chain = Op.getOperand(0);
1519 SDValue Size = Op.getOperand(1);
1520 SDValue Align = Op.getOperand(2);
1521
1522 // Chain the dynamic stack allocation so that it doesn't modify the stack
1523 // pointer when other instructions are using the stack.
1524 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1525
1526 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1527 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1528 if (AlignVal > StackAlign)
1529 // Do this now since selection pass cannot introduce new target
1530 // independent node.
1531 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1532
1533 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1534 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1535 // do even more horrible hack later.
1536 MachineFunction &MF = DAG.getMachineFunction();
1537 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1538 if (AFI->isThumb1OnlyFunction()) {
1539 bool Negate = true;
1540 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1541 if (C) {
1542 uint32_t Val = C->getZExtValue();
1543 if (Val <= 508 && ((Val & 3) == 0))
1544 Negate = false;
1545 }
1546 if (Negate)
1547 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1548 }
1549
Owen Anderson825b72b2009-08-11 20:47:22 +00001550 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001551 SDValue Ops1[] = { Chain, Size, Align };
1552 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1553 Chain = Res.getValue(1);
1554 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1555 DAG.getIntPtrConstant(0, true), SDValue());
1556 SDValue Ops2[] = { Res, Chain };
1557 return DAG.getMergeValues(Ops2, 2, dl);
1558}
1559
1560SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001561ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1562 SDValue &Root, SelectionDAG &DAG,
1563 DebugLoc dl) {
1564 MachineFunction &MF = DAG.getMachineFunction();
1565 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1566
1567 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001568 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001569 RC = ARM::tGPRRegisterClass;
1570 else
1571 RC = ARM::GPRRegisterClass;
1572
1573 // Transform the arguments stored in physical registers into virtual ones.
1574 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001575 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001576
1577 SDValue ArgValue2;
1578 if (NextVA.isMemLoc()) {
1579 unsigned ArgSize = NextVA.getLocVT().getSizeInBits()/8;
1580 MachineFrameInfo *MFI = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00001581 int FI = MFI->CreateFixedObject(ArgSize, NextVA.getLocMemOffset(),
1582 true, false);
Bob Wilson5bafff32009-06-22 23:27:02 +00001583
1584 // Create load node to retrieve arguments from the stack.
1585 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001586 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
1587 PseudoSourceValue::getFixedStack(FI), 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001588 } else {
1589 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001590 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001591 }
1592
Jim Grosbache5165492009-11-09 00:11:35 +00001593 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001594}
1595
1596SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001597ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001598 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001599 const SmallVectorImpl<ISD::InputArg>
1600 &Ins,
1601 DebugLoc dl, SelectionDAG &DAG,
1602 SmallVectorImpl<SDValue> &InVals) {
1603
Bob Wilson1f595bb2009-04-17 19:07:39 +00001604 MachineFunction &MF = DAG.getMachineFunction();
1605 MachineFrameInfo *MFI = MF.getFrameInfo();
1606
Bob Wilson1f595bb2009-04-17 19:07:39 +00001607 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1608
1609 // Assign locations to all of the incoming arguments.
1610 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001611 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1612 *DAG.getContext());
1613 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001614 CCAssignFnForNode(CallConv, /* Return*/ false,
1615 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001616
1617 SmallVector<SDValue, 16> ArgValues;
1618
1619 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1620 CCValAssign &VA = ArgLocs[i];
1621
Bob Wilsondee46d72009-04-17 20:35:10 +00001622 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001623 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001624 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001625
Bob Wilson5bafff32009-06-22 23:27:02 +00001626 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001627 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001628 // f64 and vector types are split up into multiple registers or
1629 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001630 RegVT = MVT::i32;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001631
Owen Anderson825b72b2009-08-11 20:47:22 +00001632 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001633 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001634 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001635 VA = ArgLocs[++i]; // skip ahead to next loc
1636 SDValue ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001637 Chain, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001638 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1639 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001640 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001641 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001642 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1643 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001644 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001645
Bob Wilson5bafff32009-06-22 23:27:02 +00001646 } else {
1647 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001648
Owen Anderson825b72b2009-08-11 20:47:22 +00001649 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001650 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001651 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001652 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001653 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001654 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001655 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001656 RC = (AFI->isThumb1OnlyFunction() ?
1657 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001658 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001659 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001660
1661 // Transform the arguments in physical registers into virtual ones.
1662 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001663 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001664 }
1665
1666 // If this is an 8 or 16-bit value, it is really passed promoted
1667 // to 32 bits. Insert an assert[sz]ext to capture this, then
1668 // truncate to the right size.
1669 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001670 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001671 case CCValAssign::Full: break;
1672 case CCValAssign::BCvt:
1673 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1674 break;
1675 case CCValAssign::SExt:
1676 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1677 DAG.getValueType(VA.getValVT()));
1678 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1679 break;
1680 case CCValAssign::ZExt:
1681 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1682 DAG.getValueType(VA.getValVT()));
1683 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1684 break;
1685 }
1686
Dan Gohman98ca4f22009-08-05 01:29:28 +00001687 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001688
1689 } else { // VA.isRegLoc()
1690
1691 // sanity check
1692 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001693 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001694
1695 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001696 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
1697 true, false);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001698
Bob Wilsondee46d72009-04-17 20:35:10 +00001699 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001700 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001701 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1702 PseudoSourceValue::getFixedStack(FI), 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001703 }
1704 }
1705
1706 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001707 if (isVarArg) {
1708 static const unsigned GPRArgRegs[] = {
1709 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1710 };
1711
Bob Wilsondee46d72009-04-17 20:35:10 +00001712 unsigned NumGPRs = CCInfo.getFirstUnallocated
1713 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001714
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001715 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1716 unsigned VARegSize = (4 - NumGPRs) * 4;
1717 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00001718 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001719 if (VARegSaveSize) {
1720 // If this function is vararg, store any remaining integer argument regs
1721 // to their spots on the stack so that they may be loaded by deferencing
1722 // the result of va_next.
1723 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001724 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
David Greene3f2bf852009-11-12 20:49:22 +00001725 VARegSaveSize - VARegSize,
1726 true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001727 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001728
Dan Gohman475871a2008-07-27 21:46:04 +00001729 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001730 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001731 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001732 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001733 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001734 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001735 RC = ARM::GPRRegisterClass;
1736
Bob Wilson998e1252009-04-20 18:36:57 +00001737 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001738 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Evan Cheng9eda6892009-10-31 03:39:36 +00001739 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1740 PseudoSourceValue::getFixedStack(VarArgsFrameIndex), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001741 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001742 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001743 DAG.getConstant(4, getPointerTy()));
1744 }
1745 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001746 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001747 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001748 } else
1749 // This will point to the next argument passed via stack.
David Greene3f2bf852009-11-12 20:49:22 +00001750 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset, true, false);
Evan Chenga8e29892007-01-19 07:51:42 +00001751 }
1752
Dan Gohman98ca4f22009-08-05 01:29:28 +00001753 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001754}
1755
1756/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001757static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001758 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001759 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001760 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001761 // Maybe this has already been legalized into the constant pool?
1762 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001763 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001764 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1765 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001766 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001767 }
1768 }
1769 return false;
1770}
1771
Evan Chenga8e29892007-01-19 07:51:42 +00001772/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1773/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00001774SDValue
1775ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
1776 SDValue &ARMCC, SelectionDAG &DAG, DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001777 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001778 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00001779 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001780 // Constant does not fit, try adjusting it by one?
1781 switch (CC) {
1782 default: break;
1783 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001784 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001785 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001786 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001787 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001788 }
1789 break;
1790 case ISD::SETULT:
1791 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001792 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001793 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001794 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001795 }
1796 break;
1797 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001798 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001799 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001800 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001801 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001802 }
1803 break;
1804 case ISD::SETULE:
1805 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001806 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001807 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001808 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001809 }
1810 break;
1811 }
1812 }
1813 }
1814
1815 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001816 ARMISD::NodeType CompareType;
1817 switch (CondCode) {
1818 default:
1819 CompareType = ARMISD::CMP;
1820 break;
1821 case ARMCC::EQ:
1822 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001823 // Uses only Z Flag
1824 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001825 break;
1826 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001827 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1828 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001829}
1830
1831/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001832static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001833 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001834 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001835 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001836 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001837 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001838 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1839 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001840}
1841
Evan Cheng06b53c02009-11-12 07:13:11 +00001842SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001843 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001844 SDValue LHS = Op.getOperand(0);
1845 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001846 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001847 SDValue TrueVal = Op.getOperand(2);
1848 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001849 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001850
Owen Anderson825b72b2009-08-11 20:47:22 +00001851 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001852 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001853 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001854 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00001855 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001856 }
1857
1858 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001859 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00001860
Owen Anderson825b72b2009-08-11 20:47:22 +00001861 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1862 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001863 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1864 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001865 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001866 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001867 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001868 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001869 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001870 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001871 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001872 }
1873 return Result;
1874}
1875
Evan Cheng06b53c02009-11-12 07:13:11 +00001876SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00001877 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001878 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001879 SDValue LHS = Op.getOperand(2);
1880 SDValue RHS = Op.getOperand(3);
1881 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001882 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001883
Owen Anderson825b72b2009-08-11 20:47:22 +00001884 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001885 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001886 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001887 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001888 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001889 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001890 }
1891
Owen Anderson825b72b2009-08-11 20:47:22 +00001892 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001893 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001894 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001895
Dale Johannesende064702009-02-06 21:50:26 +00001896 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001897 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1898 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1899 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001900 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001901 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001902 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001903 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001904 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001905 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001906 }
1907 return Res;
1908}
1909
Dan Gohman475871a2008-07-27 21:46:04 +00001910SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1911 SDValue Chain = Op.getOperand(0);
1912 SDValue Table = Op.getOperand(1);
1913 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001914 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001915
Owen Andersone50ed302009-08-10 22:56:29 +00001916 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001917 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1918 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001919 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001920 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00001921 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001922 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1923 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001924 if (Subtarget->isThumb2()) {
1925 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1926 // which does another jump to the destination. This also makes it easier
1927 // to translate it to TBB / TBH later.
1928 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00001929 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00001930 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001931 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001932 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00001933 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
1934 PseudoSourceValue::getJumpTable(), 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001935 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001936 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00001937 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001938 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00001939 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
1940 PseudoSourceValue::getJumpTable(), 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001941 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001942 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001943 }
Evan Chenga8e29892007-01-19 07:51:42 +00001944}
1945
Dan Gohman475871a2008-07-27 21:46:04 +00001946static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00001947 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001948 unsigned Opc =
1949 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
Owen Anderson825b72b2009-08-11 20:47:22 +00001950 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
1951 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001952}
1953
Dan Gohman475871a2008-07-27 21:46:04 +00001954static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001955 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001956 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001957 unsigned Opc =
1958 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1959
Owen Anderson825b72b2009-08-11 20:47:22 +00001960 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
Dale Johannesende064702009-02-06 21:50:26 +00001961 return DAG.getNode(Opc, dl, VT, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001962}
1963
Dan Gohman475871a2008-07-27 21:46:04 +00001964static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001965 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001966 SDValue Tmp0 = Op.getOperand(0);
1967 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00001968 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001969 EVT VT = Op.getValueType();
1970 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001971 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
1972 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001973 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1974 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001975 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001976}
1977
Jim Grosbach0e0da732009-05-12 23:59:14 +00001978SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
1979 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1980 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00001981 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001982 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
1983 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00001984 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00001985 ? ARM::R7 : ARM::R11;
1986 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
1987 while (Depth--)
1988 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
1989 return FrameAddr;
1990}
1991
Dan Gohman475871a2008-07-27 21:46:04 +00001992SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00001993ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00001994 SDValue Chain,
1995 SDValue Dst, SDValue Src,
1996 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001997 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001998 const Value *DstSV, uint64_t DstSVOff,
1999 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00002000 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00002001 // This requires 4-byte alignment.
2002 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00002003 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002004 // This requires the copy size to be a constant, preferrably
2005 // within a subtarget-specific limit.
2006 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
2007 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00002008 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002009 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002010 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00002011 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002012
2013 unsigned BytesLeft = SizeVal & 3;
2014 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002015 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00002016 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002017 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00002018 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00002019 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00002020 SDValue TFOps[MAX_LOADS_IN_LDM];
2021 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00002022 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002023
Evan Cheng4102eb52007-10-22 22:11:27 +00002024 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
2025 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002026 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00002027 while (EmittedNumMemOps < NumMemOps) {
2028 for (i = 0;
2029 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002030 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002031 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2032 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002033 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002034 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002035 SrcOff += VTSize;
2036 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002037 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002038
Evan Cheng4102eb52007-10-22 22:11:27 +00002039 for (i = 0;
2040 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002041 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002042 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2043 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002044 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002045 DstOff += VTSize;
2046 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002047 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002048
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002049 EmittedNumMemOps += i;
2050 }
2051
Bob Wilson2dc4f542009-03-20 22:42:55 +00002052 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00002053 return Chain;
2054
2055 // Issue loads / stores for the trailing (1 - 3) bytes.
2056 unsigned BytesLeftSave = BytesLeft;
2057 i = 0;
2058 while (BytesLeft) {
2059 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002060 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002061 VTSize = 2;
2062 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002063 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002064 VTSize = 1;
2065 }
2066
Dale Johannesen0f502f62009-02-03 22:26:09 +00002067 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002068 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2069 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002070 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002071 TFOps[i] = Loads[i].getValue(1);
2072 ++i;
2073 SrcOff += VTSize;
2074 BytesLeft -= VTSize;
2075 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002076 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002077
2078 i = 0;
2079 BytesLeft = BytesLeftSave;
2080 while (BytesLeft) {
2081 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002082 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002083 VTSize = 2;
2084 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002085 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002086 VTSize = 1;
2087 }
2088
Dale Johannesen0f502f62009-02-03 22:26:09 +00002089 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002090 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2091 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002092 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002093 ++i;
2094 DstOff += VTSize;
2095 BytesLeft -= VTSize;
2096 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002097 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002098}
2099
Duncan Sands1607f052008-12-01 11:39:25 +00002100static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00002101 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00002102 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002103 if (N->getValueType(0) == MVT::f64) {
Jim Grosbache5165492009-11-09 00:11:35 +00002104 // Turn i64->f64 into VMOVDRR.
Owen Anderson825b72b2009-08-11 20:47:22 +00002105 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2106 DAG.getConstant(0, MVT::i32));
2107 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2108 DAG.getConstant(1, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00002109 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002110 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002111
Jim Grosbache5165492009-11-09 00:11:35 +00002112 // Turn f64->i64 into VMOVRRD.
2113 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002114 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002115
Chris Lattner27a6c732007-11-24 07:07:01 +00002116 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002117 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00002118}
2119
Bob Wilson5bafff32009-06-22 23:27:02 +00002120/// getZeroVector - Returns a vector of specified type with all zero elements.
2121///
Owen Andersone50ed302009-08-10 22:56:29 +00002122static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002123 assert(VT.isVector() && "Expected a vector type");
2124
2125 // Zero vectors are used to represent vector negation and in those cases
2126 // will be implemented with the NEON VNEG instruction. However, VNEG does
2127 // not support i64 elements, so sometimes the zero vectors will need to be
2128 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002129 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002130 // to their dest type. This ensures they get CSE'd.
2131 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002132 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2133 SmallVector<SDValue, 8> Ops;
2134 MVT TVT;
2135
2136 if (VT.getSizeInBits() == 64) {
2137 Ops.assign(8, Cst); TVT = MVT::v8i8;
2138 } else {
2139 Ops.assign(16, Cst); TVT = MVT::v16i8;
2140 }
2141 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002142
2143 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2144}
2145
2146/// getOnesVector - Returns a vector of specified type with all bits set.
2147///
Owen Andersone50ed302009-08-10 22:56:29 +00002148static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002149 assert(VT.isVector() && "Expected a vector type");
2150
Bob Wilson929ffa22009-10-30 20:13:25 +00002151 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002152 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002153 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002154 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2155 SmallVector<SDValue, 8> Ops;
2156 MVT TVT;
2157
2158 if (VT.getSizeInBits() == 64) {
2159 Ops.assign(8, Cst); TVT = MVT::v8i8;
2160 } else {
2161 Ops.assign(16, Cst); TVT = MVT::v16i8;
2162 }
2163 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002164
2165 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2166}
2167
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002168/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2169/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Evan Cheng06b53c02009-11-12 07:13:11 +00002170SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG) {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002171 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2172 EVT VT = Op.getValueType();
2173 unsigned VTBits = VT.getSizeInBits();
2174 DebugLoc dl = Op.getDebugLoc();
2175 SDValue ShOpLo = Op.getOperand(0);
2176 SDValue ShOpHi = Op.getOperand(1);
2177 SDValue ShAmt = Op.getOperand(2);
2178 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002179 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002180
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002181 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2182
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002183 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2184 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2185 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2186 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2187 DAG.getConstant(VTBits, MVT::i32));
2188 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2189 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002190 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002191
2192 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2193 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002194 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002195 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002196 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2197 CCR, Cmp);
2198
2199 SDValue Ops[2] = { Lo, Hi };
2200 return DAG.getMergeValues(Ops, 2, dl);
2201}
2202
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002203/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2204/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Evan Cheng06b53c02009-11-12 07:13:11 +00002205SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG) {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002206 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2207 EVT VT = Op.getValueType();
2208 unsigned VTBits = VT.getSizeInBits();
2209 DebugLoc dl = Op.getDebugLoc();
2210 SDValue ShOpLo = Op.getOperand(0);
2211 SDValue ShOpHi = Op.getOperand(1);
2212 SDValue ShAmt = Op.getOperand(2);
2213 SDValue ARMCC;
2214
2215 assert(Op.getOpcode() == ISD::SHL_PARTS);
2216 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2217 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2218 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2219 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2220 DAG.getConstant(VTBits, MVT::i32));
2221 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2222 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2223
2224 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2225 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2226 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002227 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002228 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2229 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2230 CCR, Cmp);
2231
2232 SDValue Ops[2] = { Lo, Hi };
2233 return DAG.getMergeValues(Ops, 2, dl);
2234}
2235
Jim Grosbach3482c802010-01-18 19:58:49 +00002236static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2237 const ARMSubtarget *ST) {
2238 EVT VT = N->getValueType(0);
2239 DebugLoc dl = N->getDebugLoc();
2240
2241 if (!ST->hasV6T2Ops())
2242 return SDValue();
2243
2244 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2245 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2246}
2247
Bob Wilson5bafff32009-06-22 23:27:02 +00002248static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2249 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002250 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002251 DebugLoc dl = N->getDebugLoc();
2252
2253 // Lower vector shifts on NEON to use VSHL.
2254 if (VT.isVector()) {
2255 assert(ST->hasNEON() && "unexpected vector shift");
2256
2257 // Left shifts translate directly to the vshiftu intrinsic.
2258 if (N->getOpcode() == ISD::SHL)
2259 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002260 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002261 N->getOperand(0), N->getOperand(1));
2262
2263 assert((N->getOpcode() == ISD::SRA ||
2264 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2265
2266 // NEON uses the same intrinsics for both left and right shifts. For
2267 // right shifts, the shift amounts are negative, so negate the vector of
2268 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002269 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002270 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2271 getZeroVector(ShiftVT, DAG, dl),
2272 N->getOperand(1));
2273 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2274 Intrinsic::arm_neon_vshifts :
2275 Intrinsic::arm_neon_vshiftu);
2276 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002277 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002278 N->getOperand(0), NegatedCount);
2279 }
2280
Eli Friedmance392eb2009-08-22 03:13:10 +00002281 // We can get here for a node like i32 = ISD::SHL i32, i64
2282 if (VT != MVT::i64)
2283 return SDValue();
2284
2285 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002286 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002287
Chris Lattner27a6c732007-11-24 07:07:01 +00002288 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2289 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002290 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002291 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002292
Chris Lattner27a6c732007-11-24 07:07:01 +00002293 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002294 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002295
Chris Lattner27a6c732007-11-24 07:07:01 +00002296 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002297 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2298 DAG.getConstant(0, MVT::i32));
2299 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2300 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002301
Chris Lattner27a6c732007-11-24 07:07:01 +00002302 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2303 // captures the result into a carry flag.
2304 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002305 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002306
Chris Lattner27a6c732007-11-24 07:07:01 +00002307 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002308 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002309
Chris Lattner27a6c732007-11-24 07:07:01 +00002310 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002311 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002312}
2313
Bob Wilson5bafff32009-06-22 23:27:02 +00002314static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2315 SDValue TmpOp0, TmpOp1;
2316 bool Invert = false;
2317 bool Swap = false;
2318 unsigned Opc = 0;
2319
2320 SDValue Op0 = Op.getOperand(0);
2321 SDValue Op1 = Op.getOperand(1);
2322 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002323 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002324 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2325 DebugLoc dl = Op.getDebugLoc();
2326
2327 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2328 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002329 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002330 case ISD::SETUNE:
2331 case ISD::SETNE: Invert = true; // Fallthrough
2332 case ISD::SETOEQ:
2333 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2334 case ISD::SETOLT:
2335 case ISD::SETLT: Swap = true; // Fallthrough
2336 case ISD::SETOGT:
2337 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2338 case ISD::SETOLE:
2339 case ISD::SETLE: Swap = true; // Fallthrough
2340 case ISD::SETOGE:
2341 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2342 case ISD::SETUGE: Swap = true; // Fallthrough
2343 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2344 case ISD::SETUGT: Swap = true; // Fallthrough
2345 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2346 case ISD::SETUEQ: Invert = true; // Fallthrough
2347 case ISD::SETONE:
2348 // Expand this to (OLT | OGT).
2349 TmpOp0 = Op0;
2350 TmpOp1 = Op1;
2351 Opc = ISD::OR;
2352 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2353 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2354 break;
2355 case ISD::SETUO: Invert = true; // Fallthrough
2356 case ISD::SETO:
2357 // Expand this to (OLT | OGE).
2358 TmpOp0 = Op0;
2359 TmpOp1 = Op1;
2360 Opc = ISD::OR;
2361 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2362 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2363 break;
2364 }
2365 } else {
2366 // Integer comparisons.
2367 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002368 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002369 case ISD::SETNE: Invert = true;
2370 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2371 case ISD::SETLT: Swap = true;
2372 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2373 case ISD::SETLE: Swap = true;
2374 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2375 case ISD::SETULT: Swap = true;
2376 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2377 case ISD::SETULE: Swap = true;
2378 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2379 }
2380
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002381 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002382 if (Opc == ARMISD::VCEQ) {
2383
2384 SDValue AndOp;
2385 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2386 AndOp = Op0;
2387 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2388 AndOp = Op1;
2389
2390 // Ignore bitconvert.
2391 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2392 AndOp = AndOp.getOperand(0);
2393
2394 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2395 Opc = ARMISD::VTST;
2396 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2397 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2398 Invert = !Invert;
2399 }
2400 }
2401 }
2402
2403 if (Swap)
2404 std::swap(Op0, Op1);
2405
2406 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2407
2408 if (Invert)
2409 Result = DAG.getNOT(dl, Result, VT);
2410
2411 return Result;
2412}
2413
2414/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2415/// VMOV instruction, and if so, return the constant being splatted.
2416static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2417 unsigned SplatBitSize, SelectionDAG &DAG) {
2418 switch (SplatBitSize) {
2419 case 8:
2420 // Any 1-byte value is OK.
2421 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002422 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002423
2424 case 16:
2425 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2426 if ((SplatBits & ~0xff) == 0 ||
2427 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002428 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002429 break;
2430
2431 case 32:
2432 // NEON's 32-bit VMOV supports splat values where:
2433 // * only one byte is nonzero, or
2434 // * the least significant byte is 0xff and the second byte is nonzero, or
2435 // * the least significant 2 bytes are 0xff and the third is nonzero.
2436 if ((SplatBits & ~0xff) == 0 ||
2437 (SplatBits & ~0xff00) == 0 ||
2438 (SplatBits & ~0xff0000) == 0 ||
2439 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002440 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002441
2442 if ((SplatBits & ~0xffff) == 0 &&
2443 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002444 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002445
2446 if ((SplatBits & ~0xffffff) == 0 &&
2447 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002448 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002449
2450 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2451 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2452 // VMOV.I32. A (very) minor optimization would be to replicate the value
2453 // and fall through here to test for a valid 64-bit splat. But, then the
2454 // caller would also need to check and handle the change in size.
2455 break;
2456
2457 case 64: {
2458 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2459 uint64_t BitMask = 0xff;
2460 uint64_t Val = 0;
2461 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2462 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2463 Val |= BitMask;
2464 else if ((SplatBits & BitMask) != 0)
2465 return SDValue();
2466 BitMask <<= 8;
2467 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002468 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002469 }
2470
2471 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002472 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002473 break;
2474 }
2475
2476 return SDValue();
2477}
2478
2479/// getVMOVImm - If this is a build_vector of constants which can be
2480/// formed by using a VMOV instruction of the specified element size,
2481/// return the constant being splatted. The ByteSize field indicates the
2482/// number of bytes of each element [1248].
2483SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2484 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2485 APInt SplatBits, SplatUndef;
2486 unsigned SplatBitSize;
2487 bool HasAnyUndefs;
2488 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2489 HasAnyUndefs, ByteSize * 8))
2490 return SDValue();
2491
2492 if (SplatBitSize > ByteSize * 8)
2493 return SDValue();
2494
2495 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2496 SplatBitSize, DAG);
2497}
2498
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002499static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2500 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002501 unsigned NumElts = VT.getVectorNumElements();
2502 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002503 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002504
2505 // If this is a VEXT shuffle, the immediate value is the index of the first
2506 // element. The other shuffle indices must be the successive elements after
2507 // the first one.
2508 unsigned ExpectedElt = Imm;
2509 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002510 // Increment the expected index. If it wraps around, it may still be
2511 // a VEXT but the source vectors must be swapped.
2512 ExpectedElt += 1;
2513 if (ExpectedElt == NumElts * 2) {
2514 ExpectedElt = 0;
2515 ReverseVEXT = true;
2516 }
2517
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002518 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002519 return false;
2520 }
2521
2522 // Adjust the index value if the source operands will be swapped.
2523 if (ReverseVEXT)
2524 Imm -= NumElts;
2525
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002526 return true;
2527}
2528
Bob Wilson8bb9e482009-07-26 00:39:34 +00002529/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2530/// instruction with the specified blocksize. (The order of the elements
2531/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002532static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2533 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002534 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2535 "Only possible block sizes for VREV are: 16, 32, 64");
2536
Bob Wilson8bb9e482009-07-26 00:39:34 +00002537 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00002538 if (EltSz == 64)
2539 return false;
2540
2541 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002542 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002543
2544 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2545 return false;
2546
2547 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002548 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00002549 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2550 return false;
2551 }
2552
2553 return true;
2554}
2555
Bob Wilsonc692cb72009-08-21 20:54:19 +00002556static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
2557 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002558 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2559 if (EltSz == 64)
2560 return false;
2561
Bob Wilsonc692cb72009-08-21 20:54:19 +00002562 unsigned NumElts = VT.getVectorNumElements();
2563 WhichResult = (M[0] == 0 ? 0 : 1);
2564 for (unsigned i = 0; i < NumElts; i += 2) {
2565 if ((unsigned) M[i] != i + WhichResult ||
2566 (unsigned) M[i+1] != i + NumElts + WhichResult)
2567 return false;
2568 }
2569 return true;
2570}
2571
Bob Wilson324f4f12009-12-03 06:40:55 +00002572/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
2573/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2574/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
2575static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2576 unsigned &WhichResult) {
2577 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2578 if (EltSz == 64)
2579 return false;
2580
2581 unsigned NumElts = VT.getVectorNumElements();
2582 WhichResult = (M[0] == 0 ? 0 : 1);
2583 for (unsigned i = 0; i < NumElts; i += 2) {
2584 if ((unsigned) M[i] != i + WhichResult ||
2585 (unsigned) M[i+1] != i + WhichResult)
2586 return false;
2587 }
2588 return true;
2589}
2590
Bob Wilsonc692cb72009-08-21 20:54:19 +00002591static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
2592 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002593 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2594 if (EltSz == 64)
2595 return false;
2596
Bob Wilsonc692cb72009-08-21 20:54:19 +00002597 unsigned NumElts = VT.getVectorNumElements();
2598 WhichResult = (M[0] == 0 ? 0 : 1);
2599 for (unsigned i = 0; i != NumElts; ++i) {
2600 if ((unsigned) M[i] != 2 * i + WhichResult)
2601 return false;
2602 }
2603
2604 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002605 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002606 return false;
2607
2608 return true;
2609}
2610
Bob Wilson324f4f12009-12-03 06:40:55 +00002611/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
2612/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2613/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
2614static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2615 unsigned &WhichResult) {
2616 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2617 if (EltSz == 64)
2618 return false;
2619
2620 unsigned Half = VT.getVectorNumElements() / 2;
2621 WhichResult = (M[0] == 0 ? 0 : 1);
2622 for (unsigned j = 0; j != 2; ++j) {
2623 unsigned Idx = WhichResult;
2624 for (unsigned i = 0; i != Half; ++i) {
2625 if ((unsigned) M[i + j * Half] != Idx)
2626 return false;
2627 Idx += 2;
2628 }
2629 }
2630
2631 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2632 if (VT.is64BitVector() && EltSz == 32)
2633 return false;
2634
2635 return true;
2636}
2637
Bob Wilsonc692cb72009-08-21 20:54:19 +00002638static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
2639 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002640 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2641 if (EltSz == 64)
2642 return false;
2643
Bob Wilsonc692cb72009-08-21 20:54:19 +00002644 unsigned NumElts = VT.getVectorNumElements();
2645 WhichResult = (M[0] == 0 ? 0 : 1);
2646 unsigned Idx = WhichResult * NumElts / 2;
2647 for (unsigned i = 0; i != NumElts; i += 2) {
2648 if ((unsigned) M[i] != Idx ||
2649 (unsigned) M[i+1] != Idx + NumElts)
2650 return false;
2651 Idx += 1;
2652 }
2653
2654 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002655 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002656 return false;
2657
2658 return true;
2659}
2660
Bob Wilson324f4f12009-12-03 06:40:55 +00002661/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
2662/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2663/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
2664static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2665 unsigned &WhichResult) {
2666 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2667 if (EltSz == 64)
2668 return false;
2669
2670 unsigned NumElts = VT.getVectorNumElements();
2671 WhichResult = (M[0] == 0 ? 0 : 1);
2672 unsigned Idx = WhichResult * NumElts / 2;
2673 for (unsigned i = 0; i != NumElts; i += 2) {
2674 if ((unsigned) M[i] != Idx ||
2675 (unsigned) M[i+1] != Idx)
2676 return false;
2677 Idx += 1;
2678 }
2679
2680 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2681 if (VT.is64BitVector() && EltSz == 32)
2682 return false;
2683
2684 return true;
2685}
2686
2687
Owen Andersone50ed302009-08-10 22:56:29 +00002688static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002689 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002690 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002691 if (ConstVal->isNullValue())
2692 return getZeroVector(VT, DAG, dl);
2693 if (ConstVal->isAllOnesValue())
2694 return getOnesVector(VT, DAG, dl);
2695
Owen Andersone50ed302009-08-10 22:56:29 +00002696 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002697 if (VT.is64BitVector()) {
2698 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002699 case 8: CanonicalVT = MVT::v8i8; break;
2700 case 16: CanonicalVT = MVT::v4i16; break;
2701 case 32: CanonicalVT = MVT::v2i32; break;
2702 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002703 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002704 }
2705 } else {
2706 assert(VT.is128BitVector() && "unknown splat vector size");
2707 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002708 case 8: CanonicalVT = MVT::v16i8; break;
2709 case 16: CanonicalVT = MVT::v8i16; break;
2710 case 32: CanonicalVT = MVT::v4i32; break;
2711 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002712 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002713 }
2714 }
2715
2716 // Build a canonical splat for this value.
2717 SmallVector<SDValue, 8> Ops;
2718 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2719 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2720 Ops.size());
2721 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2722}
2723
2724// If this is a case we can't handle, return null and let the default
2725// expansion code take care of it.
2726static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002727 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002728 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002729 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002730
2731 APInt SplatBits, SplatUndef;
2732 unsigned SplatBitSize;
2733 bool HasAnyUndefs;
2734 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00002735 if (SplatBitSize <= 64) {
2736 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2737 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2738 if (Val.getNode())
2739 return BuildSplat(Val, VT, DAG, dl);
2740 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00002741 }
2742
2743 // If there are only 2 elements in a 128-bit vector, insert them into an
2744 // undef vector. This handles the common case for 128-bit vector argument
2745 // passing, where the insertions should be translated to subreg accesses
2746 // with no real instructions.
2747 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2748 SDValue Val = DAG.getUNDEF(VT);
2749 SDValue Op0 = Op.getOperand(0);
2750 SDValue Op1 = Op.getOperand(1);
2751 if (Op0.getOpcode() != ISD::UNDEF)
2752 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2753 DAG.getIntPtrConstant(0));
2754 if (Op1.getOpcode() != ISD::UNDEF)
2755 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2756 DAG.getIntPtrConstant(1));
2757 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002758 }
2759
2760 return SDValue();
2761}
2762
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002763/// isShuffleMaskLegal - Targets can use this to indicate that they only
2764/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
2765/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
2766/// are assumed to be legal.
2767bool
2768ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
2769 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002770 if (VT.getVectorNumElements() == 4 &&
2771 (VT.is128BitVector() || VT.is64BitVector())) {
2772 unsigned PFIndexes[4];
2773 for (unsigned i = 0; i != 4; ++i) {
2774 if (M[i] < 0)
2775 PFIndexes[i] = 8;
2776 else
2777 PFIndexes[i] = M[i];
2778 }
2779
2780 // Compute the index in the perfect shuffle table.
2781 unsigned PFTableIndex =
2782 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2783 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2784 unsigned Cost = (PFEntry >> 30);
2785
2786 if (Cost <= 4)
2787 return true;
2788 }
2789
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002790 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00002791 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002792
2793 return (ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
2794 isVREVMask(M, VT, 64) ||
2795 isVREVMask(M, VT, 32) ||
2796 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00002797 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
2798 isVTRNMask(M, VT, WhichResult) ||
2799 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00002800 isVZIPMask(M, VT, WhichResult) ||
2801 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
2802 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
2803 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002804}
2805
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002806/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2807/// the specified operations to build the shuffle.
2808static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
2809 SDValue RHS, SelectionDAG &DAG,
2810 DebugLoc dl) {
2811 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2812 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2813 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2814
2815 enum {
2816 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
2817 OP_VREV,
2818 OP_VDUP0,
2819 OP_VDUP1,
2820 OP_VDUP2,
2821 OP_VDUP3,
2822 OP_VEXT1,
2823 OP_VEXT2,
2824 OP_VEXT3,
2825 OP_VUZPL, // VUZP, left result
2826 OP_VUZPR, // VUZP, right result
2827 OP_VZIPL, // VZIP, left result
2828 OP_VZIPR, // VZIP, right result
2829 OP_VTRNL, // VTRN, left result
2830 OP_VTRNR // VTRN, right result
2831 };
2832
2833 if (OpNum == OP_COPY) {
2834 if (LHSID == (1*9+2)*9+3) return LHS;
2835 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2836 return RHS;
2837 }
2838
2839 SDValue OpLHS, OpRHS;
2840 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
2841 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
2842 EVT VT = OpLHS.getValueType();
2843
2844 switch (OpNum) {
2845 default: llvm_unreachable("Unknown shuffle opcode!");
2846 case OP_VREV:
2847 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
2848 case OP_VDUP0:
2849 case OP_VDUP1:
2850 case OP_VDUP2:
2851 case OP_VDUP3:
2852 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002853 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002854 case OP_VEXT1:
2855 case OP_VEXT2:
2856 case OP_VEXT3:
2857 return DAG.getNode(ARMISD::VEXT, dl, VT,
2858 OpLHS, OpRHS,
2859 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
2860 case OP_VUZPL:
2861 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002862 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002863 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
2864 case OP_VZIPL:
2865 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002866 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002867 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
2868 case OP_VTRNL:
2869 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002870 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2871 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002872 }
2873}
2874
Bob Wilson5bafff32009-06-22 23:27:02 +00002875static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002876 SDValue V1 = Op.getOperand(0);
2877 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00002878 DebugLoc dl = Op.getDebugLoc();
2879 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002880 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002881 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00002882
Bob Wilson28865062009-08-13 02:13:04 +00002883 // Convert shuffles that are directly supported on NEON to target-specific
2884 // DAG nodes, instead of keeping them as shuffles and matching them again
2885 // during code selection. This is more efficient and avoids the possibility
2886 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00002887 // FIXME: floating-point vectors should be canonicalized to integer vectors
2888 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002889 SVN->getMask(ShuffleMask);
2890
2891 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
Bob Wilson0ce37102009-08-14 05:08:32 +00002892 int Lane = SVN->getSplatIndex();
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00002893 // If this is undef splat, generate it via "just" vdup, if possible.
2894 if (Lane == -1) Lane = 0;
2895
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002896 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
2897 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002898 }
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002899 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002900 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00002901 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002902
2903 bool ReverseVEXT;
2904 unsigned Imm;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002905 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002906 if (ReverseVEXT)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002907 std::swap(V1, V2);
2908 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002909 DAG.getConstant(Imm, MVT::i32));
2910 }
2911
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002912 if (isVREVMask(ShuffleMask, VT, 64))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002913 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002914 if (isVREVMask(ShuffleMask, VT, 32))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002915 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002916 if (isVREVMask(ShuffleMask, VT, 16))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002917 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
2918
Bob Wilsonc692cb72009-08-21 20:54:19 +00002919 // Check for Neon shuffles that modify both input vectors in place.
2920 // If both results are used, i.e., if there are two shuffles with the same
2921 // source operands and with masks corresponding to both results of one of
2922 // these operations, DAG memoization will ensure that a single node is
2923 // used for both shuffles.
2924 unsigned WhichResult;
2925 if (isVTRNMask(ShuffleMask, VT, WhichResult))
2926 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2927 V1, V2).getValue(WhichResult);
2928 if (isVUZPMask(ShuffleMask, VT, WhichResult))
2929 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
2930 V1, V2).getValue(WhichResult);
2931 if (isVZIPMask(ShuffleMask, VT, WhichResult))
2932 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
2933 V1, V2).getValue(WhichResult);
2934
Bob Wilson324f4f12009-12-03 06:40:55 +00002935 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
2936 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2937 V1, V1).getValue(WhichResult);
2938 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
2939 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
2940 V1, V1).getValue(WhichResult);
2941 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
2942 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
2943 V1, V1).getValue(WhichResult);
2944
Bob Wilsonc692cb72009-08-21 20:54:19 +00002945 // If the shuffle is not directly supported and it has 4 elements, use
2946 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002947 if (VT.getVectorNumElements() == 4 &&
2948 (VT.is128BitVector() || VT.is64BitVector())) {
2949 unsigned PFIndexes[4];
2950 for (unsigned i = 0; i != 4; ++i) {
2951 if (ShuffleMask[i] < 0)
2952 PFIndexes[i] = 8;
2953 else
2954 PFIndexes[i] = ShuffleMask[i];
2955 }
2956
2957 // Compute the index in the perfect shuffle table.
2958 unsigned PFTableIndex =
2959 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2960
2961 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2962 unsigned Cost = (PFEntry >> 30);
2963
2964 if (Cost <= 4)
2965 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
2966 }
Bob Wilsond8e17572009-08-12 22:31:50 +00002967
Bob Wilson22cac0d2009-08-14 05:16:33 +00002968 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002969}
2970
Bob Wilson5bafff32009-06-22 23:27:02 +00002971static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002972 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002973 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00002974 SDValue Vec = Op.getOperand(0);
2975 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00002976 assert(VT == MVT::i32 &&
2977 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
2978 "unexpected type for custom-lowering vector extract");
2979 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00002980}
2981
Bob Wilsona6d65862009-08-03 20:36:38 +00002982static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
2983 // The only time a CONCAT_VECTORS operation can have legal types is when
2984 // two 64-bit vectors are concatenated to a 128-bit vector.
2985 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
2986 "unexpected CONCAT_VECTORS");
2987 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002988 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00002989 SDValue Op0 = Op.getOperand(0);
2990 SDValue Op1 = Op.getOperand(1);
2991 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002992 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2993 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00002994 DAG.getIntPtrConstant(0));
2995 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002996 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2997 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00002998 DAG.getIntPtrConstant(1));
2999 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003000}
3001
Dan Gohman475871a2008-07-27 21:46:04 +00003002SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00003003 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003004 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003005 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003006 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003007 case ISD::GlobalAddress:
3008 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3009 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003010 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003011 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3012 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003013 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003014 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003015 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003016 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Evan Chenga8e29892007-01-19 07:51:42 +00003017 case ISD::SINT_TO_FP:
3018 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3019 case ISD::FP_TO_SINT:
3020 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
3021 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003022 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003023 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003024 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00003025 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00003026 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003027 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003028 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003029 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003030 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003031 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003032 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003033 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003034 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3035 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3036 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003037 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003038 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003039 }
Dan Gohman475871a2008-07-27 21:46:04 +00003040 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003041}
3042
Duncan Sands1607f052008-12-01 11:39:25 +00003043/// ReplaceNodeResults - Replace the results of node with an illegal result
3044/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003045void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3046 SmallVectorImpl<SDValue>&Results,
3047 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00003048 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003049 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003050 llvm_unreachable("Don't know how to custom expand this!");
Duncan Sands1607f052008-12-01 11:39:25 +00003051 return;
3052 case ISD::BIT_CONVERT:
3053 Results.push_back(ExpandBIT_CONVERT(N, DAG));
3054 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00003055 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00003056 case ISD::SRA: {
Bob Wilson5bafff32009-06-22 23:27:02 +00003057 SDValue Res = LowerShift(N, DAG, Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003058 if (Res.getNode())
3059 Results.push_back(Res);
3060 return;
3061 }
Chris Lattner27a6c732007-11-24 07:07:01 +00003062 }
3063}
Chris Lattner27a6c732007-11-24 07:07:01 +00003064
Evan Chenga8e29892007-01-19 07:51:42 +00003065//===----------------------------------------------------------------------===//
3066// ARM Scheduler Hooks
3067//===----------------------------------------------------------------------===//
3068
3069MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003070ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3071 MachineBasicBlock *BB,
3072 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003073 unsigned dest = MI->getOperand(0).getReg();
3074 unsigned ptr = MI->getOperand(1).getReg();
3075 unsigned oldval = MI->getOperand(2).getReg();
3076 unsigned newval = MI->getOperand(3).getReg();
3077 unsigned scratch = BB->getParent()->getRegInfo()
3078 .createVirtualRegister(ARM::GPRRegisterClass);
3079 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3080 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003081 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003082
3083 unsigned ldrOpc, strOpc;
3084 switch (Size) {
3085 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003086 case 1:
3087 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3088 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3089 break;
3090 case 2:
3091 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3092 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3093 break;
3094 case 4:
3095 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3096 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3097 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003098 }
3099
3100 MachineFunction *MF = BB->getParent();
3101 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3102 MachineFunction::iterator It = BB;
3103 ++It; // insert the new blocks after the current block
3104
3105 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3106 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3107 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3108 MF->insert(It, loop1MBB);
3109 MF->insert(It, loop2MBB);
3110 MF->insert(It, exitMBB);
3111 exitMBB->transferSuccessors(BB);
3112
3113 // thisMBB:
3114 // ...
3115 // fallthrough --> loop1MBB
3116 BB->addSuccessor(loop1MBB);
3117
3118 // loop1MBB:
3119 // ldrex dest, [ptr]
3120 // cmp dest, oldval
3121 // bne exitMBB
3122 BB = loop1MBB;
3123 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003124 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003125 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003126 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3127 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003128 BB->addSuccessor(loop2MBB);
3129 BB->addSuccessor(exitMBB);
3130
3131 // loop2MBB:
3132 // strex scratch, newval, [ptr]
3133 // cmp scratch, #0
3134 // bne loop1MBB
3135 BB = loop2MBB;
3136 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3137 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003138 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003139 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003140 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3141 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003142 BB->addSuccessor(loop1MBB);
3143 BB->addSuccessor(exitMBB);
3144
3145 // exitMBB:
3146 // ...
3147 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003148
3149 MF->DeleteMachineInstr(MI); // The instruction is gone now.
3150
Jim Grosbach5278eb82009-12-11 01:42:04 +00003151 return BB;
3152}
3153
3154MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003155ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3156 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003157 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3158 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3159
3160 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003161 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003162 MachineFunction::iterator It = BB;
3163 ++It;
3164
3165 unsigned dest = MI->getOperand(0).getReg();
3166 unsigned ptr = MI->getOperand(1).getReg();
3167 unsigned incr = MI->getOperand(2).getReg();
3168 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003169
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003170 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003171 unsigned ldrOpc, strOpc;
3172 switch (Size) {
3173 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003174 case 1:
3175 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003176 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003177 break;
3178 case 2:
3179 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3180 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3181 break;
3182 case 4:
3183 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3184 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3185 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003186 }
3187
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003188 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3189 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3190 MF->insert(It, loopMBB);
3191 MF->insert(It, exitMBB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003192 exitMBB->transferSuccessors(BB);
3193
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003194 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003195 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3196 unsigned scratch2 = (!BinOpcode) ? incr :
3197 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3198
3199 // thisMBB:
3200 // ...
3201 // fallthrough --> loopMBB
3202 BB->addSuccessor(loopMBB);
3203
3204 // loopMBB:
3205 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003206 // <binop> scratch2, dest, incr
3207 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003208 // cmp scratch, #0
3209 // bne- loopMBB
3210 // fallthrough --> exitMBB
3211 BB = loopMBB;
3212 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003213 if (BinOpcode) {
3214 // operand order needs to go the other way for NAND
3215 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3216 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3217 addReg(incr).addReg(dest)).addReg(0);
3218 else
3219 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3220 addReg(dest).addReg(incr)).addReg(0);
3221 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003222
3223 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3224 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003225 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003226 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003227 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3228 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003229
3230 BB->addSuccessor(loopMBB);
3231 BB->addSuccessor(exitMBB);
3232
3233 // exitMBB:
3234 // ...
3235 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003236
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003237 MF->DeleteMachineInstr(MI); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003238
Jim Grosbachc3c23542009-12-14 04:22:04 +00003239 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003240}
3241
3242MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003243ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00003244 MachineBasicBlock *BB,
3245 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003246 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003247 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003248 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003249 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003250 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003251 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003252 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003253
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003254 case ARM::ATOMIC_LOAD_ADD_I8:
3255 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3256 case ARM::ATOMIC_LOAD_ADD_I16:
3257 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3258 case ARM::ATOMIC_LOAD_ADD_I32:
3259 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003260
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003261 case ARM::ATOMIC_LOAD_AND_I8:
3262 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3263 case ARM::ATOMIC_LOAD_AND_I16:
3264 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3265 case ARM::ATOMIC_LOAD_AND_I32:
3266 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003267
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003268 case ARM::ATOMIC_LOAD_OR_I8:
3269 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3270 case ARM::ATOMIC_LOAD_OR_I16:
3271 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3272 case ARM::ATOMIC_LOAD_OR_I32:
3273 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003274
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003275 case ARM::ATOMIC_LOAD_XOR_I8:
3276 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3277 case ARM::ATOMIC_LOAD_XOR_I16:
3278 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3279 case ARM::ATOMIC_LOAD_XOR_I32:
3280 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003281
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003282 case ARM::ATOMIC_LOAD_NAND_I8:
3283 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3284 case ARM::ATOMIC_LOAD_NAND_I16:
3285 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3286 case ARM::ATOMIC_LOAD_NAND_I32:
3287 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003288
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003289 case ARM::ATOMIC_LOAD_SUB_I8:
3290 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3291 case ARM::ATOMIC_LOAD_SUB_I16:
3292 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3293 case ARM::ATOMIC_LOAD_SUB_I32:
3294 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003295
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003296 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3297 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3298 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003299
3300 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3301 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3302 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003303
Evan Cheng007ea272009-08-12 05:17:19 +00003304 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003305 // To "insert" a SELECT_CC instruction, we actually have to insert the
3306 // diamond control-flow pattern. The incoming instruction knows the
3307 // destination vreg to set, the condition code register to branch on, the
3308 // true/false values to select between, and a branch opcode to use.
3309 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003310 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003311 ++It;
3312
3313 // thisMBB:
3314 // ...
3315 // TrueVal = ...
3316 // cmpTY ccX, r1, r2
3317 // bCC copy1MBB
3318 // fallthrough --> copy0MBB
3319 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003320 MachineFunction *F = BB->getParent();
3321 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3322 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00003323 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00003324 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003325 F->insert(It, copy0MBB);
3326 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00003327 // Update machine-CFG edges by first adding all successors of the current
3328 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00003329 // Also inform sdisel of the edge changes.
3330 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
3331 E = BB->succ_end(); I != E; ++I) {
3332 EM->insert(std::make_pair(*I, sinkMBB));
3333 sinkMBB->addSuccessor(*I);
3334 }
Evan Chenga8e29892007-01-19 07:51:42 +00003335 // Next, remove all successors of the current block, and add the true
3336 // and fallthrough blocks as its successors.
Evan Chengce319102009-09-19 09:51:03 +00003337 while (!BB->succ_empty())
Evan Chenga8e29892007-01-19 07:51:42 +00003338 BB->removeSuccessor(BB->succ_begin());
3339 BB->addSuccessor(copy0MBB);
3340 BB->addSuccessor(sinkMBB);
3341
3342 // copy0MBB:
3343 // %FalseValue = ...
3344 // # fallthrough to sinkMBB
3345 BB = copy0MBB;
3346
3347 // Update machine-CFG edges
3348 BB->addSuccessor(sinkMBB);
3349
3350 // sinkMBB:
3351 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3352 // ...
3353 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00003354 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003355 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3356 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3357
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003358 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003359 return BB;
3360 }
Evan Cheng86198642009-08-07 00:34:42 +00003361
3362 case ARM::tANDsp:
3363 case ARM::tADDspr_:
3364 case ARM::tSUBspi_:
3365 case ARM::t2SUBrSPi_:
3366 case ARM::t2SUBrSPi12_:
3367 case ARM::t2SUBrSPs_: {
3368 MachineFunction *MF = BB->getParent();
3369 unsigned DstReg = MI->getOperand(0).getReg();
3370 unsigned SrcReg = MI->getOperand(1).getReg();
3371 bool DstIsDead = MI->getOperand(0).isDead();
3372 bool SrcIsKill = MI->getOperand(1).isKill();
3373
3374 if (SrcReg != ARM::SP) {
3375 // Copy the source to SP from virtual register.
3376 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3377 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3378 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
3379 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
3380 .addReg(SrcReg, getKillRegState(SrcIsKill));
3381 }
3382
3383 unsigned OpOpc = 0;
3384 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3385 switch (MI->getOpcode()) {
3386 default:
3387 llvm_unreachable("Unexpected pseudo instruction!");
3388 case ARM::tANDsp:
3389 OpOpc = ARM::tAND;
3390 NeedPred = true;
3391 break;
3392 case ARM::tADDspr_:
3393 OpOpc = ARM::tADDspr;
3394 break;
3395 case ARM::tSUBspi_:
3396 OpOpc = ARM::tSUBspi;
3397 break;
3398 case ARM::t2SUBrSPi_:
3399 OpOpc = ARM::t2SUBrSPi;
3400 NeedPred = true; NeedCC = true;
3401 break;
3402 case ARM::t2SUBrSPi12_:
3403 OpOpc = ARM::t2SUBrSPi12;
3404 NeedPred = true;
3405 break;
3406 case ARM::t2SUBrSPs_:
3407 OpOpc = ARM::t2SUBrSPs;
3408 NeedPred = true; NeedCC = true; NeedOp3 = true;
3409 break;
3410 }
3411 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
3412 if (OpOpc == ARM::tAND)
3413 AddDefaultT1CC(MIB);
3414 MIB.addReg(ARM::SP);
3415 MIB.addOperand(MI->getOperand(2));
3416 if (NeedOp3)
3417 MIB.addOperand(MI->getOperand(3));
3418 if (NeedPred)
3419 AddDefaultPred(MIB);
3420 if (NeedCC)
3421 AddDefaultCC(MIB);
3422
3423 // Copy the result from SP to virtual register.
3424 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3425 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3426 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
3427 BuildMI(BB, dl, TII->get(CopyOpc))
3428 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3429 .addReg(ARM::SP);
3430 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
3431 return BB;
3432 }
Evan Chenga8e29892007-01-19 07:51:42 +00003433 }
3434}
3435
3436//===----------------------------------------------------------------------===//
3437// ARM Optimization Hooks
3438//===----------------------------------------------------------------------===//
3439
Chris Lattnerd1980a52009-03-12 06:52:53 +00003440static
3441SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3442 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003443 SelectionDAG &DAG = DCI.DAG;
3444 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003445 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003446 unsigned Opc = N->getOpcode();
3447 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3448 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3449 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3450 ISD::CondCode CC = ISD::SETCC_INVALID;
3451
3452 if (isSlctCC) {
3453 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3454 } else {
3455 SDValue CCOp = Slct.getOperand(0);
3456 if (CCOp.getOpcode() == ISD::SETCC)
3457 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3458 }
3459
3460 bool DoXform = false;
3461 bool InvCC = false;
3462 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
3463 "Bad input!");
3464
3465 if (LHS.getOpcode() == ISD::Constant &&
3466 cast<ConstantSDNode>(LHS)->isNullValue()) {
3467 DoXform = true;
3468 } else if (CC != ISD::SETCC_INVALID &&
3469 RHS.getOpcode() == ISD::Constant &&
3470 cast<ConstantSDNode>(RHS)->isNullValue()) {
3471 std::swap(LHS, RHS);
3472 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00003473 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00003474 Op0.getOperand(0).getValueType();
3475 bool isInt = OpVT.isInteger();
3476 CC = ISD::getSetCCInverse(CC, isInt);
3477
3478 if (!TLI.isCondCodeLegal(CC, OpVT))
3479 return SDValue(); // Inverse operator isn't legal.
3480
3481 DoXform = true;
3482 InvCC = true;
3483 }
3484
3485 if (DoXform) {
3486 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
3487 if (isSlctCC)
3488 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
3489 Slct.getOperand(0), Slct.getOperand(1), CC);
3490 SDValue CCOp = Slct.getOperand(0);
3491 if (InvCC)
3492 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
3493 CCOp.getOperand(0), CCOp.getOperand(1), CC);
3494 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
3495 CCOp, OtherOp, Result);
3496 }
3497 return SDValue();
3498}
3499
3500/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3501static SDValue PerformADDCombine(SDNode *N,
3502 TargetLowering::DAGCombinerInfo &DCI) {
3503 // added by evan in r37685 with no testcase.
3504 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003505
Chris Lattnerd1980a52009-03-12 06:52:53 +00003506 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
3507 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
3508 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
3509 if (Result.getNode()) return Result;
3510 }
3511 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3512 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3513 if (Result.getNode()) return Result;
3514 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003515
Chris Lattnerd1980a52009-03-12 06:52:53 +00003516 return SDValue();
3517}
3518
3519/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
3520static SDValue PerformSUBCombine(SDNode *N,
3521 TargetLowering::DAGCombinerInfo &DCI) {
3522 // added by evan in r37685 with no testcase.
3523 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003524
Chris Lattnerd1980a52009-03-12 06:52:53 +00003525 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
3526 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3527 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3528 if (Result.getNode()) return Result;
3529 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003530
Chris Lattnerd1980a52009-03-12 06:52:53 +00003531 return SDValue();
3532}
3533
Jim Grosbache5165492009-11-09 00:11:35 +00003534/// PerformVMOVRRDCombine - Target-specific dag combine xforms for ARMISD::VMOVRRD.
3535static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003536 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003537 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00003538 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00003539 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003540 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00003541 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003542}
3543
Bob Wilson5bafff32009-06-22 23:27:02 +00003544/// getVShiftImm - Check if this is a valid build_vector for the immediate
3545/// operand of a vector shift operation, where all the elements of the
3546/// build_vector must have the same constant integer value.
3547static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
3548 // Ignore bit_converts.
3549 while (Op.getOpcode() == ISD::BIT_CONVERT)
3550 Op = Op.getOperand(0);
3551 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3552 APInt SplatBits, SplatUndef;
3553 unsigned SplatBitSize;
3554 bool HasAnyUndefs;
3555 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3556 HasAnyUndefs, ElementBits) ||
3557 SplatBitSize > ElementBits)
3558 return false;
3559 Cnt = SplatBits.getSExtValue();
3560 return true;
3561}
3562
3563/// isVShiftLImm - Check if this is a valid build_vector for the immediate
3564/// operand of a vector shift left operation. That value must be in the range:
3565/// 0 <= Value < ElementBits for a left shift; or
3566/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003567static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003568 assert(VT.isVector() && "vector shift count is not a vector type");
3569 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3570 if (! getVShiftImm(Op, ElementBits, Cnt))
3571 return false;
3572 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
3573}
3574
3575/// isVShiftRImm - Check if this is a valid build_vector for the immediate
3576/// operand of a vector shift right operation. For a shift opcode, the value
3577/// is positive, but for an intrinsic the value count must be negative. The
3578/// absolute value must be in the range:
3579/// 1 <= |Value| <= ElementBits for a right shift; or
3580/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003581static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00003582 int64_t &Cnt) {
3583 assert(VT.isVector() && "vector shift count is not a vector type");
3584 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3585 if (! getVShiftImm(Op, ElementBits, Cnt))
3586 return false;
3587 if (isIntrinsic)
3588 Cnt = -Cnt;
3589 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
3590}
3591
3592/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
3593static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
3594 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3595 switch (IntNo) {
3596 default:
3597 // Don't do anything for most intrinsics.
3598 break;
3599
3600 // Vector shifts: check for immediate versions and lower them.
3601 // Note: This is done during DAG combining instead of DAG legalizing because
3602 // the build_vectors for 64-bit vector element shift counts are generally
3603 // not legal, and it is hard to see their values after they get legalized to
3604 // loads from a constant pool.
3605 case Intrinsic::arm_neon_vshifts:
3606 case Intrinsic::arm_neon_vshiftu:
3607 case Intrinsic::arm_neon_vshiftls:
3608 case Intrinsic::arm_neon_vshiftlu:
3609 case Intrinsic::arm_neon_vshiftn:
3610 case Intrinsic::arm_neon_vrshifts:
3611 case Intrinsic::arm_neon_vrshiftu:
3612 case Intrinsic::arm_neon_vrshiftn:
3613 case Intrinsic::arm_neon_vqshifts:
3614 case Intrinsic::arm_neon_vqshiftu:
3615 case Intrinsic::arm_neon_vqshiftsu:
3616 case Intrinsic::arm_neon_vqshiftns:
3617 case Intrinsic::arm_neon_vqshiftnu:
3618 case Intrinsic::arm_neon_vqshiftnsu:
3619 case Intrinsic::arm_neon_vqrshiftns:
3620 case Intrinsic::arm_neon_vqrshiftnu:
3621 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00003622 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003623 int64_t Cnt;
3624 unsigned VShiftOpc = 0;
3625
3626 switch (IntNo) {
3627 case Intrinsic::arm_neon_vshifts:
3628 case Intrinsic::arm_neon_vshiftu:
3629 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
3630 VShiftOpc = ARMISD::VSHL;
3631 break;
3632 }
3633 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
3634 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
3635 ARMISD::VSHRs : ARMISD::VSHRu);
3636 break;
3637 }
3638 return SDValue();
3639
3640 case Intrinsic::arm_neon_vshiftls:
3641 case Intrinsic::arm_neon_vshiftlu:
3642 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
3643 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003644 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003645
3646 case Intrinsic::arm_neon_vrshifts:
3647 case Intrinsic::arm_neon_vrshiftu:
3648 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
3649 break;
3650 return SDValue();
3651
3652 case Intrinsic::arm_neon_vqshifts:
3653 case Intrinsic::arm_neon_vqshiftu:
3654 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3655 break;
3656 return SDValue();
3657
3658 case Intrinsic::arm_neon_vqshiftsu:
3659 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3660 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003661 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003662
3663 case Intrinsic::arm_neon_vshiftn:
3664 case Intrinsic::arm_neon_vrshiftn:
3665 case Intrinsic::arm_neon_vqshiftns:
3666 case Intrinsic::arm_neon_vqshiftnu:
3667 case Intrinsic::arm_neon_vqshiftnsu:
3668 case Intrinsic::arm_neon_vqrshiftns:
3669 case Intrinsic::arm_neon_vqrshiftnu:
3670 case Intrinsic::arm_neon_vqrshiftnsu:
3671 // Narrowing shifts require an immediate right shift.
3672 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
3673 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003674 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003675
3676 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003677 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003678 }
3679
3680 switch (IntNo) {
3681 case Intrinsic::arm_neon_vshifts:
3682 case Intrinsic::arm_neon_vshiftu:
3683 // Opcode already set above.
3684 break;
3685 case Intrinsic::arm_neon_vshiftls:
3686 case Intrinsic::arm_neon_vshiftlu:
3687 if (Cnt == VT.getVectorElementType().getSizeInBits())
3688 VShiftOpc = ARMISD::VSHLLi;
3689 else
3690 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
3691 ARMISD::VSHLLs : ARMISD::VSHLLu);
3692 break;
3693 case Intrinsic::arm_neon_vshiftn:
3694 VShiftOpc = ARMISD::VSHRN; break;
3695 case Intrinsic::arm_neon_vrshifts:
3696 VShiftOpc = ARMISD::VRSHRs; break;
3697 case Intrinsic::arm_neon_vrshiftu:
3698 VShiftOpc = ARMISD::VRSHRu; break;
3699 case Intrinsic::arm_neon_vrshiftn:
3700 VShiftOpc = ARMISD::VRSHRN; break;
3701 case Intrinsic::arm_neon_vqshifts:
3702 VShiftOpc = ARMISD::VQSHLs; break;
3703 case Intrinsic::arm_neon_vqshiftu:
3704 VShiftOpc = ARMISD::VQSHLu; break;
3705 case Intrinsic::arm_neon_vqshiftsu:
3706 VShiftOpc = ARMISD::VQSHLsu; break;
3707 case Intrinsic::arm_neon_vqshiftns:
3708 VShiftOpc = ARMISD::VQSHRNs; break;
3709 case Intrinsic::arm_neon_vqshiftnu:
3710 VShiftOpc = ARMISD::VQSHRNu; break;
3711 case Intrinsic::arm_neon_vqshiftnsu:
3712 VShiftOpc = ARMISD::VQSHRNsu; break;
3713 case Intrinsic::arm_neon_vqrshiftns:
3714 VShiftOpc = ARMISD::VQRSHRNs; break;
3715 case Intrinsic::arm_neon_vqrshiftnu:
3716 VShiftOpc = ARMISD::VQRSHRNu; break;
3717 case Intrinsic::arm_neon_vqrshiftnsu:
3718 VShiftOpc = ARMISD::VQRSHRNsu; break;
3719 }
3720
3721 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003722 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003723 }
3724
3725 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003726 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003727 int64_t Cnt;
3728 unsigned VShiftOpc = 0;
3729
3730 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3731 VShiftOpc = ARMISD::VSLI;
3732 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3733 VShiftOpc = ARMISD::VSRI;
3734 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003735 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003736 }
3737
3738 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3739 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003740 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003741 }
3742
3743 case Intrinsic::arm_neon_vqrshifts:
3744 case Intrinsic::arm_neon_vqrshiftu:
3745 // No immediate versions of these to check for.
3746 break;
3747 }
3748
3749 return SDValue();
3750}
3751
3752/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3753/// lowers them. As with the vector shift intrinsics, this is done during DAG
3754/// combining instead of DAG legalizing because the build_vectors for 64-bit
3755/// vector element shift counts are generally not legal, and it is hard to see
3756/// their values after they get legalized to loads from a constant pool.
3757static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3758 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003759 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003760
3761 // Nothing to be done for scalar shifts.
3762 if (! VT.isVector())
3763 return SDValue();
3764
3765 assert(ST->hasNEON() && "unexpected vector shift");
3766 int64_t Cnt;
3767
3768 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003769 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003770
3771 case ISD::SHL:
3772 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3773 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003775 break;
3776
3777 case ISD::SRA:
3778 case ISD::SRL:
3779 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3780 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3781 ARMISD::VSHRs : ARMISD::VSHRu);
3782 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003783 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003784 }
3785 }
3786 return SDValue();
3787}
3788
3789/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3790/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3791static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3792 const ARMSubtarget *ST) {
3793 SDValue N0 = N->getOperand(0);
3794
3795 // Check for sign- and zero-extensions of vector extract operations of 8-
3796 // and 16-bit vector elements. NEON supports these directly. They are
3797 // handled during DAG combining because type legalization will promote them
3798 // to 32-bit types and it is messy to recognize the operations after that.
3799 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3800 SDValue Vec = N0.getOperand(0);
3801 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003802 EVT VT = N->getValueType(0);
3803 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003804 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3805
Owen Anderson825b72b2009-08-11 20:47:22 +00003806 if (VT == MVT::i32 &&
3807 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003808 TLI.isTypeLegal(Vec.getValueType())) {
3809
3810 unsigned Opc = 0;
3811 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003812 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003813 case ISD::SIGN_EXTEND:
3814 Opc = ARMISD::VGETLANEs;
3815 break;
3816 case ISD::ZERO_EXTEND:
3817 case ISD::ANY_EXTEND:
3818 Opc = ARMISD::VGETLANEu;
3819 break;
3820 }
3821 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3822 }
3823 }
3824
3825 return SDValue();
3826}
3827
Dan Gohman475871a2008-07-27 21:46:04 +00003828SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003829 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003830 switch (N->getOpcode()) {
3831 default: break;
Chris Lattnerd1980a52009-03-12 06:52:53 +00003832 case ISD::ADD: return PerformADDCombine(N, DCI);
3833 case ISD::SUB: return PerformSUBCombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00003834 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson5bafff32009-06-22 23:27:02 +00003835 case ISD::INTRINSIC_WO_CHAIN:
3836 return PerformIntrinsicCombine(N, DCI.DAG);
3837 case ISD::SHL:
3838 case ISD::SRA:
3839 case ISD::SRL:
3840 return PerformShiftCombine(N, DCI.DAG, Subtarget);
3841 case ISD::SIGN_EXTEND:
3842 case ISD::ZERO_EXTEND:
3843 case ISD::ANY_EXTEND:
3844 return PerformExtendCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003845 }
Dan Gohman475871a2008-07-27 21:46:04 +00003846 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003847}
3848
Bill Wendlingaf566342009-08-15 21:21:19 +00003849bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
3850 if (!Subtarget->hasV6Ops())
3851 // Pre-v6 does not support unaligned mem access.
3852 return false;
3853 else if (!Subtarget->hasV6Ops()) {
3854 // v6 may or may not support unaligned mem access.
3855 if (!Subtarget->isTargetDarwin())
3856 return false;
3857 }
3858
3859 switch (VT.getSimpleVT().SimpleTy) {
3860 default:
3861 return false;
3862 case MVT::i8:
3863 case MVT::i16:
3864 case MVT::i32:
3865 return true;
3866 // FIXME: VLD1 etc with standard alignment is legal.
3867 }
3868}
3869
Evan Chenge6c835f2009-08-14 20:09:37 +00003870static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
3871 if (V < 0)
3872 return false;
3873
3874 unsigned Scale = 1;
3875 switch (VT.getSimpleVT().SimpleTy) {
3876 default: return false;
3877 case MVT::i1:
3878 case MVT::i8:
3879 // Scale == 1;
3880 break;
3881 case MVT::i16:
3882 // Scale == 2;
3883 Scale = 2;
3884 break;
3885 case MVT::i32:
3886 // Scale == 4;
3887 Scale = 4;
3888 break;
3889 }
3890
3891 if ((V & (Scale - 1)) != 0)
3892 return false;
3893 V /= Scale;
3894 return V == (V & ((1LL << 5) - 1));
3895}
3896
3897static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
3898 const ARMSubtarget *Subtarget) {
3899 bool isNeg = false;
3900 if (V < 0) {
3901 isNeg = true;
3902 V = - V;
3903 }
3904
3905 switch (VT.getSimpleVT().SimpleTy) {
3906 default: return false;
3907 case MVT::i1:
3908 case MVT::i8:
3909 case MVT::i16:
3910 case MVT::i32:
3911 // + imm12 or - imm8
3912 if (isNeg)
3913 return V == (V & ((1LL << 8) - 1));
3914 return V == (V & ((1LL << 12) - 1));
3915 case MVT::f32:
3916 case MVT::f64:
3917 // Same as ARM mode. FIXME: NEON?
3918 if (!Subtarget->hasVFP2())
3919 return false;
3920 if ((V & 3) != 0)
3921 return false;
3922 V >>= 2;
3923 return V == (V & ((1LL << 8) - 1));
3924 }
3925}
3926
Evan Chengb01fad62007-03-12 23:30:29 +00003927/// isLegalAddressImmediate - Return true if the integer value can be used
3928/// as the offset of the target addressing mode for load / store of the
3929/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00003930static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003931 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00003932 if (V == 0)
3933 return true;
3934
Evan Cheng65011532009-03-09 19:15:00 +00003935 if (!VT.isSimple())
3936 return false;
3937
Evan Chenge6c835f2009-08-14 20:09:37 +00003938 if (Subtarget->isThumb1Only())
3939 return isLegalT1AddressImmediate(V, VT);
3940 else if (Subtarget->isThumb2())
3941 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00003942
Evan Chenge6c835f2009-08-14 20:09:37 +00003943 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00003944 if (V < 0)
3945 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00003946 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00003947 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003948 case MVT::i1:
3949 case MVT::i8:
3950 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00003951 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003952 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003953 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00003954 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003955 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003956 case MVT::f32:
3957 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00003958 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00003959 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00003960 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00003961 return false;
3962 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003963 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00003964 }
Evan Chenga8e29892007-01-19 07:51:42 +00003965}
3966
Evan Chenge6c835f2009-08-14 20:09:37 +00003967bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
3968 EVT VT) const {
3969 int Scale = AM.Scale;
3970 if (Scale < 0)
3971 return false;
3972
3973 switch (VT.getSimpleVT().SimpleTy) {
3974 default: return false;
3975 case MVT::i1:
3976 case MVT::i8:
3977 case MVT::i16:
3978 case MVT::i32:
3979 if (Scale == 1)
3980 return true;
3981 // r + r << imm
3982 Scale = Scale & ~1;
3983 return Scale == 2 || Scale == 4 || Scale == 8;
3984 case MVT::i64:
3985 // r + r
3986 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
3987 return true;
3988 return false;
3989 case MVT::isVoid:
3990 // Note, we allow "void" uses (basically, uses that aren't loads or
3991 // stores), because arm allows folding a scale into many arithmetic
3992 // operations. This should be made more precise and revisited later.
3993
3994 // Allow r << imm, but the imm has to be a multiple of two.
3995 if (Scale & 1) return false;
3996 return isPowerOf2_32(Scale);
3997 }
3998}
3999
Chris Lattner37caf8c2007-04-09 23:33:39 +00004000/// isLegalAddressingMode - Return true if the addressing mode represented
4001/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004002bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004003 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004004 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004005 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004006 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004007
Chris Lattner37caf8c2007-04-09 23:33:39 +00004008 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004009 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004010 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004011
Chris Lattner37caf8c2007-04-09 23:33:39 +00004012 switch (AM.Scale) {
4013 case 0: // no scale reg, must be "r+i" or "r", or "i".
4014 break;
4015 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004016 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004017 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004018 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004019 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004020 // ARM doesn't support any R+R*scale+imm addr modes.
4021 if (AM.BaseOffs)
4022 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004023
Bob Wilson2c7dab12009-04-08 17:55:28 +00004024 if (!VT.isSimple())
4025 return false;
4026
Evan Chenge6c835f2009-08-14 20:09:37 +00004027 if (Subtarget->isThumb2())
4028 return isLegalT2ScaledAddressingMode(AM, VT);
4029
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004030 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004031 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004032 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004033 case MVT::i1:
4034 case MVT::i8:
4035 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004036 if (Scale < 0) Scale = -Scale;
4037 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004038 return true;
4039 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004040 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004041 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004042 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004043 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004044 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004045 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004046 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004047
Owen Anderson825b72b2009-08-11 20:47:22 +00004048 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004049 // Note, we allow "void" uses (basically, uses that aren't loads or
4050 // stores), because arm allows folding a scale into many arithmetic
4051 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004052
Chris Lattner37caf8c2007-04-09 23:33:39 +00004053 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004054 if (Scale & 1) return false;
4055 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004056 }
4057 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004058 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004059 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004060}
4061
Evan Cheng77e47512009-11-11 19:05:52 +00004062/// isLegalICmpImmediate - Return true if the specified immediate is legal
4063/// icmp immediate, that is the target has icmp instructions which can compare
4064/// a register against the immediate without having to materialize the
4065/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004066bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004067 if (!Subtarget->isThumb())
4068 return ARM_AM::getSOImmVal(Imm) != -1;
4069 if (Subtarget->isThumb2())
4070 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004071 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004072}
4073
Owen Andersone50ed302009-08-10 22:56:29 +00004074static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004075 bool isSEXTLoad, SDValue &Base,
4076 SDValue &Offset, bool &isInc,
4077 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004078 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4079 return false;
4080
Owen Anderson825b72b2009-08-11 20:47:22 +00004081 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004082 // AddressingMode 3
4083 Base = Ptr->getOperand(0);
4084 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004085 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004086 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004087 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004088 isInc = false;
4089 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4090 return true;
4091 }
4092 }
4093 isInc = (Ptr->getOpcode() == ISD::ADD);
4094 Offset = Ptr->getOperand(1);
4095 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004096 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004097 // AddressingMode 2
4098 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004099 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004100 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004101 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004102 isInc = false;
4103 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4104 Base = Ptr->getOperand(0);
4105 return true;
4106 }
4107 }
4108
4109 if (Ptr->getOpcode() == ISD::ADD) {
4110 isInc = true;
4111 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4112 if (ShOpcVal != ARM_AM::no_shift) {
4113 Base = Ptr->getOperand(1);
4114 Offset = Ptr->getOperand(0);
4115 } else {
4116 Base = Ptr->getOperand(0);
4117 Offset = Ptr->getOperand(1);
4118 }
4119 return true;
4120 }
4121
4122 isInc = (Ptr->getOpcode() == ISD::ADD);
4123 Base = Ptr->getOperand(0);
4124 Offset = Ptr->getOperand(1);
4125 return true;
4126 }
4127
Jim Grosbache5165492009-11-09 00:11:35 +00004128 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004129 return false;
4130}
4131
Owen Andersone50ed302009-08-10 22:56:29 +00004132static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004133 bool isSEXTLoad, SDValue &Base,
4134 SDValue &Offset, bool &isInc,
4135 SelectionDAG &DAG) {
4136 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4137 return false;
4138
4139 Base = Ptr->getOperand(0);
4140 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4141 int RHSC = (int)RHS->getZExtValue();
4142 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4143 assert(Ptr->getOpcode() == ISD::ADD);
4144 isInc = false;
4145 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4146 return true;
4147 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4148 isInc = Ptr->getOpcode() == ISD::ADD;
4149 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4150 return true;
4151 }
4152 }
4153
4154 return false;
4155}
4156
Evan Chenga8e29892007-01-19 07:51:42 +00004157/// getPreIndexedAddressParts - returns true by value, base pointer and
4158/// offset pointer and addressing mode by reference if the node's address
4159/// can be legally represented as pre-indexed load / store address.
4160bool
Dan Gohman475871a2008-07-27 21:46:04 +00004161ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4162 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004163 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004164 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004165 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004166 return false;
4167
Owen Andersone50ed302009-08-10 22:56:29 +00004168 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004169 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004170 bool isSEXTLoad = false;
4171 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4172 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004173 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004174 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4175 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4176 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004177 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004178 } else
4179 return false;
4180
4181 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004182 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004183 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004184 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
4185 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004186 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004187 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00004188 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00004189 if (!isLegal)
4190 return false;
4191
4192 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
4193 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004194}
4195
4196/// getPostIndexedAddressParts - returns true by value, base pointer and
4197/// offset pointer and addressing mode by reference if this node can be
4198/// combined with a load / store to form a post-indexed load / store.
4199bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00004200 SDValue &Base,
4201 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004202 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004203 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004204 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004205 return false;
4206
Owen Andersone50ed302009-08-10 22:56:29 +00004207 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004208 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004209 bool isSEXTLoad = false;
4210 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004211 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004212 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4213 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004214 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004215 } else
4216 return false;
4217
4218 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004219 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004220 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004221 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004222 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004223 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004224 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
4225 isInc, DAG);
4226 if (!isLegal)
4227 return false;
4228
4229 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
4230 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004231}
4232
Dan Gohman475871a2008-07-27 21:46:04 +00004233void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004234 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004235 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004236 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004237 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00004238 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004239 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004240 switch (Op.getOpcode()) {
4241 default: break;
4242 case ARMISD::CMOV: {
4243 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00004244 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004245 if (KnownZero == 0 && KnownOne == 0) return;
4246
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004247 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00004248 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
4249 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004250 KnownZero &= KnownZeroRHS;
4251 KnownOne &= KnownOneRHS;
4252 return;
4253 }
4254 }
4255}
4256
4257//===----------------------------------------------------------------------===//
4258// ARM Inline Assembly Support
4259//===----------------------------------------------------------------------===//
4260
4261/// getConstraintType - Given a constraint letter, return the type of
4262/// constraint it is for this target.
4263ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004264ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
4265 if (Constraint.size() == 1) {
4266 switch (Constraint[0]) {
4267 default: break;
4268 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004269 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00004270 }
Evan Chenga8e29892007-01-19 07:51:42 +00004271 }
Chris Lattner4234f572007-03-25 02:14:49 +00004272 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00004273}
4274
Bob Wilson2dc4f542009-03-20 22:42:55 +00004275std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00004276ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004277 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004278 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004279 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00004280 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004281 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004282 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004283 return std::make_pair(0U, ARM::tGPRRegisterClass);
4284 else
4285 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004286 case 'r':
4287 return std::make_pair(0U, ARM::GPRRegisterClass);
4288 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004289 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004290 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00004291 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004292 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00004293 if (VT.getSizeInBits() == 128)
4294 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004295 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004296 }
4297 }
4298 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4299}
4300
4301std::vector<unsigned> ARMTargetLowering::
4302getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004303 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004304 if (Constraint.size() != 1)
4305 return std::vector<unsigned>();
4306
4307 switch (Constraint[0]) { // GCC ARM Constraint Letters
4308 default: break;
4309 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004310 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4311 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4312 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004313 case 'r':
4314 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4315 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4316 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
4317 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004318 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004319 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004320 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
4321 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
4322 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
4323 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
4324 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
4325 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
4326 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
4327 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00004328 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004329 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
4330 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
4331 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
4332 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00004333 if (VT.getSizeInBits() == 128)
4334 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
4335 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004336 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004337 }
4338
4339 return std::vector<unsigned>();
4340}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004341
4342/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4343/// vector. If it is invalid, don't add anything to Ops.
4344void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
4345 char Constraint,
4346 bool hasMemory,
4347 std::vector<SDValue>&Ops,
4348 SelectionDAG &DAG) const {
4349 SDValue Result(0, 0);
4350
4351 switch (Constraint) {
4352 default: break;
4353 case 'I': case 'J': case 'K': case 'L':
4354 case 'M': case 'N': case 'O':
4355 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
4356 if (!C)
4357 return;
4358
4359 int64_t CVal64 = C->getSExtValue();
4360 int CVal = (int) CVal64;
4361 // None of these constraints allow values larger than 32 bits. Check
4362 // that the value fits in an int.
4363 if (CVal != CVal64)
4364 return;
4365
4366 switch (Constraint) {
4367 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004368 if (Subtarget->isThumb1Only()) {
4369 // This must be a constant between 0 and 255, for ADD
4370 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004371 if (CVal >= 0 && CVal <= 255)
4372 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004373 } else if (Subtarget->isThumb2()) {
4374 // A constant that can be used as an immediate value in a
4375 // data-processing instruction.
4376 if (ARM_AM::getT2SOImmVal(CVal) != -1)
4377 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004378 } else {
4379 // A constant that can be used as an immediate value in a
4380 // data-processing instruction.
4381 if (ARM_AM::getSOImmVal(CVal) != -1)
4382 break;
4383 }
4384 return;
4385
4386 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004387 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004388 // This must be a constant between -255 and -1, for negated ADD
4389 // immediates. This can be used in GCC with an "n" modifier that
4390 // prints the negated value, for use with SUB instructions. It is
4391 // not useful otherwise but is implemented for compatibility.
4392 if (CVal >= -255 && CVal <= -1)
4393 break;
4394 } else {
4395 // This must be a constant between -4095 and 4095. It is not clear
4396 // what this constraint is intended for. Implemented for
4397 // compatibility with GCC.
4398 if (CVal >= -4095 && CVal <= 4095)
4399 break;
4400 }
4401 return;
4402
4403 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004404 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004405 // A 32-bit value where only one byte has a nonzero value. Exclude
4406 // zero to match GCC. This constraint is used by GCC internally for
4407 // constants that can be loaded with a move/shift combination.
4408 // It is not useful otherwise but is implemented for compatibility.
4409 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
4410 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004411 } else if (Subtarget->isThumb2()) {
4412 // A constant whose bitwise inverse can be used as an immediate
4413 // value in a data-processing instruction. This can be used in GCC
4414 // with a "B" modifier that prints the inverted value, for use with
4415 // BIC and MVN instructions. It is not useful otherwise but is
4416 // implemented for compatibility.
4417 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
4418 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004419 } else {
4420 // A constant whose bitwise inverse can be used as an immediate
4421 // value in a data-processing instruction. This can be used in GCC
4422 // with a "B" modifier that prints the inverted value, for use with
4423 // BIC and MVN instructions. It is not useful otherwise but is
4424 // implemented for compatibility.
4425 if (ARM_AM::getSOImmVal(~CVal) != -1)
4426 break;
4427 }
4428 return;
4429
4430 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004431 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004432 // This must be a constant between -7 and 7,
4433 // for 3-operand ADD/SUB immediate instructions.
4434 if (CVal >= -7 && CVal < 7)
4435 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004436 } else if (Subtarget->isThumb2()) {
4437 // A constant whose negation can be used as an immediate value in a
4438 // data-processing instruction. This can be used in GCC with an "n"
4439 // modifier that prints the negated value, for use with SUB
4440 // instructions. It is not useful otherwise but is implemented for
4441 // compatibility.
4442 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
4443 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004444 } else {
4445 // A constant whose negation can be used as an immediate value in a
4446 // data-processing instruction. This can be used in GCC with an "n"
4447 // modifier that prints the negated value, for use with SUB
4448 // instructions. It is not useful otherwise but is implemented for
4449 // compatibility.
4450 if (ARM_AM::getSOImmVal(-CVal) != -1)
4451 break;
4452 }
4453 return;
4454
4455 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004456 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004457 // This must be a multiple of 4 between 0 and 1020, for
4458 // ADD sp + immediate.
4459 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
4460 break;
4461 } else {
4462 // A power of two or a constant between 0 and 32. This is used in
4463 // GCC for the shift amount on shifted register operands, but it is
4464 // useful in general for any shift amounts.
4465 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
4466 break;
4467 }
4468 return;
4469
4470 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004471 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004472 // This must be a constant between 0 and 31, for shift amounts.
4473 if (CVal >= 0 && CVal <= 31)
4474 break;
4475 }
4476 return;
4477
4478 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004479 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004480 // This must be a multiple of 4 between -508 and 508, for
4481 // ADD/SUB sp = sp + immediate.
4482 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
4483 break;
4484 }
4485 return;
4486 }
4487 Result = DAG.getTargetConstant(CVal, Op.getValueType());
4488 break;
4489 }
4490
4491 if (Result.getNode()) {
4492 Ops.push_back(Result);
4493 return;
4494 }
4495 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
4496 Ops, DAG);
4497}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00004498
4499bool
4500ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4501 // The ARM target isn't yet aware of offsets.
4502 return false;
4503}
Evan Cheng39382422009-10-28 01:44:26 +00004504
4505int ARM::getVFPf32Imm(const APFloat &FPImm) {
4506 APInt Imm = FPImm.bitcastToAPInt();
4507 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
4508 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
4509 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
4510
4511 // We can handle 4 bits of mantissa.
4512 // mantissa = (16+UInt(e:f:g:h))/16.
4513 if (Mantissa & 0x7ffff)
4514 return -1;
4515 Mantissa >>= 19;
4516 if ((Mantissa & 0xf) != Mantissa)
4517 return -1;
4518
4519 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4520 if (Exp < -3 || Exp > 4)
4521 return -1;
4522 Exp = ((Exp+3) & 0x7) ^ 4;
4523
4524 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4525}
4526
4527int ARM::getVFPf64Imm(const APFloat &FPImm) {
4528 APInt Imm = FPImm.bitcastToAPInt();
4529 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
4530 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
4531 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
4532
4533 // We can handle 4 bits of mantissa.
4534 // mantissa = (16+UInt(e:f:g:h))/16.
4535 if (Mantissa & 0xffffffffffffLL)
4536 return -1;
4537 Mantissa >>= 48;
4538 if ((Mantissa & 0xf) != Mantissa)
4539 return -1;
4540
4541 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4542 if (Exp < -3 || Exp > 4)
4543 return -1;
4544 Exp = ((Exp+3) & 0x7) ^ 4;
4545
4546 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4547}
4548
4549/// isFPImmLegal - Returns true if the target can instruction select the
4550/// specified FP immediate natively. If false, the legalizer will
4551/// materialize the FP immediate as a load from a constant pool.
4552bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
4553 if (!Subtarget->hasVFP3())
4554 return false;
4555 if (VT == MVT::f32)
4556 return ARM::getVFPf32Imm(Imm) != -1;
4557 if (VT == MVT::f64)
4558 return ARM::getVFPf64Imm(Imm) != -1;
4559 return false;
4560}