blob: 76c6a27fd32c2422a17cefa9168c5302a07d0490 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000020#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "ARMRegisterInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/CallingConv.h"
26#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000027#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000028#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000029#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000030#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000031#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000032#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineBasicBlock.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineFunction.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000040#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000041#include "llvm/ADT/VectorExtras.h"
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +000042#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000043#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000044#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000045#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000046#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000047using namespace llvm;
48
Owen Andersone50ed302009-08-10 22:56:29 +000049static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000053static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000054 CCValAssign::LocInfo &LocInfo,
55 ISD::ArgFlagsTy &ArgFlags,
56 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000057static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000058 CCValAssign::LocInfo &LocInfo,
59 ISD::ArgFlagsTy &ArgFlags,
60 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000061static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000062 CCValAssign::LocInfo &LocInfo,
63 ISD::ArgFlagsTy &ArgFlags,
64 CCState &State);
65
Owen Andersone50ed302009-08-10 22:56:29 +000066void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
67 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000068 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000069 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000070 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
71 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000072
Owen Anderson70671842009-08-10 20:18:46 +000073 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000074 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000075 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000076 }
77
Owen Andersone50ed302009-08-10 22:56:29 +000078 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000079 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000080 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000081 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000082 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000083 if (ElemTy != MVT::i32) {
84 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
85 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
86 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
87 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
88 }
Owen Anderson70671842009-08-10 20:18:46 +000089 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
90 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Owen Anderson70671842009-08-10 20:18:46 +000091 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000092 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +000093 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +000094 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
95 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
96 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000097 }
98
99 // Promote all bit-wise operations.
100 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000101 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000102 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
103 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000104 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000105 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000106 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000107 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000108 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000109 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000110 }
Bob Wilson16330762009-09-16 00:17:28 +0000111
112 // Neon does not support vector divide/remainder operations.
113 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
114 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
115 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
116 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
117 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
118 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000119}
120
Owen Andersone50ed302009-08-10 22:56:29 +0000121void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000122 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000124}
125
Owen Andersone50ed302009-08-10 22:56:29 +0000126void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000127 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000129}
130
Chris Lattnerf0144122009-07-28 03:13:23 +0000131static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
132 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Chris Lattnerf26e03b2009-07-31 17:42:42 +0000133 return new TargetLoweringObjectFileMachO();
Chris Lattner80ec2792009-08-02 00:34:36 +0000134 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000135}
136
Evan Chenga8e29892007-01-19 07:51:42 +0000137ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000138 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000139 Subtarget = &TM.getSubtarget<ARMSubtarget>();
140
Evan Chengb1df8f22007-04-27 08:15:43 +0000141 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000142 // Uses VFP for Thumb libfuncs if available.
143 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
144 // Single-precision floating-point arithmetic.
145 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
146 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
147 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
148 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000149
Evan Chengb1df8f22007-04-27 08:15:43 +0000150 // Double-precision floating-point arithmetic.
151 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
152 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
153 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
154 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000155
Evan Chengb1df8f22007-04-27 08:15:43 +0000156 // Single-precision comparisons.
157 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
158 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
159 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
160 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
161 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
162 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
163 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
164 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000165
Evan Chengb1df8f22007-04-27 08:15:43 +0000166 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
167 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
168 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
169 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
170 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
171 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
172 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
173 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000174
Evan Chengb1df8f22007-04-27 08:15:43 +0000175 // Double-precision comparisons.
176 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
177 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
178 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
179 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
180 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
181 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
182 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
183 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000184
Evan Chengb1df8f22007-04-27 08:15:43 +0000185 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
186 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
191 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000193
Evan Chengb1df8f22007-04-27 08:15:43 +0000194 // Floating-point to integer conversions.
195 // i64 conversions are done via library routines even when generating VFP
196 // instructions, so use the same ones.
197 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
198 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
199 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
200 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000201
Evan Chengb1df8f22007-04-27 08:15:43 +0000202 // Conversions between floating types.
203 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
204 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
205
206 // Integer to floating-point conversions.
207 // i64 conversions are done via library routines even when generating VFP
208 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000209 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
210 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000211 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
212 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
213 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
214 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
215 }
Evan Chenga8e29892007-01-19 07:51:42 +0000216 }
217
Bob Wilson2f954612009-05-22 17:38:41 +0000218 // These libcalls are not available in 32-bit.
219 setLibcallName(RTLIB::SHL_I128, 0);
220 setLibcallName(RTLIB::SRL_I128, 0);
221 setLibcallName(RTLIB::SRA_I128, 0);
222
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000223 // Libcalls should use the AAPCS base standard ABI, even if hard float
224 // is in effect, as per the ARM RTABI specification, section 4.1.2.
225 if (Subtarget->isAAPCS_ABI()) {
226 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
227 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
228 CallingConv::ARM_AAPCS);
229 }
230 }
231
David Goodwinf1daf7d2009-07-08 23:10:31 +0000232 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000234 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000236 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
238 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000239
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000241 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000242
243 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 addDRTypeForNEON(MVT::v2f32);
245 addDRTypeForNEON(MVT::v8i8);
246 addDRTypeForNEON(MVT::v4i16);
247 addDRTypeForNEON(MVT::v2i32);
248 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000249
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 addQRTypeForNEON(MVT::v4f32);
251 addQRTypeForNEON(MVT::v2f64);
252 addQRTypeForNEON(MVT::v16i8);
253 addQRTypeForNEON(MVT::v8i16);
254 addQRTypeForNEON(MVT::v4i32);
255 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000256
Bob Wilson74dc72e2009-09-15 23:55:57 +0000257 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
258 // neither Neon nor VFP support any arithmetic operations on it.
259 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
260 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
261 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
262 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
263 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
264 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
265 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
266 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
267 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
268 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
269 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
270 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
271 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
272 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
273 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
274 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
275 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
276 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
277 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
278 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
279 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
280 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
281 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
282 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
283
Bob Wilson642b3292009-09-16 00:32:15 +0000284 // Neon does not support some operations on v1i64 and v2i64 types.
285 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
286 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
287 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
288 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
289
Bob Wilson5bafff32009-06-22 23:27:02 +0000290 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
291 setTargetDAGCombine(ISD::SHL);
292 setTargetDAGCombine(ISD::SRL);
293 setTargetDAGCombine(ISD::SRA);
294 setTargetDAGCombine(ISD::SIGN_EXTEND);
295 setTargetDAGCombine(ISD::ZERO_EXTEND);
296 setTargetDAGCombine(ISD::ANY_EXTEND);
297 }
298
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000299 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000300
301 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000303
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000304 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000306
Evan Chenga8e29892007-01-19 07:51:42 +0000307 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000308 if (!Subtarget->isThumb1Only()) {
309 for (unsigned im = (unsigned)ISD::PRE_INC;
310 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setIndexedLoadAction(im, MVT::i1, Legal);
312 setIndexedLoadAction(im, MVT::i8, Legal);
313 setIndexedLoadAction(im, MVT::i16, Legal);
314 setIndexedLoadAction(im, MVT::i32, Legal);
315 setIndexedStoreAction(im, MVT::i1, Legal);
316 setIndexedStoreAction(im, MVT::i8, Legal);
317 setIndexedStoreAction(im, MVT::i16, Legal);
318 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000319 }
Evan Chenga8e29892007-01-19 07:51:42 +0000320 }
321
322 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000323 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::MUL, MVT::i64, Expand);
325 setOperationAction(ISD::MULHU, MVT::i32, Expand);
326 setOperationAction(ISD::MULHS, MVT::i32, Expand);
327 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
328 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000329 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::MUL, MVT::i64, Expand);
331 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000332 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000334 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000335 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000336 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000337 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SRL, MVT::i64, Custom);
339 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000340
341 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000343 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000345 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000347
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000348 // Only ARMv6 has BSWAP.
349 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000351
Evan Chenga8e29892007-01-19 07:51:42 +0000352 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::SDIV, MVT::i32, Expand);
354 setOperationAction(ISD::UDIV, MVT::i32, Expand);
355 setOperationAction(ISD::SREM, MVT::i32, Expand);
356 setOperationAction(ISD::UREM, MVT::i32, Expand);
357 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
358 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
361 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
362 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
363 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000364 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000365
Evan Chenga8e29892007-01-19 07:51:42 +0000366 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::VASTART, MVT::Other, Custom);
368 setOperationAction(ISD::VAARG, MVT::Other, Expand);
369 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
370 setOperationAction(ISD::VAEND, MVT::Other, Expand);
371 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
372 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000373 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
374 // FIXME: Shouldn't need this, since no register is used, but the legalizer
375 // doesn't yet know how to not do that for SjLj.
376 setExceptionSelectorRegister(ARM::R0);
Evan Cheng86198642009-08-07 00:34:42 +0000377 if (Subtarget->isThumb())
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Evan Cheng86198642009-08-07 00:34:42 +0000379 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach3728e962009-12-10 00:11:09 +0000381 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000382
Evan Chengd27c9fc2009-07-03 01:43:10 +0000383 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
385 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000386 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000388
David Goodwinf1daf7d2009-07-08 23:10:31 +0000389 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000390 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
391 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000393
394 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000396
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::SETCC, MVT::i32, Expand);
398 setOperationAction(ISD::SETCC, MVT::f32, Expand);
399 setOperationAction(ISD::SETCC, MVT::f64, Expand);
400 setOperationAction(ISD::SELECT, MVT::i32, Expand);
401 setOperationAction(ISD::SELECT, MVT::f32, Expand);
402 setOperationAction(ISD::SELECT, MVT::f64, Expand);
403 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
404 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
405 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000406
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
408 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
409 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
410 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
411 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000412
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000413 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::FSIN, MVT::f64, Expand);
415 setOperationAction(ISD::FSIN, MVT::f32, Expand);
416 setOperationAction(ISD::FCOS, MVT::f32, Expand);
417 setOperationAction(ISD::FCOS, MVT::f64, Expand);
418 setOperationAction(ISD::FREM, MVT::f64, Expand);
419 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000420 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
422 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000423 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::FPOW, MVT::f64, Expand);
425 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000426
Evan Chenga8e29892007-01-19 07:51:42 +0000427 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000428 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
430 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
431 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
432 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000433 }
Evan Chenga8e29892007-01-19 07:51:42 +0000434
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000435 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000436 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000437 setTargetDAGCombine(ISD::ADD);
438 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000439
Evan Chenga8e29892007-01-19 07:51:42 +0000440 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000441 setSchedulingPreference(SchedulingForRegPressure);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000442
Evan Chengbc9b7542009-08-15 07:59:10 +0000443 // FIXME: If-converter should use instruction latency to determine
444 // profitability rather than relying on fixed limits.
445 if (Subtarget->getCPUString() == "generic") {
446 // Generic (and overly aggressive) if-conversion limits.
447 setIfCvtBlockSizeLimit(10);
448 setIfCvtDupBlockSizeLimit(2);
449 } else if (Subtarget->hasV6Ops()) {
450 setIfCvtBlockSizeLimit(2);
451 setIfCvtDupBlockSizeLimit(1);
452 } else {
453 setIfCvtBlockSizeLimit(3);
454 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000455 }
456
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000457 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000458 // Do not enable CodePlacementOpt for now: it currently runs after the
459 // ARMConstantIslandPass and messes up branch relaxation and placement
460 // of constant islands.
461 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000462}
463
Evan Chenga8e29892007-01-19 07:51:42 +0000464const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
465 switch (Opcode) {
466 default: return 0;
467 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000468 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
469 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000470 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000471 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
472 case ARMISD::tCALL: return "ARMISD::tCALL";
473 case ARMISD::BRCOND: return "ARMISD::BRCOND";
474 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000475 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000476 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
477 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
478 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000479 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000480 case ARMISD::CMPFP: return "ARMISD::CMPFP";
481 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
482 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
483 case ARMISD::CMOV: return "ARMISD::CMOV";
484 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000485
Jim Grosbach3482c802010-01-18 19:58:49 +0000486 case ARMISD::RBIT: return "ARMISD::RBIT";
487
Evan Chenga8e29892007-01-19 07:51:42 +0000488 case ARMISD::FTOSI: return "ARMISD::FTOSI";
489 case ARMISD::FTOUI: return "ARMISD::FTOUI";
490 case ARMISD::SITOF: return "ARMISD::SITOF";
491 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000492
493 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
494 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
495 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000496
Jim Grosbache5165492009-11-09 00:11:35 +0000497 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
498 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000499
Evan Chengc5942082009-10-28 06:55:03 +0000500 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
501 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
502
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000503 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000504
Evan Cheng86198642009-08-07 00:34:42 +0000505 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
506
Jim Grosbach3728e962009-12-10 00:11:09 +0000507 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
508 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
509
Bob Wilson5bafff32009-06-22 23:27:02 +0000510 case ARMISD::VCEQ: return "ARMISD::VCEQ";
511 case ARMISD::VCGE: return "ARMISD::VCGE";
512 case ARMISD::VCGEU: return "ARMISD::VCGEU";
513 case ARMISD::VCGT: return "ARMISD::VCGT";
514 case ARMISD::VCGTU: return "ARMISD::VCGTU";
515 case ARMISD::VTST: return "ARMISD::VTST";
516
517 case ARMISD::VSHL: return "ARMISD::VSHL";
518 case ARMISD::VSHRs: return "ARMISD::VSHRs";
519 case ARMISD::VSHRu: return "ARMISD::VSHRu";
520 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
521 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
522 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
523 case ARMISD::VSHRN: return "ARMISD::VSHRN";
524 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
525 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
526 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
527 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
528 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
529 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
530 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
531 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
532 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
533 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
534 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
535 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
536 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
537 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000538 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000539 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000540 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000541 case ARMISD::VREV64: return "ARMISD::VREV64";
542 case ARMISD::VREV32: return "ARMISD::VREV32";
543 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000544 case ARMISD::VZIP: return "ARMISD::VZIP";
545 case ARMISD::VUZP: return "ARMISD::VUZP";
546 case ARMISD::VTRN: return "ARMISD::VTRN";
Evan Chenga8e29892007-01-19 07:51:42 +0000547 }
548}
549
Bill Wendlingb4202b82009-07-01 18:50:55 +0000550/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000551unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Evan Cheng048e36f2009-10-02 06:57:25 +0000552 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 0 : 1;
Bill Wendling20c568f2009-06-30 22:38:32 +0000553}
554
Evan Chenga8e29892007-01-19 07:51:42 +0000555//===----------------------------------------------------------------------===//
556// Lowering Code
557//===----------------------------------------------------------------------===//
558
Evan Chenga8e29892007-01-19 07:51:42 +0000559/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
560static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
561 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000562 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000563 case ISD::SETNE: return ARMCC::NE;
564 case ISD::SETEQ: return ARMCC::EQ;
565 case ISD::SETGT: return ARMCC::GT;
566 case ISD::SETGE: return ARMCC::GE;
567 case ISD::SETLT: return ARMCC::LT;
568 case ISD::SETLE: return ARMCC::LE;
569 case ISD::SETUGT: return ARMCC::HI;
570 case ISD::SETUGE: return ARMCC::HS;
571 case ISD::SETULT: return ARMCC::LO;
572 case ISD::SETULE: return ARMCC::LS;
573 }
574}
575
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000576/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
577static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000578 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000579 CondCode2 = ARMCC::AL;
580 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000581 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000582 case ISD::SETEQ:
583 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
584 case ISD::SETGT:
585 case ISD::SETOGT: CondCode = ARMCC::GT; break;
586 case ISD::SETGE:
587 case ISD::SETOGE: CondCode = ARMCC::GE; break;
588 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000589 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000590 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
591 case ISD::SETO: CondCode = ARMCC::VC; break;
592 case ISD::SETUO: CondCode = ARMCC::VS; break;
593 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
594 case ISD::SETUGT: CondCode = ARMCC::HI; break;
595 case ISD::SETUGE: CondCode = ARMCC::PL; break;
596 case ISD::SETLT:
597 case ISD::SETULT: CondCode = ARMCC::LT; break;
598 case ISD::SETLE:
599 case ISD::SETULE: CondCode = ARMCC::LE; break;
600 case ISD::SETNE:
601 case ISD::SETUNE: CondCode = ARMCC::NE; break;
602 }
Evan Chenga8e29892007-01-19 07:51:42 +0000603}
604
Bob Wilson1f595bb2009-04-17 19:07:39 +0000605//===----------------------------------------------------------------------===//
606// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000607//===----------------------------------------------------------------------===//
608
609#include "ARMGenCallingConv.inc"
610
611// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000612static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000613 CCValAssign::LocInfo &LocInfo,
614 CCState &State, bool CanFail) {
615 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
616
617 // Try to get the first register.
618 if (unsigned Reg = State.AllocateReg(RegList, 4))
619 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
620 else {
621 // For the 2nd half of a v2f64, do not fail.
622 if (CanFail)
623 return false;
624
625 // Put the whole thing on the stack.
626 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
627 State.AllocateStack(8, 4),
628 LocVT, LocInfo));
629 return true;
630 }
631
632 // Try to get the second register.
633 if (unsigned Reg = State.AllocateReg(RegList, 4))
634 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
635 else
636 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
637 State.AllocateStack(4, 4),
638 LocVT, LocInfo));
639 return true;
640}
641
Owen Andersone50ed302009-08-10 22:56:29 +0000642static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000643 CCValAssign::LocInfo &LocInfo,
644 ISD::ArgFlagsTy &ArgFlags,
645 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000646 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
647 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000648 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000649 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
650 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000651 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000652}
653
654// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000655static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000656 CCValAssign::LocInfo &LocInfo,
657 CCState &State, bool CanFail) {
658 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
659 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
660
661 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
662 if (Reg == 0) {
663 // For the 2nd half of a v2f64, do not just fail.
664 if (CanFail)
665 return false;
666
667 // Put the whole thing on the stack.
668 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
669 State.AllocateStack(8, 8),
670 LocVT, LocInfo));
671 return true;
672 }
673
674 unsigned i;
675 for (i = 0; i < 2; ++i)
676 if (HiRegList[i] == Reg)
677 break;
678
679 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
680 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
681 LocVT, LocInfo));
682 return true;
683}
684
Owen Andersone50ed302009-08-10 22:56:29 +0000685static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000686 CCValAssign::LocInfo &LocInfo,
687 ISD::ArgFlagsTy &ArgFlags,
688 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000689 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
690 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000691 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000692 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
693 return false;
694 return true; // we handled it
695}
696
Owen Andersone50ed302009-08-10 22:56:29 +0000697static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000698 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000699 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
700 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
701
Bob Wilsone65586b2009-04-17 20:40:45 +0000702 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
703 if (Reg == 0)
704 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000705
Bob Wilsone65586b2009-04-17 20:40:45 +0000706 unsigned i;
707 for (i = 0; i < 2; ++i)
708 if (HiRegList[i] == Reg)
709 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000710
Bob Wilson5bafff32009-06-22 23:27:02 +0000711 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000712 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000713 LocVT, LocInfo));
714 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000715}
716
Owen Andersone50ed302009-08-10 22:56:29 +0000717static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000718 CCValAssign::LocInfo &LocInfo,
719 ISD::ArgFlagsTy &ArgFlags,
720 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000721 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
722 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000723 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000724 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000725 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000726}
727
Owen Andersone50ed302009-08-10 22:56:29 +0000728static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000729 CCValAssign::LocInfo &LocInfo,
730 ISD::ArgFlagsTy &ArgFlags,
731 CCState &State) {
732 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
733 State);
734}
735
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000736/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
737/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000738CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000739 bool Return,
740 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000741 switch (CC) {
742 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000743 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000744 case CallingConv::C:
745 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000746 // Use target triple & subtarget features to do actual dispatch.
747 if (Subtarget->isAAPCS_ABI()) {
748 if (Subtarget->hasVFP2() &&
749 FloatABIType == FloatABI::Hard && !isVarArg)
750 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
751 else
752 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
753 } else
754 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000755 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000756 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000757 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000758 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000759 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000760 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000761 }
762}
763
Dan Gohman98ca4f22009-08-05 01:29:28 +0000764/// LowerCallResult - Lower the result values of a call into the
765/// appropriate copies out of appropriate physical registers.
766SDValue
767ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000768 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000769 const SmallVectorImpl<ISD::InputArg> &Ins,
770 DebugLoc dl, SelectionDAG &DAG,
771 SmallVectorImpl<SDValue> &InVals) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000772
Bob Wilson1f595bb2009-04-17 19:07:39 +0000773 // Assign locations to each value returned by this call.
774 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000775 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000776 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000777 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000778 CCAssignFnForNode(CallConv, /* Return*/ true,
779 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000780
781 // Copy all of the result registers out of their specified physreg.
782 for (unsigned i = 0; i != RVLocs.size(); ++i) {
783 CCValAssign VA = RVLocs[i];
784
Bob Wilson80915242009-04-25 00:33:20 +0000785 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000786 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000787 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000788 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000789 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000790 Chain = Lo.getValue(1);
791 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000792 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000793 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000794 InFlag);
795 Chain = Hi.getValue(1);
796 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000797 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000798
Owen Anderson825b72b2009-08-11 20:47:22 +0000799 if (VA.getLocVT() == MVT::v2f64) {
800 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
801 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
802 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000803
804 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000806 Chain = Lo.getValue(1);
807 InFlag = Lo.getValue(2);
808 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000810 Chain = Hi.getValue(1);
811 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000812 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
814 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000815 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000816 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000817 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
818 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000819 Chain = Val.getValue(1);
820 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000821 }
Bob Wilson80915242009-04-25 00:33:20 +0000822
823 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000824 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000825 case CCValAssign::Full: break;
826 case CCValAssign::BCvt:
827 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
828 break;
829 }
830
Dan Gohman98ca4f22009-08-05 01:29:28 +0000831 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000832 }
833
Dan Gohman98ca4f22009-08-05 01:29:28 +0000834 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000835}
836
837/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
838/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000839/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000840/// a byval function parameter.
841/// Sometimes what we are copying is the end of a larger object, the part that
842/// does not fit in registers.
843static SDValue
844CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
845 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
846 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000847 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000848 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
849 /*AlwaysInline=*/false, NULL, 0, NULL, 0);
850}
851
Bob Wilsondee46d72009-04-17 20:35:10 +0000852/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000853SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000854ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
855 SDValue StackPtr, SDValue Arg,
856 DebugLoc dl, SelectionDAG &DAG,
857 const CCValAssign &VA,
858 ISD::ArgFlagsTy Flags) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000859 unsigned LocMemOffset = VA.getLocMemOffset();
860 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
861 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
862 if (Flags.isByVal()) {
863 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
864 }
865 return DAG.getStore(Chain, dl, Arg, PtrOff,
866 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chenga8e29892007-01-19 07:51:42 +0000867}
868
Dan Gohman98ca4f22009-08-05 01:29:28 +0000869void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000870 SDValue Chain, SDValue &Arg,
871 RegsToPassVector &RegsToPass,
872 CCValAssign &VA, CCValAssign &NextVA,
873 SDValue &StackPtr,
874 SmallVector<SDValue, 8> &MemOpChains,
875 ISD::ArgFlagsTy Flags) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000876
Jim Grosbache5165492009-11-09 00:11:35 +0000877 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000878 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000879 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
880
881 if (NextVA.isRegLoc())
882 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
883 else {
884 assert(NextVA.isMemLoc());
885 if (StackPtr.getNode() == 0)
886 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
887
Dan Gohman98ca4f22009-08-05 01:29:28 +0000888 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
889 dl, DAG, NextVA,
890 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000891 }
892}
893
Dan Gohman98ca4f22009-08-05 01:29:28 +0000894/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000895/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
896/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000897SDValue
898ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000899 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000900 bool isTailCall,
901 const SmallVectorImpl<ISD::OutputArg> &Outs,
902 const SmallVectorImpl<ISD::InputArg> &Ins,
903 DebugLoc dl, SelectionDAG &DAG,
904 SmallVectorImpl<SDValue> &InVals) {
Evan Chenga8e29892007-01-19 07:51:42 +0000905
Bob Wilson1f595bb2009-04-17 19:07:39 +0000906 // Analyze operands of the call, assigning locations to each operand.
907 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000908 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
909 *DAG.getContext());
910 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000911 CCAssignFnForNode(CallConv, /* Return*/ false,
912 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000913
Bob Wilson1f595bb2009-04-17 19:07:39 +0000914 // Get a count of how many bytes are to be pushed on the stack.
915 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000916
917 // Adjust the stack pointer for the new arguments...
918 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000919 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000920
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000922
Bob Wilson5bafff32009-06-22 23:27:02 +0000923 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000924 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000925
Bob Wilson1f595bb2009-04-17 19:07:39 +0000926 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000927 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000928 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
929 i != e;
930 ++i, ++realArgIdx) {
931 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000932 SDValue Arg = Outs[realArgIdx].Val;
933 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000934
Bob Wilson1f595bb2009-04-17 19:07:39 +0000935 // Promote the value if needed.
936 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000937 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000938 case CCValAssign::Full: break;
939 case CCValAssign::SExt:
940 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
941 break;
942 case CCValAssign::ZExt:
943 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
944 break;
945 case CCValAssign::AExt:
946 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
947 break;
948 case CCValAssign::BCvt:
949 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
950 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000951 }
952
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000953 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000954 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 if (VA.getLocVT() == MVT::v2f64) {
956 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
957 DAG.getConstant(0, MVT::i32));
958 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
959 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000960
Dan Gohman98ca4f22009-08-05 01:29:28 +0000961 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000962 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
963
964 VA = ArgLocs[++i]; // skip ahead to next loc
965 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000966 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000967 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
968 } else {
969 assert(VA.isMemLoc());
970 if (StackPtr.getNode() == 0)
971 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
972
Dan Gohman98ca4f22009-08-05 01:29:28 +0000973 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
974 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000975 }
976 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000977 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000978 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000979 }
980 } else if (VA.isRegLoc()) {
981 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
982 } else {
983 assert(VA.isMemLoc());
984 if (StackPtr.getNode() == 0)
985 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
986
Dan Gohman98ca4f22009-08-05 01:29:28 +0000987 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
988 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000989 }
Evan Chenga8e29892007-01-19 07:51:42 +0000990 }
991
992 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000993 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +0000994 &MemOpChains[0], MemOpChains.size());
995
996 // Build a sequence of copy-to-reg nodes chained together with token chain
997 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000998 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000999 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001000 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001001 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +00001002 InFlag = Chain.getValue(1);
1003 }
1004
Bill Wendling056292f2008-09-16 21:48:12 +00001005 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1006 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1007 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001008 bool isDirect = false;
1009 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001010 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001011 MachineFunction &MF = DAG.getMachineFunction();
1012 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chenga8e29892007-01-19 07:51:42 +00001013 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1014 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001015 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001016 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001017 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001018 getTargetMachine().getRelocationModel() != Reloc::Static;
1019 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001020 // ARM call to a local ARM function is predicable.
1021 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +00001022 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001023 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001024 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001025 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001026 ARMPCLabelIndex,
1027 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001028 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001029 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001030 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001031 DAG.getEntryNode(), CPAddr,
1032 PseudoSourceValue::getConstantPool(), 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001033 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001034 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001035 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001036 } else
1037 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001038 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001039 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001040 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001041 getTargetMachine().getRelocationModel() != Reloc::Static;
1042 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001043 // tBX takes a register source operand.
1044 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001045 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001046 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001047 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001048 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001049 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001050 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001051 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001052 DAG.getEntryNode(), CPAddr,
1053 PseudoSourceValue::getConstantPool(), 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001054 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001055 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001056 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001057 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001058 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001059 }
1060
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001061 // FIXME: handle tail calls differently.
1062 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001063 if (Subtarget->isThumb()) {
1064 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001065 CallOpc = ARMISD::CALL_NOLINK;
1066 else
1067 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1068 } else {
1069 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001070 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1071 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001072 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001073 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001074 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001075 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001076 InFlag = Chain.getValue(1);
1077 }
1078
Dan Gohman475871a2008-07-27 21:46:04 +00001079 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001080 Ops.push_back(Chain);
1081 Ops.push_back(Callee);
1082
1083 // Add argument registers to the end of the list so that they are known live
1084 // into the call.
1085 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1086 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1087 RegsToPass[i].second.getValueType()));
1088
Gabor Greifba36cb52008-08-28 21:40:38 +00001089 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001090 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001091 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001092 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001093 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001094 InFlag = Chain.getValue(1);
1095
Chris Lattnere563bbc2008-10-11 22:08:30 +00001096 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1097 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001098 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001099 InFlag = Chain.getValue(1);
1100
Bob Wilson1f595bb2009-04-17 19:07:39 +00001101 // Handle result values, copying them out of physregs into vregs that we
1102 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001103 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1104 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001105}
1106
Dan Gohman98ca4f22009-08-05 01:29:28 +00001107SDValue
1108ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001109 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001110 const SmallVectorImpl<ISD::OutputArg> &Outs,
1111 DebugLoc dl, SelectionDAG &DAG) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001112
Bob Wilsondee46d72009-04-17 20:35:10 +00001113 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001114 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001115
Bob Wilsondee46d72009-04-17 20:35:10 +00001116 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001117 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1118 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001119
Dan Gohman98ca4f22009-08-05 01:29:28 +00001120 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001121 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1122 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001123
1124 // If this is the first return lowered for this function, add
1125 // the regs to the liveout set for the function.
1126 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1127 for (unsigned i = 0; i != RVLocs.size(); ++i)
1128 if (RVLocs[i].isRegLoc())
1129 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001130 }
1131
Bob Wilson1f595bb2009-04-17 19:07:39 +00001132 SDValue Flag;
1133
1134 // Copy the result values into the output registers.
1135 for (unsigned i = 0, realRVLocIdx = 0;
1136 i != RVLocs.size();
1137 ++i, ++realRVLocIdx) {
1138 CCValAssign &VA = RVLocs[i];
1139 assert(VA.isRegLoc() && "Can only return in registers!");
1140
Dan Gohman98ca4f22009-08-05 01:29:28 +00001141 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001142
1143 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001144 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001145 case CCValAssign::Full: break;
1146 case CCValAssign::BCvt:
1147 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1148 break;
1149 }
1150
Bob Wilson1f595bb2009-04-17 19:07:39 +00001151 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001152 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001153 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001154 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1155 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001156 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001157 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001158
1159 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1160 Flag = Chain.getValue(1);
1161 VA = RVLocs[++i]; // skip ahead to next loc
1162 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1163 HalfGPRs.getValue(1), Flag);
1164 Flag = Chain.getValue(1);
1165 VA = RVLocs[++i]; // skip ahead to next loc
1166
1167 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001168 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1169 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001170 }
1171 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1172 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001173 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001174 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001175 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001176 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001177 VA = RVLocs[++i]; // skip ahead to next loc
1178 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1179 Flag);
1180 } else
1181 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1182
Bob Wilsondee46d72009-04-17 20:35:10 +00001183 // Guarantee that all emitted copies are
1184 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001185 Flag = Chain.getValue(1);
1186 }
1187
1188 SDValue result;
1189 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001190 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001191 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001192 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001193
1194 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001195}
1196
Bob Wilsonb62d2572009-11-03 00:02:05 +00001197// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1198// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1199// one of the above mentioned nodes. It has to be wrapped because otherwise
1200// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1201// be used to form addressing mode. These wrapped nodes will be selected
1202// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001203static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001204 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001205 // FIXME there is no actual debug info here
1206 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001207 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001208 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001209 if (CP->isMachineConstantPoolEntry())
1210 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1211 CP->getAlignment());
1212 else
1213 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1214 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001215 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001216}
1217
Bob Wilsonddb16df2009-10-30 05:45:42 +00001218SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001219 MachineFunction &MF = DAG.getMachineFunction();
1220 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1221 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001222 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001223 EVT PtrVT = getPointerTy();
Bob Wilsonddb16df2009-10-30 05:45:42 +00001224 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001225 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1226 SDValue CPAddr;
1227 if (RelocM == Reloc::Static) {
1228 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1229 } else {
1230 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001231 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001232 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1233 ARMCP::CPBlockAddress,
1234 PCAdj);
1235 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1236 }
1237 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1238 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
1239 PseudoSourceValue::getConstantPool(), 0);
1240 if (RelocM == Reloc::Static)
1241 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001242 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001243 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001244}
1245
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001246// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001247SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001248ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1249 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001250 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001251 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001252 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001253 MachineFunction &MF = DAG.getMachineFunction();
1254 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1255 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001256 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001257 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001258 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001259 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001260 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001261 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
1262 PseudoSourceValue::getConstantPool(), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001263 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001264
Evan Chenge7e0d622009-11-06 22:24:13 +00001265 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001266 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001267
1268 // call __tls_get_addr.
1269 ArgListTy Args;
1270 ArgListEntry Entry;
1271 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001272 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001273 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001274 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001275 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001276 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1277 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001278 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling3ea3c242009-12-22 02:10:19 +00001279 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl,
1280 DAG.GetOrdering(Chain.getNode()));
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001281 return CallResult.first;
1282}
1283
1284// Lower ISD::GlobalTLSAddress using the "initial exec" or
1285// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001286SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001287ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001288 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001289 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001290 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001291 SDValue Offset;
1292 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001293 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001294 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001295 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001296
Chris Lattner4fb63d02009-07-15 04:12:33 +00001297 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001298 MachineFunction &MF = DAG.getMachineFunction();
1299 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1300 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1301 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001302 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1303 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001304 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001305 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001306 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001307 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001308 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
1309 PseudoSourceValue::getConstantPool(), 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001310 Chain = Offset.getValue(1);
1311
Evan Chenge7e0d622009-11-06 22:24:13 +00001312 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001313 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001314
Evan Cheng9eda6892009-10-31 03:39:36 +00001315 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
1316 PseudoSourceValue::getConstantPool(), 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001317 } else {
1318 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001319 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001320 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001321 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001322 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
1323 PseudoSourceValue::getConstantPool(), 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001324 }
1325
1326 // The address of the thread local variable is the add of the thread
1327 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001328 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001329}
1330
Dan Gohman475871a2008-07-27 21:46:04 +00001331SDValue
1332ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001333 // TODO: implement the "local dynamic" model
1334 assert(Subtarget->isTargetELF() &&
1335 "TLS not implemented for non-ELF targets");
1336 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1337 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1338 // otherwise use the "Local Exec" TLS Model
1339 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1340 return LowerToTLSGeneralDynamicModel(GA, DAG);
1341 else
1342 return LowerToTLSExecModels(GA, DAG);
1343}
1344
Dan Gohman475871a2008-07-27 21:46:04 +00001345SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001346 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001347 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001348 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001349 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1350 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1351 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001352 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001353 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001354 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001355 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001356 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001357 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001358 CPAddr,
1359 PseudoSourceValue::getConstantPool(), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001360 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001361 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001362 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001363 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001364 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
1365 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001366 return Result;
1367 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001368 // If we have T2 ops, we can materialize the address directly via movt/movw
1369 // pair. This is always cheaper.
1370 if (Subtarget->useMovt()) {
1371 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
1372 DAG.getTargetGlobalAddress(GV, PtrVT));
1373 } else {
1374 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1375 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1376 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1377 PseudoSourceValue::getConstantPool(), 0);
1378 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001379 }
1380}
1381
Dan Gohman475871a2008-07-27 21:46:04 +00001382SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001383 SelectionDAG &DAG) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001384 MachineFunction &MF = DAG.getMachineFunction();
1385 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1386 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001387 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001388 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001389 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1390 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001391 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001392 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001393 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001394 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001395 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001396 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1397 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001398 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001399 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001400 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001401 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001402
Evan Cheng9eda6892009-10-31 03:39:36 +00001403 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1404 PseudoSourceValue::getConstantPool(), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001405 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001406
1407 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001408 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001409 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001410 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001411
Evan Cheng63476a82009-09-03 07:04:02 +00001412 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001413 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
1414 PseudoSourceValue::getGOT(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001415
1416 return Result;
1417}
1418
Dan Gohman475871a2008-07-27 21:46:04 +00001419SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001420 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001421 assert(Subtarget->isTargetELF() &&
1422 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001423 MachineFunction &MF = DAG.getMachineFunction();
1424 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1425 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001426 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001427 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001428 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001429 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1430 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001431 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001432 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001433 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001434 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1435 PseudoSourceValue::getConstantPool(), 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001436 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001437 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001438}
1439
Jim Grosbach0e0da732009-05-12 23:59:14 +00001440SDValue
1441ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001442 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001443 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001444 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001445 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001446 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001447 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001448 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1449 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001450 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001451 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001452 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1453 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001454 EVT PtrVT = getPointerTy();
1455 DebugLoc dl = Op.getDebugLoc();
1456 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1457 SDValue CPAddr;
1458 unsigned PCAdj = (RelocM != Reloc::PIC_)
1459 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001460 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001461 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1462 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001463 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001464 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001465 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001466 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1467 PseudoSourceValue::getConstantPool(), 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001468 SDValue Chain = Result.getValue(1);
1469
1470 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001471 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001472 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1473 }
1474 return Result;
1475 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001476 case Intrinsic::eh_sjlj_setjmp:
Owen Anderson825b72b2009-08-11 20:47:22 +00001477 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1));
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001478 }
1479}
1480
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001481static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
1482 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001483 DebugLoc dl = Op.getDebugLoc();
1484 SDValue Op5 = Op.getOperand(5);
1485 SDValue Res;
1486 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
1487 if (isDeviceBarrier) {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001488 if (Subtarget->hasV7Ops())
1489 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0));
1490 else
1491 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0),
1492 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001493 } else {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001494 if (Subtarget->hasV7Ops())
1495 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
1496 else
1497 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
1498 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001499 }
1500 return Res;
1501}
1502
Dan Gohman475871a2008-07-27 21:46:04 +00001503static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001504 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001505 // vastart just stores the address of the VarArgsFrameIndex slot into the
1506 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001507 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001508 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001509 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001510 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001511 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001512}
1513
Dan Gohman475871a2008-07-27 21:46:04 +00001514SDValue
Evan Cheng86198642009-08-07 00:34:42 +00001515ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1516 SDNode *Node = Op.getNode();
1517 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001518 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001519 SDValue Chain = Op.getOperand(0);
1520 SDValue Size = Op.getOperand(1);
1521 SDValue Align = Op.getOperand(2);
1522
1523 // Chain the dynamic stack allocation so that it doesn't modify the stack
1524 // pointer when other instructions are using the stack.
1525 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1526
1527 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1528 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1529 if (AlignVal > StackAlign)
1530 // Do this now since selection pass cannot introduce new target
1531 // independent node.
1532 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1533
1534 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1535 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1536 // do even more horrible hack later.
1537 MachineFunction &MF = DAG.getMachineFunction();
1538 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1539 if (AFI->isThumb1OnlyFunction()) {
1540 bool Negate = true;
1541 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1542 if (C) {
1543 uint32_t Val = C->getZExtValue();
1544 if (Val <= 508 && ((Val & 3) == 0))
1545 Negate = false;
1546 }
1547 if (Negate)
1548 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1549 }
1550
Owen Anderson825b72b2009-08-11 20:47:22 +00001551 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001552 SDValue Ops1[] = { Chain, Size, Align };
1553 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1554 Chain = Res.getValue(1);
1555 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1556 DAG.getIntPtrConstant(0, true), SDValue());
1557 SDValue Ops2[] = { Res, Chain };
1558 return DAG.getMergeValues(Ops2, 2, dl);
1559}
1560
1561SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001562ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1563 SDValue &Root, SelectionDAG &DAG,
1564 DebugLoc dl) {
1565 MachineFunction &MF = DAG.getMachineFunction();
1566 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1567
1568 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001569 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001570 RC = ARM::tGPRRegisterClass;
1571 else
1572 RC = ARM::GPRRegisterClass;
1573
1574 // Transform the arguments stored in physical registers into virtual ones.
1575 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001576 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001577
1578 SDValue ArgValue2;
1579 if (NextVA.isMemLoc()) {
1580 unsigned ArgSize = NextVA.getLocVT().getSizeInBits()/8;
1581 MachineFrameInfo *MFI = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00001582 int FI = MFI->CreateFixedObject(ArgSize, NextVA.getLocMemOffset(),
1583 true, false);
Bob Wilson5bafff32009-06-22 23:27:02 +00001584
1585 // Create load node to retrieve arguments from the stack.
1586 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001587 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
1588 PseudoSourceValue::getFixedStack(FI), 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001589 } else {
1590 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001591 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001592 }
1593
Jim Grosbache5165492009-11-09 00:11:35 +00001594 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001595}
1596
1597SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001598ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001599 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001600 const SmallVectorImpl<ISD::InputArg>
1601 &Ins,
1602 DebugLoc dl, SelectionDAG &DAG,
1603 SmallVectorImpl<SDValue> &InVals) {
1604
Bob Wilson1f595bb2009-04-17 19:07:39 +00001605 MachineFunction &MF = DAG.getMachineFunction();
1606 MachineFrameInfo *MFI = MF.getFrameInfo();
1607
Bob Wilson1f595bb2009-04-17 19:07:39 +00001608 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1609
1610 // Assign locations to all of the incoming arguments.
1611 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001612 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1613 *DAG.getContext());
1614 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001615 CCAssignFnForNode(CallConv, /* Return*/ false,
1616 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001617
1618 SmallVector<SDValue, 16> ArgValues;
1619
1620 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1621 CCValAssign &VA = ArgLocs[i];
1622
Bob Wilsondee46d72009-04-17 20:35:10 +00001623 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001624 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001625 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001626
Bob Wilson5bafff32009-06-22 23:27:02 +00001627 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001628 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001629 // f64 and vector types are split up into multiple registers or
1630 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001631 RegVT = MVT::i32;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001632
Owen Anderson825b72b2009-08-11 20:47:22 +00001633 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001634 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001635 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001636 VA = ArgLocs[++i]; // skip ahead to next loc
1637 SDValue ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001638 Chain, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001639 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1640 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001641 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001642 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001643 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1644 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001645 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001646
Bob Wilson5bafff32009-06-22 23:27:02 +00001647 } else {
1648 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001649
Owen Anderson825b72b2009-08-11 20:47:22 +00001650 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001651 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001652 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001653 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001654 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001655 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001656 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001657 RC = (AFI->isThumb1OnlyFunction() ?
1658 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001659 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001660 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001661
1662 // Transform the arguments in physical registers into virtual ones.
1663 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001664 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001665 }
1666
1667 // If this is an 8 or 16-bit value, it is really passed promoted
1668 // to 32 bits. Insert an assert[sz]ext to capture this, then
1669 // truncate to the right size.
1670 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001671 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001672 case CCValAssign::Full: break;
1673 case CCValAssign::BCvt:
1674 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1675 break;
1676 case CCValAssign::SExt:
1677 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1678 DAG.getValueType(VA.getValVT()));
1679 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1680 break;
1681 case CCValAssign::ZExt:
1682 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1683 DAG.getValueType(VA.getValVT()));
1684 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1685 break;
1686 }
1687
Dan Gohman98ca4f22009-08-05 01:29:28 +00001688 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001689
1690 } else { // VA.isRegLoc()
1691
1692 // sanity check
1693 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001694 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001695
1696 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001697 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
1698 true, false);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001699
Bob Wilsondee46d72009-04-17 20:35:10 +00001700 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001701 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001702 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1703 PseudoSourceValue::getFixedStack(FI), 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001704 }
1705 }
1706
1707 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001708 if (isVarArg) {
1709 static const unsigned GPRArgRegs[] = {
1710 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1711 };
1712
Bob Wilsondee46d72009-04-17 20:35:10 +00001713 unsigned NumGPRs = CCInfo.getFirstUnallocated
1714 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001715
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001716 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1717 unsigned VARegSize = (4 - NumGPRs) * 4;
1718 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00001719 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001720 if (VARegSaveSize) {
1721 // If this function is vararg, store any remaining integer argument regs
1722 // to their spots on the stack so that they may be loaded by deferencing
1723 // the result of va_next.
1724 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001725 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
David Greene3f2bf852009-11-12 20:49:22 +00001726 VARegSaveSize - VARegSize,
1727 true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001728 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001729
Dan Gohman475871a2008-07-27 21:46:04 +00001730 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001731 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001732 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001733 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001734 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001735 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001736 RC = ARM::GPRRegisterClass;
1737
Bob Wilson998e1252009-04-20 18:36:57 +00001738 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001739 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Evan Cheng9eda6892009-10-31 03:39:36 +00001740 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1741 PseudoSourceValue::getFixedStack(VarArgsFrameIndex), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001742 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001743 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001744 DAG.getConstant(4, getPointerTy()));
1745 }
1746 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001747 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001748 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001749 } else
1750 // This will point to the next argument passed via stack.
David Greene3f2bf852009-11-12 20:49:22 +00001751 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset, true, false);
Evan Chenga8e29892007-01-19 07:51:42 +00001752 }
1753
Dan Gohman98ca4f22009-08-05 01:29:28 +00001754 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001755}
1756
1757/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001758static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001759 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001760 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001761 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001762 // Maybe this has already been legalized into the constant pool?
1763 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001764 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001765 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1766 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001767 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001768 }
1769 }
1770 return false;
1771}
1772
Evan Chenga8e29892007-01-19 07:51:42 +00001773/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1774/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00001775SDValue
1776ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
1777 SDValue &ARMCC, SelectionDAG &DAG, DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001778 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001779 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00001780 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001781 // Constant does not fit, try adjusting it by one?
1782 switch (CC) {
1783 default: break;
1784 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001785 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001786 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001787 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001788 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001789 }
1790 break;
1791 case ISD::SETULT:
1792 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001793 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001794 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001795 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001796 }
1797 break;
1798 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001799 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001800 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001801 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001802 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001803 }
1804 break;
1805 case ISD::SETULE:
1806 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001807 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001808 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001809 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001810 }
1811 break;
1812 }
1813 }
1814 }
1815
1816 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001817 ARMISD::NodeType CompareType;
1818 switch (CondCode) {
1819 default:
1820 CompareType = ARMISD::CMP;
1821 break;
1822 case ARMCC::EQ:
1823 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001824 // Uses only Z Flag
1825 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001826 break;
1827 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001828 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1829 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001830}
1831
1832/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001833static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001834 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001835 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001836 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001837 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001838 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001839 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1840 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001841}
1842
Evan Cheng06b53c02009-11-12 07:13:11 +00001843SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001844 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001845 SDValue LHS = Op.getOperand(0);
1846 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001847 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001848 SDValue TrueVal = Op.getOperand(2);
1849 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001850 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001851
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001853 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001854 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001855 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00001856 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001857 }
1858
1859 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001860 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00001861
Owen Anderson825b72b2009-08-11 20:47:22 +00001862 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1863 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001864 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1865 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001866 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001867 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001868 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001869 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001870 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001871 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001872 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001873 }
1874 return Result;
1875}
1876
Evan Cheng06b53c02009-11-12 07:13:11 +00001877SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00001878 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001879 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001880 SDValue LHS = Op.getOperand(2);
1881 SDValue RHS = Op.getOperand(3);
1882 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001883 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001884
Owen Anderson825b72b2009-08-11 20:47:22 +00001885 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001886 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001887 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001888 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001889 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001890 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001891 }
1892
Owen Anderson825b72b2009-08-11 20:47:22 +00001893 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001894 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001895 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001896
Dale Johannesende064702009-02-06 21:50:26 +00001897 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001898 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1899 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1900 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001901 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001902 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001903 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001904 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001905 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001906 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001907 }
1908 return Res;
1909}
1910
Dan Gohman475871a2008-07-27 21:46:04 +00001911SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1912 SDValue Chain = Op.getOperand(0);
1913 SDValue Table = Op.getOperand(1);
1914 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001915 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001916
Owen Andersone50ed302009-08-10 22:56:29 +00001917 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001918 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1919 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001920 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001921 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00001922 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001923 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1924 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001925 if (Subtarget->isThumb2()) {
1926 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1927 // which does another jump to the destination. This also makes it easier
1928 // to translate it to TBB / TBH later.
1929 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00001930 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00001931 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001932 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001933 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00001934 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
1935 PseudoSourceValue::getJumpTable(), 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001936 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001937 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00001938 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001939 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00001940 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
1941 PseudoSourceValue::getJumpTable(), 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001942 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001943 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001944 }
Evan Chenga8e29892007-01-19 07:51:42 +00001945}
1946
Dan Gohman475871a2008-07-27 21:46:04 +00001947static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00001948 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001949 unsigned Opc =
1950 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
Owen Anderson825b72b2009-08-11 20:47:22 +00001951 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
1952 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001953}
1954
Dan Gohman475871a2008-07-27 21:46:04 +00001955static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001956 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001957 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001958 unsigned Opc =
1959 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1960
Owen Anderson825b72b2009-08-11 20:47:22 +00001961 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
Dale Johannesende064702009-02-06 21:50:26 +00001962 return DAG.getNode(Opc, dl, VT, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001963}
1964
Dan Gohman475871a2008-07-27 21:46:04 +00001965static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001966 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001967 SDValue Tmp0 = Op.getOperand(0);
1968 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00001969 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001970 EVT VT = Op.getValueType();
1971 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001972 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
1973 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001974 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1975 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001976 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001977}
1978
Jim Grosbach0e0da732009-05-12 23:59:14 +00001979SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
1980 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1981 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00001982 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001983 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
1984 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00001985 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00001986 ? ARM::R7 : ARM::R11;
1987 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
1988 while (Depth--)
1989 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
1990 return FrameAddr;
1991}
1992
Dan Gohman475871a2008-07-27 21:46:04 +00001993SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00001994ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00001995 SDValue Chain,
1996 SDValue Dst, SDValue Src,
1997 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001998 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001999 const Value *DstSV, uint64_t DstSVOff,
2000 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00002001 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00002002 // This requires 4-byte alignment.
2003 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00002004 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002005 // This requires the copy size to be a constant, preferrably
2006 // within a subtarget-specific limit.
2007 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
2008 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00002009 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002010 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002011 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00002012 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002013
2014 unsigned BytesLeft = SizeVal & 3;
2015 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002016 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00002017 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002018 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00002019 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00002020 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00002021 SDValue TFOps[MAX_LOADS_IN_LDM];
2022 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00002023 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002024
Evan Cheng4102eb52007-10-22 22:11:27 +00002025 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
2026 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002027 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00002028 while (EmittedNumMemOps < NumMemOps) {
2029 for (i = 0;
2030 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002031 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002032 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2033 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002034 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002035 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002036 SrcOff += VTSize;
2037 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002038 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002039
Evan Cheng4102eb52007-10-22 22:11:27 +00002040 for (i = 0;
2041 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002042 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002043 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2044 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002045 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002046 DstOff += VTSize;
2047 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002048 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002049
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002050 EmittedNumMemOps += i;
2051 }
2052
Bob Wilson2dc4f542009-03-20 22:42:55 +00002053 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00002054 return Chain;
2055
2056 // Issue loads / stores for the trailing (1 - 3) bytes.
2057 unsigned BytesLeftSave = BytesLeft;
2058 i = 0;
2059 while (BytesLeft) {
2060 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002061 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002062 VTSize = 2;
2063 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002064 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002065 VTSize = 1;
2066 }
2067
Dale Johannesen0f502f62009-02-03 22:26:09 +00002068 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002069 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2070 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002071 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002072 TFOps[i] = Loads[i].getValue(1);
2073 ++i;
2074 SrcOff += VTSize;
2075 BytesLeft -= VTSize;
2076 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002077 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002078
2079 i = 0;
2080 BytesLeft = BytesLeftSave;
2081 while (BytesLeft) {
2082 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002083 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002084 VTSize = 2;
2085 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002086 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002087 VTSize = 1;
2088 }
2089
Dale Johannesen0f502f62009-02-03 22:26:09 +00002090 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002091 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2092 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002093 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002094 ++i;
2095 DstOff += VTSize;
2096 BytesLeft -= VTSize;
2097 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002098 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002099}
2100
Duncan Sands1607f052008-12-01 11:39:25 +00002101static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00002102 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00002103 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002104 if (N->getValueType(0) == MVT::f64) {
Jim Grosbache5165492009-11-09 00:11:35 +00002105 // Turn i64->f64 into VMOVDRR.
Owen Anderson825b72b2009-08-11 20:47:22 +00002106 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2107 DAG.getConstant(0, MVT::i32));
2108 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2109 DAG.getConstant(1, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00002110 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002111 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002112
Jim Grosbache5165492009-11-09 00:11:35 +00002113 // Turn f64->i64 into VMOVRRD.
2114 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002115 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002116
Chris Lattner27a6c732007-11-24 07:07:01 +00002117 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002118 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00002119}
2120
Bob Wilson5bafff32009-06-22 23:27:02 +00002121/// getZeroVector - Returns a vector of specified type with all zero elements.
2122///
Owen Andersone50ed302009-08-10 22:56:29 +00002123static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002124 assert(VT.isVector() && "Expected a vector type");
2125
2126 // Zero vectors are used to represent vector negation and in those cases
2127 // will be implemented with the NEON VNEG instruction. However, VNEG does
2128 // not support i64 elements, so sometimes the zero vectors will need to be
2129 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002130 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002131 // to their dest type. This ensures they get CSE'd.
2132 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002133 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2134 SmallVector<SDValue, 8> Ops;
2135 MVT TVT;
2136
2137 if (VT.getSizeInBits() == 64) {
2138 Ops.assign(8, Cst); TVT = MVT::v8i8;
2139 } else {
2140 Ops.assign(16, Cst); TVT = MVT::v16i8;
2141 }
2142 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002143
2144 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2145}
2146
2147/// getOnesVector - Returns a vector of specified type with all bits set.
2148///
Owen Andersone50ed302009-08-10 22:56:29 +00002149static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002150 assert(VT.isVector() && "Expected a vector type");
2151
Bob Wilson929ffa22009-10-30 20:13:25 +00002152 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002153 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002154 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002155 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2156 SmallVector<SDValue, 8> Ops;
2157 MVT TVT;
2158
2159 if (VT.getSizeInBits() == 64) {
2160 Ops.assign(8, Cst); TVT = MVT::v8i8;
2161 } else {
2162 Ops.assign(16, Cst); TVT = MVT::v16i8;
2163 }
2164 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002165
2166 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2167}
2168
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002169/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2170/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Evan Cheng06b53c02009-11-12 07:13:11 +00002171SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG) {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002172 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2173 EVT VT = Op.getValueType();
2174 unsigned VTBits = VT.getSizeInBits();
2175 DebugLoc dl = Op.getDebugLoc();
2176 SDValue ShOpLo = Op.getOperand(0);
2177 SDValue ShOpHi = Op.getOperand(1);
2178 SDValue ShAmt = Op.getOperand(2);
2179 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002180 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002181
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002182 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2183
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002184 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2185 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2186 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2187 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2188 DAG.getConstant(VTBits, MVT::i32));
2189 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2190 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002191 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002192
2193 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2194 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002195 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002196 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002197 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2198 CCR, Cmp);
2199
2200 SDValue Ops[2] = { Lo, Hi };
2201 return DAG.getMergeValues(Ops, 2, dl);
2202}
2203
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002204/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2205/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Evan Cheng06b53c02009-11-12 07:13:11 +00002206SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG) {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002207 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2208 EVT VT = Op.getValueType();
2209 unsigned VTBits = VT.getSizeInBits();
2210 DebugLoc dl = Op.getDebugLoc();
2211 SDValue ShOpLo = Op.getOperand(0);
2212 SDValue ShOpHi = Op.getOperand(1);
2213 SDValue ShAmt = Op.getOperand(2);
2214 SDValue ARMCC;
2215
2216 assert(Op.getOpcode() == ISD::SHL_PARTS);
2217 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2218 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2219 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2220 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2221 DAG.getConstant(VTBits, MVT::i32));
2222 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2223 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2224
2225 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2226 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2227 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002228 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002229 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2230 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2231 CCR, Cmp);
2232
2233 SDValue Ops[2] = { Lo, Hi };
2234 return DAG.getMergeValues(Ops, 2, dl);
2235}
2236
Jim Grosbach3482c802010-01-18 19:58:49 +00002237static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2238 const ARMSubtarget *ST) {
2239 EVT VT = N->getValueType(0);
2240 DebugLoc dl = N->getDebugLoc();
2241
2242 if (!ST->hasV6T2Ops())
2243 return SDValue();
2244
2245 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2246 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2247}
2248
Bob Wilson5bafff32009-06-22 23:27:02 +00002249static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2250 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002251 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002252 DebugLoc dl = N->getDebugLoc();
2253
2254 // Lower vector shifts on NEON to use VSHL.
2255 if (VT.isVector()) {
2256 assert(ST->hasNEON() && "unexpected vector shift");
2257
2258 // Left shifts translate directly to the vshiftu intrinsic.
2259 if (N->getOpcode() == ISD::SHL)
2260 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002261 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002262 N->getOperand(0), N->getOperand(1));
2263
2264 assert((N->getOpcode() == ISD::SRA ||
2265 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2266
2267 // NEON uses the same intrinsics for both left and right shifts. For
2268 // right shifts, the shift amounts are negative, so negate the vector of
2269 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002270 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002271 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2272 getZeroVector(ShiftVT, DAG, dl),
2273 N->getOperand(1));
2274 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2275 Intrinsic::arm_neon_vshifts :
2276 Intrinsic::arm_neon_vshiftu);
2277 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002278 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002279 N->getOperand(0), NegatedCount);
2280 }
2281
Eli Friedmance392eb2009-08-22 03:13:10 +00002282 // We can get here for a node like i32 = ISD::SHL i32, i64
2283 if (VT != MVT::i64)
2284 return SDValue();
2285
2286 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002287 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002288
Chris Lattner27a6c732007-11-24 07:07:01 +00002289 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2290 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002291 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002292 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002293
Chris Lattner27a6c732007-11-24 07:07:01 +00002294 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002295 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002296
Chris Lattner27a6c732007-11-24 07:07:01 +00002297 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002298 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2299 DAG.getConstant(0, MVT::i32));
2300 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2301 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002302
Chris Lattner27a6c732007-11-24 07:07:01 +00002303 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2304 // captures the result into a carry flag.
2305 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002306 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002307
Chris Lattner27a6c732007-11-24 07:07:01 +00002308 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002309 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002310
Chris Lattner27a6c732007-11-24 07:07:01 +00002311 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002312 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002313}
2314
Bob Wilson5bafff32009-06-22 23:27:02 +00002315static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2316 SDValue TmpOp0, TmpOp1;
2317 bool Invert = false;
2318 bool Swap = false;
2319 unsigned Opc = 0;
2320
2321 SDValue Op0 = Op.getOperand(0);
2322 SDValue Op1 = Op.getOperand(1);
2323 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002324 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002325 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2326 DebugLoc dl = Op.getDebugLoc();
2327
2328 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2329 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002330 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002331 case ISD::SETUNE:
2332 case ISD::SETNE: Invert = true; // Fallthrough
2333 case ISD::SETOEQ:
2334 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2335 case ISD::SETOLT:
2336 case ISD::SETLT: Swap = true; // Fallthrough
2337 case ISD::SETOGT:
2338 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2339 case ISD::SETOLE:
2340 case ISD::SETLE: Swap = true; // Fallthrough
2341 case ISD::SETOGE:
2342 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2343 case ISD::SETUGE: Swap = true; // Fallthrough
2344 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2345 case ISD::SETUGT: Swap = true; // Fallthrough
2346 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2347 case ISD::SETUEQ: Invert = true; // Fallthrough
2348 case ISD::SETONE:
2349 // Expand this to (OLT | OGT).
2350 TmpOp0 = Op0;
2351 TmpOp1 = Op1;
2352 Opc = ISD::OR;
2353 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2354 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2355 break;
2356 case ISD::SETUO: Invert = true; // Fallthrough
2357 case ISD::SETO:
2358 // Expand this to (OLT | OGE).
2359 TmpOp0 = Op0;
2360 TmpOp1 = Op1;
2361 Opc = ISD::OR;
2362 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2363 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2364 break;
2365 }
2366 } else {
2367 // Integer comparisons.
2368 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002369 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002370 case ISD::SETNE: Invert = true;
2371 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2372 case ISD::SETLT: Swap = true;
2373 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2374 case ISD::SETLE: Swap = true;
2375 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2376 case ISD::SETULT: Swap = true;
2377 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2378 case ISD::SETULE: Swap = true;
2379 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2380 }
2381
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002382 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002383 if (Opc == ARMISD::VCEQ) {
2384
2385 SDValue AndOp;
2386 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2387 AndOp = Op0;
2388 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2389 AndOp = Op1;
2390
2391 // Ignore bitconvert.
2392 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2393 AndOp = AndOp.getOperand(0);
2394
2395 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2396 Opc = ARMISD::VTST;
2397 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2398 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2399 Invert = !Invert;
2400 }
2401 }
2402 }
2403
2404 if (Swap)
2405 std::swap(Op0, Op1);
2406
2407 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2408
2409 if (Invert)
2410 Result = DAG.getNOT(dl, Result, VT);
2411
2412 return Result;
2413}
2414
2415/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2416/// VMOV instruction, and if so, return the constant being splatted.
2417static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2418 unsigned SplatBitSize, SelectionDAG &DAG) {
2419 switch (SplatBitSize) {
2420 case 8:
2421 // Any 1-byte value is OK.
2422 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002423 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002424
2425 case 16:
2426 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2427 if ((SplatBits & ~0xff) == 0 ||
2428 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002429 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002430 break;
2431
2432 case 32:
2433 // NEON's 32-bit VMOV supports splat values where:
2434 // * only one byte is nonzero, or
2435 // * the least significant byte is 0xff and the second byte is nonzero, or
2436 // * the least significant 2 bytes are 0xff and the third is nonzero.
2437 if ((SplatBits & ~0xff) == 0 ||
2438 (SplatBits & ~0xff00) == 0 ||
2439 (SplatBits & ~0xff0000) == 0 ||
2440 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002441 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002442
2443 if ((SplatBits & ~0xffff) == 0 &&
2444 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002445 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002446
2447 if ((SplatBits & ~0xffffff) == 0 &&
2448 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002449 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002450
2451 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2452 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2453 // VMOV.I32. A (very) minor optimization would be to replicate the value
2454 // and fall through here to test for a valid 64-bit splat. But, then the
2455 // caller would also need to check and handle the change in size.
2456 break;
2457
2458 case 64: {
2459 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2460 uint64_t BitMask = 0xff;
2461 uint64_t Val = 0;
2462 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2463 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2464 Val |= BitMask;
2465 else if ((SplatBits & BitMask) != 0)
2466 return SDValue();
2467 BitMask <<= 8;
2468 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002469 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002470 }
2471
2472 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002473 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002474 break;
2475 }
2476
2477 return SDValue();
2478}
2479
2480/// getVMOVImm - If this is a build_vector of constants which can be
2481/// formed by using a VMOV instruction of the specified element size,
2482/// return the constant being splatted. The ByteSize field indicates the
2483/// number of bytes of each element [1248].
2484SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2485 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2486 APInt SplatBits, SplatUndef;
2487 unsigned SplatBitSize;
2488 bool HasAnyUndefs;
2489 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2490 HasAnyUndefs, ByteSize * 8))
2491 return SDValue();
2492
2493 if (SplatBitSize > ByteSize * 8)
2494 return SDValue();
2495
2496 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2497 SplatBitSize, DAG);
2498}
2499
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002500static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2501 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002502 unsigned NumElts = VT.getVectorNumElements();
2503 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002504 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002505
2506 // If this is a VEXT shuffle, the immediate value is the index of the first
2507 // element. The other shuffle indices must be the successive elements after
2508 // the first one.
2509 unsigned ExpectedElt = Imm;
2510 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002511 // Increment the expected index. If it wraps around, it may still be
2512 // a VEXT but the source vectors must be swapped.
2513 ExpectedElt += 1;
2514 if (ExpectedElt == NumElts * 2) {
2515 ExpectedElt = 0;
2516 ReverseVEXT = true;
2517 }
2518
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002519 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002520 return false;
2521 }
2522
2523 // Adjust the index value if the source operands will be swapped.
2524 if (ReverseVEXT)
2525 Imm -= NumElts;
2526
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002527 return true;
2528}
2529
Bob Wilson8bb9e482009-07-26 00:39:34 +00002530/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2531/// instruction with the specified blocksize. (The order of the elements
2532/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002533static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2534 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002535 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2536 "Only possible block sizes for VREV are: 16, 32, 64");
2537
Bob Wilson8bb9e482009-07-26 00:39:34 +00002538 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00002539 if (EltSz == 64)
2540 return false;
2541
2542 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002543 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002544
2545 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2546 return false;
2547
2548 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002549 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00002550 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2551 return false;
2552 }
2553
2554 return true;
2555}
2556
Bob Wilsonc692cb72009-08-21 20:54:19 +00002557static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
2558 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002559 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2560 if (EltSz == 64)
2561 return false;
2562
Bob Wilsonc692cb72009-08-21 20:54:19 +00002563 unsigned NumElts = VT.getVectorNumElements();
2564 WhichResult = (M[0] == 0 ? 0 : 1);
2565 for (unsigned i = 0; i < NumElts; i += 2) {
2566 if ((unsigned) M[i] != i + WhichResult ||
2567 (unsigned) M[i+1] != i + NumElts + WhichResult)
2568 return false;
2569 }
2570 return true;
2571}
2572
Bob Wilson324f4f12009-12-03 06:40:55 +00002573/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
2574/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2575/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
2576static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2577 unsigned &WhichResult) {
2578 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2579 if (EltSz == 64)
2580 return false;
2581
2582 unsigned NumElts = VT.getVectorNumElements();
2583 WhichResult = (M[0] == 0 ? 0 : 1);
2584 for (unsigned i = 0; i < NumElts; i += 2) {
2585 if ((unsigned) M[i] != i + WhichResult ||
2586 (unsigned) M[i+1] != i + WhichResult)
2587 return false;
2588 }
2589 return true;
2590}
2591
Bob Wilsonc692cb72009-08-21 20:54:19 +00002592static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
2593 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002594 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2595 if (EltSz == 64)
2596 return false;
2597
Bob Wilsonc692cb72009-08-21 20:54:19 +00002598 unsigned NumElts = VT.getVectorNumElements();
2599 WhichResult = (M[0] == 0 ? 0 : 1);
2600 for (unsigned i = 0; i != NumElts; ++i) {
2601 if ((unsigned) M[i] != 2 * i + WhichResult)
2602 return false;
2603 }
2604
2605 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002606 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002607 return false;
2608
2609 return true;
2610}
2611
Bob Wilson324f4f12009-12-03 06:40:55 +00002612/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
2613/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2614/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
2615static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2616 unsigned &WhichResult) {
2617 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2618 if (EltSz == 64)
2619 return false;
2620
2621 unsigned Half = VT.getVectorNumElements() / 2;
2622 WhichResult = (M[0] == 0 ? 0 : 1);
2623 for (unsigned j = 0; j != 2; ++j) {
2624 unsigned Idx = WhichResult;
2625 for (unsigned i = 0; i != Half; ++i) {
2626 if ((unsigned) M[i + j * Half] != Idx)
2627 return false;
2628 Idx += 2;
2629 }
2630 }
2631
2632 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2633 if (VT.is64BitVector() && EltSz == 32)
2634 return false;
2635
2636 return true;
2637}
2638
Bob Wilsonc692cb72009-08-21 20:54:19 +00002639static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
2640 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002641 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2642 if (EltSz == 64)
2643 return false;
2644
Bob Wilsonc692cb72009-08-21 20:54:19 +00002645 unsigned NumElts = VT.getVectorNumElements();
2646 WhichResult = (M[0] == 0 ? 0 : 1);
2647 unsigned Idx = WhichResult * NumElts / 2;
2648 for (unsigned i = 0; i != NumElts; i += 2) {
2649 if ((unsigned) M[i] != Idx ||
2650 (unsigned) M[i+1] != Idx + NumElts)
2651 return false;
2652 Idx += 1;
2653 }
2654
2655 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002656 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002657 return false;
2658
2659 return true;
2660}
2661
Bob Wilson324f4f12009-12-03 06:40:55 +00002662/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
2663/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2664/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
2665static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2666 unsigned &WhichResult) {
2667 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2668 if (EltSz == 64)
2669 return false;
2670
2671 unsigned NumElts = VT.getVectorNumElements();
2672 WhichResult = (M[0] == 0 ? 0 : 1);
2673 unsigned Idx = WhichResult * NumElts / 2;
2674 for (unsigned i = 0; i != NumElts; i += 2) {
2675 if ((unsigned) M[i] != Idx ||
2676 (unsigned) M[i+1] != Idx)
2677 return false;
2678 Idx += 1;
2679 }
2680
2681 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2682 if (VT.is64BitVector() && EltSz == 32)
2683 return false;
2684
2685 return true;
2686}
2687
2688
Owen Andersone50ed302009-08-10 22:56:29 +00002689static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002690 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002691 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002692 if (ConstVal->isNullValue())
2693 return getZeroVector(VT, DAG, dl);
2694 if (ConstVal->isAllOnesValue())
2695 return getOnesVector(VT, DAG, dl);
2696
Owen Andersone50ed302009-08-10 22:56:29 +00002697 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002698 if (VT.is64BitVector()) {
2699 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002700 case 8: CanonicalVT = MVT::v8i8; break;
2701 case 16: CanonicalVT = MVT::v4i16; break;
2702 case 32: CanonicalVT = MVT::v2i32; break;
2703 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002704 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002705 }
2706 } else {
2707 assert(VT.is128BitVector() && "unknown splat vector size");
2708 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002709 case 8: CanonicalVT = MVT::v16i8; break;
2710 case 16: CanonicalVT = MVT::v8i16; break;
2711 case 32: CanonicalVT = MVT::v4i32; break;
2712 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002713 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002714 }
2715 }
2716
2717 // Build a canonical splat for this value.
2718 SmallVector<SDValue, 8> Ops;
2719 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2720 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2721 Ops.size());
2722 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2723}
2724
2725// If this is a case we can't handle, return null and let the default
2726// expansion code take care of it.
2727static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002728 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002729 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002730 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002731
2732 APInt SplatBits, SplatUndef;
2733 unsigned SplatBitSize;
2734 bool HasAnyUndefs;
2735 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00002736 if (SplatBitSize <= 64) {
2737 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2738 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2739 if (Val.getNode())
2740 return BuildSplat(Val, VT, DAG, dl);
2741 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00002742 }
2743
2744 // If there are only 2 elements in a 128-bit vector, insert them into an
2745 // undef vector. This handles the common case for 128-bit vector argument
2746 // passing, where the insertions should be translated to subreg accesses
2747 // with no real instructions.
2748 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2749 SDValue Val = DAG.getUNDEF(VT);
2750 SDValue Op0 = Op.getOperand(0);
2751 SDValue Op1 = Op.getOperand(1);
2752 if (Op0.getOpcode() != ISD::UNDEF)
2753 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2754 DAG.getIntPtrConstant(0));
2755 if (Op1.getOpcode() != ISD::UNDEF)
2756 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2757 DAG.getIntPtrConstant(1));
2758 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002759 }
2760
2761 return SDValue();
2762}
2763
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002764/// isShuffleMaskLegal - Targets can use this to indicate that they only
2765/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
2766/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
2767/// are assumed to be legal.
2768bool
2769ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
2770 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002771 if (VT.getVectorNumElements() == 4 &&
2772 (VT.is128BitVector() || VT.is64BitVector())) {
2773 unsigned PFIndexes[4];
2774 for (unsigned i = 0; i != 4; ++i) {
2775 if (M[i] < 0)
2776 PFIndexes[i] = 8;
2777 else
2778 PFIndexes[i] = M[i];
2779 }
2780
2781 // Compute the index in the perfect shuffle table.
2782 unsigned PFTableIndex =
2783 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2784 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2785 unsigned Cost = (PFEntry >> 30);
2786
2787 if (Cost <= 4)
2788 return true;
2789 }
2790
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002791 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00002792 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002793
2794 return (ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
2795 isVREVMask(M, VT, 64) ||
2796 isVREVMask(M, VT, 32) ||
2797 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00002798 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
2799 isVTRNMask(M, VT, WhichResult) ||
2800 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00002801 isVZIPMask(M, VT, WhichResult) ||
2802 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
2803 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
2804 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002805}
2806
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002807/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2808/// the specified operations to build the shuffle.
2809static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
2810 SDValue RHS, SelectionDAG &DAG,
2811 DebugLoc dl) {
2812 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2813 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2814 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2815
2816 enum {
2817 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
2818 OP_VREV,
2819 OP_VDUP0,
2820 OP_VDUP1,
2821 OP_VDUP2,
2822 OP_VDUP3,
2823 OP_VEXT1,
2824 OP_VEXT2,
2825 OP_VEXT3,
2826 OP_VUZPL, // VUZP, left result
2827 OP_VUZPR, // VUZP, right result
2828 OP_VZIPL, // VZIP, left result
2829 OP_VZIPR, // VZIP, right result
2830 OP_VTRNL, // VTRN, left result
2831 OP_VTRNR // VTRN, right result
2832 };
2833
2834 if (OpNum == OP_COPY) {
2835 if (LHSID == (1*9+2)*9+3) return LHS;
2836 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2837 return RHS;
2838 }
2839
2840 SDValue OpLHS, OpRHS;
2841 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
2842 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
2843 EVT VT = OpLHS.getValueType();
2844
2845 switch (OpNum) {
2846 default: llvm_unreachable("Unknown shuffle opcode!");
2847 case OP_VREV:
2848 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
2849 case OP_VDUP0:
2850 case OP_VDUP1:
2851 case OP_VDUP2:
2852 case OP_VDUP3:
2853 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002854 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002855 case OP_VEXT1:
2856 case OP_VEXT2:
2857 case OP_VEXT3:
2858 return DAG.getNode(ARMISD::VEXT, dl, VT,
2859 OpLHS, OpRHS,
2860 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
2861 case OP_VUZPL:
2862 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002863 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002864 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
2865 case OP_VZIPL:
2866 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002867 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002868 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
2869 case OP_VTRNL:
2870 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002871 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2872 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002873 }
2874}
2875
Bob Wilson5bafff32009-06-22 23:27:02 +00002876static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002877 SDValue V1 = Op.getOperand(0);
2878 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00002879 DebugLoc dl = Op.getDebugLoc();
2880 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002881 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002882 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00002883
Bob Wilson28865062009-08-13 02:13:04 +00002884 // Convert shuffles that are directly supported on NEON to target-specific
2885 // DAG nodes, instead of keeping them as shuffles and matching them again
2886 // during code selection. This is more efficient and avoids the possibility
2887 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00002888 // FIXME: floating-point vectors should be canonicalized to integer vectors
2889 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002890 SVN->getMask(ShuffleMask);
2891
2892 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
Bob Wilson0ce37102009-08-14 05:08:32 +00002893 int Lane = SVN->getSplatIndex();
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00002894 // If this is undef splat, generate it via "just" vdup, if possible.
2895 if (Lane == -1) Lane = 0;
2896
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002897 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
2898 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002899 }
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002900 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002901 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00002902 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002903
2904 bool ReverseVEXT;
2905 unsigned Imm;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002906 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002907 if (ReverseVEXT)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002908 std::swap(V1, V2);
2909 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002910 DAG.getConstant(Imm, MVT::i32));
2911 }
2912
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002913 if (isVREVMask(ShuffleMask, VT, 64))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002914 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002915 if (isVREVMask(ShuffleMask, VT, 32))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002916 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002917 if (isVREVMask(ShuffleMask, VT, 16))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002918 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
2919
Bob Wilsonc692cb72009-08-21 20:54:19 +00002920 // Check for Neon shuffles that modify both input vectors in place.
2921 // If both results are used, i.e., if there are two shuffles with the same
2922 // source operands and with masks corresponding to both results of one of
2923 // these operations, DAG memoization will ensure that a single node is
2924 // used for both shuffles.
2925 unsigned WhichResult;
2926 if (isVTRNMask(ShuffleMask, VT, WhichResult))
2927 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2928 V1, V2).getValue(WhichResult);
2929 if (isVUZPMask(ShuffleMask, VT, WhichResult))
2930 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
2931 V1, V2).getValue(WhichResult);
2932 if (isVZIPMask(ShuffleMask, VT, WhichResult))
2933 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
2934 V1, V2).getValue(WhichResult);
2935
Bob Wilson324f4f12009-12-03 06:40:55 +00002936 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
2937 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2938 V1, V1).getValue(WhichResult);
2939 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
2940 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
2941 V1, V1).getValue(WhichResult);
2942 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
2943 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
2944 V1, V1).getValue(WhichResult);
2945
Bob Wilsonc692cb72009-08-21 20:54:19 +00002946 // If the shuffle is not directly supported and it has 4 elements, use
2947 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002948 if (VT.getVectorNumElements() == 4 &&
2949 (VT.is128BitVector() || VT.is64BitVector())) {
2950 unsigned PFIndexes[4];
2951 for (unsigned i = 0; i != 4; ++i) {
2952 if (ShuffleMask[i] < 0)
2953 PFIndexes[i] = 8;
2954 else
2955 PFIndexes[i] = ShuffleMask[i];
2956 }
2957
2958 // Compute the index in the perfect shuffle table.
2959 unsigned PFTableIndex =
2960 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2961
2962 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2963 unsigned Cost = (PFEntry >> 30);
2964
2965 if (Cost <= 4)
2966 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
2967 }
Bob Wilsond8e17572009-08-12 22:31:50 +00002968
Bob Wilson22cac0d2009-08-14 05:16:33 +00002969 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002970}
2971
Bob Wilson5bafff32009-06-22 23:27:02 +00002972static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002973 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002974 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00002975 SDValue Vec = Op.getOperand(0);
2976 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00002977 assert(VT == MVT::i32 &&
2978 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
2979 "unexpected type for custom-lowering vector extract");
2980 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00002981}
2982
Bob Wilsona6d65862009-08-03 20:36:38 +00002983static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
2984 // The only time a CONCAT_VECTORS operation can have legal types is when
2985 // two 64-bit vectors are concatenated to a 128-bit vector.
2986 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
2987 "unexpected CONCAT_VECTORS");
2988 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002989 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00002990 SDValue Op0 = Op.getOperand(0);
2991 SDValue Op1 = Op.getOperand(1);
2992 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002993 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2994 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00002995 DAG.getIntPtrConstant(0));
2996 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002997 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2998 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00002999 DAG.getIntPtrConstant(1));
3000 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003001}
3002
Dan Gohman475871a2008-07-27 21:46:04 +00003003SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00003004 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003005 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003006 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003007 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003008 case ISD::GlobalAddress:
3009 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3010 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003011 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003012 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3013 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003014 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003015 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003016 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003017 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Evan Chenga8e29892007-01-19 07:51:42 +00003018 case ISD::SINT_TO_FP:
3019 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3020 case ISD::FP_TO_SINT:
3021 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
3022 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003023 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003024 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003025 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00003026 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00003027 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003028 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003029 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003030 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003031 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003032 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003033 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003034 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003035 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3036 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3037 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003038 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003039 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003040 }
Dan Gohman475871a2008-07-27 21:46:04 +00003041 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003042}
3043
Duncan Sands1607f052008-12-01 11:39:25 +00003044/// ReplaceNodeResults - Replace the results of node with an illegal result
3045/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003046void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3047 SmallVectorImpl<SDValue>&Results,
3048 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00003049 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003050 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003051 llvm_unreachable("Don't know how to custom expand this!");
Duncan Sands1607f052008-12-01 11:39:25 +00003052 return;
3053 case ISD::BIT_CONVERT:
3054 Results.push_back(ExpandBIT_CONVERT(N, DAG));
3055 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00003056 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00003057 case ISD::SRA: {
Bob Wilson5bafff32009-06-22 23:27:02 +00003058 SDValue Res = LowerShift(N, DAG, Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003059 if (Res.getNode())
3060 Results.push_back(Res);
3061 return;
3062 }
Chris Lattner27a6c732007-11-24 07:07:01 +00003063 }
3064}
Chris Lattner27a6c732007-11-24 07:07:01 +00003065
Evan Chenga8e29892007-01-19 07:51:42 +00003066//===----------------------------------------------------------------------===//
3067// ARM Scheduler Hooks
3068//===----------------------------------------------------------------------===//
3069
3070MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003071ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3072 MachineBasicBlock *BB,
3073 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003074 unsigned dest = MI->getOperand(0).getReg();
3075 unsigned ptr = MI->getOperand(1).getReg();
3076 unsigned oldval = MI->getOperand(2).getReg();
3077 unsigned newval = MI->getOperand(3).getReg();
3078 unsigned scratch = BB->getParent()->getRegInfo()
3079 .createVirtualRegister(ARM::GPRRegisterClass);
3080 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3081 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003082 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003083
3084 unsigned ldrOpc, strOpc;
3085 switch (Size) {
3086 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003087 case 1:
3088 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3089 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3090 break;
3091 case 2:
3092 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3093 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3094 break;
3095 case 4:
3096 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3097 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3098 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003099 }
3100
3101 MachineFunction *MF = BB->getParent();
3102 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3103 MachineFunction::iterator It = BB;
3104 ++It; // insert the new blocks after the current block
3105
3106 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3107 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3108 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3109 MF->insert(It, loop1MBB);
3110 MF->insert(It, loop2MBB);
3111 MF->insert(It, exitMBB);
3112 exitMBB->transferSuccessors(BB);
3113
3114 // thisMBB:
3115 // ...
3116 // fallthrough --> loop1MBB
3117 BB->addSuccessor(loop1MBB);
3118
3119 // loop1MBB:
3120 // ldrex dest, [ptr]
3121 // cmp dest, oldval
3122 // bne exitMBB
3123 BB = loop1MBB;
3124 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003125 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003126 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003127 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3128 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003129 BB->addSuccessor(loop2MBB);
3130 BB->addSuccessor(exitMBB);
3131
3132 // loop2MBB:
3133 // strex scratch, newval, [ptr]
3134 // cmp scratch, #0
3135 // bne loop1MBB
3136 BB = loop2MBB;
3137 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3138 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003139 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003140 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003141 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3142 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003143 BB->addSuccessor(loop1MBB);
3144 BB->addSuccessor(exitMBB);
3145
3146 // exitMBB:
3147 // ...
3148 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003149
3150 MF->DeleteMachineInstr(MI); // The instruction is gone now.
3151
Jim Grosbach5278eb82009-12-11 01:42:04 +00003152 return BB;
3153}
3154
3155MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003156ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3157 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003158 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3159 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3160
3161 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003162 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003163 MachineFunction::iterator It = BB;
3164 ++It;
3165
3166 unsigned dest = MI->getOperand(0).getReg();
3167 unsigned ptr = MI->getOperand(1).getReg();
3168 unsigned incr = MI->getOperand(2).getReg();
3169 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003170
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003171 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003172 unsigned ldrOpc, strOpc;
3173 switch (Size) {
3174 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003175 case 1:
3176 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003177 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003178 break;
3179 case 2:
3180 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3181 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3182 break;
3183 case 4:
3184 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3185 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3186 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003187 }
3188
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003189 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3190 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3191 MF->insert(It, loopMBB);
3192 MF->insert(It, exitMBB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003193 exitMBB->transferSuccessors(BB);
3194
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003195 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003196 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3197 unsigned scratch2 = (!BinOpcode) ? incr :
3198 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3199
3200 // thisMBB:
3201 // ...
3202 // fallthrough --> loopMBB
3203 BB->addSuccessor(loopMBB);
3204
3205 // loopMBB:
3206 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003207 // <binop> scratch2, dest, incr
3208 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003209 // cmp scratch, #0
3210 // bne- loopMBB
3211 // fallthrough --> exitMBB
3212 BB = loopMBB;
3213 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003214 if (BinOpcode) {
3215 // operand order needs to go the other way for NAND
3216 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3217 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3218 addReg(incr).addReg(dest)).addReg(0);
3219 else
3220 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3221 addReg(dest).addReg(incr)).addReg(0);
3222 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003223
3224 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3225 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003226 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003227 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003228 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3229 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003230
3231 BB->addSuccessor(loopMBB);
3232 BB->addSuccessor(exitMBB);
3233
3234 // exitMBB:
3235 // ...
3236 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003237
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003238 MF->DeleteMachineInstr(MI); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003239
Jim Grosbachc3c23542009-12-14 04:22:04 +00003240 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003241}
3242
3243MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003244ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00003245 MachineBasicBlock *BB,
3246 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003247 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003248 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003249 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003250 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003251 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003252 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003253 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003254
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003255 case ARM::ATOMIC_LOAD_ADD_I8:
3256 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3257 case ARM::ATOMIC_LOAD_ADD_I16:
3258 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3259 case ARM::ATOMIC_LOAD_ADD_I32:
3260 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003261
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003262 case ARM::ATOMIC_LOAD_AND_I8:
3263 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3264 case ARM::ATOMIC_LOAD_AND_I16:
3265 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3266 case ARM::ATOMIC_LOAD_AND_I32:
3267 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003268
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003269 case ARM::ATOMIC_LOAD_OR_I8:
3270 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3271 case ARM::ATOMIC_LOAD_OR_I16:
3272 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3273 case ARM::ATOMIC_LOAD_OR_I32:
3274 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003275
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003276 case ARM::ATOMIC_LOAD_XOR_I8:
3277 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3278 case ARM::ATOMIC_LOAD_XOR_I16:
3279 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3280 case ARM::ATOMIC_LOAD_XOR_I32:
3281 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003282
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003283 case ARM::ATOMIC_LOAD_NAND_I8:
3284 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3285 case ARM::ATOMIC_LOAD_NAND_I16:
3286 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3287 case ARM::ATOMIC_LOAD_NAND_I32:
3288 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003289
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003290 case ARM::ATOMIC_LOAD_SUB_I8:
3291 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3292 case ARM::ATOMIC_LOAD_SUB_I16:
3293 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3294 case ARM::ATOMIC_LOAD_SUB_I32:
3295 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003296
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003297 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3298 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3299 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003300
3301 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3302 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3303 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003304
Evan Cheng007ea272009-08-12 05:17:19 +00003305 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003306 // To "insert" a SELECT_CC instruction, we actually have to insert the
3307 // diamond control-flow pattern. The incoming instruction knows the
3308 // destination vreg to set, the condition code register to branch on, the
3309 // true/false values to select between, and a branch opcode to use.
3310 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003311 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003312 ++It;
3313
3314 // thisMBB:
3315 // ...
3316 // TrueVal = ...
3317 // cmpTY ccX, r1, r2
3318 // bCC copy1MBB
3319 // fallthrough --> copy0MBB
3320 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003321 MachineFunction *F = BB->getParent();
3322 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3323 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00003324 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00003325 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003326 F->insert(It, copy0MBB);
3327 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00003328 // Update machine-CFG edges by first adding all successors of the current
3329 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00003330 // Also inform sdisel of the edge changes.
3331 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
3332 E = BB->succ_end(); I != E; ++I) {
3333 EM->insert(std::make_pair(*I, sinkMBB));
3334 sinkMBB->addSuccessor(*I);
3335 }
Evan Chenga8e29892007-01-19 07:51:42 +00003336 // Next, remove all successors of the current block, and add the true
3337 // and fallthrough blocks as its successors.
Evan Chengce319102009-09-19 09:51:03 +00003338 while (!BB->succ_empty())
Evan Chenga8e29892007-01-19 07:51:42 +00003339 BB->removeSuccessor(BB->succ_begin());
3340 BB->addSuccessor(copy0MBB);
3341 BB->addSuccessor(sinkMBB);
3342
3343 // copy0MBB:
3344 // %FalseValue = ...
3345 // # fallthrough to sinkMBB
3346 BB = copy0MBB;
3347
3348 // Update machine-CFG edges
3349 BB->addSuccessor(sinkMBB);
3350
3351 // sinkMBB:
3352 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3353 // ...
3354 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00003355 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003356 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3357 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3358
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003359 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003360 return BB;
3361 }
Evan Cheng86198642009-08-07 00:34:42 +00003362
3363 case ARM::tANDsp:
3364 case ARM::tADDspr_:
3365 case ARM::tSUBspi_:
3366 case ARM::t2SUBrSPi_:
3367 case ARM::t2SUBrSPi12_:
3368 case ARM::t2SUBrSPs_: {
3369 MachineFunction *MF = BB->getParent();
3370 unsigned DstReg = MI->getOperand(0).getReg();
3371 unsigned SrcReg = MI->getOperand(1).getReg();
3372 bool DstIsDead = MI->getOperand(0).isDead();
3373 bool SrcIsKill = MI->getOperand(1).isKill();
3374
3375 if (SrcReg != ARM::SP) {
3376 // Copy the source to SP from virtual register.
3377 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3378 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3379 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
3380 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
3381 .addReg(SrcReg, getKillRegState(SrcIsKill));
3382 }
3383
3384 unsigned OpOpc = 0;
3385 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3386 switch (MI->getOpcode()) {
3387 default:
3388 llvm_unreachable("Unexpected pseudo instruction!");
3389 case ARM::tANDsp:
3390 OpOpc = ARM::tAND;
3391 NeedPred = true;
3392 break;
3393 case ARM::tADDspr_:
3394 OpOpc = ARM::tADDspr;
3395 break;
3396 case ARM::tSUBspi_:
3397 OpOpc = ARM::tSUBspi;
3398 break;
3399 case ARM::t2SUBrSPi_:
3400 OpOpc = ARM::t2SUBrSPi;
3401 NeedPred = true; NeedCC = true;
3402 break;
3403 case ARM::t2SUBrSPi12_:
3404 OpOpc = ARM::t2SUBrSPi12;
3405 NeedPred = true;
3406 break;
3407 case ARM::t2SUBrSPs_:
3408 OpOpc = ARM::t2SUBrSPs;
3409 NeedPred = true; NeedCC = true; NeedOp3 = true;
3410 break;
3411 }
3412 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
3413 if (OpOpc == ARM::tAND)
3414 AddDefaultT1CC(MIB);
3415 MIB.addReg(ARM::SP);
3416 MIB.addOperand(MI->getOperand(2));
3417 if (NeedOp3)
3418 MIB.addOperand(MI->getOperand(3));
3419 if (NeedPred)
3420 AddDefaultPred(MIB);
3421 if (NeedCC)
3422 AddDefaultCC(MIB);
3423
3424 // Copy the result from SP to virtual register.
3425 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3426 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3427 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
3428 BuildMI(BB, dl, TII->get(CopyOpc))
3429 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3430 .addReg(ARM::SP);
3431 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
3432 return BB;
3433 }
Evan Chenga8e29892007-01-19 07:51:42 +00003434 }
3435}
3436
3437//===----------------------------------------------------------------------===//
3438// ARM Optimization Hooks
3439//===----------------------------------------------------------------------===//
3440
Chris Lattnerd1980a52009-03-12 06:52:53 +00003441static
3442SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3443 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003444 SelectionDAG &DAG = DCI.DAG;
3445 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003446 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003447 unsigned Opc = N->getOpcode();
3448 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3449 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3450 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3451 ISD::CondCode CC = ISD::SETCC_INVALID;
3452
3453 if (isSlctCC) {
3454 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3455 } else {
3456 SDValue CCOp = Slct.getOperand(0);
3457 if (CCOp.getOpcode() == ISD::SETCC)
3458 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3459 }
3460
3461 bool DoXform = false;
3462 bool InvCC = false;
3463 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
3464 "Bad input!");
3465
3466 if (LHS.getOpcode() == ISD::Constant &&
3467 cast<ConstantSDNode>(LHS)->isNullValue()) {
3468 DoXform = true;
3469 } else if (CC != ISD::SETCC_INVALID &&
3470 RHS.getOpcode() == ISD::Constant &&
3471 cast<ConstantSDNode>(RHS)->isNullValue()) {
3472 std::swap(LHS, RHS);
3473 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00003474 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00003475 Op0.getOperand(0).getValueType();
3476 bool isInt = OpVT.isInteger();
3477 CC = ISD::getSetCCInverse(CC, isInt);
3478
3479 if (!TLI.isCondCodeLegal(CC, OpVT))
3480 return SDValue(); // Inverse operator isn't legal.
3481
3482 DoXform = true;
3483 InvCC = true;
3484 }
3485
3486 if (DoXform) {
3487 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
3488 if (isSlctCC)
3489 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
3490 Slct.getOperand(0), Slct.getOperand(1), CC);
3491 SDValue CCOp = Slct.getOperand(0);
3492 if (InvCC)
3493 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
3494 CCOp.getOperand(0), CCOp.getOperand(1), CC);
3495 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
3496 CCOp, OtherOp, Result);
3497 }
3498 return SDValue();
3499}
3500
3501/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3502static SDValue PerformADDCombine(SDNode *N,
3503 TargetLowering::DAGCombinerInfo &DCI) {
3504 // added by evan in r37685 with no testcase.
3505 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003506
Chris Lattnerd1980a52009-03-12 06:52:53 +00003507 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
3508 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
3509 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
3510 if (Result.getNode()) return Result;
3511 }
3512 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3513 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3514 if (Result.getNode()) return Result;
3515 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003516
Chris Lattnerd1980a52009-03-12 06:52:53 +00003517 return SDValue();
3518}
3519
3520/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
3521static SDValue PerformSUBCombine(SDNode *N,
3522 TargetLowering::DAGCombinerInfo &DCI) {
3523 // added by evan in r37685 with no testcase.
3524 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003525
Chris Lattnerd1980a52009-03-12 06:52:53 +00003526 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
3527 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3528 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3529 if (Result.getNode()) return Result;
3530 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003531
Chris Lattnerd1980a52009-03-12 06:52:53 +00003532 return SDValue();
3533}
3534
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00003535/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
3536/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00003537static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003538 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003539 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00003540 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00003541 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003542 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00003543 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003544}
3545
Bob Wilson5bafff32009-06-22 23:27:02 +00003546/// getVShiftImm - Check if this is a valid build_vector for the immediate
3547/// operand of a vector shift operation, where all the elements of the
3548/// build_vector must have the same constant integer value.
3549static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
3550 // Ignore bit_converts.
3551 while (Op.getOpcode() == ISD::BIT_CONVERT)
3552 Op = Op.getOperand(0);
3553 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3554 APInt SplatBits, SplatUndef;
3555 unsigned SplatBitSize;
3556 bool HasAnyUndefs;
3557 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3558 HasAnyUndefs, ElementBits) ||
3559 SplatBitSize > ElementBits)
3560 return false;
3561 Cnt = SplatBits.getSExtValue();
3562 return true;
3563}
3564
3565/// isVShiftLImm - Check if this is a valid build_vector for the immediate
3566/// operand of a vector shift left operation. That value must be in the range:
3567/// 0 <= Value < ElementBits for a left shift; or
3568/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003569static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003570 assert(VT.isVector() && "vector shift count is not a vector type");
3571 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3572 if (! getVShiftImm(Op, ElementBits, Cnt))
3573 return false;
3574 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
3575}
3576
3577/// isVShiftRImm - Check if this is a valid build_vector for the immediate
3578/// operand of a vector shift right operation. For a shift opcode, the value
3579/// is positive, but for an intrinsic the value count must be negative. The
3580/// absolute value must be in the range:
3581/// 1 <= |Value| <= ElementBits for a right shift; or
3582/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003583static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00003584 int64_t &Cnt) {
3585 assert(VT.isVector() && "vector shift count is not a vector type");
3586 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3587 if (! getVShiftImm(Op, ElementBits, Cnt))
3588 return false;
3589 if (isIntrinsic)
3590 Cnt = -Cnt;
3591 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
3592}
3593
3594/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
3595static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
3596 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3597 switch (IntNo) {
3598 default:
3599 // Don't do anything for most intrinsics.
3600 break;
3601
3602 // Vector shifts: check for immediate versions and lower them.
3603 // Note: This is done during DAG combining instead of DAG legalizing because
3604 // the build_vectors for 64-bit vector element shift counts are generally
3605 // not legal, and it is hard to see their values after they get legalized to
3606 // loads from a constant pool.
3607 case Intrinsic::arm_neon_vshifts:
3608 case Intrinsic::arm_neon_vshiftu:
3609 case Intrinsic::arm_neon_vshiftls:
3610 case Intrinsic::arm_neon_vshiftlu:
3611 case Intrinsic::arm_neon_vshiftn:
3612 case Intrinsic::arm_neon_vrshifts:
3613 case Intrinsic::arm_neon_vrshiftu:
3614 case Intrinsic::arm_neon_vrshiftn:
3615 case Intrinsic::arm_neon_vqshifts:
3616 case Intrinsic::arm_neon_vqshiftu:
3617 case Intrinsic::arm_neon_vqshiftsu:
3618 case Intrinsic::arm_neon_vqshiftns:
3619 case Intrinsic::arm_neon_vqshiftnu:
3620 case Intrinsic::arm_neon_vqshiftnsu:
3621 case Intrinsic::arm_neon_vqrshiftns:
3622 case Intrinsic::arm_neon_vqrshiftnu:
3623 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00003624 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003625 int64_t Cnt;
3626 unsigned VShiftOpc = 0;
3627
3628 switch (IntNo) {
3629 case Intrinsic::arm_neon_vshifts:
3630 case Intrinsic::arm_neon_vshiftu:
3631 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
3632 VShiftOpc = ARMISD::VSHL;
3633 break;
3634 }
3635 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
3636 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
3637 ARMISD::VSHRs : ARMISD::VSHRu);
3638 break;
3639 }
3640 return SDValue();
3641
3642 case Intrinsic::arm_neon_vshiftls:
3643 case Intrinsic::arm_neon_vshiftlu:
3644 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
3645 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003646 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003647
3648 case Intrinsic::arm_neon_vrshifts:
3649 case Intrinsic::arm_neon_vrshiftu:
3650 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
3651 break;
3652 return SDValue();
3653
3654 case Intrinsic::arm_neon_vqshifts:
3655 case Intrinsic::arm_neon_vqshiftu:
3656 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3657 break;
3658 return SDValue();
3659
3660 case Intrinsic::arm_neon_vqshiftsu:
3661 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3662 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003663 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003664
3665 case Intrinsic::arm_neon_vshiftn:
3666 case Intrinsic::arm_neon_vrshiftn:
3667 case Intrinsic::arm_neon_vqshiftns:
3668 case Intrinsic::arm_neon_vqshiftnu:
3669 case Intrinsic::arm_neon_vqshiftnsu:
3670 case Intrinsic::arm_neon_vqrshiftns:
3671 case Intrinsic::arm_neon_vqrshiftnu:
3672 case Intrinsic::arm_neon_vqrshiftnsu:
3673 // Narrowing shifts require an immediate right shift.
3674 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
3675 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003676 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003677
3678 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003679 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003680 }
3681
3682 switch (IntNo) {
3683 case Intrinsic::arm_neon_vshifts:
3684 case Intrinsic::arm_neon_vshiftu:
3685 // Opcode already set above.
3686 break;
3687 case Intrinsic::arm_neon_vshiftls:
3688 case Intrinsic::arm_neon_vshiftlu:
3689 if (Cnt == VT.getVectorElementType().getSizeInBits())
3690 VShiftOpc = ARMISD::VSHLLi;
3691 else
3692 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
3693 ARMISD::VSHLLs : ARMISD::VSHLLu);
3694 break;
3695 case Intrinsic::arm_neon_vshiftn:
3696 VShiftOpc = ARMISD::VSHRN; break;
3697 case Intrinsic::arm_neon_vrshifts:
3698 VShiftOpc = ARMISD::VRSHRs; break;
3699 case Intrinsic::arm_neon_vrshiftu:
3700 VShiftOpc = ARMISD::VRSHRu; break;
3701 case Intrinsic::arm_neon_vrshiftn:
3702 VShiftOpc = ARMISD::VRSHRN; break;
3703 case Intrinsic::arm_neon_vqshifts:
3704 VShiftOpc = ARMISD::VQSHLs; break;
3705 case Intrinsic::arm_neon_vqshiftu:
3706 VShiftOpc = ARMISD::VQSHLu; break;
3707 case Intrinsic::arm_neon_vqshiftsu:
3708 VShiftOpc = ARMISD::VQSHLsu; break;
3709 case Intrinsic::arm_neon_vqshiftns:
3710 VShiftOpc = ARMISD::VQSHRNs; break;
3711 case Intrinsic::arm_neon_vqshiftnu:
3712 VShiftOpc = ARMISD::VQSHRNu; break;
3713 case Intrinsic::arm_neon_vqshiftnsu:
3714 VShiftOpc = ARMISD::VQSHRNsu; break;
3715 case Intrinsic::arm_neon_vqrshiftns:
3716 VShiftOpc = ARMISD::VQRSHRNs; break;
3717 case Intrinsic::arm_neon_vqrshiftnu:
3718 VShiftOpc = ARMISD::VQRSHRNu; break;
3719 case Intrinsic::arm_neon_vqrshiftnsu:
3720 VShiftOpc = ARMISD::VQRSHRNsu; break;
3721 }
3722
3723 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003724 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003725 }
3726
3727 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003728 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003729 int64_t Cnt;
3730 unsigned VShiftOpc = 0;
3731
3732 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3733 VShiftOpc = ARMISD::VSLI;
3734 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3735 VShiftOpc = ARMISD::VSRI;
3736 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003737 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003738 }
3739
3740 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3741 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003742 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003743 }
3744
3745 case Intrinsic::arm_neon_vqrshifts:
3746 case Intrinsic::arm_neon_vqrshiftu:
3747 // No immediate versions of these to check for.
3748 break;
3749 }
3750
3751 return SDValue();
3752}
3753
3754/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3755/// lowers them. As with the vector shift intrinsics, this is done during DAG
3756/// combining instead of DAG legalizing because the build_vectors for 64-bit
3757/// vector element shift counts are generally not legal, and it is hard to see
3758/// their values after they get legalized to loads from a constant pool.
3759static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3760 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003761 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003762
3763 // Nothing to be done for scalar shifts.
3764 if (! VT.isVector())
3765 return SDValue();
3766
3767 assert(ST->hasNEON() && "unexpected vector shift");
3768 int64_t Cnt;
3769
3770 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003771 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003772
3773 case ISD::SHL:
3774 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3775 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003777 break;
3778
3779 case ISD::SRA:
3780 case ISD::SRL:
3781 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3782 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3783 ARMISD::VSHRs : ARMISD::VSHRu);
3784 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003785 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003786 }
3787 }
3788 return SDValue();
3789}
3790
3791/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3792/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3793static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3794 const ARMSubtarget *ST) {
3795 SDValue N0 = N->getOperand(0);
3796
3797 // Check for sign- and zero-extensions of vector extract operations of 8-
3798 // and 16-bit vector elements. NEON supports these directly. They are
3799 // handled during DAG combining because type legalization will promote them
3800 // to 32-bit types and it is messy to recognize the operations after that.
3801 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3802 SDValue Vec = N0.getOperand(0);
3803 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003804 EVT VT = N->getValueType(0);
3805 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003806 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3807
Owen Anderson825b72b2009-08-11 20:47:22 +00003808 if (VT == MVT::i32 &&
3809 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003810 TLI.isTypeLegal(Vec.getValueType())) {
3811
3812 unsigned Opc = 0;
3813 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003814 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003815 case ISD::SIGN_EXTEND:
3816 Opc = ARMISD::VGETLANEs;
3817 break;
3818 case ISD::ZERO_EXTEND:
3819 case ISD::ANY_EXTEND:
3820 Opc = ARMISD::VGETLANEu;
3821 break;
3822 }
3823 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3824 }
3825 }
3826
3827 return SDValue();
3828}
3829
Dan Gohman475871a2008-07-27 21:46:04 +00003830SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003831 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003832 switch (N->getOpcode()) {
3833 default: break;
Chris Lattnerd1980a52009-03-12 06:52:53 +00003834 case ISD::ADD: return PerformADDCombine(N, DCI);
3835 case ISD::SUB: return PerformSUBCombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00003836 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson5bafff32009-06-22 23:27:02 +00003837 case ISD::INTRINSIC_WO_CHAIN:
3838 return PerformIntrinsicCombine(N, DCI.DAG);
3839 case ISD::SHL:
3840 case ISD::SRA:
3841 case ISD::SRL:
3842 return PerformShiftCombine(N, DCI.DAG, Subtarget);
3843 case ISD::SIGN_EXTEND:
3844 case ISD::ZERO_EXTEND:
3845 case ISD::ANY_EXTEND:
3846 return PerformExtendCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003847 }
Dan Gohman475871a2008-07-27 21:46:04 +00003848 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003849}
3850
Bill Wendlingaf566342009-08-15 21:21:19 +00003851bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
3852 if (!Subtarget->hasV6Ops())
3853 // Pre-v6 does not support unaligned mem access.
3854 return false;
3855 else if (!Subtarget->hasV6Ops()) {
3856 // v6 may or may not support unaligned mem access.
3857 if (!Subtarget->isTargetDarwin())
3858 return false;
3859 }
3860
3861 switch (VT.getSimpleVT().SimpleTy) {
3862 default:
3863 return false;
3864 case MVT::i8:
3865 case MVT::i16:
3866 case MVT::i32:
3867 return true;
3868 // FIXME: VLD1 etc with standard alignment is legal.
3869 }
3870}
3871
Evan Chenge6c835f2009-08-14 20:09:37 +00003872static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
3873 if (V < 0)
3874 return false;
3875
3876 unsigned Scale = 1;
3877 switch (VT.getSimpleVT().SimpleTy) {
3878 default: return false;
3879 case MVT::i1:
3880 case MVT::i8:
3881 // Scale == 1;
3882 break;
3883 case MVT::i16:
3884 // Scale == 2;
3885 Scale = 2;
3886 break;
3887 case MVT::i32:
3888 // Scale == 4;
3889 Scale = 4;
3890 break;
3891 }
3892
3893 if ((V & (Scale - 1)) != 0)
3894 return false;
3895 V /= Scale;
3896 return V == (V & ((1LL << 5) - 1));
3897}
3898
3899static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
3900 const ARMSubtarget *Subtarget) {
3901 bool isNeg = false;
3902 if (V < 0) {
3903 isNeg = true;
3904 V = - V;
3905 }
3906
3907 switch (VT.getSimpleVT().SimpleTy) {
3908 default: return false;
3909 case MVT::i1:
3910 case MVT::i8:
3911 case MVT::i16:
3912 case MVT::i32:
3913 // + imm12 or - imm8
3914 if (isNeg)
3915 return V == (V & ((1LL << 8) - 1));
3916 return V == (V & ((1LL << 12) - 1));
3917 case MVT::f32:
3918 case MVT::f64:
3919 // Same as ARM mode. FIXME: NEON?
3920 if (!Subtarget->hasVFP2())
3921 return false;
3922 if ((V & 3) != 0)
3923 return false;
3924 V >>= 2;
3925 return V == (V & ((1LL << 8) - 1));
3926 }
3927}
3928
Evan Chengb01fad62007-03-12 23:30:29 +00003929/// isLegalAddressImmediate - Return true if the integer value can be used
3930/// as the offset of the target addressing mode for load / store of the
3931/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00003932static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003933 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00003934 if (V == 0)
3935 return true;
3936
Evan Cheng65011532009-03-09 19:15:00 +00003937 if (!VT.isSimple())
3938 return false;
3939
Evan Chenge6c835f2009-08-14 20:09:37 +00003940 if (Subtarget->isThumb1Only())
3941 return isLegalT1AddressImmediate(V, VT);
3942 else if (Subtarget->isThumb2())
3943 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00003944
Evan Chenge6c835f2009-08-14 20:09:37 +00003945 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00003946 if (V < 0)
3947 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00003948 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00003949 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003950 case MVT::i1:
3951 case MVT::i8:
3952 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00003953 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003954 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003955 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00003956 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003957 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003958 case MVT::f32:
3959 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00003960 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00003961 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00003962 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00003963 return false;
3964 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003965 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00003966 }
Evan Chenga8e29892007-01-19 07:51:42 +00003967}
3968
Evan Chenge6c835f2009-08-14 20:09:37 +00003969bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
3970 EVT VT) const {
3971 int Scale = AM.Scale;
3972 if (Scale < 0)
3973 return false;
3974
3975 switch (VT.getSimpleVT().SimpleTy) {
3976 default: return false;
3977 case MVT::i1:
3978 case MVT::i8:
3979 case MVT::i16:
3980 case MVT::i32:
3981 if (Scale == 1)
3982 return true;
3983 // r + r << imm
3984 Scale = Scale & ~1;
3985 return Scale == 2 || Scale == 4 || Scale == 8;
3986 case MVT::i64:
3987 // r + r
3988 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
3989 return true;
3990 return false;
3991 case MVT::isVoid:
3992 // Note, we allow "void" uses (basically, uses that aren't loads or
3993 // stores), because arm allows folding a scale into many arithmetic
3994 // operations. This should be made more precise and revisited later.
3995
3996 // Allow r << imm, but the imm has to be a multiple of two.
3997 if (Scale & 1) return false;
3998 return isPowerOf2_32(Scale);
3999 }
4000}
4001
Chris Lattner37caf8c2007-04-09 23:33:39 +00004002/// isLegalAddressingMode - Return true if the addressing mode represented
4003/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004004bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004005 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004006 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004007 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004008 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004009
Chris Lattner37caf8c2007-04-09 23:33:39 +00004010 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004011 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004012 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004013
Chris Lattner37caf8c2007-04-09 23:33:39 +00004014 switch (AM.Scale) {
4015 case 0: // no scale reg, must be "r+i" or "r", or "i".
4016 break;
4017 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004018 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004019 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004020 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004021 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004022 // ARM doesn't support any R+R*scale+imm addr modes.
4023 if (AM.BaseOffs)
4024 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004025
Bob Wilson2c7dab12009-04-08 17:55:28 +00004026 if (!VT.isSimple())
4027 return false;
4028
Evan Chenge6c835f2009-08-14 20:09:37 +00004029 if (Subtarget->isThumb2())
4030 return isLegalT2ScaledAddressingMode(AM, VT);
4031
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004032 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004033 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004034 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004035 case MVT::i1:
4036 case MVT::i8:
4037 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004038 if (Scale < 0) Scale = -Scale;
4039 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004040 return true;
4041 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004042 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004043 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004044 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004045 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004046 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004047 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004048 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004049
Owen Anderson825b72b2009-08-11 20:47:22 +00004050 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004051 // Note, we allow "void" uses (basically, uses that aren't loads or
4052 // stores), because arm allows folding a scale into many arithmetic
4053 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004054
Chris Lattner37caf8c2007-04-09 23:33:39 +00004055 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004056 if (Scale & 1) return false;
4057 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004058 }
4059 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004060 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004061 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004062}
4063
Evan Cheng77e47512009-11-11 19:05:52 +00004064/// isLegalICmpImmediate - Return true if the specified immediate is legal
4065/// icmp immediate, that is the target has icmp instructions which can compare
4066/// a register against the immediate without having to materialize the
4067/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004068bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004069 if (!Subtarget->isThumb())
4070 return ARM_AM::getSOImmVal(Imm) != -1;
4071 if (Subtarget->isThumb2())
4072 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004073 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004074}
4075
Owen Andersone50ed302009-08-10 22:56:29 +00004076static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004077 bool isSEXTLoad, SDValue &Base,
4078 SDValue &Offset, bool &isInc,
4079 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004080 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4081 return false;
4082
Owen Anderson825b72b2009-08-11 20:47:22 +00004083 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004084 // AddressingMode 3
4085 Base = Ptr->getOperand(0);
4086 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004087 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004088 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004089 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004090 isInc = false;
4091 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4092 return true;
4093 }
4094 }
4095 isInc = (Ptr->getOpcode() == ISD::ADD);
4096 Offset = Ptr->getOperand(1);
4097 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004098 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004099 // AddressingMode 2
4100 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004101 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004102 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004103 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004104 isInc = false;
4105 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4106 Base = Ptr->getOperand(0);
4107 return true;
4108 }
4109 }
4110
4111 if (Ptr->getOpcode() == ISD::ADD) {
4112 isInc = true;
4113 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4114 if (ShOpcVal != ARM_AM::no_shift) {
4115 Base = Ptr->getOperand(1);
4116 Offset = Ptr->getOperand(0);
4117 } else {
4118 Base = Ptr->getOperand(0);
4119 Offset = Ptr->getOperand(1);
4120 }
4121 return true;
4122 }
4123
4124 isInc = (Ptr->getOpcode() == ISD::ADD);
4125 Base = Ptr->getOperand(0);
4126 Offset = Ptr->getOperand(1);
4127 return true;
4128 }
4129
Jim Grosbache5165492009-11-09 00:11:35 +00004130 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004131 return false;
4132}
4133
Owen Andersone50ed302009-08-10 22:56:29 +00004134static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004135 bool isSEXTLoad, SDValue &Base,
4136 SDValue &Offset, bool &isInc,
4137 SelectionDAG &DAG) {
4138 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4139 return false;
4140
4141 Base = Ptr->getOperand(0);
4142 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4143 int RHSC = (int)RHS->getZExtValue();
4144 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4145 assert(Ptr->getOpcode() == ISD::ADD);
4146 isInc = false;
4147 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4148 return true;
4149 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4150 isInc = Ptr->getOpcode() == ISD::ADD;
4151 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4152 return true;
4153 }
4154 }
4155
4156 return false;
4157}
4158
Evan Chenga8e29892007-01-19 07:51:42 +00004159/// getPreIndexedAddressParts - returns true by value, base pointer and
4160/// offset pointer and addressing mode by reference if the node's address
4161/// can be legally represented as pre-indexed load / store address.
4162bool
Dan Gohman475871a2008-07-27 21:46:04 +00004163ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4164 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004165 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004166 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004167 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004168 return false;
4169
Owen Andersone50ed302009-08-10 22:56:29 +00004170 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004171 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004172 bool isSEXTLoad = false;
4173 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4174 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004175 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004176 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4177 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4178 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004179 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004180 } else
4181 return false;
4182
4183 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004184 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004185 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004186 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
4187 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004188 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004189 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00004190 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00004191 if (!isLegal)
4192 return false;
4193
4194 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
4195 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004196}
4197
4198/// getPostIndexedAddressParts - returns true by value, base pointer and
4199/// offset pointer and addressing mode by reference if this node can be
4200/// combined with a load / store to form a post-indexed load / store.
4201bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00004202 SDValue &Base,
4203 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004204 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004205 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004206 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004207 return false;
4208
Owen Andersone50ed302009-08-10 22:56:29 +00004209 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004210 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004211 bool isSEXTLoad = false;
4212 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004213 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004214 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4215 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004216 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004217 } else
4218 return false;
4219
4220 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004221 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004222 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004223 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004224 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004225 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004226 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
4227 isInc, DAG);
4228 if (!isLegal)
4229 return false;
4230
4231 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
4232 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004233}
4234
Dan Gohman475871a2008-07-27 21:46:04 +00004235void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004236 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004237 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004238 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004239 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00004240 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004241 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004242 switch (Op.getOpcode()) {
4243 default: break;
4244 case ARMISD::CMOV: {
4245 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00004246 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004247 if (KnownZero == 0 && KnownOne == 0) return;
4248
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004249 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00004250 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
4251 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004252 KnownZero &= KnownZeroRHS;
4253 KnownOne &= KnownOneRHS;
4254 return;
4255 }
4256 }
4257}
4258
4259//===----------------------------------------------------------------------===//
4260// ARM Inline Assembly Support
4261//===----------------------------------------------------------------------===//
4262
4263/// getConstraintType - Given a constraint letter, return the type of
4264/// constraint it is for this target.
4265ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004266ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
4267 if (Constraint.size() == 1) {
4268 switch (Constraint[0]) {
4269 default: break;
4270 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004271 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00004272 }
Evan Chenga8e29892007-01-19 07:51:42 +00004273 }
Chris Lattner4234f572007-03-25 02:14:49 +00004274 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00004275}
4276
Bob Wilson2dc4f542009-03-20 22:42:55 +00004277std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00004278ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004279 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004280 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004281 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00004282 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004283 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004284 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004285 return std::make_pair(0U, ARM::tGPRRegisterClass);
4286 else
4287 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004288 case 'r':
4289 return std::make_pair(0U, ARM::GPRRegisterClass);
4290 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004291 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004292 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00004293 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004294 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00004295 if (VT.getSizeInBits() == 128)
4296 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004297 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004298 }
4299 }
4300 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4301}
4302
4303std::vector<unsigned> ARMTargetLowering::
4304getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004305 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004306 if (Constraint.size() != 1)
4307 return std::vector<unsigned>();
4308
4309 switch (Constraint[0]) { // GCC ARM Constraint Letters
4310 default: break;
4311 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004312 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4313 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4314 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004315 case 'r':
4316 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4317 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4318 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
4319 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004320 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004321 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004322 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
4323 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
4324 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
4325 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
4326 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
4327 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
4328 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
4329 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00004330 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004331 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
4332 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
4333 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
4334 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00004335 if (VT.getSizeInBits() == 128)
4336 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
4337 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004338 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004339 }
4340
4341 return std::vector<unsigned>();
4342}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004343
4344/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4345/// vector. If it is invalid, don't add anything to Ops.
4346void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
4347 char Constraint,
4348 bool hasMemory,
4349 std::vector<SDValue>&Ops,
4350 SelectionDAG &DAG) const {
4351 SDValue Result(0, 0);
4352
4353 switch (Constraint) {
4354 default: break;
4355 case 'I': case 'J': case 'K': case 'L':
4356 case 'M': case 'N': case 'O':
4357 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
4358 if (!C)
4359 return;
4360
4361 int64_t CVal64 = C->getSExtValue();
4362 int CVal = (int) CVal64;
4363 // None of these constraints allow values larger than 32 bits. Check
4364 // that the value fits in an int.
4365 if (CVal != CVal64)
4366 return;
4367
4368 switch (Constraint) {
4369 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004370 if (Subtarget->isThumb1Only()) {
4371 // This must be a constant between 0 and 255, for ADD
4372 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004373 if (CVal >= 0 && CVal <= 255)
4374 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004375 } else if (Subtarget->isThumb2()) {
4376 // A constant that can be used as an immediate value in a
4377 // data-processing instruction.
4378 if (ARM_AM::getT2SOImmVal(CVal) != -1)
4379 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004380 } else {
4381 // A constant that can be used as an immediate value in a
4382 // data-processing instruction.
4383 if (ARM_AM::getSOImmVal(CVal) != -1)
4384 break;
4385 }
4386 return;
4387
4388 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004389 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004390 // This must be a constant between -255 and -1, for negated ADD
4391 // immediates. This can be used in GCC with an "n" modifier that
4392 // prints the negated value, for use with SUB instructions. It is
4393 // not useful otherwise but is implemented for compatibility.
4394 if (CVal >= -255 && CVal <= -1)
4395 break;
4396 } else {
4397 // This must be a constant between -4095 and 4095. It is not clear
4398 // what this constraint is intended for. Implemented for
4399 // compatibility with GCC.
4400 if (CVal >= -4095 && CVal <= 4095)
4401 break;
4402 }
4403 return;
4404
4405 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004406 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004407 // A 32-bit value where only one byte has a nonzero value. Exclude
4408 // zero to match GCC. This constraint is used by GCC internally for
4409 // constants that can be loaded with a move/shift combination.
4410 // It is not useful otherwise but is implemented for compatibility.
4411 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
4412 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004413 } else if (Subtarget->isThumb2()) {
4414 // A constant whose bitwise inverse can be used as an immediate
4415 // value in a data-processing instruction. This can be used in GCC
4416 // with a "B" modifier that prints the inverted value, for use with
4417 // BIC and MVN instructions. It is not useful otherwise but is
4418 // implemented for compatibility.
4419 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
4420 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004421 } else {
4422 // A constant whose bitwise inverse can be used as an immediate
4423 // value in a data-processing instruction. This can be used in GCC
4424 // with a "B" modifier that prints the inverted value, for use with
4425 // BIC and MVN instructions. It is not useful otherwise but is
4426 // implemented for compatibility.
4427 if (ARM_AM::getSOImmVal(~CVal) != -1)
4428 break;
4429 }
4430 return;
4431
4432 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004433 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004434 // This must be a constant between -7 and 7,
4435 // for 3-operand ADD/SUB immediate instructions.
4436 if (CVal >= -7 && CVal < 7)
4437 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004438 } else if (Subtarget->isThumb2()) {
4439 // A constant whose negation can be used as an immediate value in a
4440 // data-processing instruction. This can be used in GCC with an "n"
4441 // modifier that prints the negated value, for use with SUB
4442 // instructions. It is not useful otherwise but is implemented for
4443 // compatibility.
4444 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
4445 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004446 } else {
4447 // A constant whose negation can be used as an immediate value in a
4448 // data-processing instruction. This can be used in GCC with an "n"
4449 // modifier that prints the negated value, for use with SUB
4450 // instructions. It is not useful otherwise but is implemented for
4451 // compatibility.
4452 if (ARM_AM::getSOImmVal(-CVal) != -1)
4453 break;
4454 }
4455 return;
4456
4457 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004458 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004459 // This must be a multiple of 4 between 0 and 1020, for
4460 // ADD sp + immediate.
4461 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
4462 break;
4463 } else {
4464 // A power of two or a constant between 0 and 32. This is used in
4465 // GCC for the shift amount on shifted register operands, but it is
4466 // useful in general for any shift amounts.
4467 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
4468 break;
4469 }
4470 return;
4471
4472 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004473 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004474 // This must be a constant between 0 and 31, for shift amounts.
4475 if (CVal >= 0 && CVal <= 31)
4476 break;
4477 }
4478 return;
4479
4480 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004481 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004482 // This must be a multiple of 4 between -508 and 508, for
4483 // ADD/SUB sp = sp + immediate.
4484 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
4485 break;
4486 }
4487 return;
4488 }
4489 Result = DAG.getTargetConstant(CVal, Op.getValueType());
4490 break;
4491 }
4492
4493 if (Result.getNode()) {
4494 Ops.push_back(Result);
4495 return;
4496 }
4497 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
4498 Ops, DAG);
4499}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00004500
4501bool
4502ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4503 // The ARM target isn't yet aware of offsets.
4504 return false;
4505}
Evan Cheng39382422009-10-28 01:44:26 +00004506
4507int ARM::getVFPf32Imm(const APFloat &FPImm) {
4508 APInt Imm = FPImm.bitcastToAPInt();
4509 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
4510 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
4511 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
4512
4513 // We can handle 4 bits of mantissa.
4514 // mantissa = (16+UInt(e:f:g:h))/16.
4515 if (Mantissa & 0x7ffff)
4516 return -1;
4517 Mantissa >>= 19;
4518 if ((Mantissa & 0xf) != Mantissa)
4519 return -1;
4520
4521 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4522 if (Exp < -3 || Exp > 4)
4523 return -1;
4524 Exp = ((Exp+3) & 0x7) ^ 4;
4525
4526 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4527}
4528
4529int ARM::getVFPf64Imm(const APFloat &FPImm) {
4530 APInt Imm = FPImm.bitcastToAPInt();
4531 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
4532 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
4533 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
4534
4535 // We can handle 4 bits of mantissa.
4536 // mantissa = (16+UInt(e:f:g:h))/16.
4537 if (Mantissa & 0xffffffffffffLL)
4538 return -1;
4539 Mantissa >>= 48;
4540 if ((Mantissa & 0xf) != Mantissa)
4541 return -1;
4542
4543 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4544 if (Exp < -3 || Exp > 4)
4545 return -1;
4546 Exp = ((Exp+3) & 0x7) ^ 4;
4547
4548 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4549}
4550
4551/// isFPImmLegal - Returns true if the target can instruction select the
4552/// specified FP immediate natively. If false, the legalizer will
4553/// materialize the FP immediate as a load from a constant pool.
4554bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
4555 if (!Subtarget->hasVFP3())
4556 return false;
4557 if (VT == MVT::f32)
4558 return ARM::getVFPf32Imm(Imm) != -1;
4559 if (VT == MVT::f64)
4560 return ARM::getVFPf64Imm(Imm) != -1;
4561 return false;
4562}