blob: 5c5ba505b55fe288a8ef2e77fcd7446c09bd30cd [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Nate Begemane8b7ccf2008-02-14 07:39:30 +000014#include "llvm/Constants.h"
Chris Lattner822b4fb2001-09-07 17:18:30 +000015#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000016#include "llvm/Value.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000017#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000018#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000019#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner10491642002-10-30 00:48:05 +000020#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000021#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerf14cf852008-01-07 07:42:25 +000022#include "llvm/Target/TargetInstrDesc.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000023#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000024#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000025#include "llvm/Support/MathExtras.h"
Bill Wendlinga09362e2006-11-28 22:48:48 +000026#include "llvm/Support/Streams.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000027#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000028#include "llvm/ADT/FoldingSet.h"
Jeff Cohenc21c5ee2006-12-15 22:57:14 +000029#include <ostream>
Chris Lattner0742b592004-02-23 18:38:20 +000030using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000031
Chris Lattnerf7382302007-12-30 21:56:09 +000032//===----------------------------------------------------------------------===//
33// MachineOperand Implementation
34//===----------------------------------------------------------------------===//
35
Chris Lattner62ed6b92008-01-01 01:12:31 +000036/// AddRegOperandToRegInfo - Add this register operand to the specified
37/// MachineRegisterInfo. If it is null, then the next/prev fields should be
38/// explicitly nulled out.
39void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) {
Dan Gohmand735b802008-10-03 15:45:36 +000040 assert(isReg() && "Can only add reg operand to use lists");
Chris Lattner62ed6b92008-01-01 01:12:31 +000041
42 // If the reginfo pointer is null, just explicitly null out or next/prev
43 // pointers, to ensure they are not garbage.
44 if (RegInfo == 0) {
45 Contents.Reg.Prev = 0;
46 Contents.Reg.Next = 0;
47 return;
48 }
49
50 // Otherwise, add this operand to the head of the registers use/def list.
Chris Lattner80fe5312008-01-01 21:08:22 +000051 MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg());
Chris Lattner62ed6b92008-01-01 01:12:31 +000052
Chris Lattner80fe5312008-01-01 21:08:22 +000053 // For SSA values, we prefer to keep the definition at the start of the list.
54 // we do this by skipping over the definition if it is at the head of the
55 // list.
56 if (*Head && (*Head)->isDef())
57 Head = &(*Head)->Contents.Reg.Next;
58
59 Contents.Reg.Next = *Head;
Chris Lattner62ed6b92008-01-01 01:12:31 +000060 if (Contents.Reg.Next) {
61 assert(getReg() == Contents.Reg.Next->getReg() &&
62 "Different regs on the same list!");
63 Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next;
64 }
65
Chris Lattner80fe5312008-01-01 21:08:22 +000066 Contents.Reg.Prev = Head;
67 *Head = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +000068}
69
70void MachineOperand::setReg(unsigned Reg) {
71 if (getReg() == Reg) return; // No change.
72
73 // Otherwise, we have to change the register. If this operand is embedded
74 // into a machine function, we need to update the old and new register's
75 // use/def lists.
76 if (MachineInstr *MI = getParent())
77 if (MachineBasicBlock *MBB = MI->getParent())
78 if (MachineFunction *MF = MBB->getParent()) {
79 RemoveRegOperandFromRegInfo();
80 Contents.Reg.RegNo = Reg;
81 AddRegOperandToRegInfo(&MF->getRegInfo());
82 return;
83 }
84
85 // Otherwise, just change the register, no problem. :)
86 Contents.Reg.RegNo = Reg;
87}
88
89/// ChangeToImmediate - Replace this operand with a new immediate operand of
90/// the specified value. If an operand is known to be an immediate already,
91/// the setImm method should be used.
92void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
93 // If this operand is currently a register operand, and if this is in a
94 // function, deregister the operand from the register's use/def list.
Dan Gohmand735b802008-10-03 15:45:36 +000095 if (isReg() && getParent() && getParent()->getParent() &&
Chris Lattner62ed6b92008-01-01 01:12:31 +000096 getParent()->getParent()->getParent())
97 RemoveRegOperandFromRegInfo();
98
99 OpKind = MO_Immediate;
100 Contents.ImmVal = ImmVal;
101}
102
103/// ChangeToRegister - Replace this operand with a new register operand of
104/// the specified value. If an operand is known to be an register already,
105/// the setReg method should be used.
106void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesene0091802008-09-14 01:44:36 +0000107 bool isKill, bool isDead) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000108 // If this operand is already a register operand, use setReg to update the
109 // register's use/def lists.
Dan Gohmand735b802008-10-03 15:45:36 +0000110 if (isReg()) {
Dale Johannesene0091802008-09-14 01:44:36 +0000111 assert(!isEarlyClobber());
Chris Lattner62ed6b92008-01-01 01:12:31 +0000112 setReg(Reg);
113 } else {
114 // Otherwise, change this to a register and set the reg#.
115 OpKind = MO_Register;
116 Contents.Reg.RegNo = Reg;
117
118 // If this operand is embedded in a function, add the operand to the
119 // register's use/def list.
120 if (MachineInstr *MI = getParent())
121 if (MachineBasicBlock *MBB = MI->getParent())
122 if (MachineFunction *MF = MBB->getParent())
123 AddRegOperandToRegInfo(&MF->getRegInfo());
124 }
125
126 IsDef = isDef;
127 IsImp = isImp;
128 IsKill = isKill;
129 IsDead = isDead;
Dale Johannesene0091802008-09-14 01:44:36 +0000130 IsEarlyClobber = false;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000131 SubReg = 0;
132}
133
Chris Lattnerf7382302007-12-30 21:56:09 +0000134/// isIdenticalTo - Return true if this operand is identical to the specified
135/// operand.
136bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
137 if (getType() != Other.getType()) return false;
138
139 switch (getType()) {
140 default: assert(0 && "Unrecognized operand type");
141 case MachineOperand::MO_Register:
142 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
143 getSubReg() == Other.getSubReg();
144 case MachineOperand::MO_Immediate:
145 return getImm() == Other.getImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000146 case MachineOperand::MO_FPImmediate:
147 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000148 case MachineOperand::MO_MachineBasicBlock:
149 return getMBB() == Other.getMBB();
150 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000151 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000152 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000153 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000154 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000155 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000156 case MachineOperand::MO_GlobalAddress:
157 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
158 case MachineOperand::MO_ExternalSymbol:
159 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
160 getOffset() == Other.getOffset();
161 }
162}
163
164/// print - Print the specified machine operand.
165///
166void MachineOperand::print(std::ostream &OS, const TargetMachine *TM) const {
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000167 raw_os_ostream RawOS(OS);
168 print(RawOS, TM);
169}
170
171void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Chris Lattnerf7382302007-12-30 21:56:09 +0000172 switch (getType()) {
173 case MachineOperand::MO_Register:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000174 if (getReg() == 0 || TargetRegisterInfo::isVirtualRegister(getReg())) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000175 OS << "%reg" << getReg();
176 } else {
177 // If the instruction is embedded into a basic block, we can find the
Chris Lattner62ed6b92008-01-01 01:12:31 +0000178 // target info for the instruction.
Chris Lattnerf7382302007-12-30 21:56:09 +0000179 if (TM == 0)
180 if (const MachineInstr *MI = getParent())
181 if (const MachineBasicBlock *MBB = MI->getParent())
182 if (const MachineFunction *MF = MBB->getParent())
183 TM = &MF->getTarget();
184
185 if (TM)
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000186 OS << "%" << TM->getRegisterInfo()->get(getReg()).Name;
Chris Lattnerf7382302007-12-30 21:56:09 +0000187 else
188 OS << "%mreg" << getReg();
189 }
190
Dale Johannesen86b49f82008-09-24 01:07:17 +0000191 if (isDef() || isKill() || isDead() || isImplicit() || isEarlyClobber()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000192 OS << "<";
193 bool NeedComma = false;
194 if (isImplicit()) {
Dale Johannesen91aac102008-09-17 21:13:11 +0000195 if (NeedComma) OS << ",";
Chris Lattnerf7382302007-12-30 21:56:09 +0000196 OS << (isDef() ? "imp-def" : "imp-use");
197 NeedComma = true;
198 } else if (isDef()) {
Dale Johannesen91aac102008-09-17 21:13:11 +0000199 if (NeedComma) OS << ",";
Dale Johannesen913d3df2008-09-12 17:49:03 +0000200 if (isEarlyClobber())
201 OS << "earlyclobber,";
Chris Lattnerf7382302007-12-30 21:56:09 +0000202 OS << "def";
203 NeedComma = true;
204 }
205 if (isKill() || isDead()) {
Bill Wendling181eb732008-02-24 00:56:13 +0000206 if (NeedComma) OS << ",";
207 if (isKill()) OS << "kill";
208 if (isDead()) OS << "dead";
Chris Lattnerf7382302007-12-30 21:56:09 +0000209 }
210 OS << ">";
211 }
212 break;
213 case MachineOperand::MO_Immediate:
214 OS << getImm();
215 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000216 case MachineOperand::MO_FPImmediate:
217 if (getFPImm()->getType() == Type::FloatTy) {
218 OS << getFPImm()->getValueAPF().convertToFloat();
219 } else {
220 OS << getFPImm()->getValueAPF().convertToDouble();
221 }
222 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000223 case MachineOperand::MO_MachineBasicBlock:
224 OS << "mbb<"
Chris Lattner8aa797a2007-12-30 23:10:15 +0000225 << ((Value*)getMBB()->getBasicBlock())->getName()
226 << "," << (void*)getMBB() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000227 break;
228 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000229 OS << "<fi#" << getIndex() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000230 break;
231 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000232 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000233 if (getOffset()) OS << "+" << getOffset();
234 OS << ">";
235 break;
236 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000237 OS << "<jt#" << getIndex() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000238 break;
239 case MachineOperand::MO_GlobalAddress:
240 OS << "<ga:" << ((Value*)getGlobal())->getName();
241 if (getOffset()) OS << "+" << getOffset();
242 OS << ">";
243 break;
244 case MachineOperand::MO_ExternalSymbol:
245 OS << "<es:" << getSymbolName();
246 if (getOffset()) OS << "+" << getOffset();
247 OS << ">";
248 break;
249 default:
250 assert(0 && "Unrecognized operand type");
251 }
252}
253
254//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000255// MachineMemOperand Implementation
256//===----------------------------------------------------------------------===//
257
258MachineMemOperand::MachineMemOperand(const Value *v, unsigned int f,
259 int64_t o, uint64_t s, unsigned int a)
260 : Offset(o), Size(s), V(v),
261 Flags((f & 7) | ((Log2_32(a) + 1) << 3)) {
Dan Gohmanf1bf29e2008-07-08 23:47:04 +0000262 assert(isPowerOf2_32(a) && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000263 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000264}
265
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000266/// Profile - Gather unique data for the object.
267///
268void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
269 ID.AddInteger(Offset);
270 ID.AddInteger(Size);
271 ID.AddPointer(V);
272 ID.AddInteger(Flags);
273}
274
Dan Gohmance42e402008-07-07 20:32:02 +0000275//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000276// MachineInstr Implementation
277//===----------------------------------------------------------------------===//
278
Evan Chengc0f64ff2006-11-27 23:37:22 +0000279/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Cheng67f660c2006-11-30 07:08:44 +0000280/// TID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000281MachineInstr::MachineInstr()
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000282 : TID(0), NumImplicitOps(0), Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000283 // Make sure that we get added to a machine basicblock
284 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000285}
286
Evan Cheng67f660c2006-11-30 07:08:44 +0000287void MachineInstr::addImplicitDefUseOperands() {
288 if (TID->ImplicitDefs)
Chris Lattnera4161ee2007-12-30 00:12:25 +0000289 for (const unsigned *ImpDefs = TID->ImplicitDefs; *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000290 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Cheng67f660c2006-11-30 07:08:44 +0000291 if (TID->ImplicitUses)
Chris Lattnera4161ee2007-12-30 00:12:25 +0000292 for (const unsigned *ImpUses = TID->ImplicitUses; *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000293 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000294}
295
296/// MachineInstr ctor - This constructor create a MachineInstr and add the
Evan Chengc0f64ff2006-11-27 23:37:22 +0000297/// implicit operands. It reserves space for number of operands specified by
Chris Lattner749c6f62008-01-07 07:27:27 +0000298/// TargetInstrDesc or the numOperands if it is not zero. (for
Evan Chengc0f64ff2006-11-27 23:37:22 +0000299/// instructions with variable number of operands).
Chris Lattner749c6f62008-01-07 07:27:27 +0000300MachineInstr::MachineInstr(const TargetInstrDesc &tid, bool NoImp)
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000301 : TID(&tid), NumImplicitOps(0), Parent(0) {
Chris Lattner349c4952008-01-07 03:13:06 +0000302 if (!NoImp && TID->getImplicitDefs())
303 for (const unsigned *ImpDefs = TID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Evan Chengd7de4962006-11-13 23:34:06 +0000304 NumImplicitOps++;
Chris Lattner349c4952008-01-07 03:13:06 +0000305 if (!NoImp && TID->getImplicitUses())
306 for (const unsigned *ImpUses = TID->getImplicitUses(); *ImpUses; ++ImpUses)
Evan Chengd7de4962006-11-13 23:34:06 +0000307 NumImplicitOps++;
Chris Lattner349c4952008-01-07 03:13:06 +0000308 Operands.reserve(NumImplicitOps + TID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000309 if (!NoImp)
310 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000311 // Make sure that we get added to a machine basicblock
312 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000313}
314
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000315/// MachineInstr ctor - Work exactly the same as the ctor above, except that the
316/// MachineInstr is created and added to the end of the specified basic block.
317///
Evan Chengc0f64ff2006-11-27 23:37:22 +0000318MachineInstr::MachineInstr(MachineBasicBlock *MBB,
Chris Lattner749c6f62008-01-07 07:27:27 +0000319 const TargetInstrDesc &tid)
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000320 : TID(&tid), NumImplicitOps(0), Parent(0) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000321 assert(MBB && "Cannot use inserting ctor with null basic block!");
Evan Cheng67f660c2006-11-30 07:08:44 +0000322 if (TID->ImplicitDefs)
Chris Lattner349c4952008-01-07 03:13:06 +0000323 for (const unsigned *ImpDefs = TID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Evan Chengd7de4962006-11-13 23:34:06 +0000324 NumImplicitOps++;
Evan Cheng67f660c2006-11-30 07:08:44 +0000325 if (TID->ImplicitUses)
Chris Lattner349c4952008-01-07 03:13:06 +0000326 for (const unsigned *ImpUses = TID->getImplicitUses(); *ImpUses; ++ImpUses)
Evan Chengd7de4962006-11-13 23:34:06 +0000327 NumImplicitOps++;
Chris Lattner349c4952008-01-07 03:13:06 +0000328 Operands.reserve(NumImplicitOps + TID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000329 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000330 // Make sure that we get added to a machine basicblock
331 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000332 MBB->push_back(this); // Add instruction to end of basic block!
333}
334
Misha Brukmance22e762004-07-09 14:45:17 +0000335/// MachineInstr ctor - Copies MachineInstr arg exactly
336///
Evan Cheng1ed99222008-07-19 00:37:25 +0000337MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
338 : TID(&MI.getDesc()), NumImplicitOps(0), Parent(0) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000339 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000340
Misha Brukmance22e762004-07-09 14:45:17 +0000341 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000342 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
343 addOperand(MI.getOperand(i));
344 NumImplicitOps = MI.NumImplicitOps;
Tanya Lattner0c63e032004-05-24 03:14:18 +0000345
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000346 // Add memory operands.
Dan Gohmanfed90b62008-07-28 21:51:04 +0000347 for (std::list<MachineMemOperand>::const_iterator i = MI.memoperands_begin(),
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000348 j = MI.memoperands_end(); i != j; ++i)
349 addMemOperand(MF, *i);
350
351 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000352 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000353
354 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000355}
356
Misha Brukmance22e762004-07-09 14:45:17 +0000357MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000358 LeakDetector::removeGarbageObject(this);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000359 assert(MemOperands.empty() &&
360 "MachineInstr being deleted with live memoperands!");
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000361#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000362 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000363 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000364 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000365 "Reg operand def/use list corrupted");
366 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000367#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000368}
369
Chris Lattner62ed6b92008-01-01 01:12:31 +0000370/// getRegInfo - If this instruction is embedded into a MachineFunction,
371/// return the MachineRegisterInfo object for the current function, otherwise
372/// return null.
373MachineRegisterInfo *MachineInstr::getRegInfo() {
374 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000375 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000376 return 0;
377}
378
379/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
380/// this instruction from their respective use lists. This requires that the
381/// operands already be on their use lists.
382void MachineInstr::RemoveRegOperandsFromUseLists() {
383 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000384 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000385 Operands[i].RemoveRegOperandFromRegInfo();
386 }
387}
388
389/// AddRegOperandsToUseLists - Add all of the register operands in
390/// this instruction from their respective use lists. This requires that the
391/// operands not be on their use lists yet.
392void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) {
393 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000394 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000395 Operands[i].AddRegOperandToRegInfo(&RegInfo);
396 }
397}
398
399
400/// addOperand - Add the specified operand to the instruction. If it is an
401/// implicit operand, it is added to the end of the operand list. If it is
402/// an explicit operand it is added at the end of the explicit operand list
403/// (before the first implicit operand).
404void MachineInstr::addOperand(const MachineOperand &Op) {
Dan Gohmand735b802008-10-03 15:45:36 +0000405 bool isImpReg = Op.isReg() && Op.isImplicit();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000406 assert((isImpReg || !OperandsComplete()) &&
407 "Trying to add an operand to a machine instr that is already done!");
408
409 // If we are adding the operand to the end of the list, our job is simpler.
410 // This is true most of the time, so this is a reasonable optimization.
411 if (isImpReg || NumImplicitOps == 0) {
412 // We can only do this optimization if we know that the operand list won't
413 // reallocate.
414 if (Operands.empty() || Operands.size()+1 <= Operands.capacity()) {
415 Operands.push_back(Op);
416
417 // Set the parent of the operand.
418 Operands.back().ParentMI = this;
419
420 // If the operand is a register, update the operand's use list.
Dan Gohmand735b802008-10-03 15:45:36 +0000421 if (Op.isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000422 Operands.back().AddRegOperandToRegInfo(getRegInfo());
423 return;
424 }
425 }
426
427 // Otherwise, we have to insert a real operand before any implicit ones.
428 unsigned OpNo = Operands.size()-NumImplicitOps;
429
430 MachineRegisterInfo *RegInfo = getRegInfo();
431
432 // If this instruction isn't embedded into a function, then we don't need to
433 // update any operand lists.
434 if (RegInfo == 0) {
435 // Simple insertion, no reginfo update needed for other register operands.
436 Operands.insert(Operands.begin()+OpNo, Op);
437 Operands[OpNo].ParentMI = this;
438
439 // Do explicitly set the reginfo for this operand though, to ensure the
440 // next/prev fields are properly nulled out.
Dan Gohmand735b802008-10-03 15:45:36 +0000441 if (Operands[OpNo].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000442 Operands[OpNo].AddRegOperandToRegInfo(0);
443
444 } else if (Operands.size()+1 <= Operands.capacity()) {
445 // Otherwise, we have to remove register operands from their register use
446 // list, add the operand, then add the register operands back to their use
447 // list. This also must handle the case when the operand list reallocates
448 // to somewhere else.
449
450 // If insertion of this operand won't cause reallocation of the operand
451 // list, just remove the implicit operands, add the operand, then re-add all
452 // the rest of the operands.
453 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000454 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000455 Operands[i].RemoveRegOperandFromRegInfo();
456 }
457
458 // Add the operand. If it is a register, add it to the reg list.
459 Operands.insert(Operands.begin()+OpNo, Op);
460 Operands[OpNo].ParentMI = this;
461
Dan Gohmand735b802008-10-03 15:45:36 +0000462 if (Operands[OpNo].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000463 Operands[OpNo].AddRegOperandToRegInfo(RegInfo);
464
465 // Re-add all the implicit ops.
466 for (unsigned i = OpNo+1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000467 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000468 Operands[i].AddRegOperandToRegInfo(RegInfo);
469 }
470 } else {
471 // Otherwise, we will be reallocating the operand list. Remove all reg
472 // operands from their list, then readd them after the operand list is
473 // reallocated.
474 RemoveRegOperandsFromUseLists();
475
476 Operands.insert(Operands.begin()+OpNo, Op);
477 Operands[OpNo].ParentMI = this;
478
479 // Re-add all the operands.
480 AddRegOperandsToUseLists(*RegInfo);
481 }
482}
483
484/// RemoveOperand - Erase an operand from an instruction, leaving it with one
485/// fewer operand than it started with.
486///
487void MachineInstr::RemoveOperand(unsigned OpNo) {
488 assert(OpNo < Operands.size() && "Invalid operand number");
489
490 // Special case removing the last one.
491 if (OpNo == Operands.size()-1) {
492 // If needed, remove from the reg def/use list.
Dan Gohmand735b802008-10-03 15:45:36 +0000493 if (Operands.back().isReg() && Operands.back().isOnRegUseList())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000494 Operands.back().RemoveRegOperandFromRegInfo();
495
496 Operands.pop_back();
497 return;
498 }
499
500 // Otherwise, we are removing an interior operand. If we have reginfo to
501 // update, remove all operands that will be shifted down from their reg lists,
502 // move everything down, then re-add them.
503 MachineRegisterInfo *RegInfo = getRegInfo();
504 if (RegInfo) {
505 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000506 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000507 Operands[i].RemoveRegOperandFromRegInfo();
508 }
509 }
510
511 Operands.erase(Operands.begin()+OpNo);
512
513 if (RegInfo) {
514 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000515 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000516 Operands[i].AddRegOperandToRegInfo(RegInfo);
517 }
518 }
519}
520
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000521/// addMemOperand - Add a MachineMemOperand to the machine instruction,
522/// referencing arbitrary storage.
523void MachineInstr::addMemOperand(MachineFunction &MF,
524 const MachineMemOperand &MO) {
Dan Gohmanfed90b62008-07-28 21:51:04 +0000525 MemOperands.push_back(MO);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000526}
527
528/// clearMemOperands - Erase all of this MachineInstr's MachineMemOperands.
529void MachineInstr::clearMemOperands(MachineFunction &MF) {
Dan Gohmanfed90b62008-07-28 21:51:04 +0000530 MemOperands.clear();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000531}
532
Chris Lattner62ed6b92008-01-01 01:12:31 +0000533
Chris Lattner48d7c062006-04-17 21:35:41 +0000534/// removeFromParent - This method unlinks 'this' from the containing basic
535/// block, and returns it, but does not delete it.
536MachineInstr *MachineInstr::removeFromParent() {
537 assert(getParent() && "Not embedded in a basic block!");
538 getParent()->remove(this);
539 return this;
540}
541
542
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000543/// eraseFromParent - This method unlinks 'this' from the containing basic
544/// block, and deletes it.
545void MachineInstr::eraseFromParent() {
546 assert(getParent() && "Not embedded in a basic block!");
547 getParent()->erase(this);
548}
549
550
Brian Gaeke21326fc2004-02-13 04:39:32 +0000551/// OperandComplete - Return true if it's illegal to add a new operand
552///
Chris Lattner2a90ba62004-02-12 16:09:53 +0000553bool MachineInstr::OperandsComplete() const {
Chris Lattner349c4952008-01-07 03:13:06 +0000554 unsigned short NumOperands = TID->getNumOperands();
Chris Lattner8f707e12008-01-07 05:19:29 +0000555 if (!TID->isVariadic() && getNumOperands()-NumImplicitOps >= NumOperands)
Vikram S. Adve34977822003-05-31 07:39:06 +0000556 return true; // Broken: we have all the operands of this instruction!
Chris Lattner413746e2002-10-28 20:48:39 +0000557 return false;
558}
559
Evan Cheng19e3f312007-05-15 01:26:09 +0000560/// getNumExplicitOperands - Returns the number of non-implicit operands.
561///
562unsigned MachineInstr::getNumExplicitOperands() const {
Chris Lattner349c4952008-01-07 03:13:06 +0000563 unsigned NumOperands = TID->getNumOperands();
Chris Lattner8f707e12008-01-07 05:19:29 +0000564 if (!TID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000565 return NumOperands;
566
567 for (unsigned e = getNumOperands(); NumOperands != e; ++NumOperands) {
568 const MachineOperand &MO = getOperand(NumOperands);
Dan Gohmand735b802008-10-03 15:45:36 +0000569 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000570 NumOperands++;
571 }
572 return NumOperands;
573}
574
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000575
Dan Gohman44066042008-07-01 00:05:16 +0000576/// isLabel - Returns true if the MachineInstr represents a label.
577///
578bool MachineInstr::isLabel() const {
579 return getOpcode() == TargetInstrInfo::DBG_LABEL ||
580 getOpcode() == TargetInstrInfo::EH_LABEL ||
581 getOpcode() == TargetInstrInfo::GC_LABEL;
582}
583
Evan Chengbb81d972008-01-31 09:59:15 +0000584/// isDebugLabel - Returns true if the MachineInstr represents a debug label.
585///
586bool MachineInstr::isDebugLabel() const {
Dan Gohman44066042008-07-01 00:05:16 +0000587 return getOpcode() == TargetInstrInfo::DBG_LABEL;
Evan Chengbb81d972008-01-31 09:59:15 +0000588}
589
Evan Chengfaa51072007-04-26 19:00:32 +0000590/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Evan Cheng32eb1f12007-03-26 22:37:45 +0000591/// the specific register or -1 if it is not found. It further tightening
Evan Cheng76d7e762007-02-23 01:04:26 +0000592/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +0000593int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
594 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +0000595 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +0000596 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000597 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +0000598 continue;
599 unsigned MOReg = MO.getReg();
600 if (!MOReg)
601 continue;
602 if (MOReg == Reg ||
603 (TRI &&
604 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
605 TargetRegisterInfo::isPhysicalRegister(Reg) &&
606 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +0000607 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +0000608 return i;
Evan Cheng576d1232006-12-06 08:27:42 +0000609 }
Evan Cheng32eb1f12007-03-26 22:37:45 +0000610 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +0000611}
612
Evan Cheng6130f662008-03-05 00:59:57 +0000613/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +0000614/// the specified register or -1 if it is not found. If isDead is true, defs
615/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
616/// also checks if there is a def of a super-register.
Evan Cheng6130f662008-03-05 00:59:57 +0000617int MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead,
618 const TargetRegisterInfo *TRI) const {
Evan Chengb371f452007-02-19 21:49:54 +0000619 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +0000620 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000621 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +0000622 continue;
623 unsigned MOReg = MO.getReg();
624 if (MOReg == Reg ||
625 (TRI &&
626 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
627 TargetRegisterInfo::isPhysicalRegister(Reg) &&
628 TRI->isSubRegister(MOReg, Reg)))
629 if (!isDead || MO.isDead())
630 return i;
Evan Chengb371f452007-02-19 21:49:54 +0000631 }
Evan Cheng6130f662008-03-05 00:59:57 +0000632 return -1;
Evan Chengb371f452007-02-19 21:49:54 +0000633}
Evan Cheng19e3f312007-05-15 01:26:09 +0000634
Evan Chengf277ee42007-05-29 18:35:22 +0000635/// findFirstPredOperandIdx() - Find the index of the first operand in the
636/// operand list that is used to represent the predicate. It returns -1 if
637/// none is found.
638int MachineInstr::findFirstPredOperandIdx() const {
Chris Lattner749c6f62008-01-07 07:27:27 +0000639 const TargetInstrDesc &TID = getDesc();
640 if (TID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +0000641 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Chris Lattner749c6f62008-01-07 07:27:27 +0000642 if (TID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +0000643 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +0000644 }
645
Evan Chengf277ee42007-05-29 18:35:22 +0000646 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +0000647}
Evan Chengb371f452007-02-19 21:49:54 +0000648
Evan Chengef0732d2008-07-10 07:35:43 +0000649/// isRegReDefinedByTwoAddr - Given the defined register and the operand index,
650/// check if the register def is a re-definition due to two addr elimination.
651bool MachineInstr::isRegReDefinedByTwoAddr(unsigned Reg, unsigned DefIdx) const{
Chris Lattner749c6f62008-01-07 07:27:27 +0000652 const TargetInstrDesc &TID = getDesc();
Evan Chengef0732d2008-07-10 07:35:43 +0000653 for (unsigned i = 0, e = TID.getNumOperands(); i != e; ++i) {
654 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000655 if (MO.isReg() && MO.isUse() && MO.getReg() == Reg &&
Evan Chengef0732d2008-07-10 07:35:43 +0000656 TID.getOperandConstraint(i, TOI::TIED_TO) == (int)DefIdx)
657 return true;
Evan Cheng32dfbea2007-10-12 08:50:34 +0000658 }
659 return false;
660}
661
Evan Cheng576d1232006-12-06 08:27:42 +0000662/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
663///
664void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
665 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
666 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000667 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +0000668 continue;
669 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
670 MachineOperand &MOp = getOperand(j);
671 if (!MOp.isIdenticalTo(MO))
672 continue;
673 if (MO.isKill())
674 MOp.setIsKill();
675 else
676 MOp.setIsDead();
677 break;
678 }
679 }
680}
681
Evan Cheng19e3f312007-05-15 01:26:09 +0000682/// copyPredicates - Copies predicate operand(s) from MI.
683void MachineInstr::copyPredicates(const MachineInstr *MI) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000684 const TargetInstrDesc &TID = MI->getDesc();
Evan Chengb27087f2008-03-13 00:44:09 +0000685 if (!TID.isPredicable())
686 return;
687 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
688 if (TID.OpInfo[i].isPredicate()) {
689 // Predicated operands must be last operands.
690 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +0000691 }
692 }
693}
694
Evan Cheng9f1c8312008-07-03 09:09:37 +0000695/// isSafeToMove - Return true if it is safe to move this instruction. If
696/// SawStore is set to true, it means that there is a store (or call) between
697/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +0000698bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
699 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +0000700 // Ignore stuff that we obviously can't move.
701 if (TID->mayStore() || TID->isCall()) {
702 SawStore = true;
703 return false;
704 }
705 if (TID->isReturn() || TID->isBranch() || TID->hasUnmodeledSideEffects())
706 return false;
707
708 // See if this instruction does a load. If so, we have to guarantee that the
709 // loaded value doesn't change between the load and the its intended
710 // destination. The check for isInvariantLoad gives the targe the chance to
711 // classify the load as always returning a constant, e.g. a constant pool
712 // load.
Dan Gohman3e4fb702008-09-24 00:06:15 +0000713 if (TID->mayLoad() && !TII->isInvariantLoad(this))
Evan Chengb27087f2008-03-13 00:44:09 +0000714 // Otherwise, this is a real load. If there is a store between the load and
Dan Gohman3e4fb702008-09-24 00:06:15 +0000715 // end of block, or if the laod is volatile, we can't move it.
Dan Gohmand790a5c2008-10-02 15:04:30 +0000716 return !SawStore && !hasVolatileMemoryRef();
Dan Gohman3e4fb702008-09-24 00:06:15 +0000717
Evan Chengb27087f2008-03-13 00:44:09 +0000718 return true;
719}
720
Evan Chengdf3b9932008-08-27 20:33:50 +0000721/// isSafeToReMat - Return true if it's safe to rematerialize the specified
722/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +0000723bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
724 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +0000725 bool SawStore = false;
Evan Cheng3689ff42008-08-30 09:07:18 +0000726 if (!getDesc().isRematerializable() ||
727 !TII->isTriviallyReMaterializable(this) ||
728 !isSafeToMove(TII, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +0000729 return false;
730 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +0000731 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000732 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +0000733 continue;
734 // FIXME: For now, do not remat any instruction with register operands.
735 // Later on, we can loosen the restriction is the register operands have
736 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +0000737 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +0000738 // partially).
739 if (MO.isUse())
740 return false;
741 else if (!MO.isDead() && MO.getReg() != DstReg)
742 return false;
743 }
744 return true;
745}
746
Dan Gohman3e4fb702008-09-24 00:06:15 +0000747/// hasVolatileMemoryRef - Return true if this instruction may have a
748/// volatile memory reference, or if the information describing the
749/// memory reference is not available. Return false if it is known to
750/// have no volatile memory references.
751bool MachineInstr::hasVolatileMemoryRef() const {
752 // An instruction known never to access memory won't have a volatile access.
753 if (!TID->mayStore() &&
754 !TID->mayLoad() &&
755 !TID->isCall() &&
756 !TID->hasUnmodeledSideEffects())
757 return false;
758
759 // Otherwise, if the instruction has no memory reference information,
760 // conservatively assume it wasn't preserved.
761 if (memoperands_empty())
762 return true;
763
764 // Check the memory reference information for volatile references.
765 for (std::list<MachineMemOperand>::const_iterator I = memoperands_begin(),
766 E = memoperands_end(); I != E; ++I)
767 if (I->isVolatile())
768 return true;
769
770 return false;
771}
772
Brian Gaeke21326fc2004-02-13 04:39:32 +0000773void MachineInstr::dump() const {
Bill Wendlinge8156192006-12-07 01:30:32 +0000774 cerr << " " << *this;
Vikram S. Adve70bc4b52001-07-21 12:41:50 +0000775}
776
Tanya Lattnerb1407622004-06-25 00:13:11 +0000777void MachineInstr::print(std::ostream &OS, const TargetMachine *TM) const {
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000778 raw_os_ostream RawOS(OS);
779 print(RawOS, TM);
780}
781
782void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Chris Lattnere3087892007-12-30 21:31:53 +0000783 // Specialize printing if op#0 is definition
Chris Lattner6a592272002-10-30 01:55:38 +0000784 unsigned StartOp = 0;
Dan Gohmand735b802008-10-03 15:45:36 +0000785 if (getNumOperands() && getOperand(0).isReg() && getOperand(0).isDef()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000786 getOperand(0).print(OS, TM);
Chris Lattner6a592272002-10-30 01:55:38 +0000787 OS << " = ";
788 ++StartOp; // Don't print this operand again!
789 }
Tanya Lattnerb1407622004-06-25 00:13:11 +0000790
Chris Lattner749c6f62008-01-07 07:27:27 +0000791 OS << getDesc().getName();
Misha Brukmanedf128a2005-04-21 22:36:52 +0000792
Chris Lattner6a592272002-10-30 01:55:38 +0000793 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
794 if (i != StartOp)
795 OS << ",";
796 OS << " ";
Chris Lattnerf7382302007-12-30 21:56:09 +0000797 getOperand(i).print(OS, TM);
Chris Lattner10491642002-10-30 00:48:05 +0000798 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000799
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000800 if (!memoperands_empty()) {
Dan Gohman2bfe6ff2008-02-07 16:18:00 +0000801 OS << ", Mem:";
Dan Gohmanfed90b62008-07-28 21:51:04 +0000802 for (std::list<MachineMemOperand>::const_iterator i = memoperands_begin(),
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000803 e = memoperands_end(); i != e; ++i) {
804 const MachineMemOperand &MRO = *i;
Dan Gohman69de1932008-02-06 22:27:42 +0000805 const Value *V = MRO.getValue();
806
Dan Gohman69de1932008-02-06 22:27:42 +0000807 assert((MRO.isLoad() || MRO.isStore()) &&
808 "SV has to be a load, store or both.");
809
810 if (MRO.isVolatile())
811 OS << "Volatile ";
Dan Gohman2bfe6ff2008-02-07 16:18:00 +0000812
Dan Gohman69de1932008-02-06 22:27:42 +0000813 if (MRO.isLoad())
Dan Gohman2bfe6ff2008-02-07 16:18:00 +0000814 OS << "LD";
Dan Gohman69de1932008-02-06 22:27:42 +0000815 if (MRO.isStore())
Dan Gohman2bfe6ff2008-02-07 16:18:00 +0000816 OS << "ST";
Dan Gohman69de1932008-02-06 22:27:42 +0000817
Evan Chengbbd83222008-02-08 22:05:07 +0000818 OS << "(" << MRO.getSize() << "," << MRO.getAlignment() << ") [";
Dan Gohman69de1932008-02-06 22:27:42 +0000819
Dan Gohman2bfe6ff2008-02-07 16:18:00 +0000820 if (!V)
821 OS << "<unknown>";
822 else if (!V->getName().empty())
823 OS << V->getName();
Chris Lattneredfb72c2008-08-24 20:37:32 +0000824 else if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000825 PSV->print(OS);
Chris Lattneredfb72c2008-08-24 20:37:32 +0000826 } else
Dan Gohman2bfe6ff2008-02-07 16:18:00 +0000827 OS << V;
828
829 OS << " + " << MRO.getOffset() << "]";
Dan Gohman69de1932008-02-06 22:27:42 +0000830 }
831 }
832
Chris Lattner10491642002-10-30 00:48:05 +0000833 OS << "\n";
834}
835
Owen Andersonb487e722008-01-24 01:10:07 +0000836bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +0000837 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +0000838 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000839 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Dan Gohman2ebc11a2008-07-03 01:18:51 +0000840 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +0000841 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000842 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +0000843 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
844 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000845 if (!MO.isReg() || !MO.isUse())
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000846 continue;
847 unsigned Reg = MO.getReg();
848 if (!Reg)
849 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +0000850
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000851 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +0000852 if (!Found) {
853 if (MO.isKill())
854 // The register is already marked kill.
855 return true;
856 MO.setIsKill();
857 Found = true;
858 }
859 } else if (hasAliases && MO.isKill() &&
860 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000861 // A super-register kill already exists.
862 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +0000863 return true;
864 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000865 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +0000866 }
867 }
868
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000869 // Trim unneeded kill operands.
870 while (!DeadOps.empty()) {
871 unsigned OpIdx = DeadOps.back();
872 if (getOperand(OpIdx).isImplicit())
873 RemoveOperand(OpIdx);
874 else
875 getOperand(OpIdx).setIsKill(false);
876 DeadOps.pop_back();
877 }
878
Bill Wendling4a23d722008-03-03 22:14:33 +0000879 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +0000880 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +0000881 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +0000882 addOperand(MachineOperand::CreateReg(IncomingReg,
883 false /*IsDef*/,
884 true /*IsImp*/,
885 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +0000886 return true;
887 }
Dan Gohman3f629402008-09-03 15:56:16 +0000888 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +0000889}
890
891bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +0000892 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +0000893 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000894 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Evan Cheng01b2e232008-06-27 22:11:49 +0000895 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +0000896 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000897 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +0000898 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
899 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000900 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000901 continue;
902 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +0000903 if (!Reg)
904 continue;
905
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000906 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +0000907 if (!Found) {
908 if (MO.isDead())
909 // The register is already marked dead.
910 return true;
911 MO.setIsDead();
912 Found = true;
913 }
914 } else if (hasAliases && MO.isDead() &&
915 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000916 // There exists a super-register that's marked dead.
917 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +0000918 return true;
Owen Anderson22ae9992008-08-14 18:34:18 +0000919 if (RegInfo->getSubRegisters(IncomingReg) &&
920 RegInfo->getSuperRegisters(Reg) &&
921 RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000922 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +0000923 }
924 }
925
Evan Cheng9b6d7b92008-04-16 09:41:59 +0000926 // Trim unneeded dead operands.
927 while (!DeadOps.empty()) {
928 unsigned OpIdx = DeadOps.back();
929 if (getOperand(OpIdx).isImplicit())
930 RemoveOperand(OpIdx);
931 else
932 getOperand(OpIdx).setIsDead(false);
933 DeadOps.pop_back();
934 }
935
Dan Gohman3f629402008-09-03 15:56:16 +0000936 // If not found, this means an alias of one of the operands is dead. Add a
937 // new implicit operand if required.
938 if (!Found && AddIfNotFound) {
939 addOperand(MachineOperand::CreateReg(IncomingReg,
940 true /*IsDef*/,
941 true /*IsImp*/,
942 false /*IsKill*/,
943 true /*IsDead*/));
Owen Andersonb487e722008-01-24 01:10:07 +0000944 return true;
945 }
Dan Gohman3f629402008-09-03 15:56:16 +0000946 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +0000947}