blob: 6ab262d051018306bcd429d2b9fd067ceb7f6ee1 [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Evan Chengfb112882009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Dan Gohman8c2b5252009-10-30 01:27:03 +000016#include "llvm/Function.h"
Evan Chengfb112882009-03-23 08:01:15 +000017#include "llvm/InlineAsm.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000018#include "llvm/Metadata.h"
Chris Lattner5e9cd432009-12-28 08:30:43 +000019#include "llvm/Type.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000020#include "llvm/Value.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000021#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000022#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000023#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000024#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000027#include "llvm/MC/MCSymbol.h"
Chris Lattner10491642002-10-30 00:48:05 +000028#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000029#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerf14cf852008-01-07 07:42:25 +000030#include "llvm/Target/TargetInstrDesc.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000031#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000032#include "llvm/Analysis/AliasAnalysis.h"
Argyrios Kyrtzidisa26eae62009-04-30 23:22:31 +000033#include "llvm/Analysis/DebugInfo.h"
David Greene3b325332010-01-04 23:48:20 +000034#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000036#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000037#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000038#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000039#include "llvm/ADT/FoldingSet.h"
Chris Lattner0742b592004-02-23 18:38:20 +000040using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000041
Chris Lattnerf7382302007-12-30 21:56:09 +000042//===----------------------------------------------------------------------===//
43// MachineOperand Implementation
44//===----------------------------------------------------------------------===//
45
Chris Lattner62ed6b92008-01-01 01:12:31 +000046/// AddRegOperandToRegInfo - Add this register operand to the specified
47/// MachineRegisterInfo. If it is null, then the next/prev fields should be
48/// explicitly nulled out.
49void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) {
Dan Gohmand735b802008-10-03 15:45:36 +000050 assert(isReg() && "Can only add reg operand to use lists");
Chris Lattner62ed6b92008-01-01 01:12:31 +000051
52 // If the reginfo pointer is null, just explicitly null out or next/prev
53 // pointers, to ensure they are not garbage.
54 if (RegInfo == 0) {
55 Contents.Reg.Prev = 0;
56 Contents.Reg.Next = 0;
57 return;
58 }
59
60 // Otherwise, add this operand to the head of the registers use/def list.
Chris Lattner80fe5312008-01-01 21:08:22 +000061 MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg());
Chris Lattner62ed6b92008-01-01 01:12:31 +000062
Chris Lattner80fe5312008-01-01 21:08:22 +000063 // For SSA values, we prefer to keep the definition at the start of the list.
64 // we do this by skipping over the definition if it is at the head of the
65 // list.
66 if (*Head && (*Head)->isDef())
67 Head = &(*Head)->Contents.Reg.Next;
68
69 Contents.Reg.Next = *Head;
Chris Lattner62ed6b92008-01-01 01:12:31 +000070 if (Contents.Reg.Next) {
71 assert(getReg() == Contents.Reg.Next->getReg() &&
72 "Different regs on the same list!");
73 Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next;
74 }
75
Chris Lattner80fe5312008-01-01 21:08:22 +000076 Contents.Reg.Prev = Head;
77 *Head = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +000078}
79
Dan Gohman3bc1a372009-04-15 01:17:37 +000080/// RemoveRegOperandFromRegInfo - Remove this register operand from the
81/// MachineRegisterInfo it is linked with.
82void MachineOperand::RemoveRegOperandFromRegInfo() {
83 assert(isOnRegUseList() && "Reg operand is not on a use list");
84 // Unlink this from the doubly linked list of operands.
85 MachineOperand *NextOp = Contents.Reg.Next;
86 *Contents.Reg.Prev = NextOp;
87 if (NextOp) {
88 assert(NextOp->getReg() == getReg() && "Corrupt reg use/def chain!");
89 NextOp->Contents.Reg.Prev = Contents.Reg.Prev;
90 }
91 Contents.Reg.Prev = 0;
92 Contents.Reg.Next = 0;
93}
94
Chris Lattner62ed6b92008-01-01 01:12:31 +000095void MachineOperand::setReg(unsigned Reg) {
96 if (getReg() == Reg) return; // No change.
97
98 // Otherwise, we have to change the register. If this operand is embedded
99 // into a machine function, we need to update the old and new register's
100 // use/def lists.
101 if (MachineInstr *MI = getParent())
102 if (MachineBasicBlock *MBB = MI->getParent())
103 if (MachineFunction *MF = MBB->getParent()) {
104 RemoveRegOperandFromRegInfo();
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000105 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000106 AddRegOperandToRegInfo(&MF->getRegInfo());
107 return;
108 }
109
110 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000111 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000112}
113
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000114void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
115 const TargetRegisterInfo &TRI) {
116 assert(TargetRegisterInfo::isVirtualRegister(Reg));
117 if (SubIdx && getSubReg())
118 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
119 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +0000120 if (SubIdx)
121 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000122}
123
124void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
125 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
126 if (getSubReg()) {
127 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesencf724f02011-05-08 19:21:08 +0000128 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
129 // That won't happen in legal code.
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000130 setSubReg(0);
131 }
132 setReg(Reg);
133}
134
Chris Lattner62ed6b92008-01-01 01:12:31 +0000135/// ChangeToImmediate - Replace this operand with a new immediate operand of
136/// the specified value. If an operand is known to be an immediate already,
137/// the setImm method should be used.
138void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
139 // If this operand is currently a register operand, and if this is in a
140 // function, deregister the operand from the register's use/def list.
Dan Gohmand735b802008-10-03 15:45:36 +0000141 if (isReg() && getParent() && getParent()->getParent() &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000142 getParent()->getParent()->getParent())
143 RemoveRegOperandFromRegInfo();
144
145 OpKind = MO_Immediate;
146 Contents.ImmVal = ImmVal;
147}
148
149/// ChangeToRegister - Replace this operand with a new register operand of
150/// the specified value. If an operand is known to be an register already,
151/// the setReg method should be used.
152void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000153 bool isKill, bool isDead, bool isUndef,
154 bool isDebug) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000155 // If this operand is already a register operand, use setReg to update the
156 // register's use/def lists.
Dan Gohmand735b802008-10-03 15:45:36 +0000157 if (isReg()) {
Dale Johannesene0091802008-09-14 01:44:36 +0000158 assert(!isEarlyClobber());
Chris Lattner62ed6b92008-01-01 01:12:31 +0000159 setReg(Reg);
160 } else {
161 // Otherwise, change this to a register and set the reg#.
162 OpKind = MO_Register;
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000163 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000164
165 // If this operand is embedded in a function, add the operand to the
166 // register's use/def list.
167 if (MachineInstr *MI = getParent())
168 if (MachineBasicBlock *MBB = MI->getParent())
169 if (MachineFunction *MF = MBB->getParent())
170 AddRegOperandToRegInfo(&MF->getRegInfo());
171 }
172
173 IsDef = isDef;
174 IsImp = isImp;
175 IsKill = isKill;
176 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000177 IsUndef = isUndef;
Dale Johannesene0091802008-09-14 01:44:36 +0000178 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000179 IsDebug = isDebug;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000180 SubReg = 0;
181}
182
Chris Lattnerf7382302007-12-30 21:56:09 +0000183/// isIdenticalTo - Return true if this operand is identical to the specified
184/// operand.
185bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000186 if (getType() != Other.getType() ||
187 getTargetFlags() != Other.getTargetFlags())
188 return false;
Chris Lattnerf7382302007-12-30 21:56:09 +0000189
190 switch (getType()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000191 default: llvm_unreachable("Unrecognized operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000192 case MachineOperand::MO_Register:
193 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
194 getSubReg() == Other.getSubReg();
195 case MachineOperand::MO_Immediate:
196 return getImm() == Other.getImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000197 case MachineOperand::MO_FPImmediate:
198 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000199 case MachineOperand::MO_MachineBasicBlock:
200 return getMBB() == Other.getMBB();
201 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000202 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000203 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000204 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000205 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000206 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000207 case MachineOperand::MO_GlobalAddress:
208 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
209 case MachineOperand::MO_ExternalSymbol:
210 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
211 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000212 case MachineOperand::MO_BlockAddress:
213 return getBlockAddress() == Other.getBlockAddress();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000214 case MachineOperand::MO_MCSymbol:
215 return getMCSymbol() == Other.getMCSymbol();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000216 case MachineOperand::MO_Metadata:
217 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000218 }
219}
220
221/// print - Print the specified machine operand.
222///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000223void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000224 // If the instruction is embedded into a basic block, we can find the
225 // target info for the instruction.
226 if (!TM)
227 if (const MachineInstr *MI = getParent())
228 if (const MachineBasicBlock *MBB = MI->getParent())
229 if (const MachineFunction *MF = MBB->getParent())
230 TM = &MF->getTarget();
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000231 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman80f6c582009-11-09 19:38:45 +0000232
Chris Lattnerf7382302007-12-30 21:56:09 +0000233 switch (getType()) {
234 case MachineOperand::MO_Register:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000235 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman2ccc8392008-12-18 21:51:27 +0000236
Evan Cheng4784f1f2009-06-30 08:49:04 +0000237 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
238 isEarlyClobber()) {
Chris Lattner31530612009-06-24 17:54:48 +0000239 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000240 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000241 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000242 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000243 if (isEarlyClobber())
244 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000245 if (isImplicit())
246 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000247 OS << "def";
248 NeedComma = true;
Evan Cheng5affca02009-10-21 07:56:02 +0000249 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000250 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000251 NeedComma = true;
252 }
Evan Cheng07897072009-10-14 23:37:31 +0000253
Evan Cheng4784f1f2009-06-30 08:49:04 +0000254 if (isKill() || isDead() || isUndef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000255 if (NeedComma) OS << ',';
Bill Wendling181eb732008-02-24 00:56:13 +0000256 if (isKill()) OS << "kill";
257 if (isDead()) OS << "dead";
Evan Cheng4784f1f2009-06-30 08:49:04 +0000258 if (isUndef()) {
259 if (isKill() || isDead())
260 OS << ',';
261 OS << "undef";
262 }
Chris Lattnerf7382302007-12-30 21:56:09 +0000263 }
Chris Lattner31530612009-06-24 17:54:48 +0000264 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000265 }
266 break;
267 case MachineOperand::MO_Immediate:
268 OS << getImm();
269 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000270 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000271 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000272 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000273 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000274 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000275 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000276 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000277 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000278 break;
279 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000280 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000281 break;
282 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000283 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000284 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000285 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000286 break;
287 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000288 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000289 break;
290 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000291 OS << "<ga:";
292 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000293 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000294 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000295 break;
296 case MachineOperand::MO_ExternalSymbol:
297 OS << "<es:" << getSymbolName();
298 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000299 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000300 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000301 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000302 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000303 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000304 OS << '>';
305 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000306 case MachineOperand::MO_Metadata:
307 OS << '<';
308 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
309 OS << '>';
310 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000311 case MachineOperand::MO_MCSymbol:
312 OS << "<MCSym=" << *getMCSymbol() << '>';
313 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000314 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000315 llvm_unreachable("Unrecognized operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000316 }
Chris Lattner31530612009-06-24 17:54:48 +0000317
318 if (unsigned TF = getTargetFlags())
319 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000320}
321
322//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000323// MachineMemOperand Implementation
324//===----------------------------------------------------------------------===//
325
Chris Lattner40a858f2010-09-21 05:39:30 +0000326/// getAddrSpace - Return the LLVM IR address space number that this pointer
327/// points into.
328unsigned MachinePointerInfo::getAddrSpace() const {
329 if (V == 0) return 0;
330 return cast<PointerType>(V->getType())->getAddressSpace();
331}
332
Chris Lattnere8639032010-09-21 06:22:23 +0000333/// getConstantPool - Return a MachinePointerInfo record that refers to the
334/// constant pool.
335MachinePointerInfo MachinePointerInfo::getConstantPool() {
336 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
337}
338
339/// getFixedStack - Return a MachinePointerInfo record that refers to the
340/// the specified FrameIndex.
341MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
342 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
343}
344
Chris Lattner1daa6f42010-09-21 06:43:24 +0000345MachinePointerInfo MachinePointerInfo::getJumpTable() {
346 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
347}
348
349MachinePointerInfo MachinePointerInfo::getGOT() {
350 return MachinePointerInfo(PseudoSourceValue::getGOT());
351}
Chris Lattner40a858f2010-09-21 05:39:30 +0000352
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000353MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
354 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
355}
356
Chris Lattnerda39c392010-09-21 04:32:08 +0000357MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000358 uint64_t s, unsigned int a,
359 const MDNode *TBAAInfo)
Chris Lattnerda39c392010-09-21 04:32:08 +0000360 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000361 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
362 TBAAInfo(TBAAInfo) {
Chris Lattnerda39c392010-09-21 04:32:08 +0000363 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
364 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000365 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000366 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000367}
368
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000369/// Profile - Gather unique data for the object.
370///
371void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000372 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000373 ID.AddInteger(Size);
Chris Lattnere8e2e802010-09-21 04:23:39 +0000374 ID.AddPointer(getValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000375 ID.AddInteger(Flags);
376}
377
Dan Gohmanc76909a2009-09-25 20:36:54 +0000378void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
379 // The Value and Offset may differ due to CSE. But the flags and size
380 // should be the same.
381 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
382 assert(MMO->getSize() == getSize() && "Size mismatch!");
383
384 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
385 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000386 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
387 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000388 // Also update the base and offset, because the new alignment may
389 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000390 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000391 }
392}
393
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000394/// getAlignment - Return the minimum known alignment in bytes of the
395/// actual memory reference.
396uint64_t MachineMemOperand::getAlignment() const {
397 return MinAlign(getBaseAlignment(), getOffset());
398}
399
Dan Gohmanc76909a2009-09-25 20:36:54 +0000400raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
401 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000402 "SV has to be a load, store or both.");
403
Dan Gohmanc76909a2009-09-25 20:36:54 +0000404 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000405 OS << "Volatile ";
406
Dan Gohmanc76909a2009-09-25 20:36:54 +0000407 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000408 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000409 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000410 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000411 OS << MMO.getSize();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000412
413 // Print the address information.
414 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000415 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000416 OS << "<unknown>";
417 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000418 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000419
420 // If the alignment of the memory reference itself differs from the alignment
421 // of the base pointer, print the base alignment explicitly, next to the base
422 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000423 if (MMO.getBaseAlignment() != MMO.getAlignment())
424 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000425
Dan Gohmanc76909a2009-09-25 20:36:54 +0000426 if (MMO.getOffset() != 0)
427 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000428 OS << "]";
429
430 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000431 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
432 MMO.getBaseAlignment() != MMO.getSize())
433 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000434
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000435 // Print TBAA info.
436 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
437 OS << "(tbaa=";
438 if (TBAAInfo->getNumOperands() > 0)
439 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
440 else
441 OS << "<unknown>";
442 OS << ")";
443 }
444
Bill Wendlingd65ba722011-04-29 23:45:22 +0000445 // Print nontemporal info.
446 if (MMO.isNonTemporal())
447 OS << "(nontemporal)";
448
Dan Gohmancd26ec52009-09-23 01:33:16 +0000449 return OS;
450}
451
Dan Gohmance42e402008-07-07 20:32:02 +0000452//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000453// MachineInstr Implementation
454//===----------------------------------------------------------------------===//
455
Evan Chengc0f64ff2006-11-27 23:37:22 +0000456/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Cheng67f660c2006-11-30 07:08:44 +0000457/// TID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000458MachineInstr::MachineInstr()
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000459 : TID(0), NumImplicitOps(0), Flags(0), AsmPrinterFlags(0),
460 MemRefs(0), MemRefsEnd(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000461 Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000462 // Make sure that we get added to a machine basicblock
463 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000464}
465
Evan Cheng67f660c2006-11-30 07:08:44 +0000466void MachineInstr::addImplicitDefUseOperands() {
467 if (TID->ImplicitDefs)
Chris Lattnera4161ee2007-12-30 00:12:25 +0000468 for (const unsigned *ImpDefs = TID->ImplicitDefs; *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000469 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Cheng67f660c2006-11-30 07:08:44 +0000470 if (TID->ImplicitUses)
Chris Lattnera4161ee2007-12-30 00:12:25 +0000471 for (const unsigned *ImpUses = TID->ImplicitUses; *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000472 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000473}
474
Bob Wilson0855cad2010-04-09 04:34:03 +0000475/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
476/// implicit operands. It reserves space for the number of operands specified by
477/// the TargetInstrDesc.
Chris Lattner749c6f62008-01-07 07:27:27 +0000478MachineInstr::MachineInstr(const TargetInstrDesc &tid, bool NoImp)
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000479 : TID(&tid), NumImplicitOps(0), Flags(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000480 MemRefs(0), MemRefsEnd(0), Parent(0) {
Bob Wilson1793ab92010-04-09 04:46:43 +0000481 if (!NoImp)
482 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Chris Lattner349c4952008-01-07 03:13:06 +0000483 Operands.reserve(NumImplicitOps + TID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000484 if (!NoImp)
485 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000486 // Make sure that we get added to a machine basicblock
487 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000488}
489
Dale Johannesen06efc022009-01-27 23:20:29 +0000490/// MachineInstr ctor - As above, but with a DebugLoc.
491MachineInstr::MachineInstr(const TargetInstrDesc &tid, const DebugLoc dl,
492 bool NoImp)
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000493 : TID(&tid), NumImplicitOps(0), Flags(0), AsmPrinterFlags(0),
494 MemRefs(0), MemRefsEnd(0), Parent(0), debugLoc(dl) {
Bob Wilson1793ab92010-04-09 04:46:43 +0000495 if (!NoImp)
496 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Dale Johannesen06efc022009-01-27 23:20:29 +0000497 Operands.reserve(NumImplicitOps + TID->getNumOperands());
498 if (!NoImp)
499 addImplicitDefUseOperands();
500 // Make sure that we get added to a machine basicblock
501 LeakDetector::addGarbageObject(this);
502}
503
504/// MachineInstr ctor - Work exactly the same as the ctor two above, except
505/// that the MachineInstr is created and added to the end of the specified
506/// basic block.
Dale Johannesen06efc022009-01-27 23:20:29 +0000507MachineInstr::MachineInstr(MachineBasicBlock *MBB, const TargetInstrDesc &tid)
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000508 : TID(&tid), NumImplicitOps(0), Flags(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000509 MemRefs(0), MemRefsEnd(0), Parent(0) {
Dale Johannesen06efc022009-01-27 23:20:29 +0000510 assert(MBB && "Cannot use inserting ctor with null basic block!");
Bob Wilson1793ab92010-04-09 04:46:43 +0000511 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Dale Johannesen06efc022009-01-27 23:20:29 +0000512 Operands.reserve(NumImplicitOps + TID->getNumOperands());
513 addImplicitDefUseOperands();
514 // Make sure that we get added to a machine basicblock
515 LeakDetector::addGarbageObject(this);
516 MBB->push_back(this); // Add instruction to end of basic block!
517}
518
519/// MachineInstr ctor - As above, but with a DebugLoc.
520///
521MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Chris Lattner749c6f62008-01-07 07:27:27 +0000522 const TargetInstrDesc &tid)
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000523 : TID(&tid), NumImplicitOps(0), Flags(0), AsmPrinterFlags(0),
524 MemRefs(0), MemRefsEnd(0), Parent(0), debugLoc(dl) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000525 assert(MBB && "Cannot use inserting ctor with null basic block!");
Bob Wilson1793ab92010-04-09 04:46:43 +0000526 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Chris Lattner349c4952008-01-07 03:13:06 +0000527 Operands.reserve(NumImplicitOps + TID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000528 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000529 // Make sure that we get added to a machine basicblock
530 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000531 MBB->push_back(this); // Add instruction to end of basic block!
532}
533
Misha Brukmance22e762004-07-09 14:45:17 +0000534/// MachineInstr ctor - Copies MachineInstr arg exactly
535///
Evan Cheng1ed99222008-07-19 00:37:25 +0000536MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000537 : TID(&MI.getDesc()), NumImplicitOps(0), Flags(0), AsmPrinterFlags(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000538 MemRefs(MI.MemRefs), MemRefsEnd(MI.MemRefsEnd),
539 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000540 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000541
Misha Brukmance22e762004-07-09 14:45:17 +0000542 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000543 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
544 addOperand(MI.getOperand(i));
545 NumImplicitOps = MI.NumImplicitOps;
Tanya Lattner0c63e032004-05-24 03:14:18 +0000546
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000547 // Copy all the flags.
548 Flags = MI.Flags;
549
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000550 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000551 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000552
553 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000554}
555
Misha Brukmance22e762004-07-09 14:45:17 +0000556MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000557 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000558#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000559 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000560 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000561 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000562 "Reg operand def/use list corrupted");
563 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000564#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000565}
566
Chris Lattner62ed6b92008-01-01 01:12:31 +0000567/// getRegInfo - If this instruction is embedded into a MachineFunction,
568/// return the MachineRegisterInfo object for the current function, otherwise
569/// return null.
570MachineRegisterInfo *MachineInstr::getRegInfo() {
571 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000572 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000573 return 0;
574}
575
576/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
577/// this instruction from their respective use lists. This requires that the
578/// operands already be on their use lists.
579void MachineInstr::RemoveRegOperandsFromUseLists() {
580 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000581 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000582 Operands[i].RemoveRegOperandFromRegInfo();
583 }
584}
585
586/// AddRegOperandsToUseLists - Add all of the register operands in
587/// this instruction from their respective use lists. This requires that the
588/// operands not be on their use lists yet.
589void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) {
590 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000591 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000592 Operands[i].AddRegOperandToRegInfo(&RegInfo);
593 }
594}
595
596
597/// addOperand - Add the specified operand to the instruction. If it is an
598/// implicit operand, it is added to the end of the operand list. If it is
599/// an explicit operand it is added at the end of the explicit operand list
600/// (before the first implicit operand).
601void MachineInstr::addOperand(const MachineOperand &Op) {
Dan Gohmand735b802008-10-03 15:45:36 +0000602 bool isImpReg = Op.isReg() && Op.isImplicit();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000603 assert((isImpReg || !OperandsComplete()) &&
604 "Trying to add an operand to a machine instr that is already done!");
605
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000606 MachineRegisterInfo *RegInfo = getRegInfo();
607
Chris Lattner62ed6b92008-01-01 01:12:31 +0000608 // If we are adding the operand to the end of the list, our job is simpler.
609 // This is true most of the time, so this is a reasonable optimization.
610 if (isImpReg || NumImplicitOps == 0) {
611 // We can only do this optimization if we know that the operand list won't
612 // reallocate.
613 if (Operands.empty() || Operands.size()+1 <= Operands.capacity()) {
614 Operands.push_back(Op);
615
616 // Set the parent of the operand.
617 Operands.back().ParentMI = this;
618
619 // If the operand is a register, update the operand's use list.
Jim Grosbach06801722009-12-16 19:43:02 +0000620 if (Op.isReg()) {
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000621 Operands.back().AddRegOperandToRegInfo(RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000622 // If the register operand is flagged as early, mark the operand as such
623 unsigned OpNo = Operands.size() - 1;
624 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
625 Operands[OpNo].setIsEarlyClobber(true);
626 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000627 return;
628 }
629 }
630
631 // Otherwise, we have to insert a real operand before any implicit ones.
632 unsigned OpNo = Operands.size()-NumImplicitOps;
633
Chris Lattner62ed6b92008-01-01 01:12:31 +0000634 // If this instruction isn't embedded into a function, then we don't need to
635 // update any operand lists.
636 if (RegInfo == 0) {
637 // Simple insertion, no reginfo update needed for other register operands.
638 Operands.insert(Operands.begin()+OpNo, Op);
639 Operands[OpNo].ParentMI = this;
640
641 // Do explicitly set the reginfo for this operand though, to ensure the
642 // next/prev fields are properly nulled out.
Jim Grosbach06801722009-12-16 19:43:02 +0000643 if (Operands[OpNo].isReg()) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000644 Operands[OpNo].AddRegOperandToRegInfo(0);
Jim Grosbach06801722009-12-16 19:43:02 +0000645 // If the register operand is flagged as early, mark the operand as such
646 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
647 Operands[OpNo].setIsEarlyClobber(true);
648 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000649
650 } else if (Operands.size()+1 <= Operands.capacity()) {
651 // Otherwise, we have to remove register operands from their register use
652 // list, add the operand, then add the register operands back to their use
653 // list. This also must handle the case when the operand list reallocates
654 // to somewhere else.
655
656 // If insertion of this operand won't cause reallocation of the operand
657 // list, just remove the implicit operands, add the operand, then re-add all
658 // the rest of the operands.
659 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000660 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000661 Operands[i].RemoveRegOperandFromRegInfo();
662 }
663
664 // Add the operand. If it is a register, add it to the reg list.
665 Operands.insert(Operands.begin()+OpNo, Op);
666 Operands[OpNo].ParentMI = this;
667
Jim Grosbach06801722009-12-16 19:43:02 +0000668 if (Operands[OpNo].isReg()) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000669 Operands[OpNo].AddRegOperandToRegInfo(RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000670 // If the register operand is flagged as early, mark the operand as such
671 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
672 Operands[OpNo].setIsEarlyClobber(true);
673 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000674
675 // Re-add all the implicit ops.
676 for (unsigned i = OpNo+1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000677 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000678 Operands[i].AddRegOperandToRegInfo(RegInfo);
679 }
680 } else {
681 // Otherwise, we will be reallocating the operand list. Remove all reg
682 // operands from their list, then readd them after the operand list is
683 // reallocated.
684 RemoveRegOperandsFromUseLists();
685
686 Operands.insert(Operands.begin()+OpNo, Op);
687 Operands[OpNo].ParentMI = this;
688
689 // Re-add all the operands.
690 AddRegOperandsToUseLists(*RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000691
692 // If the register operand is flagged as early, mark the operand as such
693 if (Operands[OpNo].isReg()
694 && TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
695 Operands[OpNo].setIsEarlyClobber(true);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000696 }
697}
698
699/// RemoveOperand - Erase an operand from an instruction, leaving it with one
700/// fewer operand than it started with.
701///
702void MachineInstr::RemoveOperand(unsigned OpNo) {
703 assert(OpNo < Operands.size() && "Invalid operand number");
704
705 // Special case removing the last one.
706 if (OpNo == Operands.size()-1) {
707 // If needed, remove from the reg def/use list.
Dan Gohmand735b802008-10-03 15:45:36 +0000708 if (Operands.back().isReg() && Operands.back().isOnRegUseList())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000709 Operands.back().RemoveRegOperandFromRegInfo();
710
711 Operands.pop_back();
712 return;
713 }
714
715 // Otherwise, we are removing an interior operand. If we have reginfo to
716 // update, remove all operands that will be shifted down from their reg lists,
717 // move everything down, then re-add them.
718 MachineRegisterInfo *RegInfo = getRegInfo();
719 if (RegInfo) {
720 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000721 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000722 Operands[i].RemoveRegOperandFromRegInfo();
723 }
724 }
725
726 Operands.erase(Operands.begin()+OpNo);
727
728 if (RegInfo) {
729 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000730 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000731 Operands[i].AddRegOperandToRegInfo(RegInfo);
732 }
733 }
734}
735
Dan Gohmanc76909a2009-09-25 20:36:54 +0000736/// addMemOperand - Add a MachineMemOperand to the machine instruction.
737/// This function should be used only occasionally. The setMemRefs function
738/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000739void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000740 MachineMemOperand *MO) {
741 mmo_iterator OldMemRefs = MemRefs;
742 mmo_iterator OldMemRefsEnd = MemRefsEnd;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000743
Dan Gohmanc76909a2009-09-25 20:36:54 +0000744 size_t NewNum = (MemRefsEnd - MemRefs) + 1;
745 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
746 mmo_iterator NewMemRefsEnd = NewMemRefs + NewNum;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000747
Dan Gohmanc76909a2009-09-25 20:36:54 +0000748 std::copy(OldMemRefs, OldMemRefsEnd, NewMemRefs);
749 NewMemRefs[NewNum - 1] = MO;
750
751 MemRefs = NewMemRefs;
752 MemRefsEnd = NewMemRefsEnd;
753}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000754
Evan Cheng506049f2010-03-03 01:44:33 +0000755bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
756 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000757 // If opcodes or number of operands are not the same then the two
758 // instructions are obviously not identical.
759 if (Other->getOpcode() != getOpcode() ||
760 Other->getNumOperands() != getNumOperands())
761 return false;
762
763 // Check operands to make sure they match.
764 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
765 const MachineOperand &MO = getOperand(i);
766 const MachineOperand &OMO = Other->getOperand(i);
767 // Clients may or may not want to ignore defs when testing for equality.
768 // For example, machine CSE pass only cares about finding common
769 // subexpressions, so it's safe to ignore virtual register defs.
770 if (Check != CheckDefs && MO.isReg() && MO.isDef()) {
771 if (Check == IgnoreDefs)
772 continue;
773 // Check == IgnoreVRegDefs
774 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
775 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
776 if (MO.getReg() != OMO.getReg())
777 return false;
778 } else if (!MO.isIdenticalTo(OMO))
Evan Cheng506049f2010-03-03 01:44:33 +0000779 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000780 }
781 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000782}
783
Chris Lattner48d7c062006-04-17 21:35:41 +0000784/// removeFromParent - This method unlinks 'this' from the containing basic
785/// block, and returns it, but does not delete it.
786MachineInstr *MachineInstr::removeFromParent() {
787 assert(getParent() && "Not embedded in a basic block!");
788 getParent()->remove(this);
789 return this;
790}
791
792
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000793/// eraseFromParent - This method unlinks 'this' from the containing basic
794/// block, and deletes it.
795void MachineInstr::eraseFromParent() {
796 assert(getParent() && "Not embedded in a basic block!");
797 getParent()->erase(this);
798}
799
800
Brian Gaeke21326fc2004-02-13 04:39:32 +0000801/// OperandComplete - Return true if it's illegal to add a new operand
802///
Chris Lattner2a90ba62004-02-12 16:09:53 +0000803bool MachineInstr::OperandsComplete() const {
Chris Lattner349c4952008-01-07 03:13:06 +0000804 unsigned short NumOperands = TID->getNumOperands();
Chris Lattner8f707e12008-01-07 05:19:29 +0000805 if (!TID->isVariadic() && getNumOperands()-NumImplicitOps >= NumOperands)
Vikram S. Adve34977822003-05-31 07:39:06 +0000806 return true; // Broken: we have all the operands of this instruction!
Chris Lattner413746e2002-10-28 20:48:39 +0000807 return false;
808}
809
Evan Cheng19e3f312007-05-15 01:26:09 +0000810/// getNumExplicitOperands - Returns the number of non-implicit operands.
811///
812unsigned MachineInstr::getNumExplicitOperands() const {
Chris Lattner349c4952008-01-07 03:13:06 +0000813 unsigned NumOperands = TID->getNumOperands();
Chris Lattner8f707e12008-01-07 05:19:29 +0000814 if (!TID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000815 return NumOperands;
816
Dan Gohman9407cd42009-04-15 17:59:11 +0000817 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
818 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000819 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000820 NumOperands++;
821 }
822 return NumOperands;
823}
824
Evan Chengc36b7062011-01-07 23:50:32 +0000825bool MachineInstr::isStackAligningInlineAsm() const {
826 if (isInlineAsm()) {
827 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
828 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
829 return true;
830 }
831 return false;
832}
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000833
Evan Chengfaa51072007-04-26 19:00:32 +0000834/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +0000835/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +0000836/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +0000837int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
838 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +0000839 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +0000840 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000841 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +0000842 continue;
843 unsigned MOReg = MO.getReg();
844 if (!MOReg)
845 continue;
846 if (MOReg == Reg ||
847 (TRI &&
848 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
849 TargetRegisterInfo::isPhysicalRegister(Reg) &&
850 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +0000851 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +0000852 return i;
Evan Cheng576d1232006-12-06 08:27:42 +0000853 }
Evan Cheng32eb1f12007-03-26 22:37:45 +0000854 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +0000855}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000856
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000857/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
858/// indicating if this instruction reads or writes Reg. This also considers
859/// partial defines.
860std::pair<bool,bool>
861MachineInstr::readsWritesVirtualRegister(unsigned Reg,
862 SmallVectorImpl<unsigned> *Ops) const {
863 bool PartDef = false; // Partial redefine.
864 bool FullDef = false; // Full define.
865 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000866
867 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
868 const MachineOperand &MO = getOperand(i);
869 if (!MO.isReg() || MO.getReg() != Reg)
870 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000871 if (Ops)
872 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000873 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000874 Use |= !MO.isUndef();
875 else if (MO.getSubReg())
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000876 PartDef = true;
877 else
878 FullDef = true;
879 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000880 // A partial redefine uses Reg unless there is also a full define.
881 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000882}
883
Evan Cheng6130f662008-03-05 00:59:57 +0000884/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +0000885/// the specified register or -1 if it is not found. If isDead is true, defs
886/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
887/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +0000888int
889MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
890 const TargetRegisterInfo *TRI) const {
891 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +0000892 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +0000893 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000894 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +0000895 continue;
896 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +0000897 bool Found = (MOReg == Reg);
898 if (!Found && TRI && isPhys &&
899 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
900 if (Overlap)
901 Found = TRI->regsOverlap(MOReg, Reg);
902 else
903 Found = TRI->isSubRegister(MOReg, Reg);
904 }
905 if (Found && (!isDead || MO.isDead()))
906 return i;
Evan Chengb371f452007-02-19 21:49:54 +0000907 }
Evan Cheng6130f662008-03-05 00:59:57 +0000908 return -1;
Evan Chengb371f452007-02-19 21:49:54 +0000909}
Evan Cheng19e3f312007-05-15 01:26:09 +0000910
Evan Chengf277ee42007-05-29 18:35:22 +0000911/// findFirstPredOperandIdx() - Find the index of the first operand in the
912/// operand list that is used to represent the predicate. It returns -1 if
913/// none is found.
914int MachineInstr::findFirstPredOperandIdx() const {
Chris Lattner749c6f62008-01-07 07:27:27 +0000915 const TargetInstrDesc &TID = getDesc();
916 if (TID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +0000917 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Chris Lattner749c6f62008-01-07 07:27:27 +0000918 if (TID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +0000919 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +0000920 }
921
Evan Chengf277ee42007-05-29 18:35:22 +0000922 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +0000923}
Evan Chengb371f452007-02-19 21:49:54 +0000924
Bob Wilsond9df5012009-04-09 17:16:43 +0000925/// isRegTiedToUseOperand - Given the index of a register def operand,
926/// check if the register def is tied to a source operand, due to either
927/// two-address elimination or inline assembly constraints. Returns the
928/// first tied use operand index by reference is UseOpIdx is not null.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +0000929bool MachineInstr::
930isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +0000931 if (isInlineAsm()) {
Evan Chengc36b7062011-01-07 23:50:32 +0000932 assert(DefOpIdx > InlineAsm::MIOp_FirstOperand);
Bob Wilsond9df5012009-04-09 17:16:43 +0000933 const MachineOperand &MO = getOperand(DefOpIdx);
Chris Lattnerc30aa7b2009-04-09 23:33:34 +0000934 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +0000935 return false;
Evan Chengef5d0702009-06-24 02:05:51 +0000936 // Determine the actual operand index that corresponds to this index.
Evan Chengfb112882009-03-23 08:01:15 +0000937 unsigned DefNo = 0;
Evan Chengef5d0702009-06-24 02:05:51 +0000938 unsigned DefPart = 0;
Evan Chengc36b7062011-01-07 23:50:32 +0000939 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands();
940 i < e; ) {
Evan Chengfb112882009-03-23 08:01:15 +0000941 const MachineOperand &FMO = getOperand(i);
Jakob Stoklund Olesen45d34fe2009-07-19 19:09:59 +0000942 // After the normal asm operands there may be additional imp-def regs.
943 if (!FMO.isImm())
944 return false;
Evan Chengfb112882009-03-23 08:01:15 +0000945 // Skip over this def.
Evan Chengef5d0702009-06-24 02:05:51 +0000946 unsigned NumOps = InlineAsm::getNumOperandRegisters(FMO.getImm());
947 unsigned PrevDef = i + 1;
948 i = PrevDef + NumOps;
949 if (i > DefOpIdx) {
950 DefPart = DefOpIdx - PrevDef;
Evan Chengfb112882009-03-23 08:01:15 +0000951 break;
Evan Chengef5d0702009-06-24 02:05:51 +0000952 }
Evan Chengfb112882009-03-23 08:01:15 +0000953 ++DefNo;
954 }
Evan Chengc36b7062011-01-07 23:50:32 +0000955 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands();
956 i != e; ++i) {
Evan Chengfb112882009-03-23 08:01:15 +0000957 const MachineOperand &FMO = getOperand(i);
958 if (!FMO.isImm())
959 continue;
960 if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse())
961 continue;
962 unsigned Idx;
Evan Chengef5d0702009-06-24 02:05:51 +0000963 if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) &&
Bob Wilsond9df5012009-04-09 17:16:43 +0000964 Idx == DefNo) {
965 if (UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +0000966 *UseOpIdx = (unsigned)i + 1 + DefPart;
Evan Chengfb112882009-03-23 08:01:15 +0000967 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +0000968 }
Evan Chengfb112882009-03-23 08:01:15 +0000969 }
Evan Chengef5d0702009-06-24 02:05:51 +0000970 return false;
Evan Chengfb112882009-03-23 08:01:15 +0000971 }
972
Bob Wilsond9df5012009-04-09 17:16:43 +0000973 assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!");
Chris Lattner749c6f62008-01-07 07:27:27 +0000974 const TargetInstrDesc &TID = getDesc();
Evan Chengef0732d2008-07-10 07:35:43 +0000975 for (unsigned i = 0, e = TID.getNumOperands(); i != e; ++i) {
976 const MachineOperand &MO = getOperand(i);
Dan Gohman2ce7f202008-12-05 05:45:42 +0000977 if (MO.isReg() && MO.isUse() &&
Bob Wilsond9df5012009-04-09 17:16:43 +0000978 TID.getOperandConstraint(i, TOI::TIED_TO) == (int)DefOpIdx) {
979 if (UseOpIdx)
980 *UseOpIdx = (unsigned)i;
Evan Chengef0732d2008-07-10 07:35:43 +0000981 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +0000982 }
Evan Cheng32dfbea2007-10-12 08:50:34 +0000983 }
984 return false;
985}
986
Evan Chenga24752f2009-03-19 20:30:06 +0000987/// isRegTiedToDefOperand - Return true if the operand of the specified index
988/// is a register use and it is tied to an def operand. It also returns the def
989/// operand index by reference.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +0000990bool MachineInstr::
991isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +0000992 if (isInlineAsm()) {
Evan Chengfb112882009-03-23 08:01:15 +0000993 const MachineOperand &MO = getOperand(UseOpIdx);
Chris Lattner0c8382c2009-04-09 16:50:43 +0000994 if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +0000995 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +0000996
997 // Find the flag operand corresponding to UseOpIdx
998 unsigned FlagIdx, NumOps=0;
Evan Chengc36b7062011-01-07 23:50:32 +0000999 for (FlagIdx = InlineAsm::MIOp_FirstOperand;
1000 FlagIdx < UseOpIdx; FlagIdx += NumOps+1) {
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001001 const MachineOperand &UFMO = getOperand(FlagIdx);
Jakob Stoklund Olesen45d34fe2009-07-19 19:09:59 +00001002 // After the normal asm operands there may be additional imp-def regs.
1003 if (!UFMO.isImm())
1004 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001005 NumOps = InlineAsm::getNumOperandRegisters(UFMO.getImm());
1006 assert(NumOps < getNumOperands() && "Invalid inline asm flag");
1007 if (UseOpIdx < FlagIdx+NumOps+1)
1008 break;
Evan Chengef5d0702009-06-24 02:05:51 +00001009 }
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001010 if (FlagIdx >= UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +00001011 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001012 const MachineOperand &UFMO = getOperand(FlagIdx);
Evan Chengfb112882009-03-23 08:01:15 +00001013 unsigned DefNo;
1014 if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) {
1015 if (!DefOpIdx)
1016 return true;
1017
Evan Chengc36b7062011-01-07 23:50:32 +00001018 unsigned DefIdx = InlineAsm::MIOp_FirstOperand;
Dale Johannesenf1e309e2010-07-02 20:16:09 +00001019 // Remember to adjust the index. First operand is asm string, second is
Evan Chengc36b7062011-01-07 23:50:32 +00001020 // the HasSideEffects and AlignStack bits, then there is a flag for each.
Evan Chengfb112882009-03-23 08:01:15 +00001021 while (DefNo) {
1022 const MachineOperand &FMO = getOperand(DefIdx);
1023 assert(FMO.isImm());
1024 // Skip over this def.
1025 DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1;
1026 --DefNo;
1027 }
Evan Chengef5d0702009-06-24 02:05:51 +00001028 *DefOpIdx = DefIdx + UseOpIdx - FlagIdx;
Evan Chengfb112882009-03-23 08:01:15 +00001029 return true;
1030 }
1031 return false;
1032 }
1033
Evan Chenga24752f2009-03-19 20:30:06 +00001034 const TargetInstrDesc &TID = getDesc();
1035 if (UseOpIdx >= TID.getNumOperands())
1036 return false;
1037 const MachineOperand &MO = getOperand(UseOpIdx);
1038 if (!MO.isReg() || !MO.isUse())
1039 return false;
1040 int DefIdx = TID.getOperandConstraint(UseOpIdx, TOI::TIED_TO);
1041 if (DefIdx == -1)
1042 return false;
1043 if (DefOpIdx)
1044 *DefOpIdx = (unsigned)DefIdx;
1045 return true;
1046}
1047
Dan Gohmane6cd7572010-05-13 20:34:42 +00001048/// clearKillInfo - Clears kill flags on all operands.
1049///
1050void MachineInstr::clearKillInfo() {
1051 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1052 MachineOperand &MO = getOperand(i);
1053 if (MO.isReg() && MO.isUse())
1054 MO.setIsKill(false);
1055 }
1056}
1057
Evan Cheng576d1232006-12-06 08:27:42 +00001058/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
1059///
1060void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
1061 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1062 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001063 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +00001064 continue;
1065 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
1066 MachineOperand &MOp = getOperand(j);
1067 if (!MOp.isIdenticalTo(MO))
1068 continue;
1069 if (MO.isKill())
1070 MOp.setIsKill();
1071 else
1072 MOp.setIsDead();
1073 break;
1074 }
1075 }
1076}
1077
Evan Cheng19e3f312007-05-15 01:26:09 +00001078/// copyPredicates - Copies predicate operand(s) from MI.
1079void MachineInstr::copyPredicates(const MachineInstr *MI) {
Chris Lattner749c6f62008-01-07 07:27:27 +00001080 const TargetInstrDesc &TID = MI->getDesc();
Evan Chengb27087f2008-03-13 00:44:09 +00001081 if (!TID.isPredicable())
1082 return;
1083 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1084 if (TID.OpInfo[i].isPredicate()) {
1085 // Predicated operands must be last operands.
1086 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +00001087 }
1088 }
1089}
1090
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001091void MachineInstr::substituteRegister(unsigned FromReg,
1092 unsigned ToReg,
1093 unsigned SubIdx,
1094 const TargetRegisterInfo &RegInfo) {
1095 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1096 if (SubIdx)
1097 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1098 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1099 MachineOperand &MO = getOperand(i);
1100 if (!MO.isReg() || MO.getReg() != FromReg)
1101 continue;
1102 MO.substPhysReg(ToReg, RegInfo);
1103 }
1104 } else {
1105 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1106 MachineOperand &MO = getOperand(i);
1107 if (!MO.isReg() || MO.getReg() != FromReg)
1108 continue;
1109 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1110 }
1111 }
1112}
1113
Evan Cheng9f1c8312008-07-03 09:09:37 +00001114/// isSafeToMove - Return true if it is safe to move this instruction. If
1115/// SawStore is set to true, it means that there is a store (or call) between
1116/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001117bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001118 AliasAnalysis *AA,
1119 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001120 // Ignore stuff that we obviously can't move.
1121 if (TID->mayStore() || TID->isCall()) {
1122 SawStore = true;
1123 return false;
1124 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001125
1126 if (isLabel() || isDebugValue() ||
Evan Chengc36b7062011-01-07 23:50:32 +00001127 TID->isTerminator() || hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001128 return false;
1129
1130 // See if this instruction does a load. If so, we have to guarantee that the
1131 // loaded value doesn't change between the load and the its intended
1132 // destination. The check for isInvariantLoad gives the targe the chance to
1133 // classify the load as always returning a constant, e.g. a constant pool
1134 // load.
Dan Gohmana70dca12009-10-09 23:27:56 +00001135 if (TID->mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001136 // Otherwise, this is a real load. If there is a store between the load and
Evan Cheng7cc2c402009-07-28 21:49:18 +00001137 // end of block, or if the load is volatile, we can't move it.
Dan Gohmand790a5c2008-10-02 15:04:30 +00001138 return !SawStore && !hasVolatileMemoryRef();
Dan Gohman3e4fb702008-09-24 00:06:15 +00001139
Evan Chengb27087f2008-03-13 00:44:09 +00001140 return true;
1141}
1142
Evan Chengdf3b9932008-08-27 20:33:50 +00001143/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1144/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001145bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001146 AliasAnalysis *AA,
1147 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001148 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001149 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001150 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001151 return false;
1152 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001153 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001154 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001155 continue;
1156 // FIXME: For now, do not remat any instruction with register operands.
1157 // Later on, we can loosen the restriction is the register operands have
1158 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001159 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001160 // partially).
1161 if (MO.isUse())
1162 return false;
1163 else if (!MO.isDead() && MO.getReg() != DstReg)
1164 return false;
1165 }
1166 return true;
1167}
1168
Dan Gohman3e4fb702008-09-24 00:06:15 +00001169/// hasVolatileMemoryRef - Return true if this instruction may have a
1170/// volatile memory reference, or if the information describing the
1171/// memory reference is not available. Return false if it is known to
1172/// have no volatile memory references.
1173bool MachineInstr::hasVolatileMemoryRef() const {
1174 // An instruction known never to access memory won't have a volatile access.
1175 if (!TID->mayStore() &&
1176 !TID->mayLoad() &&
1177 !TID->isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001178 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001179 return false;
1180
1181 // Otherwise, if the instruction has no memory reference information,
1182 // conservatively assume it wasn't preserved.
1183 if (memoperands_empty())
1184 return true;
1185
1186 // Check the memory reference information for volatile references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001187 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
1188 if ((*I)->isVolatile())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001189 return true;
1190
1191 return false;
1192}
1193
Dan Gohmane33f44c2009-10-07 17:38:06 +00001194/// isInvariantLoad - Return true if this instruction is loading from a
1195/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001196/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001197/// of a function if it does not change. This should only return true of
1198/// *all* loads the instruction does are invariant (if it does multiple loads).
1199bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1200 // If the instruction doesn't load at all, it isn't an invariant load.
1201 if (!TID->mayLoad())
1202 return false;
1203
1204 // If the instruction has lost its memoperands, conservatively assume that
1205 // it may not be an invariant load.
1206 if (memoperands_empty())
1207 return false;
1208
1209 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1210
1211 for (mmo_iterator I = memoperands_begin(),
1212 E = memoperands_end(); I != E; ++I) {
1213 if ((*I)->isVolatile()) return false;
1214 if ((*I)->isStore()) return false;
1215
1216 if (const Value *V = (*I)->getValue()) {
1217 // A load from a constant PseudoSourceValue is invariant.
1218 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1219 if (PSV->isConstant(MFI))
1220 continue;
1221 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001222 if (AA && AA->pointsToConstantMemory(
1223 AliasAnalysis::Location(V, (*I)->getSize(),
1224 (*I)->getTBAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001225 continue;
1226 }
1227
1228 // Otherwise assume conservatively.
1229 return false;
1230 }
1231
1232 // Everything checks out.
1233 return true;
1234}
1235
Evan Cheng229694f2009-12-03 02:31:43 +00001236/// isConstantValuePHI - If the specified instruction is a PHI that always
1237/// merges together the same virtual register, return the register, otherwise
1238/// return 0.
1239unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001240 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001241 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001242 assert(getNumOperands() >= 3 &&
1243 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001244
1245 unsigned Reg = getOperand(1).getReg();
1246 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1247 if (getOperand(i).getReg() != Reg)
1248 return 0;
1249 return Reg;
1250}
1251
Evan Chengc36b7062011-01-07 23:50:32 +00001252bool MachineInstr::hasUnmodeledSideEffects() const {
1253 if (getDesc().hasUnmodeledSideEffects())
1254 return true;
1255 if (isInlineAsm()) {
1256 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1257 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1258 return true;
1259 }
1260
1261 return false;
1262}
1263
Evan Chenga57fabe2010-04-08 20:02:37 +00001264/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1265///
1266bool MachineInstr::allDefsAreDead() const {
1267 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1268 const MachineOperand &MO = getOperand(i);
1269 if (!MO.isReg() || MO.isUse())
1270 continue;
1271 if (!MO.isDead())
1272 return false;
1273 }
1274 return true;
1275}
1276
Evan Chengc8f46c42010-10-22 21:49:09 +00001277/// copyImplicitOps - Copy implicit register operands from specified
1278/// instruction to this instruction.
1279void MachineInstr::copyImplicitOps(const MachineInstr *MI) {
1280 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1281 i != e; ++i) {
1282 const MachineOperand &MO = MI->getOperand(i);
1283 if (MO.isReg() && MO.isImplicit())
1284 addOperand(MO);
1285 }
1286}
1287
Brian Gaeke21326fc2004-02-13 04:39:32 +00001288void MachineInstr::dump() const {
David Greene3b325332010-01-04 23:48:20 +00001289 dbgs() << " " << *this;
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001290}
1291
Devang Patelda0e89f2010-06-29 21:51:32 +00001292static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
1293 raw_ostream &CommentOS) {
1294 const LLVMContext &Ctx = MF->getFunction()->getContext();
1295 if (!DL.isUnknown()) { // Print source line info.
1296 DIScope Scope(DL.getScope(Ctx));
1297 // Omit the directory, because it's likely to be long and uninteresting.
1298 if (Scope.Verify())
1299 CommentOS << Scope.getFilename();
1300 else
1301 CommentOS << "<unknown>";
1302 CommentOS << ':' << DL.getLine();
1303 if (DL.getCol() != 0)
1304 CommentOS << ':' << DL.getCol();
1305 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1306 if (!InlinedAtDL.isUnknown()) {
1307 CommentOS << " @[ ";
1308 printDebugLoc(InlinedAtDL, MF, CommentOS);
1309 CommentOS << " ]";
1310 }
1311 }
1312}
1313
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001314void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001315 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1316 const MachineFunction *MF = 0;
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001317 const MachineRegisterInfo *MRI = 0;
Dan Gohman80f6c582009-11-09 19:38:45 +00001318 if (const MachineBasicBlock *MBB = getParent()) {
1319 MF = MBB->getParent();
1320 if (!TM && MF)
1321 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001322 if (MF)
1323 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001324 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001325
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001326 // Save a list of virtual registers.
1327 SmallVector<unsigned, 8> VirtRegs;
1328
Dan Gohman0ba90f32009-10-31 20:19:03 +00001329 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001330 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001331 for (; StartOp < e && getOperand(StartOp).isReg() &&
1332 getOperand(StartOp).isDef() &&
1333 !getOperand(StartOp).isImplicit();
1334 ++StartOp) {
1335 if (StartOp != 0) OS << ", ";
1336 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001337 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001338 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001339 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001340 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001341
Dan Gohman0ba90f32009-10-31 20:19:03 +00001342 if (StartOp != 0)
1343 OS << " = ";
1344
1345 // Print the opcode name.
Chris Lattner749c6f62008-01-07 07:27:27 +00001346 OS << getDesc().getName();
Misha Brukmanedf128a2005-04-21 22:36:52 +00001347
Dan Gohman0ba90f32009-10-31 20:19:03 +00001348 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001349 bool OmittedAnyCallClobbers = false;
1350 bool FirstOp = true;
Evan Chengc36b7062011-01-07 23:50:32 +00001351
1352 if (isInlineAsm()) {
1353 // Print asm string.
1354 OS << " ";
1355 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1356
1357 // Print HasSideEffects, IsAlignStack
1358 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1359 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1360 OS << " [sideeffect]";
1361 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1362 OS << " [alignstack]";
1363
1364 StartOp = InlineAsm::MIOp_FirstOperand;
1365 FirstOp = false;
1366 }
1367
1368
Chris Lattner6a592272002-10-30 01:55:38 +00001369 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001370 const MachineOperand &MO = getOperand(i);
1371
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001372 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001373 VirtRegs.push_back(MO.getReg());
1374
Dan Gohman80f6c582009-11-09 19:38:45 +00001375 // Omit call-clobbered registers which aren't used anywhere. This makes
1376 // call instructions much less noisy on targets where calls clobber lots
1377 // of registers. Don't rely on MO.isDead() because we may be called before
1378 // LiveVariables is run, or we may be looking at a non-allocatable reg.
1379 if (MF && getDesc().isCall() &&
1380 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1381 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001382 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001383 const MachineRegisterInfo &MRI = MF->getRegInfo();
1384 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1385 bool HasAliasLive = false;
1386 for (const unsigned *Alias = TM->getRegisterInfo()->getAliasSet(Reg);
1387 unsigned AliasReg = *Alias; ++Alias)
1388 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1389 HasAliasLive = true;
1390 break;
1391 }
1392 if (!HasAliasLive) {
1393 OmittedAnyCallClobbers = true;
1394 continue;
1395 }
1396 }
1397 }
1398 }
1399
1400 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001401 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001402 if (i < getDesc().NumOperands) {
1403 const TargetOperandInfo &TOI = getDesc().OpInfo[i];
1404 if (TOI.isPredicate())
1405 OS << "pred:";
1406 if (TOI.isOptionalDef())
1407 OS << "opt:";
1408 }
Evan Cheng59b36552010-04-28 20:03:13 +00001409 if (isDebugValue() && MO.isMetadata()) {
1410 // Pretty print DBG_VALUE instructions.
1411 const MDNode *MD = MO.getMetadata();
1412 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1413 OS << "!\"" << MDS->getString() << '\"';
1414 else
1415 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001416 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1417 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Evan Cheng59b36552010-04-28 20:03:13 +00001418 } else
1419 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001420 }
1421
1422 // Briefly indicate whether any call clobbers were omitted.
1423 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001424 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001425 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001426 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001427
Dan Gohman0ba90f32009-10-31 20:19:03 +00001428 bool HaveSemi = false;
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001429 if (Flags) {
1430 if (!HaveSemi) OS << ";"; HaveSemi = true;
1431 OS << " flags: ";
1432
1433 if (Flags & FrameSetup)
1434 OS << "FrameSetup";
1435 }
1436
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001437 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001438 if (!HaveSemi) OS << ";"; HaveSemi = true;
1439
1440 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001441 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1442 i != e; ++i) {
1443 OS << **i;
Oscar Fuentesee56c422010-08-02 06:00:15 +00001444 if (llvm::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001445 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001446 }
1447 }
1448
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001449 // Print the regclass of any virtual registers encountered.
1450 if (MRI && !VirtRegs.empty()) {
1451 if (!HaveSemi) OS << ";"; HaveSemi = true;
1452 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1453 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001454 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001455 for (unsigned j = i+1; j != VirtRegs.size();) {
1456 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1457 ++j;
1458 continue;
1459 }
1460 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001461 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001462 VirtRegs.erase(VirtRegs.begin()+j);
1463 }
1464 }
1465 }
1466
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001467 // Print debug location information.
Dan Gohman80f6c582009-11-09 19:38:45 +00001468 if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001469 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman75ae5932009-11-23 21:29:08 +00001470 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001471 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001472 }
1473
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001474 OS << '\n';
Chris Lattner10491642002-10-30 00:48:05 +00001475}
1476
Owen Andersonb487e722008-01-24 01:10:07 +00001477bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001478 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001479 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001480 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001481 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001482 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001483 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001484 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1485 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001486 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001487 continue;
1488 unsigned Reg = MO.getReg();
1489 if (!Reg)
1490 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001491
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001492 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001493 if (!Found) {
1494 if (MO.isKill())
1495 // The register is already marked kill.
1496 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001497 if (isPhysReg && isRegTiedToDefOperand(i))
1498 // Two-address uses of physregs must not be marked kill.
1499 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001500 MO.setIsKill();
1501 Found = true;
1502 }
1503 } else if (hasAliases && MO.isKill() &&
1504 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001505 // A super-register kill already exists.
1506 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001507 return true;
1508 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001509 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001510 }
1511 }
1512
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001513 // Trim unneeded kill operands.
1514 while (!DeadOps.empty()) {
1515 unsigned OpIdx = DeadOps.back();
1516 if (getOperand(OpIdx).isImplicit())
1517 RemoveOperand(OpIdx);
1518 else
1519 getOperand(OpIdx).setIsKill(false);
1520 DeadOps.pop_back();
1521 }
1522
Bill Wendling4a23d722008-03-03 22:14:33 +00001523 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001524 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001525 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001526 addOperand(MachineOperand::CreateReg(IncomingReg,
1527 false /*IsDef*/,
1528 true /*IsImp*/,
1529 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001530 return true;
1531 }
Dan Gohman3f629402008-09-03 15:56:16 +00001532 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001533}
1534
1535bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001536 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001537 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001538 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Evan Cheng01b2e232008-06-27 22:11:49 +00001539 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001540 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001541 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001542 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1543 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001544 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001545 continue;
1546 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001547 if (!Reg)
1548 continue;
1549
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001550 if (Reg == IncomingReg) {
Jakob Stoklund Olesenb793bc12011-04-05 16:53:50 +00001551 MO.setIsDead();
1552 Found = true;
Dan Gohman3f629402008-09-03 15:56:16 +00001553 } else if (hasAliases && MO.isDead() &&
1554 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001555 // There exists a super-register that's marked dead.
1556 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001557 return true;
Owen Anderson22ae9992008-08-14 18:34:18 +00001558 if (RegInfo->getSubRegisters(IncomingReg) &&
1559 RegInfo->getSuperRegisters(Reg) &&
1560 RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001561 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001562 }
1563 }
1564
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001565 // Trim unneeded dead operands.
1566 while (!DeadOps.empty()) {
1567 unsigned OpIdx = DeadOps.back();
1568 if (getOperand(OpIdx).isImplicit())
1569 RemoveOperand(OpIdx);
1570 else
1571 getOperand(OpIdx).setIsDead(false);
1572 DeadOps.pop_back();
1573 }
1574
Dan Gohman3f629402008-09-03 15:56:16 +00001575 // If not found, this means an alias of one of the operands is dead. Add a
1576 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001577 if (Found || !AddIfNotFound)
1578 return Found;
1579
1580 addOperand(MachineOperand::CreateReg(IncomingReg,
1581 true /*IsDef*/,
1582 true /*IsImp*/,
1583 false /*IsKill*/,
1584 true /*IsDead*/));
1585 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001586}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001587
1588void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1589 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001590 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1591 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1592 if (MO)
1593 return;
1594 } else {
1595 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1596 const MachineOperand &MO = getOperand(i);
1597 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1598 MO.getSubReg() == 0)
1599 return;
1600 }
1601 }
1602 addOperand(MachineOperand::CreateReg(IncomingReg,
1603 true /*IsDef*/,
1604 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001605}
Evan Cheng67eaa082010-03-03 23:37:30 +00001606
Dan Gohmandb497122010-06-18 23:28:01 +00001607void MachineInstr::setPhysRegsDeadExcept(const SmallVectorImpl<unsigned> &UsedRegs,
1608 const TargetRegisterInfo &TRI) {
1609 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1610 MachineOperand &MO = getOperand(i);
1611 if (!MO.isReg() || !MO.isDef()) continue;
1612 unsigned Reg = MO.getReg();
1613 if (Reg == 0) continue;
1614 bool Dead = true;
1615 for (SmallVectorImpl<unsigned>::const_iterator I = UsedRegs.begin(),
1616 E = UsedRegs.end(); I != E; ++I)
1617 if (TRI.regsOverlap(*I, Reg)) {
1618 Dead = false;
1619 break;
1620 }
1621 // If there are no uses, including partial uses, the def is dead.
1622 if (Dead) MO.setIsDead();
1623 }
1624}
1625
Evan Cheng67eaa082010-03-03 23:37:30 +00001626unsigned
1627MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
1628 unsigned Hash = MI->getOpcode() * 37;
1629 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1630 const MachineOperand &MO = MI->getOperand(i);
1631 uint64_t Key = (uint64_t)MO.getType() << 32;
1632 switch (MO.getType()) {
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001633 default: break;
1634 case MachineOperand::MO_Register:
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001635 if (MO.isDef() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001636 continue; // Skip virtual register defs.
1637 Key |= MO.getReg();
1638 break;
1639 case MachineOperand::MO_Immediate:
1640 Key |= MO.getImm();
1641 break;
1642 case MachineOperand::MO_FrameIndex:
1643 case MachineOperand::MO_ConstantPoolIndex:
1644 case MachineOperand::MO_JumpTableIndex:
1645 Key |= MO.getIndex();
1646 break;
1647 case MachineOperand::MO_MachineBasicBlock:
1648 Key |= DenseMapInfo<void*>::getHashValue(MO.getMBB());
1649 break;
1650 case MachineOperand::MO_GlobalAddress:
1651 Key |= DenseMapInfo<void*>::getHashValue(MO.getGlobal());
1652 break;
1653 case MachineOperand::MO_BlockAddress:
1654 Key |= DenseMapInfo<void*>::getHashValue(MO.getBlockAddress());
1655 break;
1656 case MachineOperand::MO_MCSymbol:
1657 Key |= DenseMapInfo<void*>::getHashValue(MO.getMCSymbol());
1658 break;
Evan Cheng67eaa082010-03-03 23:37:30 +00001659 }
1660 Key += ~(Key << 32);
1661 Key ^= (Key >> 22);
1662 Key += ~(Key << 13);
1663 Key ^= (Key >> 8);
1664 Key += (Key << 3);
1665 Key ^= (Key >> 15);
1666 Key += ~(Key << 27);
1667 Key ^= (Key >> 31);
1668 Hash = (unsigned)Key + Hash * 37;
1669 }
1670 return Hash;
1671}