blob: 73fab21294af0054e0245cf45fbbd601110835a0 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AlphaISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AlphaISelLowering.h"
15#include "AlphaTargetMachine.h"
Eli Friedmanc52e5592009-07-19 01:11:32 +000016#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000017#include "llvm/CodeGen/MachineFrameInfo.h"
18#include "llvm/CodeGen/MachineFunction.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner1b989192007-12-31 04:13:23 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Eli Friedmanc52e5592009-07-19 01:11:32 +000023#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattnerc4c40a92009-07-28 03:13:23 +000024#include "llvm/Target/TargetLoweringObjectFile.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025#include "llvm/Constants.h"
26#include "llvm/Function.h"
27#include "llvm/Module.h"
Andrew Lenharthc69be952008-10-07 02:10:26 +000028#include "llvm/Intrinsics.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029#include "llvm/Support/CommandLine.h"
Edwin Török2b331342009-07-08 19:04:27 +000030#include "llvm/Support/ErrorHandling.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000031#include "llvm/Support/raw_ostream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032using namespace llvm;
33
Chris Lattnere6ad12f2009-07-31 18:48:30 +000034namespace {
Chris Lattnerc4c40a92009-07-28 03:13:23 +000035class TargetLoweringObjectFileAlpha : public TargetLoweringObjectFile {
36public:
Chris Lattnere6ad12f2009-07-31 18:48:30 +000037 void Initialize(MCContext &Ctx, const TargetMachine &TM) {
38 TargetLoweringObjectFile::Initialize(Ctx, TM);
Chris Lattner9de48762009-08-01 21:11:14 +000039 TextSection = getOrCreateSection("_text", true,
40 SectionKind::get(SectionKind::Text));
41 DataSection = getOrCreateSection("_data", true,
42 SectionKind::get(SectionKind::DataRel));
Chris Lattnercc3f15c2009-08-01 23:44:04 +000043 ReadOnlySection = getOrCreateSection("_rodata", true,
44 SectionKind::get(SectionKind::ReadOnly));
Chris Lattnerc4c40a92009-07-28 03:13:23 +000045 }
46};
Chris Lattnere6ad12f2009-07-31 18:48:30 +000047}
Chris Lattnerc4c40a92009-07-28 03:13:23 +000048
49
50
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051/// AddLiveIn - This helper function adds the specified physical register to the
52/// MachineFunction as a live in value. It also creates a corresponding virtual
53/// register for it.
54static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
55 TargetRegisterClass *RC) {
56 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner1b989192007-12-31 04:13:23 +000057 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
58 MF.getRegInfo().addLiveIn(PReg, VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000059 return VReg;
60}
61
Chris Lattnerc4c40a92009-07-28 03:13:23 +000062AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM)
63 : TargetLowering(TM, new TargetLoweringObjectFileAlpha()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000064 // Set up the TargetLowering object.
Dan Gohman9e1657f2009-06-14 23:30:43 +000065 //I am having problems with shr n i8 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066 setShiftAmountType(MVT::i64);
Duncan Sands8cf4a822008-11-23 15:47:28 +000067 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068
69 setUsesGlobalOffsetTable(true);
70
71 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
72 addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass);
73 addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass);
Andrew Lenharthc69be952008-10-07 02:10:26 +000074
75 // We want to custom lower some of our intrinsics.
76 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
77
Evan Cheng08c171a2008-10-14 21:26:46 +000078 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
79 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080
Evan Cheng08c171a2008-10-14 21:26:46 +000081 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
82 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000083
Evan Cheng08c171a2008-10-14 21:26:46 +000084 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
85 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
86 setLoadExtAction(ISD::SEXTLOAD, MVT::i16, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000087
Eli Friedman07d8ebd2009-07-17 05:23:03 +000088 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
89
Dan Gohmanf17a25c2007-07-18 16:29:46 +000090 // setOperationAction(ISD::BRIND, MVT::Other, Expand);
91 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
92 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
93 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
94
95 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
96
97 setOperationAction(ISD::FREM, MVT::f32, Expand);
98 setOperationAction(ISD::FREM, MVT::f64, Expand);
99
100 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
101 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
102 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
103 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
104
105 if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) {
106 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
107 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
108 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
109 }
110 setOperationAction(ISD::BSWAP , MVT::i64, Expand);
111 setOperationAction(ISD::ROTL , MVT::i64, Expand);
112 setOperationAction(ISD::ROTR , MVT::i64, Expand);
113
114 setOperationAction(ISD::SREM , MVT::i64, Custom);
115 setOperationAction(ISD::UREM , MVT::i64, Custom);
116 setOperationAction(ISD::SDIV , MVT::i64, Custom);
117 setOperationAction(ISD::UDIV , MVT::i64, Custom);
118
Andrew Lenharthc69be952008-10-07 02:10:26 +0000119 setOperationAction(ISD::ADDC , MVT::i64, Expand);
120 setOperationAction(ISD::ADDE , MVT::i64, Expand);
121 setOperationAction(ISD::SUBC , MVT::i64, Expand);
122 setOperationAction(ISD::SUBE , MVT::i64, Expand);
123
Chris Lattner418b09b2008-10-09 04:50:56 +0000124 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
Andrew Lenharth11a2c5f2008-11-11 06:06:07 +0000125 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
Chris Lattner418b09b2008-10-09 04:50:56 +0000126
Andrew Lenharthc69be952008-10-07 02:10:26 +0000127
Dan Gohman2f7b1982007-10-11 23:21:31 +0000128 // We don't support sin/cos/sqrt/pow
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000129 setOperationAction(ISD::FSIN , MVT::f64, Expand);
130 setOperationAction(ISD::FCOS , MVT::f64, Expand);
131 setOperationAction(ISD::FSIN , MVT::f32, Expand);
132 setOperationAction(ISD::FCOS , MVT::f32, Expand);
133
134 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
135 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Dan Gohman2f7b1982007-10-11 23:21:31 +0000136
137 setOperationAction(ISD::FPOW , MVT::f32, Expand);
138 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Dale Johannesen92b33082008-09-04 00:47:13 +0000139
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000140 setOperationAction(ISD::SETCC, MVT::f32, Promote);
141
142 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Promote);
143
144 // We don't have line number support yet.
Dan Gohman472d12c2008-06-30 20:59:49 +0000145 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000146 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Dan Gohmanfa607c92008-07-01 00:05:16 +0000147 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
148 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000149
150 // Not implemented yet.
151 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
152 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
153 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
154
Bill Wendlingfef06052008-09-16 21:48:12 +0000155 // We want to legalize GlobalAddress and ConstantPool and
156 // ExternalSymbols nodes into the appropriate instructions to
157 // materialize the address.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000158 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
159 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
Bill Wendlingfef06052008-09-16 21:48:12 +0000160 setOperationAction(ISD::ExternalSymbol, MVT::i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000161 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
162
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000163 setOperationAction(ISD::VASTART, MVT::Other, Custom);
164 setOperationAction(ISD::VAEND, MVT::Other, Expand);
165 setOperationAction(ISD::VACOPY, MVT::Other, Custom);
166 setOperationAction(ISD::VAARG, MVT::Other, Custom);
167 setOperationAction(ISD::VAARG, MVT::i32, Custom);
168
169 setOperationAction(ISD::RET, MVT::Other, Custom);
170
171 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
172 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
173
174 setStackPointerRegisterToSaveRestore(Alpha::R30);
175
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000176 addLegalFPImmediate(APFloat(+0.0)); //F31
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000177 addLegalFPImmediate(APFloat(+0.0f)); //F31
Dale Johannesenbbe2b702007-08-30 00:23:21 +0000178 addLegalFPImmediate(APFloat(-0.0)); //-F31
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000179 addLegalFPImmediate(APFloat(-0.0f)); //-F31
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000180
181 setJumpBufSize(272);
182 setJumpBufAlignment(16);
183
184 computeRegisterProperties();
185}
186
Duncan Sands4a361272009-01-01 15:52:00 +0000187MVT AlphaTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel502151f2008-03-10 15:42:14 +0000188 return MVT::i64;
189}
190
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000191const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const {
192 switch (Opcode) {
193 default: return 0;
194 case AlphaISD::CVTQT_: return "Alpha::CVTQT_";
195 case AlphaISD::CVTQS_: return "Alpha::CVTQS_";
196 case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_";
197 case AlphaISD::GPRelHi: return "Alpha::GPRelHi";
198 case AlphaISD::GPRelLo: return "Alpha::GPRelLo";
199 case AlphaISD::RelLit: return "Alpha::RelLit";
200 case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr";
201 case AlphaISD::CALL: return "Alpha::CALL";
202 case AlphaISD::DivCall: return "Alpha::DivCall";
203 case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG";
204 case AlphaISD::COND_BRANCH_I: return "Alpha::COND_BRANCH_I";
205 case AlphaISD::COND_BRANCH_F: return "Alpha::COND_BRANCH_F";
206 }
207}
208
Bill Wendling045f2632009-07-01 18:50:55 +0000209/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +0000210unsigned AlphaTargetLowering::getFunctionAlignment(const Function *F) const {
211 return 4;
212}
213
Dan Gohman8181bd12008-07-27 21:46:04 +0000214static SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +0000215 MVT PtrVT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000216 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000217 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
218 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000219 // FIXME there isn't really any debug info here
220 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000221
Dale Johannesen175fdef2009-02-06 21:50:26 +0000222 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, JTI,
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000223 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dale Johannesen175fdef2009-02-06 21:50:26 +0000224 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, JTI, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000225 return Lo;
226}
227
228//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/
229//AA-PY8AC-TET1_html/callCH3.html#BLOCK21
230
231//For now, just use variable size stack frame format
232
233//In a standard call, the first six items are passed in registers $16
234//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
235//of argument-to-register correspondence.) The remaining items are
236//collected in a memory argument list that is a naturally aligned
237//array of quadwords. In a standard call, this list, if present, must
238//be passed at 0(SP).
239//7 ... n 0(SP) ... (n-7)*8(SP)
240
241// //#define FP $15
242// //#define RA $26
243// //#define PV $27
244// //#define GP $29
245// //#define SP $30
246
Eli Friedmanc52e5592009-07-19 01:11:32 +0000247#include "AlphaGenCallingConv.inc"
248
249SDValue AlphaTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
250 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
251 SDValue Chain = TheCall->getChain();
252 SDValue Callee = TheCall->getCallee();
253 bool isVarArg = TheCall->isVarArg();
254 DebugLoc dl = Op.getDebugLoc();
255 MachineFunction &MF = DAG.getMachineFunction();
256 unsigned CC = MF.getFunction()->getCallingConv();
257
258 // Analyze operands of the call, assigning locations to each operand.
259 SmallVector<CCValAssign, 16> ArgLocs;
Owen Anderson175b6542009-07-22 00:24:57 +0000260 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, *DAG.getContext());
Eli Friedmanc52e5592009-07-19 01:11:32 +0000261
262 CCInfo.AnalyzeCallOperands(TheCall, CC_Alpha);
263
264 // Get a count of how many bytes are to be pushed on the stack.
265 unsigned NumBytes = CCInfo.getNextStackOffset();
266
267 Chain = DAG.getCALLSEQ_START(Chain, DAG.getConstant(NumBytes,
268 getPointerTy(), true));
269
270 SmallVector<std::pair<unsigned, SDValue>, 4> RegsToPass;
271 SmallVector<SDValue, 12> MemOpChains;
272 SDValue StackPtr;
273
274 // Walk the register/memloc assignments, inserting copies/loads.
275 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
276 CCValAssign &VA = ArgLocs[i];
277
278 // Arguments start after the 5 first operands of ISD::CALL
279 SDValue Arg = TheCall->getArg(i);
280
281 // Promote the value if needed.
282 switch (VA.getLocInfo()) {
283 default: assert(0 && "Unknown loc info!");
284 case CCValAssign::Full: break;
285 case CCValAssign::SExt:
286 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
287 break;
288 case CCValAssign::ZExt:
289 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
290 break;
291 case CCValAssign::AExt:
292 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
293 break;
294 }
295
296 // Arguments that can be passed on register must be kept at RegsToPass
297 // vector
298 if (VA.isRegLoc()) {
299 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
300 } else {
301 assert(VA.isMemLoc());
302
303 if (StackPtr.getNode() == 0)
304 StackPtr = DAG.getCopyFromReg(Chain, dl, Alpha::R30, MVT::i64);
305
306 SDValue PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(),
307 StackPtr,
308 DAG.getIntPtrConstant(VA.getLocMemOffset()));
309
310 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
311 PseudoSourceValue::getStack(), 0));
312 }
313 }
314
315 // Transform all store nodes into one single node because all store nodes are
316 // independent of each other.
317 if (!MemOpChains.empty())
318 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
319 &MemOpChains[0], MemOpChains.size());
320
321 // Build a sequence of copy-to-reg nodes chained together with token chain and
322 // flag operands which copy the outgoing args into registers. The InFlag in
323 // necessary since all emited instructions must be stuck together.
324 SDValue InFlag;
325 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
326 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
327 RegsToPass[i].second, InFlag);
328 InFlag = Chain.getValue(1);
329 }
330
331 // Returns a chain & a flag for retval copy to use.
332 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
333 SmallVector<SDValue, 8> Ops;
334 Ops.push_back(Chain);
335 Ops.push_back(Callee);
336
337 // Add argument registers to the end of the list so that they are
338 // known live into the call.
339 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
340 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
341 RegsToPass[i].second.getValueType()));
342
343 if (InFlag.getNode())
344 Ops.push_back(InFlag);
345
346 Chain = DAG.getNode(AlphaISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
347 InFlag = Chain.getValue(1);
348
349 // Create the CALLSEQ_END node.
350 Chain = DAG.getCALLSEQ_END(Chain,
351 DAG.getConstant(NumBytes, getPointerTy(), true),
352 DAG.getConstant(0, getPointerTy(), true),
353 InFlag);
354 InFlag = Chain.getValue(1);
355
356 // Handle result values, copying them out of physregs into vregs that we
357 // return.
358 return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG),
359 Op.getResNo());
360}
361
362/// LowerCallResult - Lower the result values of an ISD::CALL into the
363/// appropriate copies out of appropriate physical registers. This assumes that
364/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
365/// being lowered. Returns a SDNode with the same number of values as the
366/// ISD::CALL.
367SDNode*
368AlphaTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
369 CallSDNode *TheCall,
370 unsigned CallingConv,
371 SelectionDAG &DAG) {
372 bool isVarArg = TheCall->isVarArg();
373 DebugLoc dl = TheCall->getDebugLoc();
374
375 // Assign locations to each value returned by this call.
376 SmallVector<CCValAssign, 16> RVLocs;
377 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs,
Owen Anderson175b6542009-07-22 00:24:57 +0000378 *DAG.getContext());
Eli Friedmanc52e5592009-07-19 01:11:32 +0000379
380 CCInfo.AnalyzeCallResult(TheCall, RetCC_Alpha);
381 SmallVector<SDValue, 8> ResultVals;
382
383 // Copy all of the result registers out of their specified physreg.
384 for (unsigned i = 0; i != RVLocs.size(); ++i) {
385 CCValAssign &VA = RVLocs[i];
386
387 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
388 VA.getLocVT(), InFlag).getValue(1);
389 SDValue RetValue = Chain.getValue(0);
390 InFlag = Chain.getValue(2);
391
392 // If this is an 8/16/32-bit value, it is really passed promoted to 64
393 // bits. Insert an assert[sz]ext to capture this, then truncate to the
394 // right size.
395 if (VA.getLocInfo() == CCValAssign::SExt)
396 RetValue = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), RetValue,
397 DAG.getValueType(VA.getValVT()));
398 else if (VA.getLocInfo() == CCValAssign::ZExt)
399 RetValue = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), RetValue,
400 DAG.getValueType(VA.getValVT()));
401
402 if (VA.getLocInfo() != CCValAssign::Full)
403 RetValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), RetValue);
404
405 ResultVals.push_back(RetValue);
406 }
407
408 ResultVals.push_back(Chain);
409
410 // Merge everything together with a MERGE_VALUES node.
411 return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
412 &ResultVals[0], ResultVals.size()).getNode();
413}
414
Dan Gohman8181bd12008-07-27 21:46:04 +0000415static SDValue LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000416 int &VarArgsBase,
417 int &VarArgsOffset) {
418 MachineFunction &MF = DAG.getMachineFunction();
419 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman8181bd12008-07-27 21:46:04 +0000420 std::vector<SDValue> ArgValues;
421 SDValue Root = Op.getOperand(0);
Dale Johannesenea996922009-02-04 20:06:27 +0000422 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000423
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000424 unsigned args_int[] = {
425 Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21};
426 unsigned args_float[] = {
427 Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21};
428
Gabor Greif1c80d112008-08-28 21:40:38 +0000429 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e; ++ArgNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000430 SDValue argt;
Duncan Sands92c43912008-06-06 12:08:01 +0000431 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +0000432 SDValue ArgVal;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000433
434 if (ArgNo < 6) {
Duncan Sands92c43912008-06-06 12:08:01 +0000435 switch (ObjectVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000436 default:
Duncan Sands92c43912008-06-06 12:08:01 +0000437 assert(false && "Invalid value type!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000438 case MVT::f64:
439 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
440 &Alpha::F8RCRegClass);
Dale Johannesenea996922009-02-04 20:06:27 +0000441 ArgVal = DAG.getCopyFromReg(Root, dl, args_float[ArgNo], ObjectVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000442 break;
443 case MVT::f32:
444 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
445 &Alpha::F4RCRegClass);
Dale Johannesenea996922009-02-04 20:06:27 +0000446 ArgVal = DAG.getCopyFromReg(Root, dl, args_float[ArgNo], ObjectVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000447 break;
448 case MVT::i64:
449 args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo],
450 &Alpha::GPRCRegClass);
Dale Johannesenea996922009-02-04 20:06:27 +0000451 ArgVal = DAG.getCopyFromReg(Root, dl, args_int[ArgNo], MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000452 break;
453 }
454 } else { //more args
455 // Create the frame index object for this incoming parameter...
456 int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6));
457
458 // Create the SelectionDAG nodes corresponding to a load
459 //from this parameter
Dan Gohman8181bd12008-07-27 21:46:04 +0000460 SDValue FIN = DAG.getFrameIndex(FI, MVT::i64);
Dale Johannesenea996922009-02-04 20:06:27 +0000461 ArgVal = DAG.getLoad(ObjectVT, dl, Root, FIN, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000462 }
463 ArgValues.push_back(ArgVal);
464 }
465
466 // If the functions takes variable number of arguments, copy all regs to stack
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000467 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000468 if (isVarArg) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000469 VarArgsOffset = (Op.getNode()->getNumValues()-1) * 8;
Dan Gohman8181bd12008-07-27 21:46:04 +0000470 std::vector<SDValue> LS;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000471 for (int i = 0; i < 6; ++i) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000472 if (TargetRegisterInfo::isPhysicalRegister(args_int[i]))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000473 args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass);
Dale Johannesenea996922009-02-04 20:06:27 +0000474 SDValue argt = DAG.getCopyFromReg(Root, dl, args_int[i], MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000475 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
476 if (i == 0) VarArgsBase = FI;
Dan Gohman8181bd12008-07-27 21:46:04 +0000477 SDValue SDFI = DAG.getFrameIndex(FI, MVT::i64);
Dale Johannesenea996922009-02-04 20:06:27 +0000478 LS.push_back(DAG.getStore(Root, dl, argt, SDFI, NULL, 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000479
Dan Gohman1e57df32008-02-10 18:45:23 +0000480 if (TargetRegisterInfo::isPhysicalRegister(args_float[i]))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000481 args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass);
Dale Johannesenea996922009-02-04 20:06:27 +0000482 argt = DAG.getCopyFromReg(Root, dl, args_float[i], MVT::f64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000483 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
484 SDFI = DAG.getFrameIndex(FI, MVT::i64);
Dale Johannesenea996922009-02-04 20:06:27 +0000485 LS.push_back(DAG.getStore(Root, dl, argt, SDFI, NULL, 0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000486 }
487
488 //Set up a token factor with all the stack traffic
Dale Johannesenea996922009-02-04 20:06:27 +0000489 Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &LS[0], LS.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000490 }
491
492 ArgValues.push_back(Root);
493
494 // Return the new list of results.
Dale Johannesenea996922009-02-04 20:06:27 +0000495 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sands42d7bb82008-12-01 11:41:29 +0000496 &ArgValues[0], ArgValues.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000497}
498
Dan Gohman8181bd12008-07-27 21:46:04 +0000499static SDValue LowerRET(SDValue Op, SelectionDAG &DAG) {
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000500 DebugLoc dl = Op.getDebugLoc();
501 SDValue Copy = DAG.getCopyToReg(Op.getOperand(0), dl, Alpha::R26,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502 DAG.getNode(AlphaISD::GlobalRetAddr,
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000503 DebugLoc::getUnknownLoc(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000504 MVT::i64),
Dan Gohman8181bd12008-07-27 21:46:04 +0000505 SDValue());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000506 switch (Op.getNumOperands()) {
507 default:
Edwin Törökbd448e32009-07-14 16:55:14 +0000508 llvm_unreachable("Do not know how to return this many arguments!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000509 case 1:
510 break;
Dan Gohman8181bd12008-07-27 21:46:04 +0000511 //return SDValue(); // ret void is legal
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000512 case 3: {
Duncan Sands92c43912008-06-06 12:08:01 +0000513 MVT ArgVT = Op.getOperand(1).getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000514 unsigned ArgReg;
Duncan Sands92c43912008-06-06 12:08:01 +0000515 if (ArgVT.isInteger())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000516 ArgReg = Alpha::R0;
517 else {
Duncan Sands92c43912008-06-06 12:08:01 +0000518 assert(ArgVT.isFloatingPoint());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000519 ArgReg = Alpha::F0;
520 }
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000521 Copy = DAG.getCopyToReg(Copy, dl, ArgReg,
522 Op.getOperand(1), Copy.getValue(1));
Chris Lattner1b989192007-12-31 04:13:23 +0000523 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
524 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000525 break;
526 }
Andrew Lenharthc69be952008-10-07 02:10:26 +0000527 case 5: {
528 MVT ArgVT = Op.getOperand(1).getValueType();
529 unsigned ArgReg1, ArgReg2;
530 if (ArgVT.isInteger()) {
531 ArgReg1 = Alpha::R0;
532 ArgReg2 = Alpha::R1;
533 } else {
534 assert(ArgVT.isFloatingPoint());
535 ArgReg1 = Alpha::F0;
536 ArgReg2 = Alpha::F1;
537 }
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000538 Copy = DAG.getCopyToReg(Copy, dl, ArgReg1,
539 Op.getOperand(1), Copy.getValue(1));
Andrew Lenharthc69be952008-10-07 02:10:26 +0000540 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
541 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg1)
542 == DAG.getMachineFunction().getRegInfo().liveout_end())
543 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg1);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000544 Copy = DAG.getCopyToReg(Copy, dl, ArgReg2,
545 Op.getOperand(3), Copy.getValue(1));
Andrew Lenharthc69be952008-10-07 02:10:26 +0000546 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
547 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg2)
548 == DAG.getMachineFunction().getRegInfo().liveout_end())
549 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg2);
550 break;
551 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000552 }
Dale Johannesenb03cc3f2009-02-04 23:02:30 +0000553 return DAG.getNode(AlphaISD::RET_FLAG, dl,
554 MVT::Other, Copy, Copy.getValue(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000555}
556
Dan Gohman8181bd12008-07-27 21:46:04 +0000557void AlphaTargetLowering::LowerVAARG(SDNode *N, SDValue &Chain,
558 SDValue &DataPtr, SelectionDAG &DAG) {
Duncan Sandsac496a12008-07-04 11:47:58 +0000559 Chain = N->getOperand(0);
Dan Gohman8181bd12008-07-27 21:46:04 +0000560 SDValue VAListP = N->getOperand(1);
Duncan Sandsac496a12008-07-04 11:47:58 +0000561 const Value *VAListS = cast<SrcValueSDNode>(N->getOperand(2))->getValue();
Dale Johannesen85fc0932009-02-04 01:48:28 +0000562 DebugLoc dl = N->getDebugLoc();
Duncan Sandsac496a12008-07-04 11:47:58 +0000563
Dale Johannesen85fc0932009-02-04 01:48:28 +0000564 SDValue Base = DAG.getLoad(MVT::i64, dl, Chain, VAListP, VAListS, 0);
565 SDValue Tmp = DAG.getNode(ISD::ADD, dl, MVT::i64, VAListP,
Duncan Sandsac496a12008-07-04 11:47:58 +0000566 DAG.getConstant(8, MVT::i64));
Dale Johannesen85fc0932009-02-04 01:48:28 +0000567 SDValue Offset = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Base.getValue(1),
Duncan Sandsac496a12008-07-04 11:47:58 +0000568 Tmp, NULL, 0, MVT::i32);
Dale Johannesen85fc0932009-02-04 01:48:28 +0000569 DataPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Base, Offset);
Duncan Sandsac496a12008-07-04 11:47:58 +0000570 if (N->getValueType(0).isFloatingPoint())
571 {
572 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
Dale Johannesen85fc0932009-02-04 01:48:28 +0000573 SDValue FPDataPtr = DAG.getNode(ISD::SUB, dl, MVT::i64, DataPtr,
Duncan Sandsac496a12008-07-04 11:47:58 +0000574 DAG.getConstant(8*6, MVT::i64));
Dale Johannesen85fc0932009-02-04 01:48:28 +0000575 SDValue CC = DAG.getSetCC(dl, MVT::i64, Offset,
Duncan Sandsac496a12008-07-04 11:47:58 +0000576 DAG.getConstant(8*6, MVT::i64), ISD::SETLT);
Dale Johannesen85fc0932009-02-04 01:48:28 +0000577 DataPtr = DAG.getNode(ISD::SELECT, dl, MVT::i64, CC, FPDataPtr, DataPtr);
Duncan Sandsac496a12008-07-04 11:47:58 +0000578 }
579
Dale Johannesen85fc0932009-02-04 01:48:28 +0000580 SDValue NewOffset = DAG.getNode(ISD::ADD, dl, MVT::i64, Offset,
Duncan Sandsac496a12008-07-04 11:47:58 +0000581 DAG.getConstant(8, MVT::i64));
Dale Johannesen85fc0932009-02-04 01:48:28 +0000582 Chain = DAG.getTruncStore(Offset.getValue(1), dl, NewOffset, Tmp, NULL, 0,
Duncan Sandsac496a12008-07-04 11:47:58 +0000583 MVT::i32);
584}
585
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000586/// LowerOperation - Provide custom lowering hooks for some operations.
587///
Dan Gohman8181bd12008-07-27 21:46:04 +0000588SDValue AlphaTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +0000589 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000590 switch (Op.getOpcode()) {
Edwin Törökbd448e32009-07-14 16:55:14 +0000591 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000592 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG,
593 VarArgsBase,
594 VarArgsOffset);
Eli Friedmanc52e5592009-07-19 01:11:32 +0000595 case ISD::CALL: return LowerCALL(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000596 case ISD::RET: return LowerRET(Op,DAG);
597 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
598
Andrew Lenharthc69be952008-10-07 02:10:26 +0000599 case ISD::INTRINSIC_WO_CHAIN: {
600 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
601 switch (IntNo) {
602 default: break; // Don't custom lower most intrinsics.
603 case Intrinsic::alpha_umulh:
Dale Johannesen175fdef2009-02-06 21:50:26 +0000604 return DAG.getNode(ISD::MULHU, dl, MVT::i64,
605 Op.getOperand(1), Op.getOperand(2));
Andrew Lenharthc69be952008-10-07 02:10:26 +0000606 }
607 }
608
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000609 case ISD::SINT_TO_FP: {
Duncan Sands92c43912008-06-06 12:08:01 +0000610 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000611 "Unhandled SINT_TO_FP type in custom expander!");
Dan Gohman8181bd12008-07-27 21:46:04 +0000612 SDValue LD;
Duncan Sands92c43912008-06-06 12:08:01 +0000613 bool isDouble = Op.getValueType() == MVT::f64;
Dale Johannesen175fdef2009-02-06 21:50:26 +0000614 LD = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op.getOperand(0));
615 SDValue FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_, dl,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000616 isDouble?MVT::f64:MVT::f32, LD);
617 return FP;
618 }
619 case ISD::FP_TO_SINT: {
Duncan Sands92c43912008-06-06 12:08:01 +0000620 bool isDouble = Op.getOperand(0).getValueType() == MVT::f64;
Dan Gohman8181bd12008-07-27 21:46:04 +0000621 SDValue src = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000622
623 if (!isDouble) //Promote
Dale Johannesen175fdef2009-02-06 21:50:26 +0000624 src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000625
Dale Johannesen175fdef2009-02-06 21:50:26 +0000626 src = DAG.getNode(AlphaISD::CVTTQ_, dl, MVT::f64, src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000627
Dale Johannesen175fdef2009-02-06 21:50:26 +0000628 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, src);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000629 }
630 case ISD::ConstantPool: {
631 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
632 Constant *C = CP->getConstVal();
Dan Gohman8181bd12008-07-27 21:46:04 +0000633 SDValue CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment());
Dale Johannesen175fdef2009-02-06 21:50:26 +0000634 // FIXME there isn't really any debug info here
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000635
Dale Johannesen175fdef2009-02-06 21:50:26 +0000636 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, CPI,
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000637 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dale Johannesen175fdef2009-02-06 21:50:26 +0000638 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, CPI, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000639 return Lo;
640 }
641 case ISD::GlobalTLSAddress:
Edwin Törökbd448e32009-07-14 16:55:14 +0000642 llvm_unreachable("TLS not implemented for Alpha.");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000643 case ISD::GlobalAddress: {
644 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
645 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman8181bd12008-07-27 21:46:04 +0000646 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset());
Dale Johannesen175fdef2009-02-06 21:50:26 +0000647 // FIXME there isn't really any debug info here
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000648
649 // if (!GV->hasWeakLinkage() && !GV->isDeclaration() && !GV->hasLinkOnceLinkage()) {
Rafael Espindolaa168fc92009-01-15 20:18:42 +0000650 if (GV->hasLocalLinkage()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000651 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, GA,
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000652 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dale Johannesen175fdef2009-02-06 21:50:26 +0000653 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, GA, Hi);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000654 return Lo;
655 } else
Dale Johannesen175fdef2009-02-06 21:50:26 +0000656 return DAG.getNode(AlphaISD::RelLit, dl, MVT::i64, GA,
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000657 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000658 }
Bill Wendlingfef06052008-09-16 21:48:12 +0000659 case ISD::ExternalSymbol: {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000660 return DAG.getNode(AlphaISD::RelLit, dl, MVT::i64,
Bill Wendlingfef06052008-09-16 21:48:12 +0000661 DAG.getTargetExternalSymbol(cast<ExternalSymbolSDNode>(Op)
662 ->getSymbol(), MVT::i64),
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000663 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000664 }
Bill Wendlingfef06052008-09-16 21:48:12 +0000665
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000666 case ISD::UREM:
667 case ISD::SREM:
668 //Expand only on constant case
669 if (Op.getOperand(1).getOpcode() == ISD::Constant) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000670 MVT VT = Op.getNode()->getValueType(0);
671 SDValue Tmp1 = Op.getNode()->getOpcode() == ISD::UREM ?
672 BuildUDIV(Op.getNode(), DAG, NULL) :
673 BuildSDIV(Op.getNode(), DAG, NULL);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000674 Tmp1 = DAG.getNode(ISD::MUL, dl, VT, Tmp1, Op.getOperand(1));
675 Tmp1 = DAG.getNode(ISD::SUB, dl, VT, Op.getOperand(0), Tmp1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000676 return Tmp1;
677 }
678 //fall through
679 case ISD::SDIV:
680 case ISD::UDIV:
Duncan Sands92c43912008-06-06 12:08:01 +0000681 if (Op.getValueType().isInteger()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000682 if (Op.getOperand(1).getOpcode() == ISD::Constant)
Gabor Greif1c80d112008-08-28 21:40:38 +0000683 return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.getNode(), DAG, NULL)
684 : BuildUDIV(Op.getNode(), DAG, NULL);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000685 const char* opstr = 0;
686 switch (Op.getOpcode()) {
687 case ISD::UREM: opstr = "__remqu"; break;
688 case ISD::SREM: opstr = "__remq"; break;
689 case ISD::UDIV: opstr = "__divqu"; break;
690 case ISD::SDIV: opstr = "__divq"; break;
691 }
Dan Gohman8181bd12008-07-27 21:46:04 +0000692 SDValue Tmp1 = Op.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000693 Tmp2 = Op.getOperand(1),
Bill Wendlingfef06052008-09-16 21:48:12 +0000694 Addr = DAG.getExternalSymbol(opstr, MVT::i64);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000695 return DAG.getNode(AlphaISD::DivCall, dl, MVT::i64, Addr, Tmp1, Tmp2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000696 }
697 break;
698
699 case ISD::VAARG: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000700 SDValue Chain, DataPtr;
Gabor Greif1c80d112008-08-28 21:40:38 +0000701 LowerVAARG(Op.getNode(), Chain, DataPtr, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000702
Dan Gohman8181bd12008-07-27 21:46:04 +0000703 SDValue Result;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000704 if (Op.getValueType() == MVT::i32)
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000705 Result = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Chain, DataPtr,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000706 NULL, 0, MVT::i32);
707 else
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000708 Result = DAG.getLoad(Op.getValueType(), dl, Chain, DataPtr, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000709 return Result;
710 }
711 case ISD::VACOPY: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000712 SDValue Chain = Op.getOperand(0);
713 SDValue DestP = Op.getOperand(1);
714 SDValue SrcP = Op.getOperand(2);
Dan Gohman12a9c082008-02-06 22:27:42 +0000715 const Value *DestS = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
716 const Value *SrcS = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000717
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000718 SDValue Val = DAG.getLoad(getPointerTy(), dl, Chain, SrcP, SrcS, 0);
719 SDValue Result = DAG.getStore(Val.getValue(1), dl, Val, DestP, DestS, 0);
720 SDValue NP = DAG.getNode(ISD::ADD, dl, MVT::i64, SrcP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000721 DAG.getConstant(8, MVT::i64));
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000722 Val = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Result,
723 NP, NULL,0, MVT::i32);
724 SDValue NPD = DAG.getNode(ISD::ADD, dl, MVT::i64, DestP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000725 DAG.getConstant(8, MVT::i64));
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000726 return DAG.getTruncStore(Val.getValue(1), dl, Val, NPD, NULL, 0, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000727 }
728 case ISD::VASTART: {
Dan Gohman8181bd12008-07-27 21:46:04 +0000729 SDValue Chain = Op.getOperand(0);
730 SDValue VAListP = Op.getOperand(1);
Dan Gohman12a9c082008-02-06 22:27:42 +0000731 const Value *VAListS = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000732
733 // vastart stores the address of the VarArgsBase and VarArgsOffset
Dan Gohman8181bd12008-07-27 21:46:04 +0000734 SDValue FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000735 SDValue S1 = DAG.getStore(Chain, dl, FR, VAListP, VAListS, 0);
736 SDValue SA2 = DAG.getNode(ISD::ADD, dl, MVT::i64, VAListP,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000737 DAG.getConstant(8, MVT::i64));
Dale Johannesen3c4fb222009-02-04 02:34:38 +0000738 return DAG.getTruncStore(S1, dl, DAG.getConstant(VarArgsOffset, MVT::i64),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000739 SA2, NULL, 0, MVT::i32);
740 }
741 case ISD::RETURNADDR:
Dale Johannesen24dd9a52009-02-07 00:55:49 +0000742 return DAG.getNode(AlphaISD::GlobalRetAddr, DebugLoc::getUnknownLoc(),
743 MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000744 //FIXME: implement
745 case ISD::FRAMEADDR: break;
746 }
747
Dan Gohman8181bd12008-07-27 21:46:04 +0000748 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000749}
750
Duncan Sands7d9834b2008-12-01 11:39:25 +0000751void AlphaTargetLowering::ReplaceNodeResults(SDNode *N,
752 SmallVectorImpl<SDValue>&Results,
753 SelectionDAG &DAG) {
Dale Johannesenea996922009-02-04 20:06:27 +0000754 DebugLoc dl = N->getDebugLoc();
Duncan Sandsac496a12008-07-04 11:47:58 +0000755 assert(N->getValueType(0) == MVT::i32 &&
756 N->getOpcode() == ISD::VAARG &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000757 "Unknown node to custom promote!");
Duncan Sandsac496a12008-07-04 11:47:58 +0000758
Dan Gohman8181bd12008-07-27 21:46:04 +0000759 SDValue Chain, DataPtr;
Duncan Sandsac496a12008-07-04 11:47:58 +0000760 LowerVAARG(N, Chain, DataPtr, DAG);
Dale Johannesenea996922009-02-04 20:06:27 +0000761 SDValue Res = DAG.getLoad(N->getValueType(0), dl, Chain, DataPtr, NULL, 0);
Duncan Sands7d9834b2008-12-01 11:39:25 +0000762 Results.push_back(Res);
763 Results.push_back(SDValue(Res.getNode(), 1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000764}
765
766
767//Inline Asm
768
769/// getConstraintType - Given a constraint letter, return the type of
770/// constraint it is for this target.
771AlphaTargetLowering::ConstraintType
772AlphaTargetLowering::getConstraintType(const std::string &Constraint) const {
773 if (Constraint.size() == 1) {
774 switch (Constraint[0]) {
775 default: break;
776 case 'f':
777 case 'r':
778 return C_RegisterClass;
779 }
780 }
781 return TargetLowering::getConstraintType(Constraint);
782}
783
784std::vector<unsigned> AlphaTargetLowering::
785getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +0000786 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000787 if (Constraint.size() == 1) {
788 switch (Constraint[0]) {
789 default: break; // Unknown constriant letter
790 case 'f':
791 return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 ,
792 Alpha::F3 , Alpha::F4 , Alpha::F5 ,
793 Alpha::F6 , Alpha::F7 , Alpha::F8 ,
794 Alpha::F9 , Alpha::F10, Alpha::F11,
795 Alpha::F12, Alpha::F13, Alpha::F14,
796 Alpha::F15, Alpha::F16, Alpha::F17,
797 Alpha::F18, Alpha::F19, Alpha::F20,
798 Alpha::F21, Alpha::F22, Alpha::F23,
799 Alpha::F24, Alpha::F25, Alpha::F26,
800 Alpha::F27, Alpha::F28, Alpha::F29,
801 Alpha::F30, Alpha::F31, 0);
802 case 'r':
803 return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 ,
804 Alpha::R3 , Alpha::R4 , Alpha::R5 ,
805 Alpha::R6 , Alpha::R7 , Alpha::R8 ,
806 Alpha::R9 , Alpha::R10, Alpha::R11,
807 Alpha::R12, Alpha::R13, Alpha::R14,
808 Alpha::R15, Alpha::R16, Alpha::R17,
809 Alpha::R18, Alpha::R19, Alpha::R20,
810 Alpha::R21, Alpha::R22, Alpha::R23,
811 Alpha::R24, Alpha::R25, Alpha::R26,
812 Alpha::R27, Alpha::R28, Alpha::R29,
813 Alpha::R30, Alpha::R31, 0);
814 }
815 }
816
817 return std::vector<unsigned>();
818}
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000819//===----------------------------------------------------------------------===//
820// Other Lowering Code
821//===----------------------------------------------------------------------===//
822
823MachineBasicBlock *
824AlphaTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman96d60922009-02-07 16:15:20 +0000825 MachineBasicBlock *BB) const {
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000826 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
827 assert((MI->getOpcode() == Alpha::CAS32 ||
828 MI->getOpcode() == Alpha::CAS64 ||
829 MI->getOpcode() == Alpha::LAS32 ||
830 MI->getOpcode() == Alpha::LAS64 ||
831 MI->getOpcode() == Alpha::SWAP32 ||
832 MI->getOpcode() == Alpha::SWAP64) &&
833 "Unexpected instr type to insert");
834
835 bool is32 = MI->getOpcode() == Alpha::CAS32 ||
836 MI->getOpcode() == Alpha::LAS32 ||
837 MI->getOpcode() == Alpha::SWAP32;
838
839 //Load locked store conditional for atomic ops take on the same form
840 //start:
841 //ll
842 //do stuff (maybe branch to exit)
843 //sc
844 //test sc and maybe branck to start
845 //exit:
846 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dale Johannesen238c69d2009-02-13 02:30:42 +0000847 DebugLoc dl = MI->getDebugLoc();
Dan Gohman221a4372008-07-07 23:14:23 +0000848 MachineFunction::iterator It = BB;
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000849 ++It;
850
851 MachineBasicBlock *thisMBB = BB;
Dan Gohman221a4372008-07-07 23:14:23 +0000852 MachineFunction *F = BB->getParent();
853 MachineBasicBlock *llscMBB = F->CreateMachineBasicBlock(LLVM_BB);
854 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000855
Dan Gohmanafc94df2008-06-21 20:21:19 +0000856 sinkMBB->transferSuccessors(thisMBB);
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000857
Dan Gohman221a4372008-07-07 23:14:23 +0000858 F->insert(It, llscMBB);
859 F->insert(It, sinkMBB);
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000860
Dale Johannesen238c69d2009-02-13 02:30:42 +0000861 BuildMI(thisMBB, dl, TII->get(Alpha::BR)).addMBB(llscMBB);
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000862
863 unsigned reg_res = MI->getOperand(0).getReg(),
864 reg_ptr = MI->getOperand(1).getReg(),
865 reg_v2 = MI->getOperand(2).getReg(),
866 reg_store = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
867
Dale Johannesen238c69d2009-02-13 02:30:42 +0000868 BuildMI(llscMBB, dl, TII->get(is32 ? Alpha::LDL_L : Alpha::LDQ_L),
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000869 reg_res).addImm(0).addReg(reg_ptr);
870 switch (MI->getOpcode()) {
871 case Alpha::CAS32:
872 case Alpha::CAS64: {
873 unsigned reg_cmp
874 = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
Dale Johannesen238c69d2009-02-13 02:30:42 +0000875 BuildMI(llscMBB, dl, TII->get(Alpha::CMPEQ), reg_cmp)
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000876 .addReg(reg_v2).addReg(reg_res);
Dale Johannesen238c69d2009-02-13 02:30:42 +0000877 BuildMI(llscMBB, dl, TII->get(Alpha::BEQ))
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000878 .addImm(0).addReg(reg_cmp).addMBB(sinkMBB);
Dale Johannesen238c69d2009-02-13 02:30:42 +0000879 BuildMI(llscMBB, dl, TII->get(Alpha::BISr), reg_store)
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000880 .addReg(Alpha::R31).addReg(MI->getOperand(3).getReg());
881 break;
882 }
883 case Alpha::LAS32:
884 case Alpha::LAS64: {
Dale Johannesen238c69d2009-02-13 02:30:42 +0000885 BuildMI(llscMBB, dl,TII->get(is32 ? Alpha::ADDLr : Alpha::ADDQr), reg_store)
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000886 .addReg(reg_res).addReg(reg_v2);
887 break;
888 }
889 case Alpha::SWAP32:
890 case Alpha::SWAP64: {
Dale Johannesen238c69d2009-02-13 02:30:42 +0000891 BuildMI(llscMBB, dl, TII->get(Alpha::BISr), reg_store)
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000892 .addReg(reg_v2).addReg(reg_v2);
893 break;
894 }
895 }
Dale Johannesen238c69d2009-02-13 02:30:42 +0000896 BuildMI(llscMBB, dl, TII->get(is32 ? Alpha::STL_C : Alpha::STQ_C), reg_store)
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000897 .addReg(reg_store).addImm(0).addReg(reg_ptr);
Dale Johannesen238c69d2009-02-13 02:30:42 +0000898 BuildMI(llscMBB, dl, TII->get(Alpha::BEQ))
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000899 .addImm(0).addReg(reg_store).addMBB(llscMBB);
Dale Johannesen238c69d2009-02-13 02:30:42 +0000900 BuildMI(llscMBB, dl, TII->get(Alpha::BR)).addMBB(sinkMBB);
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000901
902 thisMBB->addSuccessor(llscMBB);
903 llscMBB->addSuccessor(llscMBB);
904 llscMBB->addSuccessor(sinkMBB);
Dan Gohman221a4372008-07-07 23:14:23 +0000905 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Andrew Lenharthe44f3902008-02-21 06:45:13 +0000906
907 return sinkMBB;
908}
Dan Gohman36322c72008-10-18 02:06:02 +0000909
910bool
911AlphaTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
912 // The Alpha target isn't yet aware of offsets.
913 return false;
914}