blob: a6c5a9f933c67c4372ee067e534dee8a335cbadf [file] [log] [blame]
Andrew Trick5429a6b2012-05-17 22:37:09 +00001//===- MachineScheduler.cpp - Machine Instruction Scheduler ---------------===//
Andrew Trick96f678f2012-01-13 06:30:30 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// MachineScheduler schedules machine instructions after phi elimination. It
11// preserves LiveIntervals so it can be invoked before register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "misched"
16
Andrew Trickc174eaf2012-03-08 01:41:12 +000017#include "llvm/CodeGen/MachineScheduler.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "llvm/ADT/OwningPtr.h"
19#include "llvm/ADT/PriorityQueue.h"
20#include "llvm/Analysis/AliasAnalysis.h"
21#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Jakub Staszak760fa5d2013-03-10 13:11:23 +000022#include "llvm/CodeGen/MachineDominators.h"
23#include "llvm/CodeGen/MachineLoopInfo.h"
Andrew Trick1f8b48a2013-06-21 18:32:58 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000025#include "llvm/CodeGen/Passes.h"
Andrew Trick15252602012-06-06 20:29:31 +000026#include "llvm/CodeGen/RegisterClassInfo.h"
Andrew Trick53e98a22012-11-28 05:13:24 +000027#include "llvm/CodeGen/ScheduleDFS.h"
Andrew Trick0a39d4e2012-05-24 22:11:09 +000028#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000029#include "llvm/Support/CommandLine.h"
30#include "llvm/Support/Debug.h"
31#include "llvm/Support/ErrorHandling.h"
Andrew Trick30849792013-01-25 07:45:29 +000032#include "llvm/Support/GraphWriter.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000033#include "llvm/Support/raw_ostream.h"
Jakub Staszak38084db2013-06-14 00:00:13 +000034#include "llvm/Target/TargetInstrInfo.h"
Andrew Trickc6cf11b2012-01-17 06:55:07 +000035#include <queue>
36
Andrew Trick96f678f2012-01-13 06:30:30 +000037using namespace llvm;
38
Andrew Trick78e5efe2012-09-11 00:39:15 +000039namespace llvm {
40cl::opt<bool> ForceTopDown("misched-topdown", cl::Hidden,
41 cl::desc("Force top-down list scheduling"));
42cl::opt<bool> ForceBottomUp("misched-bottomup", cl::Hidden,
43 cl::desc("Force bottom-up list scheduling"));
44}
Andrew Trick17d35e52012-03-14 04:00:41 +000045
Andrew Trick0df7f882012-03-07 00:18:25 +000046#ifndef NDEBUG
47static cl::opt<bool> ViewMISchedDAGs("view-misched-dags", cl::Hidden,
48 cl::desc("Pop up a window to show MISched dags after they are processed"));
Lang Hames23f1cbb2012-03-19 18:38:38 +000049
50static cl::opt<unsigned> MISchedCutoff("misched-cutoff", cl::Hidden,
51 cl::desc("Stop scheduling after N instructions"), cl::init(~0U));
Andrew Trick0df7f882012-03-07 00:18:25 +000052#else
53static bool ViewMISchedDAGs = false;
54#endif // NDEBUG
55
Andrew Trick9b5caaa2012-11-12 19:40:10 +000056static cl::opt<bool> EnableLoadCluster("misched-cluster", cl::Hidden,
Andrew Trickad1cc1d2012-11-13 08:47:29 +000057 cl::desc("Enable load clustering."), cl::init(true));
Andrew Trick9b5caaa2012-11-12 19:40:10 +000058
Andrew Trick6996fd02012-11-12 19:52:20 +000059// Experimental heuristics
60static cl::opt<bool> EnableMacroFusion("misched-fusion", cl::Hidden,
Andrew Trickad1cc1d2012-11-13 08:47:29 +000061 cl::desc("Enable scheduling for macro fusion."), cl::init(true));
Andrew Trick6996fd02012-11-12 19:52:20 +000062
Andrew Trickfff2d3a2013-03-08 05:40:34 +000063static cl::opt<bool> VerifyScheduling("verify-misched", cl::Hidden,
64 cl::desc("Verify machine instrs before and after machine scheduling"));
65
Andrew Trick178f7d02013-01-25 04:01:04 +000066// DAG subtrees must have at least this many nodes.
67static const unsigned MinSubtreeSize = 8;
68
Andrew Trick5edf2f02012-01-14 02:17:06 +000069//===----------------------------------------------------------------------===//
70// Machine Instruction Scheduling Pass and Registry
71//===----------------------------------------------------------------------===//
72
Andrew Trick86b7e2a2012-04-24 20:36:19 +000073MachineSchedContext::MachineSchedContext():
74 MF(0), MLI(0), MDT(0), PassConfig(0), AA(0), LIS(0) {
75 RegClassInfo = new RegisterClassInfo();
76}
77
78MachineSchedContext::~MachineSchedContext() {
79 delete RegClassInfo;
80}
81
Andrew Trick96f678f2012-01-13 06:30:30 +000082namespace {
Andrew Trick42b7a712012-01-17 06:55:03 +000083/// MachineScheduler runs after coalescing and before register allocation.
Andrew Trickc174eaf2012-03-08 01:41:12 +000084class MachineScheduler : public MachineSchedContext,
85 public MachineFunctionPass {
Andrew Trick96f678f2012-01-13 06:30:30 +000086public:
Andrew Trick42b7a712012-01-17 06:55:03 +000087 MachineScheduler();
Andrew Trick96f678f2012-01-13 06:30:30 +000088
89 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
90
91 virtual void releaseMemory() {}
92
93 virtual bool runOnMachineFunction(MachineFunction&);
94
95 virtual void print(raw_ostream &O, const Module* = 0) const;
96
97 static char ID; // Class identification, replacement for typeinfo
98};
99} // namespace
100
Andrew Trick42b7a712012-01-17 06:55:03 +0000101char MachineScheduler::ID = 0;
Andrew Trick96f678f2012-01-13 06:30:30 +0000102
Andrew Trick42b7a712012-01-17 06:55:03 +0000103char &llvm::MachineSchedulerID = MachineScheduler::ID;
Andrew Trick96f678f2012-01-13 06:30:30 +0000104
Andrew Trick42b7a712012-01-17 06:55:03 +0000105INITIALIZE_PASS_BEGIN(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +0000106 "Machine Instruction Scheduler", false, false)
107INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
108INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
109INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
Andrew Trick42b7a712012-01-17 06:55:03 +0000110INITIALIZE_PASS_END(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +0000111 "Machine Instruction Scheduler", false, false)
112
Andrew Trick42b7a712012-01-17 06:55:03 +0000113MachineScheduler::MachineScheduler()
Andrew Trickc174eaf2012-03-08 01:41:12 +0000114: MachineFunctionPass(ID) {
Andrew Trick42b7a712012-01-17 06:55:03 +0000115 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Andrew Trick96f678f2012-01-13 06:30:30 +0000116}
117
Andrew Trick42b7a712012-01-17 06:55:03 +0000118void MachineScheduler::getAnalysisUsage(AnalysisUsage &AU) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000119 AU.setPreservesCFG();
120 AU.addRequiredID(MachineDominatorsID);
121 AU.addRequired<MachineLoopInfo>();
122 AU.addRequired<AliasAnalysis>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000123 AU.addRequired<TargetPassConfig>();
Andrew Trick96f678f2012-01-13 06:30:30 +0000124 AU.addRequired<SlotIndexes>();
125 AU.addPreserved<SlotIndexes>();
126 AU.addRequired<LiveIntervals>();
127 AU.addPreserved<LiveIntervals>();
Andrew Trick96f678f2012-01-13 06:30:30 +0000128 MachineFunctionPass::getAnalysisUsage(AU);
129}
130
Andrew Trick96f678f2012-01-13 06:30:30 +0000131MachinePassRegistry MachineSchedRegistry::Registry;
132
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000133/// A dummy default scheduler factory indicates whether the scheduler
134/// is overridden on the command line.
135static ScheduleDAGInstrs *useDefaultMachineSched(MachineSchedContext *C) {
136 return 0;
137}
Andrew Trick96f678f2012-01-13 06:30:30 +0000138
139/// MachineSchedOpt allows command line selection of the scheduler.
140static cl::opt<MachineSchedRegistry::ScheduleDAGCtor, false,
141 RegisterPassParser<MachineSchedRegistry> >
142MachineSchedOpt("misched",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000143 cl::init(&useDefaultMachineSched), cl::Hidden,
Andrew Trick96f678f2012-01-13 06:30:30 +0000144 cl::desc("Machine instruction scheduler to use"));
145
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000146static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +0000147DefaultSchedRegistry("default", "Use the target's default scheduler choice.",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000148 useDefaultMachineSched);
149
Andrew Trick17d35e52012-03-14 04:00:41 +0000150/// Forward declare the standard machine scheduler. This will be used as the
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000151/// default scheduler if the target does not set a default.
Andrew Trick17d35e52012-03-14 04:00:41 +0000152static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C);
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000153
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000154
155/// Decrement this iterator until reaching the top or a non-debug instr.
156static MachineBasicBlock::iterator
157priorNonDebug(MachineBasicBlock::iterator I, MachineBasicBlock::iterator Beg) {
158 assert(I != Beg && "reached the top of the region, cannot decrement");
159 while (--I != Beg) {
160 if (!I->isDebugValue())
161 break;
162 }
163 return I;
164}
165
166/// If this iterator is a debug value, increment until reaching the End or a
167/// non-debug instruction.
168static MachineBasicBlock::iterator
169nextIfDebug(MachineBasicBlock::iterator I, MachineBasicBlock::iterator End) {
Andrew Trick811d92682012-05-17 18:35:03 +0000170 for(; I != End; ++I) {
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000171 if (!I->isDebugValue())
172 break;
173 }
174 return I;
175}
176
Andrew Trickcb058d52012-03-14 04:00:38 +0000177/// Top-level MachineScheduler pass driver.
178///
179/// Visit blocks in function order. Divide each block into scheduling regions
Andrew Trick17d35e52012-03-14 04:00:41 +0000180/// and visit them bottom-up. Visiting regions bottom-up is not required, but is
181/// consistent with the DAG builder, which traverses the interior of the
182/// scheduling regions bottom-up.
Andrew Trickcb058d52012-03-14 04:00:38 +0000183///
184/// This design avoids exposing scheduling boundaries to the DAG builder,
Andrew Trick17d35e52012-03-14 04:00:41 +0000185/// simplifying the DAG builder's support for "special" target instructions.
186/// At the same time the design allows target schedulers to operate across
Andrew Trickcb058d52012-03-14 04:00:38 +0000187/// scheduling boundaries, for example to bundle the boudary instructions
188/// without reordering them. This creates complexity, because the target
189/// scheduler must update the RegionBegin and RegionEnd positions cached by
190/// ScheduleDAGInstrs whenever adding or removing instructions. A much simpler
191/// design would be to split blocks at scheduling boundaries, but LLVM has a
192/// general bias against block splitting purely for implementation simplicity.
Andrew Trick42b7a712012-01-17 06:55:03 +0000193bool MachineScheduler::runOnMachineFunction(MachineFunction &mf) {
Andrew Trick89c324b2012-05-10 21:06:21 +0000194 DEBUG(dbgs() << "Before MISsched:\n"; mf.print(dbgs()));
195
Andrew Trick96f678f2012-01-13 06:30:30 +0000196 // Initialize the context of the pass.
197 MF = &mf;
198 MLI = &getAnalysis<MachineLoopInfo>();
199 MDT = &getAnalysis<MachineDominatorTree>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000200 PassConfig = &getAnalysis<TargetPassConfig>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000201 AA = &getAnalysis<AliasAnalysis>();
202
Lang Hames907cc8f2012-01-27 22:36:19 +0000203 LIS = &getAnalysis<LiveIntervals>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000204 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
Andrew Trick96f678f2012-01-13 06:30:30 +0000205
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000206 if (VerifyScheduling) {
Andrew Trick5dca6132013-07-25 07:26:26 +0000207 DEBUG(LIS->dump());
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000208 MF->verify(this, "Before machine scheduling.");
209 }
Andrew Trick86b7e2a2012-04-24 20:36:19 +0000210 RegClassInfo->runOnMachineFunction(*MF);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000211
Andrew Trick96f678f2012-01-13 06:30:30 +0000212 // Select the scheduler, or set the default.
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000213 MachineSchedRegistry::ScheduleDAGCtor Ctor = MachineSchedOpt;
214 if (Ctor == useDefaultMachineSched) {
215 // Get the default scheduler set by the target.
216 Ctor = MachineSchedRegistry::getDefault();
217 if (!Ctor) {
Andrew Trick17d35e52012-03-14 04:00:41 +0000218 Ctor = createConvergingSched;
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000219 MachineSchedRegistry::setDefault(Ctor);
220 }
Andrew Trick96f678f2012-01-13 06:30:30 +0000221 }
222 // Instantiate the selected scheduler.
223 OwningPtr<ScheduleDAGInstrs> Scheduler(Ctor(this));
224
225 // Visit all machine basic blocks.
Andrew Trick006e1ab2012-04-24 17:56:43 +0000226 //
227 // TODO: Visit blocks in global postorder or postorder within the bottom-up
228 // loop tree. Then we can optionally compute global RegPressure.
Andrew Trick96f678f2012-01-13 06:30:30 +0000229 for (MachineFunction::iterator MBB = MF->begin(), MBBEnd = MF->end();
230 MBB != MBBEnd; ++MBB) {
231
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000232 Scheduler->startBlock(MBB);
233
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000234 // Break the block into scheduling regions [I, RegionEnd), and schedule each
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +0000235 // region as soon as it is discovered. RegionEnd points the scheduling
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000236 // boundary at the bottom of the region. The DAG does not include RegionEnd,
237 // but the region does (i.e. the next RegionEnd is above the previous
238 // RegionBegin). If the current block has no terminator then RegionEnd ==
239 // MBB->end() for the bottom region.
240 //
241 // The Scheduler may insert instructions during either schedule() or
242 // exitRegion(), even for empty regions. So the local iterators 'I' and
243 // 'RegionEnd' are invalid across these calls.
Andrew Trick22764532012-11-06 07:10:34 +0000244 unsigned RemainingInstrs = MBB->size();
Andrew Trick7799eb42012-03-09 03:46:39 +0000245 for(MachineBasicBlock::iterator RegionEnd = MBB->end();
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000246 RegionEnd != MBB->begin(); RegionEnd = Scheduler->begin()) {
Andrew Trick006e1ab2012-04-24 17:56:43 +0000247
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000248 // Avoid decrementing RegionEnd for blocks with no terminator.
249 if (RegionEnd != MBB->end()
250 || TII->isSchedulingBoundary(llvm::prior(RegionEnd), MBB, *MF)) {
251 --RegionEnd;
252 // Count the boundary instruction.
Andrew Trick22764532012-11-06 07:10:34 +0000253 --RemainingInstrs;
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000254 }
255
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000256 // The next region starts above the previous region. Look backward in the
257 // instruction stream until we find the nearest boundary.
258 MachineBasicBlock::iterator I = RegionEnd;
Andrew Trick22764532012-11-06 07:10:34 +0000259 for(;I != MBB->begin(); --I, --RemainingInstrs) {
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000260 if (TII->isSchedulingBoundary(llvm::prior(I), MBB, *MF))
261 break;
262 }
Andrew Trick47c14452012-03-07 05:21:52 +0000263 // Notify the scheduler of the region, even if we may skip scheduling
264 // it. Perhaps it still needs to be bundled.
Andrew Trick22764532012-11-06 07:10:34 +0000265 Scheduler->enterRegion(MBB, I, RegionEnd, RemainingInstrs);
Andrew Trick47c14452012-03-07 05:21:52 +0000266
267 // Skip empty scheduling regions (0 or 1 schedulable instructions).
268 if (I == RegionEnd || I == llvm::prior(RegionEnd)) {
Andrew Trick47c14452012-03-07 05:21:52 +0000269 // Close the current region. Bundle the terminator if needed.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000270 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick47c14452012-03-07 05:21:52 +0000271 Scheduler->exitRegion();
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000272 continue;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000273 }
Andrew Trickbb0a2422012-05-24 22:11:14 +0000274 DEBUG(dbgs() << "********** MI Scheduling **********\n");
Craig Topper96601ca2012-08-22 06:07:19 +0000275 DEBUG(dbgs() << MF->getName()
Andrew Trickc8554232013-01-25 07:45:31 +0000276 << ":BB#" << MBB->getNumber() << " " << MBB->getName()
277 << "\n From: " << *I << " To: ";
Andrew Trick291411c2012-02-08 02:17:21 +0000278 if (RegionEnd != MBB->end()) dbgs() << *RegionEnd;
279 else dbgs() << "End";
Andrew Trick22764532012-11-06 07:10:34 +0000280 dbgs() << " Remaining: " << RemainingInstrs << "\n");
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000281
Andrew Trickd24da972012-03-09 03:46:42 +0000282 // Schedule a region: possibly reorder instructions.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000283 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick953be892012-03-07 23:00:49 +0000284 Scheduler->schedule();
Andrew Trickd24da972012-03-09 03:46:42 +0000285
286 // Close the current region.
Andrew Trick47c14452012-03-07 05:21:52 +0000287 Scheduler->exitRegion();
288
289 // Scheduling has invalidated the current iterator 'I'. Ask the
290 // scheduler for the top of it's scheduled region.
291 RegionEnd = Scheduler->begin();
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000292 }
Andrew Trick22764532012-11-06 07:10:34 +0000293 assert(RemainingInstrs == 0 && "Instruction count mismatch!");
Andrew Trick953be892012-03-07 23:00:49 +0000294 Scheduler->finishBlock();
Andrew Trick96f678f2012-01-13 06:30:30 +0000295 }
Andrew Trick830da402012-04-01 07:24:23 +0000296 Scheduler->finalizeSchedule();
Andrew Trick5dca6132013-07-25 07:26:26 +0000297 DEBUG(LIS->dump());
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000298 if (VerifyScheduling)
299 MF->verify(this, "After machine scheduling.");
Andrew Trick96f678f2012-01-13 06:30:30 +0000300 return true;
301}
302
Andrew Trick42b7a712012-01-17 06:55:03 +0000303void MachineScheduler::print(raw_ostream &O, const Module* m) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000304 // unimplemented
305}
306
Manman Renb720be62012-09-11 22:23:19 +0000307#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Andrew Trick78e5efe2012-09-11 00:39:15 +0000308void ReadyQueue::dump() {
Andrew Tricke52d5022013-06-17 21:45:05 +0000309 dbgs() << Name << ": ";
Andrew Trick78e5efe2012-09-11 00:39:15 +0000310 for (unsigned i = 0, e = Queue.size(); i < e; ++i)
311 dbgs() << Queue[i]->NodeNum << " ";
312 dbgs() << "\n";
313}
314#endif
Andrew Trick17d35e52012-03-14 04:00:41 +0000315
316//===----------------------------------------------------------------------===//
317// ScheduleDAGMI - Base class for MachineInstr scheduling with LiveIntervals
318// preservation.
319//===----------------------------------------------------------------------===//
320
Andrew Trick178f7d02013-01-25 04:01:04 +0000321ScheduleDAGMI::~ScheduleDAGMI() {
322 delete DFSResult;
323 DeleteContainerPointers(Mutations);
324 delete SchedImpl;
325}
326
Andrew Tricke38afe12013-04-24 15:54:43 +0000327bool ScheduleDAGMI::canAddEdge(SUnit *SuccSU, SUnit *PredSU) {
328 return SuccSU == &ExitSU || !Topo.IsReachable(PredSU, SuccSU);
329}
330
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000331bool ScheduleDAGMI::addEdge(SUnit *SuccSU, const SDep &PredDep) {
Andrew Trick6996fd02012-11-12 19:52:20 +0000332 if (SuccSU != &ExitSU) {
333 // Do not use WillCreateCycle, it assumes SD scheduling.
334 // If Pred is reachable from Succ, then the edge creates a cycle.
335 if (Topo.IsReachable(PredDep.getSUnit(), SuccSU))
336 return false;
337 Topo.AddPred(SuccSU, PredDep.getSUnit());
338 }
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000339 SuccSU->addPred(PredDep, /*Required=*/!PredDep.isArtificial());
340 // Return true regardless of whether a new edge needed to be inserted.
341 return true;
342}
343
Andrew Trickc174eaf2012-03-08 01:41:12 +0000344/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. When
345/// NumPredsLeft reaches zero, release the successor node.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000346///
347/// FIXME: Adjust SuccSU height based on MinLatency.
Andrew Trick17d35e52012-03-14 04:00:41 +0000348void ScheduleDAGMI::releaseSucc(SUnit *SU, SDep *SuccEdge) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000349 SUnit *SuccSU = SuccEdge->getSUnit();
350
Andrew Trickae692f22012-11-12 19:28:57 +0000351 if (SuccEdge->isWeak()) {
352 --SuccSU->WeakPredsLeft;
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000353 if (SuccEdge->isCluster())
354 NextClusterSucc = SuccSU;
Andrew Trickae692f22012-11-12 19:28:57 +0000355 return;
356 }
Andrew Trickc174eaf2012-03-08 01:41:12 +0000357#ifndef NDEBUG
358 if (SuccSU->NumPredsLeft == 0) {
359 dbgs() << "*** Scheduling failed! ***\n";
360 SuccSU->dump(this);
361 dbgs() << " has been released too many times!\n";
362 llvm_unreachable(0);
363 }
364#endif
365 --SuccSU->NumPredsLeft;
366 if (SuccSU->NumPredsLeft == 0 && SuccSU != &ExitSU)
Andrew Trick17d35e52012-03-14 04:00:41 +0000367 SchedImpl->releaseTopNode(SuccSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000368}
369
370/// releaseSuccessors - Call releaseSucc on each of SU's successors.
Andrew Trick17d35e52012-03-14 04:00:41 +0000371void ScheduleDAGMI::releaseSuccessors(SUnit *SU) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000372 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
373 I != E; ++I) {
374 releaseSucc(SU, &*I);
375 }
376}
377
Andrew Trick17d35e52012-03-14 04:00:41 +0000378/// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. When
379/// NumSuccsLeft reaches zero, release the predecessor node.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000380///
381/// FIXME: Adjust PredSU height based on MinLatency.
Andrew Trick17d35e52012-03-14 04:00:41 +0000382void ScheduleDAGMI::releasePred(SUnit *SU, SDep *PredEdge) {
383 SUnit *PredSU = PredEdge->getSUnit();
384
Andrew Trickae692f22012-11-12 19:28:57 +0000385 if (PredEdge->isWeak()) {
386 --PredSU->WeakSuccsLeft;
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000387 if (PredEdge->isCluster())
388 NextClusterPred = PredSU;
Andrew Trickae692f22012-11-12 19:28:57 +0000389 return;
390 }
Andrew Trick17d35e52012-03-14 04:00:41 +0000391#ifndef NDEBUG
392 if (PredSU->NumSuccsLeft == 0) {
393 dbgs() << "*** Scheduling failed! ***\n";
394 PredSU->dump(this);
395 dbgs() << " has been released too many times!\n";
396 llvm_unreachable(0);
397 }
398#endif
399 --PredSU->NumSuccsLeft;
400 if (PredSU->NumSuccsLeft == 0 && PredSU != &EntrySU)
401 SchedImpl->releaseBottomNode(PredSU);
402}
403
404/// releasePredecessors - Call releasePred on each of SU's predecessors.
405void ScheduleDAGMI::releasePredecessors(SUnit *SU) {
406 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
407 I != E; ++I) {
408 releasePred(SU, &*I);
409 }
410}
411
Andrew Trick4392f0f2013-04-13 06:07:40 +0000412/// This is normally called from the main scheduler loop but may also be invoked
413/// by the scheduling strategy to perform additional code motion.
Andrew Trick17d35e52012-03-14 04:00:41 +0000414void ScheduleDAGMI::moveInstruction(MachineInstr *MI,
415 MachineBasicBlock::iterator InsertPos) {
Andrew Trick811d92682012-05-17 18:35:03 +0000416 // Advance RegionBegin if the first instruction moves down.
Andrew Trick1ce062f2012-03-21 04:12:10 +0000417 if (&*RegionBegin == MI)
Andrew Trick811d92682012-05-17 18:35:03 +0000418 ++RegionBegin;
419
420 // Update the instruction stream.
Andrew Trick17d35e52012-03-14 04:00:41 +0000421 BB->splice(InsertPos, BB, MI);
Andrew Trick811d92682012-05-17 18:35:03 +0000422
423 // Update LiveIntervals
Andrew Trick27c28ce2012-10-16 00:22:51 +0000424 LIS->handleMove(MI, /*UpdateFlags=*/true);
Andrew Trick811d92682012-05-17 18:35:03 +0000425
426 // Recede RegionBegin if an instruction moves above the first.
Andrew Trick17d35e52012-03-14 04:00:41 +0000427 if (RegionBegin == InsertPos)
428 RegionBegin = MI;
429}
430
Andrew Trick0b0d8992012-03-21 04:12:07 +0000431bool ScheduleDAGMI::checkSchedLimit() {
432#ifndef NDEBUG
433 if (NumInstrsScheduled == MISchedCutoff && MISchedCutoff != ~0U) {
434 CurrentTop = CurrentBottom;
435 return false;
436 }
437 ++NumInstrsScheduled;
438#endif
439 return true;
440}
441
Andrew Trick006e1ab2012-04-24 17:56:43 +0000442/// enterRegion - Called back from MachineScheduler::runOnMachineFunction after
443/// crossing a scheduling boundary. [begin, end) includes all instructions in
444/// the region, including the boundary itself and single-instruction regions
445/// that don't get scheduled.
446void ScheduleDAGMI::enterRegion(MachineBasicBlock *bb,
447 MachineBasicBlock::iterator begin,
448 MachineBasicBlock::iterator end,
449 unsigned endcount)
450{
451 ScheduleDAGInstrs::enterRegion(bb, begin, end, endcount);
Andrew Trick7f8ab782012-05-10 21:06:10 +0000452
453 // For convenience remember the end of the liveness region.
454 LiveRegionEnd =
455 (RegionEnd == bb->end()) ? RegionEnd : llvm::next(RegionEnd);
456}
457
458// Setup the register pressure trackers for the top scheduled top and bottom
459// scheduled regions.
460void ScheduleDAGMI::initRegPressure() {
461 TopRPTracker.init(&MF, RegClassInfo, LIS, BB, RegionBegin);
462 BotRPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd);
463
464 // Close the RPTracker to finalize live ins.
465 RPTracker.closeRegion();
466
Andrew Trickd71efff2013-07-30 19:59:12 +0000467 DEBUG(RPTracker.dump());
Andrew Trickbb0a2422012-05-24 22:11:14 +0000468
Andrew Trick7f8ab782012-05-10 21:06:10 +0000469 // Initialize the live ins and live outs.
470 TopRPTracker.addLiveRegs(RPTracker.getPressure().LiveInRegs);
471 BotRPTracker.addLiveRegs(RPTracker.getPressure().LiveOutRegs);
472
473 // Close one end of the tracker so we can call
474 // getMaxUpward/DownwardPressureDelta before advancing across any
475 // instructions. This converts currently live regs into live ins/outs.
476 TopRPTracker.closeTop();
477 BotRPTracker.closeBottom();
478
Andrew Trickd71efff2013-07-30 19:59:12 +0000479 BotRPTracker.initLiveThru(RPTracker);
480 if (!BotRPTracker.getLiveThru().empty()) {
481 TopRPTracker.initLiveThru(BotRPTracker.getLiveThru());
482 DEBUG(dbgs() << "Live Thru: ";
483 dumpRegSetPressure(BotRPTracker.getLiveThru(), TRI));
484 };
485
Andrew Trick7f8ab782012-05-10 21:06:10 +0000486 // Account for liveness generated by the region boundary.
487 if (LiveRegionEnd != RegionEnd)
488 BotRPTracker.recede();
489
490 assert(BotRPTracker.getPos() == RegionEnd && "Can't find the region bottom");
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000491
492 // Cache the list of excess pressure sets in this region. This will also track
493 // the max pressure in the scheduled code for these sets.
494 RegionCriticalPSets.clear();
Jakub Staszakb74564a2013-01-25 21:44:27 +0000495 const std::vector<unsigned> &RegionPressure =
496 RPTracker.getPressure().MaxSetPressure;
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000497 for (unsigned i = 0, e = RegionPressure.size(); i < e; ++i) {
Andrew Trick1f8b48a2013-06-21 18:32:58 +0000498 unsigned Limit = RegClassInfo->getRegPressureSetLimit(i);
Andrew Trick3bf23302013-06-21 18:33:01 +0000499 if (RegionPressure[i] > Limit) {
500 DEBUG(dbgs() << TRI->getRegPressureSetName(i)
501 << " Limit " << Limit
502 << " Actual " << RegionPressure[i] << "\n");
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000503 RegionCriticalPSets.push_back(PressureElement(i, 0));
Andrew Trick3bf23302013-06-21 18:33:01 +0000504 }
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000505 }
506 DEBUG(dbgs() << "Excess PSets: ";
507 for (unsigned i = 0, e = RegionCriticalPSets.size(); i != e; ++i)
508 dbgs() << TRI->getRegPressureSetName(
509 RegionCriticalPSets[i].PSetID) << " ";
510 dbgs() << "\n");
511}
512
513// FIXME: When the pressure tracker deals in pressure differences then we won't
514// iterate over all RegionCriticalPSets[i].
515void ScheduleDAGMI::
Jakub Staszakb717a502013-02-16 15:47:26 +0000516updateScheduledPressure(const std::vector<unsigned> &NewMaxPressure) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000517 for (unsigned i = 0, e = RegionCriticalPSets.size(); i < e; ++i) {
518 unsigned ID = RegionCriticalPSets[i].PSetID;
519 int &MaxUnits = RegionCriticalPSets[i].UnitIncrease;
520 if ((int)NewMaxPressure[ID] > MaxUnits)
521 MaxUnits = NewMaxPressure[ID];
522 }
Andrew Trick811a3722013-04-24 15:54:36 +0000523 DEBUG(
524 for (unsigned i = 0, e = NewMaxPressure.size(); i < e; ++i) {
Andrew Trick1f8b48a2013-06-21 18:32:58 +0000525 unsigned Limit = RegClassInfo->getRegPressureSetLimit(i);
Andrew Trick811a3722013-04-24 15:54:36 +0000526 if (NewMaxPressure[i] > Limit ) {
527 dbgs() << " " << TRI->getRegPressureSetName(i) << ": "
528 << NewMaxPressure[i] << " > " << Limit << "\n";
529 }
530 });
Andrew Trick006e1ab2012-04-24 17:56:43 +0000531}
532
Andrew Trick17d35e52012-03-14 04:00:41 +0000533/// schedule - Called back from MachineScheduler::runOnMachineFunction
Andrew Trick006e1ab2012-04-24 17:56:43 +0000534/// after setting up the current scheduling region. [RegionBegin, RegionEnd)
535/// only includes instructions that have DAG nodes, not scheduling boundaries.
Andrew Trick78e5efe2012-09-11 00:39:15 +0000536///
537/// This is a skeletal driver, with all the functionality pushed into helpers,
538/// so that it can be easilly extended by experimental schedulers. Generally,
539/// implementing MachineSchedStrategy should be sufficient to implement a new
540/// scheduling algorithm. However, if a scheduler further subclasses
541/// ScheduleDAGMI then it will want to override this virtual method in order to
542/// update any specialized state.
Andrew Trick17d35e52012-03-14 04:00:41 +0000543void ScheduleDAGMI::schedule() {
Andrew Trick78e5efe2012-09-11 00:39:15 +0000544 buildDAGWithRegPressure();
545
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000546 Topo.InitDAGTopologicalSorting();
547
Andrew Trickd039b382012-09-14 17:22:42 +0000548 postprocessDAG();
549
Andrew Trick4e1fb182013-01-25 06:33:57 +0000550 SmallVector<SUnit*, 8> TopRoots, BotRoots;
551 findRootsAndBiasEdges(TopRoots, BotRoots);
552
553 // Initialize the strategy before modifying the DAG.
554 // This may initialize a DFSResult to be used for queue priority.
555 SchedImpl->initialize(this);
556
Andrew Trick78e5efe2012-09-11 00:39:15 +0000557 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
558 SUnits[su].dumpAll(this));
Andrew Trick4e1fb182013-01-25 06:33:57 +0000559 if (ViewMISchedDAGs) viewGraph();
Andrew Trick78e5efe2012-09-11 00:39:15 +0000560
Andrew Trick4e1fb182013-01-25 06:33:57 +0000561 // Initialize ready queues now that the DAG and priority data are finalized.
562 initQueues(TopRoots, BotRoots);
Andrew Trick78e5efe2012-09-11 00:39:15 +0000563
564 bool IsTopNode = false;
565 while (SUnit *SU = SchedImpl->pickNode(IsTopNode)) {
Andrew Trick30c6ec22012-10-08 18:53:53 +0000566 assert(!SU->isScheduled && "Node already scheduled");
Andrew Trick78e5efe2012-09-11 00:39:15 +0000567 if (!checkSchedLimit())
568 break;
569
570 scheduleMI(SU, IsTopNode);
571
572 updateQueues(SU, IsTopNode);
573 }
574 assert(CurrentTop == CurrentBottom && "Nonempty unscheduled zone.");
575
576 placeDebugValues();
Andrew Trick3b87f622012-11-07 07:05:09 +0000577
578 DEBUG({
Andrew Trickb4221042012-11-28 03:42:47 +0000579 unsigned BBNum = begin()->getParent()->getNumber();
Andrew Trick3b87f622012-11-07 07:05:09 +0000580 dbgs() << "*** Final schedule for BB#" << BBNum << " ***\n";
581 dumpSchedule();
582 dbgs() << '\n';
583 });
Andrew Trick78e5efe2012-09-11 00:39:15 +0000584}
585
586/// Build the DAG and setup three register pressure trackers.
587void ScheduleDAGMI::buildDAGWithRegPressure() {
Andrew Trick7f8ab782012-05-10 21:06:10 +0000588 // Initialize the register pressure tracker used by buildSchedGraph.
Andrew Trickd71efff2013-07-30 19:59:12 +0000589 RPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd,
590 /*TrackUntiedDefs=*/true);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000591
Andrew Trick7f8ab782012-05-10 21:06:10 +0000592 // Account for liveness generate by the region boundary.
593 if (LiveRegionEnd != RegionEnd)
594 RPTracker.recede();
595
596 // Build the DAG, and compute current register pressure.
Andrew Trick006e1ab2012-04-24 17:56:43 +0000597 buildSchedGraph(AA, &RPTracker);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000598
Andrew Trick7f8ab782012-05-10 21:06:10 +0000599 // Initialize top/bottom trackers after computing region pressure.
600 initRegPressure();
Andrew Trick78e5efe2012-09-11 00:39:15 +0000601}
Andrew Trick7f8ab782012-05-10 21:06:10 +0000602
Andrew Trickd039b382012-09-14 17:22:42 +0000603/// Apply each ScheduleDAGMutation step in order.
604void ScheduleDAGMI::postprocessDAG() {
605 for (unsigned i = 0, e = Mutations.size(); i < e; ++i) {
606 Mutations[i]->apply(this);
607 }
608}
609
Andrew Trick4e1fb182013-01-25 06:33:57 +0000610void ScheduleDAGMI::computeDFSResult() {
Andrew Trick178f7d02013-01-25 04:01:04 +0000611 if (!DFSResult)
612 DFSResult = new SchedDFSResult(/*BottomU*/true, MinSubtreeSize);
613 DFSResult->clear();
Andrew Trick178f7d02013-01-25 04:01:04 +0000614 ScheduledTrees.clear();
Andrew Trick4e1fb182013-01-25 06:33:57 +0000615 DFSResult->resize(SUnits.size());
616 DFSResult->compute(SUnits);
Andrew Trick178f7d02013-01-25 04:01:04 +0000617 ScheduledTrees.resize(DFSResult->getNumSubtrees());
618}
619
Andrew Trick4e1fb182013-01-25 06:33:57 +0000620void ScheduleDAGMI::findRootsAndBiasEdges(SmallVectorImpl<SUnit*> &TopRoots,
621 SmallVectorImpl<SUnit*> &BotRoots) {
Andrew Trick1e94e982012-10-15 18:02:27 +0000622 for (std::vector<SUnit>::iterator
623 I = SUnits.begin(), E = SUnits.end(); I != E; ++I) {
Andrew Trickae692f22012-11-12 19:28:57 +0000624 SUnit *SU = &(*I);
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000625 assert(!SU->isBoundaryNode() && "Boundary node should not be in SUnits");
Andrew Trickdb417062013-01-24 02:09:57 +0000626
627 // Order predecessors so DFSResult follows the critical path.
628 SU->biasCriticalPath();
629
Andrew Trick1e94e982012-10-15 18:02:27 +0000630 // A SUnit is ready to top schedule if it has no predecessors.
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000631 if (!I->NumPredsLeft)
Andrew Trick4e1fb182013-01-25 06:33:57 +0000632 TopRoots.push_back(SU);
Andrew Trick1e94e982012-10-15 18:02:27 +0000633 // A SUnit is ready to bottom schedule if it has no successors.
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000634 if (!I->NumSuccsLeft)
Andrew Trickae692f22012-11-12 19:28:57 +0000635 BotRoots.push_back(SU);
Andrew Trick1e94e982012-10-15 18:02:27 +0000636 }
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000637 ExitSU.biasCriticalPath();
Andrew Trick1e94e982012-10-15 18:02:27 +0000638}
639
Andrew Trick78e5efe2012-09-11 00:39:15 +0000640/// Identify DAG roots and setup scheduler queues.
Andrew Trick4e1fb182013-01-25 06:33:57 +0000641void ScheduleDAGMI::initQueues(ArrayRef<SUnit*> TopRoots,
642 ArrayRef<SUnit*> BotRoots) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000643 NextClusterSucc = NULL;
644 NextClusterPred = NULL;
Andrew Trick1e94e982012-10-15 18:02:27 +0000645
Andrew Trickae692f22012-11-12 19:28:57 +0000646 // Release all DAG roots for scheduling, not including EntrySU/ExitSU.
Andrew Trick4e1fb182013-01-25 06:33:57 +0000647 //
648 // Nodes with unreleased weak edges can still be roots.
649 // Release top roots in forward order.
650 for (SmallVectorImpl<SUnit*>::const_iterator
651 I = TopRoots.begin(), E = TopRoots.end(); I != E; ++I) {
652 SchedImpl->releaseTopNode(*I);
653 }
654 // Release bottom roots in reverse order so the higher priority nodes appear
655 // first. This is more natural and slightly more efficient.
656 for (SmallVectorImpl<SUnit*>::const_reverse_iterator
657 I = BotRoots.rbegin(), E = BotRoots.rend(); I != E; ++I) {
658 SchedImpl->releaseBottomNode(*I);
659 }
Andrew Trickae692f22012-11-12 19:28:57 +0000660
Andrew Trickc174eaf2012-03-08 01:41:12 +0000661 releaseSuccessors(&EntrySU);
Andrew Trick17d35e52012-03-14 04:00:41 +0000662 releasePredecessors(&ExitSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000663
Andrew Trick1e94e982012-10-15 18:02:27 +0000664 SchedImpl->registerRoots();
665
Andrew Trick657b75b2012-12-01 01:22:49 +0000666 // Advance past initial DebugValues.
667 assert(TopRPTracker.getPos() == RegionBegin && "bad initial Top tracker");
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000668 CurrentTop = nextIfDebug(RegionBegin, RegionEnd);
Andrew Trick657b75b2012-12-01 01:22:49 +0000669 TopRPTracker.setPos(CurrentTop);
670
Andrew Trick17d35e52012-03-14 04:00:41 +0000671 CurrentBottom = RegionEnd;
Andrew Trick78e5efe2012-09-11 00:39:15 +0000672}
Andrew Trickc174eaf2012-03-08 01:41:12 +0000673
Andrew Trick78e5efe2012-09-11 00:39:15 +0000674/// Move an instruction and update register pressure.
675void ScheduleDAGMI::scheduleMI(SUnit *SU, bool IsTopNode) {
676 // Move the instruction to its new location in the instruction stream.
677 MachineInstr *MI = SU->getInstr();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000678
Andrew Trick78e5efe2012-09-11 00:39:15 +0000679 if (IsTopNode) {
680 assert(SU->isTopReady() && "node still has unscheduled dependencies");
681 if (&*CurrentTop == MI)
682 CurrentTop = nextIfDebug(++CurrentTop, CurrentBottom);
Andrew Trick17d35e52012-03-14 04:00:41 +0000683 else {
Andrew Trick78e5efe2012-09-11 00:39:15 +0000684 moveInstruction(MI, CurrentTop);
685 TopRPTracker.setPos(MI);
Andrew Trick17d35e52012-03-14 04:00:41 +0000686 }
Andrew Trick000b2502012-04-24 18:04:37 +0000687
Andrew Trick78e5efe2012-09-11 00:39:15 +0000688 // Update top scheduled pressure.
689 TopRPTracker.advance();
690 assert(TopRPTracker.getPos() == CurrentTop && "out of sync");
691 updateScheduledPressure(TopRPTracker.getPressure().MaxSetPressure);
692 }
693 else {
694 assert(SU->isBottomReady() && "node still has unscheduled dependencies");
695 MachineBasicBlock::iterator priorII =
696 priorNonDebug(CurrentBottom, CurrentTop);
697 if (&*priorII == MI)
698 CurrentBottom = priorII;
699 else {
700 if (&*CurrentTop == MI) {
701 CurrentTop = nextIfDebug(++CurrentTop, priorII);
702 TopRPTracker.setPos(CurrentTop);
703 }
704 moveInstruction(MI, CurrentBottom);
705 CurrentBottom = MI;
706 }
707 // Update bottom scheduled pressure.
708 BotRPTracker.recede();
709 assert(BotRPTracker.getPos() == CurrentBottom && "out of sync");
710 updateScheduledPressure(BotRPTracker.getPressure().MaxSetPressure);
711 }
712}
713
714/// Update scheduler queues after scheduling an instruction.
715void ScheduleDAGMI::updateQueues(SUnit *SU, bool IsTopNode) {
716 // Release dependent instructions for scheduling.
717 if (IsTopNode)
718 releaseSuccessors(SU);
719 else
720 releasePredecessors(SU);
721
722 SU->isScheduled = true;
723
Andrew Trick178f7d02013-01-25 04:01:04 +0000724 if (DFSResult) {
725 unsigned SubtreeID = DFSResult->getSubtreeID(SU);
726 if (!ScheduledTrees.test(SubtreeID)) {
727 ScheduledTrees.set(SubtreeID);
728 DFSResult->scheduleTree(SubtreeID);
729 SchedImpl->scheduleTree(SubtreeID);
730 }
731 }
732
Andrew Trick78e5efe2012-09-11 00:39:15 +0000733 // Notify the scheduling strategy after updating the DAG.
734 SchedImpl->schedNode(SU, IsTopNode);
Andrew Trick000b2502012-04-24 18:04:37 +0000735}
736
737/// Reinsert any remaining debug_values, just like the PostRA scheduler.
738void ScheduleDAGMI::placeDebugValues() {
739 // If first instruction was a DBG_VALUE then put it back.
740 if (FirstDbgValue) {
741 BB->splice(RegionBegin, BB, FirstDbgValue);
742 RegionBegin = FirstDbgValue;
743 }
744
745 for (std::vector<std::pair<MachineInstr *, MachineInstr *> >::iterator
746 DI = DbgValues.end(), DE = DbgValues.begin(); DI != DE; --DI) {
747 std::pair<MachineInstr *, MachineInstr *> P = *prior(DI);
748 MachineInstr *DbgValue = P.first;
749 MachineBasicBlock::iterator OrigPrevMI = P.second;
Andrew Trick67bdd422012-12-01 01:22:38 +0000750 if (&*RegionBegin == DbgValue)
751 ++RegionBegin;
Andrew Trick000b2502012-04-24 18:04:37 +0000752 BB->splice(++OrigPrevMI, BB, DbgValue);
753 if (OrigPrevMI == llvm::prior(RegionEnd))
754 RegionEnd = DbgValue;
755 }
756 DbgValues.clear();
757 FirstDbgValue = NULL;
Andrew Trickc174eaf2012-03-08 01:41:12 +0000758}
759
Andrew Trick3b87f622012-11-07 07:05:09 +0000760#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
761void ScheduleDAGMI::dumpSchedule() const {
762 for (MachineBasicBlock::iterator MI = begin(), ME = end(); MI != ME; ++MI) {
763 if (SUnit *SU = getSUnit(&(*MI)))
764 SU->dump(this);
765 else
766 dbgs() << "Missing SUnit\n";
767 }
768}
769#endif
770
Andrew Trick6996fd02012-11-12 19:52:20 +0000771//===----------------------------------------------------------------------===//
772// LoadClusterMutation - DAG post-processing to cluster loads.
773//===----------------------------------------------------------------------===//
774
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000775namespace {
776/// \brief Post-process the DAG to create cluster edges between neighboring
777/// loads.
778class LoadClusterMutation : public ScheduleDAGMutation {
779 struct LoadInfo {
780 SUnit *SU;
781 unsigned BaseReg;
782 unsigned Offset;
783 LoadInfo(SUnit *su, unsigned reg, unsigned ofs)
784 : SU(su), BaseReg(reg), Offset(ofs) {}
785 };
786 static bool LoadInfoLess(const LoadClusterMutation::LoadInfo &LHS,
787 const LoadClusterMutation::LoadInfo &RHS);
788
789 const TargetInstrInfo *TII;
790 const TargetRegisterInfo *TRI;
791public:
792 LoadClusterMutation(const TargetInstrInfo *tii,
793 const TargetRegisterInfo *tri)
794 : TII(tii), TRI(tri) {}
795
796 virtual void apply(ScheduleDAGMI *DAG);
797protected:
798 void clusterNeighboringLoads(ArrayRef<SUnit*> Loads, ScheduleDAGMI *DAG);
799};
800} // anonymous
801
802bool LoadClusterMutation::LoadInfoLess(
803 const LoadClusterMutation::LoadInfo &LHS,
804 const LoadClusterMutation::LoadInfo &RHS) {
805 if (LHS.BaseReg != RHS.BaseReg)
806 return LHS.BaseReg < RHS.BaseReg;
807 return LHS.Offset < RHS.Offset;
808}
809
810void LoadClusterMutation::clusterNeighboringLoads(ArrayRef<SUnit*> Loads,
811 ScheduleDAGMI *DAG) {
812 SmallVector<LoadClusterMutation::LoadInfo,32> LoadRecords;
813 for (unsigned Idx = 0, End = Loads.size(); Idx != End; ++Idx) {
814 SUnit *SU = Loads[Idx];
815 unsigned BaseReg;
816 unsigned Offset;
817 if (TII->getLdStBaseRegImmOfs(SU->getInstr(), BaseReg, Offset, TRI))
818 LoadRecords.push_back(LoadInfo(SU, BaseReg, Offset));
819 }
820 if (LoadRecords.size() < 2)
821 return;
822 std::sort(LoadRecords.begin(), LoadRecords.end(), LoadInfoLess);
823 unsigned ClusterLength = 1;
824 for (unsigned Idx = 0, End = LoadRecords.size(); Idx < (End - 1); ++Idx) {
825 if (LoadRecords[Idx].BaseReg != LoadRecords[Idx+1].BaseReg) {
826 ClusterLength = 1;
827 continue;
828 }
829
830 SUnit *SUa = LoadRecords[Idx].SU;
831 SUnit *SUb = LoadRecords[Idx+1].SU;
Andrew Tricka7d2d562012-11-12 21:28:10 +0000832 if (TII->shouldClusterLoads(SUa->getInstr(), SUb->getInstr(), ClusterLength)
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000833 && DAG->addEdge(SUb, SDep(SUa, SDep::Cluster))) {
834
835 DEBUG(dbgs() << "Cluster loads SU(" << SUa->NodeNum << ") - SU("
836 << SUb->NodeNum << ")\n");
837 // Copy successor edges from SUa to SUb. Interleaving computation
838 // dependent on SUa can prevent load combining due to register reuse.
839 // Predecessor edges do not need to be copied from SUb to SUa since nearby
840 // loads should have effectively the same inputs.
841 for (SUnit::const_succ_iterator
842 SI = SUa->Succs.begin(), SE = SUa->Succs.end(); SI != SE; ++SI) {
843 if (SI->getSUnit() == SUb)
844 continue;
845 DEBUG(dbgs() << " Copy Succ SU(" << SI->getSUnit()->NodeNum << ")\n");
846 DAG->addEdge(SI->getSUnit(), SDep(SUb, SDep::Artificial));
847 }
848 ++ClusterLength;
849 }
850 else
851 ClusterLength = 1;
852 }
853}
854
855/// \brief Callback from DAG postProcessing to create cluster edges for loads.
856void LoadClusterMutation::apply(ScheduleDAGMI *DAG) {
857 // Map DAG NodeNum to store chain ID.
858 DenseMap<unsigned, unsigned> StoreChainIDs;
859 // Map each store chain to a set of dependent loads.
860 SmallVector<SmallVector<SUnit*,4>, 32> StoreChainDependents;
861 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
862 SUnit *SU = &DAG->SUnits[Idx];
863 if (!SU->getInstr()->mayLoad())
864 continue;
865 unsigned ChainPredID = DAG->SUnits.size();
866 for (SUnit::const_pred_iterator
867 PI = SU->Preds.begin(), PE = SU->Preds.end(); PI != PE; ++PI) {
868 if (PI->isCtrl()) {
869 ChainPredID = PI->getSUnit()->NodeNum;
870 break;
871 }
872 }
873 // Check if this chain-like pred has been seen
874 // before. ChainPredID==MaxNodeID for loads at the top of the schedule.
875 unsigned NumChains = StoreChainDependents.size();
876 std::pair<DenseMap<unsigned, unsigned>::iterator, bool> Result =
877 StoreChainIDs.insert(std::make_pair(ChainPredID, NumChains));
878 if (Result.second)
879 StoreChainDependents.resize(NumChains + 1);
880 StoreChainDependents[Result.first->second].push_back(SU);
881 }
882 // Iterate over the store chains.
883 for (unsigned Idx = 0, End = StoreChainDependents.size(); Idx != End; ++Idx)
884 clusterNeighboringLoads(StoreChainDependents[Idx], DAG);
885}
886
Andrew Trickc174eaf2012-03-08 01:41:12 +0000887//===----------------------------------------------------------------------===//
Andrew Trick6996fd02012-11-12 19:52:20 +0000888// MacroFusion - DAG post-processing to encourage fusion of macro ops.
889//===----------------------------------------------------------------------===//
890
891namespace {
892/// \brief Post-process the DAG to create cluster edges between instructions
893/// that may be fused by the processor into a single operation.
894class MacroFusion : public ScheduleDAGMutation {
895 const TargetInstrInfo *TII;
896public:
897 MacroFusion(const TargetInstrInfo *tii): TII(tii) {}
898
899 virtual void apply(ScheduleDAGMI *DAG);
900};
901} // anonymous
902
903/// \brief Callback from DAG postProcessing to create cluster edges to encourage
904/// fused operations.
905void MacroFusion::apply(ScheduleDAGMI *DAG) {
906 // For now, assume targets can only fuse with the branch.
907 MachineInstr *Branch = DAG->ExitSU.getInstr();
908 if (!Branch)
909 return;
910
911 for (unsigned Idx = DAG->SUnits.size(); Idx > 0;) {
912 SUnit *SU = &DAG->SUnits[--Idx];
913 if (!TII->shouldScheduleAdjacent(SU->getInstr(), Branch))
914 continue;
915
916 // Create a single weak edge from SU to ExitSU. The only effect is to cause
917 // bottom-up scheduling to heavily prioritize the clustered SU. There is no
918 // need to copy predecessor edges from ExitSU to SU, since top-down
919 // scheduling cannot prioritize ExitSU anyway. To defer top-down scheduling
920 // of SU, we could create an artificial edge from the deepest root, but it
921 // hasn't been needed yet.
922 bool Success = DAG->addEdge(&DAG->ExitSU, SDep(SU, SDep::Cluster));
923 (void)Success;
924 assert(Success && "No DAG nodes should be reachable from ExitSU");
925
926 DEBUG(dbgs() << "Macro Fuse SU(" << SU->NodeNum << ")\n");
927 break;
928 }
929}
930
931//===----------------------------------------------------------------------===//
Andrew Tricke38afe12013-04-24 15:54:43 +0000932// CopyConstrain - DAG post-processing to encourage copy elimination.
933//===----------------------------------------------------------------------===//
934
935namespace {
936/// \brief Post-process the DAG to create weak edges from all uses of a copy to
937/// the one use that defines the copy's source vreg, most likely an induction
938/// variable increment.
939class CopyConstrain : public ScheduleDAGMutation {
940 // Transient state.
941 SlotIndex RegionBeginIdx;
Andrew Tricka264a202013-04-24 23:19:56 +0000942 // RegionEndIdx is the slot index of the last non-debug instruction in the
943 // scheduling region. So we may have RegionBeginIdx == RegionEndIdx.
Andrew Tricke38afe12013-04-24 15:54:43 +0000944 SlotIndex RegionEndIdx;
945public:
946 CopyConstrain(const TargetInstrInfo *, const TargetRegisterInfo *) {}
947
948 virtual void apply(ScheduleDAGMI *DAG);
949
950protected:
951 void constrainLocalCopy(SUnit *CopySU, ScheduleDAGMI *DAG);
952};
953} // anonymous
954
955/// constrainLocalCopy handles two possibilities:
956/// 1) Local src:
957/// I0: = dst
958/// I1: src = ...
959/// I2: = dst
960/// I3: dst = src (copy)
961/// (create pred->succ edges I0->I1, I2->I1)
962///
963/// 2) Local copy:
964/// I0: dst = src (copy)
965/// I1: = dst
966/// I2: src = ...
967/// I3: = dst
968/// (create pred->succ edges I1->I2, I3->I2)
969///
970/// Although the MachineScheduler is currently constrained to single blocks,
971/// this algorithm should handle extended blocks. An EBB is a set of
972/// contiguously numbered blocks such that the previous block in the EBB is
973/// always the single predecessor.
974void CopyConstrain::constrainLocalCopy(SUnit *CopySU, ScheduleDAGMI *DAG) {
975 LiveIntervals *LIS = DAG->getLIS();
976 MachineInstr *Copy = CopySU->getInstr();
977
978 // Check for pure vreg copies.
979 unsigned SrcReg = Copy->getOperand(1).getReg();
980 if (!TargetRegisterInfo::isVirtualRegister(SrcReg))
981 return;
982
983 unsigned DstReg = Copy->getOperand(0).getReg();
984 if (!TargetRegisterInfo::isVirtualRegister(DstReg))
985 return;
986
987 // Check if either the dest or source is local. If it's live across a back
988 // edge, it's not local. Note that if both vregs are live across the back
989 // edge, we cannot successfully contrain the copy without cyclic scheduling.
990 unsigned LocalReg = DstReg;
991 unsigned GlobalReg = SrcReg;
992 LiveInterval *LocalLI = &LIS->getInterval(LocalReg);
993 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx)) {
994 LocalReg = SrcReg;
995 GlobalReg = DstReg;
996 LocalLI = &LIS->getInterval(LocalReg);
997 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx))
998 return;
999 }
1000 LiveInterval *GlobalLI = &LIS->getInterval(GlobalReg);
1001
1002 // Find the global segment after the start of the local LI.
1003 LiveInterval::iterator GlobalSegment = GlobalLI->find(LocalLI->beginIndex());
1004 // If GlobalLI does not overlap LocalLI->start, then a copy directly feeds a
1005 // local live range. We could create edges from other global uses to the local
1006 // start, but the coalescer should have already eliminated these cases, so
1007 // don't bother dealing with it.
1008 if (GlobalSegment == GlobalLI->end())
1009 return;
1010
1011 // If GlobalSegment is killed at the LocalLI->start, the call to find()
1012 // returned the next global segment. But if GlobalSegment overlaps with
1013 // LocalLI->start, then advance to the next segement. If a hole in GlobalLI
1014 // exists in LocalLI's vicinity, GlobalSegment will be the end of the hole.
1015 if (GlobalSegment->contains(LocalLI->beginIndex()))
1016 ++GlobalSegment;
1017
1018 if (GlobalSegment == GlobalLI->end())
1019 return;
1020
1021 // Check if GlobalLI contains a hole in the vicinity of LocalLI.
1022 if (GlobalSegment != GlobalLI->begin()) {
1023 // Two address defs have no hole.
1024 if (SlotIndex::isSameInstr(llvm::prior(GlobalSegment)->end,
1025 GlobalSegment->start)) {
1026 return;
1027 }
Andrew Trick1e46fcd2013-07-30 19:59:08 +00001028 // If the prior global segment may be defined by the same two-address
1029 // instruction that also defines LocalLI, then can't make a hole here.
1030 if (SlotIndex::isSameInstr(llvm::prior(GlobalSegment)->start,
1031 LocalLI->beginIndex())) {
1032 return;
1033 }
Andrew Tricke38afe12013-04-24 15:54:43 +00001034 // If GlobalLI has a prior segment, it must be live into the EBB. Otherwise
1035 // it would be a disconnected component in the live range.
1036 assert(llvm::prior(GlobalSegment)->start < LocalLI->beginIndex() &&
1037 "Disconnected LRG within the scheduling region.");
1038 }
1039 MachineInstr *GlobalDef = LIS->getInstructionFromIndex(GlobalSegment->start);
1040 if (!GlobalDef)
1041 return;
1042
1043 SUnit *GlobalSU = DAG->getSUnit(GlobalDef);
1044 if (!GlobalSU)
1045 return;
1046
1047 // GlobalDef is the bottom of the GlobalLI hole. Open the hole by
1048 // constraining the uses of the last local def to precede GlobalDef.
1049 SmallVector<SUnit*,8> LocalUses;
1050 const VNInfo *LastLocalVN = LocalLI->getVNInfoBefore(LocalLI->endIndex());
1051 MachineInstr *LastLocalDef = LIS->getInstructionFromIndex(LastLocalVN->def);
1052 SUnit *LastLocalSU = DAG->getSUnit(LastLocalDef);
1053 for (SUnit::const_succ_iterator
1054 I = LastLocalSU->Succs.begin(), E = LastLocalSU->Succs.end();
1055 I != E; ++I) {
1056 if (I->getKind() != SDep::Data || I->getReg() != LocalReg)
1057 continue;
1058 if (I->getSUnit() == GlobalSU)
1059 continue;
1060 if (!DAG->canAddEdge(GlobalSU, I->getSUnit()))
1061 return;
1062 LocalUses.push_back(I->getSUnit());
1063 }
1064 // Open the top of the GlobalLI hole by constraining any earlier global uses
1065 // to precede the start of LocalLI.
1066 SmallVector<SUnit*,8> GlobalUses;
1067 MachineInstr *FirstLocalDef =
1068 LIS->getInstructionFromIndex(LocalLI->beginIndex());
1069 SUnit *FirstLocalSU = DAG->getSUnit(FirstLocalDef);
1070 for (SUnit::const_pred_iterator
1071 I = GlobalSU->Preds.begin(), E = GlobalSU->Preds.end(); I != E; ++I) {
1072 if (I->getKind() != SDep::Anti || I->getReg() != GlobalReg)
1073 continue;
1074 if (I->getSUnit() == FirstLocalSU)
1075 continue;
1076 if (!DAG->canAddEdge(FirstLocalSU, I->getSUnit()))
1077 return;
1078 GlobalUses.push_back(I->getSUnit());
1079 }
1080 DEBUG(dbgs() << "Constraining copy SU(" << CopySU->NodeNum << ")\n");
1081 // Add the weak edges.
1082 for (SmallVectorImpl<SUnit*>::const_iterator
1083 I = LocalUses.begin(), E = LocalUses.end(); I != E; ++I) {
1084 DEBUG(dbgs() << " Local use SU(" << (*I)->NodeNum << ") -> SU("
1085 << GlobalSU->NodeNum << ")\n");
1086 DAG->addEdge(GlobalSU, SDep(*I, SDep::Weak));
1087 }
1088 for (SmallVectorImpl<SUnit*>::const_iterator
1089 I = GlobalUses.begin(), E = GlobalUses.end(); I != E; ++I) {
1090 DEBUG(dbgs() << " Global use SU(" << (*I)->NodeNum << ") -> SU("
1091 << FirstLocalSU->NodeNum << ")\n");
1092 DAG->addEdge(FirstLocalSU, SDep(*I, SDep::Weak));
1093 }
1094}
1095
1096/// \brief Callback from DAG postProcessing to create weak edges to encourage
1097/// copy elimination.
1098void CopyConstrain::apply(ScheduleDAGMI *DAG) {
Andrew Tricka264a202013-04-24 23:19:56 +00001099 MachineBasicBlock::iterator FirstPos = nextIfDebug(DAG->begin(), DAG->end());
1100 if (FirstPos == DAG->end())
1101 return;
1102 RegionBeginIdx = DAG->getLIS()->getInstructionIndex(&*FirstPos);
Andrew Tricke38afe12013-04-24 15:54:43 +00001103 RegionEndIdx = DAG->getLIS()->getInstructionIndex(
1104 &*priorNonDebug(DAG->end(), DAG->begin()));
1105
1106 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
1107 SUnit *SU = &DAG->SUnits[Idx];
1108 if (!SU->getInstr()->isCopy())
1109 continue;
1110
1111 constrainLocalCopy(SU, DAG);
1112 }
1113}
1114
1115//===----------------------------------------------------------------------===//
Andrew Trickfa989e72013-06-15 05:39:19 +00001116// ConvergingScheduler - Implementation of the generic MachineSchedStrategy.
Andrew Trick42b7a712012-01-17 06:55:03 +00001117//===----------------------------------------------------------------------===//
1118
1119namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +00001120/// ConvergingScheduler shrinks the unscheduled zone using heuristics to balance
1121/// the schedule.
1122class ConvergingScheduler : public MachineSchedStrategy {
Andrew Trick3b87f622012-11-07 07:05:09 +00001123public:
1124 /// Represent the type of SchedCandidate found within a single queue.
1125 /// pickNodeBidirectional depends on these listed by decreasing priority.
1126 enum CandReason {
Andrew Tricka626f502013-06-17 21:45:13 +00001127 NoCand, PhysRegCopy, RegExcess, RegCritical, Cluster, Weak, RegMax,
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001128 ResourceReduce, ResourceDemand, BotHeightReduce, BotPathReduce,
Andrew Tricka626f502013-06-17 21:45:13 +00001129 TopDepthReduce, TopPathReduce, NextDefUse, NodeOrder};
Andrew Trick3b87f622012-11-07 07:05:09 +00001130
1131#ifndef NDEBUG
1132 static const char *getReasonStr(ConvergingScheduler::CandReason Reason);
1133#endif
1134
1135 /// Policy for scheduling the next instruction in the candidate's zone.
1136 struct CandPolicy {
1137 bool ReduceLatency;
1138 unsigned ReduceResIdx;
1139 unsigned DemandResIdx;
1140
1141 CandPolicy(): ReduceLatency(false), ReduceResIdx(0), DemandResIdx(0) {}
1142 };
1143
1144 /// Status of an instruction's critical resource consumption.
1145 struct SchedResourceDelta {
1146 // Count critical resources in the scheduled region required by SU.
1147 unsigned CritResources;
1148
1149 // Count critical resources from another region consumed by SU.
1150 unsigned DemandedResources;
1151
1152 SchedResourceDelta(): CritResources(0), DemandedResources(0) {}
1153
1154 bool operator==(const SchedResourceDelta &RHS) const {
1155 return CritResources == RHS.CritResources
1156 && DemandedResources == RHS.DemandedResources;
1157 }
1158 bool operator!=(const SchedResourceDelta &RHS) const {
1159 return !operator==(RHS);
1160 }
1161 };
Andrew Trick7196a8f2012-05-10 21:06:16 +00001162
1163 /// Store the state used by ConvergingScheduler heuristics, required for the
1164 /// lifetime of one invocation of pickNode().
1165 struct SchedCandidate {
Andrew Trick3b87f622012-11-07 07:05:09 +00001166 CandPolicy Policy;
1167
Andrew Trick7196a8f2012-05-10 21:06:16 +00001168 // The best SUnit candidate.
1169 SUnit *SU;
1170
Andrew Trick3b87f622012-11-07 07:05:09 +00001171 // The reason for this candidate.
1172 CandReason Reason;
1173
Andrew Tricke52d5022013-06-17 21:45:05 +00001174 // Set of reasons that apply to multiple candidates.
1175 uint32_t RepeatReasonSet;
1176
Andrew Trick7196a8f2012-05-10 21:06:16 +00001177 // Register pressure values for the best candidate.
1178 RegPressureDelta RPDelta;
1179
Andrew Trick3b87f622012-11-07 07:05:09 +00001180 // Critical resource consumption of the best candidate.
1181 SchedResourceDelta ResDelta;
1182
1183 SchedCandidate(const CandPolicy &policy)
Andrew Tricke52d5022013-06-17 21:45:05 +00001184 : Policy(policy), SU(NULL), Reason(NoCand), RepeatReasonSet(0) {}
Andrew Trick3b87f622012-11-07 07:05:09 +00001185
1186 bool isValid() const { return SU; }
1187
1188 // Copy the status of another candidate without changing policy.
1189 void setBest(SchedCandidate &Best) {
1190 assert(Best.Reason != NoCand && "uninitialized Sched candidate");
1191 SU = Best.SU;
1192 Reason = Best.Reason;
1193 RPDelta = Best.RPDelta;
1194 ResDelta = Best.ResDelta;
1195 }
1196
Andrew Tricke52d5022013-06-17 21:45:05 +00001197 bool isRepeat(CandReason R) { return RepeatReasonSet & (1 << R); }
1198 void setRepeat(CandReason R) { RepeatReasonSet |= (1 << R); }
1199
Andrew Trick3b87f622012-11-07 07:05:09 +00001200 void initResourceDelta(const ScheduleDAGMI *DAG,
1201 const TargetSchedModel *SchedModel);
Andrew Trick7196a8f2012-05-10 21:06:16 +00001202 };
Andrew Trick3b87f622012-11-07 07:05:09 +00001203
1204 /// Summarize the unscheduled region.
1205 struct SchedRemainder {
1206 // Critical path through the DAG in expected latency.
1207 unsigned CriticalPath;
1208
Andrew Trickfa989e72013-06-15 05:39:19 +00001209 // Scaled count of micro-ops left to schedule.
1210 unsigned RemIssueCount;
1211
Andrew Trick3b87f622012-11-07 07:05:09 +00001212 // Unscheduled resources
1213 SmallVector<unsigned, 16> RemainingCounts;
Andrew Trick3b87f622012-11-07 07:05:09 +00001214
Andrew Trick3b87f622012-11-07 07:05:09 +00001215 void reset() {
1216 CriticalPath = 0;
Andrew Trickfa989e72013-06-15 05:39:19 +00001217 RemIssueCount = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001218 RemainingCounts.clear();
Andrew Trick3b87f622012-11-07 07:05:09 +00001219 }
1220
1221 SchedRemainder() { reset(); }
1222
1223 void init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel);
1224 };
Andrew Trick7196a8f2012-05-10 21:06:16 +00001225
Andrew Trickf3234242012-05-24 22:11:12 +00001226 /// Each Scheduling boundary is associated with ready queues. It tracks the
Andrew Trick3b87f622012-11-07 07:05:09 +00001227 /// current cycle in the direction of movement, and maintains the state
Andrew Trickf3234242012-05-24 22:11:12 +00001228 /// of "hazards" and other interlocks at the current cycle.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001229 struct SchedBoundary {
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001230 ScheduleDAGMI *DAG;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001231 const TargetSchedModel *SchedModel;
Andrew Trick3b87f622012-11-07 07:05:09 +00001232 SchedRemainder *Rem;
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001233
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001234 ReadyQueue Available;
1235 ReadyQueue Pending;
1236 bool CheckPending;
1237
Andrew Trick3b87f622012-11-07 07:05:09 +00001238 // For heuristics, keep a list of the nodes that immediately depend on the
1239 // most recently scheduled node.
1240 SmallPtrSet<const SUnit*, 8> NextSUs;
1241
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001242 ScheduleHazardRecognizer *HazardRec;
1243
Andrew Trickfa989e72013-06-15 05:39:19 +00001244 /// Number of cycles it takes to issue the instructions scheduled in this
1245 /// zone. It is defined as: scheduled-micro-ops / issue-width + stalls.
1246 /// See getStalls().
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001247 unsigned CurrCycle;
Andrew Trickfa989e72013-06-15 05:39:19 +00001248
1249 /// Micro-ops issued in the current cycle
Andrew Trickbacb2492013-06-15 04:49:49 +00001250 unsigned CurrMOps;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001251
1252 /// MinReadyCycle - Cycle of the soonest available instruction.
1253 unsigned MinReadyCycle;
1254
Andrew Trick3b87f622012-11-07 07:05:09 +00001255 // The expected latency of the critical path in this scheduled zone.
1256 unsigned ExpectedLatency;
1257
Andrew Trick2c465a32013-06-15 04:49:44 +00001258 // The latency of dependence chains leading into this zone.
Andrew Trickcc47c122013-08-07 17:20:32 +00001259 // For each node scheduled bottom-up: DLat = max DLat, N.Depth.
Andrew Trick2c465a32013-06-15 04:49:44 +00001260 // For each cycle scheduled: DLat -= 1.
1261 unsigned DependentLatency;
1262
Andrew Trickfa989e72013-06-15 05:39:19 +00001263 /// Count the scheduled (issued) micro-ops that can be retired by
1264 /// time=CurrCycle assuming the first scheduled instr is retired at time=0.
1265 unsigned RetiredMOps;
1266
1267 // Count scheduled resources that have been executed. Resources are
1268 // considered executed if they become ready in the time that it takes to
1269 // saturate any resource including the one in question. Counts are scaled
Andrew Trick4e389802013-07-19 00:20:07 +00001270 // for direct comparison with other resources. Counts can be compared with
Andrew Trickfa989e72013-06-15 05:39:19 +00001271 // MOps * getMicroOpFactor and Latency * getLatencyFactor.
1272 SmallVector<unsigned, 16> ExecutedResCounts;
1273
1274 /// Cache the max count for a single resource.
1275 unsigned MaxExecutedResCount;
Andrew Trick3b87f622012-11-07 07:05:09 +00001276
1277 // Cache the critical resources ID in this scheduled zone.
Andrew Trickfa989e72013-06-15 05:39:19 +00001278 unsigned ZoneCritResIdx;
Andrew Trick3b87f622012-11-07 07:05:09 +00001279
1280 // Is the scheduled region resource limited vs. latency limited.
1281 bool IsResourceLimited;
1282
Andrew Trick3b87f622012-11-07 07:05:09 +00001283#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001284 // Remember the greatest operand latency as an upper bound on the number of
1285 // times we should retry the pending queue because of a hazard.
1286 unsigned MaxObservedLatency;
Andrew Trick3b87f622012-11-07 07:05:09 +00001287#endif
1288
1289 void reset() {
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001290 // A new HazardRec is created for each DAG and owned by SchedBoundary.
1291 delete HazardRec;
1292
Andrew Trick3b87f622012-11-07 07:05:09 +00001293 Available.clear();
1294 Pending.clear();
1295 CheckPending = false;
1296 NextSUs.clear();
1297 HazardRec = 0;
1298 CurrCycle = 0;
Andrew Trickbacb2492013-06-15 04:49:49 +00001299 CurrMOps = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001300 MinReadyCycle = UINT_MAX;
1301 ExpectedLatency = 0;
Andrew Trick2c465a32013-06-15 04:49:44 +00001302 DependentLatency = 0;
Andrew Trickfa989e72013-06-15 05:39:19 +00001303 RetiredMOps = 0;
1304 MaxExecutedResCount = 0;
1305 ZoneCritResIdx = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001306 IsResourceLimited = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00001307#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001308 MaxObservedLatency = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001309#endif
1310 // Reserve a zero-count for invalid CritResIdx.
Andrew Trickfa989e72013-06-15 05:39:19 +00001311 ExecutedResCounts.resize(1);
1312 assert(!ExecutedResCounts[0] && "nonzero count for bad resource");
Andrew Trick3b87f622012-11-07 07:05:09 +00001313 }
Andrew Trickb7e02892012-06-05 21:11:27 +00001314
Andrew Trickf3234242012-05-24 22:11:12 +00001315 /// Pending queues extend the ready queues with the same ID and the
1316 /// PendingFlag set.
1317 SchedBoundary(unsigned ID, const Twine &Name):
Andrew Trick3b87f622012-11-07 07:05:09 +00001318 DAG(0), SchedModel(0), Rem(0), Available(ID, Name+".A"),
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001319 Pending(ID << ConvergingScheduler::LogMaxQID, Name+".P"),
1320 HazardRec(0) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001321 reset();
1322 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001323
1324 ~SchedBoundary() { delete HazardRec; }
1325
Andrew Trick3b87f622012-11-07 07:05:09 +00001326 void init(ScheduleDAGMI *dag, const TargetSchedModel *smodel,
1327 SchedRemainder *rem);
Andrew Trick412cd2f2012-10-10 05:43:09 +00001328
Andrew Trickf3234242012-05-24 22:11:12 +00001329 bool isTop() const {
1330 return Available.getID() == ConvergingScheduler::TopQID;
1331 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001332
Andrew Trickaaaae512013-06-15 05:46:47 +00001333#ifndef NDEBUG
Andrew Trickfa989e72013-06-15 05:39:19 +00001334 const char *getResourceName(unsigned PIdx) {
1335 if (!PIdx)
1336 return "MOps";
1337 return SchedModel->getProcResource(PIdx)->Name;
Andrew Trick3b87f622012-11-07 07:05:09 +00001338 }
Andrew Trickaaaae512013-06-15 05:46:47 +00001339#endif
Andrew Trick3b87f622012-11-07 07:05:09 +00001340
Andrew Trickfa989e72013-06-15 05:39:19 +00001341 /// Get the number of latency cycles "covered" by the scheduled
1342 /// instructions. This is the larger of the critical path within the zone
1343 /// and the number of cycles required to issue the instructions.
1344 unsigned getScheduledLatency() const {
1345 return std::max(ExpectedLatency, CurrCycle);
1346 }
1347
1348 unsigned getUnscheduledLatency(SUnit *SU) const {
1349 return isTop() ? SU->getHeight() : SU->getDepth();
1350 }
1351
1352 unsigned getResourceCount(unsigned ResIdx) const {
1353 return ExecutedResCounts[ResIdx];
1354 }
1355
1356 /// Get the scaled count of scheduled micro-ops and resources, including
1357 /// executed resources.
Andrew Trick3b87f622012-11-07 07:05:09 +00001358 unsigned getCriticalCount() const {
Andrew Trickfa989e72013-06-15 05:39:19 +00001359 if (!ZoneCritResIdx)
1360 return RetiredMOps * SchedModel->getMicroOpFactor();
1361 return getResourceCount(ZoneCritResIdx);
1362 }
1363
1364 /// Get a scaled count for the minimum execution time of the scheduled
1365 /// micro-ops that are ready to execute by getExecutedCount. Notice the
1366 /// feedback loop.
1367 unsigned getExecutedCount() const {
1368 return std::max(CurrCycle * SchedModel->getLatencyFactor(),
1369 MaxExecutedResCount);
Andrew Trick3b87f622012-11-07 07:05:09 +00001370 }
1371
Andrew Trick5559ffa2012-06-29 03:23:24 +00001372 bool checkHazard(SUnit *SU);
1373
Andrew Trickfa989e72013-06-15 05:39:19 +00001374 unsigned findMaxLatency(ArrayRef<SUnit*> ReadySUs);
1375
1376 unsigned getOtherResourceCount(unsigned &OtherCritIdx);
1377
1378 void setPolicy(CandPolicy &Policy, SchedBoundary &OtherZone);
Andrew Trick3b87f622012-11-07 07:05:09 +00001379
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001380 void releaseNode(SUnit *SU, unsigned ReadyCycle);
1381
Andrew Trickfa989e72013-06-15 05:39:19 +00001382 void bumpCycle(unsigned NextCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001383
Andrew Trickfa989e72013-06-15 05:39:19 +00001384 void incExecutedResources(unsigned PIdx, unsigned Count);
1385
1386 unsigned countResource(unsigned PIdx, unsigned Cycles, unsigned ReadyCycle);
Andrew Trick3b87f622012-11-07 07:05:09 +00001387
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001388 void bumpNode(SUnit *SU);
Andrew Trickb7e02892012-06-05 21:11:27 +00001389
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001390 void releasePending();
1391
1392 void removeReady(SUnit *SU);
1393
1394 SUnit *pickOnlyChoice();
Andrew Trickfa989e72013-06-15 05:39:19 +00001395
Andrew Trickaaaae512013-06-15 05:46:47 +00001396#ifndef NDEBUG
Andrew Trickfa989e72013-06-15 05:39:19 +00001397 void dumpScheduledState();
Andrew Trickaaaae512013-06-15 05:46:47 +00001398#endif
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001399 };
1400
Andrew Trick3b87f622012-11-07 07:05:09 +00001401private:
Andrew Trick17d35e52012-03-14 04:00:41 +00001402 ScheduleDAGMI *DAG;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001403 const TargetSchedModel *SchedModel;
Andrew Trick7196a8f2012-05-10 21:06:16 +00001404 const TargetRegisterInfo *TRI;
Andrew Trick42b7a712012-01-17 06:55:03 +00001405
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001406 // State of the top and bottom scheduled instruction boundaries.
Andrew Trick3b87f622012-11-07 07:05:09 +00001407 SchedRemainder Rem;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001408 SchedBoundary Top;
1409 SchedBoundary Bot;
Andrew Trick17d35e52012-03-14 04:00:41 +00001410
1411public:
Andrew Trickf3234242012-05-24 22:11:12 +00001412 /// SUnit::NodeQueueId: 0 (none), 1 (top), 2 (bot), 3 (both)
Andrew Trick7196a8f2012-05-10 21:06:16 +00001413 enum {
1414 TopQID = 1,
Andrew Trickf3234242012-05-24 22:11:12 +00001415 BotQID = 2,
1416 LogMaxQID = 2
Andrew Trick7196a8f2012-05-10 21:06:16 +00001417 };
1418
Andrew Trickf3234242012-05-24 22:11:12 +00001419 ConvergingScheduler():
Andrew Trick412cd2f2012-10-10 05:43:09 +00001420 DAG(0), SchedModel(0), TRI(0), Top(TopQID, "TopQ"), Bot(BotQID, "BotQ") {}
Andrew Trickd38f87e2012-05-10 21:06:12 +00001421
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001422 virtual void initialize(ScheduleDAGMI *dag);
Andrew Trick17d35e52012-03-14 04:00:41 +00001423
Andrew Trick7196a8f2012-05-10 21:06:16 +00001424 virtual SUnit *pickNode(bool &IsTopNode);
Andrew Trick17d35e52012-03-14 04:00:41 +00001425
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001426 virtual void schedNode(SUnit *SU, bool IsTopNode);
1427
1428 virtual void releaseTopNode(SUnit *SU);
1429
1430 virtual void releaseBottomNode(SUnit *SU);
1431
Andrew Trick3b87f622012-11-07 07:05:09 +00001432 virtual void registerRoots();
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001433
Andrew Trick3b87f622012-11-07 07:05:09 +00001434protected:
Andrew Trick3b87f622012-11-07 07:05:09 +00001435 void tryCandidate(SchedCandidate &Cand,
1436 SchedCandidate &TryCand,
1437 SchedBoundary &Zone,
1438 const RegPressureTracker &RPTracker,
1439 RegPressureTracker &TempTracker);
1440
1441 SUnit *pickNodeBidirectional(bool &IsTopNode);
1442
1443 void pickNodeFromQueue(SchedBoundary &Zone,
1444 const RegPressureTracker &RPTracker,
1445 SchedCandidate &Candidate);
1446
Andrew Trick4392f0f2013-04-13 06:07:40 +00001447 void reschedulePhysRegCopies(SUnit *SU, bool isTop);
1448
Andrew Trick28ebc892012-05-10 21:06:19 +00001449#ifndef NDEBUG
Andrew Trick11189f72013-04-05 00:31:29 +00001450 void traceCandidate(const SchedCandidate &Cand);
Andrew Trick28ebc892012-05-10 21:06:19 +00001451#endif
Andrew Trick42b7a712012-01-17 06:55:03 +00001452};
1453} // namespace
1454
Andrew Trick3b87f622012-11-07 07:05:09 +00001455void ConvergingScheduler::SchedRemainder::
1456init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel) {
1457 reset();
1458 if (!SchedModel->hasInstrSchedModel())
1459 return;
1460 RemainingCounts.resize(SchedModel->getNumProcResourceKinds());
1461 for (std::vector<SUnit>::iterator
1462 I = DAG->SUnits.begin(), E = DAG->SUnits.end(); I != E; ++I) {
1463 const MCSchedClassDesc *SC = DAG->getSchedClass(&*I);
Andrew Trickfa989e72013-06-15 05:39:19 +00001464 RemIssueCount += SchedModel->getNumMicroOps(I->getInstr(), SC)
1465 * SchedModel->getMicroOpFactor();
Andrew Trick3b87f622012-11-07 07:05:09 +00001466 for (TargetSchedModel::ProcResIter
1467 PI = SchedModel->getWriteProcResBegin(SC),
1468 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1469 unsigned PIdx = PI->ProcResourceIdx;
1470 unsigned Factor = SchedModel->getResourceFactor(PIdx);
1471 RemainingCounts[PIdx] += (Factor * PI->Cycles);
1472 }
1473 }
1474}
1475
1476void ConvergingScheduler::SchedBoundary::
1477init(ScheduleDAGMI *dag, const TargetSchedModel *smodel, SchedRemainder *rem) {
1478 reset();
1479 DAG = dag;
1480 SchedModel = smodel;
1481 Rem = rem;
1482 if (SchedModel->hasInstrSchedModel())
Andrew Trickfa989e72013-06-15 05:39:19 +00001483 ExecutedResCounts.resize(SchedModel->getNumProcResourceKinds());
Andrew Trick3b87f622012-11-07 07:05:09 +00001484}
1485
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001486void ConvergingScheduler::initialize(ScheduleDAGMI *dag) {
1487 DAG = dag;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001488 SchedModel = DAG->getSchedModel();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001489 TRI = DAG->TRI;
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001490
Andrew Trick3b87f622012-11-07 07:05:09 +00001491 Rem.init(DAG, SchedModel);
1492 Top.init(DAG, SchedModel, &Rem);
1493 Bot.init(DAG, SchedModel, &Rem);
1494
1495 // Initialize resource counts.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001496
Andrew Trick412cd2f2012-10-10 05:43:09 +00001497 // Initialize the HazardRecognizers. If itineraries don't exist, are empty, or
1498 // are disabled, then these HazardRecs will be disabled.
1499 const InstrItineraryData *Itin = SchedModel->getInstrItineraries();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001500 const TargetMachine &TM = DAG->MF.getTarget();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001501 Top.HazardRec = TM.getInstrInfo()->CreateTargetMIHazardRecognizer(Itin, DAG);
1502 Bot.HazardRec = TM.getInstrInfo()->CreateTargetMIHazardRecognizer(Itin, DAG);
1503
1504 assert((!ForceTopDown || !ForceBottomUp) &&
1505 "-misched-topdown incompatible with -misched-bottomup");
1506}
1507
1508void ConvergingScheduler::releaseTopNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001509 if (SU->isScheduled)
1510 return;
1511
Andrew Trickd4539602012-12-18 20:52:52 +00001512 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
Andrew Trickb7e02892012-06-05 21:11:27 +00001513 I != E; ++I) {
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001514 if (I->isWeak())
1515 continue;
Andrew Trickb7e02892012-06-05 21:11:27 +00001516 unsigned PredReadyCycle = I->getSUnit()->TopReadyCycle;
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001517 unsigned Latency = I->getLatency();
Andrew Trickb7e02892012-06-05 21:11:27 +00001518#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001519 Top.MaxObservedLatency = std::max(Latency, Top.MaxObservedLatency);
Andrew Trickb7e02892012-06-05 21:11:27 +00001520#endif
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001521 if (SU->TopReadyCycle < PredReadyCycle + Latency)
1522 SU->TopReadyCycle = PredReadyCycle + Latency;
Andrew Trickb7e02892012-06-05 21:11:27 +00001523 }
1524 Top.releaseNode(SU, SU->TopReadyCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001525}
1526
1527void ConvergingScheduler::releaseBottomNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001528 if (SU->isScheduled)
1529 return;
1530
1531 assert(SU->getInstr() && "Scheduled SUnit must have instr");
1532
1533 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
1534 I != E; ++I) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001535 if (I->isWeak())
1536 continue;
Andrew Trickb7e02892012-06-05 21:11:27 +00001537 unsigned SuccReadyCycle = I->getSUnit()->BotReadyCycle;
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001538 unsigned Latency = I->getLatency();
Andrew Trickb7e02892012-06-05 21:11:27 +00001539#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001540 Bot.MaxObservedLatency = std::max(Latency, Bot.MaxObservedLatency);
Andrew Trickb7e02892012-06-05 21:11:27 +00001541#endif
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001542 if (SU->BotReadyCycle < SuccReadyCycle + Latency)
1543 SU->BotReadyCycle = SuccReadyCycle + Latency;
Andrew Trickb7e02892012-06-05 21:11:27 +00001544 }
1545 Bot.releaseNode(SU, SU->BotReadyCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001546}
1547
Andrew Trick3b87f622012-11-07 07:05:09 +00001548void ConvergingScheduler::registerRoots() {
1549 Rem.CriticalPath = DAG->ExitSU.getDepth();
1550 // Some roots may not feed into ExitSU. Check all of them in case.
1551 for (std::vector<SUnit*>::const_iterator
1552 I = Bot.Available.begin(), E = Bot.Available.end(); I != E; ++I) {
1553 if ((*I)->getDepth() > Rem.CriticalPath)
1554 Rem.CriticalPath = (*I)->getDepth();
1555 }
1556 DEBUG(dbgs() << "Critical Path: " << Rem.CriticalPath << '\n');
1557}
1558
Andrew Trick5559ffa2012-06-29 03:23:24 +00001559/// Does this SU have a hazard within the current instruction group.
1560///
1561/// The scheduler supports two modes of hazard recognition. The first is the
1562/// ScheduleHazardRecognizer API. It is a fully general hazard recognizer that
1563/// supports highly complicated in-order reservation tables
1564/// (ScoreboardHazardRecognizer) and arbitraty target-specific logic.
1565///
1566/// The second is a streamlined mechanism that checks for hazards based on
1567/// simple counters that the scheduler itself maintains. It explicitly checks
1568/// for instruction dispatch limitations, including the number of micro-ops that
1569/// can dispatch per cycle.
1570///
1571/// TODO: Also check whether the SU must start a new group.
1572bool ConvergingScheduler::SchedBoundary::checkHazard(SUnit *SU) {
1573 if (HazardRec->isEnabled())
1574 return HazardRec->getHazardType(SU) != ScheduleHazardRecognizer::NoHazard;
1575
Andrew Trick412cd2f2012-10-10 05:43:09 +00001576 unsigned uops = SchedModel->getNumMicroOps(SU->getInstr());
Andrew Trickbacb2492013-06-15 04:49:49 +00001577 if ((CurrMOps > 0) && (CurrMOps + uops > SchedModel->getIssueWidth())) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001578 DEBUG(dbgs() << " SU(" << SU->NodeNum << ") uops="
1579 << SchedModel->getNumMicroOps(SU->getInstr()) << '\n');
Andrew Trick5559ffa2012-06-29 03:23:24 +00001580 return true;
Andrew Trick3b87f622012-11-07 07:05:09 +00001581 }
Andrew Trick5559ffa2012-06-29 03:23:24 +00001582 return false;
1583}
1584
Andrew Trickfa989e72013-06-15 05:39:19 +00001585// Find the unscheduled node in ReadySUs with the highest latency.
1586unsigned ConvergingScheduler::SchedBoundary::
1587findMaxLatency(ArrayRef<SUnit*> ReadySUs) {
1588 SUnit *LateSU = 0;
1589 unsigned RemLatency = 0;
1590 for (ArrayRef<SUnit*>::iterator I = ReadySUs.begin(), E = ReadySUs.end();
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001591 I != E; ++I) {
1592 unsigned L = getUnscheduledLatency(*I);
Andrew Trick2c465a32013-06-15 04:49:44 +00001593 if (L > RemLatency) {
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001594 RemLatency = L;
Andrew Trickfa989e72013-06-15 05:39:19 +00001595 LateSU = *I;
Andrew Trick2c465a32013-06-15 04:49:44 +00001596 }
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001597 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001598 if (LateSU) {
1599 DEBUG(dbgs() << Available.getName() << " RemLatency SU("
1600 << LateSU->NodeNum << ") " << RemLatency << "c\n");
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001601 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001602 return RemLatency;
1603}
Andrew Trick2c465a32013-06-15 04:49:44 +00001604
Andrew Trickfa989e72013-06-15 05:39:19 +00001605// Count resources in this zone and the remaining unscheduled
1606// instruction. Return the max count, scaled. Set OtherCritIdx to the critical
1607// resource index, or zero if the zone is issue limited.
1608unsigned ConvergingScheduler::SchedBoundary::
1609getOtherResourceCount(unsigned &OtherCritIdx) {
Alexey Samsonov86dc6f92013-07-19 08:55:18 +00001610 OtherCritIdx = 0;
Andrew Trickfa989e72013-06-15 05:39:19 +00001611 if (!SchedModel->hasInstrSchedModel())
1612 return 0;
1613
1614 unsigned OtherCritCount = Rem->RemIssueCount
1615 + (RetiredMOps * SchedModel->getMicroOpFactor());
1616 DEBUG(dbgs() << " " << Available.getName() << " + Remain MOps: "
1617 << OtherCritCount / SchedModel->getMicroOpFactor() << '\n');
Andrew Trickfa989e72013-06-15 05:39:19 +00001618 for (unsigned PIdx = 1, PEnd = SchedModel->getNumProcResourceKinds();
1619 PIdx != PEnd; ++PIdx) {
1620 unsigned OtherCount = getResourceCount(PIdx) + Rem->RemainingCounts[PIdx];
1621 if (OtherCount > OtherCritCount) {
1622 OtherCritCount = OtherCount;
1623 OtherCritIdx = PIdx;
1624 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001625 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001626 if (OtherCritIdx) {
1627 DEBUG(dbgs() << " " << Available.getName() << " + Remain CritRes: "
1628 << OtherCritCount / SchedModel->getResourceFactor(OtherCritIdx)
1629 << " " << getResourceName(OtherCritIdx) << "\n");
1630 }
1631 return OtherCritCount;
1632}
1633
1634/// Set the CandPolicy for this zone given the current resources and latencies
1635/// inside and outside the zone.
1636void ConvergingScheduler::SchedBoundary::setPolicy(CandPolicy &Policy,
1637 SchedBoundary &OtherZone) {
1638 // Now that potential stalls have been considered, apply preemptive heuristics
1639 // based on the the total latency and resources inside and outside this
1640 // zone.
1641
1642 // Compute remaining latency. We need this both to determine whether the
1643 // overall schedule has become latency-limited and whether the instructions
1644 // outside this zone are resource or latency limited.
1645 //
1646 // The "dependent" latency is updated incrementally during scheduling as the
1647 // max height/depth of scheduled nodes minus the cycles since it was
1648 // scheduled:
1649 // DLat = max (N.depth - (CurrCycle - N.ReadyCycle) for N in Zone
1650 //
1651 // The "independent" latency is the max ready queue depth:
1652 // ILat = max N.depth for N in Available|Pending
1653 //
1654 // RemainingLatency is the greater of independent and dependent latency.
1655 unsigned RemLatency = DependentLatency;
1656 RemLatency = std::max(RemLatency, findMaxLatency(Available.elements()));
1657 RemLatency = std::max(RemLatency, findMaxLatency(Pending.elements()));
1658
1659 // Compute the critical resource outside the zone.
1660 unsigned OtherCritIdx;
1661 unsigned OtherCount = OtherZone.getOtherResourceCount(OtherCritIdx);
1662
1663 bool OtherResLimited = false;
1664 if (SchedModel->hasInstrSchedModel()) {
1665 unsigned LFactor = SchedModel->getLatencyFactor();
1666 OtherResLimited = (int)(OtherCount - (RemLatency * LFactor)) > (int)LFactor;
1667 }
1668 if (!OtherResLimited && (RemLatency + CurrCycle > Rem->CriticalPath)) {
1669 Policy.ReduceLatency |= true;
1670 DEBUG(dbgs() << " " << Available.getName() << " RemainingLatency "
1671 << RemLatency << " + " << CurrCycle << "c > CritPath "
1672 << Rem->CriticalPath << "\n");
1673 }
1674 // If the same resource is limiting inside and outside the zone, do nothing.
Andrew Trick4e389802013-07-19 00:20:07 +00001675 if (ZoneCritResIdx == OtherCritIdx)
Andrew Trickfa989e72013-06-15 05:39:19 +00001676 return;
1677
1678 DEBUG(
1679 if (IsResourceLimited) {
1680 dbgs() << " " << Available.getName() << " ResourceLimited: "
1681 << getResourceName(ZoneCritResIdx) << "\n";
1682 }
1683 if (OtherResLimited)
Andrew Trick3bf23302013-06-21 18:33:01 +00001684 dbgs() << " RemainingLimit: " << getResourceName(OtherCritIdx) << "\n";
Andrew Trickfa989e72013-06-15 05:39:19 +00001685 if (!IsResourceLimited && !OtherResLimited)
1686 dbgs() << " Latency limited both directions.\n");
1687
1688 if (IsResourceLimited && !Policy.ReduceResIdx)
1689 Policy.ReduceResIdx = ZoneCritResIdx;
1690
1691 if (OtherResLimited)
1692 Policy.DemandResIdx = OtherCritIdx;
Andrew Trick3b87f622012-11-07 07:05:09 +00001693}
1694
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001695void ConvergingScheduler::SchedBoundary::releaseNode(SUnit *SU,
1696 unsigned ReadyCycle) {
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001697 if (ReadyCycle < MinReadyCycle)
1698 MinReadyCycle = ReadyCycle;
1699
1700 // Check for interlocks first. For the purpose of other heuristics, an
1701 // instruction that cannot issue appears as if it's not in the ReadyQueue.
Andrew Trickfa989e72013-06-15 05:39:19 +00001702 bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
1703 if ((!IsBuffered && ReadyCycle > CurrCycle) || checkHazard(SU))
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001704 Pending.push(SU);
1705 else
1706 Available.push(SU);
Andrew Trick3b87f622012-11-07 07:05:09 +00001707
1708 // Record this node as an immediate dependent of the scheduled node.
1709 NextSUs.insert(SU);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001710}
1711
1712/// Move the boundary of scheduled code by one cycle.
Andrew Trickfa989e72013-06-15 05:39:19 +00001713void ConvergingScheduler::SchedBoundary::bumpCycle(unsigned NextCycle) {
1714 if (SchedModel->getMicroOpBufferSize() == 0) {
1715 assert(MinReadyCycle < UINT_MAX && "MinReadyCycle uninitialized");
1716 if (MinReadyCycle > NextCycle)
1717 NextCycle = MinReadyCycle;
Andrew Trick3b87f622012-11-07 07:05:09 +00001718 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001719 // Update the current micro-ops, which will issue in the next cycle.
1720 unsigned DecMOps = SchedModel->getIssueWidth() * (NextCycle - CurrCycle);
1721 CurrMOps = (CurrMOps <= DecMOps) ? 0 : CurrMOps - DecMOps;
1722
1723 // Decrement DependentLatency based on the next cycle.
Andrew Trick2c465a32013-06-15 04:49:44 +00001724 if ((NextCycle - CurrCycle) > DependentLatency)
1725 DependentLatency = 0;
1726 else
1727 DependentLatency -= (NextCycle - CurrCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001728
1729 if (!HazardRec->isEnabled()) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001730 // Bypass HazardRec virtual calls.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001731 CurrCycle = NextCycle;
1732 }
1733 else {
Andrew Trickb7e02892012-06-05 21:11:27 +00001734 // Bypass getHazardType calls in case of long latency.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001735 for (; CurrCycle != NextCycle; ++CurrCycle) {
1736 if (isTop())
1737 HazardRec->AdvanceCycle();
1738 else
1739 HazardRec->RecedeCycle();
1740 }
1741 }
1742 CheckPending = true;
Andrew Trickfa989e72013-06-15 05:39:19 +00001743 unsigned LFactor = SchedModel->getLatencyFactor();
1744 IsResourceLimited =
1745 (int)(getCriticalCount() - (getScheduledLatency() * LFactor))
1746 > (int)LFactor;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001747
Andrew Trickfa989e72013-06-15 05:39:19 +00001748 DEBUG(dbgs() << "Cycle: " << CurrCycle << ' ' << Available.getName() << '\n');
1749}
1750
1751void ConvergingScheduler::SchedBoundary::incExecutedResources(unsigned PIdx,
1752 unsigned Count) {
1753 ExecutedResCounts[PIdx] += Count;
1754 if (ExecutedResCounts[PIdx] > MaxExecutedResCount)
1755 MaxExecutedResCount = ExecutedResCounts[PIdx];
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001756}
1757
Andrew Trick3b87f622012-11-07 07:05:09 +00001758/// Add the given processor resource to this scheduled zone.
Andrew Trickfa989e72013-06-15 05:39:19 +00001759///
1760/// \param Cycles indicates the number of consecutive (non-pipelined) cycles
1761/// during which this resource is consumed.
1762///
1763/// \return the next cycle at which the instruction may execute without
1764/// oversubscribing resources.
1765unsigned ConvergingScheduler::SchedBoundary::
1766countResource(unsigned PIdx, unsigned Cycles, unsigned ReadyCycle) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001767 unsigned Factor = SchedModel->getResourceFactor(PIdx);
Andrew Trick3b87f622012-11-07 07:05:09 +00001768 unsigned Count = Factor * Cycles;
Andrew Trickfa989e72013-06-15 05:39:19 +00001769 DEBUG(dbgs() << " " << getResourceName(PIdx)
1770 << " +" << Cycles << "x" << Factor << "u\n");
1771
1772 // Update Executed resources counts.
1773 incExecutedResources(PIdx, Count);
Andrew Trick3b87f622012-11-07 07:05:09 +00001774 assert(Rem->RemainingCounts[PIdx] >= Count && "resource double counted");
1775 Rem->RemainingCounts[PIdx] -= Count;
1776
Andrew Trick4e389802013-07-19 00:20:07 +00001777 // Check if this resource exceeds the current critical resource. If so, it
1778 // becomes the critical resource.
1779 if (ZoneCritResIdx != PIdx && (getResourceCount(PIdx) > getCriticalCount())) {
Andrew Trickfa989e72013-06-15 05:39:19 +00001780 ZoneCritResIdx = PIdx;
Andrew Trick3b87f622012-11-07 07:05:09 +00001781 DEBUG(dbgs() << " *** Critical resource "
Andrew Trickfa989e72013-06-15 05:39:19 +00001782 << getResourceName(PIdx) << ": "
1783 << getResourceCount(PIdx) / SchedModel->getLatencyFactor() << "c\n");
Andrew Trick3b87f622012-11-07 07:05:09 +00001784 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001785 // TODO: We don't yet model reserved resources. It's not hard though.
1786 return CurrCycle;
Andrew Trick3b87f622012-11-07 07:05:09 +00001787}
1788
Andrew Trickb7e02892012-06-05 21:11:27 +00001789/// Move the boundary of scheduled code by one SUnit.
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001790void ConvergingScheduler::SchedBoundary::bumpNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001791 // Update the reservation table.
1792 if (HazardRec->isEnabled()) {
1793 if (!isTop() && SU->isCall) {
1794 // Calls are scheduled with their preceding instructions. For bottom-up
1795 // scheduling, clear the pipeline state before emitting.
1796 HazardRec->Reset();
1797 }
1798 HazardRec->EmitInstruction(SU);
1799 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001800 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
1801 unsigned IncMOps = SchedModel->getNumMicroOps(SU->getInstr());
1802 CurrMOps += IncMOps;
Andrew Trick3b87f622012-11-07 07:05:09 +00001803 // checkHazard prevents scheduling multiple instructions per cycle that exceed
1804 // issue width. However, we commonly reach the maximum. In this case
1805 // opportunistically bump the cycle to avoid uselessly checking everything in
1806 // the readyQ. Furthermore, a single instruction may produce more than one
1807 // cycle's worth of micro-ops.
Andrew Trickfa989e72013-06-15 05:39:19 +00001808 //
1809 // TODO: Also check if this SU must end a dispatch group.
1810 unsigned NextCycle = CurrCycle;
Andrew Trickbacb2492013-06-15 04:49:49 +00001811 if (CurrMOps >= SchedModel->getIssueWidth()) {
Andrew Trickfa989e72013-06-15 05:39:19 +00001812 ++NextCycle;
1813 DEBUG(dbgs() << " *** Max MOps " << CurrMOps
1814 << " at cycle " << CurrCycle << '\n');
Andrew Trickb7e02892012-06-05 21:11:27 +00001815 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001816 unsigned ReadyCycle = (isTop() ? SU->TopReadyCycle : SU->BotReadyCycle);
1817 DEBUG(dbgs() << " Ready @" << ReadyCycle << "c\n");
1818
1819 switch (SchedModel->getMicroOpBufferSize()) {
1820 case 0:
1821 assert(ReadyCycle <= CurrCycle && "Broken PendingQueue");
1822 break;
1823 case 1:
1824 if (ReadyCycle > NextCycle) {
1825 NextCycle = ReadyCycle;
1826 DEBUG(dbgs() << " *** Stall until: " << ReadyCycle << "\n");
1827 }
1828 break;
1829 default:
1830 // We don't currently model the OOO reorder buffer, so consider all
1831 // scheduled MOps to be "retired".
1832 break;
1833 }
1834 RetiredMOps += IncMOps;
1835
1836 // Update resource counts and critical resource.
1837 if (SchedModel->hasInstrSchedModel()) {
1838 unsigned DecRemIssue = IncMOps * SchedModel->getMicroOpFactor();
1839 assert(Rem->RemIssueCount >= DecRemIssue && "MOps double counted");
1840 Rem->RemIssueCount -= DecRemIssue;
1841 if (ZoneCritResIdx) {
1842 // Scale scheduled micro-ops for comparing with the critical resource.
1843 unsigned ScaledMOps =
1844 RetiredMOps * SchedModel->getMicroOpFactor();
1845
1846 // If scaled micro-ops are now more than the previous critical resource by
1847 // a full cycle, then micro-ops issue becomes critical.
1848 if ((int)(ScaledMOps - getResourceCount(ZoneCritResIdx))
1849 >= (int)SchedModel->getLatencyFactor()) {
1850 ZoneCritResIdx = 0;
1851 DEBUG(dbgs() << " *** Critical resource NumMicroOps: "
1852 << ScaledMOps / SchedModel->getLatencyFactor() << "c\n");
1853 }
1854 }
1855 for (TargetSchedModel::ProcResIter
1856 PI = SchedModel->getWriteProcResBegin(SC),
1857 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1858 unsigned RCycle =
1859 countResource(PI->ProcResourceIdx, PI->Cycles, ReadyCycle);
1860 if (RCycle > NextCycle)
1861 NextCycle = RCycle;
1862 }
1863 }
1864 // Update ExpectedLatency and DependentLatency.
1865 unsigned &TopLatency = isTop() ? ExpectedLatency : DependentLatency;
1866 unsigned &BotLatency = isTop() ? DependentLatency : ExpectedLatency;
1867 if (SU->getDepth() > TopLatency) {
1868 TopLatency = SU->getDepth();
1869 DEBUG(dbgs() << " " << Available.getName()
1870 << " TopLatency SU(" << SU->NodeNum << ") " << TopLatency << "c\n");
1871 }
1872 if (SU->getHeight() > BotLatency) {
1873 BotLatency = SU->getHeight();
1874 DEBUG(dbgs() << " " << Available.getName()
1875 << " BotLatency SU(" << SU->NodeNum << ") " << BotLatency << "c\n");
1876 }
1877 // If we stall for any reason, bump the cycle.
1878 if (NextCycle > CurrCycle) {
1879 bumpCycle(NextCycle);
1880 }
1881 else {
1882 // After updating ZoneCritResIdx and ExpectedLatency, check if we're
1883 // resource limited. If a stall occured, bumpCycle does this.
1884 unsigned LFactor = SchedModel->getLatencyFactor();
1885 IsResourceLimited =
1886 (int)(getCriticalCount() - (getScheduledLatency() * LFactor))
1887 > (int)LFactor;
1888 }
1889 DEBUG(dumpScheduledState());
Andrew Trickb7e02892012-06-05 21:11:27 +00001890}
1891
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001892/// Release pending ready nodes in to the available queue. This makes them
1893/// visible to heuristics.
1894void ConvergingScheduler::SchedBoundary::releasePending() {
1895 // If the available queue is empty, it is safe to reset MinReadyCycle.
1896 if (Available.empty())
1897 MinReadyCycle = UINT_MAX;
1898
1899 // Check to see if any of the pending instructions are ready to issue. If
1900 // so, add them to the available queue.
Andrew Trickfa989e72013-06-15 05:39:19 +00001901 bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001902 for (unsigned i = 0, e = Pending.size(); i != e; ++i) {
1903 SUnit *SU = *(Pending.begin()+i);
Andrew Trickb7e02892012-06-05 21:11:27 +00001904 unsigned ReadyCycle = isTop() ? SU->TopReadyCycle : SU->BotReadyCycle;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001905
1906 if (ReadyCycle < MinReadyCycle)
1907 MinReadyCycle = ReadyCycle;
1908
Andrew Trickfa989e72013-06-15 05:39:19 +00001909 if (!IsBuffered && ReadyCycle > CurrCycle)
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001910 continue;
1911
Andrew Trick5559ffa2012-06-29 03:23:24 +00001912 if (checkHazard(SU))
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001913 continue;
1914
1915 Available.push(SU);
1916 Pending.remove(Pending.begin()+i);
1917 --i; --e;
1918 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001919 DEBUG(if (!Pending.empty()) Pending.dump());
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001920 CheckPending = false;
1921}
1922
1923/// Remove SU from the ready set for this boundary.
1924void ConvergingScheduler::SchedBoundary::removeReady(SUnit *SU) {
1925 if (Available.isInQueue(SU))
1926 Available.remove(Available.find(SU));
1927 else {
1928 assert(Pending.isInQueue(SU) && "bad ready count");
1929 Pending.remove(Pending.find(SU));
1930 }
1931}
1932
1933/// If this queue only has one ready candidate, return it. As a side effect,
Andrew Trick3b87f622012-11-07 07:05:09 +00001934/// defer any nodes that now hit a hazard, and advance the cycle until at least
1935/// one node is ready. If multiple instructions are ready, return NULL.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001936SUnit *ConvergingScheduler::SchedBoundary::pickOnlyChoice() {
1937 if (CheckPending)
1938 releasePending();
1939
Andrew Trickbacb2492013-06-15 04:49:49 +00001940 if (CurrMOps > 0) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001941 // Defer any ready instrs that now have a hazard.
1942 for (ReadyQueue::iterator I = Available.begin(); I != Available.end();) {
1943 if (checkHazard(*I)) {
1944 Pending.push(*I);
1945 I = Available.remove(I);
1946 continue;
1947 }
1948 ++I;
1949 }
1950 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001951 for (unsigned i = 0; Available.empty(); ++i) {
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001952 assert(i <= (HazardRec->getMaxLookAhead() + MaxObservedLatency) &&
Andrew Trickb7e02892012-06-05 21:11:27 +00001953 "permanent hazard"); (void)i;
Andrew Trickfa989e72013-06-15 05:39:19 +00001954 bumpCycle(CurrCycle + 1);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001955 releasePending();
1956 }
1957 if (Available.size() == 1)
1958 return *Available.begin();
1959 return NULL;
1960}
1961
Andrew Trickaaaae512013-06-15 05:46:47 +00001962#ifndef NDEBUG
Andrew Trickfa989e72013-06-15 05:39:19 +00001963// This is useful information to dump after bumpNode.
1964// Note that the Queue contents are more useful before pickNodeFromQueue.
1965void ConvergingScheduler::SchedBoundary::dumpScheduledState() {
1966 unsigned ResFactor;
1967 unsigned ResCount;
1968 if (ZoneCritResIdx) {
1969 ResFactor = SchedModel->getResourceFactor(ZoneCritResIdx);
1970 ResCount = getResourceCount(ZoneCritResIdx);
Andrew Trick3b87f622012-11-07 07:05:09 +00001971 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001972 else {
1973 ResFactor = SchedModel->getMicroOpFactor();
1974 ResCount = RetiredMOps * SchedModel->getMicroOpFactor();
Andrew Trick3b87f622012-11-07 07:05:09 +00001975 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001976 unsigned LFactor = SchedModel->getLatencyFactor();
1977 dbgs() << Available.getName() << " @" << CurrCycle << "c\n"
1978 << " Retired: " << RetiredMOps;
1979 dbgs() << "\n Executed: " << getExecutedCount() / LFactor << "c";
1980 dbgs() << "\n Critical: " << ResCount / LFactor << "c, "
1981 << ResCount / ResFactor << " " << getResourceName(ZoneCritResIdx)
1982 << "\n ExpectedLatency: " << ExpectedLatency << "c\n"
1983 << (IsResourceLimited ? " - Resource" : " - Latency")
1984 << " limited.\n";
Andrew Trick3b87f622012-11-07 07:05:09 +00001985}
Andrew Trickaaaae512013-06-15 05:46:47 +00001986#endif
Andrew Trick3b87f622012-11-07 07:05:09 +00001987
1988void ConvergingScheduler::SchedCandidate::
1989initResourceDelta(const ScheduleDAGMI *DAG,
1990 const TargetSchedModel *SchedModel) {
1991 if (!Policy.ReduceResIdx && !Policy.DemandResIdx)
1992 return;
1993
1994 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
1995 for (TargetSchedModel::ProcResIter
1996 PI = SchedModel->getWriteProcResBegin(SC),
1997 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1998 if (PI->ProcResourceIdx == Policy.ReduceResIdx)
1999 ResDelta.CritResources += PI->Cycles;
2000 if (PI->ProcResourceIdx == Policy.DemandResIdx)
2001 ResDelta.DemandedResources += PI->Cycles;
2002 }
2003}
2004
Andrew Tricke52d5022013-06-17 21:45:05 +00002005
Andrew Trick3b87f622012-11-07 07:05:09 +00002006/// Return true if this heuristic determines order.
Andrew Trick614dacc2013-04-05 00:31:34 +00002007static bool tryLess(int TryVal, int CandVal,
Andrew Trick3b87f622012-11-07 07:05:09 +00002008 ConvergingScheduler::SchedCandidate &TryCand,
2009 ConvergingScheduler::SchedCandidate &Cand,
2010 ConvergingScheduler::CandReason Reason) {
2011 if (TryVal < CandVal) {
2012 TryCand.Reason = Reason;
2013 return true;
2014 }
2015 if (TryVal > CandVal) {
2016 if (Cand.Reason > Reason)
2017 Cand.Reason = Reason;
2018 return true;
2019 }
Andrew Tricke52d5022013-06-17 21:45:05 +00002020 Cand.setRepeat(Reason);
Andrew Trick3b87f622012-11-07 07:05:09 +00002021 return false;
2022}
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002023
Andrew Trick614dacc2013-04-05 00:31:34 +00002024static bool tryGreater(int TryVal, int CandVal,
Andrew Trick3b87f622012-11-07 07:05:09 +00002025 ConvergingScheduler::SchedCandidate &TryCand,
2026 ConvergingScheduler::SchedCandidate &Cand,
2027 ConvergingScheduler::CandReason Reason) {
2028 if (TryVal > CandVal) {
2029 TryCand.Reason = Reason;
2030 return true;
2031 }
2032 if (TryVal < CandVal) {
2033 if (Cand.Reason > Reason)
2034 Cand.Reason = Reason;
2035 return true;
2036 }
Andrew Tricke52d5022013-06-17 21:45:05 +00002037 Cand.setRepeat(Reason);
Andrew Trick3b87f622012-11-07 07:05:09 +00002038 return false;
2039}
2040
Andrew Trick13372882013-07-25 07:26:35 +00002041static bool tryPressure(const PressureElement &TryP,
2042 const PressureElement &CandP,
2043 ConvergingScheduler::SchedCandidate &TryCand,
2044 ConvergingScheduler::SchedCandidate &Cand,
2045 ConvergingScheduler::CandReason Reason) {
2046 // If both candidates affect the same set, go with the smallest increase.
2047 if (TryP.PSetID == CandP.PSetID) {
2048 return tryLess(TryP.UnitIncrease, CandP.UnitIncrease, TryCand, Cand,
2049 Reason);
2050 }
2051 // If one candidate decreases and the other increases, go with it.
2052 if (tryLess(TryP.UnitIncrease < 0, CandP.UnitIncrease < 0, TryCand, Cand,
2053 Reason)) {
2054 return true;
2055 }
2056 // If TryP has lower Rank, it has a higher priority.
2057 int TryRank = TryP.PSetRank();
2058 int CandRank = CandP.PSetRank();
2059 // If the candidates are decreasing pressure, reverse priority.
2060 if (TryP.UnitIncrease < 0)
2061 std::swap(TryRank, CandRank);
2062 return tryGreater(TryRank, CandRank, TryCand, Cand, Reason);
2063}
2064
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002065static unsigned getWeakLeft(const SUnit *SU, bool isTop) {
2066 return (isTop) ? SU->WeakPredsLeft : SU->WeakSuccsLeft;
2067}
2068
Andrew Trick4392f0f2013-04-13 06:07:40 +00002069/// Minimize physical register live ranges. Regalloc wants them adjacent to
2070/// their physreg def/use.
2071///
2072/// FIXME: This is an unnecessary check on the critical path. Most are root/leaf
2073/// copies which can be prescheduled. The rest (e.g. x86 MUL) could be bundled
2074/// with the operation that produces or consumes the physreg. We'll do this when
2075/// regalloc has support for parallel copies.
2076static int biasPhysRegCopy(const SUnit *SU, bool isTop) {
2077 const MachineInstr *MI = SU->getInstr();
2078 if (!MI->isCopy())
2079 return 0;
2080
2081 unsigned ScheduledOper = isTop ? 1 : 0;
2082 unsigned UnscheduledOper = isTop ? 0 : 1;
2083 // If we have already scheduled the physreg produce/consumer, immediately
2084 // schedule the copy.
2085 if (TargetRegisterInfo::isPhysicalRegister(
2086 MI->getOperand(ScheduledOper).getReg()))
2087 return 1;
2088 // If the physreg is at the boundary, defer it. Otherwise schedule it
2089 // immediately to free the dependent. We can hoist the copy later.
2090 bool AtBoundary = isTop ? !SU->NumSuccsLeft : !SU->NumPredsLeft;
2091 if (TargetRegisterInfo::isPhysicalRegister(
2092 MI->getOperand(UnscheduledOper).getReg()))
2093 return AtBoundary ? -1 : 1;
2094 return 0;
2095}
2096
Andrew Trick3b87f622012-11-07 07:05:09 +00002097/// Apply a set of heursitics to a new candidate. Heuristics are currently
2098/// hierarchical. This may be more efficient than a graduated cost model because
2099/// we don't need to evaluate all aspects of the model for each node in the
2100/// queue. But it's really done to make the heuristics easier to debug and
2101/// statistically analyze.
2102///
2103/// \param Cand provides the policy and current best candidate.
2104/// \param TryCand refers to the next SUnit candidate, otherwise uninitialized.
2105/// \param Zone describes the scheduled zone that we are extending.
2106/// \param RPTracker describes reg pressure within the scheduled zone.
2107/// \param TempTracker is a scratch pressure tracker to reuse in queries.
2108void ConvergingScheduler::tryCandidate(SchedCandidate &Cand,
2109 SchedCandidate &TryCand,
2110 SchedBoundary &Zone,
2111 const RegPressureTracker &RPTracker,
2112 RegPressureTracker &TempTracker) {
2113
2114 // Always initialize TryCand's RPDelta.
2115 TempTracker.getMaxPressureDelta(TryCand.SU->getInstr(), TryCand.RPDelta,
2116 DAG->getRegionCriticalPSets(),
2117 DAG->getRegPressure().MaxSetPressure);
2118
2119 // Initialize the candidate if needed.
2120 if (!Cand.isValid()) {
2121 TryCand.Reason = NodeOrder;
2122 return;
2123 }
Andrew Trick4392f0f2013-04-13 06:07:40 +00002124
2125 if (tryGreater(biasPhysRegCopy(TryCand.SU, Zone.isTop()),
2126 biasPhysRegCopy(Cand.SU, Zone.isTop()),
2127 TryCand, Cand, PhysRegCopy))
2128 return;
2129
Andrew Trick13372882013-07-25 07:26:35 +00002130 // Avoid exceeding the target's limit. If signed PSetID is negative, it is
2131 // invalid; convert it to INT_MAX to give it lowest priority.
2132 if (tryPressure(TryCand.RPDelta.Excess, Cand.RPDelta.Excess, TryCand, Cand,
2133 RegExcess))
Andrew Trick3b87f622012-11-07 07:05:09 +00002134 return;
Andrew Trick3b87f622012-11-07 07:05:09 +00002135
2136 // Avoid increasing the max critical pressure in the scheduled region.
Andrew Trick13372882013-07-25 07:26:35 +00002137 if (tryPressure(TryCand.RPDelta.CriticalMax, Cand.RPDelta.CriticalMax,
2138 TryCand, Cand, RegCritical))
Andrew Trick3b87f622012-11-07 07:05:09 +00002139 return;
Andrew Trick3b87f622012-11-07 07:05:09 +00002140
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002141 // Keep clustered nodes together to encourage downstream peephole
2142 // optimizations which may reduce resource requirements.
2143 //
2144 // This is a best effort to set things up for a post-RA pass. Optimizations
2145 // like generating loads of multiple registers should ideally be done within
2146 // the scheduler pass by combining the loads during DAG postprocessing.
2147 const SUnit *NextClusterSU =
2148 Zone.isTop() ? DAG->getNextClusterSucc() : DAG->getNextClusterPred();
2149 if (tryGreater(TryCand.SU == NextClusterSU, Cand.SU == NextClusterSU,
2150 TryCand, Cand, Cluster))
2151 return;
Andrew Tricke38afe12013-04-24 15:54:43 +00002152
2153 // Weak edges are for clustering and other constraints.
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002154 if (tryLess(getWeakLeft(TryCand.SU, Zone.isTop()),
2155 getWeakLeft(Cand.SU, Zone.isTop()),
Andrew Tricke38afe12013-04-24 15:54:43 +00002156 TryCand, Cand, Weak)) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002157 return;
2158 }
Andrew Tricka626f502013-06-17 21:45:13 +00002159 // Avoid increasing the max pressure of the entire region.
Andrew Trick13372882013-07-25 07:26:35 +00002160 if (tryPressure(TryCand.RPDelta.CurrentMax, Cand.RPDelta.CurrentMax,
2161 TryCand, Cand, RegMax))
Andrew Tricka626f502013-06-17 21:45:13 +00002162 return;
2163
Andrew Trick3b87f622012-11-07 07:05:09 +00002164 // Avoid critical resource consumption and balance the schedule.
2165 TryCand.initResourceDelta(DAG, SchedModel);
2166 if (tryLess(TryCand.ResDelta.CritResources, Cand.ResDelta.CritResources,
2167 TryCand, Cand, ResourceReduce))
2168 return;
2169 if (tryGreater(TryCand.ResDelta.DemandedResources,
2170 Cand.ResDelta.DemandedResources,
2171 TryCand, Cand, ResourceDemand))
2172 return;
2173
2174 // Avoid serializing long latency dependence chains.
2175 if (Cand.Policy.ReduceLatency) {
2176 if (Zone.isTop()) {
Andrew Trickfa989e72013-06-15 05:39:19 +00002177 if (Cand.SU->getDepth() > Zone.getScheduledLatency()) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002178 if (tryLess(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2179 TryCand, Cand, TopDepthReduce))
2180 return;
2181 }
2182 if (tryGreater(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2183 TryCand, Cand, TopPathReduce))
2184 return;
2185 }
2186 else {
Andrew Trickfa989e72013-06-15 05:39:19 +00002187 if (Cand.SU->getHeight() > Zone.getScheduledLatency()) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002188 if (tryLess(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2189 TryCand, Cand, BotHeightReduce))
2190 return;
2191 }
2192 if (tryGreater(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2193 TryCand, Cand, BotPathReduce))
2194 return;
2195 }
2196 }
2197
Andrew Trick3b87f622012-11-07 07:05:09 +00002198 // Prefer immediate defs/users of the last scheduled instruction. This is a
Andrew Trickfa989e72013-06-15 05:39:19 +00002199 // local pressure avoidance strategy that also makes the machine code
2200 // readable.
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002201 if (tryGreater(Zone.NextSUs.count(TryCand.SU), Zone.NextSUs.count(Cand.SU),
2202 TryCand, Cand, NextDefUse))
Andrew Trick3b87f622012-11-07 07:05:09 +00002203 return;
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002204
Andrew Trick3b87f622012-11-07 07:05:09 +00002205 // Fall through to original instruction order.
2206 if ((Zone.isTop() && TryCand.SU->NodeNum < Cand.SU->NodeNum)
2207 || (!Zone.isTop() && TryCand.SU->NodeNum > Cand.SU->NodeNum)) {
2208 TryCand.Reason = NodeOrder;
2209 }
2210}
Andrew Trick28ebc892012-05-10 21:06:19 +00002211
Andrew Trick3b87f622012-11-07 07:05:09 +00002212#ifndef NDEBUG
2213const char *ConvergingScheduler::getReasonStr(
2214 ConvergingScheduler::CandReason Reason) {
2215 switch (Reason) {
2216 case NoCand: return "NOCAND ";
Andrew Trick4392f0f2013-04-13 06:07:40 +00002217 case PhysRegCopy: return "PREG-COPY";
Andrew Tricke52d5022013-06-17 21:45:05 +00002218 case RegExcess: return "REG-EXCESS";
2219 case RegCritical: return "REG-CRIT ";
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002220 case Cluster: return "CLUSTER ";
Andrew Tricke38afe12013-04-24 15:54:43 +00002221 case Weak: return "WEAK ";
Andrew Tricka626f502013-06-17 21:45:13 +00002222 case RegMax: return "REG-MAX ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002223 case ResourceReduce: return "RES-REDUCE";
2224 case ResourceDemand: return "RES-DEMAND";
2225 case TopDepthReduce: return "TOP-DEPTH ";
2226 case TopPathReduce: return "TOP-PATH ";
2227 case BotHeightReduce:return "BOT-HEIGHT";
2228 case BotPathReduce: return "BOT-PATH ";
2229 case NextDefUse: return "DEF-USE ";
2230 case NodeOrder: return "ORDER ";
2231 };
Benjamin Kramerb7546872012-11-09 15:45:22 +00002232 llvm_unreachable("Unknown reason!");
Andrew Trick3b87f622012-11-07 07:05:09 +00002233}
2234
Andrew Trick11189f72013-04-05 00:31:29 +00002235void ConvergingScheduler::traceCandidate(const SchedCandidate &Cand) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002236 PressureElement P;
2237 unsigned ResIdx = 0;
2238 unsigned Latency = 0;
2239 switch (Cand.Reason) {
2240 default:
2241 break;
Andrew Tricke52d5022013-06-17 21:45:05 +00002242 case RegExcess:
Andrew Trick3b87f622012-11-07 07:05:09 +00002243 P = Cand.RPDelta.Excess;
2244 break;
Andrew Tricke52d5022013-06-17 21:45:05 +00002245 case RegCritical:
Andrew Trick3b87f622012-11-07 07:05:09 +00002246 P = Cand.RPDelta.CriticalMax;
2247 break;
Andrew Tricka626f502013-06-17 21:45:13 +00002248 case RegMax:
Andrew Trick3b87f622012-11-07 07:05:09 +00002249 P = Cand.RPDelta.CurrentMax;
2250 break;
2251 case ResourceReduce:
2252 ResIdx = Cand.Policy.ReduceResIdx;
2253 break;
2254 case ResourceDemand:
2255 ResIdx = Cand.Policy.DemandResIdx;
2256 break;
2257 case TopDepthReduce:
2258 Latency = Cand.SU->getDepth();
2259 break;
2260 case TopPathReduce:
2261 Latency = Cand.SU->getHeight();
2262 break;
2263 case BotHeightReduce:
2264 Latency = Cand.SU->getHeight();
2265 break;
2266 case BotPathReduce:
2267 Latency = Cand.SU->getDepth();
2268 break;
2269 }
Andrew Trick11189f72013-04-05 00:31:29 +00002270 dbgs() << " SU(" << Cand.SU->NodeNum << ") " << getReasonStr(Cand.Reason);
Andrew Trick3b87f622012-11-07 07:05:09 +00002271 if (P.isValid())
Andrew Trick11189f72013-04-05 00:31:29 +00002272 dbgs() << " " << TRI->getRegPressureSetName(P.PSetID)
2273 << ":" << P.UnitIncrease << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002274 else
Andrew Trick11189f72013-04-05 00:31:29 +00002275 dbgs() << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002276 if (ResIdx)
Andrew Trick11189f72013-04-05 00:31:29 +00002277 dbgs() << " " << SchedModel->getProcResource(ResIdx)->Name << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002278 else
2279 dbgs() << " ";
Andrew Trick11189f72013-04-05 00:31:29 +00002280 if (Latency)
2281 dbgs() << " " << Latency << " cycles ";
2282 else
2283 dbgs() << " ";
2284 dbgs() << '\n';
Andrew Trick3b87f622012-11-07 07:05:09 +00002285}
2286#endif
2287
Andrew Trick7196a8f2012-05-10 21:06:16 +00002288/// Pick the best candidate from the top queue.
2289///
2290/// TODO: getMaxPressureDelta results can be mostly cached for each SUnit during
2291/// DAG building. To adjust for the current scheduling location we need to
2292/// maintain the number of vreg uses remaining to be top-scheduled.
Andrew Trick3b87f622012-11-07 07:05:09 +00002293void ConvergingScheduler::pickNodeFromQueue(SchedBoundary &Zone,
2294 const RegPressureTracker &RPTracker,
2295 SchedCandidate &Cand) {
2296 ReadyQueue &Q = Zone.Available;
2297
Andrew Trickf3234242012-05-24 22:11:12 +00002298 DEBUG(Q.dump());
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002299
Andrew Trick7196a8f2012-05-10 21:06:16 +00002300 // getMaxPressureDelta temporarily modifies the tracker.
2301 RegPressureTracker &TempTracker = const_cast<RegPressureTracker&>(RPTracker);
2302
Andrew Trick8c2d9212012-05-24 22:11:03 +00002303 for (ReadyQueue::iterator I = Q.begin(), E = Q.end(); I != E; ++I) {
Andrew Trick7196a8f2012-05-10 21:06:16 +00002304
Andrew Trick3b87f622012-11-07 07:05:09 +00002305 SchedCandidate TryCand(Cand.Policy);
2306 TryCand.SU = *I;
2307 tryCandidate(Cand, TryCand, Zone, RPTracker, TempTracker);
2308 if (TryCand.Reason != NoCand) {
2309 // Initialize resource delta if needed in case future heuristics query it.
2310 if (TryCand.ResDelta == SchedResourceDelta())
2311 TryCand.initResourceDelta(DAG, SchedModel);
2312 Cand.setBest(TryCand);
Andrew Trick11189f72013-04-05 00:31:29 +00002313 DEBUG(traceCandidate(Cand));
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002314 }
Andrew Trick7196a8f2012-05-10 21:06:16 +00002315 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002316}
2317
2318static void tracePick(const ConvergingScheduler::SchedCandidate &Cand,
2319 bool IsTop) {
Andrew Trickbaedcd72013-04-13 06:07:49 +00002320 DEBUG(dbgs() << "Pick " << (IsTop ? "Top " : "Bot ")
Andrew Trick3b87f622012-11-07 07:05:09 +00002321 << ConvergingScheduler::getReasonStr(Cand.Reason) << '\n');
Andrew Trick7196a8f2012-05-10 21:06:16 +00002322}
2323
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002324/// Pick the best candidate node from either the top or bottom queue.
Andrew Trick3b87f622012-11-07 07:05:09 +00002325SUnit *ConvergingScheduler::pickNodeBidirectional(bool &IsTopNode) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002326 // Schedule as far as possible in the direction of no choice. This is most
2327 // efficient, but also provides the best heuristics for CriticalPSets.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002328 if (SUnit *SU = Bot.pickOnlyChoice()) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002329 IsTopNode = false;
Andrew Trickfa989e72013-06-15 05:39:19 +00002330 DEBUG(dbgs() << "Pick Bot NOCAND\n");
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002331 return SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002332 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002333 if (SUnit *SU = Top.pickOnlyChoice()) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002334 IsTopNode = true;
Andrew Trickfa989e72013-06-15 05:39:19 +00002335 DEBUG(dbgs() << "Pick Top NOCAND\n");
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002336 return SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002337 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002338 CandPolicy NoPolicy;
2339 SchedCandidate BotCand(NoPolicy);
2340 SchedCandidate TopCand(NoPolicy);
Andrew Trickfa989e72013-06-15 05:39:19 +00002341 Bot.setPolicy(BotCand.Policy, Top);
2342 Top.setPolicy(TopCand.Policy, Bot);
Andrew Trick3b87f622012-11-07 07:05:09 +00002343
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002344 // Prefer bottom scheduling when heuristics are silent.
Andrew Trick3b87f622012-11-07 07:05:09 +00002345 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
2346 assert(BotCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002347
2348 // If either Q has a single candidate that provides the least increase in
2349 // Excess pressure, we can immediately schedule from that Q.
2350 //
2351 // RegionCriticalPSets summarizes the pressure within the scheduled region and
2352 // affects picking from either Q. If scheduling in one direction must
2353 // increase pressure for one of the excess PSets, then schedule in that
2354 // direction first to provide more freedom in the other direction.
Andrew Tricke52d5022013-06-17 21:45:05 +00002355 if ((BotCand.Reason == RegExcess && !BotCand.isRepeat(RegExcess))
2356 || (BotCand.Reason == RegCritical
2357 && !BotCand.isRepeat(RegCritical)))
2358 {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002359 IsTopNode = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00002360 tracePick(BotCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002361 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002362 }
2363 // Check if the top Q has a better candidate.
Andrew Trick3b87f622012-11-07 07:05:09 +00002364 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
2365 assert(TopCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002366
Andrew Tricke52d5022013-06-17 21:45:05 +00002367 // Choose the queue with the most important (lowest enum) reason.
Andrew Trick3b87f622012-11-07 07:05:09 +00002368 if (TopCand.Reason < BotCand.Reason) {
2369 IsTopNode = true;
2370 tracePick(TopCand, IsTopNode);
2371 return TopCand.SU;
2372 }
Andrew Tricke52d5022013-06-17 21:45:05 +00002373 // Otherwise prefer the bottom candidate, in node order if all else failed.
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002374 IsTopNode = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00002375 tracePick(BotCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002376 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002377}
2378
2379/// Pick the best node to balance the schedule. Implements MachineSchedStrategy.
Andrew Trick7196a8f2012-05-10 21:06:16 +00002380SUnit *ConvergingScheduler::pickNode(bool &IsTopNode) {
2381 if (DAG->top() == DAG->bottom()) {
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002382 assert(Top.Available.empty() && Top.Pending.empty() &&
2383 Bot.Available.empty() && Bot.Pending.empty() && "ReadyQ garbage");
Andrew Trick7196a8f2012-05-10 21:06:16 +00002384 return NULL;
2385 }
Andrew Trick7196a8f2012-05-10 21:06:16 +00002386 SUnit *SU;
Andrew Trick30c6ec22012-10-08 18:53:53 +00002387 do {
2388 if (ForceTopDown) {
2389 SU = Top.pickOnlyChoice();
2390 if (!SU) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002391 CandPolicy NoPolicy;
2392 SchedCandidate TopCand(NoPolicy);
2393 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
2394 assert(TopCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick30c6ec22012-10-08 18:53:53 +00002395 SU = TopCand.SU;
2396 }
2397 IsTopNode = true;
Andrew Trick8ddd9d52012-05-24 23:11:17 +00002398 }
Andrew Trick30c6ec22012-10-08 18:53:53 +00002399 else if (ForceBottomUp) {
2400 SU = Bot.pickOnlyChoice();
2401 if (!SU) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002402 CandPolicy NoPolicy;
2403 SchedCandidate BotCand(NoPolicy);
2404 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
2405 assert(BotCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick30c6ec22012-10-08 18:53:53 +00002406 SU = BotCand.SU;
2407 }
2408 IsTopNode = false;
Andrew Trick8ddd9d52012-05-24 23:11:17 +00002409 }
Andrew Trick30c6ec22012-10-08 18:53:53 +00002410 else {
Andrew Trick3b87f622012-11-07 07:05:09 +00002411 SU = pickNodeBidirectional(IsTopNode);
Andrew Trick30c6ec22012-10-08 18:53:53 +00002412 }
2413 } while (SU->isScheduled);
2414
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002415 if (SU->isTopReady())
2416 Top.removeReady(SU);
2417 if (SU->isBottomReady())
2418 Bot.removeReady(SU);
Andrew Trickc7a098f2012-05-25 02:02:39 +00002419
Andrew Trickbaedcd72013-04-13 06:07:49 +00002420 DEBUG(dbgs() << "Scheduling SU(" << SU->NodeNum << ") " << *SU->getInstr());
Andrew Trick7196a8f2012-05-10 21:06:16 +00002421 return SU;
2422}
2423
Andrew Trick4392f0f2013-04-13 06:07:40 +00002424void ConvergingScheduler::reschedulePhysRegCopies(SUnit *SU, bool isTop) {
2425
2426 MachineBasicBlock::iterator InsertPos = SU->getInstr();
2427 if (!isTop)
2428 ++InsertPos;
2429 SmallVectorImpl<SDep> &Deps = isTop ? SU->Preds : SU->Succs;
2430
2431 // Find already scheduled copies with a single physreg dependence and move
2432 // them just above the scheduled instruction.
2433 for (SmallVectorImpl<SDep>::iterator I = Deps.begin(), E = Deps.end();
2434 I != E; ++I) {
2435 if (I->getKind() != SDep::Data || !TRI->isPhysicalRegister(I->getReg()))
2436 continue;
2437 SUnit *DepSU = I->getSUnit();
2438 if (isTop ? DepSU->Succs.size() > 1 : DepSU->Preds.size() > 1)
2439 continue;
2440 MachineInstr *Copy = DepSU->getInstr();
2441 if (!Copy->isCopy())
2442 continue;
2443 DEBUG(dbgs() << " Rescheduling physreg copy ";
2444 I->getSUnit()->dump(DAG));
2445 DAG->moveInstruction(Copy, InsertPos);
2446 }
2447}
2448
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002449/// Update the scheduler's state after scheduling a node. This is the same node
2450/// that was just returned by pickNode(). However, ScheduleDAGMI needs to update
Andrew Trickb7e02892012-06-05 21:11:27 +00002451/// it's state based on the current cycle before MachineSchedStrategy does.
Andrew Trick4392f0f2013-04-13 06:07:40 +00002452///
2453/// FIXME: Eventually, we may bundle physreg copies rather than rescheduling
2454/// them here. See comments in biasPhysRegCopy.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002455void ConvergingScheduler::schedNode(SUnit *SU, bool IsTopNode) {
Andrew Trickb7e02892012-06-05 21:11:27 +00002456 if (IsTopNode) {
Andrew Trickfa989e72013-06-15 05:39:19 +00002457 SU->TopReadyCycle = std::max(SU->TopReadyCycle, Top.CurrCycle);
Andrew Trick7f8c74c2012-06-29 03:23:22 +00002458 Top.bumpNode(SU);
Andrew Trick4392f0f2013-04-13 06:07:40 +00002459 if (SU->hasPhysRegUses)
2460 reschedulePhysRegCopies(SU, true);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002461 }
Andrew Trickb7e02892012-06-05 21:11:27 +00002462 else {
Andrew Trickfa989e72013-06-15 05:39:19 +00002463 SU->BotReadyCycle = std::max(SU->BotReadyCycle, Bot.CurrCycle);
Andrew Trick7f8c74c2012-06-29 03:23:22 +00002464 Bot.bumpNode(SU);
Andrew Trick4392f0f2013-04-13 06:07:40 +00002465 if (SU->hasPhysRegDefs)
2466 reschedulePhysRegCopies(SU, false);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002467 }
2468}
2469
Andrew Trick17d35e52012-03-14 04:00:41 +00002470/// Create the standard converging machine scheduler. This will be used as the
2471/// default scheduler if the target does not set a default.
2472static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C) {
Benjamin Kramer689e0b42012-03-14 11:26:37 +00002473 assert((!ForceTopDown || !ForceBottomUp) &&
Andrew Trick17d35e52012-03-14 04:00:41 +00002474 "-misched-topdown incompatible with -misched-bottomup");
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002475 ScheduleDAGMI *DAG = new ScheduleDAGMI(C, new ConvergingScheduler());
2476 // Register DAG post-processors.
Andrew Tricke38afe12013-04-24 15:54:43 +00002477 //
2478 // FIXME: extend the mutation API to allow earlier mutations to instantiate
2479 // data and pass it to later mutations. Have a single mutation that gathers
2480 // the interesting nodes in one pass.
Andrew Trick63a8d822013-06-15 04:49:46 +00002481 DAG->addMutation(new CopyConstrain(DAG->TII, DAG->TRI));
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002482 if (EnableLoadCluster)
2483 DAG->addMutation(new LoadClusterMutation(DAG->TII, DAG->TRI));
Andrew Trick6996fd02012-11-12 19:52:20 +00002484 if (EnableMacroFusion)
2485 DAG->addMutation(new MacroFusion(DAG->TII));
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002486 return DAG;
Andrew Trick42b7a712012-01-17 06:55:03 +00002487}
2488static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +00002489ConvergingSchedRegistry("converge", "Standard converging scheduler.",
2490 createConvergingSched);
Andrew Trick42b7a712012-01-17 06:55:03 +00002491
2492//===----------------------------------------------------------------------===//
Andrew Trick1e94e982012-10-15 18:02:27 +00002493// ILP Scheduler. Currently for experimental analysis of heuristics.
2494//===----------------------------------------------------------------------===//
2495
2496namespace {
2497/// \brief Order nodes by the ILP metric.
2498struct ILPOrder {
Andrew Trick178f7d02013-01-25 04:01:04 +00002499 const SchedDFSResult *DFSResult;
2500 const BitVector *ScheduledTrees;
Andrew Trick1e94e982012-10-15 18:02:27 +00002501 bool MaximizeILP;
2502
Andrew Trick178f7d02013-01-25 04:01:04 +00002503 ILPOrder(bool MaxILP): DFSResult(0), ScheduledTrees(0), MaximizeILP(MaxILP) {}
Andrew Trick1e94e982012-10-15 18:02:27 +00002504
2505 /// \brief Apply a less-than relation on node priority.
Andrew Trick8b1496c2012-11-28 05:13:28 +00002506 ///
2507 /// (Return true if A comes after B in the Q.)
Andrew Trick1e94e982012-10-15 18:02:27 +00002508 bool operator()(const SUnit *A, const SUnit *B) const {
Andrew Trick8b1496c2012-11-28 05:13:28 +00002509 unsigned SchedTreeA = DFSResult->getSubtreeID(A);
2510 unsigned SchedTreeB = DFSResult->getSubtreeID(B);
2511 if (SchedTreeA != SchedTreeB) {
2512 // Unscheduled trees have lower priority.
2513 if (ScheduledTrees->test(SchedTreeA) != ScheduledTrees->test(SchedTreeB))
2514 return ScheduledTrees->test(SchedTreeB);
2515
2516 // Trees with shallower connections have have lower priority.
2517 if (DFSResult->getSubtreeLevel(SchedTreeA)
2518 != DFSResult->getSubtreeLevel(SchedTreeB)) {
2519 return DFSResult->getSubtreeLevel(SchedTreeA)
2520 < DFSResult->getSubtreeLevel(SchedTreeB);
2521 }
2522 }
Andrew Trick1e94e982012-10-15 18:02:27 +00002523 if (MaximizeILP)
Andrew Trick8b1496c2012-11-28 05:13:28 +00002524 return DFSResult->getILP(A) < DFSResult->getILP(B);
Andrew Trick1e94e982012-10-15 18:02:27 +00002525 else
Andrew Trick8b1496c2012-11-28 05:13:28 +00002526 return DFSResult->getILP(A) > DFSResult->getILP(B);
Andrew Trick1e94e982012-10-15 18:02:27 +00002527 }
2528};
2529
2530/// \brief Schedule based on the ILP metric.
2531class ILPScheduler : public MachineSchedStrategy {
Andrew Trick8b1496c2012-11-28 05:13:28 +00002532 /// In case all subtrees are eventually connected to a common root through
2533 /// data dependence (e.g. reduction), place an upper limit on their size.
2534 ///
2535 /// FIXME: A subtree limit is generally good, but in the situation commented
2536 /// above, where multiple similar subtrees feed a common root, we should
2537 /// only split at a point where the resulting subtrees will be balanced.
2538 /// (a motivating test case must be found).
2539 static const unsigned SubtreeLimit = 16;
2540
Andrew Trick178f7d02013-01-25 04:01:04 +00002541 ScheduleDAGMI *DAG;
Andrew Trick1e94e982012-10-15 18:02:27 +00002542 ILPOrder Cmp;
2543
2544 std::vector<SUnit*> ReadyQ;
2545public:
Andrew Trick178f7d02013-01-25 04:01:04 +00002546 ILPScheduler(bool MaximizeILP): DAG(0), Cmp(MaximizeILP) {}
Andrew Trick1e94e982012-10-15 18:02:27 +00002547
Andrew Trick178f7d02013-01-25 04:01:04 +00002548 virtual void initialize(ScheduleDAGMI *dag) {
2549 DAG = dag;
Andrew Trick4e1fb182013-01-25 06:33:57 +00002550 DAG->computeDFSResult();
Andrew Trick178f7d02013-01-25 04:01:04 +00002551 Cmp.DFSResult = DAG->getDFSResult();
2552 Cmp.ScheduledTrees = &DAG->getScheduledTrees();
Andrew Trick1e94e982012-10-15 18:02:27 +00002553 ReadyQ.clear();
Andrew Trick1e94e982012-10-15 18:02:27 +00002554 }
2555
2556 virtual void registerRoots() {
Benjamin Kramer5175fd92012-11-29 14:36:26 +00002557 // Restore the heap in ReadyQ with the updated DFS results.
2558 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick1e94e982012-10-15 18:02:27 +00002559 }
2560
2561 /// Implement MachineSchedStrategy interface.
2562 /// -----------------------------------------
2563
Andrew Trick8b1496c2012-11-28 05:13:28 +00002564 /// Callback to select the highest priority node from the ready Q.
Andrew Trick1e94e982012-10-15 18:02:27 +00002565 virtual SUnit *pickNode(bool &IsTopNode) {
2566 if (ReadyQ.empty()) return NULL;
Matt Arsenault26c417b2013-03-21 00:57:21 +00002567 std::pop_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick1e94e982012-10-15 18:02:27 +00002568 SUnit *SU = ReadyQ.back();
2569 ReadyQ.pop_back();
2570 IsTopNode = false;
Andrew Trickbaedcd72013-04-13 06:07:49 +00002571 DEBUG(dbgs() << "Pick node " << "SU(" << SU->NodeNum << ") "
Andrew Trick178f7d02013-01-25 04:01:04 +00002572 << " ILP: " << DAG->getDFSResult()->getILP(SU)
2573 << " Tree: " << DAG->getDFSResult()->getSubtreeID(SU) << " @"
2574 << DAG->getDFSResult()->getSubtreeLevel(
Andrew Trickbaedcd72013-04-13 06:07:49 +00002575 DAG->getDFSResult()->getSubtreeID(SU)) << '\n'
2576 << "Scheduling " << *SU->getInstr());
Andrew Trick1e94e982012-10-15 18:02:27 +00002577 return SU;
2578 }
2579
Andrew Trick178f7d02013-01-25 04:01:04 +00002580 /// \brief Scheduler callback to notify that a new subtree is scheduled.
2581 virtual void scheduleTree(unsigned SubtreeID) {
2582 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
2583 }
2584
Andrew Trick8b1496c2012-11-28 05:13:28 +00002585 /// Callback after a node is scheduled. Mark a newly scheduled tree, notify
2586 /// DFSResults, and resort the priority Q.
2587 virtual void schedNode(SUnit *SU, bool IsTopNode) {
2588 assert(!IsTopNode && "SchedDFSResult needs bottom-up");
Andrew Trick8b1496c2012-11-28 05:13:28 +00002589 }
Andrew Trick1e94e982012-10-15 18:02:27 +00002590
2591 virtual void releaseTopNode(SUnit *) { /*only called for top roots*/ }
2592
2593 virtual void releaseBottomNode(SUnit *SU) {
2594 ReadyQ.push_back(SU);
2595 std::push_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
2596 }
2597};
2598} // namespace
2599
2600static ScheduleDAGInstrs *createILPMaxScheduler(MachineSchedContext *C) {
2601 return new ScheduleDAGMI(C, new ILPScheduler(true));
2602}
2603static ScheduleDAGInstrs *createILPMinScheduler(MachineSchedContext *C) {
2604 return new ScheduleDAGMI(C, new ILPScheduler(false));
2605}
2606static MachineSchedRegistry ILPMaxRegistry(
2607 "ilpmax", "Schedule bottom-up for max ILP", createILPMaxScheduler);
2608static MachineSchedRegistry ILPMinRegistry(
2609 "ilpmin", "Schedule bottom-up for min ILP", createILPMinScheduler);
2610
2611//===----------------------------------------------------------------------===//
Andrew Trick5edf2f02012-01-14 02:17:06 +00002612// Machine Instruction Shuffler for Correctness Testing
2613//===----------------------------------------------------------------------===//
2614
Andrew Trick96f678f2012-01-13 06:30:30 +00002615#ifndef NDEBUG
2616namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +00002617/// Apply a less-than relation on the node order, which corresponds to the
2618/// instruction order prior to scheduling. IsReverse implements greater-than.
2619template<bool IsReverse>
2620struct SUnitOrder {
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002621 bool operator()(SUnit *A, SUnit *B) const {
Andrew Trick17d35e52012-03-14 04:00:41 +00002622 if (IsReverse)
2623 return A->NodeNum > B->NodeNum;
2624 else
2625 return A->NodeNum < B->NodeNum;
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002626 }
2627};
2628
Andrew Trick96f678f2012-01-13 06:30:30 +00002629/// Reorder instructions as much as possible.
Andrew Trick17d35e52012-03-14 04:00:41 +00002630class InstructionShuffler : public MachineSchedStrategy {
2631 bool IsAlternating;
2632 bool IsTopDown;
2633
2634 // Using a less-than relation (SUnitOrder<false>) for the TopQ priority
2635 // gives nodes with a higher number higher priority causing the latest
2636 // instructions to be scheduled first.
2637 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<false> >
2638 TopQ;
2639 // When scheduling bottom-up, use greater-than as the queue priority.
2640 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<true> >
2641 BottomQ;
Andrew Trick96f678f2012-01-13 06:30:30 +00002642public:
Andrew Trick17d35e52012-03-14 04:00:41 +00002643 InstructionShuffler(bool alternate, bool topdown)
2644 : IsAlternating(alternate), IsTopDown(topdown) {}
Andrew Trick96f678f2012-01-13 06:30:30 +00002645
Andrew Trick17d35e52012-03-14 04:00:41 +00002646 virtual void initialize(ScheduleDAGMI *) {
2647 TopQ.clear();
2648 BottomQ.clear();
2649 }
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002650
Andrew Trick17d35e52012-03-14 04:00:41 +00002651 /// Implement MachineSchedStrategy interface.
2652 /// -----------------------------------------
2653
2654 virtual SUnit *pickNode(bool &IsTopNode) {
2655 SUnit *SU;
2656 if (IsTopDown) {
2657 do {
2658 if (TopQ.empty()) return NULL;
2659 SU = TopQ.top();
2660 TopQ.pop();
2661 } while (SU->isScheduled);
2662 IsTopNode = true;
2663 }
2664 else {
2665 do {
2666 if (BottomQ.empty()) return NULL;
2667 SU = BottomQ.top();
2668 BottomQ.pop();
2669 } while (SU->isScheduled);
2670 IsTopNode = false;
2671 }
2672 if (IsAlternating)
2673 IsTopDown = !IsTopDown;
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002674 return SU;
2675 }
2676
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002677 virtual void schedNode(SUnit *SU, bool IsTopNode) {}
2678
Andrew Trick17d35e52012-03-14 04:00:41 +00002679 virtual void releaseTopNode(SUnit *SU) {
2680 TopQ.push(SU);
2681 }
2682 virtual void releaseBottomNode(SUnit *SU) {
2683 BottomQ.push(SU);
Andrew Trick96f678f2012-01-13 06:30:30 +00002684 }
2685};
2686} // namespace
2687
Andrew Trickc174eaf2012-03-08 01:41:12 +00002688static ScheduleDAGInstrs *createInstructionShuffler(MachineSchedContext *C) {
Andrew Trick17d35e52012-03-14 04:00:41 +00002689 bool Alternate = !ForceTopDown && !ForceBottomUp;
2690 bool TopDown = !ForceBottomUp;
Benjamin Kramer689e0b42012-03-14 11:26:37 +00002691 assert((TopDown || !ForceTopDown) &&
Andrew Trick17d35e52012-03-14 04:00:41 +00002692 "-misched-topdown incompatible with -misched-bottomup");
2693 return new ScheduleDAGMI(C, new InstructionShuffler(Alternate, TopDown));
Andrew Trick96f678f2012-01-13 06:30:30 +00002694}
Andrew Trick17d35e52012-03-14 04:00:41 +00002695static MachineSchedRegistry ShufflerRegistry(
2696 "shuffle", "Shuffle machine instructions alternating directions",
2697 createInstructionShuffler);
Andrew Trick96f678f2012-01-13 06:30:30 +00002698#endif // !NDEBUG
Andrew Trick30849792013-01-25 07:45:29 +00002699
2700//===----------------------------------------------------------------------===//
2701// GraphWriter support for ScheduleDAGMI.
2702//===----------------------------------------------------------------------===//
2703
2704#ifndef NDEBUG
2705namespace llvm {
2706
2707template<> struct GraphTraits<
2708 ScheduleDAGMI*> : public GraphTraits<ScheduleDAG*> {};
2709
2710template<>
2711struct DOTGraphTraits<ScheduleDAGMI*> : public DefaultDOTGraphTraits {
2712
2713 DOTGraphTraits (bool isSimple=false) : DefaultDOTGraphTraits(isSimple) {}
2714
2715 static std::string getGraphName(const ScheduleDAG *G) {
2716 return G->MF.getName();
2717 }
2718
2719 static bool renderGraphFromBottomUp() {
2720 return true;
2721 }
2722
2723 static bool isNodeHidden(const SUnit *Node) {
2724 return (Node->NumPreds > 10 || Node->NumSuccs > 10);
2725 }
2726
2727 static bool hasNodeAddressLabel(const SUnit *Node,
2728 const ScheduleDAG *Graph) {
2729 return false;
2730 }
2731
2732 /// If you want to override the dot attributes printed for a particular
2733 /// edge, override this method.
2734 static std::string getEdgeAttributes(const SUnit *Node,
2735 SUnitIterator EI,
2736 const ScheduleDAG *Graph) {
2737 if (EI.isArtificialDep())
2738 return "color=cyan,style=dashed";
2739 if (EI.isCtrlDep())
2740 return "color=blue,style=dashed";
2741 return "";
2742 }
2743
2744 static std::string getNodeLabel(const SUnit *SU, const ScheduleDAG *G) {
2745 std::string Str;
2746 raw_string_ostream SS(Str);
2747 SS << "SU(" << SU->NodeNum << ')';
2748 return SS.str();
2749 }
2750 static std::string getNodeDescription(const SUnit *SU, const ScheduleDAG *G) {
2751 return G->getGraphNodeLabel(SU);
2752 }
2753
2754 static std::string getNodeAttributes(const SUnit *N,
2755 const ScheduleDAG *Graph) {
2756 std::string Str("shape=Mrecord");
2757 const SchedDFSResult *DFS =
2758 static_cast<const ScheduleDAGMI*>(Graph)->getDFSResult();
2759 if (DFS) {
2760 Str += ",style=filled,fillcolor=\"#";
2761 Str += DOT::getColorString(DFS->getSubtreeID(N));
2762 Str += '"';
2763 }
2764 return Str;
2765 }
2766};
2767} // namespace llvm
2768#endif // NDEBUG
2769
2770/// viewGraph - Pop up a ghostview window with the reachable parts of the DAG
2771/// rendered using 'dot'.
2772///
2773void ScheduleDAGMI::viewGraph(const Twine &Name, const Twine &Title) {
2774#ifndef NDEBUG
2775 ViewGraph(this, Name, false, Title);
2776#else
2777 errs() << "ScheduleDAGMI::viewGraph is only available in debug builds on "
2778 << "systems with Graphviz or gv!\n";
2779#endif // NDEBUG
2780}
2781
2782/// Out-of-line implementation with no arguments is handy for gdb.
2783void ScheduleDAGMI::viewGraph() {
2784 viewGraph(getDAGName(), "Scheduling-Units Graph for " + getDAGName());
2785}