Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 1 | //===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements a linear scan register allocator. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | #define DEBUG_TYPE "regalloc" |
| 14 | #include "llvm/Function.h" |
| 15 | #include "llvm/CodeGen/LiveIntervals.h" |
| 16 | #include "llvm/CodeGen/LiveVariables.h" |
| 17 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 18 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 19 | #include "llvm/CodeGen/MachineInstr.h" |
| 20 | #include "llvm/CodeGen/Passes.h" |
| 21 | #include "llvm/CodeGen/SSARegMap.h" |
| 22 | #include "llvm/Target/MRegisterInfo.h" |
| 23 | #include "llvm/Target/TargetInstrInfo.h" |
| 24 | #include "llvm/Target/TargetMachine.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 25 | #include "llvm/Support/CFG.h" |
| 26 | #include "Support/Debug.h" |
| 27 | #include "Support/DepthFirstIterator.h" |
| 28 | #include "Support/Statistic.h" |
| 29 | #include "Support/STLExtras.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 30 | using namespace llvm; |
| 31 | |
| 32 | namespace { |
| 33 | Statistic<> numSpilled ("ra-linearscan", "Number of registers spilled"); |
Chris Lattner | 5e46b51 | 2003-12-18 20:25:31 +0000 | [diff] [blame] | 34 | Statistic<> numReloaded("ra-linearscan", "Number of registers reloaded"); |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 35 | Statistic<> numPeep ("ra-linearscan", |
| 36 | "Number of identity moves eliminated"); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 37 | |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 38 | class PhysRegTracker { |
| 39 | private: |
| 40 | const MRegisterInfo* mri_; |
| 41 | std::vector<bool> reserved_; |
| 42 | std::vector<unsigned> regUse_; |
| 43 | |
| 44 | public: |
| 45 | PhysRegTracker(MachineFunction* mf) |
| 46 | : mri_(mf ? mf->getTarget().getRegisterInfo() : NULL) { |
| 47 | if (mri_) { |
| 48 | reserved_.assign(mri_->getNumRegs(), false); |
| 49 | regUse_.assign(mri_->getNumRegs(), 0); |
| 50 | } |
| 51 | } |
| 52 | |
| 53 | PhysRegTracker(const PhysRegTracker& rhs) |
| 54 | : mri_(rhs.mri_), |
| 55 | reserved_(rhs.reserved_), |
| 56 | regUse_(rhs.regUse_) { |
| 57 | } |
| 58 | |
| 59 | const PhysRegTracker& operator=(const PhysRegTracker& rhs) { |
| 60 | mri_ = rhs.mri_; |
| 61 | reserved_ = rhs.reserved_; |
| 62 | regUse_ = rhs.regUse_; |
| 63 | return *this; |
| 64 | } |
| 65 | |
| 66 | void reservePhysReg(unsigned physReg) { |
| 67 | reserved_[physReg] = true; |
| 68 | } |
| 69 | |
| 70 | void addPhysRegUse(unsigned physReg) { |
| 71 | ++regUse_[physReg]; |
| 72 | for (const unsigned* as = mri_->getAliasSet(physReg); *as; ++as) { |
| 73 | physReg = *as; |
| 74 | ++regUse_[physReg]; |
| 75 | } |
| 76 | } |
| 77 | |
| 78 | void delPhysRegUse(unsigned physReg) { |
| 79 | assert(regUse_[physReg] != 0); |
| 80 | --regUse_[physReg]; |
| 81 | for (const unsigned* as = mri_->getAliasSet(physReg); *as; ++as) { |
| 82 | physReg = *as; |
| 83 | assert(regUse_[physReg] != 0); |
| 84 | --regUse_[physReg]; |
| 85 | } |
| 86 | } |
| 87 | |
| 88 | bool isPhysRegReserved(unsigned physReg) const { |
| 89 | return reserved_[physReg]; |
| 90 | } |
| 91 | |
| 92 | bool isPhysRegAvail(unsigned physReg) const { |
| 93 | return regUse_[physReg] == 0 && !isPhysRegReserved(physReg); |
| 94 | } |
| 95 | |
| 96 | bool isReservedPhysRegAvail(unsigned physReg) const { |
| 97 | return regUse_[physReg] == 0 && isPhysRegReserved(physReg); |
| 98 | } |
| 99 | }; |
| 100 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 101 | class RA : public MachineFunctionPass { |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 102 | private: |
| 103 | MachineFunction* mf_; |
| 104 | const TargetMachine* tm_; |
| 105 | const MRegisterInfo* mri_; |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 106 | LiveIntervals* li_; |
Alkis Evlogimenos | 1283d86 | 2004-01-07 05:31:12 +0000 | [diff] [blame] | 107 | MachineFunction::iterator currentMbb_; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 108 | MachineBasicBlock::iterator currentInstr_; |
Alkis Evlogimenos | 1283d86 | 2004-01-07 05:31:12 +0000 | [diff] [blame] | 109 | typedef std::vector<const LiveIntervals::Interval*> IntervalPtrs; |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 110 | IntervalPtrs unhandled_, fixed_, active_, inactive_; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 111 | |
| 112 | typedef std::vector<unsigned> Regs; |
| 113 | Regs tempUseOperands_; |
| 114 | Regs tempDefOperands_; |
| 115 | |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 116 | PhysRegTracker prt_; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 117 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 118 | typedef std::map<unsigned, unsigned> Virt2PhysMap; |
| 119 | Virt2PhysMap v2pMap_; |
| 120 | |
| 121 | typedef std::map<unsigned, int> Virt2StackSlotMap; |
| 122 | Virt2StackSlotMap v2ssMap_; |
| 123 | |
| 124 | int instrAdded_; |
| 125 | |
| 126 | public: |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 127 | RA() |
| 128 | : prt_(NULL) { |
| 129 | |
| 130 | } |
| 131 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 132 | virtual const char* getPassName() const { |
| 133 | return "Linear Scan Register Allocator"; |
| 134 | } |
| 135 | |
| 136 | virtual void getAnalysisUsage(AnalysisUsage &AU) const { |
| 137 | AU.addRequired<LiveVariables>(); |
| 138 | AU.addRequired<LiveIntervals>(); |
| 139 | MachineFunctionPass::getAnalysisUsage(AU); |
| 140 | } |
| 141 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 142 | /// runOnMachineFunction - register allocate the whole function |
| 143 | bool runOnMachineFunction(MachineFunction&); |
| 144 | |
Alkis Evlogimenos | 0466729 | 2004-02-01 20:13:26 +0000 | [diff] [blame] | 145 | void releaseMemory(); |
| 146 | |
| 147 | private: |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 148 | /// initIntervalSets - initializa the four interval sets: |
| 149 | /// unhandled, fixed, active and inactive |
| 150 | void initIntervalSets(const LiveIntervals::Intervals& li); |
| 151 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 152 | /// processActiveIntervals - expire old intervals and move |
| 153 | /// non-overlapping ones to the incative list |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 154 | void processActiveIntervals(IntervalPtrs::value_type cur); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 155 | |
| 156 | /// processInactiveIntervals - expire old intervals and move |
| 157 | /// overlapping ones to the active list |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 158 | void processInactiveIntervals(IntervalPtrs::value_type cur); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 159 | |
| 160 | /// assignStackSlotAtInterval - choose and spill |
| 161 | /// interval. Currently we spill the interval with the last |
| 162 | /// end point in the active and inactive lists and the current |
| 163 | /// interval |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 164 | void assignStackSlotAtInterval(IntervalPtrs::value_type cur, |
| 165 | const PhysRegTracker& backupPtr); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 166 | |
| 167 | /// |
| 168 | /// register handling helpers |
| 169 | /// |
| 170 | |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 171 | /// getFreePhysReg - return a free physical register for this |
| 172 | /// virtual register interval if we have one, otherwise return |
| 173 | /// 0 |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 174 | unsigned getFreePhysReg(IntervalPtrs::value_type cur); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 175 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 176 | /// getFreeTempPhysReg - return a free temprorary physical |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 177 | /// register for this virtual register if we have one (should |
| 178 | /// never return 0) |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 179 | unsigned getFreeTempPhysReg(unsigned virtReg); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 180 | |
| 181 | /// assignVirt2PhysReg - assigns the free physical register to |
| 182 | /// the virtual register passed as arguments |
| 183 | void assignVirt2PhysReg(unsigned virtReg, unsigned physReg); |
| 184 | |
| 185 | /// clearVirtReg - free the physical register associated with this |
| 186 | /// virtual register and disassociate virtual->physical and |
| 187 | /// physical->virtual mappings |
| 188 | void clearVirtReg(unsigned virtReg); |
| 189 | |
| 190 | /// assignVirt2StackSlot - assigns this virtual register to a |
| 191 | /// stack slot |
| 192 | void assignVirt2StackSlot(unsigned virtReg); |
| 193 | |
Alkis Evlogimenos | 69546d5 | 2003-12-04 03:57:28 +0000 | [diff] [blame] | 194 | /// getStackSlot - returns the offset of the specified |
| 195 | /// register on the stack |
| 196 | int getStackSlot(unsigned virtReg); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 197 | |
| 198 | /// spillVirtReg - spills the virtual register |
| 199 | void spillVirtReg(unsigned virtReg); |
| 200 | |
| 201 | /// loadPhysReg - loads to the physical register the value of |
| 202 | /// the virtual register specifed. Virtual register must have |
| 203 | /// an assigned stack slot |
| 204 | void loadVirt2PhysReg(unsigned virtReg, unsigned physReg); |
| 205 | |
Alkis Evlogimenos | ce50115 | 2004-01-22 19:24:43 +0000 | [diff] [blame] | 206 | void printVirtRegAssignment() const { |
| 207 | std::cerr << "register assignment:\n"; |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 208 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 209 | for (Virt2PhysMap::const_iterator |
| 210 | i = v2pMap_.begin(), e = v2pMap_.end(); i != e; ++i) { |
Alkis Evlogimenos | ce50115 | 2004-01-22 19:24:43 +0000 | [diff] [blame] | 211 | assert(i->second != 0); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 212 | std::cerr << '[' << i->first << ',' |
| 213 | << mri_->getName(i->second) << "]\n"; |
| 214 | } |
Alkis Evlogimenos | ce50115 | 2004-01-22 19:24:43 +0000 | [diff] [blame] | 215 | for (Virt2StackSlotMap::const_iterator |
| 216 | i = v2ssMap_.begin(), e = v2ssMap_.end(); i != e; ++i) { |
| 217 | std::cerr << '[' << i->first << ",ss#" << i->second << "]\n"; |
| 218 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 219 | std::cerr << '\n'; |
| 220 | } |
Alkis Evlogimenos | a6d8c3f | 2004-01-16 20:29:42 +0000 | [diff] [blame] | 221 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 222 | void printIntervals(const char* const str, |
| 223 | RA::IntervalPtrs::const_iterator i, |
| 224 | RA::IntervalPtrs::const_iterator e) const { |
| 225 | if (str) std::cerr << str << " intervals:\n"; |
| 226 | for (; i != e; ++i) { |
| 227 | std::cerr << "\t\t" << **i << " -> "; |
Alkis Evlogimenos | a6d8c3f | 2004-01-16 20:29:42 +0000 | [diff] [blame] | 228 | unsigned reg = (*i)->reg; |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 229 | if (MRegisterInfo::isVirtualRegister(reg)) { |
Alkis Evlogimenos | a6d8c3f | 2004-01-16 20:29:42 +0000 | [diff] [blame] | 230 | Virt2PhysMap::const_iterator it = v2pMap_.find(reg); |
| 231 | reg = (it == v2pMap_.end() ? 0 : it->second); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 232 | } |
Alkis Evlogimenos | a12c7bb | 2004-01-16 20:33:13 +0000 | [diff] [blame] | 233 | std::cerr << mri_->getName(reg) << '\n'; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 234 | } |
| 235 | } |
Alkis Evlogimenos | a6d8c3f | 2004-01-16 20:29:42 +0000 | [diff] [blame] | 236 | |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 237 | // void printFreeRegs(const char* const str, |
| 238 | // const TargetRegisterClass* rc) const { |
| 239 | // if (str) std::cerr << str << ':'; |
| 240 | // for (TargetRegisterClass::iterator i = |
| 241 | // rc->allocation_order_begin(*mf_); |
| 242 | // i != rc->allocation_order_end(*mf_); ++i) { |
| 243 | // unsigned reg = *i; |
| 244 | // if (!regUse_[reg]) { |
| 245 | // std::cerr << ' ' << mri_->getName(reg); |
| 246 | // if (reserved_[reg]) std::cerr << "*"; |
| 247 | // } |
| 248 | // } |
| 249 | // std::cerr << '\n'; |
| 250 | // } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 251 | }; |
| 252 | } |
| 253 | |
Alkis Evlogimenos | 0466729 | 2004-02-01 20:13:26 +0000 | [diff] [blame] | 254 | void RA::releaseMemory() |
| 255 | { |
| 256 | v2pMap_.clear(); |
| 257 | v2ssMap_.clear(); |
| 258 | unhandled_.clear(); |
| 259 | active_.clear(); |
| 260 | inactive_.clear(); |
| 261 | fixed_.clear(); |
| 262 | |
| 263 | } |
| 264 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 265 | bool RA::runOnMachineFunction(MachineFunction &fn) { |
| 266 | mf_ = &fn; |
| 267 | tm_ = &fn.getTarget(); |
| 268 | mri_ = tm_->getRegisterInfo(); |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 269 | li_ = &getAnalysis<LiveIntervals>(); |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 270 | prt_ = PhysRegTracker(mf_); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 271 | |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 272 | initIntervalSets(li_->getIntervals()); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 273 | |
| 274 | // FIXME: this will work only for the X86 backend. I need to |
| 275 | // device an algorthm to select the minimal (considering register |
| 276 | // aliasing) number of temp registers to reserve so that we have 2 |
| 277 | // registers for each register class available. |
| 278 | |
Alkis Evlogimenos | 27490a6 | 2003-12-28 18:03:52 +0000 | [diff] [blame] | 279 | // reserve R8: CH, CL |
| 280 | // R16: CX, DI, |
| 281 | // R32: ECX, EDI, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 282 | // RFP: FP5, FP6 |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 283 | prt_.reservePhysReg( 8); /* CH */ |
| 284 | prt_.reservePhysReg( 9); /* CL */ |
| 285 | prt_.reservePhysReg(10); /* CX */ |
| 286 | prt_.reservePhysReg(12); /* DI */ |
| 287 | prt_.reservePhysReg(18); /* ECX */ |
| 288 | prt_.reservePhysReg(19); /* EDI */ |
| 289 | prt_.reservePhysReg(28); /* FP5 */ |
| 290 | prt_.reservePhysReg(29); /* FP6 */ |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 291 | |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 292 | // linear scan algorithm |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 293 | DEBUG(std::cerr << "Machine Function\n"); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 294 | |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 295 | DEBUG(printIntervals("\tunhandled", unhandled_.begin(), unhandled_.end())); |
| 296 | DEBUG(printIntervals("\tfixed", fixed_.begin(), fixed_.end())); |
| 297 | DEBUG(printIntervals("\tactive", active_.begin(), active_.end())); |
| 298 | DEBUG(printIntervals("\tinactive", inactive_.begin(), inactive_.end())); |
| 299 | |
| 300 | while (!unhandled_.empty() || !fixed_.empty()) { |
| 301 | // pick the interval with the earliest start point |
| 302 | IntervalPtrs::value_type cur; |
| 303 | if (fixed_.empty()) { |
| 304 | cur = unhandled_.front(); |
| 305 | unhandled_.erase(unhandled_.begin()); |
| 306 | } |
| 307 | else if (unhandled_.empty()) { |
| 308 | cur = fixed_.front(); |
| 309 | fixed_.erase(fixed_.begin()); |
| 310 | } |
| 311 | else if (unhandled_.front()->start() < fixed_.front()->start()) { |
| 312 | cur = unhandled_.front(); |
| 313 | unhandled_.erase(unhandled_.begin()); |
| 314 | } |
| 315 | else { |
| 316 | cur = fixed_.front(); |
| 317 | fixed_.erase(fixed_.begin()); |
| 318 | } |
| 319 | |
Alkis Evlogimenos | 5ab2027 | 2004-01-14 00:09:36 +0000 | [diff] [blame] | 320 | DEBUG(std::cerr << *cur << '\n'); |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 321 | |
| 322 | processActiveIntervals(cur); |
| 323 | processInactiveIntervals(cur); |
Alkis Evlogimenos | b7be115 | 2004-01-13 20:42:08 +0000 | [diff] [blame] | 324 | |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 325 | // if this register is fixed we are done |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 326 | if (MRegisterInfo::isPhysicalRegister(cur->reg)) { |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 327 | prt_.addPhysRegUse(cur->reg); |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 328 | active_.push_back(cur); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 329 | } |
| 330 | // otherwise we are allocating a virtual register. try to find |
| 331 | // a free physical register or spill an interval in order to |
| 332 | // assign it one (we could spill the current though). |
| 333 | else { |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 334 | PhysRegTracker backupPrt = prt_; |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 335 | |
| 336 | // for every interval in inactive we overlap with, mark the |
| 337 | // register as not free |
| 338 | for (IntervalPtrs::const_iterator i = inactive_.begin(), |
| 339 | e = inactive_.end(); i != e; ++i) { |
| 340 | unsigned reg = (*i)->reg; |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 341 | if (MRegisterInfo::isVirtualRegister(reg)) |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 342 | reg = v2pMap_[reg]; |
| 343 | |
| 344 | if (cur->overlaps(**i)) { |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 345 | prt_.addPhysRegUse(reg); |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 346 | } |
| 347 | } |
| 348 | |
| 349 | // for every interval in fixed we overlap with, |
| 350 | // mark the register as not free |
| 351 | for (IntervalPtrs::const_iterator i = fixed_.begin(), |
| 352 | e = fixed_.end(); i != e; ++i) { |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 353 | assert(MRegisterInfo::isPhysicalRegister((*i)->reg) && |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 354 | "virtual register interval in fixed set?"); |
| 355 | if (cur->overlaps(**i)) |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 356 | prt_.addPhysRegUse((*i)->reg); |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 357 | } |
| 358 | |
| 359 | DEBUG(std::cerr << "\tallocating current interval:\n"); |
| 360 | |
| 361 | unsigned physReg = getFreePhysReg(cur); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 362 | if (!physReg) { |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 363 | assignStackSlotAtInterval(cur, backupPrt); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 364 | } |
| 365 | else { |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 366 | prt_ = backupPrt; |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 367 | assignVirt2PhysReg(cur->reg, physReg); |
| 368 | active_.push_back(cur); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 369 | } |
| 370 | } |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 371 | |
| 372 | DEBUG(printIntervals("\tactive", active_.begin(), active_.end())); |
| 373 | DEBUG(printIntervals("\tinactive", inactive_.begin(), inactive_.end())); } |
| 374 | |
Alkis Evlogimenos | 7d65a12 | 2003-12-13 05:50:19 +0000 | [diff] [blame] | 375 | // expire any remaining active intervals |
| 376 | for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) { |
| 377 | unsigned reg = (*i)->reg; |
| 378 | DEBUG(std::cerr << "\t\tinterval " << **i << " expired\n"); |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 379 | if (MRegisterInfo::isVirtualRegister(reg)) { |
Alkis Evlogimenos | 3bf564a | 2003-12-23 18:00:33 +0000 | [diff] [blame] | 380 | reg = v2pMap_[reg]; |
Alkis Evlogimenos | 7d65a12 | 2003-12-13 05:50:19 +0000 | [diff] [blame] | 381 | } |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 382 | prt_.delPhysRegUse(reg); |
Alkis Evlogimenos | 7d65a12 | 2003-12-13 05:50:19 +0000 | [diff] [blame] | 383 | } |
Alkis Evlogimenos | 4d7af65 | 2003-12-14 13:24:17 +0000 | [diff] [blame] | 384 | |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 385 | typedef LiveIntervals::Reg2RegMap Reg2RegMap; |
| 386 | const Reg2RegMap& r2rMap = li_->getJoinedRegMap(); |
| 387 | |
Alkis Evlogimenos | ce50115 | 2004-01-22 19:24:43 +0000 | [diff] [blame] | 388 | DEBUG(printVirtRegAssignment()); |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 389 | DEBUG(std::cerr << "Performing coalescing on joined intervals\n"); |
| 390 | // perform coalescing if we were passed joined intervals |
| 391 | for(Reg2RegMap::const_iterator i = r2rMap.begin(), e = r2rMap.end(); |
| 392 | i != e; ++i) { |
| 393 | unsigned reg = i->first; |
| 394 | unsigned rep = li_->rep(reg); |
| 395 | |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 396 | assert((MRegisterInfo::isPhysicalRegister(rep) || |
Alkis Evlogimenos | f440cc1 | 2004-02-01 18:39:53 +0000 | [diff] [blame] | 397 | v2pMap_.count(rep) || v2ssMap_.count(rep)) && |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 398 | "representative register is not allocated!"); |
| 399 | |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 400 | assert(MRegisterInfo::isVirtualRegister(reg) && |
Alkis Evlogimenos | f440cc1 | 2004-02-01 18:39:53 +0000 | [diff] [blame] | 401 | !v2pMap_.count(reg) && !v2ssMap_.count(reg) && |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 402 | "coalesced register is already allocated!"); |
| 403 | |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 404 | if (MRegisterInfo::isPhysicalRegister(rep)) { |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 405 | v2pMap_.insert(std::make_pair(reg, rep)); |
| 406 | } |
| 407 | else { |
| 408 | Virt2PhysMap::const_iterator pr = v2pMap_.find(rep); |
| 409 | if (pr != v2pMap_.end()) { |
| 410 | v2pMap_.insert(std::make_pair(reg, pr->second)); |
| 411 | } |
| 412 | else { |
| 413 | Virt2StackSlotMap::const_iterator ss = v2ssMap_.find(rep); |
| 414 | assert(ss != v2ssMap_.end()); |
| 415 | v2ssMap_.insert(std::make_pair(reg, ss->second)); |
| 416 | } |
| 417 | } |
| 418 | } |
| 419 | |
| 420 | DEBUG(printVirtRegAssignment()); |
| 421 | DEBUG(std::cerr << "finished register allocation\n"); |
| 422 | |
| 423 | const TargetInstrInfo& tii = tm_->getInstrInfo(); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 424 | |
| 425 | DEBUG(std::cerr << "Rewrite machine code:\n"); |
Alkis Evlogimenos | 1283d86 | 2004-01-07 05:31:12 +0000 | [diff] [blame] | 426 | for (currentMbb_ = mf_->begin(); currentMbb_ != mf_->end(); ++currentMbb_) { |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 427 | instrAdded_ = 0; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 428 | |
| 429 | for (currentInstr_ = currentMbb_->begin(); |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 430 | currentInstr_ != currentMbb_->end(); ) { |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 431 | |
| 432 | DEBUG(std::cerr << "\tinstruction: "; |
| 433 | (*currentInstr_)->print(std::cerr, *tm_);); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 434 | |
| 435 | // use our current mapping and actually replace and |
| 436 | // virtual register with its allocated physical registers |
| 437 | DEBUG(std::cerr << "\t\treplacing virtual registers with mapped " |
| 438 | "physical registers:\n"); |
| 439 | for (unsigned i = 0, e = (*currentInstr_)->getNumOperands(); |
| 440 | i != e; ++i) { |
| 441 | MachineOperand& op = (*currentInstr_)->getOperand(i); |
| 442 | if (op.isVirtualRegister()) { |
| 443 | unsigned virtReg = op.getAllocatedRegNum(); |
Alkis Evlogimenos | ce50115 | 2004-01-22 19:24:43 +0000 | [diff] [blame] | 444 | Virt2PhysMap::const_iterator it = v2pMap_.find(virtReg); |
| 445 | if (it != v2pMap_.end()) { |
| 446 | DEBUG(std::cerr << "\t\t\t%reg" << it->second |
| 447 | << " -> " << mri_->getName(it->second) << '\n'); |
| 448 | (*currentInstr_)->SetMachineOperandReg(i, it->second); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 449 | } |
| 450 | } |
| 451 | } |
| 452 | |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 453 | unsigned srcReg, dstReg; |
| 454 | if (tii.isMoveInstr(**currentInstr_, srcReg, dstReg) && |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 455 | ((MRegisterInfo::isPhysicalRegister(srcReg) && |
| 456 | MRegisterInfo::isPhysicalRegister(dstReg) && |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 457 | srcReg == dstReg) || |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 458 | (MRegisterInfo::isVirtualRegister(srcReg) && |
| 459 | MRegisterInfo::isVirtualRegister(dstReg) && |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 460 | v2ssMap_[srcReg] == v2ssMap_[dstReg]))) { |
| 461 | delete *currentInstr_; |
| 462 | currentInstr_ = currentMbb_->erase(currentInstr_); |
| 463 | ++numPeep; |
| 464 | DEBUG(std::cerr << "\t\tdeleting instruction\n"); |
| 465 | continue; |
| 466 | } |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 467 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 468 | DEBUG(std::cerr << "\t\tloading temporarily used operands to " |
| 469 | "registers:\n"); |
| 470 | for (unsigned i = 0, e = (*currentInstr_)->getNumOperands(); |
| 471 | i != e; ++i) { |
| 472 | MachineOperand& op = (*currentInstr_)->getOperand(i); |
Alkis Evlogimenos | a71e05a | 2003-12-18 13:15:02 +0000 | [diff] [blame] | 473 | if (op.isVirtualRegister() && op.isUse() && !op.isDef()) { |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 474 | unsigned virtReg = op.getAllocatedRegNum(); |
Alkis Evlogimenos | ce50115 | 2004-01-22 19:24:43 +0000 | [diff] [blame] | 475 | unsigned physReg = 0; |
| 476 | Virt2PhysMap::const_iterator it = v2pMap_.find(virtReg); |
| 477 | if (it != v2pMap_.end()) { |
| 478 | physReg = it->second; |
| 479 | } |
| 480 | else { |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 481 | physReg = getFreeTempPhysReg(virtReg); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 482 | loadVirt2PhysReg(virtReg, physReg); |
| 483 | tempUseOperands_.push_back(virtReg); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 484 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 485 | (*currentInstr_)->SetMachineOperandReg(i, physReg); |
| 486 | } |
| 487 | } |
| 488 | |
| 489 | DEBUG(std::cerr << "\t\tclearing temporarily used operands:\n"); |
| 490 | for (unsigned i = 0, e = tempUseOperands_.size(); i != e; ++i) { |
| 491 | clearVirtReg(tempUseOperands_[i]); |
| 492 | } |
| 493 | tempUseOperands_.clear(); |
| 494 | |
| 495 | DEBUG(std::cerr << "\t\tassigning temporarily defined operands to " |
| 496 | "registers:\n"); |
| 497 | for (unsigned i = 0, e = (*currentInstr_)->getNumOperands(); |
| 498 | i != e; ++i) { |
| 499 | MachineOperand& op = (*currentInstr_)->getOperand(i); |
Alkis Evlogimenos | 4d7af65 | 2003-12-14 13:24:17 +0000 | [diff] [blame] | 500 | if (op.isVirtualRegister() && op.isDef()) { |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 501 | unsigned virtReg = op.getAllocatedRegNum(); |
Alkis Evlogimenos | ce50115 | 2004-01-22 19:24:43 +0000 | [diff] [blame] | 502 | unsigned physReg = 0; |
| 503 | Virt2PhysMap::const_iterator it = v2pMap_.find(virtReg); |
| 504 | if (it != v2pMap_.end()) { |
| 505 | physReg = it->second; |
| 506 | } |
| 507 | else { |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 508 | physReg = getFreeTempPhysReg(virtReg); |
| 509 | } |
Alkis Evlogimenos | 4d7af65 | 2003-12-14 13:24:17 +0000 | [diff] [blame] | 510 | if (op.isUse()) { // def and use |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 511 | loadVirt2PhysReg(virtReg, physReg); |
| 512 | } |
| 513 | else { |
| 514 | assignVirt2PhysReg(virtReg, physReg); |
| 515 | } |
| 516 | tempDefOperands_.push_back(virtReg); |
| 517 | (*currentInstr_)->SetMachineOperandReg(i, physReg); |
| 518 | } |
| 519 | } |
| 520 | |
Alkis Evlogimenos | 5858707 | 2003-11-30 23:40:39 +0000 | [diff] [blame] | 521 | DEBUG(std::cerr << "\t\tspilling temporarily defined operands " |
| 522 | "of this instruction:\n"); |
| 523 | ++currentInstr_; // we want to insert after this instruction |
| 524 | for (unsigned i = 0, e = tempDefOperands_.size(); i != e; ++i) { |
| 525 | spillVirtReg(tempDefOperands_[i]); |
| 526 | } |
| 527 | --currentInstr_; // restore currentInstr_ iterator |
| 528 | tempDefOperands_.clear(); |
Alkis Evlogimenos | e88280a | 2004-01-22 23:08:45 +0000 | [diff] [blame] | 529 | ++currentInstr_; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 530 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 531 | } |
| 532 | |
| 533 | return true; |
| 534 | } |
| 535 | |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 536 | void RA::initIntervalSets(const LiveIntervals::Intervals& li) |
| 537 | { |
| 538 | assert(unhandled_.empty() && fixed_.empty() && |
| 539 | active_.empty() && inactive_.empty() && |
| 540 | "interval sets should be empty on initialization"); |
| 541 | |
| 542 | for (LiveIntervals::Intervals::const_iterator i = li.begin(), e = li.end(); |
| 543 | i != e; ++i) { |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 544 | if (MRegisterInfo::isPhysicalRegister(i->reg)) |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 545 | fixed_.push_back(&*i); |
| 546 | else |
| 547 | unhandled_.push_back(&*i); |
| 548 | } |
| 549 | } |
| 550 | |
| 551 | void RA::processActiveIntervals(IntervalPtrs::value_type cur) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 552 | { |
| 553 | DEBUG(std::cerr << "\tprocessing active intervals:\n"); |
| 554 | for (IntervalPtrs::iterator i = active_.begin(); i != active_.end();) { |
| 555 | unsigned reg = (*i)->reg; |
Alkis Evlogimenos | 3b02cbe | 2004-01-16 20:17:05 +0000 | [diff] [blame] | 556 | // remove expired intervals |
| 557 | if ((*i)->expiredAt(cur->start())) { |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 558 | DEBUG(std::cerr << "\t\tinterval " << **i << " expired\n"); |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 559 | if (MRegisterInfo::isVirtualRegister(reg)) { |
Alkis Evlogimenos | 3bf564a | 2003-12-23 18:00:33 +0000 | [diff] [blame] | 560 | reg = v2pMap_[reg]; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 561 | } |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 562 | prt_.delPhysRegUse(reg); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 563 | // remove from active |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 564 | i = active_.erase(i); |
| 565 | } |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 566 | // move inactive intervals to inactive list |
| 567 | else if (!(*i)->liveAt(cur->start())) { |
| 568 | DEBUG(std::cerr << "\t\t\tinterval " << **i << " inactive\n"); |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 569 | if (MRegisterInfo::isVirtualRegister(reg)) { |
Alkis Evlogimenos | 3bf564a | 2003-12-23 18:00:33 +0000 | [diff] [blame] | 570 | reg = v2pMap_[reg]; |
| 571 | } |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 572 | prt_.delPhysRegUse(reg); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 573 | // add to inactive |
| 574 | inactive_.push_back(*i); |
| 575 | // remove from active |
| 576 | i = active_.erase(i); |
| 577 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 578 | else { |
| 579 | ++i; |
| 580 | } |
| 581 | } |
| 582 | } |
| 583 | |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 584 | void RA::processInactiveIntervals(IntervalPtrs::value_type cur) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 585 | { |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 586 | DEBUG(std::cerr << "\tprocessing inactive intervals:\n"); |
| 587 | for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end();) { |
| 588 | unsigned reg = (*i)->reg; |
| 589 | |
Alkis Evlogimenos | 3b02cbe | 2004-01-16 20:17:05 +0000 | [diff] [blame] | 590 | // remove expired intervals |
| 591 | if ((*i)->expiredAt(cur->start())) { |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 592 | DEBUG(std::cerr << "\t\t\tinterval " << **i << " expired\n"); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 593 | // remove from inactive |
| 594 | i = inactive_.erase(i); |
| 595 | } |
| 596 | // move re-activated intervals in active list |
| 597 | else if ((*i)->liveAt(cur->start())) { |
| 598 | DEBUG(std::cerr << "\t\t\tinterval " << **i << " active\n"); |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 599 | if (MRegisterInfo::isVirtualRegister(reg)) { |
Alkis Evlogimenos | 3bf564a | 2003-12-23 18:00:33 +0000 | [diff] [blame] | 600 | reg = v2pMap_[reg]; |
| 601 | } |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 602 | prt_.addPhysRegUse(reg); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 603 | // add to active |
| 604 | active_.push_back(*i); |
| 605 | // remove from inactive |
| 606 | i = inactive_.erase(i); |
| 607 | } |
| 608 | else { |
| 609 | ++i; |
| 610 | } |
| 611 | } |
| 612 | } |
| 613 | |
| 614 | namespace { |
Alkis Evlogimenos | 6b4edba | 2003-12-21 20:19:10 +0000 | [diff] [blame] | 615 | template <typename T> |
Alkis Evlogimenos | 0466729 | 2004-02-01 20:13:26 +0000 | [diff] [blame] | 616 | void updateWeight(std::vector<T>& rw, int reg, T w) |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 617 | { |
Alkis Evlogimenos | 6b4edba | 2003-12-21 20:19:10 +0000 | [diff] [blame] | 618 | if (rw[reg] == std::numeric_limits<T>::max() || |
| 619 | w == std::numeric_limits<T>::max()) |
| 620 | rw[reg] = std::numeric_limits<T>::max(); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 621 | else |
| 622 | rw[reg] += w; |
| 623 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 624 | } |
| 625 | |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 626 | void RA::assignStackSlotAtInterval(IntervalPtrs::value_type cur, |
| 627 | const PhysRegTracker& backupPrt) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 628 | { |
| 629 | DEBUG(std::cerr << "\t\tassigning stack slot at interval " |
| 630 | << *cur << ":\n"); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 631 | |
Alkis Evlogimenos | 0466729 | 2004-02-01 20:13:26 +0000 | [diff] [blame] | 632 | std::vector<float> regWeight(mri_->getNumRegs(), 0.0); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 633 | |
Alkis Evlogimenos | 84dc5fb | 2004-01-22 20:07:18 +0000 | [diff] [blame] | 634 | // for each interval in active |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 635 | for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end(); |
| 636 | i != e; ++i) { |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 637 | unsigned reg = (*i)->reg; |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 638 | if (MRegisterInfo::isVirtualRegister(reg)) { |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 639 | reg = v2pMap_[reg]; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 640 | } |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 641 | updateWeight(regWeight, reg, (*i)->weight); |
| 642 | for (const unsigned* as = mri_->getAliasSet(reg); *as; ++as) |
| 643 | updateWeight(regWeight, *as, (*i)->weight); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 644 | } |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 645 | |
Alkis Evlogimenos | 3bf564a | 2003-12-23 18:00:33 +0000 | [diff] [blame] | 646 | // for each interval in inactive that overlaps |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 647 | for (IntervalPtrs::const_iterator i = inactive_.begin(), |
| 648 | e = inactive_.end(); i != e; ++i) { |
Alkis Evlogimenos | b7be115 | 2004-01-13 20:42:08 +0000 | [diff] [blame] | 649 | if (!cur->overlaps(**i)) |
| 650 | continue; |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 651 | |
| 652 | unsigned reg = (*i)->reg; |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 653 | if (MRegisterInfo::isVirtualRegister(reg)) { |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 654 | reg = v2pMap_[reg]; |
| 655 | } |
| 656 | updateWeight(regWeight, reg, (*i)->weight); |
| 657 | for (const unsigned* as = mri_->getAliasSet(reg); *as; ++as) |
| 658 | updateWeight(regWeight, *as, (*i)->weight); |
| 659 | } |
| 660 | |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 661 | // for each fixed interval that overlaps |
| 662 | for (IntervalPtrs::const_iterator i = fixed_.begin(), e = fixed_.end(); |
| 663 | i != e; ++i) { |
Alkis Evlogimenos | b7be115 | 2004-01-13 20:42:08 +0000 | [diff] [blame] | 664 | if (!cur->overlaps(**i)) |
| 665 | continue; |
Alkis Evlogimenos | f7df173e | 2004-01-13 20:37:01 +0000 | [diff] [blame] | 666 | |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 667 | assert(MRegisterInfo::isPhysicalRegister((*i)->reg) && |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 668 | "virtual register interval in fixed set?"); |
| 669 | updateWeight(regWeight, (*i)->reg, (*i)->weight); |
| 670 | for (const unsigned* as = mri_->getAliasSet((*i)->reg); *as; ++as) |
| 671 | updateWeight(regWeight, *as, (*i)->weight); |
Alkis Evlogimenos | 3bf564a | 2003-12-23 18:00:33 +0000 | [diff] [blame] | 672 | } |
| 673 | |
Alkis Evlogimenos | 6b4edba | 2003-12-21 20:19:10 +0000 | [diff] [blame] | 674 | float minWeight = std::numeric_limits<float>::max(); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 675 | unsigned minReg = 0; |
| 676 | const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(cur->reg); |
| 677 | for (TargetRegisterClass::iterator i = rc->allocation_order_begin(*mf_); |
| 678 | i != rc->allocation_order_end(*mf_); ++i) { |
| 679 | unsigned reg = *i; |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 680 | if (!prt_.isPhysRegReserved(reg) && minWeight > regWeight[reg]) { |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 681 | minWeight = regWeight[reg]; |
| 682 | minReg = reg; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 683 | } |
| 684 | } |
Alkis Evlogimenos | ce50115 | 2004-01-22 19:24:43 +0000 | [diff] [blame] | 685 | DEBUG(std::cerr << "\t\t\tregister with min weight: " |
| 686 | << mri_->getName(minReg) << " (" << minWeight << ")\n"); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 687 | |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 688 | if (cur->weight < minWeight) { |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 689 | prt_ = backupPrt; |
Alkis Evlogimenos | 5ab2027 | 2004-01-14 00:09:36 +0000 | [diff] [blame] | 690 | DEBUG(std::cerr << "\t\t\t\tspilling: " << *cur << '\n'); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 691 | assignVirt2StackSlot(cur->reg); |
| 692 | } |
| 693 | else { |
Alkis Evlogimenos | 0466729 | 2004-02-01 20:13:26 +0000 | [diff] [blame] | 694 | std::vector<bool> toSpill(mri_->getNumRegs(), false); |
| 695 | toSpill[minReg] = true; |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 696 | for (const unsigned* as = mri_->getAliasSet(minReg); *as; ++as) |
Alkis Evlogimenos | 0466729 | 2004-02-01 20:13:26 +0000 | [diff] [blame] | 697 | toSpill[*as] = true; |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 698 | |
Alkis Evlogimenos | 3bf564a | 2003-12-23 18:00:33 +0000 | [diff] [blame] | 699 | std::vector<unsigned> spilled; |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 700 | for (IntervalPtrs::iterator i = active_.begin(); |
| 701 | i != active_.end(); ) { |
| 702 | unsigned reg = (*i)->reg; |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 703 | if (MRegisterInfo::isVirtualRegister(reg) && |
Alkis Evlogimenos | 0466729 | 2004-02-01 20:13:26 +0000 | [diff] [blame] | 704 | toSpill[v2pMap_[reg]] && |
Alkis Evlogimenos | 3bf564a | 2003-12-23 18:00:33 +0000 | [diff] [blame] | 705 | cur->overlaps(**i)) { |
| 706 | spilled.push_back(v2pMap_[reg]); |
Alkis Evlogimenos | 843397c | 2003-12-24 18:53:31 +0000 | [diff] [blame] | 707 | DEBUG(std::cerr << "\t\t\t\tspilling : " << **i << '\n'); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 708 | assignVirt2StackSlot(reg); |
| 709 | i = active_.erase(i); |
| 710 | } |
| 711 | else { |
| 712 | ++i; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 713 | } |
| 714 | } |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 715 | for (IntervalPtrs::iterator i = inactive_.begin(); |
| 716 | i != inactive_.end(); ) { |
| 717 | unsigned reg = (*i)->reg; |
Alkis Evlogimenos | 4f67b86 | 2004-02-01 01:27:01 +0000 | [diff] [blame] | 718 | if (MRegisterInfo::isVirtualRegister(reg) && |
Alkis Evlogimenos | 0466729 | 2004-02-01 20:13:26 +0000 | [diff] [blame] | 719 | toSpill[v2pMap_[reg]] && |
Alkis Evlogimenos | 3bf564a | 2003-12-23 18:00:33 +0000 | [diff] [blame] | 720 | cur->overlaps(**i)) { |
Alkis Evlogimenos | 843397c | 2003-12-24 18:53:31 +0000 | [diff] [blame] | 721 | DEBUG(std::cerr << "\t\t\t\tspilling : " << **i << '\n'); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 722 | assignVirt2StackSlot(reg); |
| 723 | i = inactive_.erase(i); |
| 724 | } |
| 725 | else { |
| 726 | ++i; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 727 | } |
| 728 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 729 | |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 730 | unsigned physReg = getFreePhysReg(cur); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 731 | assert(physReg && "no free physical register after spill?"); |
Alkis Evlogimenos | 3bf564a | 2003-12-23 18:00:33 +0000 | [diff] [blame] | 732 | |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 733 | prt_ = backupPrt; |
Alkis Evlogimenos | 3bf564a | 2003-12-23 18:00:33 +0000 | [diff] [blame] | 734 | for (unsigned i = 0; i < spilled.size(); ++i) |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 735 | prt_.delPhysRegUse(spilled[i]); |
Alkis Evlogimenos | 3bf564a | 2003-12-23 18:00:33 +0000 | [diff] [blame] | 736 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 737 | assignVirt2PhysReg(cur->reg, physReg); |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 738 | active_.push_back(cur); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 739 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 740 | } |
| 741 | |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 742 | unsigned RA::getFreePhysReg(IntervalPtrs::value_type cur) |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 743 | { |
| 744 | DEBUG(std::cerr << "\t\tgetting free physical register: "); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 745 | const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(cur->reg); |
Alkis Evlogimenos | 26bfc08 | 2003-12-28 17:58:18 +0000 | [diff] [blame] | 746 | |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 747 | for (TargetRegisterClass::iterator i = rc->allocation_order_begin(*mf_); |
| 748 | i != rc->allocation_order_end(*mf_); ++i) { |
| 749 | unsigned reg = *i; |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 750 | if (prt_.isPhysRegAvail(reg)) { |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 751 | DEBUG(std::cerr << mri_->getName(reg) << '\n'); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 752 | return reg; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 753 | } |
| 754 | } |
| 755 | |
| 756 | DEBUG(std::cerr << "no free register\n"); |
| 757 | return 0; |
| 758 | } |
| 759 | |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 760 | unsigned RA::getFreeTempPhysReg(unsigned virtReg) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 761 | { |
| 762 | DEBUG(std::cerr << "\t\tgetting free temporary physical register: "); |
| 763 | |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 764 | const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(virtReg); |
| 765 | // go in reverse allocation order for the temp registers |
Alkis Evlogimenos | 0466729 | 2004-02-01 20:13:26 +0000 | [diff] [blame] | 766 | typedef std::reverse_iterator<TargetRegisterClass::iterator> TRCRevIter; |
| 767 | for (TRCRevIter |
| 768 | i(rc->allocation_order_end(*mf_)), |
| 769 | e(rc->allocation_order_begin(*mf_)); i != e; ++i) { |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 770 | unsigned reg = *i; |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 771 | if (prt_.isReservedPhysRegAvail(reg)) { |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 772 | DEBUG(std::cerr << mri_->getName(reg) << '\n'); |
| 773 | return reg; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 774 | } |
| 775 | } |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 776 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 777 | assert(0 && "no free temporary physical register?"); |
| 778 | return 0; |
| 779 | } |
| 780 | |
| 781 | void RA::assignVirt2PhysReg(unsigned virtReg, unsigned physReg) |
| 782 | { |
Alkis Evlogimenos | ce50115 | 2004-01-22 19:24:43 +0000 | [diff] [blame] | 783 | bool inserted = v2pMap_.insert(std::make_pair(virtReg, physReg)).second; |
| 784 | assert(inserted && "attempting to assign a virt->phys mapping to an " |
| 785 | "already mapped register"); |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 786 | prt_.addPhysRegUse(physReg); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 787 | } |
| 788 | |
| 789 | void RA::clearVirtReg(unsigned virtReg) |
| 790 | { |
| 791 | Virt2PhysMap::iterator it = v2pMap_.find(virtReg); |
| 792 | assert(it != v2pMap_.end() && |
| 793 | "attempting to clear a not allocated virtual register"); |
| 794 | unsigned physReg = it->second; |
Alkis Evlogimenos | 22b7e44 | 2004-02-02 07:30:36 +0000 | [diff] [blame] | 795 | prt_.delPhysRegUse(physReg); |
Alkis Evlogimenos | ce50115 | 2004-01-22 19:24:43 +0000 | [diff] [blame] | 796 | v2pMap_.erase(it); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 797 | DEBUG(std::cerr << "\t\t\tcleared register " << mri_->getName(physReg) |
| 798 | << "\n"); |
| 799 | } |
| 800 | |
| 801 | void RA::assignVirt2StackSlot(unsigned virtReg) |
| 802 | { |
| 803 | const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(virtReg); |
| 804 | int frameIndex = mf_->getFrameInfo()->CreateStackObject(rc); |
| 805 | |
| 806 | bool inserted = v2ssMap_.insert(std::make_pair(virtReg, frameIndex)).second; |
| 807 | assert(inserted && |
| 808 | "attempt to assign stack slot to already assigned register?"); |
| 809 | // if the virtual register was previously assigned clear the mapping |
| 810 | // and free the virtual register |
Alkis Evlogimenos | f440cc1 | 2004-02-01 18:39:53 +0000 | [diff] [blame] | 811 | if (v2pMap_.count(virtReg)) { |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 812 | clearVirtReg(virtReg); |
| 813 | } |
| 814 | } |
| 815 | |
Alkis Evlogimenos | 69546d5 | 2003-12-04 03:57:28 +0000 | [diff] [blame] | 816 | int RA::getStackSlot(unsigned virtReg) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 817 | { |
| 818 | // use lower_bound so that we can do a possibly O(1) insert later |
| 819 | // if necessary |
Alkis Evlogimenos | 69546d5 | 2003-12-04 03:57:28 +0000 | [diff] [blame] | 820 | Virt2StackSlotMap::iterator it = v2ssMap_.find(virtReg); |
| 821 | assert(it != v2ssMap_.end() && |
| 822 | "attempt to get stack slot on register that does not live on the stack"); |
| 823 | return it->second; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 824 | } |
| 825 | |
| 826 | void RA::spillVirtReg(unsigned virtReg) |
| 827 | { |
| 828 | DEBUG(std::cerr << "\t\t\tspilling register: " << virtReg); |
| 829 | const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(virtReg); |
Alkis Evlogimenos | 69546d5 | 2003-12-04 03:57:28 +0000 | [diff] [blame] | 830 | int frameIndex = getStackSlot(virtReg); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 831 | DEBUG(std::cerr << " to stack slot #" << frameIndex << '\n'); |
| 832 | ++numSpilled; |
| 833 | instrAdded_ += mri_->storeRegToStackSlot(*currentMbb_, currentInstr_, |
| 834 | v2pMap_[virtReg], frameIndex, rc); |
| 835 | clearVirtReg(virtReg); |
| 836 | } |
| 837 | |
| 838 | void RA::loadVirt2PhysReg(unsigned virtReg, unsigned physReg) |
| 839 | { |
| 840 | DEBUG(std::cerr << "\t\t\tloading register: " << virtReg); |
| 841 | const TargetRegisterClass* rc = mf_->getSSARegMap()->getRegClass(virtReg); |
Alkis Evlogimenos | 69546d5 | 2003-12-04 03:57:28 +0000 | [diff] [blame] | 842 | int frameIndex = getStackSlot(virtReg); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 843 | DEBUG(std::cerr << " from stack slot #" << frameIndex << '\n'); |
Chris Lattner | 5e46b51 | 2003-12-18 20:25:31 +0000 | [diff] [blame] | 844 | ++numReloaded; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 845 | instrAdded_ += mri_->loadRegFromStackSlot(*currentMbb_, currentInstr_, |
| 846 | physReg, frameIndex, rc); |
| 847 | assignVirt2PhysReg(virtReg, physReg); |
| 848 | } |
| 849 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 850 | FunctionPass* llvm::createLinearScanRegisterAllocator() { |
| 851 | return new RA(); |
| 852 | } |