Misha Brukman | 8c02c1c | 2004-07-27 23:29:16 +0000 | [diff] [blame] | 1 | //===- PowerPCInstrInfo.td - The PowerPC Instruction Set -----*- tablegen -*-=// |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Misha Brukman | 4ad7d1b | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 10 | // This file describes the subset of the 32-bit PowerPC instruction set, as used |
| 11 | // by the PowerPC instruction selector. |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Misha Brukman | 28791dd | 2004-08-02 16:54:54 +0000 | [diff] [blame] | 15 | include "PowerPCInstrFormats.td" |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 16 | |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 17 | let isTerminator = 1, isReturn = 1 in |
Chris Lattner | 7bb424f | 2004-08-14 23:27:29 +0000 | [diff] [blame] | 18 | def BLR : XLForm_2_ext<"blr", 19, 16, 20, 31, 1, 0, 0>; |
| 19 | |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 20 | def u5imm : Operand<i8> { |
| 21 | let PrintMethod = "printU5ImmOperand"; |
| 22 | } |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 23 | def u6imm : Operand<i8> { |
| 24 | let PrintMethod = "printU6ImmOperand"; |
| 25 | } |
Chris Lattner | 97b2a2e | 2004-08-15 05:20:16 +0000 | [diff] [blame] | 26 | def u16imm : Operand<i16> { |
| 27 | let PrintMethod = "printU16ImmOperand"; |
| 28 | } |
| 29 | |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 30 | // Pseudo-instructions: |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 31 | def PHI : Pseudo<"PHI">; |
Misha Brukman | 4ad7d1b | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 32 | def ADJCALLSTACKDOWN : Pseudo<"ADJCALLSTACKDOWN">; |
| 33 | def ADJCALLSTACKUP : Pseudo<"ADJCALLSTACKUP">; |
Misha Brukman | 53f5678 | 2004-07-27 17:15:05 +0000 | [diff] [blame] | 34 | let Defs = [LR] in |
Misha Brukman | 4ad7d1b | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 35 | def MovePCtoLR : Pseudo<"MovePCtoLR">; |
| 36 | def IMPLICIT_DEF : Pseudo<"IMPLICIT_DEF">; |
Misha Brukman | 5dfe3a9 | 2004-06-21 16:55:25 +0000 | [diff] [blame] | 37 | |
Misha Brukman | b2edb44 | 2004-06-28 18:23:35 +0000 | [diff] [blame] | 38 | let isBranch = 1, isTerminator = 1 in { |
Misha Brukman | 4ad7d1b | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 39 | def COND_BRANCH : Pseudo<"COND_BRANCH">; |
| 40 | def B : IForm<"b", 18, 0, 0, 0, 0>; |
| 41 | // FIXME: 4*CR# needs to be added to the BI field! |
| 42 | // This will only work for CR0 as it stands now |
| 43 | def BLT : BForm_ext<"blt", 16, 0, 0, 12, 0, 0, 0>; |
| 44 | def BLE : BForm_ext<"ble", 16, 0, 0, 4, 1, 0, 0>; |
| 45 | def BEQ : BForm_ext<"beq", 16, 0, 0, 12, 2, 0, 0>; |
| 46 | def BGE : BForm_ext<"bge", 16, 0, 0, 4, 0, 0, 0>; |
| 47 | def BGT : BForm_ext<"bgt", 16, 0, 0, 12, 1, 0, 0>; |
| 48 | def BNE : BForm_ext<"bne", 16, 0, 0, 4, 2, 0, 0>; |
Misha Brukman | b2edb44 | 2004-06-28 18:23:35 +0000 | [diff] [blame] | 49 | } |
| 50 | |
Misha Brukman | 5fa2b02 | 2004-06-29 23:37:36 +0000 | [diff] [blame] | 51 | let isBranch = 1, isTerminator = 1, isCall = 1, |
| 52 | // All calls clobber the non-callee saved registers... |
Misha Brukman | c661c30 | 2004-06-30 22:00:45 +0000 | [diff] [blame] | 53 | Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12, |
| 54 | F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13, |
| 55 | LR,XER,CTR, |
| 56 | CR0,CR1,CR5,CR6,CR7] in { |
| 57 | // Convenient aliases for call instructions |
Misha Brukman | 4ad7d1b | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 58 | def CALLpcrel : IForm<"bl", 18, 0, 1, 0, 0>; |
| 59 | def CALLindirect : XLForm_2_ext<"bctrl", 19, 528, 20, 31, 1, 0, 0>; |
Misha Brukman | 5fa2b02 | 2004-06-29 23:37:36 +0000 | [diff] [blame] | 60 | } |
| 61 | |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 62 | def LA : DForm_2<"la", 14, 0, 0>; |
| 63 | def LOADHiAddr : DForm_2_r0<"addis", 15, 0, 0>; |
| 64 | |
Misha Brukman | 4ad7d1b | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 65 | def LBZ : DForm_1<"lbz", 35, 0, 0>; |
Misha Brukman | 4ad7d1b | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 66 | def LHA : DForm_1<"lha", 42, 0, 0>; |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 67 | def LHZ : DForm_1<"lhz", 40, 0, 0>; |
Misha Brukman | 4ad7d1b | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 68 | def LMW : DForm_1<"lmw", 46, 0, 0>; |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 69 | def LWZ : DForm_1<"lwz", 32, 0, 0>; |
| 70 | def ADDI : DForm_2<"addi", 14, 0, 0>; |
| 71 | def ADDIC : DForm_2<"addic", 12, 0, 0>; |
| 72 | def ADDICo : DForm_2<"addic.", 13, 0, 0>; |
| 73 | def ADDIS : DForm_2<"addis", 15, 0, 0>; |
Nate Begeman | 6b3dc55 | 2004-08-29 22:45:13 +0000 | [diff] [blame] | 74 | def MULLI : DForm_2<"mulli", 7, 0, 0>; |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 75 | def SUBFIC : DForm_2<"subfic", 8, 0, 0>; |
| 76 | def SUBI : DForm_2<"subi", 14, 0, 0>; |
| 77 | def LI : DForm_2_r0<"li", 14, 0, 0>; |
| 78 | def LIS : DForm_2_r0<"lis", 15, 0, 0>; |
| 79 | def STMW : DForm_3<"stmw", 47, 0, 0>; |
Misha Brukman | 4ad7d1b | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 80 | def STB : DForm_3<"stb", 38, 0, 0>; |
| 81 | def STBU : DForm_3<"stbu", 39, 0, 0>; |
Misha Brukman | 4ad7d1b | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 82 | def STH : DForm_3<"sth", 44, 0, 0>; |
| 83 | def STHU : DForm_3<"sthu", 45, 0, 0>; |
Misha Brukman | 4ad7d1b | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 84 | def STW : DForm_3<"stw", 36, 0, 0>; |
| 85 | def STWU : DForm_3<"stwu", 37, 0, 0>; |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 86 | def CMPI : DForm_5<"cmpi", 11, 0, 0>; |
| 87 | def CMPWI : DForm_5_ext<"cmpwi", 11, 0, 0>; |
| 88 | def CMPDI : DForm_5_ext<"cmpdi", 11, 1, 0>; |
| 89 | def LFS : DForm_8<"lfs", 48, 0, 0>; |
| 90 | def LFD : DForm_8<"lfd", 50, 0, 0>; |
Misha Brukman | 4ad7d1b | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 91 | def STFS : DForm_9<"stfs", 52, 0, 0>; |
Misha Brukman | 4ad7d1b | 2004-08-09 17:24:04 +0000 | [diff] [blame] | 92 | def STFD : DForm_9<"stfd", 54, 0, 0>; |
Nate Begeman | 6b3dc55 | 2004-08-29 22:45:13 +0000 | [diff] [blame] | 93 | |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 94 | def LWA : DSForm_1<"lwa", 58, 2, 1, 0>; |
| 95 | def LD : DSForm_2<"ld", 58, 0, 1, 0>; |
| 96 | def STD : DSForm_2<"std", 62, 0, 1, 0>; |
| 97 | def STDU : DSForm_2<"stdu", 62, 1, 1, 0>; |
Nate Begeman | 6b3dc55 | 2004-08-29 22:45:13 +0000 | [diff] [blame] | 98 | |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 99 | def RLWNM : MForm_1<"rlwnm", 23, 0, 0, 0>; |
| 100 | def RLWIMI : MForm_2<"rlwimi", 20, 0, 0, 0>; |
| 101 | def RLWINM : MForm_2<"rlwinm", 21, 0, 0, 0>; |
| 102 | def SRWI : MForm_2<"srwi", 21, 0, 0, 0>; |
| 103 | def RLDICL : MDForm_1<"rldicl", 30, 0, 0, 1, 0>; |
| 104 | def RLDICR : MDForm_1<"rldicr", 30, 1, 0, 1, 0>; |
| 105 | |
| 106 | def CMP : XForm_16<"cmp", 31, 0, 0, 0>; |
| 107 | def CMPL : XForm_16<"cmpl", 31, 32, 0, 0>; |
| 108 | def CMPW : XForm_16_ext<"cmpw", 31, 0, 0, 0>; |
| 109 | def CMPD : XForm_16_ext<"cmpd", 31, 0, 1, 0>; |
| 110 | def CMPLW : XForm_16_ext<"cmplw", 31, 32, 0, 0>; |
| 111 | def CMPLD : XForm_16_ext<"cmpld", 31, 32, 1, 0>; |
| 112 | def FCMPU : XForm_17<"fcmpu", 63, 0, 0, 0>; |
| 113 | |
| 114 | // D-Form instructions. Most instructions that perform an operation on a |
| 115 | // register and an immediate are of this type. |
| 116 | // |
Nate Begeman | 6b3dc55 | 2004-08-29 22:45:13 +0000 | [diff] [blame] | 117 | def ANDIo : DForm_4<28, 0, 0, |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 118 | (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
| 119 | "andi. $dst, $src1, $src2">; |
| 120 | def ORI : DForm_4<24, 0, 0, |
| 121 | (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
| 122 | "ori $dst, $src1, $src2">; |
| 123 | def ORIS : DForm_4<25, 0, 0, |
| 124 | (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
| 125 | "oris $dst, $src1, $src2">; |
Chris Lattner | 97b2a2e | 2004-08-15 05:20:16 +0000 | [diff] [blame] | 126 | def XORI : DForm_4<26, 0, 0, |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 127 | (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
| 128 | "xori $dst, $src1, $src2">; |
Chris Lattner | 97b2a2e | 2004-08-15 05:20:16 +0000 | [diff] [blame] | 129 | def XORIS : DForm_4<27, 0, 0, |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 130 | (ops GPRC:$dst, GPRC:$src1, u16imm:$src2), |
| 131 | "xoris $dst, $src1, $src2">; |
| 132 | def NOP : DForm_4_zero<"nop", 24, 0, 0, (ops), "nop">; |
| 133 | def CMPLI : DForm_6<10, 0, 0, |
Nate Begeman | 6b3dc55 | 2004-08-29 22:45:13 +0000 | [diff] [blame] | 134 | (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2), |
| 135 | "cmpli $dst, $size, $src1, $src2">; |
| 136 | def CMPLWI : DForm_6_ext<10, 0, 0, |
| 137 | (ops CRRC:$dst, GPRC:$src1, u16imm:$src2), |
| 138 | "cmplwi $dst, $src1, $src2">; |
| 139 | def CMPLDI : DForm_6_ext<10, 1, 0, |
| 140 | (ops CRRC:$dst, GPRC:$src1, u16imm:$src2), |
| 141 | "cmpldi $dst, $src1, $src2">; |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 142 | |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 143 | // X-Form instructions. Most instructions that perform an operation on a |
| 144 | // register and another register are of this type. |
| 145 | // |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 146 | def LBZX : XForm_1<31, 87, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index), |
| 147 | "lbzx $dst, $base, $index">; |
| 148 | def LHAX : XForm_1<31, 343, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index), |
| 149 | "lhax $dst, $base, $index">; |
| 150 | def LHZX : XForm_1<31, 279, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index), |
| 151 | "lhzx $dst, $base, $index">; |
| 152 | def LWAX : XForm_1<31, 341, 1, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index), |
| 153 | "lwax $dst, $base, $index">; |
| 154 | def LWZX : XForm_1<31, 23, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index), |
| 155 | "lwzx $dst, $base, $index">; |
| 156 | def LDX : XForm_1<31, 21, 1, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index), |
| 157 | "ldx $dst, $base, $index">; |
| 158 | def MFCR : XForm_5<31, 19, 0, 0, (ops GPRC:$dst), "mfcr $dst">; |
| 159 | def AND : XForm_6<31, 28, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
| 160 | "and $rA, $rS, $rB">; |
| 161 | def ANDC : XForm_6<31, 60, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
| 162 | "andc $rA, $rS, $rB">; |
| 163 | def EQV : XForm_6<31, 284, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
| 164 | "eqv $rA, $rS, $rB">; |
| 165 | def NAND : XForm_6<31, 476, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
| 166 | "nand $rA, $rS, $rB">; |
| 167 | def NOR : XForm_6<31, 124, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
| 168 | "nor $rA, $rS, $rB">; |
| 169 | def OR : XForm_6<31, 444, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
| 170 | "or $rA, $rS, $rB">; |
| 171 | def ORo : XForm_6<31, 444, 1, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
| 172 | "or. $rA, $rS, $rB">; |
| 173 | def ORC : XForm_6<31, 412, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
| 174 | "orc $rA, $rS, $rB">; |
| 175 | def SLD : XForm_6<31, 27, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
| 176 | "sld $rA, $rS, $rB">; |
| 177 | def SLW : XForm_6<31, 24, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
| 178 | "slw $rA, $rS, $rB">; |
| 179 | def SRD : XForm_6<31, 539, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
| 180 | "srd $rA, $rS, $rB">; |
| 181 | def SRW : XForm_6<31, 536, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
| 182 | "srw $rA, $rS, $rB">; |
| 183 | def SRAD : XForm_6<31, 794, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
| 184 | "srad $rA, $rS, $rB">; |
| 185 | def SRAW : XForm_6<31, 792, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
| 186 | "sraw $rA, $rS, $rB">; |
| 187 | def XOR : XForm_6<31, 316, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB), |
| 188 | "xor $rA, $rS, $rB">; |
| 189 | def STBX : XForm_8<31, 215, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
| 190 | "stbx $rS, $rA, $rB">; |
| 191 | def STHX : XForm_8<31, 407, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
| 192 | "sthx $rS, $rA, $rB">; |
| 193 | def STWX : XForm_8<31, 151, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
| 194 | "stwx $rS, $rA, $rB">; |
| 195 | def STWUX : XForm_8<31, 183, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
| 196 | "stwux $rS, $rA, $rB">; |
| 197 | def STDX : XForm_8<31, 149, 1, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
| 198 | "stdx $rS, $rA, $rB">; |
| 199 | def STDUX : XForm_8<31, 181, 1, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB), |
| 200 | "stdux $rS, $rA, $rB">; |
| 201 | def SRAWI : XForm_10<31, 824, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH), |
| 202 | "srawi $rA, $rS, $SH">; |
| 203 | def CNTLZW : XForm_11<31, 26, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS), |
| 204 | "cntlzw $rA, $rS">; |
| 205 | def EXTSB : XForm_11<31, 954, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS), |
| 206 | "extsb $rA, $rS">; |
| 207 | def EXTSH : XForm_11<31, 922, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS), |
| 208 | "extsh $rA, $rS">; |
Nate Begeman | d332fd5 | 2004-08-29 22:02:43 +0000 | [diff] [blame] | 209 | def EXTSW : XForm_11<31, 986, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS), |
| 210 | "extsw $rA, $rS">; |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 211 | def LFSX : XForm_25<31, 535, 0, 0, (ops FPRC:$dst, GPRC:$base, GPRC:$index), |
| 212 | "lfsx $dst, $base, $index">; |
| 213 | def LFDX : XForm_25<31, 599, 0, 0, (ops FPRC:$dst, GPRC:$base, GPRC:$index), |
| 214 | "lfdx $dst, $base, $index">; |
Nate Begeman | d332fd5 | 2004-08-29 22:02:43 +0000 | [diff] [blame] | 215 | def FCFID : XForm_26<63, 846, 0, 1, 0, (ops FPRC:$frD, FPRC:$frB), |
| 216 | "fcfid $frD, $frB">; |
| 217 | def FCTIDZ : XForm_26<63, 815, 0, 1, 0, (ops FPRC:$frD, FPRC:$frB), |
| 218 | "fctidz $frD, $frB">; |
| 219 | def FCTIWZ : XForm_26<63, 15, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB), |
| 220 | "fctiwz $frD, $frB">; |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 221 | def FMR : XForm_26<63, 72, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB), |
| 222 | "fmr $frD, $frB">; |
| 223 | def FNEG : XForm_26<63, 80, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB), |
| 224 | "fneg $frD, $frB">; |
| 225 | def FRSP : XForm_26<63, 12, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB), |
| 226 | "frsp $frD, $frB">; |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 227 | def STFSX : XForm_28<31, 663, 0, 0, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB), |
| 228 | "stfsx $frS, $rA, $rB">; |
| 229 | def STFDX : XForm_28<31, 727, 0, 0, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB), |
| 230 | "stfdx $frS, $rA, $rB">; |
Nate Begeman | 6b3dc55 | 2004-08-29 22:45:13 +0000 | [diff] [blame] | 231 | |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 232 | // XL-Form instructions. condition register logical ops. |
| 233 | // |
Nate Begeman | c330612 | 2004-08-21 05:56:39 +0000 | [diff] [blame] | 234 | def CRAND : XLForm_1<19, 257, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B), |
| 235 | "crand $D, $A, $B">; |
| 236 | def CRANDC : XLForm_1<19, 129, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B), |
| 237 | "crandc $D, $A, $B">; |
| 238 | def CRNOR : XLForm_1<19, 33, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B), |
| 239 | "crnor $D, $A, $B">; |
| 240 | def CROR : XLForm_1<19, 449, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B), |
| 241 | "cror $D, $A, $B">; |
Nate Begeman | 07aada8 | 2004-08-30 02:28:06 +0000 | [diff] [blame] | 242 | |
| 243 | // XFX-Form instructions. Instructions that deal with SPRs |
| 244 | // |
| 245 | def MFCTR : XFXForm_1_ext<31, 399, 9, 0, 0, (ops GPRC:$rT), "mfctr $rT">; |
| 246 | def MFLR : XFXForm_1_ext<31, 399, 8, 0, 0, (ops GPRC:$rT), "mflr $rT">; |
| 247 | def MTCTR : XFXForm_7_ext<31, 467, 9, 0, 0, (ops GPRC:$rS), "mtctr $rS">; |
| 248 | def MTLR : XFXForm_7_ext<31, 467, 8, 0, 0, (ops GPRC:$rS), "mtlr $rS">; |
| 249 | |
| 250 | |
| 251 | // XS-Form instructions. Just 'sradi' |
| 252 | // |
| 253 | def SRADI : XSForm_1<31, 413, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH), |
| 254 | "sradi $rA, $rS, $SH">; |
| 255 | |
| 256 | // XO-Form instructions. Arithmetic instructions that can set overflow bit |
| 257 | // |
| 258 | def ADD : XOForm_1<31, 266, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
| 259 | "add $rT, $rA, $rB">; |
| 260 | def ADDC : XOForm_1<31, 10, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
| 261 | "addc $rT, $rA, $rB">; |
| 262 | def ADDE : XOForm_1<31, 138, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
| 263 | "adde $rT, $rA, $rB">; |
| 264 | def DIVW : XOForm_1<31, 491, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
| 265 | "divw $rT, $rA, $rB">; |
| 266 | def DIVWU : XOForm_1<31, 459, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
| 267 | "divwu $rT, $rA, $rB">; |
| 268 | def MULHWU : XOForm_1<31, 11, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
| 269 | "mulhwu $rT, $rA, $rB">; |
| 270 | def MULLD : XOForm_1<31, 233, 0, 0, 1, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
| 271 | "mulld $rT, $rA, $rB">; |
| 272 | def MULLW : XOForm_1<31, 235, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
| 273 | "mullw $rT, $rA, $rB">; |
| 274 | def SUBF : XOForm_1<31, 40, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
| 275 | "subf $rT, $rA, $rB">; |
| 276 | def SUBFC : XOForm_1<31, 8, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
| 277 | "subfc $rT, $rA, $rB">; |
| 278 | def SUBFE : XOForm_1<31, 136, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
| 279 | "subfe $rT, $rA, $rB">; |
| 280 | def SUB : XOForm_1r<31, 40, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
| 281 | "sub $rT, $rA, $rB">; |
| 282 | def SUBC : XOForm_1r<31, 8, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB), |
| 283 | "subc $rT, $rA, $rB">; |
| 284 | def ADDZE : XOForm_3<31, 202, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA), |
| 285 | "addze $rT, $rA">; |
| 286 | def NEG : XOForm_3<31, 104, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA), |
| 287 | "neg $rT, $rA">; |
| 288 | def SUBFZE : XOForm_3<31, 200, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA), |
| 289 | "subfze $rT, $rA">; |
| 290 | |
| 291 | // A-Form instructions. Most of the instructions executed in the FPU are of |
| 292 | // this type. |
| 293 | // |
| 294 | def FMADD : AForm_1<63, 29, 0, 0, 0, |
| 295 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB), |
| 296 | "fmadd $FRT, $FRA, $FRC, $FRB">; |
| 297 | def FSEL : AForm_1<63, 23, 0, 0, 0, |
| 298 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB), |
| 299 | "fsel $FRT, $FRA, $FRC, $FRB">; |
| 300 | def FADD : AForm_2<63, 21, 0, 0, 0, |
| 301 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB), |
| 302 | "fadd $FRT, $FRA, $FRB">; |
| 303 | def FADDS : AForm_2<59, 21, 0, 0, 0, |
| 304 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB), |
| 305 | "fadds $FRT, $FRA, $FRB">; |
| 306 | def FDIV : AForm_2<63, 18, 0, 0, 0, |
| 307 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB), |
| 308 | "fdiv $FRT, $FRA, $FRB">; |
| 309 | def FDIVS : AForm_2<59, 18, 0, 0, 0, |
| 310 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB), |
| 311 | "fdivs $FRT, $FRA, $FRB">; |
| 312 | def FMUL : AForm_3<63, 25, 0, 0, 0, |
| 313 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB), |
| 314 | "fmul $FRT, $FRA, $FRB">; |
| 315 | def FMULS : AForm_3<59, 25, 0, 0, 0, |
| 316 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB), |
| 317 | "fmuls $FRT, $FRA, $FRB">; |
| 318 | def FSUB : AForm_2<63, 20, 0, 0, 0, |
| 319 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB), |
| 320 | "fsub $FRT, $FRA, $FRB">; |
| 321 | def FSUBS : AForm_2<59, 20, 0, 0, 0, |
| 322 | (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB), |
| 323 | "fsubs $FRT, $FRA, $FRB">; |
| 324 | |