blob: afcaa2bfa45688d3fd5833a8f185660d13e3263c [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
Jim Grosbach89df9962011-08-26 21:43:41 +000015def it_pred_asmoperand : AsmOperandClass {
16 let Name = "ITCondCode";
17 let ParserMethod = "parseITCondCode";
18}
Evan Cheng06e16582009-07-10 01:54:42 +000019def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000020 let PrintMethod = "printMandatoryPredicateOperand";
Jim Grosbach89df9962011-08-26 21:43:41 +000021 let ParserMatchClass = it_pred_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000022}
23
24// IT block condition mask
Jim Grosbach89df9962011-08-26 21:43:41 +000025def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; }
Evan Cheng06e16582009-07-10 01:54:42 +000026def it_mask : Operand<i32> {
27 let PrintMethod = "printThumbITMask";
Jim Grosbach89df9962011-08-26 21:43:41 +000028 let ParserMatchClass = it_mask_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000029}
30
Anton Korobeynikov52237112009-06-17 18:13:58 +000031// Shifted operands. No register controlled shifts for Thumb2.
32// Note: We do not support rrx shifted operands yet.
33def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000034 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000035 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000036 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000037 let PrintMethod = "printT2SOOperand";
Owen Anderson2c9f8352011-08-22 23:10:16 +000038 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach72335d52011-08-31 18:23:08 +000039 let ParserMatchClass = ShiftedImmAsmOperand;
40 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000041}
42
Evan Chengf49810c2009-06-23 17:48:47 +000043// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
44def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000045 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000046}]>;
47
Evan Chengf49810c2009-06-23 17:48:47 +000048// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
49def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000050 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000051}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000052
Evan Chengf49810c2009-06-23 17:48:47 +000053// t2_so_imm - Match a 32-bit immediate operand, which is an
54// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000055// immediate splatted into multiple bytes of the word.
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000056def t2_so_imm_asmoperand : AsmOperandClass { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000057def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
58 return ARM_AM::getT2SOImmVal(Imm) != -1;
59 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000060 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000061 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000062 let DecoderMethod = "DecodeT2SOImm";
Owen Anderson5de6d842010-11-12 21:12:40 +000063}
Anton Korobeynikov52237112009-06-17 18:13:58 +000064
Jim Grosbach64171712010-02-16 21:07:46 +000065// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000066// of a t2_so_imm.
67def t2_so_imm_not : Operand<i32>,
68 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000069 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
70}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000071
72// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
73def t2_so_imm_neg : Operand<i32>,
74 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000075 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000076}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000077
78/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000079def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000080 ImmLeaf<i32, [{
81 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +000082}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000083
Jim Grosbach64171712010-02-16 21:07:46 +000084def imm0_4095_neg : PatLeaf<(i32 imm), [{
85 return (uint32_t)(-N->getZExtValue()) < 4096;
86}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000087
Evan Chengfa2ea1a2009-08-04 01:41:15 +000088def imm0_255_neg : PatLeaf<(i32 imm), [{
89 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +000090}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +000091
Jim Grosbach502e0aa2010-07-14 17:45:16 +000092def imm0_255_not : PatLeaf<(i32 imm), [{
93 return (uint32_t)(~N->getZExtValue()) < 255;
94}], imm_comp_XFORM>;
95
Andrew Trickd49ffe82011-04-29 14:18:15 +000096def lo5AllOne : PatLeaf<(i32 imm), [{
97 // Returns true if all low 5-bits are 1.
98 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
99}]>;
100
Evan Cheng055b0312009-06-29 07:51:04 +0000101// Define Thumb2 specific addressing modes.
102
103// t2addrmode_imm12 := reg + imm12
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000104def t2addrmode_imm12_asmoperand : AsmOperandClass {let Name="MemUImm12Offset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000105def t2addrmode_imm12 : Operand<i32>,
106 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000107 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000108 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000109 let DecoderMethod = "DecodeT2AddrModeImm12";
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000110 let ParserMatchClass = t2addrmode_imm12_asmoperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000111 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
112}
113
Owen Andersonc9bd4962011-03-18 17:42:55 +0000114// t2ldrlabel := imm12
115def t2ldrlabel : Operand<i32> {
116 let EncoderMethod = "getAddrModeImm12OpValue";
117}
118
119
Owen Andersona838a252010-12-14 00:36:49 +0000120// ADR instruction labels.
121def t2adrlabel : Operand<i32> {
122 let EncoderMethod = "getT2AdrLabelOpValue";
123}
124
125
Jim Grosbachf0eee6e2011-09-07 23:39:14 +0000126// t2addrmode_posimm8 := reg + imm8
127def MemPosImm8OffsetAsmOperand : AsmOperandClass {let Name="MemPosImm8Offset";}
128def t2addrmode_posimm8 : Operand<i32> {
129 let PrintMethod = "printT2AddrModeImm8Operand";
130 let EncoderMethod = "getT2AddrModeImm8OpValue";
131 let DecoderMethod = "DecodeT2AddrModeImm8";
132 let ParserMatchClass = MemPosImm8OffsetAsmOperand;
133 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
134}
135
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000136// t2addrmode_negimm8 := reg - imm8
137def MemNegImm8OffsetAsmOperand : AsmOperandClass {let Name="MemNegImm8Offset";}
138def t2addrmode_negimm8 : Operand<i32>,
139 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
140 let PrintMethod = "printT2AddrModeImm8Operand";
141 let EncoderMethod = "getT2AddrModeImm8OpValue";
142 let DecoderMethod = "DecodeT2AddrModeImm8";
143 let ParserMatchClass = MemNegImm8OffsetAsmOperand;
144 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
145}
146
Johnny Chen0635fc52010-03-04 17:40:44 +0000147// t2addrmode_imm8 := reg +/- imm8
Jim Grosbach7ce05792011-08-03 23:50:40 +0000148def MemImm8OffsetAsmOperand : AsmOperandClass { let Name = "MemImm8Offset"; }
Evan Cheng055b0312009-06-29 07:51:04 +0000149def t2addrmode_imm8 : Operand<i32>,
150 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
151 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000152 let EncoderMethod = "getT2AddrModeImm8OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000153 let DecoderMethod = "DecodeT2AddrModeImm8";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000154 let ParserMatchClass = MemImm8OffsetAsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000155 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
156}
157
Evan Cheng6d94f112009-07-03 00:06:39 +0000158def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000159 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
160 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000161 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000162 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000163 let DecoderMethod = "DecodeT2Imm8";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000164}
165
Evan Cheng5c874172009-07-09 22:21:59 +0000166// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Jim Grosbacha77295d2011-09-08 22:07:06 +0000167def MemImm8s4OffsetAsmOperand : AsmOperandClass {let Name = "MemImm8s4Offset";}
Chris Lattner979b0612010-09-05 22:51:11 +0000168def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000169 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000170 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000171 let DecoderMethod = "DecodeT2AddrModeImm8s4";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000172 let ParserMatchClass = MemImm8s4OffsetAsmOperand;
David Goodwin6647cea2009-06-30 22:50:01 +0000173 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
174}
175
Jim Grosbacha77295d2011-09-08 22:07:06 +0000176def t2am_imm8s4_offset_asmoperand : AsmOperandClass { let Name = "Imm8s4"; }
Johnny Chenae1757b2010-03-11 01:13:36 +0000177def t2am_imm8s4_offset : Operand<i32> {
178 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000179 let EncoderMethod = "getT2Imm8s4OpValue";
Owen Anderson14c903a2011-08-04 23:18:05 +0000180 let DecoderMethod = "DecodeT2Imm8S4";
Johnny Chenae1757b2010-03-11 01:13:36 +0000181}
182
Jim Grosbachb6aed502011-09-09 18:37:27 +0000183// t2addrmode_imm0_1020s4 := reg + (imm8 << 2)
184def MemImm0_1020s4OffsetAsmOperand : AsmOperandClass {
185 let Name = "MemImm0_1020s4Offset";
186}
187def t2addrmode_imm0_1020s4 : Operand<i32> {
188 let PrintMethod = "printT2AddrModeImm0_1020s4Operand";
189 let EncoderMethod = "getT2AddrModeImm0_1020s4OpValue";
190 let DecoderMethod = "DecodeT2AddrModeImm0_1020s4";
191 let ParserMatchClass = MemImm0_1020s4OffsetAsmOperand;
192 let MIOperandInfo = (ops GPRnopc:$base, i32imm:$offsimm);
193}
194
Evan Chengcba962d2009-07-09 20:40:44 +0000195// t2addrmode_so_reg := reg + (reg << imm2)
Jim Grosbachab899c12011-09-07 23:10:15 +0000196def t2addrmode_so_reg_asmoperand : AsmOperandClass {let Name="T2MemRegOffset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000197def t2addrmode_so_reg : Operand<i32>,
198 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
199 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000200 let EncoderMethod = "getT2AddrModeSORegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000201 let DecoderMethod = "DecodeT2AddrModeSOReg";
Jim Grosbachab899c12011-09-07 23:10:15 +0000202 let ParserMatchClass = t2addrmode_so_reg_asmoperand;
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000203 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000204}
205
Anton Korobeynikov52237112009-06-17 18:13:58 +0000206//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000207// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000208//
209
Owen Andersona99e7782010-11-15 18:45:17 +0000210
211class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000212 string opc, string asm, list<dag> pattern>
213 : T2I<oops, iops, itin, opc, asm, pattern> {
214 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000215 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000216
Jim Grosbach86386922010-12-08 22:10:43 +0000217 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000218 let Inst{26} = imm{11};
219 let Inst{14-12} = imm{10-8};
220 let Inst{7-0} = imm{7-0};
221}
222
Owen Andersonbb6315d2010-11-15 19:58:36 +0000223
Owen Andersona99e7782010-11-15 18:45:17 +0000224class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
225 string opc, string asm, list<dag> pattern>
226 : T2sI<oops, iops, itin, opc, asm, pattern> {
227 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000228 bits<4> Rn;
229 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000230
Jim Grosbach86386922010-12-08 22:10:43 +0000231 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000232 let Inst{26} = imm{11};
233 let Inst{14-12} = imm{10-8};
234 let Inst{7-0} = imm{7-0};
235}
236
Owen Andersonbb6315d2010-11-15 19:58:36 +0000237class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
238 string opc, string asm, list<dag> pattern>
239 : T2I<oops, iops, itin, opc, asm, pattern> {
240 bits<4> Rn;
241 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000242
Jim Grosbach86386922010-12-08 22:10:43 +0000243 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000244 let Inst{26} = imm{11};
245 let Inst{14-12} = imm{10-8};
246 let Inst{7-0} = imm{7-0};
247}
248
249
Owen Andersona99e7782010-11-15 18:45:17 +0000250class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
251 string opc, string asm, list<dag> pattern>
252 : T2I<oops, iops, itin, opc, asm, pattern> {
253 bits<4> Rd;
254 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000255
Jim Grosbach86386922010-12-08 22:10:43 +0000256 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000257 let Inst{3-0} = ShiftedRm{3-0};
258 let Inst{5-4} = ShiftedRm{6-5};
259 let Inst{14-12} = ShiftedRm{11-9};
260 let Inst{7-6} = ShiftedRm{8-7};
261}
262
263class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
264 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000265 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000266 bits<4> Rd;
267 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000268
Jim Grosbach86386922010-12-08 22:10:43 +0000269 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000270 let Inst{3-0} = ShiftedRm{3-0};
271 let Inst{5-4} = ShiftedRm{6-5};
272 let Inst{14-12} = ShiftedRm{11-9};
273 let Inst{7-6} = ShiftedRm{8-7};
274}
275
Owen Andersonbb6315d2010-11-15 19:58:36 +0000276class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
277 string opc, string asm, list<dag> pattern>
278 : T2I<oops, iops, itin, opc, asm, pattern> {
279 bits<4> Rn;
280 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000281
Jim Grosbach86386922010-12-08 22:10:43 +0000282 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000283 let Inst{3-0} = ShiftedRm{3-0};
284 let Inst{5-4} = ShiftedRm{6-5};
285 let Inst{14-12} = ShiftedRm{11-9};
286 let Inst{7-6} = ShiftedRm{8-7};
287}
288
Owen Andersona99e7782010-11-15 18:45:17 +0000289class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
290 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000291 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000292 bits<4> Rd;
293 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000294
Jim Grosbach86386922010-12-08 22:10:43 +0000295 let Inst{11-8} = Rd;
296 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000297}
298
299class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
300 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000301 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000302 bits<4> Rd;
303 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000304
Jim Grosbach86386922010-12-08 22:10:43 +0000305 let Inst{11-8} = Rd;
306 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000307}
308
Owen Andersonbb6315d2010-11-15 19:58:36 +0000309class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
310 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000311 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000312 bits<4> Rn;
313 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000314
Jim Grosbach86386922010-12-08 22:10:43 +0000315 let Inst{19-16} = Rn;
316 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000317}
318
Owen Andersona99e7782010-11-15 18:45:17 +0000319
320class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
321 string opc, string asm, list<dag> pattern>
322 : T2I<oops, iops, itin, opc, asm, pattern> {
323 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000324 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000325 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000326
Jim Grosbach86386922010-12-08 22:10:43 +0000327 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000328 let Inst{19-16} = Rn;
329 let Inst{26} = imm{11};
330 let Inst{14-12} = imm{10-8};
331 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000332}
333
Owen Anderson83da6cd2010-11-14 05:37:38 +0000334class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000335 string opc, string asm, list<dag> pattern>
336 : T2sI<oops, iops, itin, opc, asm, pattern> {
337 bits<4> Rd;
338 bits<4> Rn;
339 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000340
Jim Grosbach86386922010-12-08 22:10:43 +0000341 let Inst{11-8} = Rd;
342 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000343 let Inst{26} = imm{11};
344 let Inst{14-12} = imm{10-8};
345 let Inst{7-0} = imm{7-0};
346}
347
Owen Andersonbb6315d2010-11-15 19:58:36 +0000348class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
349 string opc, string asm, list<dag> pattern>
350 : T2I<oops, iops, itin, opc, asm, pattern> {
351 bits<4> Rd;
352 bits<4> Rm;
353 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000354
Jim Grosbach86386922010-12-08 22:10:43 +0000355 let Inst{11-8} = Rd;
356 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000357 let Inst{14-12} = imm{4-2};
358 let Inst{7-6} = imm{1-0};
359}
360
361class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
362 string opc, string asm, list<dag> pattern>
363 : T2sI<oops, iops, itin, opc, asm, pattern> {
364 bits<4> Rd;
365 bits<4> Rm;
366 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000367
Jim Grosbach86386922010-12-08 22:10:43 +0000368 let Inst{11-8} = Rd;
369 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000370 let Inst{14-12} = imm{4-2};
371 let Inst{7-6} = imm{1-0};
372}
373
Owen Anderson5de6d842010-11-12 21:12:40 +0000374class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
375 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000376 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000377 bits<4> Rd;
378 bits<4> Rn;
379 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000380
Jim Grosbach86386922010-12-08 22:10:43 +0000381 let Inst{11-8} = Rd;
382 let Inst{19-16} = Rn;
383 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000384}
385
386class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
387 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000388 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000389 bits<4> Rd;
390 bits<4> Rn;
391 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000392
Jim Grosbach86386922010-12-08 22:10:43 +0000393 let Inst{11-8} = Rd;
394 let Inst{19-16} = Rn;
395 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000396}
397
398class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
399 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000400 : T2I<oops, iops, itin, opc, asm, pattern> {
401 bits<4> Rd;
402 bits<4> Rn;
403 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000404
Jim Grosbach86386922010-12-08 22:10:43 +0000405 let Inst{11-8} = Rd;
406 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000407 let Inst{3-0} = ShiftedRm{3-0};
408 let Inst{5-4} = ShiftedRm{6-5};
409 let Inst{14-12} = ShiftedRm{11-9};
410 let Inst{7-6} = ShiftedRm{8-7};
411}
412
413class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
414 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000415 : T2sI<oops, iops, itin, opc, asm, pattern> {
416 bits<4> Rd;
417 bits<4> Rn;
418 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000419
Jim Grosbach86386922010-12-08 22:10:43 +0000420 let Inst{11-8} = Rd;
421 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000422 let Inst{3-0} = ShiftedRm{3-0};
423 let Inst{5-4} = ShiftedRm{6-5};
424 let Inst{14-12} = ShiftedRm{11-9};
425 let Inst{7-6} = ShiftedRm{8-7};
426}
427
Owen Anderson35141a92010-11-18 01:08:42 +0000428class T2FourReg<dag oops, dag iops, InstrItinClass itin,
429 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000430 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000431 bits<4> Rd;
432 bits<4> Rn;
433 bits<4> Rm;
434 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000435
Jim Grosbach86386922010-12-08 22:10:43 +0000436 let Inst{19-16} = Rn;
437 let Inst{15-12} = Ra;
438 let Inst{11-8} = Rd;
439 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000440}
441
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000442class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
443 dag oops, dag iops, InstrItinClass itin,
444 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000445 : T2I<oops, iops, itin, opc, asm, pattern> {
446 bits<4> RdLo;
447 bits<4> RdHi;
448 bits<4> Rn;
449 bits<4> Rm;
450
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000451 let Inst{31-23} = 0b111110111;
452 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000453 let Inst{19-16} = Rn;
454 let Inst{15-12} = RdLo;
455 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000456 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000457 let Inst{3-0} = Rm;
458}
459
Owen Anderson35141a92010-11-18 01:08:42 +0000460
Evan Chenga67efd12009-06-23 19:39:13 +0000461/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000462/// unary operation that produces a value. These are predicable and can be
463/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000464multiclass T2I_un_irs<bits<4> opcod, string opc,
465 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
466 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000467 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000468 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
469 opc, "\t$Rd, $imm",
470 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000471 let isAsCheapAsAMove = Cheap;
472 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000473 let Inst{31-27} = 0b11110;
474 let Inst{25} = 0;
475 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000476 let Inst{19-16} = 0b1111; // Rn
477 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000478 }
479 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000480 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
481 opc, ".w\t$Rd, $Rm",
482 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000483 let Inst{31-27} = 0b11101;
484 let Inst{26-25} = 0b01;
485 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000486 let Inst{19-16} = 0b1111; // Rn
487 let Inst{14-12} = 0b000; // imm3
488 let Inst{7-6} = 0b00; // imm2
489 let Inst{5-4} = 0b00; // type
490 }
Evan Chenga67efd12009-06-23 19:39:13 +0000491 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000492 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
493 opc, ".w\t$Rd, $ShiftedRm",
494 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000495 let Inst{31-27} = 0b11101;
496 let Inst{26-25} = 0b01;
497 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000498 let Inst{19-16} = 0b1111; // Rn
499 }
Evan Chenga67efd12009-06-23 19:39:13 +0000500}
501
502/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000503/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000504/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000505multiclass T2I_bin_irs<bits<4> opcod, string opc,
506 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000507 PatFrag opnode, string baseOpc, bit Commutable = 0,
508 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000509 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000510 def ri : T2sTwoRegImm<
511 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
512 opc, "\t$Rd, $Rn, $imm",
513 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000514 let Inst{31-27} = 0b11110;
515 let Inst{25} = 0;
516 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000517 let Inst{15} = 0;
518 }
Evan Chenga67efd12009-06-23 19:39:13 +0000519 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000520 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
521 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
522 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000523 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000524 let Inst{31-27} = 0b11101;
525 let Inst{26-25} = 0b01;
526 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000527 let Inst{14-12} = 0b000; // imm3
528 let Inst{7-6} = 0b00; // imm2
529 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000530 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000531 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000532 def rs : T2sTwoRegShiftedReg<
533 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
534 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
535 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000536 let Inst{31-27} = 0b11101;
537 let Inst{26-25} = 0b01;
538 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000539 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000540 // Assembly aliases for optional destination operand when it's the same
541 // as the source operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000542 def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000543 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
544 t2_so_imm:$imm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000545 cc_out:$s)>;
546 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000547 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
548 rGPR:$Rm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000549 cc_out:$s)>;
550 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000551 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
552 t2_so_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000553 cc_out:$s)>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000554}
555
David Goodwin1f096272009-07-27 23:34:12 +0000556/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000557// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000558multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
559 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000560 PatFrag opnode, string baseOpc, bit Commutable = 0> :
Jim Grosbach5c1ac552011-09-02 18:41:35 +0000561 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w"> {
562 // Assembler aliases w/o the ".w" suffix.
563 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
564 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
565 rGPR:$Rm, pred:$p,
566 cc_out:$s)>;
567 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $shift"),
568 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rd, rGPR:$Rn,
569 t2_so_reg:$shift, pred:$p,
570 cc_out:$s)>;
571
572 // and with the optional destination operand, too.
573 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
574 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
575 rGPR:$Rm, pred:$p,
576 cc_out:$s)>;
577 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $shift"),
578 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
579 t2_so_reg:$shift, pred:$p,
580 cc_out:$s)>;
581}
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000582
Evan Cheng1e249e32009-06-25 20:59:23 +0000583/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000584/// reversed. The 'rr' form is only defined for the disassembler; for codegen
585/// it is equivalent to the T2I_bin_irs counterpart.
586multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000587 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000588 def ri : T2sTwoRegImm<
589 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
590 opc, ".w\t$Rd, $Rn, $imm",
591 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000592 let Inst{31-27} = 0b11110;
593 let Inst{25} = 0;
594 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000595 let Inst{15} = 0;
596 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000597 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000598 def rr : T2sThreeReg<
599 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
600 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000601 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000602 let Inst{31-27} = 0b11101;
603 let Inst{26-25} = 0b01;
604 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000605 let Inst{14-12} = 0b000; // imm3
606 let Inst{7-6} = 0b00; // imm2
607 let Inst{5-4} = 0b00; // type
608 }
Evan Chengf49810c2009-06-23 17:48:47 +0000609 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000610 def rs : T2sTwoRegShiftedReg<
611 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
612 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
613 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000614 let Inst{31-27} = 0b11101;
615 let Inst{26-25} = 0b01;
616 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000617 }
Evan Chengf49810c2009-06-23 17:48:47 +0000618}
619
Evan Chenga67efd12009-06-23 19:39:13 +0000620/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000621/// instruction modifies the CPSR register.
Evan Cheng4a517082011-09-06 18:52:20 +0000622let hasPostISelHook = 1, isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000623multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
624 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
625 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000626 // shifted imm
Evan Cheng4a517082011-09-06 18:52:20 +0000627 def ri : T2sTwoRegImm<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000628 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
Evan Cheng4a517082011-09-06 18:52:20 +0000629 opc, ".w\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000630 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000631 let Inst{31-27} = 0b11110;
632 let Inst{25} = 0;
633 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000634 let Inst{15} = 0;
635 }
Evan Chenga67efd12009-06-23 19:39:13 +0000636 // register
Evan Cheng4a517082011-09-06 18:52:20 +0000637 def rr : T2sThreeReg<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000638 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
Evan Cheng4a517082011-09-06 18:52:20 +0000639 opc, ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000640 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000641 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000642 let Inst{31-27} = 0b11101;
643 let Inst{26-25} = 0b01;
644 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000645 let Inst{14-12} = 0b000; // imm3
646 let Inst{7-6} = 0b00; // imm2
647 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000648 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000649 // shifted register
Evan Cheng4a517082011-09-06 18:52:20 +0000650 def rs : T2sTwoRegShiftedReg<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000651 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
Evan Cheng4a517082011-09-06 18:52:20 +0000652 opc, ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000653 [(set rGPR:$Rd, CPSR, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000654 let Inst{31-27} = 0b11101;
655 let Inst{26-25} = 0b01;
656 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000657 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000658}
659}
660
Evan Chenga67efd12009-06-23 19:39:13 +0000661/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
662/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000663multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
664 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000665 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000666 // The register-immediate version is re-materializable. This is useful
667 // in particular for taking the address of a local.
668 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000669 def ri : T2sTwoRegImm<
Jim Grosbachf0851e52011-09-02 18:14:46 +0000670 (outs rGPR:$Rd), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iALUi,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000671 opc, ".w\t$Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000672 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000673 let Inst{31-27} = 0b11110;
674 let Inst{25} = 0;
675 let Inst{24} = 1;
676 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000677 let Inst{15} = 0;
678 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000679 }
Evan Chengf49810c2009-06-23 17:48:47 +0000680 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000681 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000682 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
683 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
684 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000685 bits<4> Rd;
686 bits<4> Rn;
687 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000688 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000689 let Inst{26} = imm{11};
690 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000691 let Inst{23-21} = op23_21;
692 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000693 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000694 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000695 let Inst{14-12} = imm{10-8};
696 let Inst{11-8} = Rd;
697 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000698 }
Evan Chenga67efd12009-06-23 19:39:13 +0000699 // register
Jim Grosbachf0851e52011-09-02 18:14:46 +0000700 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000701 opc, ".w\t$Rd, $Rn, $Rm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000702 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000703 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000704 let Inst{31-27} = 0b11101;
705 let Inst{26-25} = 0b01;
706 let Inst{24} = 1;
707 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000708 let Inst{14-12} = 0b000; // imm3
709 let Inst{7-6} = 0b00; // imm2
710 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000711 }
Evan Chengf49810c2009-06-23 17:48:47 +0000712 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000713 def rs : T2sTwoRegShiftedReg<
Jim Grosbachf0851e52011-09-02 18:14:46 +0000714 (outs rGPR:$Rd), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000715 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Jim Grosbachf0851e52011-09-02 18:14:46 +0000716 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000717 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000718 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000719 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000720 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000721 }
Evan Chengf49810c2009-06-23 17:48:47 +0000722}
723
Jim Grosbach6935efc2009-11-24 00:20:27 +0000724/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000725/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000726/// bit. It's not predicable.
Evan Cheng342e3162011-08-30 01:34:54 +0000727let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000728multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
729 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000730 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000731 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000732 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000733 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000734 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000735 let Inst{31-27} = 0b11110;
736 let Inst{25} = 0;
737 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000738 let Inst{15} = 0;
739 }
Evan Chenga67efd12009-06-23 19:39:13 +0000740 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000741 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000742 opc, ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000743 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000744 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000745 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000746 let Inst{31-27} = 0b11101;
747 let Inst{26-25} = 0b01;
748 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000749 let Inst{14-12} = 0b000; // imm3
750 let Inst{7-6} = 0b00; // imm2
751 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000752 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000753 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000754 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000755 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000756 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000757 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000758 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000759 let Inst{31-27} = 0b11101;
760 let Inst{26-25} = 0b01;
761 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000762 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000763}
Andrew Trick1c3af772011-04-23 03:55:32 +0000764}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000765
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000766/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
767/// version is not needed since this is only for codegen.
Evan Cheng4a517082011-09-06 18:52:20 +0000768let hasPostISelHook = 1, isCodeGenOnly = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000769multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000770 // shifted imm
Evan Cheng4a517082011-09-06 18:52:20 +0000771 def ri : T2sTwoRegImm<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000772 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
Evan Cheng4a517082011-09-06 18:52:20 +0000773 opc, ".w\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000774 [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000775 let Inst{31-27} = 0b11110;
776 let Inst{25} = 0;
777 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000778 let Inst{15} = 0;
779 }
Evan Chengf49810c2009-06-23 17:48:47 +0000780 // shifted register
Evan Cheng4a517082011-09-06 18:52:20 +0000781 def rs : T2sTwoRegShiftedReg<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000782 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Evan Cheng4a517082011-09-06 18:52:20 +0000783 IIC_iALUsi, opc, "\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000784 [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000785 let Inst{31-27} = 0b11101;
786 let Inst{26-25} = 0b01;
787 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000788 }
Evan Chengf49810c2009-06-23 17:48:47 +0000789}
790}
791
Evan Chenga67efd12009-06-23 19:39:13 +0000792/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
793// rotate operation that produces a value.
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000794multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, PatFrag opnode,
795 string baseOpc> {
Evan Chenga67efd12009-06-23 19:39:13 +0000796 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000797 def ri : T2sTwoRegShiftImm<
Owen Anderson6d746312011-08-08 20:42:17 +0000798 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000799 opc, ".w\t$Rd, $Rm, $imm",
Jim Grosbach70939ee2011-08-17 21:51:27 +0000800 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000801 let Inst{31-27} = 0b11101;
802 let Inst{26-21} = 0b010010;
803 let Inst{19-16} = 0b1111; // Rn
804 let Inst{5-4} = opcod;
805 }
Evan Chenga67efd12009-06-23 19:39:13 +0000806 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000807 def rr : T2sThreeReg<
808 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
809 opc, ".w\t$Rd, $Rn, $Rm",
810 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000811 let Inst{31-27} = 0b11111;
812 let Inst{26-23} = 0b0100;
813 let Inst{22-21} = opcod;
814 let Inst{15-12} = 0b1111;
815 let Inst{7-4} = 0b0000;
816 }
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000817
818 // Optional destination register
819 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $imm"),
820 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
821 ty:$imm, pred:$p,
822 cc_out:$s)>;
823 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $Rm"),
824 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
825 rGPR:$Rm, pred:$p,
826 cc_out:$s)>;
827
828 // Assembler aliases w/o the ".w" suffix.
829 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $imm"),
830 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rd, rGPR:$Rn,
831 ty:$imm, pred:$p,
Jim Grosbachef88a922011-09-06 21:44:58 +0000832 cc_out:$s)>;
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000833 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
834 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
835 rGPR:$Rm, pred:$p,
836 cc_out:$s)>;
837
838 // and with the optional destination operand, too.
839 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $imm"),
840 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
841 ty:$imm, pred:$p,
842 cc_out:$s)>;
843 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
844 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
845 rGPR:$Rm, pred:$p,
846 cc_out:$s)>;
Evan Chenga67efd12009-06-23 19:39:13 +0000847}
Evan Chengf49810c2009-06-23 17:48:47 +0000848
Johnny Chend68e1192009-12-15 17:24:14 +0000849/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000850/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000851/// a explicit result, only implicitly set CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000852multiclass T2I_cmp_irs<bits<4> opcod, string opc,
853 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachef88a922011-09-06 21:44:58 +0000854 PatFrag opnode, string baseOpc> {
855let isCompare = 1, Defs = [CPSR] in {
Evan Chengf49810c2009-06-23 17:48:47 +0000856 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000857 def ri : T2OneRegCmpImm<
Jim Grosbachef88a922011-09-06 21:44:58 +0000858 (outs), (ins GPRnopc:$Rn, t2_so_imm:$imm), iii,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000859 opc, ".w\t$Rn, $imm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000860 [(opnode GPRnopc:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000861 let Inst{31-27} = 0b11110;
862 let Inst{25} = 0;
863 let Inst{24-21} = opcod;
864 let Inst{20} = 1; // The S bit.
865 let Inst{15} = 0;
866 let Inst{11-8} = 0b1111; // Rd
867 }
Evan Chenga67efd12009-06-23 19:39:13 +0000868 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000869 def rr : T2TwoRegCmp<
Jim Grosbachef88a922011-09-06 21:44:58 +0000870 (outs), (ins GPRnopc:$Rn, rGPR:$Rm), iir,
Owen Andersone732cb02011-08-23 17:37:32 +0000871 opc, ".w\t$Rn, $Rm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000872 [(opnode GPRnopc:$Rn, rGPR:$Rm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000873 let Inst{31-27} = 0b11101;
874 let Inst{26-25} = 0b01;
875 let Inst{24-21} = opcod;
876 let Inst{20} = 1; // The S bit.
877 let Inst{14-12} = 0b000; // imm3
878 let Inst{11-8} = 0b1111; // Rd
879 let Inst{7-6} = 0b00; // imm2
880 let Inst{5-4} = 0b00; // type
881 }
Evan Chengf49810c2009-06-23 17:48:47 +0000882 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000883 def rs : T2OneRegCmpShiftedReg<
Jim Grosbachef88a922011-09-06 21:44:58 +0000884 (outs), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), iis,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000885 opc, ".w\t$Rn, $ShiftedRm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000886 [(opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000887 let Inst{31-27} = 0b11101;
888 let Inst{26-25} = 0b01;
889 let Inst{24-21} = opcod;
890 let Inst{20} = 1; // The S bit.
891 let Inst{11-8} = 0b1111; // Rd
892 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000893}
Jim Grosbachef88a922011-09-06 21:44:58 +0000894
895 // Assembler aliases w/o the ".w" suffix.
896 // No alias here for 'rr' version as not all instantiations of this
897 // multiclass want one (CMP in particular, does not).
898 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $imm"),
899 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPRnopc:$Rn,
900 t2_so_imm:$imm, pred:$p)>;
901 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $shift"),
902 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPRnopc:$Rn,
903 t2_so_reg:$shift,
904 pred:$p)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000905}
906
Evan Chengf3c21b82009-06-30 02:15:48 +0000907/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000908multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000909 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
910 PatFrag opnode> {
911 def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000912 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000913 [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000914 bits<4> Rt;
915 bits<17> addr;
916 let Inst{31-25} = 0b1111100;
Johnny Chend68e1192009-12-15 17:24:14 +0000917 let Inst{24} = signed;
918 let Inst{23} = 1;
919 let Inst{22-21} = opcod;
920 let Inst{20} = 1; // load
Owen Anderson80dd3e02010-11-30 22:45:47 +0000921 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000922 let Inst{15-12} = Rt;
Owen Anderson80dd3e02010-11-30 22:45:47 +0000923 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000924 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000925 def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000926 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000927 [(set target:$Rt, (opnode t2addrmode_negimm8:$addr))]> {
928 bits<4> Rt;
929 bits<13> addr;
Johnny Chend68e1192009-12-15 17:24:14 +0000930 let Inst{31-27} = 0b11111;
931 let Inst{26-25} = 0b00;
932 let Inst{24} = signed;
933 let Inst{23} = 0;
934 let Inst{22-21} = opcod;
935 let Inst{20} = 1; // load
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000936 let Inst{19-16} = addr{12-9}; // Rn
937 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +0000938 let Inst{11} = 1;
939 // Offset: index==TRUE, wback==FALSE
940 let Inst{10} = 1; // The P bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000941 let Inst{9} = addr{8}; // U
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000942 let Inst{8} = 0; // The W bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000943 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000944 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000945 def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000946 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000947 [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000948 let Inst{31-27} = 0b11111;
949 let Inst{26-25} = 0b00;
950 let Inst{24} = signed;
951 let Inst{23} = 0;
952 let Inst{22-21} = opcod;
953 let Inst{20} = 1; // load
954 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000955
Owen Anderson75579f72010-11-29 22:44:32 +0000956 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000957 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000958
Owen Anderson75579f72010-11-29 22:44:32 +0000959 bits<10> addr;
960 let Inst{19-16} = addr{9-6}; // Rn
961 let Inst{3-0} = addr{5-2}; // Rm
962 let Inst{5-4} = addr{1-0}; // imm
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000963
964 let DecoderMethod = "DecodeT2LoadShift";
Johnny Chend68e1192009-12-15 17:24:14 +0000965 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000966
Owen Anderson971b83b2011-02-08 22:39:40 +0000967 // FIXME: Is the pci variant actually needed?
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000968 def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000969 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000970 [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Owen Anderson971b83b2011-02-08 22:39:40 +0000971 let isReMaterializable = 1;
972 let Inst{31-27} = 0b11111;
973 let Inst{26-25} = 0b00;
974 let Inst{24} = signed;
975 let Inst{23} = ?; // add = (U == '1')
976 let Inst{22-21} = opcod;
977 let Inst{20} = 1; // load
978 let Inst{19-16} = 0b1111; // Rn
979 bits<4> Rt;
980 bits<12> addr;
981 let Inst{15-12} = Rt{3-0};
982 let Inst{11-0} = addr{11-0};
983 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000984}
985
David Goodwin73b8f162009-06-30 22:11:34 +0000986/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000987multiclass T2I_st<bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000988 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
989 PatFrag opnode> {
990 def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000991 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000992 [(opnode target:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000993 let Inst{31-27} = 0b11111;
994 let Inst{26-23} = 0b0001;
995 let Inst{22-21} = opcod;
996 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000997
Owen Anderson75579f72010-11-29 22:44:32 +0000998 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000999 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001000
Owen Anderson80dd3e02010-11-30 22:45:47 +00001001 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001002 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001003 let Inst{19-16} = addr{16-13}; // Rn
1004 let Inst{23} = addr{12}; // U
1005 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001006 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001007 def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +00001008 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001009 [(opnode target:$Rt, t2addrmode_negimm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001010 let Inst{31-27} = 0b11111;
1011 let Inst{26-23} = 0b0000;
1012 let Inst{22-21} = opcod;
1013 let Inst{20} = 0; // !load
1014 let Inst{11} = 1;
1015 // Offset: index==TRUE, wback==FALSE
1016 let Inst{10} = 1; // The P bit.
1017 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001018
Owen Anderson75579f72010-11-29 22:44:32 +00001019 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00001020 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001021
Owen Anderson75579f72010-11-29 22:44:32 +00001022 bits<13> addr;
1023 let Inst{19-16} = addr{12-9}; // Rn
1024 let Inst{9} = addr{8}; // U
1025 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001026 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001027 def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +00001028 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001029 [(opnode target:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001030 let Inst{31-27} = 0b11111;
1031 let Inst{26-23} = 0b0000;
1032 let Inst{22-21} = opcod;
1033 let Inst{20} = 0; // !load
1034 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001035
Owen Anderson75579f72010-11-29 22:44:32 +00001036 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00001037 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001038
Owen Anderson75579f72010-11-29 22:44:32 +00001039 bits<10> addr;
1040 let Inst{19-16} = addr{9-6}; // Rn
1041 let Inst{3-0} = addr{5-2}; // Rm
1042 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001043 }
David Goodwin73b8f162009-06-30 22:11:34 +00001044}
1045
Evan Cheng0e55fd62010-09-30 01:08:25 +00001046/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001047/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001048class T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode>
1049 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1050 opc, ".w\t$Rd, $Rm$rot",
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00001051 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
1052 Requires<[IsThumb2]> {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001053 let Inst{31-27} = 0b11111;
1054 let Inst{26-23} = 0b0100;
1055 let Inst{22-20} = opcod;
1056 let Inst{19-16} = 0b1111; // Rn
1057 let Inst{15-12} = 0b1111;
1058 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001059
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001060 bits<2> rot;
1061 let Inst{5-4} = rot{1-0}; // rotate
Evan Chengd27c9fc2009-07-03 01:43:10 +00001062}
1063
Eli Friedman761fa7a2010-06-24 18:20:04 +00001064// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Jim Grosbach70327412011-07-27 17:48:13 +00001065class T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode>
Owen Andersone732cb02011-08-23 17:37:32 +00001066 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot),
1067 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1068 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001069 Requires<[HasT2ExtractPack, IsThumb2]> {
1070 bits<2> rot;
1071 let Inst{31-27} = 0b11111;
1072 let Inst{26-23} = 0b0100;
1073 let Inst{22-20} = opcod;
1074 let Inst{19-16} = 0b1111; // Rn
1075 let Inst{15-12} = 0b1111;
1076 let Inst{7} = 1;
1077 let Inst{5-4} = rot;
Johnny Chen267124c2010-03-04 22:24:41 +00001078}
1079
Eli Friedman761fa7a2010-06-24 18:20:04 +00001080// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1081// supported yet.
Jim Grosbach70327412011-07-27 17:48:13 +00001082class T2I_ext_rrot_sxtb16<bits<3> opcod, string opc>
1083 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1084 opc, "\t$Rd, $Rm$rot", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00001085 Requires<[IsThumb2, HasT2ExtractPack]> {
Jim Grosbach70327412011-07-27 17:48:13 +00001086 bits<2> rot;
1087 let Inst{31-27} = 0b11111;
1088 let Inst{26-23} = 0b0100;
1089 let Inst{22-20} = opcod;
1090 let Inst{19-16} = 0b1111; // Rn
1091 let Inst{15-12} = 0b1111;
1092 let Inst{7} = 1;
1093 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001094}
1095
Evan Cheng0e55fd62010-09-30 01:08:25 +00001096/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001097/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001098class T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode>
1099 : T2ThreeReg<(outs rGPR:$Rd),
1100 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
1101 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot",
1102 [(set rGPR:$Rd, (opnode rGPR:$Rn, (rotr rGPR:$Rm,rot_imm:$rot)))]>,
1103 Requires<[HasT2ExtractPack, IsThumb2]> {
1104 bits<2> rot;
1105 let Inst{31-27} = 0b11111;
1106 let Inst{26-23} = 0b0100;
1107 let Inst{22-20} = opcod;
1108 let Inst{15-12} = 0b1111;
1109 let Inst{7} = 1;
1110 let Inst{5-4} = rot;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001111}
1112
Jim Grosbach70327412011-07-27 17:48:13 +00001113class T2I_exta_rrot_np<bits<3> opcod, string opc>
1114 : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm,rot_imm:$rot),
1115 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []> {
1116 bits<2> rot;
1117 let Inst{31-27} = 0b11111;
1118 let Inst{26-23} = 0b0100;
1119 let Inst{22-20} = opcod;
1120 let Inst{15-12} = 0b1111;
1121 let Inst{7} = 1;
1122 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001123}
1124
Anton Korobeynikov52237112009-06-17 18:13:58 +00001125//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001126// Instructions
1127//===----------------------------------------------------------------------===//
1128
1129//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001130// Miscellaneous Instructions.
1131//
1132
Owen Andersonda663f72010-11-15 21:30:39 +00001133class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1134 string asm, list<dag> pattern>
1135 : T2XI<oops, iops, itin, asm, pattern> {
1136 bits<4> Rd;
1137 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001138
Jim Grosbach86386922010-12-08 22:10:43 +00001139 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001140 let Inst{26} = label{11};
1141 let Inst{14-12} = label{10-8};
1142 let Inst{7-0} = label{7-0};
1143}
1144
Evan Chenga09b9ca2009-06-24 23:47:58 +00001145// LEApcrel - Load a pc-relative address into a register without offending the
1146// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001147def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1148 (ins t2adrlabel:$addr, pred:$p),
Owen Anderson08fef882011-09-09 22:24:36 +00001149 IIC_iALUi, "adr{$p}.w\t$Rd, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001150 let Inst{31-27} = 0b11110;
1151 let Inst{25-24} = 0b10;
1152 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1153 let Inst{22} = 0;
1154 let Inst{20} = 0;
1155 let Inst{19-16} = 0b1111; // Rn
1156 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001157
Owen Andersona838a252010-12-14 00:36:49 +00001158 bits<4> Rd;
1159 bits<13> addr;
1160 let Inst{11-8} = Rd;
1161 let Inst{23} = addr{12};
1162 let Inst{21} = addr{12};
1163 let Inst{26} = addr{11};
1164 let Inst{14-12} = addr{10-8};
1165 let Inst{7-0} = addr{7-0};
Owen Anderson08fef882011-09-09 22:24:36 +00001166
1167 let DecoderMethod = "DecodeT2Adr";
Owen Anderson6b8719f2010-12-13 22:51:08 +00001168}
Owen Andersona838a252010-12-14 00:36:49 +00001169
1170let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001171def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001172 4, IIC_iALUi, []>;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001173def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1174 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001175 4, IIC_iALUi,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001176 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001177
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001178
Evan Chenga09b9ca2009-06-24 23:47:58 +00001179//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001180// Load / store Instructions.
1181//
1182
Evan Cheng055b0312009-06-29 07:51:04 +00001183// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001184let canFoldAsLoad = 1, isReMaterializable = 1 in
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001185defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001186 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001187
Evan Chengf3c21b82009-06-30 02:15:48 +00001188// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001189defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001190 rGPR, UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001191defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001192 rGPR, UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001193
Evan Chengf3c21b82009-06-30 02:15:48 +00001194// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001195defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001196 rGPR, UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001197defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001198 rGPR, UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001199
Owen Anderson9d63d902010-12-01 19:18:46 +00001200let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001201// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001202def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001203 (ins t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001204 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001205} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001206
1207// zextload i1 -> zextload i8
1208def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1209 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001210def : T2Pat<(zextloadi1 t2addrmode_negimm8:$addr),
1211 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001212def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1213 (t2LDRBs t2addrmode_so_reg:$addr)>;
1214def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1215 (t2LDRBpci tconstpool:$addr)>;
1216
1217// extload -> zextload
1218// FIXME: Reduce the number of patterns by legalizing extload to zextload
1219// earlier?
1220def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1221 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001222def : T2Pat<(extloadi1 t2addrmode_negimm8:$addr),
1223 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001224def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1225 (t2LDRBs t2addrmode_so_reg:$addr)>;
1226def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1227 (t2LDRBpci tconstpool:$addr)>;
1228
1229def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1230 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001231def : T2Pat<(extloadi8 t2addrmode_negimm8:$addr),
1232 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001233def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1234 (t2LDRBs t2addrmode_so_reg:$addr)>;
1235def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1236 (t2LDRBpci tconstpool:$addr)>;
1237
1238def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1239 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001240def : T2Pat<(extloadi16 t2addrmode_negimm8:$addr),
1241 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001242def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1243 (t2LDRHs t2addrmode_so_reg:$addr)>;
1244def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1245 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001246
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001247// FIXME: The destination register of the loads and stores can't be PC, but
1248// can be SP. We need another regclass (similar to rGPR) to represent
1249// that. Not a pressing issue since these are selected manually,
1250// not via pattern.
1251
Evan Chenge88d5ce2009-07-02 07:28:31 +00001252// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001253
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001254let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbacheeec0252011-09-08 00:39:19 +00001255def t2LDR_PRE : T2Ipreldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001256 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001257 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001258 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1259 []> {
1260 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1261}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001262
Jim Grosbacheeec0252011-09-08 00:39:19 +00001263def t2LDR_POST : T2Ipostldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001264 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1265 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
1266 "ldr", "\t$Rt, $Rn, $offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001267
Jim Grosbacheeec0252011-09-08 00:39:19 +00001268def t2LDRB_PRE : T2Ipreldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001269 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001270 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001271 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1272 []> {
1273 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1274}
1275def t2LDRB_POST : T2Ipostldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001276 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1277 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1278 "ldrb", "\t$Rt, $Rn, $offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001279
Jim Grosbacheeec0252011-09-08 00:39:19 +00001280def t2LDRH_PRE : T2Ipreldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001281 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001282 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001283 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1284 []> {
1285 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1286}
1287def t2LDRH_POST : T2Ipostldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001288 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1289 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1290 "ldrh", "\t$Rt, $Rn, $offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001291
Jim Grosbacheeec0252011-09-08 00:39:19 +00001292def t2LDRSB_PRE : T2Ipreldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001293 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001294 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001295 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1296 []> {
1297 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1298}
1299def t2LDRSB_POST : T2Ipostldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001300 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1301 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1302 "ldrsb", "\t$Rt, $Rn, $offset", "$Rn = $Rn_wb", []>;
Evan Cheng4fbb9962009-07-02 23:16:11 +00001303
Jim Grosbacheeec0252011-09-08 00:39:19 +00001304def t2LDRSH_PRE : T2Ipreldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001305 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001306 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001307 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1308 []> {
1309 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1310}
1311def t2LDRSH_POST : T2Ipostldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001312 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1313 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
1314 "ldrsh", "\t$Rt, $Rn, $offset", "$Rn = $Rn_wb", []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001315} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001316
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001317// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110).
Johnny Chene54a3ef2010-03-03 18:45:36 +00001318// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001319class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001320 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_posimm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001321 "\t$Rt, $addr", []> {
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001322 bits<4> Rt;
1323 bits<13> addr;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001324 let Inst{31-27} = 0b11111;
1325 let Inst{26-25} = 0b00;
1326 let Inst{24} = signed;
1327 let Inst{23} = 0;
1328 let Inst{22-21} = type;
1329 let Inst{20} = 1; // load
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001330 let Inst{19-16} = addr{12-9};
1331 let Inst{15-12} = Rt;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001332 let Inst{11} = 1;
1333 let Inst{10-8} = 0b110; // PUW.
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001334 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001335}
1336
Evan Cheng0e55fd62010-09-30 01:08:25 +00001337def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1338def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1339def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1340def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1341def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001342
David Goodwin73b8f162009-06-30 22:11:34 +00001343// Store
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001344defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001345 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001346defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001347 rGPR, BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001348defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001349 rGPR, BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001350
David Goodwin6647cea2009-06-30 22:50:01 +00001351// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001352let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001353def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001354 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001355 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", "", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001356
Evan Cheng6d94f112009-07-03 00:06:39 +00001357// Indexed stores
Jim Grosbacheeec0252011-09-08 00:39:19 +00001358def t2STR_PRE : T2Ipreldst<0, 0b10, 0, 1, (outs GPRnopc:$Rn_wb),
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001359 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001360 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001361 "str", "\t$Rt, [$Rn, $addr]!",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001362 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1363 [(set GPRnopc:$Rn_wb,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001364 (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001365
Jim Grosbacheeec0252011-09-08 00:39:19 +00001366def t2STR_POST : T2Ipostldst<0, 0b10, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001367 (ins rGPR:$Rt, addr_offset_none:$Rn, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001368 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Jim Grosbache64fb282011-09-08 01:01:32 +00001369 "str", "\t$Rt, $Rn, $offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001370 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1371 [(set GPRnopc:$Rn_wb,
Jim Grosbache64fb282011-09-08 01:01:32 +00001372 (post_store rGPR:$Rt, addr_offset_none:$Rn, t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001373
Jim Grosbacheeec0252011-09-08 00:39:19 +00001374def t2STRH_PRE : T2Ipreldst<0, 0b01, 0, 1, (outs GPRnopc:$Rn_wb),
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001375 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001376 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001377 "strh", "\t$Rt, [$Rn, $addr]!",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001378 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1379 [(set GPRnopc:$Rn_wb,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001380 (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001381
Jim Grosbacheeec0252011-09-08 00:39:19 +00001382def t2STRH_POST : T2Ipostldst<0, 0b01, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001383 (ins rGPR:$Rt, addr_offset_none:$Rn, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001384 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jim Grosbache64fb282011-09-08 01:01:32 +00001385 "strh", "\t$Rt, $Rn, $offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001386 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1387 [(set GPRnopc:$Rn_wb,
Jim Grosbache64fb282011-09-08 01:01:32 +00001388 (post_truncsti16 rGPR:$Rt, addr_offset_none:$Rn, t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001389
Jim Grosbacheeec0252011-09-08 00:39:19 +00001390def t2STRB_PRE : T2Ipreldst<0, 0b00, 0, 1, (outs GPRnopc:$Rn_wb),
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001391 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001392 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001393 "strb", "\t$Rt, [$Rn, $addr]!",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001394 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1395 [(set GPRnopc:$Rn_wb,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001396 (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001397
Jim Grosbacheeec0252011-09-08 00:39:19 +00001398def t2STRB_POST : T2Ipostldst<0, 0b00, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001399 (ins rGPR:$Rt, addr_offset_none:$Rn, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001400 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jim Grosbache64fb282011-09-08 01:01:32 +00001401 "strb", "\t$Rt, $Rn, $offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001402 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1403 [(set GPRnopc:$Rn_wb,
Jim Grosbache64fb282011-09-08 01:01:32 +00001404 (post_truncsti8 rGPR:$Rt, addr_offset_none:$Rn, t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001405
Johnny Chene54a3ef2010-03-03 18:45:36 +00001406// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1407// only.
1408// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001409class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001410 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001411 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001412 let Inst{31-27} = 0b11111;
1413 let Inst{26-25} = 0b00;
1414 let Inst{24} = 0; // not signed
1415 let Inst{23} = 0;
1416 let Inst{22-21} = type;
1417 let Inst{20} = 0; // store
1418 let Inst{11} = 1;
1419 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001420
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001421 bits<4> Rt;
1422 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001423 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001424 let Inst{19-16} = addr{12-9};
1425 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001426}
1427
Evan Cheng0e55fd62010-09-30 01:08:25 +00001428def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1429def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1430def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001431
Johnny Chenae1757b2010-03-11 01:13:36 +00001432// ldrd / strd pre / post variants
1433// For disassembly only.
1434
Jim Grosbacha77295d2011-09-08 22:07:06 +00001435def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1436 (ins t2addrmode_imm8s4:$addr), IIC_iLoad_d_ru,
1437 "ldrd", "\t$Rt, $Rt2, $addr!", "$addr.base = $wb", []> {
1438 let AsmMatchConverter = "cvtT2LdrdPre";
1439 let DecoderMethod = "DecodeT2LDRDPreInstruction";
1440}
Johnny Chenae1757b2010-03-11 01:13:36 +00001441
Jim Grosbacha77295d2011-09-08 22:07:06 +00001442def t2LDRD_POST : T2Ii8s4post<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1443 (ins addr_offset_none:$addr, t2am_imm8s4_offset:$imm),
1444 IIC_iLoad_d_ru, "ldrd", "\t$Rt, $Rt2, $addr, $imm",
1445 "$addr.base = $wb", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001446
Jim Grosbacha77295d2011-09-08 22:07:06 +00001447def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs GPR:$wb),
1448 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4:$addr),
1449 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr!",
1450 "$addr.base = $wb", []> {
1451 let AsmMatchConverter = "cvtT2StrdPre";
1452 let DecoderMethod = "DecodeT2STRDPreInstruction";
1453}
Johnny Chenae1757b2010-03-11 01:13:36 +00001454
Jim Grosbacha77295d2011-09-08 22:07:06 +00001455def t2STRD_POST : T2Ii8s4post<0, 1, 0, (outs GPR:$wb),
1456 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr,
1457 t2am_imm8s4_offset:$imm),
1458 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr, $imm",
1459 "$addr.base = $wb", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001460
Johnny Chen0635fc52010-03-04 17:40:44 +00001461// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1462// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001463// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1464// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001465multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001466
Evan Chengdfed19f2010-11-03 06:34:55 +00001467 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001468 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001469 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001470 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001471 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001472 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001473 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001474 let Inst{20} = 1;
1475 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001476
Owen Anderson80dd3e02010-11-30 22:45:47 +00001477 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001478 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001479 let Inst{19-16} = addr{16-13}; // Rn
1480 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001481 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001482 }
1483
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001484 def i8 : T2Ii8<(outs), (ins t2addrmode_negimm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001485 "\t$addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001486 [(ARMPreload t2addrmode_negimm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001487 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001488 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001489 let Inst{23} = 0; // U = 0
1490 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001491 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001492 let Inst{20} = 1;
1493 let Inst{15-12} = 0b1111;
1494 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001495
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001496 bits<13> addr;
1497 let Inst{19-16} = addr{12-9}; // Rn
1498 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001499 }
1500
Evan Chengdfed19f2010-11-03 06:34:55 +00001501 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001502 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001503 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001504 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001505 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001506 let Inst{23} = 0; // add = TRUE for T1
1507 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001508 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001509 let Inst{20} = 1;
1510 let Inst{15-12} = 0b1111;
1511 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001512
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001513 bits<10> addr;
1514 let Inst{19-16} = addr{9-6}; // Rn
1515 let Inst{3-0} = addr{5-2}; // Rm
1516 let Inst{5-4} = addr{1-0}; // imm2
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001517
1518 let DecoderMethod = "DecodeT2LoadShift";
Evan Chengbc7deb02010-11-03 05:14:24 +00001519 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001520}
1521
Evan Cheng416941d2010-11-04 05:19:35 +00001522defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1523defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1524defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001525
Evan Cheng2889cce2009-07-03 00:18:36 +00001526//===----------------------------------------------------------------------===//
1527// Load / store multiple Instructions.
1528//
1529
Owen Andersoncd00dc62011-09-12 21:28:46 +00001530multiclass thumb2_ld_mult<string asm, InstrItinClass itin,
Bill Wendling6c470b82010-11-13 09:09:38 +00001531 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001532 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001533 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001534 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001535 bits<4> Rn;
1536 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001537
Bill Wendling6c470b82010-11-13 09:09:38 +00001538 let Inst{31-27} = 0b11101;
1539 let Inst{26-25} = 0b00;
1540 let Inst{24-23} = 0b01; // Increment After
1541 let Inst{22} = 0;
1542 let Inst{21} = 0; // No writeback
1543 let Inst{20} = L_bit;
1544 let Inst{19-16} = Rn;
Owen Andersoncd00dc62011-09-12 21:28:46 +00001545 let Inst{15} = 0;
1546 let Inst{14-0} = regs{14-0};
Bill Wendling6c470b82010-11-13 09:09:38 +00001547 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001548 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001549 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001550 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001551 bits<4> Rn;
1552 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001553
Bill Wendling6c470b82010-11-13 09:09:38 +00001554 let Inst{31-27} = 0b11101;
1555 let Inst{26-25} = 0b00;
1556 let Inst{24-23} = 0b01; // Increment After
1557 let Inst{22} = 0;
1558 let Inst{21} = 1; // Writeback
1559 let Inst{20} = L_bit;
1560 let Inst{19-16} = Rn;
Owen Andersoncd00dc62011-09-12 21:28:46 +00001561 let Inst{15} = 0;
1562 let Inst{14-0} = regs{14-0};
Bill Wendling6c470b82010-11-13 09:09:38 +00001563 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001564 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001565 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001566 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001567 bits<4> Rn;
1568 bits<16> regs;
1569
1570 let Inst{31-27} = 0b11101;
1571 let Inst{26-25} = 0b00;
1572 let Inst{24-23} = 0b10; // Decrement Before
1573 let Inst{22} = 0;
1574 let Inst{21} = 0; // No writeback
1575 let Inst{20} = L_bit;
1576 let Inst{19-16} = Rn;
Owen Andersoncd00dc62011-09-12 21:28:46 +00001577 let Inst{15} = 0;
1578 let Inst{14-0} = regs{14-0};
Bill Wendling6c470b82010-11-13 09:09:38 +00001579 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001580 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001581 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001582 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001583 bits<4> Rn;
1584 bits<16> regs;
1585
1586 let Inst{31-27} = 0b11101;
1587 let Inst{26-25} = 0b00;
1588 let Inst{24-23} = 0b10; // Decrement Before
1589 let Inst{22} = 0;
1590 let Inst{21} = 1; // Writeback
1591 let Inst{20} = L_bit;
1592 let Inst{19-16} = Rn;
Owen Andersoncd00dc62011-09-12 21:28:46 +00001593 let Inst{15} = 0;
1594 let Inst{14-0} = regs{14-0};
Bill Wendling6c470b82010-11-13 09:09:38 +00001595 }
1596}
1597
Bill Wendlingc93989a2010-11-13 11:20:05 +00001598let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001599
1600let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001601defm t2LDM : thumb2_ld_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1602
1603multiclass thumb2_st_mult<string asm, InstrItinClass itin,
1604 InstrItinClass itin_upd, bit L_bit> {
1605 def IA :
1606 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1607 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
1608 bits<4> Rn;
1609 bits<16> regs;
1610
1611 let Inst{31-27} = 0b11101;
1612 let Inst{26-25} = 0b00;
1613 let Inst{24-23} = 0b01; // Increment After
1614 let Inst{22} = 0;
1615 let Inst{21} = 0; // No writeback
1616 let Inst{20} = L_bit;
1617 let Inst{19-16} = Rn;
1618 let Inst{15} = 0;
1619 let Inst{14} = regs{14};
1620 let Inst{13} = 0;
1621 let Inst{12-0} = regs{12-0};
1622 }
1623 def IA_UPD :
1624 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1625 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
1626 bits<4> Rn;
1627 bits<16> regs;
1628
1629 let Inst{31-27} = 0b11101;
1630 let Inst{26-25} = 0b00;
1631 let Inst{24-23} = 0b01; // Increment After
1632 let Inst{22} = 0;
1633 let Inst{21} = 1; // Writeback
1634 let Inst{20} = L_bit;
1635 let Inst{19-16} = Rn;
1636 let Inst{15} = 0;
1637 let Inst{14} = regs{14};
1638 let Inst{13} = 0;
1639 let Inst{12-0} = regs{12-0};
1640 }
1641 def DB :
1642 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1643 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
1644 bits<4> Rn;
1645 bits<16> regs;
1646
1647 let Inst{31-27} = 0b11101;
1648 let Inst{26-25} = 0b00;
1649 let Inst{24-23} = 0b10; // Decrement Before
1650 let Inst{22} = 0;
1651 let Inst{21} = 0; // No writeback
1652 let Inst{20} = L_bit;
1653 let Inst{19-16} = Rn;
1654 let Inst{15} = 0;
1655 let Inst{14} = regs{14};
1656 let Inst{13} = 0;
1657 let Inst{12-0} = regs{12-0};
1658 }
1659 def DB_UPD :
1660 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1661 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1662 bits<4> Rn;
1663 bits<16> regs;
1664
1665 let Inst{31-27} = 0b11101;
1666 let Inst{26-25} = 0b00;
1667 let Inst{24-23} = 0b10; // Decrement Before
1668 let Inst{22} = 0;
1669 let Inst{21} = 1; // Writeback
1670 let Inst{20} = L_bit;
1671 let Inst{19-16} = Rn;
1672 let Inst{15} = 0;
1673 let Inst{14} = regs{14};
1674 let Inst{13} = 0;
1675 let Inst{12-0} = regs{12-0};
1676 }
1677}
1678
Bill Wendlingddc918b2010-11-13 10:57:02 +00001679
1680let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001681defm t2STM : thumb2_st_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00001682
1683} // neverHasSideEffects
1684
Bob Wilson815baeb2010-03-13 01:08:20 +00001685
Evan Cheng9cb9e672009-06-27 02:26:13 +00001686//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001687// Move Instructions.
1688//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001689
Evan Chengf49810c2009-06-23 17:48:47 +00001690let neverHasSideEffects = 1 in
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001691def t2MOVr : T2sTwoReg<(outs GPRnopc:$Rd), (ins GPR:$Rm), IIC_iMOVr,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001692 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001693 let Inst{31-27} = 0b11101;
1694 let Inst{26-25} = 0b01;
1695 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001696 let Inst{19-16} = 0b1111; // Rn
1697 let Inst{14-12} = 0b000;
1698 let Inst{7-4} = 0b0000;
1699}
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001700def : t2InstAlias<"movs${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1701 pred:$p, CPSR)>;
1702def : t2InstAlias<"movs${p} $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1703 pred:$p, CPSR)>;
Evan Chengf49810c2009-06-23 17:48:47 +00001704
Evan Cheng5adb66a2009-09-28 09:14:39 +00001705// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001706let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1707 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001708def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1709 "mov", ".w\t$Rd, $imm",
1710 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001711 let Inst{31-27} = 0b11110;
1712 let Inst{25} = 0;
1713 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001714 let Inst{19-16} = 0b1111; // Rn
1715 let Inst{15} = 0;
1716}
David Goodwin83b35932009-06-26 16:10:07 +00001717
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001718// cc_out is handled as part of the explicit mnemonic in the parser for 'mov'.
1719// Use aliases to get that to play nice here.
1720def : t2InstAlias<"movs${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1721 pred:$p, CPSR)>;
1722def : t2InstAlias<"movs${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1723 pred:$p, CPSR)>;
1724
1725def : t2InstAlias<"mov${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1726 pred:$p, zero_reg)>;
1727def : t2InstAlias<"mov${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1728 pred:$p, zero_reg)>;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001729
Evan Chengc4af4632010-11-17 20:13:28 +00001730let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00001731def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001732 "movw", "\t$Rd, $imm",
1733 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001734 let Inst{31-27} = 0b11110;
1735 let Inst{25} = 1;
1736 let Inst{24-21} = 0b0010;
1737 let Inst{20} = 0; // The S bit.
1738 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001739
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001740 bits<4> Rd;
1741 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001742
Jim Grosbach86386922010-12-08 22:10:43 +00001743 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001744 let Inst{19-16} = imm{15-12};
1745 let Inst{26} = imm{11};
1746 let Inst{14-12} = imm{10-8};
1747 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001748}
Evan Chengf49810c2009-06-23 17:48:47 +00001749
Evan Cheng53519f02011-01-21 18:55:51 +00001750def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001751 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1752
1753let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001754def t2MOVTi16 : T2I<(outs rGPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00001755 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001756 "movt", "\t$Rd, $imm",
1757 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001758 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001759 let Inst{31-27} = 0b11110;
1760 let Inst{25} = 1;
1761 let Inst{24-21} = 0b0110;
1762 let Inst{20} = 0; // The S bit.
1763 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001764
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001765 bits<4> Rd;
1766 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001767
Jim Grosbach86386922010-12-08 22:10:43 +00001768 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001769 let Inst{19-16} = imm{15-12};
1770 let Inst{26} = imm{11};
1771 let Inst{14-12} = imm{10-8};
1772 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001773}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001774
Evan Cheng53519f02011-01-21 18:55:51 +00001775def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001776 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1777} // Constraints
1778
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001779def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001780
Anton Korobeynikov52237112009-06-17 18:13:58 +00001781//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001782// Extend Instructions.
1783//
1784
1785// Sign extenders
1786
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001787def t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001788 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001789def t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001790 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001791def t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001792
Jim Grosbach70327412011-07-27 17:48:13 +00001793def t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001794 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001795def t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001796 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001797def t2SXTAB16 : T2I_exta_rrot_np<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001798
Jim Grosbach70327412011-07-27 17:48:13 +00001799// TODO: SXT(A){B|H}16
Evan Chengd27c9fc2009-07-03 01:43:10 +00001800
1801// Zero extenders
1802
1803let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001804def t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001805 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001806def t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001807 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001808def t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001809 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001810
Jim Grosbach79464942010-07-28 23:17:45 +00001811// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1812// The transformation should probably be done as a combiner action
1813// instead so we can include a check for masking back in the upper
1814// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001815//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001816// (t2UXTB16 rGPR:$Src, 3)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001817// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001818def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001819 (t2UXTB16 rGPR:$Src, 1)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001820 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001821
Jim Grosbach70327412011-07-27 17:48:13 +00001822def t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001823 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001824def t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001825 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001826def t2UXTAB16 : T2I_exta_rrot_np<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001827}
1828
1829//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001830// Arithmetic Instructions.
1831//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001832
Johnny Chend68e1192009-12-15 17:24:14 +00001833defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1834 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1835defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1836 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001837
Evan Chengf49810c2009-06-23 17:48:47 +00001838// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Evan Cheng4a517082011-09-06 18:52:20 +00001839// FIXME: Eliminate them if we can write def : Pat patterns which defines
1840// CPSR and the implicit def of CPSR is not needed.
Johnny Chend68e1192009-12-15 17:24:14 +00001841defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001842 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001843 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001844defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001845 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001846 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001847
Evan Cheng37fefc22011-08-30 19:09:48 +00001848let hasPostISelHook = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001849defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00001850 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001851defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00001852 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>>;
Evan Cheng37fefc22011-08-30 19:09:48 +00001853}
Evan Chengf49810c2009-06-23 17:48:47 +00001854
David Goodwin752aa7d2009-07-27 16:39:05 +00001855// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001856defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001857 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Cheng4a517082011-09-06 18:52:20 +00001858
1859// FIXME: Eliminate them if we can write def : Pat patterns which defines
1860// CPSR and the implicit def of CPSR is not needed.
Johnny Chend68e1192009-12-15 17:24:14 +00001861defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
Evan Cheng342e3162011-08-30 01:34:54 +00001862 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001863
1864// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001865// The assume-no-carry-in form uses the negation of the input since add/sub
1866// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1867// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1868// details.
1869// The AddedComplexity preferences the first variant over the others since
1870// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001871let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001872def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1873 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1874def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1875 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1876def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1877 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1878let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001879def : T2Pat<(ARMaddc rGPR:$src, imm0_255_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001880 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001881def : T2Pat<(ARMaddc rGPR:$src, t2_so_imm_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001882 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001883// The with-carry-in form matches bitwise not instead of the negation.
1884// Effectively, the inverse interpretation of the carry flag already accounts
1885// for part of the negation.
1886let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001887def : T2Pat<(ARMadde rGPR:$src, imm0_255_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001888 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001889def : T2Pat<(ARMadde rGPR:$src, t2_so_imm_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001890 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001891
Johnny Chen93042d12010-03-02 18:14:57 +00001892// Select Bytes -- for disassembly only
1893
Owen Andersonc7373f82010-11-30 20:00:01 +00001894def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001895 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>,
1896 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001897 let Inst{31-27} = 0b11111;
1898 let Inst{26-24} = 0b010;
1899 let Inst{23} = 0b1;
1900 let Inst{22-20} = 0b010;
1901 let Inst{15-12} = 0b1111;
1902 let Inst{7} = 0b1;
1903 let Inst{6-4} = 0b000;
1904}
1905
Johnny Chenadc77332010-02-26 22:04:29 +00001906// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1907// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001908class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001909 list<dag> pat = [/* For disassembly only; pattern left blank */],
1910 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1911 string asm = "\t$Rd, $Rn, $Rm">
Jim Grosbacha7603982011-07-01 21:12:19 +00001912 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
1913 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001914 let Inst{31-27} = 0b11111;
1915 let Inst{26-23} = 0b0101;
1916 let Inst{22-20} = op22_20;
1917 let Inst{15-12} = 0b1111;
1918 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001919
Owen Anderson46c478e2010-11-17 19:57:38 +00001920 bits<4> Rd;
1921 bits<4> Rn;
1922 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001923
Jim Grosbach86386922010-12-08 22:10:43 +00001924 let Inst{11-8} = Rd;
1925 let Inst{19-16} = Rn;
1926 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001927}
1928
1929// Saturating add/subtract -- for disassembly only
1930
Nate Begeman692433b2010-07-29 17:56:55 +00001931def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001932 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1933 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001934def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1935def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1936def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001937def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1938 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1939def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1940 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001941def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001942def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001943 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1944 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001945def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1946def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1947def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1948def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1949def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1950def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1951def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1952def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1953
1954// Signed/Unsigned add/subtract -- for disassembly only
1955
1956def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1957def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1958def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1959def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1960def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1961def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1962def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1963def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1964def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1965def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1966def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1967def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1968
1969// Signed/Unsigned halving add/subtract -- for disassembly only
1970
1971def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1972def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1973def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1974def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1975def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1976def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1977def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1978def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1979def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1980def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1981def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1982def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1983
Owen Anderson821752e2010-11-18 20:32:18 +00001984// Helper class for disassembly only
1985// A6.3.16 & A6.3.17
1986// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1987class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1988 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1989 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1990 let Inst{31-27} = 0b11111;
1991 let Inst{26-24} = 0b011;
1992 let Inst{23} = long;
1993 let Inst{22-20} = op22_20;
1994 let Inst{7-4} = op7_4;
1995}
1996
1997class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1998 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1999 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
2000 let Inst{31-27} = 0b11111;
2001 let Inst{26-24} = 0b011;
2002 let Inst{23} = long;
2003 let Inst{22-20} = op22_20;
2004 let Inst{7-4} = op7_4;
2005}
2006
Johnny Chenadc77332010-02-26 22:04:29 +00002007// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
2008
Owen Anderson821752e2010-11-18 20:32:18 +00002009def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
2010 (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002011 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>,
2012 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002013 let Inst{15-12} = 0b1111;
2014}
Owen Anderson821752e2010-11-18 20:32:18 +00002015def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00002016 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Jim Grosbacha7603982011-07-01 21:12:19 +00002017 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>,
2018 Requires<[IsThumb2, HasThumb2DSP]>;
Johnny Chenadc77332010-02-26 22:04:29 +00002019
2020// Signed/Unsigned saturate -- for disassembly only
2021
Owen Anderson46c478e2010-11-17 19:57:38 +00002022class T2SatI<dag oops, dag iops, InstrItinClass itin,
2023 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002024 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00002025 bits<4> Rd;
2026 bits<4> Rn;
2027 bits<5> sat_imm;
2028 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00002029
Jim Grosbach86386922010-12-08 22:10:43 +00002030 let Inst{11-8} = Rd;
2031 let Inst{19-16} = Rn;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002032 let Inst{4-0} = sat_imm;
2033 let Inst{21} = sh{5};
Owen Anderson46c478e2010-11-17 19:57:38 +00002034 let Inst{14-12} = sh{4-2};
2035 let Inst{7-6} = sh{1-0};
2036}
2037
Owen Andersonc7373f82010-11-30 20:00:01 +00002038def t2SSAT: T2SatI<
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00002039 (outs rGPR:$Rd), (ins imm1_32:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002040 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
2041 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002042 let Inst{31-27} = 0b11110;
2043 let Inst{25-22} = 0b1100;
2044 let Inst{20} = 0;
2045 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002046}
2047
Owen Andersonc7373f82010-11-30 20:00:01 +00002048def t2SSAT16: T2SatI<
Jim Grosbachf4943352011-07-25 23:09:14 +00002049 (outs rGPR:$Rd), (ins imm1_16:$sat_imm, rGPR:$Rn), NoItinerary,
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002050 "ssat16", "\t$Rd, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00002051 [/* For disassembly only; pattern left blank */]>,
2052 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002053 let Inst{31-27} = 0b11110;
2054 let Inst{25-22} = 0b1100;
2055 let Inst{20} = 0;
2056 let Inst{15} = 0;
2057 let Inst{21} = 1; // sh = '1'
2058 let Inst{14-12} = 0b000; // imm3 = '000'
2059 let Inst{7-6} = 0b00; // imm2 = '00'
2060}
2061
Owen Andersonc7373f82010-11-30 20:00:01 +00002062def t2USAT: T2SatI<
2063 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
2064 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00002065 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002066 let Inst{31-27} = 0b11110;
2067 let Inst{25-22} = 0b1110;
2068 let Inst{20} = 0;
2069 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002070}
2071
Owen Anderson22d35082011-08-22 23:27:47 +00002072def t2USAT16: T2SatI<(outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002073 NoItinerary,
Owen Anderson22d35082011-08-22 23:27:47 +00002074 "usat16", "\t$Rd, $sat_imm, $Rn",
Jim Grosbacha7603982011-07-01 21:12:19 +00002075 [/* For disassembly only; pattern left blank */]>,
2076 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002077 let Inst{31-27} = 0b11110;
2078 let Inst{25-22} = 0b1110;
2079 let Inst{20} = 0;
2080 let Inst{15} = 0;
2081 let Inst{21} = 1; // sh = '1'
2082 let Inst{14-12} = 0b000; // imm3 = '000'
2083 let Inst{7-6} = 0b00; // imm2 = '00'
2084}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002085
Bob Wilson38aa2872010-08-13 21:48:10 +00002086def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2087def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002088
Evan Chengf49810c2009-06-23 17:48:47 +00002089//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002090// Shift and rotate Instructions.
2091//
2092
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002093defm t2LSL : T2I_sh_ir<0b00, "lsl", imm0_31,
2094 BinOpFrag<(shl node:$LHS, node:$RHS)>, "t2LSL">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002095defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002096 BinOpFrag<(srl node:$LHS, node:$RHS)>, "t2LSR">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002097defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002098 BinOpFrag<(sra node:$LHS, node:$RHS)>, "t2ASR">;
2099defm t2ROR : T2I_sh_ir<0b11, "ror", imm0_31,
2100 BinOpFrag<(rotr node:$LHS, node:$RHS)>, "t2ROR">;
Evan Chenga67efd12009-06-23 19:39:13 +00002101
Andrew Trickd49ffe82011-04-29 14:18:15 +00002102// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
2103def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
2104 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
2105
David Goodwinca01a8d2009-09-01 18:32:09 +00002106let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002107def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2108 "rrx", "\t$Rd, $Rm",
2109 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002110 let Inst{31-27} = 0b11101;
2111 let Inst{26-25} = 0b01;
2112 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002113 let Inst{19-16} = 0b1111; // Rn
2114 let Inst{14-12} = 0b000;
2115 let Inst{7-4} = 0b0011;
2116}
David Goodwinca01a8d2009-09-01 18:32:09 +00002117}
Evan Chenga67efd12009-06-23 19:39:13 +00002118
Daniel Dunbar8d66b782011-01-10 15:26:39 +00002119let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002120def t2MOVsrl_flag : T2TwoRegShiftImm<
2121 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2122 "lsrs", ".w\t$Rd, $Rm, #1",
2123 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002124 let Inst{31-27} = 0b11101;
2125 let Inst{26-25} = 0b01;
2126 let Inst{24-21} = 0b0010;
2127 let Inst{20} = 1; // The S bit.
2128 let Inst{19-16} = 0b1111; // Rn
2129 let Inst{5-4} = 0b01; // Shift type.
2130 // Shift amount = Inst{14-12:7-6} = 1.
2131 let Inst{14-12} = 0b000;
2132 let Inst{7-6} = 0b01;
2133}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002134def t2MOVsra_flag : T2TwoRegShiftImm<
2135 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2136 "asrs", ".w\t$Rd, $Rm, #1",
2137 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002138 let Inst{31-27} = 0b11101;
2139 let Inst{26-25} = 0b01;
2140 let Inst{24-21} = 0b0010;
2141 let Inst{20} = 1; // The S bit.
2142 let Inst{19-16} = 0b1111; // Rn
2143 let Inst{5-4} = 0b10; // Shift type.
2144 // Shift amount = Inst{14-12:7-6} = 1.
2145 let Inst{14-12} = 0b000;
2146 let Inst{7-6} = 0b01;
2147}
David Goodwin3583df72009-07-28 17:06:49 +00002148}
2149
Evan Chenga67efd12009-06-23 19:39:13 +00002150//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002151// Bitwise Instructions.
2152//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002153
Johnny Chend68e1192009-12-15 17:24:14 +00002154defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002155 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002156 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002157defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002158 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002159 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002160defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002161 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002162 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002163
Johnny Chend68e1192009-12-15 17:24:14 +00002164defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002165 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002166 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
2167 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00002168
Owen Anderson2f7aed32010-11-17 22:16:31 +00002169class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2170 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002171 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002172 bits<4> Rd;
2173 bits<5> msb;
2174 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002175
Jim Grosbach86386922010-12-08 22:10:43 +00002176 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002177 let Inst{4-0} = msb{4-0};
2178 let Inst{14-12} = lsb{4-2};
2179 let Inst{7-6} = lsb{1-0};
2180}
2181
2182class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2183 string opc, string asm, list<dag> pattern>
2184 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2185 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002186
Jim Grosbach86386922010-12-08 22:10:43 +00002187 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002188}
2189
2190let Constraints = "$src = $Rd" in
2191def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2192 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2193 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002194 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002195 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002196 let Inst{25} = 1;
2197 let Inst{24-20} = 0b10110;
2198 let Inst{19-16} = 0b1111; // Rn
2199 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002200 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002201
Owen Anderson2f7aed32010-11-17 22:16:31 +00002202 bits<10> imm;
2203 let msb{4-0} = imm{9-5};
2204 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002205}
Evan Chengf49810c2009-06-23 17:48:47 +00002206
Owen Anderson2f7aed32010-11-17 22:16:31 +00002207def t2SBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002208 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002209 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002210 let Inst{31-27} = 0b11110;
2211 let Inst{25} = 1;
2212 let Inst{24-20} = 0b10100;
2213 let Inst{15} = 0;
2214}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002215
Owen Anderson2f7aed32010-11-17 22:16:31 +00002216def t2UBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002217 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002218 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002219 let Inst{31-27} = 0b11110;
2220 let Inst{25} = 1;
2221 let Inst{24-20} = 0b11100;
2222 let Inst{15} = 0;
2223}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002224
Johnny Chen9474d552010-02-02 19:31:58 +00002225// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002226let Constraints = "$src = $Rd" in {
2227 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2228 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2229 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2230 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2231 bf_inv_mask_imm:$imm))]> {
2232 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002233 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002234 let Inst{25} = 1;
2235 let Inst{24-20} = 0b10110;
2236 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002237 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002238
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002239 bits<10> imm;
2240 let msb{4-0} = imm{9-5};
2241 let lsb{4-0} = imm{4-0};
2242 }
2243
2244 // GNU as only supports this form of bfi (w/ 4 arguments)
2245 let isAsmParserOnly = 1 in
2246 def t2BFI4p : T2TwoRegBitFI<(outs rGPR:$Rd),
2247 (ins rGPR:$src, rGPR:$Rn, lsb_pos_imm:$lsbit,
2248 width_imm:$width),
2249 IIC_iBITi, "bfi", "\t$Rd, $Rn, $lsbit, $width",
2250 []> {
2251 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002252 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002253 let Inst{25} = 1;
2254 let Inst{24-20} = 0b10110;
2255 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002256 let Inst{5} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002257
2258 bits<5> lsbit;
2259 bits<5> width;
2260 let msb{4-0} = width; // Custom encoder => lsb+width-1
2261 let lsb{4-0} = lsbit;
2262 }
Johnny Chen9474d552010-02-02 19:31:58 +00002263}
Evan Chengf49810c2009-06-23 17:48:47 +00002264
Evan Cheng7e1bf302010-09-29 00:27:46 +00002265defm t2ORN : T2I_bin_irs<0b0011, "orn",
2266 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002267 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2268 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002269
2270// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2271let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002272defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002273 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002274 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002275
2276
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002277let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002278def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2279 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002280
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002281// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002282def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2283 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002284 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002285
2286def : T2Pat<(t2_so_imm_not:$src),
2287 (t2MVNi t2_so_imm_not:$src)>;
2288
Evan Chengf49810c2009-06-23 17:48:47 +00002289//===----------------------------------------------------------------------===//
2290// Multiply Instructions.
2291//
Evan Cheng8de898a2009-06-26 00:19:44 +00002292let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002293def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2294 "mul", "\t$Rd, $Rn, $Rm",
2295 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002296 let Inst{31-27} = 0b11111;
2297 let Inst{26-23} = 0b0110;
2298 let Inst{22-20} = 0b000;
2299 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2300 let Inst{7-4} = 0b0000; // Multiply
2301}
Evan Chengf49810c2009-06-23 17:48:47 +00002302
Owen Anderson35141a92010-11-18 01:08:42 +00002303def t2MLA: T2FourReg<
2304 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2305 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2306 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002307 let Inst{31-27} = 0b11111;
2308 let Inst{26-23} = 0b0110;
2309 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002310 let Inst{7-4} = 0b0000; // Multiply
2311}
Evan Chengf49810c2009-06-23 17:48:47 +00002312
Owen Anderson35141a92010-11-18 01:08:42 +00002313def t2MLS: T2FourReg<
2314 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2315 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2316 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002317 let Inst{31-27} = 0b11111;
2318 let Inst{26-23} = 0b0110;
2319 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002320 let Inst{7-4} = 0b0001; // Multiply and Subtract
2321}
Evan Chengf49810c2009-06-23 17:48:47 +00002322
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002323// Extra precision multiplies with low / high results
2324let neverHasSideEffects = 1 in {
2325let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002326def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson796c3652011-08-22 23:16:48 +00002327 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002328 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Owen Anderson796c3652011-08-22 23:16:48 +00002329 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002330
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002331def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002332 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002333 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002334 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002335} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002336
2337// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002338def t2SMLAL : T2MulLong<0b100, 0b0000,
2339 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002340 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002341 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002342
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002343def t2UMLAL : T2MulLong<0b110, 0b0000,
2344 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002345 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002346 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002347
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002348def t2UMAAL : T2MulLong<0b110, 0b0110,
2349 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002350 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbacha7603982011-07-01 21:12:19 +00002351 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2352 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002353} // neverHasSideEffects
2354
Johnny Chen93042d12010-03-02 18:14:57 +00002355// Rounding variants of the below included for disassembly only
2356
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002357// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002358def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2359 "smmul", "\t$Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002360 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>,
2361 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002362 let Inst{31-27} = 0b11111;
2363 let Inst{26-23} = 0b0110;
2364 let Inst{22-20} = 0b101;
2365 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2366 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2367}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002368
Owen Anderson821752e2010-11-18 20:32:18 +00002369def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002370 "smmulr", "\t$Rd, $Rn, $Rm", []>,
2371 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002372 let Inst{31-27} = 0b11111;
2373 let Inst{26-23} = 0b0110;
2374 let Inst{22-20} = 0b101;
2375 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2376 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2377}
2378
Owen Anderson821752e2010-11-18 20:32:18 +00002379def t2SMMLA : T2FourReg<
2380 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2381 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002382 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>,
2383 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002384 let Inst{31-27} = 0b11111;
2385 let Inst{26-23} = 0b0110;
2386 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002387 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2388}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002389
Owen Anderson821752e2010-11-18 20:32:18 +00002390def t2SMMLAR: T2FourReg<
2391 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002392 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
2393 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002394 let Inst{31-27} = 0b11111;
2395 let Inst{26-23} = 0b0110;
2396 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002397 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2398}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002399
Owen Anderson821752e2010-11-18 20:32:18 +00002400def t2SMMLS: T2FourReg<
2401 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2402 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002403 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>,
2404 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002405 let Inst{31-27} = 0b11111;
2406 let Inst{26-23} = 0b0110;
2407 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002408 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2409}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002410
Owen Anderson821752e2010-11-18 20:32:18 +00002411def t2SMMLSR:T2FourReg<
2412 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002413 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
2414 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002415 let Inst{31-27} = 0b11111;
2416 let Inst{26-23} = 0b0110;
2417 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002418 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2419}
2420
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002421multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002422 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2423 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2424 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002425 (sext_inreg rGPR:$Rm, i16)))]>,
2426 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002427 let Inst{31-27} = 0b11111;
2428 let Inst{26-23} = 0b0110;
2429 let Inst{22-20} = 0b001;
2430 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2431 let Inst{7-6} = 0b00;
2432 let Inst{5-4} = 0b00;
2433 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002434
Owen Anderson821752e2010-11-18 20:32:18 +00002435 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2436 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2437 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002438 (sra rGPR:$Rm, (i32 16))))]>,
2439 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002440 let Inst{31-27} = 0b11111;
2441 let Inst{26-23} = 0b0110;
2442 let Inst{22-20} = 0b001;
2443 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2444 let Inst{7-6} = 0b00;
2445 let Inst{5-4} = 0b01;
2446 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002447
Owen Anderson821752e2010-11-18 20:32:18 +00002448 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2449 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2450 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002451 (sext_inreg rGPR:$Rm, i16)))]>,
2452 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002453 let Inst{31-27} = 0b11111;
2454 let Inst{26-23} = 0b0110;
2455 let Inst{22-20} = 0b001;
2456 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2457 let Inst{7-6} = 0b00;
2458 let Inst{5-4} = 0b10;
2459 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002460
Owen Anderson821752e2010-11-18 20:32:18 +00002461 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2462 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2463 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002464 (sra rGPR:$Rm, (i32 16))))]>,
2465 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002466 let Inst{31-27} = 0b11111;
2467 let Inst{26-23} = 0b0110;
2468 let Inst{22-20} = 0b001;
2469 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2470 let Inst{7-6} = 0b00;
2471 let Inst{5-4} = 0b11;
2472 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002473
Owen Anderson821752e2010-11-18 20:32:18 +00002474 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2475 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2476 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002477 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]>,
2478 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002479 let Inst{31-27} = 0b11111;
2480 let Inst{26-23} = 0b0110;
2481 let Inst{22-20} = 0b011;
2482 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2483 let Inst{7-6} = 0b00;
2484 let Inst{5-4} = 0b00;
2485 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002486
Owen Anderson821752e2010-11-18 20:32:18 +00002487 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2488 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2489 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002490 (sra rGPR:$Rm, (i32 16))), (i32 16)))]>,
2491 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002492 let Inst{31-27} = 0b11111;
2493 let Inst{26-23} = 0b0110;
2494 let Inst{22-20} = 0b011;
2495 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2496 let Inst{7-6} = 0b00;
2497 let Inst{5-4} = 0b01;
2498 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002499}
2500
2501
2502multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002503 def BB : T2FourReg<
2504 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2505 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2506 [(set rGPR:$Rd, (add rGPR:$Ra,
2507 (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002508 (sext_inreg rGPR:$Rm, i16))))]>,
2509 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002510 let Inst{31-27} = 0b11111;
2511 let Inst{26-23} = 0b0110;
2512 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002513 let Inst{7-6} = 0b00;
2514 let Inst{5-4} = 0b00;
2515 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002516
Owen Anderson821752e2010-11-18 20:32:18 +00002517 def BT : T2FourReg<
2518 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2519 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2520 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002521 (sra rGPR:$Rm, (i32 16)))))]>,
2522 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002523 let Inst{31-27} = 0b11111;
2524 let Inst{26-23} = 0b0110;
2525 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002526 let Inst{7-6} = 0b00;
2527 let Inst{5-4} = 0b01;
2528 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002529
Owen Anderson821752e2010-11-18 20:32:18 +00002530 def TB : T2FourReg<
2531 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2532 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2533 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002534 (sext_inreg rGPR:$Rm, i16))))]>,
2535 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002536 let Inst{31-27} = 0b11111;
2537 let Inst{26-23} = 0b0110;
2538 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002539 let Inst{7-6} = 0b00;
2540 let Inst{5-4} = 0b10;
2541 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002542
Owen Anderson821752e2010-11-18 20:32:18 +00002543 def TT : T2FourReg<
2544 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2545 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2546 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002547 (sra rGPR:$Rm, (i32 16)))))]>,
2548 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002549 let Inst{31-27} = 0b11111;
2550 let Inst{26-23} = 0b0110;
2551 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002552 let Inst{7-6} = 0b00;
2553 let Inst{5-4} = 0b11;
2554 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002555
Owen Anderson821752e2010-11-18 20:32:18 +00002556 def WB : T2FourReg<
2557 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2558 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2559 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002560 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]>,
2561 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002562 let Inst{31-27} = 0b11111;
2563 let Inst{26-23} = 0b0110;
2564 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002565 let Inst{7-6} = 0b00;
2566 let Inst{5-4} = 0b00;
2567 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002568
Owen Anderson821752e2010-11-18 20:32:18 +00002569 def WT : T2FourReg<
2570 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2571 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2572 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002573 (sra rGPR:$Rm, (i32 16))), (i32 16))))]>,
2574 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002575 let Inst{31-27} = 0b11111;
2576 let Inst{26-23} = 0b0110;
2577 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002578 let Inst{7-6} = 0b00;
2579 let Inst{5-4} = 0b01;
2580 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002581}
2582
2583defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2584defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2585
Johnny Chenadc77332010-02-26 22:04:29 +00002586// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002587def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2588 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002589 [/* For disassembly only; pattern left blank */]>,
2590 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002591def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2592 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002593 [/* For disassembly only; pattern left blank */]>,
2594 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002595def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2596 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002597 [/* For disassembly only; pattern left blank */]>,
2598 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002599def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2600 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002601 [/* For disassembly only; pattern left blank */]>,
2602 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002603
Johnny Chenadc77332010-02-26 22:04:29 +00002604// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2605// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002606
Owen Anderson821752e2010-11-18 20:32:18 +00002607def t2SMUAD: T2ThreeReg_mac<
2608 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002609 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
2610 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002611 let Inst{15-12} = 0b1111;
2612}
Owen Anderson821752e2010-11-18 20:32:18 +00002613def t2SMUADX:T2ThreeReg_mac<
2614 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002615 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>,
2616 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002617 let Inst{15-12} = 0b1111;
2618}
Owen Anderson821752e2010-11-18 20:32:18 +00002619def t2SMUSD: T2ThreeReg_mac<
2620 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002621 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>,
2622 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002623 let Inst{15-12} = 0b1111;
2624}
Owen Anderson821752e2010-11-18 20:32:18 +00002625def t2SMUSDX:T2ThreeReg_mac<
2626 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002627 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>,
2628 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002629 let Inst{15-12} = 0b1111;
2630}
Owen Andersonc6788c82011-08-22 23:31:45 +00002631def t2SMLAD : T2FourReg_mac<
Owen Anderson821752e2010-11-18 20:32:18 +00002632 0, 0b010, 0b0000, (outs rGPR:$Rd),
2633 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
Jim Grosbacha7603982011-07-01 21:12:19 +00002634 "\t$Rd, $Rn, $Rm, $Ra", []>,
2635 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002636def t2SMLADX : T2FourReg_mac<
2637 0, 0b010, 0b0001, (outs rGPR:$Rd),
2638 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002639 "\t$Rd, $Rn, $Rm, $Ra", []>,
2640 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002641def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2642 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
Jim Grosbacha7603982011-07-01 21:12:19 +00002643 "\t$Rd, $Rn, $Rm, $Ra", []>,
2644 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002645def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2646 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002647 "\t$Rd, $Rn, $Rm, $Ra", []>,
2648 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002649def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2650 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
Jim Grosbacha7603982011-07-01 21:12:19 +00002651 "\t$Ra, $Rd, $Rm, $Rn", []>,
2652 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002653def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2654 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002655 "\t$Ra, $Rd, $Rm, $Rn", []>,
2656 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002657def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2658 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
Jim Grosbacha7603982011-07-01 21:12:19 +00002659 "\t$Ra, $Rd, $Rm, $Rn", []>,
2660 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002661def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2662 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002663 "\t$Ra, $Rd, $Rm, $Rn", []>,
2664 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002665
2666//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002667// Division Instructions.
2668// Signed and unsigned division on v7-M
2669//
2670def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2671 "sdiv", "\t$Rd, $Rn, $Rm",
2672 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2673 Requires<[HasDivide, IsThumb2]> {
2674 let Inst{31-27} = 0b11111;
2675 let Inst{26-21} = 0b011100;
2676 let Inst{20} = 0b1;
2677 let Inst{15-12} = 0b1111;
2678 let Inst{7-4} = 0b1111;
2679}
2680
2681def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2682 "udiv", "\t$Rd, $Rn, $Rm",
2683 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2684 Requires<[HasDivide, IsThumb2]> {
2685 let Inst{31-27} = 0b11111;
2686 let Inst{26-21} = 0b011101;
2687 let Inst{20} = 0b1;
2688 let Inst{15-12} = 0b1111;
2689 let Inst{7-4} = 0b1111;
2690}
2691
2692//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002693// Misc. Arithmetic Instructions.
2694//
2695
Jim Grosbach80dc1162010-02-16 21:23:02 +00002696class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2697 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002698 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002699 let Inst{31-27} = 0b11111;
2700 let Inst{26-22} = 0b01010;
2701 let Inst{21-20} = op1;
2702 let Inst{15-12} = 0b1111;
2703 let Inst{7-6} = 0b10;
2704 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002705 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002706}
Evan Chengf49810c2009-06-23 17:48:47 +00002707
Owen Anderson612fb5b2010-11-18 21:15:19 +00002708def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2709 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002710
Owen Anderson612fb5b2010-11-18 21:15:19 +00002711def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2712 "rbit", "\t$Rd, $Rm",
2713 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002714
Owen Anderson612fb5b2010-11-18 21:15:19 +00002715def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2716 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002717
Owen Anderson612fb5b2010-11-18 21:15:19 +00002718def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2719 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002720 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002721
Owen Anderson612fb5b2010-11-18 21:15:19 +00002722def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2723 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002724 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002725
Evan Chengf60ceac2011-06-15 17:17:48 +00002726def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002727 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002728 (t2REVSH rGPR:$Rm)>;
2729
Owen Anderson612fb5b2010-11-18 21:15:19 +00002730def t2PKHBT : T2ThreeReg<
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002731 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$sh),
2732 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm, lsl $sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002733 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002734 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002735 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002736 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002737 let Inst{31-27} = 0b11101;
2738 let Inst{26-25} = 0b01;
2739 let Inst{24-20} = 0b01100;
2740 let Inst{5} = 0; // BT form
2741 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002742
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002743 bits<5> sh;
2744 let Inst{14-12} = sh{4-2};
2745 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002746}
Evan Cheng40289b02009-07-07 05:35:52 +00002747
2748// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002749def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2750 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002751 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002752def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002753 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002754 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002755
Bob Wilsondc66eda2010-08-16 22:26:55 +00002756// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2757// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002758def t2PKHTB : T2ThreeReg<
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002759 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$sh),
2760 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm, asr $sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002761 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002762 (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002763 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002764 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002765 let Inst{31-27} = 0b11101;
2766 let Inst{26-25} = 0b01;
2767 let Inst{24-20} = 0b01100;
2768 let Inst{5} = 1; // TB form
2769 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002770
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002771 bits<5> sh;
2772 let Inst{14-12} = sh{4-2};
2773 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002774}
Evan Cheng40289b02009-07-07 05:35:52 +00002775
2776// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2777// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002778def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002779 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002780 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002781def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002782 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002783 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002784 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002785
2786//===----------------------------------------------------------------------===//
2787// Comparison Instructions...
2788//
Johnny Chend68e1192009-12-15 17:24:14 +00002789defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002790 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002791 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>, "t2CMP">;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002792
Jim Grosbachef88a922011-09-06 21:44:58 +00002793def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_imm:$imm),
2794 (t2CMPri GPRnopc:$lhs, t2_so_imm:$imm)>;
2795def : T2Pat<(ARMcmpZ GPRnopc:$lhs, rGPR:$rhs),
2796 (t2CMPrr GPRnopc:$lhs, rGPR:$rhs)>;
2797def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_reg:$rhs),
2798 (t2CMPrs GPRnopc:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002799
Dan Gohman4b7dff92010-08-26 15:50:25 +00002800//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2801// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002802//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2803// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002804defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002805 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002806 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>,
2807 "t2CMNz">;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002808
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002809//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2810// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002811
Jim Grosbachef88a922011-09-06 21:44:58 +00002812def : T2Pat<(ARMcmpZ GPRnopc:$src, t2_so_imm_neg:$imm),
2813 (t2CMNzri GPRnopc:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002814
Johnny Chend68e1192009-12-15 17:24:14 +00002815defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002816 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002817 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>,
2818 "t2TST">;
Johnny Chend68e1192009-12-15 17:24:14 +00002819defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002820 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002821 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>,
2822 "t2TEQ">;
Evan Chengf49810c2009-06-23 17:48:47 +00002823
Evan Chenge253c952009-07-07 20:39:03 +00002824// Conditional moves
2825// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002826// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002827let neverHasSideEffects = 1 in {
Jim Grosbachefeedce2011-07-01 17:14:11 +00002828def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
2829 (ins rGPR:$false, rGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002830 4, IIC_iCMOVr,
Owen Anderson8ee97792010-11-18 21:46:31 +00002831 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002832 RegConstraint<"$false = $Rd">;
2833
2834let isMoveImm = 1 in
2835def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd),
2836 (ins rGPR:$false, t2_so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002837 4, IIC_iCMOVi,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002838[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2839 RegConstraint<"$false = $Rd">;
Evan Chenge253c952009-07-07 20:39:03 +00002840
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002841// FIXME: Pseudo-ize these. For now, just mark codegen only.
2842let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002843let isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002844def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, imm0_65535_expr:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002845 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002846 "movw", "\t$Rd, $imm", []>,
2847 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002848 let Inst{31-27} = 0b11110;
2849 let Inst{25} = 1;
2850 let Inst{24-21} = 0b0010;
2851 let Inst{20} = 0; // The S bit.
2852 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002853
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002854 bits<4> Rd;
2855 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002856
Jim Grosbach86386922010-12-08 22:10:43 +00002857 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002858 let Inst{19-16} = imm{15-12};
2859 let Inst{26} = imm{11};
2860 let Inst{14-12} = imm{10-8};
2861 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002862}
2863
Evan Chengc4af4632010-11-17 20:13:28 +00002864let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002865def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2866 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002867 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002868
Evan Chengc4af4632010-11-17 20:13:28 +00002869let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002870def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2871 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2872[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002873 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002874 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002875 let Inst{31-27} = 0b11110;
2876 let Inst{25} = 0;
2877 let Inst{24-21} = 0b0011;
2878 let Inst{20} = 0; // The S bit.
2879 let Inst{19-16} = 0b1111; // Rn
2880 let Inst{15} = 0;
2881}
2882
Johnny Chend68e1192009-12-15 17:24:14 +00002883class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2884 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002885 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002886 let Inst{31-27} = 0b11101;
2887 let Inst{26-25} = 0b01;
2888 let Inst{24-21} = 0b0010;
2889 let Inst{20} = 0; // The S bit.
2890 let Inst{19-16} = 0b1111; // Rn
2891 let Inst{5-4} = opcod; // Shift type.
2892}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002893def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2894 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2895 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2896 RegConstraint<"$false = $Rd">;
2897def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2898 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2899 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2900 RegConstraint<"$false = $Rd">;
2901def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2902 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2903 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2904 RegConstraint<"$false = $Rd">;
2905def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2906 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2907 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2908 RegConstraint<"$false = $Rd">;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002909} // isCodeGenOnly = 1
Jim Grosbachefeedce2011-07-01 17:14:11 +00002910} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002911
David Goodwin5e47a9a2009-06-30 18:04:13 +00002912//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002913// Atomic operations intrinsics
2914//
2915
2916// memory barriers protect the atomic sequences
2917let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002918def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2919 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2920 Requires<[IsThumb, HasDB]> {
2921 bits<4> opt;
2922 let Inst{31-4} = 0xf3bf8f5;
2923 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002924}
2925}
2926
Bob Wilsonf74a4292010-10-30 00:54:37 +00002927def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
Jim Grosbachaa833e52011-09-06 22:53:27 +00002928 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00002929 Requires<[IsThumb, HasDB]> {
2930 bits<4> opt;
2931 let Inst{31-4} = 0xf3bf8f4;
2932 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002933}
2934
Jim Grosbachaa833e52011-09-06 22:53:27 +00002935def t2ISB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2936 "isb", "\t$opt",
Jim Grosbach218affc2011-09-06 23:09:19 +00002937 []>, Requires<[IsThumb2, HasDB]> {
Jim Grosbachaa833e52011-09-06 22:53:27 +00002938 bits<4> opt;
Bob Wilsonf74a4292010-10-30 00:54:37 +00002939 let Inst{31-4} = 0xf3bf8f6;
Jim Grosbachaa833e52011-09-06 22:53:27 +00002940 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002941}
2942
Owen Anderson16884412011-07-13 23:22:26 +00002943class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002944 InstrItinClass itin, string opc, string asm, string cstr,
2945 list<dag> pattern, bits<4> rt2 = 0b1111>
2946 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2947 let Inst{31-27} = 0b11101;
2948 let Inst{26-20} = 0b0001101;
2949 let Inst{11-8} = rt2;
2950 let Inst{7-6} = 0b01;
2951 let Inst{5-4} = opcod;
2952 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002953
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002954 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002955 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002956 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002957 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002958}
Owen Anderson16884412011-07-13 23:22:26 +00002959class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002960 InstrItinClass itin, string opc, string asm, string cstr,
2961 list<dag> pattern, bits<4> rt2 = 0b1111>
2962 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2963 let Inst{31-27} = 0b11101;
2964 let Inst{26-20} = 0b0001100;
2965 let Inst{11-8} = rt2;
2966 let Inst{7-6} = 0b01;
2967 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002968
Owen Anderson91a7c592010-11-19 00:28:38 +00002969 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002970 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002971 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002972 let Inst{3-0} = Rd;
2973 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002974 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002975}
2976
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002977let mayLoad = 1 in {
Jim Grosbachb6aed502011-09-09 18:37:27 +00002978def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002979 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002980 "ldrexb", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00002981def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002982 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002983 "ldrexh", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00002984def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002985 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002986 "ldrex", "\t$Rt, $addr", "", []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00002987 bits<4> Rt;
2988 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00002989 let Inst{31-27} = 0b11101;
2990 let Inst{26-20} = 0b0000101;
Jim Grosbachb6aed502011-09-09 18:37:27 +00002991 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00002992 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00002993 let Inst{11-8} = 0b1111;
2994 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002995}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002996let hasExtraDefRegAllocReq = 1 in
2997def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
Jim Grosbachb6aed502011-09-09 18:37:27 +00002998 (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00002999 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003000 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00003001 [], {?, ?, ?, ?}> {
3002 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003003 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003004}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003005}
3006
Owen Anderson91a7c592010-11-19 00:28:38 +00003007let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003008def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003009 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003010 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003011 "strexb", "\t$Rd, $Rt, $addr", "", []>;
3012def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003013 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003014 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003015 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003016def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt,
3017 t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003018 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003019 "strex", "\t$Rd, $Rt, $addr", "",
3020 []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003021 bits<4> Rd;
3022 bits<4> Rt;
3023 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00003024 let Inst{31-27} = 0b11101;
3025 let Inst{26-20} = 0b0000100;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003026 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00003027 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003028 let Inst{11-8} = Rd;
3029 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003030}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003031}
3032
3033let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Owen Anderson91a7c592010-11-19 00:28:38 +00003034def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003035 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003036 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003037 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00003038 {?, ?, ?, ?}> {
3039 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003040 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003041}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003042
Jim Grosbachad2dad92011-09-06 20:27:04 +00003043def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "", []>,
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003044 Requires<[IsThumb2, HasV7]> {
3045 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00003046 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003047 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00003048 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003049 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003050 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003051 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003052}
3053
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003054//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00003055// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003056// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00003057// address and save #0 in R0 for the non-longjmp case.
3058// Since by its nature we may be coming from some other function to get
3059// here, and we're using the stack frame for the containing function to
3060// save/restore registers, we can't keep anything live in regs across
3061// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003062// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00003063// except for our own input by listing the relevant registers in Defs. By
3064// doing so, we also cause the prologue/epilogue code to actively preserve
3065// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00003066// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003067let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003068 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00003069 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ],
3070 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003071 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003072 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003073 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003074 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00003075}
3076
Bob Wilsonec80e262010-04-09 20:41:18 +00003077let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003078 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00003079 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003080 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003081 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003082 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003083 Requires<[IsThumb2, NoVFP]>;
3084}
Jim Grosbach5aa16842009-08-11 19:42:21 +00003085
3086
3087//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00003088// Control-Flow Instructions
3089//
3090
Evan Chengc50a1cb2009-07-09 22:58:39 +00003091// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengc50a1cb2009-07-09 22:58:39 +00003092// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003093let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00003094 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003095def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Jim Grosbach16f99242011-06-30 18:25:42 +00003096 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003097 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003098 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbach16f99242011-06-30 18:25:42 +00003099 RegConstraint<"$Rn = $wb">;
Evan Chengc50a1cb2009-07-09 22:58:39 +00003100
David Goodwin5e47a9a2009-06-30 18:04:13 +00003101let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
3102let isPredicable = 1 in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003103def t2B : T2I<(outs), (ins uncondbrtarget:$target), IIC_Br,
3104 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003105 [(br bb:$target)]> {
3106 let Inst{31-27} = 0b11110;
3107 let Inst{15-14} = 0b10;
3108 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00003109
3110 bits<20> target;
3111 let Inst{26} = target{19};
3112 let Inst{11} = target{18};
3113 let Inst{13} = target{17};
3114 let Inst{21-16} = target{16-11};
3115 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003116}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003117
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003118let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00003119def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003120 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00003121 0, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003122 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003123
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003124// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003125def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003126 (ins GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00003127 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003128
Jim Grosbachd4811102010-12-15 19:03:16 +00003129def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003130 (ins GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00003131 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003132
3133def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3134 "tbb", "\t[$Rn, $Rm]", []> {
3135 bits<4> Rn;
3136 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003137 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003138 let Inst{19-16} = Rn;
3139 let Inst{15-5} = 0b11110000000;
3140 let Inst{4} = 0; // B form
3141 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00003142}
Evan Cheng5657c012009-07-29 02:18:14 +00003143
Jim Grosbach5ca66692010-11-29 22:37:40 +00003144def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3145 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
3146 bits<4> Rn;
3147 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003148 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003149 let Inst{19-16} = Rn;
3150 let Inst{15-5} = 0b11110000000;
3151 let Inst{4} = 1; // H form
3152 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00003153}
Evan Cheng5657c012009-07-29 02:18:14 +00003154} // isNotDuplicable, isIndirectBranch
3155
David Goodwinc9a59b52009-06-30 19:50:22 +00003156} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003157
3158// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003159// a two-value operand where a dag node expects ", "two operands. :(
David Goodwin5e47a9a2009-06-30 18:04:13 +00003160let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003161def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003162 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003163 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3164 let Inst{31-27} = 0b11110;
3165 let Inst{15-14} = 0b10;
3166 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003167
Owen Andersonfb20d892010-12-09 00:27:41 +00003168 bits<4> p;
3169 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003170
Owen Andersonfb20d892010-12-09 00:27:41 +00003171 bits<21> target;
3172 let Inst{26} = target{20};
3173 let Inst{11} = target{19};
3174 let Inst{13} = target{18};
3175 let Inst{21-16} = target{17-12};
3176 let Inst{10-0} = target{11-1};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003177
3178 let DecoderMethod = "DecodeThumb2BCCInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00003179}
Evan Chengf49810c2009-06-23 17:48:47 +00003180
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003181// Tail calls. The Darwin version of thumb tail calls uses a t2 branch, so
3182// it goes here.
3183let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
3184 // Darwin version.
3185 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
3186 Uses = [SP] in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003187 def tTAILJMPd: tPseudoExpand<(outs),
3188 (ins uncondbrtarget:$dst, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003189 4, IIC_Br, [],
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003190 (t2B uncondbrtarget:$dst, pred:$p)>,
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003191 Requires<[IsThumb2, IsDarwin]>;
3192}
Evan Cheng06e16582009-07-10 01:54:42 +00003193
3194// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003195let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003196def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
Owen Anderson16884412011-07-13 23:22:26 +00003197 AddrModeNone, 2, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003198 "it$mask\t$cc", "", []> {
3199 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003200 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003201 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003202
3203 bits<4> cc;
3204 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003205 let Inst{7-4} = cc;
3206 let Inst{3-0} = mask;
Owen Andersoneaca9282011-08-30 22:58:27 +00003207
3208 let DecoderMethod = "DecodeIT";
Johnny Chend68e1192009-12-15 17:24:14 +00003209}
Evan Cheng06e16582009-07-10 01:54:42 +00003210
Johnny Chence6275f2010-02-25 19:05:29 +00003211// Branch and Exchange Jazelle -- for disassembly only
3212// Rm = Inst{19-16}
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003213def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func", []> {
3214 bits<4> func;
Johnny Chence6275f2010-02-25 19:05:29 +00003215 let Inst{31-27} = 0b11110;
3216 let Inst{26} = 0;
3217 let Inst{25-20} = 0b111100;
Jim Grosbach86386922010-12-08 22:10:43 +00003218 let Inst{19-16} = func;
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003219 let Inst{15-0} = 0b1000111100000000;
Johnny Chence6275f2010-02-25 19:05:29 +00003220}
3221
Jim Grosbach11cca7a2011-08-18 17:51:36 +00003222// Compare and branch on zero / non-zero
3223let isBranch = 1, isTerminator = 1 in {
3224 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3225 "cbz\t$Rn, $target", []>,
3226 T1Misc<{0,0,?,1,?,?,?}>,
3227 Requires<[IsThumb2]> {
3228 // A8.6.27
3229 bits<6> target;
3230 bits<3> Rn;
3231 let Inst{9} = target{5};
3232 let Inst{7-3} = target{4-0};
3233 let Inst{2-0} = Rn;
3234 }
3235
3236 def tCBNZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3237 "cbnz\t$Rn, $target", []>,
3238 T1Misc<{1,0,?,1,?,?,?}>,
3239 Requires<[IsThumb2]> {
3240 // A8.6.27
3241 bits<6> target;
3242 bits<3> Rn;
3243 let Inst{9} = target{5};
3244 let Inst{7-3} = target{4-0};
3245 let Inst{2-0} = Rn;
3246 }
3247}
3248
3249
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003250// Change Processor State is a system instruction -- for disassembly and
3251// parsing only.
3252// FIXME: Since the asm parser has currently no clean way to handle optional
3253// operands, create 3 versions of the same instruction. Once there's a clean
3254// framework to represent optional operands, change this behavior.
3255class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
3256 !strconcat("cps", asm_op),
3257 [/* For disassembly only; pattern left blank */]> {
3258 bits<2> imod;
3259 bits<3> iflags;
3260 bits<5> mode;
3261 bit M;
3262
Johnny Chen93042d12010-03-02 18:14:57 +00003263 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003264 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003265 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003266 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003267 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003268 let Inst{12} = 0;
3269 let Inst{10-9} = imod;
3270 let Inst{8} = M;
3271 let Inst{7-5} = iflags;
3272 let Inst{4-0} = mode;
Owen Anderson6153a032011-08-23 17:45:18 +00003273 let DecoderMethod = "DecodeT2CPSInstruction";
Johnny Chen93042d12010-03-02 18:14:57 +00003274}
3275
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003276let M = 1 in
3277 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3278 "$imod.w\t$iflags, $mode">;
3279let mode = 0, M = 0 in
3280 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3281 "$imod.w\t$iflags">;
3282let imod = 0, iflags = 0, M = 1 in
3283 def t2CPS1p : t2CPS<(ins i32imm:$mode), "\t$mode">;
3284
Johnny Chen0f7866e2010-03-03 02:09:43 +00003285// A6.3.4 Branches and miscellaneous control
3286// Table A6-14 Change Processor State, and hint instructions
3287// Helper class for disassembly only.
3288class T2I_hint<bits<8> op7_0, string opc, string asm>
3289 : T2I<(outs), (ins), NoItinerary, opc, asm,
3290 [/* For disassembly only; pattern left blank */]> {
3291 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003292 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003293 let Inst{15-14} = 0b10;
3294 let Inst{12} = 0;
3295 let Inst{10-8} = 0b000;
3296 let Inst{7-0} = op7_0;
3297}
3298
3299def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3300def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3301def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3302def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3303def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3304
Jim Grosbach6f9f8842011-07-13 22:59:38 +00003305def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", []> {
Owen Andersonc7373f82010-11-30 20:00:01 +00003306 bits<4> opt;
Jim Grosbach77951902011-09-06 22:06:40 +00003307 let Inst{31-20} = 0b111100111010;
3308 let Inst{19-16} = 0b1111;
3309 let Inst{15-8} = 0b10000000;
3310 let Inst{7-4} = 0b1111;
Jim Grosbach86386922010-12-08 22:10:43 +00003311 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003312}
3313
Johnny Chen6341c5a2010-02-25 20:25:24 +00003314// Secure Monitor Call is a system instruction -- for disassembly only
3315// Option = Inst{19-16}
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00003316def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
Johnny Chen6341c5a2010-02-25 20:25:24 +00003317 [/* For disassembly only; pattern left blank */]> {
3318 let Inst{31-27} = 0b11110;
3319 let Inst{26-20} = 0b1111111;
3320 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003321
Owen Andersond18a9c92010-11-29 19:22:08 +00003322 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003323 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003324}
3325
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003326class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003327 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003328 string opc, string asm, list<dag> pattern>
3329 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003330 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003331
Owen Andersond18a9c92010-11-29 19:22:08 +00003332 bits<5> mode;
3333 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003334}
3335
3336// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003337def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003338 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003339 [/* For disassembly only; pattern left blank */]>;
3340def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003341 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003342 [/* For disassembly only; pattern left blank */]>;
3343def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003344 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003345 [/* For disassembly only; pattern left blank */]>;
3346def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003347 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003348 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003349
3350// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003351
Owen Anderson5404c2b2010-11-29 20:38:48 +00003352class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003353 string opc, string asm, list<dag> pattern>
3354 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003355 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003356
Owen Andersond18a9c92010-11-29 19:22:08 +00003357 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003358 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003359 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003360}
3361
Owen Anderson5404c2b2010-11-29 20:38:48 +00003362def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003363 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003364 [/* For disassembly only; pattern left blank */]>;
3365def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003366 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003367 [/* For disassembly only; pattern left blank */]>;
3368def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003369 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003370 [/* For disassembly only; pattern left blank */]>;
3371def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003372 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003373 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003374
Evan Chengf49810c2009-06-23 17:48:47 +00003375//===----------------------------------------------------------------------===//
3376// Non-Instruction Patterns
3377//
3378
Evan Cheng5adb66a2009-09-28 09:14:39 +00003379// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003380// This is a single pseudo instruction to make it re-materializable.
3381// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003382let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003383def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003384 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003385 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003386
Evan Cheng53519f02011-01-21 18:55:51 +00003387// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003388// It also makes it possible to rematerialize the instructions.
3389// FIXME: Remove this when we can do generalized remat and when machine licm
3390// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003391let isReMaterializable = 1 in {
3392def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3393 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003394 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3395 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003396
Evan Cheng53519f02011-01-21 18:55:51 +00003397def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3398 IIC_iMOVix2,
3399 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3400 Requires<[IsThumb2, UseMovt]>;
3401}
3402
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003403// ConstantPool, GlobalAddress, and JumpTable
3404def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3405 Requires<[IsThumb2, DontUseMovt]>;
3406def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3407def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3408 Requires<[IsThumb2, UseMovt]>;
3409
3410def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3411 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3412
Evan Chengb9803a82009-11-06 23:52:48 +00003413// Pseudo instruction that combines ldr from constpool and add pc. This should
3414// be expanded into two instructions late to allow if-conversion and
3415// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003416let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003417def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003418 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003419 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003420 imm:$cp))]>,
3421 Requires<[IsThumb2]>;
Owen Anderson8a83f712011-09-07 21:10:42 +00003422//===----------------------------------------------------------------------===//
3423// Coprocessor load/store -- for disassembly only
3424//
3425class T2CI<dag oops, dag iops, string opc, string asm>
3426 : T2I<oops, iops, NoItinerary, opc, asm, []> {
3427 let Inst{27-25} = 0b110;
3428}
3429
3430multiclass T2LdStCop<bits<4> op31_28, bit load, string opc> {
3431 def _OFFSET : T2CI<(outs),
3432 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3433 opc, "\tp$cop, cr$CRd, $addr"> {
3434 let Inst{31-28} = op31_28;
3435 let Inst{24} = 1; // P = 1
3436 let Inst{21} = 0; // W = 0
3437 let Inst{22} = 0; // D = 0
3438 let Inst{20} = load;
3439 let DecoderMethod = "DecodeCopMemInstruction";
3440 }
3441
3442 def _PRE : T2CI<(outs),
3443 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3444 opc, "\tp$cop, cr$CRd, $addr!"> {
3445 let Inst{31-28} = op31_28;
3446 let Inst{24} = 1; // P = 1
3447 let Inst{21} = 1; // W = 1
3448 let Inst{22} = 0; // D = 0
3449 let Inst{20} = load;
3450 let DecoderMethod = "DecodeCopMemInstruction";
3451 }
3452
3453 def _POST : T2CI<(outs),
3454 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3455 opc, "\tp$cop, cr$CRd, $addr"> {
3456 let Inst{31-28} = op31_28;
3457 let Inst{24} = 0; // P = 0
3458 let Inst{21} = 1; // W = 1
3459 let Inst{22} = 0; // D = 0
3460 let Inst{20} = load;
3461 let DecoderMethod = "DecodeCopMemInstruction";
3462 }
3463
3464 def _OPTION : T2CI<(outs),
3465 (ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3466 opc, "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
3467 let Inst{31-28} = op31_28;
3468 let Inst{24} = 0; // P = 0
3469 let Inst{23} = 1; // U = 1
3470 let Inst{21} = 0; // W = 0
3471 let Inst{22} = 0; // D = 0
3472 let Inst{20} = load;
3473 let DecoderMethod = "DecodeCopMemInstruction";
3474 }
3475
3476 def L_OFFSET : T2CI<(outs),
3477 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3478 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
3479 let Inst{31-28} = op31_28;
3480 let Inst{24} = 1; // P = 1
3481 let Inst{21} = 0; // W = 0
3482 let Inst{22} = 1; // D = 1
3483 let Inst{20} = load;
3484 let DecoderMethod = "DecodeCopMemInstruction";
3485 }
3486
3487 def L_PRE : T2CI<(outs),
3488 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3489 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
3490 let Inst{31-28} = op31_28;
3491 let Inst{24} = 1; // P = 1
3492 let Inst{21} = 1; // W = 1
3493 let Inst{22} = 1; // D = 1
3494 let Inst{20} = load;
3495 let DecoderMethod = "DecodeCopMemInstruction";
3496 }
3497
3498 def L_POST : T2CI<(outs),
3499 (ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
3500 postidx_imm8s4:$offset),
3501 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr, $offset"> {
3502 let Inst{31-28} = op31_28;
3503 let Inst{24} = 0; // P = 0
3504 let Inst{21} = 1; // W = 1
3505 let Inst{22} = 1; // D = 1
3506 let Inst{20} = load;
3507 let DecoderMethod = "DecodeCopMemInstruction";
3508 }
3509
3510 def L_OPTION : T2CI<(outs),
3511 (ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3512 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
3513 let Inst{31-28} = op31_28;
3514 let Inst{24} = 0; // P = 0
3515 let Inst{23} = 1; // U = 1
3516 let Inst{21} = 0; // W = 0
3517 let Inst{22} = 1; // D = 1
3518 let Inst{20} = load;
3519 let DecoderMethod = "DecodeCopMemInstruction";
3520 }
3521}
3522
3523defm t2LDC : T2LdStCop<0b1111, 1, "ldc">;
3524defm t2STC : T2LdStCop<0b1111, 0, "stc">;
3525
Johnny Chen23336552010-02-25 18:46:43 +00003526
3527//===----------------------------------------------------------------------===//
3528// Move between special register and ARM core register -- for disassembly only
3529//
3530
Owen Anderson5404c2b2010-11-29 20:38:48 +00003531class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3532 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003533 string opc, string asm, list<dag> pattern>
3534 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003535 let Inst{31-20} = op31_20{11-0};
3536 let Inst{15-14} = op15_14{1-0};
Owen Andersonb45b11b2011-08-31 22:00:41 +00003537 let Inst{13} = 0b0;
Owen Anderson5404c2b2010-11-29 20:38:48 +00003538 let Inst{12} = op12{0};
Owen Andersonb45b11b2011-08-31 22:00:41 +00003539 let Inst{7-0} = 0;
Owen Anderson5404c2b2010-11-29 20:38:48 +00003540}
3541
3542class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3543 dag oops, dag iops, InstrItinClass itin,
3544 string opc, string asm, list<dag> pattern>
3545 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003546 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003547 let Inst{11-8} = Rd;
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003548 let Inst{19-16} = 0b1111;
Owen Anderson00a035f2010-11-29 19:29:15 +00003549}
3550
Owen Anderson5404c2b2010-11-29 20:38:48 +00003551def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3552 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3553 [/* For disassembly only; pattern left blank */]>;
3554def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003555 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003556 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003557
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003558// Move from ARM core register to Special Register
3559//
3560// No need to have both system and application versions, the encodings are the
3561// same and the assembly parser has no way to distinguish between them. The mask
3562// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3563// the mask with the fields to be accessed in the special register.
3564def t2MSR : T2SpecialReg<0b111100111000 /* op31-20 */, 0b10 /* op15-14 */,
3565 0 /* op12 */, (outs), (ins msr_mask:$mask, rGPR:$Rn),
3566 NoItinerary, "msr", "\t$mask, $Rn",
3567 [/* For disassembly only; pattern left blank */]> {
3568 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003569 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003570 let Inst{19-16} = Rn;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003571 let Inst{20} = mask{4}; // R Bit
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003572 let Inst{11-8} = mask{3-0};
Owen Anderson00a035f2010-11-29 19:29:15 +00003573}
3574
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003575//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003576// Move between coprocessor and ARM core register
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003577//
3578
Jim Grosbache35c5e02011-07-13 21:35:10 +00003579class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
3580 list<dag> pattern>
3581 : T2Cop<Op, oops, iops,
Jim Grosbach0d8dae22011-07-13 21:17:59 +00003582 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003583 pattern> {
3584 let Inst{27-24} = 0b1110;
3585 let Inst{20} = direction;
3586 let Inst{4} = 1;
3587
3588 bits<4> Rt;
3589 bits<4> cop;
3590 bits<3> opc1;
3591 bits<3> opc2;
3592 bits<4> CRm;
3593 bits<4> CRn;
3594
3595 let Inst{15-12} = Rt;
3596 let Inst{11-8} = cop;
3597 let Inst{23-21} = opc1;
3598 let Inst{7-5} = opc2;
3599 let Inst{3-0} = CRm;
3600 let Inst{19-16} = CRn;
3601}
3602
Jim Grosbache35c5e02011-07-13 21:35:10 +00003603class t2MovRRCopro<bits<4> Op, string opc, bit direction,
3604 list<dag> pattern = []>
3605 : T2Cop<Op, (outs),
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003606 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Jim Grosbache35c5e02011-07-13 21:35:10 +00003607 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
3608 let Inst{27-24} = 0b1100;
3609 let Inst{23-21} = 0b010;
3610 let Inst{20} = direction;
3611
3612 bits<4> Rt;
3613 bits<4> Rt2;
3614 bits<4> cop;
3615 bits<4> opc1;
3616 bits<4> CRm;
3617
3618 let Inst{15-12} = Rt;
3619 let Inst{19-16} = Rt2;
3620 let Inst{11-8} = cop;
3621 let Inst{7-4} = opc1;
3622 let Inst{3-0} = CRm;
3623}
3624
3625/* from ARM core register to coprocessor */
3626def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003627 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003628 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3629 c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003630 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3631 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003632def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
Jim Grosbache540c742011-07-14 21:19:17 +00003633 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3634 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003635 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3636 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003637
3638/* from coprocessor to ARM core register */
3639def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003640 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3641 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003642
3643def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003644 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3645 c_imm:$CRm, imm0_7:$opc2), []>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003646
Jim Grosbache35c5e02011-07-13 21:35:10 +00003647def : T2v6Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3648 (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3649
3650def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003651 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3652
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003653
Jim Grosbache35c5e02011-07-13 21:35:10 +00003654/* from ARM core register to coprocessor */
3655def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0,
3656 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3657 imm:$CRm)]>;
3658def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003659 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3660 GPR:$Rt2, imm:$CRm)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003661/* from coprocessor to ARM core register */
3662def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1>;
3663
3664def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003665
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003666//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003667// Other Coprocessor Instructions.
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003668//
3669
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003670def tCDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003671 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003672 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3673 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3674 imm:$CRm, imm:$opc2)]> {
3675 let Inst{27-24} = 0b1110;
3676
3677 bits<4> opc1;
3678 bits<4> CRn;
3679 bits<4> CRd;
3680 bits<4> cop;
3681 bits<3> opc2;
3682 bits<4> CRm;
3683
3684 let Inst{3-0} = CRm;
3685 let Inst{4} = 0;
3686 let Inst{7-5} = opc2;
3687 let Inst{11-8} = cop;
3688 let Inst{15-12} = CRd;
3689 let Inst{19-16} = CRn;
3690 let Inst{23-20} = opc1;
3691}
3692
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003693def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003694 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003695 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003696 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3697 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003698 let Inst{27-24} = 0b1110;
3699
3700 bits<4> opc1;
3701 bits<4> CRn;
3702 bits<4> CRd;
3703 bits<4> cop;
3704 bits<3> opc2;
3705 bits<4> CRm;
3706
3707 let Inst{3-0} = CRm;
3708 let Inst{4} = 0;
3709 let Inst{7-5} = opc2;
3710 let Inst{11-8} = cop;
3711 let Inst{15-12} = CRd;
3712 let Inst{19-16} = CRn;
3713 let Inst{23-20} = opc1;
3714}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003715
3716
3717
3718//===----------------------------------------------------------------------===//
3719// Non-Instruction Patterns
3720//
3721
3722// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00003723let AddedComplexity = 16 in {
3724def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003725 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003726def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003727 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003728def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
3729 Requires<[HasT2ExtractPack, IsThumb2]>;
3730def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
3731 (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3732 Requires<[HasT2ExtractPack, IsThumb2]>;
3733def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
3734 (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3735 Requires<[HasT2ExtractPack, IsThumb2]>;
3736}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003737
Jim Grosbach70327412011-07-27 17:48:13 +00003738def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003739 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003740def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003741 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003742def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
3743 (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3744 Requires<[HasT2ExtractPack, IsThumb2]>;
3745def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
3746 (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3747 Requires<[HasT2ExtractPack, IsThumb2]>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003748
3749// Atomic load/store patterns
3750def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr),
3751 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003752def : T2Pat<(atomic_load_8 t2addrmode_negimm8:$addr),
3753 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003754def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr),
3755 (t2LDRBs t2addrmode_so_reg:$addr)>;
3756def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr),
3757 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003758def : T2Pat<(atomic_load_16 t2addrmode_negimm8:$addr),
3759 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003760def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr),
3761 (t2LDRHs t2addrmode_so_reg:$addr)>;
3762def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr),
3763 (t2LDRi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003764def : T2Pat<(atomic_load_32 t2addrmode_negimm8:$addr),
3765 (t2LDRi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003766def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr),
3767 (t2LDRs t2addrmode_so_reg:$addr)>;
3768def : T2Pat<(atomic_store_8 t2addrmode_imm12:$addr, GPR:$val),
3769 (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003770def : T2Pat<(atomic_store_8 t2addrmode_negimm8:$addr, GPR:$val),
3771 (t2STRBi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003772def : T2Pat<(atomic_store_8 t2addrmode_so_reg:$addr, GPR:$val),
3773 (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>;
3774def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val),
3775 (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003776def : T2Pat<(atomic_store_16 t2addrmode_negimm8:$addr, GPR:$val),
3777 (t2STRHi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003778def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val),
3779 (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>;
3780def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val),
3781 (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003782def : T2Pat<(atomic_store_32 t2addrmode_negimm8:$addr, GPR:$val),
3783 (t2STRi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003784def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val),
3785 (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>;
Jim Grosbach72335d52011-08-31 18:23:08 +00003786
3787
3788//===----------------------------------------------------------------------===//
3789// Assembler aliases
3790//
3791
3792// Aliases for ADC without the ".w" optional width specifier.
3793def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $Rm",
3794 (t2ADCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3795def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $ShiftedRm",
3796 (t2ADCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3797 pred:$p, cc_out:$s)>;
3798
3799// Aliases for SBC without the ".w" optional width specifier.
3800def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $Rm",
3801 (t2SBCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3802def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $ShiftedRm",
3803 (t2SBCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3804 pred:$p, cc_out:$s)>;
3805
Jim Grosbachf0851e52011-09-02 18:14:46 +00003806// Aliases for ADD without the ".w" optional width specifier.
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003807def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +00003808 (t2ADDri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003809def : t2InstAlias<"add${p} $Rd, $Rn, $imm",
Jim Grosbachf0851e52011-09-02 18:14:46 +00003810 (t2ADDri12 rGPR:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
3811def : t2InstAlias<"add${s}${p} $Rd, $Rn, $Rm",
3812 (t2ADDrr rGPR:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3813def : t2InstAlias<"add${s}${p} $Rd, $Rn, $ShiftedRm",
3814 (t2ADDrs rGPR:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
3815 pred:$p, cc_out:$s)>;
Jim Grosbachef88a922011-09-06 21:44:58 +00003816
3817// Alias for compares without the ".w" optional width specifier.
3818def : t2InstAlias<"cmn${p} $Rn, $Rm",
3819 (t2CMNzrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3820def : t2InstAlias<"teq${p} $Rn, $Rm",
3821 (t2TEQrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3822def : t2InstAlias<"tst${p} $Rn, $Rm",
3823 (t2TSTrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3824
Jim Grosbach06c1a512011-09-06 22:14:58 +00003825// Memory barriers
3826def : InstAlias<"dmb", (t2DMB 0xf)>, Requires<[IsThumb2, HasDB]>;
3827def : InstAlias<"dsb", (t2DSB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbachaa833e52011-09-06 22:53:27 +00003828def : InstAlias<"isb", (t2ISB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003829
Jim Grosbach0811fe12011-09-09 19:42:40 +00003830// Alias for LDR, LDRB, LDRH, LDRSB, and LDRSH without the ".w" optional
3831// width specifier.
Jim Grosbach8bb5a862011-09-07 21:41:25 +00003832def : t2InstAlias<"ldr${p} $Rt, $addr",
3833 (t2LDRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3834def : t2InstAlias<"ldrb${p} $Rt, $addr",
3835 (t2LDRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3836def : t2InstAlias<"ldrh${p} $Rt, $addr",
3837 (t2LDRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00003838def : t2InstAlias<"ldrsb${p} $Rt, $addr",
3839 (t2LDRSBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3840def : t2InstAlias<"ldrsh${p} $Rt, $addr",
3841 (t2LDRSHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3842
Jim Grosbachab899c12011-09-07 23:10:15 +00003843def : t2InstAlias<"ldr${p} $Rt, $addr",
3844 (t2LDRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3845def : t2InstAlias<"ldrb${p} $Rt, $addr",
3846 (t2LDRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3847def : t2InstAlias<"ldrh${p} $Rt, $addr",
3848 (t2LDRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00003849def : t2InstAlias<"ldrsb${p} $Rt, $addr",
3850 (t2LDRSBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3851def : t2InstAlias<"ldrsh${p} $Rt, $addr",
3852 (t2LDRSHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;