blob: 8567ca47b7c8a2c92b5abd9b79b47b5a804215cf [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000019#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000023#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000024#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000025#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000026#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000027#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000028#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000029#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000030#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000037#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000038#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000039#include "llvm/Support/ErrorHandling.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Dan Gohman2f67df72009-09-03 17:18:51 +000050// Disable16Bit - 16-bit operations typically have a larger encoding than
51// corresponding 32-bit instructions, and 16-bit code is slow on some
52// processors. This is an experimental flag to disable 16-bit operations
53// (which forces them to be Legalized to 32-bit operations).
54static cl::opt<bool>
55Disable16Bit("disable-16bit", cl::Hidden,
56 cl::desc("Disable use of 16-bit instructions"));
57
Evan Cheng10e86422008-04-25 19:11:04 +000058// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000059static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000060 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000061
Chris Lattnerf0144122009-07-28 03:13:23 +000062static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
63 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
64 default: llvm_unreachable("unknown subtarget type");
65 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000066 if (TM.getSubtarget<X86Subtarget>().is64Bit())
67 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000068 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000069 case X86Subtarget::isELF:
70 return new TargetLoweringObjectFileELF();
71 case X86Subtarget::isMingw:
72 case X86Subtarget::isCygwin:
73 case X86Subtarget::isWindows:
74 return new TargetLoweringObjectFileCOFF();
75 }
Eric Christopherfd179292009-08-27 18:07:15 +000076
Chris Lattnerf0144122009-07-28 03:13:23 +000077}
78
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000079X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000080 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000081 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000082 X86ScalarSSEf64 = Subtarget->hasSSE2();
83 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000084 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000085
Anton Korobeynikov2365f512007-07-14 14:06:15 +000086 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000087 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000088
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000089 // Set up the TargetLowering object.
90
91 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000093 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000094 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000095 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000096
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000097 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000098 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000099 setUseUnderscoreSetJmp(false);
100 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000101 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000102 // MS runtime is weird: it exports _setjmp, but longjmp!
103 setUseUnderscoreSetJmp(true);
104 setUseUnderscoreLongJmp(false);
105 } else {
106 setUseUnderscoreSetJmp(true);
107 setUseUnderscoreLongJmp(true);
108 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000109
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000110 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000112 if (!Disable16Bit)
113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000122 if (!Disable16Bit)
123 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000125 if (!Disable16Bit)
126 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
128 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000129
130 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
133 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
136 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000137
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000138 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
139 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
142 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000143
Evan Cheng25ab6902006-09-08 06:48:29 +0000144 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
146 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000147 } else if (!UseSoftFloat) {
148 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000149 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000151 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000152 // We have an algorithm for SSE2, and we turn this into a 64-bit
153 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000156
157 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
158 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
160 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000161
Devang Patel6a784892009-06-05 18:48:29 +0000162 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // SSE has no i16 to fp conversion, only i32
164 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000166 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
170 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000172 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
174 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000175 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000176
Dale Johannesen73328d12007-09-19 23:55:34 +0000177 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
178 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
180 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000181
Evan Cheng02568ff2006-01-30 22:13:22 +0000182 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
183 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
185 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000186
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000187 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000189 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000191 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000194 }
195
196 // Handle FP_TO_UINT by promoting the destination to a larger signed
197 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
199 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
200 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000201
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
204 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000205 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000206 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000207 // Expand FP_TO_UINT into a select.
208 // FIXME: We would like to use a Custom expander here eventually to do
209 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000211 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000212 // With SSE3 we can use fisttpll to convert to a signed i64; without
213 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000216
Chris Lattner399610a2006-12-05 18:22:22 +0000217 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000218 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
220 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000221 }
Chris Lattner21f66852005-12-23 05:15:23 +0000222
Dan Gohmanb00ee212008-02-18 19:34:53 +0000223 // Scalar integer divide and remainder are lowered to use operations that
224 // produce two results, to match the available instructions. This exposes
225 // the two-result form to trivial CSE, which is able to combine x/y and x%y
226 // into a single instruction.
227 //
228 // Scalar integer multiply-high is also lowered to use two-result
229 // operations, to match the available instructions. However, plain multiply
230 // (low) operations are left as Legal, as there are single-result
231 // instructions for this in x86. Using the two-result multiply instructions
232 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
234 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
235 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
236 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
237 setOperationAction(ISD::SREM , MVT::i8 , Expand);
238 setOperationAction(ISD::UREM , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
240 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
241 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
242 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
243 setOperationAction(ISD::SREM , MVT::i16 , Expand);
244 setOperationAction(ISD::UREM , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
246 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
247 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
248 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
249 setOperationAction(ISD::SREM , MVT::i32 , Expand);
250 setOperationAction(ISD::UREM , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
252 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
253 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
254 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
255 setOperationAction(ISD::SREM , MVT::i64 , Expand);
256 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000257
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
259 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
260 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
261 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000262 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
264 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
266 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
267 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
268 setOperationAction(ISD::FREM , MVT::f32 , Expand);
269 setOperationAction(ISD::FREM , MVT::f64 , Expand);
270 setOperationAction(ISD::FREM , MVT::f80 , Expand);
271 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000272
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
274 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
275 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
276 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000277 if (Disable16Bit) {
278 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
279 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
280 } else {
281 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
283 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000300 if (Disable16Bit)
301 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
302 else
303 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
306 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
307 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
308 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000309 if (Disable16Bit)
310 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
311 else
312 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
314 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
315 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
316 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000322
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000323 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
325 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
326 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
327 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000328 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
330 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
334 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
335 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
336 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000337 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000338 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000339 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
341 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
342 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000343 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
345 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
346 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000347 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000348
Evan Chengd2cde682008-03-10 19:38:10 +0000349 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000351
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000352 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000354
Mon P Wang63307c32008-05-05 19:05:59 +0000355 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000366 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 }
375
Evan Cheng3c992d22006-03-07 02:02:57 +0000376 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000377 if (!Subtarget->isTargetDarwin() &&
378 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000379 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000381 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000382
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
384 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
385 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
386 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000387 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 setExceptionPointerRegister(X86::RAX);
389 setExceptionSelectorRegister(X86::RDX);
390 } else {
391 setExceptionPointerRegister(X86::EAX);
392 setExceptionSelectorRegister(X86::EDX);
393 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000396
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000400
Nate Begemanacc398c2006-01-25 18:21:52 +0000401 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VASTART , MVT::Other, Custom);
403 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000404 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::VAARG , MVT::Other, Custom);
406 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000407 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::VAARG , MVT::Other, Expand);
409 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000410 }
Evan Chengae642192007-03-02 23:16:35 +0000411
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
413 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000414 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000416 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000418 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000420
Evan Chengc7ce29b2009-02-13 22:36:38 +0000421 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000422 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000423 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
425 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000426
Evan Cheng223547a2006-01-31 22:28:30 +0000427 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::FABS , MVT::f64, Custom);
429 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000430
431 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::FNEG , MVT::f64, Custom);
433 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000434
Evan Cheng68c47cb2007-01-05 07:55:56 +0000435 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
437 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000438
Evan Chengd25e9e82006-02-02 00:28:23 +0000439 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FSIN , MVT::f64, Expand);
441 setOperationAction(ISD::FCOS , MVT::f64, Expand);
442 setOperationAction(ISD::FSIN , MVT::f32, Expand);
443 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000444
Chris Lattnera54aa942006-01-29 06:26:08 +0000445 // Expand FP immediates into loads from the stack, except for the special
446 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000447 addLegalFPImmediate(APFloat(+0.0)); // xorpd
448 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000449 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000450 // Use SSE for f32, x87 for f64.
451 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
453 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000454
455 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000457
458 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000460
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
465 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000466
467 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::FSIN , MVT::f32, Expand);
469 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
Nate Begemane1795842008-02-14 08:57:00 +0000471 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000472 addLegalFPImmediate(APFloat(+0.0f)); // xorps
473 addLegalFPImmediate(APFloat(+0.0)); // FLD0
474 addLegalFPImmediate(APFloat(+1.0)); // FLD1
475 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
476 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
477
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000479 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
480 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000482 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000483 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000484 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
486 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000487
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
489 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
490 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000492
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000493 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000494 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
495 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000496 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000497 addLegalFPImmediate(APFloat(+0.0)); // FLD0
498 addLegalFPImmediate(APFloat(+1.0)); // FLD1
499 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
500 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000501 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
502 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
503 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
504 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000505 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000506
Dale Johannesen59a58732007-08-05 18:49:15 +0000507 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000508 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000509 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
510 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
511 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000512 {
513 bool ignored;
514 APFloat TmpFlt(+0.0);
515 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
516 &ignored);
517 addLegalFPImmediate(TmpFlt); // FLD0
518 TmpFlt.changeSign();
519 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
520 APFloat TmpFlt2(+1.0);
521 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
522 &ignored);
523 addLegalFPImmediate(TmpFlt2); // FLD1
524 TmpFlt2.changeSign();
525 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
526 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000527
Evan Chengc7ce29b2009-02-13 22:36:38 +0000528 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
530 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000531 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000532 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000533
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000534 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
536 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000538
Owen Anderson825b72b2009-08-11 20:47:22 +0000539 setOperationAction(ISD::FLOG, MVT::f80, Expand);
540 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
542 setOperationAction(ISD::FEXP, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000544
Mon P Wangf007a8b2008-11-06 05:31:54 +0000545 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000546 // (for widening) or expand (for scalarization). Then we will selectively
547 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
549 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
550 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
565 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000598 }
599
Evan Chengc7ce29b2009-02-13 22:36:38 +0000600 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
601 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000602 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000603 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
604 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
605 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
606 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
607 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000608
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
610 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
611 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
612 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000613
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
615 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
616 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
617 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000618
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
620 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::AND, MVT::v8i8, Promote);
623 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
624 setOperationAction(ISD::AND, MVT::v4i16, Promote);
625 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
626 setOperationAction(ISD::AND, MVT::v2i32, Promote);
627 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
628 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000629
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 setOperationAction(ISD::OR, MVT::v8i8, Promote);
631 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
632 setOperationAction(ISD::OR, MVT::v4i16, Promote);
633 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
634 setOperationAction(ISD::OR, MVT::v2i32, Promote);
635 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
636 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000637
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
639 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
640 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
641 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
642 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
643 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
644 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000645
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
647 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
648 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
649 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
650 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
651 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
652 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
653 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
654 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000655
Owen Anderson825b72b2009-08-11 20:47:22 +0000656 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
657 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
658 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
659 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
660 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000661
Owen Anderson825b72b2009-08-11 20:47:22 +0000662 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
663 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
664 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
665 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000666
Owen Anderson825b72b2009-08-11 20:47:22 +0000667 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
668 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
669 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
670 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000671
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000673
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
675 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
676 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
677 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
678 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
679 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
680 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
681 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
682 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000683 }
684
Evan Cheng92722532009-03-26 23:06:32 +0000685 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000686 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000687
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
689 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
690 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
691 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
692 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
693 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
694 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
695 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
696 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
697 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
698 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
699 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000700 }
701
Evan Cheng92722532009-03-26 23:06:32 +0000702 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000703 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000704
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000705 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
706 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
708 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
709 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
710 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000711
Owen Anderson825b72b2009-08-11 20:47:22 +0000712 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
713 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
714 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
715 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
716 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
717 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
718 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
719 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
720 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
721 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
722 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
723 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
724 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
725 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
726 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
727 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000728
Owen Anderson825b72b2009-08-11 20:47:22 +0000729 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
730 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
731 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
732 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000733
Owen Anderson825b72b2009-08-11 20:47:22 +0000734 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
735 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
736 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
737 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
738 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000739
Evan Cheng2c3ae372006-04-12 21:21:57 +0000740 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000741 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
742 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000743 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000744 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000745 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000746 // Do not attempt to custom lower non-128-bit vectors
747 if (!VT.is128BitVector())
748 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 setOperationAction(ISD::BUILD_VECTOR,
750 VT.getSimpleVT().SimpleTy, Custom);
751 setOperationAction(ISD::VECTOR_SHUFFLE,
752 VT.getSimpleVT().SimpleTy, Custom);
753 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
754 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000755 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000756
Owen Anderson825b72b2009-08-11 20:47:22 +0000757 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
758 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
759 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
760 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
761 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
762 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000763
Nate Begemancdd1eec2008-02-12 22:51:28 +0000764 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
766 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000767 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000768
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000769 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000770 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
771 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000772 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000773
774 // Do not attempt to promote non-128-bit vectors
775 if (!VT.is128BitVector()) {
776 continue;
777 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000778 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000779 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000780 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000782 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000783 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000784 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000786 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000787 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000788 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000789
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000791
Evan Cheng2c3ae372006-04-12 21:21:57 +0000792 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000793 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
794 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
795 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
796 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000797
Owen Anderson825b72b2009-08-11 20:47:22 +0000798 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
799 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000800 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
802 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000803 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000804 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000805
Nate Begeman14d12ca2008-02-11 04:19:36 +0000806 if (Subtarget->hasSSE41()) {
807 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000809
810 // i8 and i16 vectors are custom , because the source register and source
811 // source memory operand types are not the same width. f32 vectors are
812 // custom since the immediate controlling the insert encodes additional
813 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
815 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
816 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
817 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000818
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
820 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
821 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
822 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000823
824 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
826 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000827 }
828 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000829
Nate Begeman30a0de92008-07-17 16:51:19 +0000830 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000831 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000832 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000833
David Greene9b9838d2009-06-29 16:47:10 +0000834 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
836 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
837 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
838 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000839
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
841 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
842 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
843 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
844 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
845 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
846 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
847 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
848 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
849 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
850 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
851 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
852 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
853 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
854 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000855
856 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000857 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
858 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
859 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
860 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
861 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
862 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
863 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
864 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
865 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
866 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
867 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
868 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
869 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
870 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000871
Owen Anderson825b72b2009-08-11 20:47:22 +0000872 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
873 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
874 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
875 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000876
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
878 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
879 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
880 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
881 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000882
Owen Anderson825b72b2009-08-11 20:47:22 +0000883 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
884 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
885 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
886 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
887 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
888 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000889
890#if 0
891 // Not sure we want to do this since there are no 256-bit integer
892 // operations in AVX
893
894 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
895 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
897 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000898
899 // Do not attempt to custom lower non-power-of-2 vectors
900 if (!isPowerOf2_32(VT.getVectorNumElements()))
901 continue;
902
903 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
904 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
905 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
906 }
907
908 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
910 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000911 }
David Greene9b9838d2009-06-29 16:47:10 +0000912#endif
913
914#if 0
915 // Not sure we want to do this since there are no 256-bit integer
916 // operations in AVX
917
918 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
919 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
921 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000922
923 if (!VT.is256BitVector()) {
924 continue;
925 }
926 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000928 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000930 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000931 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000932 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000934 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000935 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000936 }
937
Owen Anderson825b72b2009-08-11 20:47:22 +0000938 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000939#endif
940 }
941
Evan Cheng6be2c582006-04-05 23:38:46 +0000942 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000943 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000944
Bill Wendling74c37652008-12-09 22:08:41 +0000945 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000946 setOperationAction(ISD::SADDO, MVT::i32, Custom);
947 setOperationAction(ISD::SADDO, MVT::i64, Custom);
948 setOperationAction(ISD::UADDO, MVT::i32, Custom);
949 setOperationAction(ISD::UADDO, MVT::i64, Custom);
950 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
951 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
952 setOperationAction(ISD::USUBO, MVT::i32, Custom);
953 setOperationAction(ISD::USUBO, MVT::i64, Custom);
954 setOperationAction(ISD::SMULO, MVT::i32, Custom);
955 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000956
Evan Chengd54f2d52009-03-31 19:38:51 +0000957 if (!Subtarget->is64Bit()) {
958 // These libcalls are not available in 32-bit.
959 setLibcallName(RTLIB::SHL_I128, 0);
960 setLibcallName(RTLIB::SRL_I128, 0);
961 setLibcallName(RTLIB::SRA_I128, 0);
962 }
963
Evan Cheng206ee9d2006-07-07 08:33:52 +0000964 // We have target-specific dag combine patterns for the following nodes:
965 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000966 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000967 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000968 setTargetDAGCombine(ISD::SHL);
969 setTargetDAGCombine(ISD::SRA);
970 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000971 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000972 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000973 if (Subtarget->is64Bit())
974 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000975
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000976 computeRegisterProperties();
977
Evan Cheng87ed7162006-02-14 08:25:08 +0000978 // FIXME: These should be based on subtarget info. Plus, the values should
979 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000980 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
981 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
982 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +0000983 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000984 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000985}
986
Scott Michel5b8f82e2008-03-10 15:42:14 +0000987
Owen Anderson825b72b2009-08-11 20:47:22 +0000988MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
989 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000990}
991
992
Evan Cheng29286502008-01-23 23:17:41 +0000993/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
994/// the desired ByVal argument alignment.
995static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
996 if (MaxAlign == 16)
997 return;
998 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
999 if (VTy->getBitWidth() == 128)
1000 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001001 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1002 unsigned EltAlign = 0;
1003 getMaxByValAlign(ATy->getElementType(), EltAlign);
1004 if (EltAlign > MaxAlign)
1005 MaxAlign = EltAlign;
1006 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1007 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1008 unsigned EltAlign = 0;
1009 getMaxByValAlign(STy->getElementType(i), EltAlign);
1010 if (EltAlign > MaxAlign)
1011 MaxAlign = EltAlign;
1012 if (MaxAlign == 16)
1013 break;
1014 }
1015 }
1016 return;
1017}
1018
1019/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1020/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001021/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1022/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001023unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001024 if (Subtarget->is64Bit()) {
1025 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001026 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001027 if (TyAlign > 8)
1028 return TyAlign;
1029 return 8;
1030 }
1031
Evan Cheng29286502008-01-23 23:17:41 +00001032 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001033 if (Subtarget->hasSSE1())
1034 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001035 return Align;
1036}
Chris Lattner2b02a442007-02-25 08:29:00 +00001037
Evan Chengf0df0312008-05-15 08:39:06 +00001038/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001039/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001040/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001041/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001042EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001043X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001044 bool isSrcConst, bool isSrcStr,
1045 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001046 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1047 // linux. This is because the stack realignment code can't handle certain
1048 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001049 const Function *F = DAG.getMachineFunction().getFunction();
1050 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1051 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001052 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001053 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001054 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001055 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001056 }
Evan Chengf0df0312008-05-15 08:39:06 +00001057 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001058 return MVT::i64;
1059 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001060}
1061
Evan Chengcc415862007-11-09 01:32:10 +00001062/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1063/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001064SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001065 SelectionDAG &DAG) const {
1066 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001067 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001068 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001069 // This doesn't have DebugLoc associated with it, but is not really the
1070 // same as a Register.
1071 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1072 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001073 return Table;
1074}
1075
Bill Wendlingb4202b82009-07-01 18:50:55 +00001076/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001077unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001078 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001079}
1080
Chris Lattner2b02a442007-02-25 08:29:00 +00001081//===----------------------------------------------------------------------===//
1082// Return Value Calling Convention Implementation
1083//===----------------------------------------------------------------------===//
1084
Chris Lattner59ed56b2007-02-28 04:55:35 +00001085#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001086
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001087bool
1088X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1089 const SmallVectorImpl<EVT> &OutTys,
1090 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1091 SelectionDAG &DAG) {
1092 SmallVector<CCValAssign, 16> RVLocs;
1093 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1094 RVLocs, *DAG.getContext());
1095 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1096}
1097
Dan Gohman98ca4f22009-08-05 01:29:28 +00001098SDValue
1099X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001100 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001101 const SmallVectorImpl<ISD::OutputArg> &Outs,
1102 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001103
Chris Lattner9774c912007-02-27 05:28:59 +00001104 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001105 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1106 RVLocs, *DAG.getContext());
1107 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001108
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001109 // If this is the first return lowered for this function, add the regs to the
1110 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001111 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001112 for (unsigned i = 0; i != RVLocs.size(); ++i)
1113 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001114 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001115 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001116
Dan Gohman475871a2008-07-27 21:46:04 +00001117 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001118
Dan Gohman475871a2008-07-27 21:46:04 +00001119 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001120 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1121 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001122 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001123
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001124 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001125 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1126 CCValAssign &VA = RVLocs[i];
1127 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001128 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001129
Chris Lattner447ff682008-03-11 03:23:40 +00001130 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1131 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001132 if (VA.getLocReg() == X86::ST0 ||
1133 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001134 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1135 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001136 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001137 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001138 RetOps.push_back(ValToCopy);
1139 // Don't emit a copytoreg.
1140 continue;
1141 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001142
Evan Cheng242b38b2009-02-23 09:03:22 +00001143 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1144 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001145 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001146 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001147 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001148 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001149 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001150 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001151 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001152 }
1153
Dale Johannesendd64c412009-02-04 00:33:20 +00001154 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001155 Flag = Chain.getValue(1);
1156 }
Dan Gohman61a92132008-04-21 23:59:07 +00001157
1158 // The x86-64 ABI for returning structs by value requires that we copy
1159 // the sret argument into %rax for the return. We saved the argument into
1160 // a virtual register in the entry block, so now we copy the value out
1161 // and into %rax.
1162 if (Subtarget->is64Bit() &&
1163 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1164 MachineFunction &MF = DAG.getMachineFunction();
1165 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1166 unsigned Reg = FuncInfo->getSRetReturnReg();
1167 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001168 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001169 FuncInfo->setSRetReturnReg(Reg);
1170 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001171 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001172
Dale Johannesendd64c412009-02-04 00:33:20 +00001173 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001174 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001175
1176 // RAX now acts like a return value.
1177 MF.getRegInfo().addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001178 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001179
Chris Lattner447ff682008-03-11 03:23:40 +00001180 RetOps[0] = Chain; // Update chain.
1181
1182 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001183 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001184 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001185
1186 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001187 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001188}
1189
Dan Gohman98ca4f22009-08-05 01:29:28 +00001190/// LowerCallResult - Lower the result values of a call into the
1191/// appropriate copies out of appropriate physical registers.
1192///
1193SDValue
1194X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001195 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001196 const SmallVectorImpl<ISD::InputArg> &Ins,
1197 DebugLoc dl, SelectionDAG &DAG,
1198 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001199
Chris Lattnere32bbf62007-02-28 07:09:55 +00001200 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001201 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001202 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001203 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001204 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001205 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001206
Chris Lattner3085e152007-02-25 08:59:22 +00001207 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001208 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001209 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001210 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001211
Torok Edwin3f142c32009-02-01 18:15:56 +00001212 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001213 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001214 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001215 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001216 }
1217
Chris Lattner8e6da152008-03-10 21:08:41 +00001218 // If this is a call to a function that returns an fp value on the floating
1219 // point stack, but where we prefer to use the value in xmm registers, copy
1220 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001221 if ((VA.getLocReg() == X86::ST0 ||
1222 VA.getLocReg() == X86::ST1) &&
1223 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001224 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001225 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001226
Evan Cheng79fb3b42009-02-20 20:43:02 +00001227 SDValue Val;
1228 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001229 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1230 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1231 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001232 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001233 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001234 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1235 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001236 } else {
1237 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001238 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001239 Val = Chain.getValue(0);
1240 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001241 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1242 } else {
1243 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1244 CopyVT, InFlag).getValue(1);
1245 Val = Chain.getValue(0);
1246 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001247 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001248
Dan Gohman37eed792009-02-04 17:28:58 +00001249 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001250 // Round the F80 the right size, which also moves to the appropriate xmm
1251 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001252 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001253 // This truncation won't change the value.
1254 DAG.getIntPtrConstant(1));
1255 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001256
Dan Gohman98ca4f22009-08-05 01:29:28 +00001257 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001258 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001259
Dan Gohman98ca4f22009-08-05 01:29:28 +00001260 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001261}
1262
1263
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001264//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001265// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001266//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001267// StdCall calling convention seems to be standard for many Windows' API
1268// routines and around. It differs from C calling convention just a little:
1269// callee should clean up the stack, not caller. Symbols should be also
1270// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001271// For info on fast calling convention see Fast Calling Convention (tail call)
1272// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001273
Dan Gohman98ca4f22009-08-05 01:29:28 +00001274/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001275/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001276static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1277 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001278 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001279
Dan Gohman98ca4f22009-08-05 01:29:28 +00001280 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001281}
1282
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001283/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001284/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001285static bool
1286ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1287 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001288 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001289
Dan Gohman98ca4f22009-08-05 01:29:28 +00001290 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001291}
1292
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001293/// IsCalleePop - Determines whether the callee is required to pop its
1294/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001295bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001296 if (IsVarArg)
1297 return false;
1298
Dan Gohman095cc292008-09-13 01:54:27 +00001299 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001300 default:
1301 return false;
1302 case CallingConv::X86_StdCall:
1303 return !Subtarget->is64Bit();
1304 case CallingConv::X86_FastCall:
1305 return !Subtarget->is64Bit();
1306 case CallingConv::Fast:
1307 return PerformTailCallOpt;
1308 }
1309}
1310
Dan Gohman095cc292008-09-13 01:54:27 +00001311/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1312/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001313CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001314 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001315 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001316 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001317 else
1318 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001319 }
1320
Gordon Henriksen86737662008-01-05 16:56:59 +00001321 if (CC == CallingConv::X86_FastCall)
1322 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001323 else if (CC == CallingConv::Fast)
1324 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001325 else
1326 return CC_X86_32_C;
1327}
1328
Dan Gohman98ca4f22009-08-05 01:29:28 +00001329/// NameDecorationForCallConv - Selects the appropriate decoration to
1330/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001331NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001332X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001333 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001334 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001335 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001336 return StdCall;
1337 return None;
1338}
1339
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001340
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001341/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1342/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001343/// the specific parameter attribute. The copy will be passed as a byval
1344/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001345static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001346CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001347 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1348 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001349 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001350 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001351 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001352}
1353
Dan Gohman98ca4f22009-08-05 01:29:28 +00001354SDValue
1355X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001356 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001357 const SmallVectorImpl<ISD::InputArg> &Ins,
1358 DebugLoc dl, SelectionDAG &DAG,
1359 const CCValAssign &VA,
1360 MachineFrameInfo *MFI,
1361 unsigned i) {
1362
Rafael Espindola7effac52007-09-14 15:48:13 +00001363 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001364 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1365 bool AlwaysUseMutable = (CallConv==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001366 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001367 EVT ValVT;
1368
1369 // If value is passed by pointer we have address passed instead of the value
1370 // itself.
1371 if (VA.getLocInfo() == CCValAssign::Indirect)
1372 ValVT = VA.getLocVT();
1373 else
1374 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001375
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001376 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001377 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001378 // In case of tail call optimization mark all arguments mutable. Since they
1379 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov22472762009-08-14 18:19:10 +00001380 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
David Greene3f2bf852009-11-12 20:49:22 +00001381 VA.getLocMemOffset(), isImmutable, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001382 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001383 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001384 return FIN;
Anton Korobeynikov22472762009-08-14 18:19:10 +00001385 return DAG.getLoad(ValVT, dl, Chain, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001386 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001387}
1388
Dan Gohman475871a2008-07-27 21:46:04 +00001389SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001390X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001391 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001392 bool isVarArg,
1393 const SmallVectorImpl<ISD::InputArg> &Ins,
1394 DebugLoc dl,
1395 SelectionDAG &DAG,
1396 SmallVectorImpl<SDValue> &InVals) {
1397
Evan Cheng1bc78042006-04-26 01:20:17 +00001398 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001399 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001400
Gordon Henriksen86737662008-01-05 16:56:59 +00001401 const Function* Fn = MF.getFunction();
1402 if (Fn->hasExternalLinkage() &&
1403 Subtarget->isTargetCygMing() &&
1404 Fn->getName() == "main")
1405 FuncInfo->setForceFramePointer(true);
1406
1407 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001408 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001409
Evan Cheng1bc78042006-04-26 01:20:17 +00001410 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001411 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001412 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001413
Dan Gohman98ca4f22009-08-05 01:29:28 +00001414 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001415 "Var args not supported with calling convention fastcc");
1416
Chris Lattner638402b2007-02-28 07:00:42 +00001417 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001418 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001419 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1420 ArgLocs, *DAG.getContext());
1421 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001422
Chris Lattnerf39f7712007-02-28 05:46:49 +00001423 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001424 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001425 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1426 CCValAssign &VA = ArgLocs[i];
1427 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1428 // places.
1429 assert(VA.getValNo() != LastVal &&
1430 "Don't support value assigned to multiple locs yet");
1431 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001432
Chris Lattnerf39f7712007-02-28 05:46:49 +00001433 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001434 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001435 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001436 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001437 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001438 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001439 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001440 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001441 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001442 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001443 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001444 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001445 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001446 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1447 RC = X86::VR64RegisterClass;
1448 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001449 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001450
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001451 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001452 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001453
Chris Lattnerf39f7712007-02-28 05:46:49 +00001454 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1455 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1456 // right size.
1457 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001458 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001459 DAG.getValueType(VA.getValVT()));
1460 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001461 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001462 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001463 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001464 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001465
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001466 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001467 // Handle MMX values passed in XMM regs.
1468 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001469 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1470 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001471 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1472 } else
1473 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001474 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001475 } else {
1476 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001477 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001478 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001479
1480 // If value is passed via pointer - do a load.
1481 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001482 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001483
Dan Gohman98ca4f22009-08-05 01:29:28 +00001484 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001485 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001486
Dan Gohman61a92132008-04-21 23:59:07 +00001487 // The x86-64 ABI for returning structs by value requires that we copy
1488 // the sret argument into %rax for the return. Save the argument into
1489 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001490 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001491 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1492 unsigned Reg = FuncInfo->getSRetReturnReg();
1493 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001494 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001495 FuncInfo->setSRetReturnReg(Reg);
1496 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001497 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001498 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001499 }
1500
Chris Lattnerf39f7712007-02-28 05:46:49 +00001501 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001502 // align stack specially for tail calls
Dan Gohman98ca4f22009-08-05 01:29:28 +00001503 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001504 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001505
Evan Cheng1bc78042006-04-26 01:20:17 +00001506 // If the function takes variable number of arguments, make a frame index for
1507 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001508 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001509 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001510 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001511 }
1512 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001513 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1514
1515 // FIXME: We should really autogenerate these arrays
1516 static const unsigned GPR64ArgRegsWin64[] = {
1517 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001518 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001519 static const unsigned XMMArgRegsWin64[] = {
1520 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1521 };
1522 static const unsigned GPR64ArgRegs64Bit[] = {
1523 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1524 };
1525 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001526 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1527 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1528 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001529 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1530
1531 if (IsWin64) {
1532 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1533 GPR64ArgRegs = GPR64ArgRegsWin64;
1534 XMMArgRegs = XMMArgRegsWin64;
1535 } else {
1536 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1537 GPR64ArgRegs = GPR64ArgRegs64Bit;
1538 XMMArgRegs = XMMArgRegs64Bit;
1539 }
1540 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1541 TotalNumIntRegs);
1542 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1543 TotalNumXMMRegs);
1544
Devang Patel578efa92009-06-05 21:57:13 +00001545 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001546 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001547 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001548 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001549 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001550 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001551 // Kernel mode asks for SSE to be disabled, so don't push them
1552 // on the stack.
1553 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001554
Gordon Henriksen86737662008-01-05 16:56:59 +00001555 // For X86-64, if there are vararg parameters that are passed via
1556 // registers, then we must store them to their spots on the stack so they
1557 // may be loaded by deferencing the result of va_next.
1558 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001559 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1560 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001561 TotalNumXMMRegs * 16, 16,
1562 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001563
Gordon Henriksen86737662008-01-05 16:56:59 +00001564 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001565 SmallVector<SDValue, 8> MemOps;
1566 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001567 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001568 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001569 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1570 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001571 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1572 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001573 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001574 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001575 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001576 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001577 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001578 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001579 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001580 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001581
Dan Gohmanface41a2009-08-16 21:24:25 +00001582 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1583 // Now store the XMM (fp + vector) parameter registers.
1584 SmallVector<SDValue, 11> SaveXMMOps;
1585 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001586
Dan Gohmanface41a2009-08-16 21:24:25 +00001587 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1588 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1589 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001590
Dan Gohmanface41a2009-08-16 21:24:25 +00001591 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1592 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001593
Dan Gohmanface41a2009-08-16 21:24:25 +00001594 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1595 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1596 X86::VR128RegisterClass);
1597 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1598 SaveXMMOps.push_back(Val);
1599 }
1600 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1601 MVT::Other,
1602 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001603 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001604
1605 if (!MemOps.empty())
1606 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1607 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001608 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001609 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001610
Gordon Henriksen86737662008-01-05 16:56:59 +00001611 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001612 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001613 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001614 BytesCallerReserves = 0;
1615 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001616 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001617 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001618 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001619 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001620 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001621 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001622
Gordon Henriksen86737662008-01-05 16:56:59 +00001623 if (!Is64Bit) {
1624 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001625 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001626 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1627 }
Evan Cheng25caf632006-05-23 21:06:34 +00001628
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001629 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001630
Dan Gohman98ca4f22009-08-05 01:29:28 +00001631 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001632}
1633
Dan Gohman475871a2008-07-27 21:46:04 +00001634SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001635X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1636 SDValue StackPtr, SDValue Arg,
1637 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001638 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001639 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001640 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001641 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001642 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001643 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001644 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001645 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001646 }
Dale Johannesenace16102009-02-03 19:33:06 +00001647 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001648 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001649}
1650
Bill Wendling64e87322009-01-16 19:25:27 +00001651/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001652/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001653SDValue
1654X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001655 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001656 SDValue Chain,
1657 bool IsTailCall,
1658 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001659 int FPDiff,
1660 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001661 if (!IsTailCall || FPDiff==0) return Chain;
1662
1663 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001664 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001665 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001666
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001667 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001668 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001669 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001670}
1671
1672/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1673/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001674static SDValue
1675EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001676 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001677 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001678 // Store the return address to the appropriate stack slot.
1679 if (!FPDiff) return Chain;
1680 // Calculate the new stack slot for the return address.
1681 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001682 int NewReturnAddrFI =
David Greene3f2bf852009-11-12 20:49:22 +00001683 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize,
1684 true, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001685 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001686 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001687 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001688 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001689 return Chain;
1690}
1691
Dan Gohman98ca4f22009-08-05 01:29:28 +00001692SDValue
1693X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001694 CallingConv::ID CallConv, bool isVarArg,
1695 bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001696 const SmallVectorImpl<ISD::OutputArg> &Outs,
1697 const SmallVectorImpl<ISD::InputArg> &Ins,
1698 DebugLoc dl, SelectionDAG &DAG,
1699 SmallVectorImpl<SDValue> &InVals) {
Gordon Henriksenae636f82008-01-03 16:47:34 +00001700
Dan Gohman98ca4f22009-08-05 01:29:28 +00001701 MachineFunction &MF = DAG.getMachineFunction();
1702 bool Is64Bit = Subtarget->is64Bit();
1703 bool IsStructRet = CallIsStructReturn(Outs);
1704
1705 assert((!isTailCall ||
1706 (CallConv == CallingConv::Fast && PerformTailCallOpt)) &&
1707 "IsEligibleForTailCallOptimization missed a case!");
1708 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001709 "Var args not supported with calling convention fastcc");
1710
Chris Lattner638402b2007-02-28 07:00:42 +00001711 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001712 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001713 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1714 ArgLocs, *DAG.getContext());
1715 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001716
Chris Lattner423c5f42007-02-28 05:31:48 +00001717 // Get a count of how many bytes are to be pushed on the stack.
1718 unsigned NumBytes = CCInfo.getNextStackOffset();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001720 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001721
Gordon Henriksen86737662008-01-05 16:56:59 +00001722 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001723 if (isTailCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001724 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001725 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001726 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1727 FPDiff = NumBytesCallerPushed - NumBytes;
1728
1729 // Set the delta of movement of the returnaddr stackslot.
1730 // But only set if delta is greater than previous delta.
1731 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1732 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1733 }
1734
Chris Lattnere563bbc2008-10-11 22:08:30 +00001735 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001736
Dan Gohman475871a2008-07-27 21:46:04 +00001737 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001738 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001739 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001740 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001741
Dan Gohman475871a2008-07-27 21:46:04 +00001742 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1743 SmallVector<SDValue, 8> MemOpChains;
1744 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001745
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001746 // Walk the register/memloc assignments, inserting copies/loads. In the case
1747 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001748 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1749 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001750 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001751 SDValue Arg = Outs[i].Val;
1752 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001753 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001754
Chris Lattner423c5f42007-02-28 05:31:48 +00001755 // Promote the value if needed.
1756 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001757 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001758 case CCValAssign::Full: break;
1759 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001760 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001761 break;
1762 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001763 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001764 break;
1765 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001766 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1767 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001768 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1769 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1770 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001771 } else
1772 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1773 break;
1774 case CCValAssign::BCvt:
1775 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001776 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001777 case CCValAssign::Indirect: {
1778 // Store the argument.
1779 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001780 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001781 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001782 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001783 Arg = SpillSlot;
1784 break;
1785 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001786 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001787
Chris Lattner423c5f42007-02-28 05:31:48 +00001788 if (VA.isRegLoc()) {
1789 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1790 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001791 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001792 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001793 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001794 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001795
Dan Gohman98ca4f22009-08-05 01:29:28 +00001796 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1797 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001798 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001799 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001800 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001801
Evan Cheng32fe1032006-05-25 00:59:30 +00001802 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001803 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001804 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001805
Evan Cheng347d5f72006-04-28 21:29:37 +00001806 // Build a sequence of copy-to-reg nodes chained together with token chain
1807 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001808 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001809 // Tail call byval lowering might overwrite argument registers so in case of
1810 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001811 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001812 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001813 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001814 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001815 InFlag = Chain.getValue(1);
1816 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001817
Eric Christopherfd179292009-08-27 18:07:15 +00001818
Chris Lattner88e1fd52009-07-09 04:24:46 +00001819 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001820 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1821 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001822 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001823 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1824 DAG.getNode(X86ISD::GlobalBaseReg,
1825 DebugLoc::getUnknownLoc(),
1826 getPointerTy()),
1827 InFlag);
1828 InFlag = Chain.getValue(1);
1829 } else {
1830 // If we are tail calling and generating PIC/GOT style code load the
1831 // address of the callee into ECX. The value in ecx is used as target of
1832 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1833 // for tail calls on PIC/GOT architectures. Normally we would just put the
1834 // address of GOT into ebx and then call target@PLT. But for tail calls
1835 // ebx would be restored (since ebx is callee saved) before jumping to the
1836 // target@PLT.
1837
1838 // Note: The actual moving to ECX is done further down.
1839 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1840 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1841 !G->getGlobal()->hasProtectedVisibility())
1842 Callee = LowerGlobalAddress(Callee, DAG);
1843 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001844 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001845 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001846 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001847
Gordon Henriksen86737662008-01-05 16:56:59 +00001848 if (Is64Bit && isVarArg) {
1849 // From AMD64 ABI document:
1850 // For calls that may call functions that use varargs or stdargs
1851 // (prototype-less calls or calls to functions containing ellipsis (...) in
1852 // the declaration) %al is used as hidden argument to specify the number
1853 // of SSE registers used. The contents of %al do not need to match exactly
1854 // the number of registers, but must be an ubound on the number of SSE
1855 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001856
1857 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001858 // Count the number of XMM registers allocated.
1859 static const unsigned XMMArgRegs[] = {
1860 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1861 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1862 };
1863 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001864 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001865 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001866
Dale Johannesendd64c412009-02-04 00:33:20 +00001867 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001868 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001869 InFlag = Chain.getValue(1);
1870 }
1871
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001872
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001873 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001874 if (isTailCall) {
1875 // Force all the incoming stack arguments to be loaded from the stack
1876 // before any new outgoing arguments are stored to the stack, because the
1877 // outgoing stack slots may alias the incoming argument stack slots, and
1878 // the alias isn't otherwise explicit. This is slightly more conservative
1879 // than necessary, because it means that each store effectively depends
1880 // on every argument instead of just those arguments it would clobber.
1881 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1882
Dan Gohman475871a2008-07-27 21:46:04 +00001883 SmallVector<SDValue, 8> MemOpChains2;
1884 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001885 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001886 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001887 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001888 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1889 CCValAssign &VA = ArgLocs[i];
1890 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001891 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001892 SDValue Arg = Outs[i].Val;
1893 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001894 // Create frame index.
1895 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001896 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00001897 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001898 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001899
Duncan Sands276dcbd2008-03-21 09:14:45 +00001900 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001901 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001902 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001903 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001904 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001905 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001906 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001907
Dan Gohman98ca4f22009-08-05 01:29:28 +00001908 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1909 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001910 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001911 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001912 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001913 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001914 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001915 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001916 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001917 }
1918 }
1919
1920 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001921 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001922 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001923
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001924 // Copy arguments to their registers.
1925 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001926 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001927 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001928 InFlag = Chain.getValue(1);
1929 }
Dan Gohman475871a2008-07-27 21:46:04 +00001930 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001931
Gordon Henriksen86737662008-01-05 16:56:59 +00001932 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001933 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001934 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001935 }
1936
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00001937 bool WasGlobalOrExternal = false;
1938 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
1939 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
1940 // In the 64-bit large code model, we have to make all calls
1941 // through a register, since the call instruction's 32-bit
1942 // pc-relative offset may not be large enough to hold the whole
1943 // address.
1944 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1945 WasGlobalOrExternal = true;
1946 // If the callee is a GlobalAddress node (quite common, every direct call
1947 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
1948 // it.
1949
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001950 // We should use extra load for direct calls to dllimported functions in
1951 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001952 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001953 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001954 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00001955
Chris Lattner48a7d022009-07-09 05:02:21 +00001956 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1957 // external symbols most go through the PLT in PIC mode. If the symbol
1958 // has hidden or protected visibility, or if it is static or local, then
1959 // we don't need to use the PLT - we can directly call it.
1960 if (Subtarget->isTargetELF() &&
1961 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001962 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001963 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001964 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001965 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1966 Subtarget->getDarwinVers() < 9) {
1967 // PC-relative references to external symbols should go through $stub,
1968 // unless we're building with the leopard linker or later, which
1969 // automatically synthesizes these stubs.
1970 OpFlags = X86II::MO_DARWIN_STUB;
1971 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001972
Chris Lattner74e726e2009-07-09 05:27:35 +00001973 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001974 G->getOffset(), OpFlags);
1975 }
Bill Wendling056292f2008-09-16 21:48:12 +00001976 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00001977 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00001978 unsigned char OpFlags = 0;
1979
1980 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1981 // symbols should go through the PLT.
1982 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001983 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001984 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001985 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001986 Subtarget->getDarwinVers() < 9) {
1987 // PC-relative references to external symbols should go through $stub,
1988 // unless we're building with the leopard linker or later, which
1989 // automatically synthesizes these stubs.
1990 OpFlags = X86II::MO_DARWIN_STUB;
1991 }
Eric Christopherfd179292009-08-27 18:07:15 +00001992
Chris Lattner48a7d022009-07-09 05:02:21 +00001993 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
1994 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00001995 }
1996
1997 if (isTailCall && !WasGlobalOrExternal) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001998 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001999
Dale Johannesendd64c412009-02-04 00:33:20 +00002000 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00002001 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002002 Callee,InFlag);
2003 Callee = DAG.getRegister(Opc, getPointerTy());
2004 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00002005 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002006 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002007
Chris Lattnerd96d0722007-02-25 06:40:16 +00002008 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002009 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002010 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002011
Dan Gohman98ca4f22009-08-05 01:29:28 +00002012 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002013 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2014 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002015 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002016 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002017
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002018 Ops.push_back(Chain);
2019 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002020
Dan Gohman98ca4f22009-08-05 01:29:28 +00002021 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002022 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002023
Gordon Henriksen86737662008-01-05 16:56:59 +00002024 // Add argument registers to the end of the list so that they are known live
2025 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002026 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2027 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2028 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002029
Evan Cheng586ccac2008-03-18 23:36:35 +00002030 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002031 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002032 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2033
2034 // Add an implicit use of AL for x86 vararg functions.
2035 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002036 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002037
Gabor Greifba36cb52008-08-28 21:40:38 +00002038 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002039 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002040
Dan Gohman98ca4f22009-08-05 01:29:28 +00002041 if (isTailCall) {
2042 // If this is the first return lowered for this function, add the regs
2043 // to the liveout set for the function.
2044 if (MF.getRegInfo().liveout_empty()) {
2045 SmallVector<CCValAssign, 16> RVLocs;
2046 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2047 *DAG.getContext());
2048 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2049 for (unsigned i = 0; i != RVLocs.size(); ++i)
2050 if (RVLocs[i].isRegLoc())
2051 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2052 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002053
Dan Gohman98ca4f22009-08-05 01:29:28 +00002054 assert(((Callee.getOpcode() == ISD::Register &&
2055 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
2056 cast<RegisterSDNode>(Callee)->getReg() == X86::R9)) ||
2057 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2058 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
2059 "Expecting an global address, external symbol, or register");
2060
2061 return DAG.getNode(X86ISD::TC_RETURN, dl,
2062 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002063 }
2064
Dale Johannesenace16102009-02-03 19:33:06 +00002065 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002066 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002067
Chris Lattner2d297092006-05-23 18:50:38 +00002068 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002069 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002070 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002071 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002072 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002073 // If this is is a call to a struct-return function, the callee
2074 // pops the hidden struct pointer, so we have to push it back.
2075 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002076 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002077 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002078 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002079
Gordon Henriksenae636f82008-01-03 16:47:34 +00002080 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002081 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002082 DAG.getIntPtrConstant(NumBytes, true),
2083 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2084 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002085 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002086 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002087
Chris Lattner3085e152007-02-25 08:59:22 +00002088 // Handle result values, copying them out of physregs into vregs that we
2089 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002090 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2091 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002092}
2093
Evan Cheng25ab6902006-09-08 06:48:29 +00002094
2095//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002096// Fast Calling Convention (tail call) implementation
2097//===----------------------------------------------------------------------===//
2098
2099// Like std call, callee cleans arguments, convention except that ECX is
2100// reserved for storing the tail called function address. Only 2 registers are
2101// free for argument passing (inreg). Tail call optimization is performed
2102// provided:
2103// * tailcallopt is enabled
2104// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002105// On X86_64 architecture with GOT-style position independent code only local
2106// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002107// To keep the stack aligned according to platform abi the function
2108// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2109// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002110// If a tail called function callee has more arguments than the caller the
2111// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002112// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002113// original REtADDR, but before the saved framepointer or the spilled registers
2114// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2115// stack layout:
2116// arg1
2117// arg2
2118// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002119// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002120// move area ]
2121// (possible EBP)
2122// ESI
2123// EDI
2124// local1 ..
2125
2126/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2127/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002128unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002129 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002130 MachineFunction &MF = DAG.getMachineFunction();
2131 const TargetMachine &TM = MF.getTarget();
2132 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2133 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002134 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002135 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002136 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002137 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2138 // Number smaller than 12 so just add the difference.
2139 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2140 } else {
2141 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002142 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002143 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002144 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002145 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002146}
2147
Dan Gohman98ca4f22009-08-05 01:29:28 +00002148/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2149/// for tail call optimization. Targets which want to do tail call
2150/// optimization should implement this function.
2151bool
2152X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002153 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002154 bool isVarArg,
2155 const SmallVectorImpl<ISD::InputArg> &Ins,
2156 SelectionDAG& DAG) const {
2157 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002158 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002159 return CalleeCC == CallingConv::Fast && CallerCC == CalleeCC;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002160}
2161
Dan Gohman3df24e62008-09-03 23:12:08 +00002162FastISel *
2163X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002164 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002165 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002166 DenseMap<const Value *, unsigned> &vm,
2167 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002168 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002169 DenseMap<const AllocaInst *, int> &am
2170#ifndef NDEBUG
2171 , SmallSet<Instruction*, 8> &cil
2172#endif
2173 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002174 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002175#ifndef NDEBUG
2176 , cil
2177#endif
2178 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002179}
2180
2181
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002182//===----------------------------------------------------------------------===//
2183// Other Lowering Hooks
2184//===----------------------------------------------------------------------===//
2185
2186
Dan Gohman475871a2008-07-27 21:46:04 +00002187SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002188 MachineFunction &MF = DAG.getMachineFunction();
2189 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2190 int ReturnAddrIndex = FuncInfo->getRAIndex();
2191
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002192 if (ReturnAddrIndex == 0) {
2193 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002194 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002195 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2196 true, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002197 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002198 }
2199
Evan Cheng25ab6902006-09-08 06:48:29 +00002200 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002201}
2202
2203
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002204bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2205 bool hasSymbolicDisplacement) {
2206 // Offset should fit into 32 bit immediate field.
2207 if (!isInt32(Offset))
2208 return false;
2209
2210 // If we don't have a symbolic displacement - we don't have any extra
2211 // restrictions.
2212 if (!hasSymbolicDisplacement)
2213 return true;
2214
2215 // FIXME: Some tweaks might be needed for medium code model.
2216 if (M != CodeModel::Small && M != CodeModel::Kernel)
2217 return false;
2218
2219 // For small code model we assume that latest object is 16MB before end of 31
2220 // bits boundary. We may also accept pretty large negative constants knowing
2221 // that all objects are in the positive half of address space.
2222 if (M == CodeModel::Small && Offset < 16*1024*1024)
2223 return true;
2224
2225 // For kernel code model we know that all object resist in the negative half
2226 // of 32bits address space. We may not accept negative offsets, since they may
2227 // be just off and we may accept pretty large positive ones.
2228 if (M == CodeModel::Kernel && Offset > 0)
2229 return true;
2230
2231 return false;
2232}
2233
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002234/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2235/// specific condition code, returning the condition code and the LHS/RHS of the
2236/// comparison to make.
2237static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2238 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002239 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002240 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2241 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2242 // X > -1 -> X == 0, jump !sign.
2243 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002244 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002245 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2246 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002247 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002248 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002249 // X < 1 -> X <= 0
2250 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002251 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002252 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002253 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002254
Evan Chengd9558e02006-01-06 00:43:03 +00002255 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002256 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002257 case ISD::SETEQ: return X86::COND_E;
2258 case ISD::SETGT: return X86::COND_G;
2259 case ISD::SETGE: return X86::COND_GE;
2260 case ISD::SETLT: return X86::COND_L;
2261 case ISD::SETLE: return X86::COND_LE;
2262 case ISD::SETNE: return X86::COND_NE;
2263 case ISD::SETULT: return X86::COND_B;
2264 case ISD::SETUGT: return X86::COND_A;
2265 case ISD::SETULE: return X86::COND_BE;
2266 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002267 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002268 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002269
Chris Lattner4c78e022008-12-23 23:42:27 +00002270 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002271
Chris Lattner4c78e022008-12-23 23:42:27 +00002272 // If LHS is a foldable load, but RHS is not, flip the condition.
2273 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2274 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2275 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2276 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002277 }
2278
Chris Lattner4c78e022008-12-23 23:42:27 +00002279 switch (SetCCOpcode) {
2280 default: break;
2281 case ISD::SETOLT:
2282 case ISD::SETOLE:
2283 case ISD::SETUGT:
2284 case ISD::SETUGE:
2285 std::swap(LHS, RHS);
2286 break;
2287 }
2288
2289 // On a floating point condition, the flags are set as follows:
2290 // ZF PF CF op
2291 // 0 | 0 | 0 | X > Y
2292 // 0 | 0 | 1 | X < Y
2293 // 1 | 0 | 0 | X == Y
2294 // 1 | 1 | 1 | unordered
2295 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002296 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002297 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002298 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002299 case ISD::SETOLT: // flipped
2300 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002301 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002302 case ISD::SETOLE: // flipped
2303 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002304 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002305 case ISD::SETUGT: // flipped
2306 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002307 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002308 case ISD::SETUGE: // flipped
2309 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002310 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002311 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002312 case ISD::SETNE: return X86::COND_NE;
2313 case ISD::SETUO: return X86::COND_P;
2314 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002315 case ISD::SETOEQ:
2316 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002317 }
Evan Chengd9558e02006-01-06 00:43:03 +00002318}
2319
Evan Cheng4a460802006-01-11 00:33:36 +00002320/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2321/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002322/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002323static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002324 switch (X86CC) {
2325 default:
2326 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002327 case X86::COND_B:
2328 case X86::COND_BE:
2329 case X86::COND_E:
2330 case X86::COND_P:
2331 case X86::COND_A:
2332 case X86::COND_AE:
2333 case X86::COND_NE:
2334 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002335 return true;
2336 }
2337}
2338
Evan Chengeb2f9692009-10-27 19:56:55 +00002339/// isFPImmLegal - Returns true if the target can instruction select the
2340/// specified FP immediate natively. If false, the legalizer will
2341/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002342bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002343 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2344 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2345 return true;
2346 }
2347 return false;
2348}
2349
Nate Begeman9008ca62009-04-27 18:41:29 +00002350/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2351/// the specified range (L, H].
2352static bool isUndefOrInRange(int Val, int Low, int Hi) {
2353 return (Val < 0) || (Val >= Low && Val < Hi);
2354}
2355
2356/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2357/// specified value.
2358static bool isUndefOrEqual(int Val, int CmpVal) {
2359 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002360 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002361 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002362}
2363
Nate Begeman9008ca62009-04-27 18:41:29 +00002364/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2365/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2366/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002367static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002368 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002369 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002370 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002371 return (Mask[0] < 2 && Mask[1] < 2);
2372 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002373}
2374
Nate Begeman9008ca62009-04-27 18:41:29 +00002375bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002376 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002377 N->getMask(M);
2378 return ::isPSHUFDMask(M, N->getValueType(0));
2379}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002380
Nate Begeman9008ca62009-04-27 18:41:29 +00002381/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2382/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002383static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002384 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002385 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002386
Nate Begeman9008ca62009-04-27 18:41:29 +00002387 // Lower quadword copied in order or undef.
2388 for (int i = 0; i != 4; ++i)
2389 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002390 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002391
Evan Cheng506d3df2006-03-29 23:07:14 +00002392 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002393 for (int i = 4; i != 8; ++i)
2394 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002395 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002396
Evan Cheng506d3df2006-03-29 23:07:14 +00002397 return true;
2398}
2399
Nate Begeman9008ca62009-04-27 18:41:29 +00002400bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002401 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002402 N->getMask(M);
2403 return ::isPSHUFHWMask(M, N->getValueType(0));
2404}
Evan Cheng506d3df2006-03-29 23:07:14 +00002405
Nate Begeman9008ca62009-04-27 18:41:29 +00002406/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2407/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002408static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002409 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002410 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002411
Rafael Espindola15684b22009-04-24 12:40:33 +00002412 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002413 for (int i = 4; i != 8; ++i)
2414 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002415 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002416
Rafael Espindola15684b22009-04-24 12:40:33 +00002417 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002418 for (int i = 0; i != 4; ++i)
2419 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002420 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002421
Rafael Espindola15684b22009-04-24 12:40:33 +00002422 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002423}
2424
Nate Begeman9008ca62009-04-27 18:41:29 +00002425bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002426 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002427 N->getMask(M);
2428 return ::isPSHUFLWMask(M, N->getValueType(0));
2429}
2430
Nate Begemana09008b2009-10-19 02:17:23 +00002431/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2432/// is suitable for input to PALIGNR.
2433static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2434 bool hasSSSE3) {
2435 int i, e = VT.getVectorNumElements();
2436
2437 // Do not handle v2i64 / v2f64 shuffles with palignr.
2438 if (e < 4 || !hasSSSE3)
2439 return false;
2440
2441 for (i = 0; i != e; ++i)
2442 if (Mask[i] >= 0)
2443 break;
2444
2445 // All undef, not a palignr.
2446 if (i == e)
2447 return false;
2448
2449 // Determine if it's ok to perform a palignr with only the LHS, since we
2450 // don't have access to the actual shuffle elements to see if RHS is undef.
2451 bool Unary = Mask[i] < (int)e;
2452 bool NeedsUnary = false;
2453
2454 int s = Mask[i] - i;
2455
2456 // Check the rest of the elements to see if they are consecutive.
2457 for (++i; i != e; ++i) {
2458 int m = Mask[i];
2459 if (m < 0)
2460 continue;
2461
2462 Unary = Unary && (m < (int)e);
2463 NeedsUnary = NeedsUnary || (m < s);
2464
2465 if (NeedsUnary && !Unary)
2466 return false;
2467 if (Unary && m != ((s+i) & (e-1)))
2468 return false;
2469 if (!Unary && m != (s+i))
2470 return false;
2471 }
2472 return true;
2473}
2474
2475bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2476 SmallVector<int, 8> M;
2477 N->getMask(M);
2478 return ::isPALIGNRMask(M, N->getValueType(0), true);
2479}
2480
Evan Cheng14aed5e2006-03-24 01:18:28 +00002481/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2482/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002483static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002484 int NumElems = VT.getVectorNumElements();
2485 if (NumElems != 2 && NumElems != 4)
2486 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002487
Nate Begeman9008ca62009-04-27 18:41:29 +00002488 int Half = NumElems / 2;
2489 for (int i = 0; i < Half; ++i)
2490 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002491 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002492 for (int i = Half; i < NumElems; ++i)
2493 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002494 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002495
Evan Cheng14aed5e2006-03-24 01:18:28 +00002496 return true;
2497}
2498
Nate Begeman9008ca62009-04-27 18:41:29 +00002499bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2500 SmallVector<int, 8> M;
2501 N->getMask(M);
2502 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002503}
2504
Evan Cheng213d2cf2007-05-17 18:45:50 +00002505/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002506/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2507/// half elements to come from vector 1 (which would equal the dest.) and
2508/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002509static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002510 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002511
2512 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002513 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002514
Nate Begeman9008ca62009-04-27 18:41:29 +00002515 int Half = NumElems / 2;
2516 for (int i = 0; i < Half; ++i)
2517 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002518 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002519 for (int i = Half; i < NumElems; ++i)
2520 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002521 return false;
2522 return true;
2523}
2524
Nate Begeman9008ca62009-04-27 18:41:29 +00002525static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2526 SmallVector<int, 8> M;
2527 N->getMask(M);
2528 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002529}
2530
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002531/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2532/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002533bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2534 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002535 return false;
2536
Evan Cheng2064a2b2006-03-28 06:50:32 +00002537 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002538 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2539 isUndefOrEqual(N->getMaskElt(1), 7) &&
2540 isUndefOrEqual(N->getMaskElt(2), 2) &&
2541 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002542}
2543
Nate Begeman0b10b912009-11-07 23:17:15 +00002544/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2545/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2546/// <2, 3, 2, 3>
2547bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2548 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2549
2550 if (NumElems != 4)
2551 return false;
2552
2553 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2554 isUndefOrEqual(N->getMaskElt(1), 3) &&
2555 isUndefOrEqual(N->getMaskElt(2), 2) &&
2556 isUndefOrEqual(N->getMaskElt(3), 3);
2557}
2558
Evan Cheng5ced1d82006-04-06 23:23:56 +00002559/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2560/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002561bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2562 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002563
Evan Cheng5ced1d82006-04-06 23:23:56 +00002564 if (NumElems != 2 && NumElems != 4)
2565 return false;
2566
Evan Chengc5cdff22006-04-07 21:53:05 +00002567 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002568 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002569 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002570
Evan Chengc5cdff22006-04-07 21:53:05 +00002571 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002572 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002573 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002574
2575 return true;
2576}
2577
Nate Begeman0b10b912009-11-07 23:17:15 +00002578/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2579/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2580bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002581 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002582
Evan Cheng5ced1d82006-04-06 23:23:56 +00002583 if (NumElems != 2 && NumElems != 4)
2584 return false;
2585
Evan Chengc5cdff22006-04-07 21:53:05 +00002586 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002587 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002588 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002589
Nate Begeman9008ca62009-04-27 18:41:29 +00002590 for (unsigned i = 0; i < NumElems/2; ++i)
2591 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002592 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002593
2594 return true;
2595}
2596
Evan Cheng0038e592006-03-28 00:39:58 +00002597/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2598/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002599static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002600 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002601 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002602 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002603 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002604
Nate Begeman9008ca62009-04-27 18:41:29 +00002605 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2606 int BitI = Mask[i];
2607 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002608 if (!isUndefOrEqual(BitI, j))
2609 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002610 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002611 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002612 return false;
2613 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002614 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002615 return false;
2616 }
Evan Cheng0038e592006-03-28 00:39:58 +00002617 }
Evan Cheng0038e592006-03-28 00:39:58 +00002618 return true;
2619}
2620
Nate Begeman9008ca62009-04-27 18:41:29 +00002621bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2622 SmallVector<int, 8> M;
2623 N->getMask(M);
2624 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002625}
2626
Evan Cheng4fcb9222006-03-28 02:43:26 +00002627/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2628/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002629static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002630 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002631 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002632 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002633 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002634
Nate Begeman9008ca62009-04-27 18:41:29 +00002635 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2636 int BitI = Mask[i];
2637 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002638 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002639 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002640 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002641 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002642 return false;
2643 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002644 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002645 return false;
2646 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002647 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002648 return true;
2649}
2650
Nate Begeman9008ca62009-04-27 18:41:29 +00002651bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2652 SmallVector<int, 8> M;
2653 N->getMask(M);
2654 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002655}
2656
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002657/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2658/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2659/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002660static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002661 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002662 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002663 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002664
Nate Begeman9008ca62009-04-27 18:41:29 +00002665 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2666 int BitI = Mask[i];
2667 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002668 if (!isUndefOrEqual(BitI, j))
2669 return false;
2670 if (!isUndefOrEqual(BitI1, j))
2671 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002672 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002673 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002674}
2675
Nate Begeman9008ca62009-04-27 18:41:29 +00002676bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2677 SmallVector<int, 8> M;
2678 N->getMask(M);
2679 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2680}
2681
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002682/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2683/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2684/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002685static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002686 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002687 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2688 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002689
Nate Begeman9008ca62009-04-27 18:41:29 +00002690 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2691 int BitI = Mask[i];
2692 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002693 if (!isUndefOrEqual(BitI, j))
2694 return false;
2695 if (!isUndefOrEqual(BitI1, j))
2696 return false;
2697 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002698 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002699}
2700
Nate Begeman9008ca62009-04-27 18:41:29 +00002701bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2702 SmallVector<int, 8> M;
2703 N->getMask(M);
2704 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2705}
2706
Evan Cheng017dcc62006-04-21 01:05:10 +00002707/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2708/// specifies a shuffle of elements that is suitable for input to MOVSS,
2709/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002710static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002711 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002712 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002713
2714 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002715
Nate Begeman9008ca62009-04-27 18:41:29 +00002716 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002717 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002718
Nate Begeman9008ca62009-04-27 18:41:29 +00002719 for (int i = 1; i < NumElts; ++i)
2720 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002721 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002722
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002723 return true;
2724}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002725
Nate Begeman9008ca62009-04-27 18:41:29 +00002726bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2727 SmallVector<int, 8> M;
2728 N->getMask(M);
2729 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002730}
2731
Evan Cheng017dcc62006-04-21 01:05:10 +00002732/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2733/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002734/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002735static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002736 bool V2IsSplat = false, bool V2IsUndef = false) {
2737 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002738 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002739 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002740
Nate Begeman9008ca62009-04-27 18:41:29 +00002741 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002742 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002743
Nate Begeman9008ca62009-04-27 18:41:29 +00002744 for (int i = 1; i < NumOps; ++i)
2745 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2746 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2747 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002748 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002749
Evan Cheng39623da2006-04-20 08:58:49 +00002750 return true;
2751}
2752
Nate Begeman9008ca62009-04-27 18:41:29 +00002753static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002754 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002755 SmallVector<int, 8> M;
2756 N->getMask(M);
2757 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002758}
2759
Evan Chengd9539472006-04-14 21:59:03 +00002760/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2761/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002762bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2763 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002764 return false;
2765
2766 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002767 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002768 int Elt = N->getMaskElt(i);
2769 if (Elt >= 0 && Elt != 1)
2770 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002771 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002772
2773 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002774 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002775 int Elt = N->getMaskElt(i);
2776 if (Elt >= 0 && Elt != 3)
2777 return false;
2778 if (Elt == 3)
2779 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002780 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002781 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002782 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002783 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002784}
2785
2786/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2787/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002788bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2789 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002790 return false;
2791
2792 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002793 for (unsigned i = 0; i < 2; ++i)
2794 if (N->getMaskElt(i) > 0)
2795 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002796
2797 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002798 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002799 int Elt = N->getMaskElt(i);
2800 if (Elt >= 0 && Elt != 2)
2801 return false;
2802 if (Elt == 2)
2803 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002804 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002805 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002806 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002807}
2808
Evan Cheng0b457f02008-09-25 20:50:48 +00002809/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2810/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002811bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2812 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002813
Nate Begeman9008ca62009-04-27 18:41:29 +00002814 for (int i = 0; i < e; ++i)
2815 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002816 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002817 for (int i = 0; i < e; ++i)
2818 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002819 return false;
2820 return true;
2821}
2822
Evan Cheng63d33002006-03-22 08:01:21 +00002823/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002824/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00002825unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002826 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2827 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2828
Evan Chengb9df0ca2006-03-22 02:53:00 +00002829 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2830 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002831 for (int i = 0; i < NumOperands; ++i) {
2832 int Val = SVOp->getMaskElt(NumOperands-i-1);
2833 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002834 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002835 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002836 if (i != NumOperands - 1)
2837 Mask <<= Shift;
2838 }
Evan Cheng63d33002006-03-22 08:01:21 +00002839 return Mask;
2840}
2841
Evan Cheng506d3df2006-03-29 23:07:14 +00002842/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002843/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002844unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002845 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002846 unsigned Mask = 0;
2847 // 8 nodes, but we only care about the last 4.
2848 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002849 int Val = SVOp->getMaskElt(i);
2850 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002851 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002852 if (i != 4)
2853 Mask <<= 2;
2854 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002855 return Mask;
2856}
2857
2858/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002859/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002860unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002861 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002862 unsigned Mask = 0;
2863 // 8 nodes, but we only care about the first 4.
2864 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002865 int Val = SVOp->getMaskElt(i);
2866 if (Val >= 0)
2867 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002868 if (i != 0)
2869 Mask <<= 2;
2870 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002871 return Mask;
2872}
2873
Nate Begemana09008b2009-10-19 02:17:23 +00002874/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
2875/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
2876unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
2877 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2878 EVT VVT = N->getValueType(0);
2879 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
2880 int Val = 0;
2881
2882 unsigned i, e;
2883 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
2884 Val = SVOp->getMaskElt(i);
2885 if (Val >= 0)
2886 break;
2887 }
2888 return (Val - i) * EltSize;
2889}
2890
Evan Cheng37b73872009-07-30 08:33:02 +00002891/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2892/// constant +0.0.
2893bool X86::isZeroNode(SDValue Elt) {
2894 return ((isa<ConstantSDNode>(Elt) &&
2895 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
2896 (isa<ConstantFPSDNode>(Elt) &&
2897 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
2898}
2899
Nate Begeman9008ca62009-04-27 18:41:29 +00002900/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2901/// their permute mask.
2902static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2903 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002904 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002905 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002906 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00002907
Nate Begeman5a5ca152009-04-29 05:20:52 +00002908 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002909 int idx = SVOp->getMaskElt(i);
2910 if (idx < 0)
2911 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002912 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002913 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002914 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002915 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002916 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002917 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2918 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002919}
2920
Evan Cheng779ccea2007-12-07 21:30:01 +00002921/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2922/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00002923static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002924 unsigned NumElems = VT.getVectorNumElements();
2925 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002926 int idx = Mask[i];
2927 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002928 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002929 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002930 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002931 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002932 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002933 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002934}
2935
Evan Cheng533a0aa2006-04-19 20:35:22 +00002936/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2937/// match movhlps. The lower half elements should come from upper half of
2938/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002939/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002940static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2941 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002942 return false;
2943 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002944 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002945 return false;
2946 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002947 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002948 return false;
2949 return true;
2950}
2951
Evan Cheng5ced1d82006-04-06 23:23:56 +00002952/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002953/// is promoted to a vector. It also returns the LoadSDNode by reference if
2954/// required.
2955static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002956 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2957 return false;
2958 N = N->getOperand(0).getNode();
2959 if (!ISD::isNON_EXTLoad(N))
2960 return false;
2961 if (LD)
2962 *LD = cast<LoadSDNode>(N);
2963 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002964}
2965
Evan Cheng533a0aa2006-04-19 20:35:22 +00002966/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2967/// match movlp{s|d}. The lower half elements should come from lower half of
2968/// V1 (and in order), and the upper half elements should come from the upper
2969/// half of V2 (and in order). And since V1 will become the source of the
2970/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002971static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2972 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002973 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002974 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002975 // Is V2 is a vector load, don't do this transformation. We will try to use
2976 // load folding shufps op.
2977 if (ISD::isNON_EXTLoad(V2))
2978 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002979
Nate Begeman5a5ca152009-04-29 05:20:52 +00002980 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002981
Evan Cheng533a0aa2006-04-19 20:35:22 +00002982 if (NumElems != 2 && NumElems != 4)
2983 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002984 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002985 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002986 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002987 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002988 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002989 return false;
2990 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002991}
2992
Evan Cheng39623da2006-04-20 08:58:49 +00002993/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2994/// all the same.
2995static bool isSplatVector(SDNode *N) {
2996 if (N->getOpcode() != ISD::BUILD_VECTOR)
2997 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002998
Dan Gohman475871a2008-07-27 21:46:04 +00002999 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003000 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3001 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003002 return false;
3003 return true;
3004}
3005
Evan Cheng213d2cf2007-05-17 18:45:50 +00003006/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003007/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003008/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003009static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003010 SDValue V1 = N->getOperand(0);
3011 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003012 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3013 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003014 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003015 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003016 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003017 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3018 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003019 if (Opc != ISD::BUILD_VECTOR ||
3020 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003021 return false;
3022 } else if (Idx >= 0) {
3023 unsigned Opc = V1.getOpcode();
3024 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3025 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003026 if (Opc != ISD::BUILD_VECTOR ||
3027 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003028 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003029 }
3030 }
3031 return true;
3032}
3033
3034/// getZeroVector - Returns a vector of specified type with all zero elements.
3035///
Owen Andersone50ed302009-08-10 22:56:29 +00003036static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003037 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003038 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003039
Chris Lattner8a594482007-11-25 00:24:49 +00003040 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3041 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003042 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003043 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003044 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3045 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003046 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003047 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3048 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003049 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003050 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3051 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003052 }
Dale Johannesenace16102009-02-03 19:33:06 +00003053 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003054}
3055
Chris Lattner8a594482007-11-25 00:24:49 +00003056/// getOnesVector - Returns a vector of specified type with all bits set.
3057///
Owen Andersone50ed302009-08-10 22:56:29 +00003058static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003059 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003060
Chris Lattner8a594482007-11-25 00:24:49 +00003061 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3062 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003063 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003064 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003065 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003066 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003067 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003068 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003069 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003070}
3071
3072
Evan Cheng39623da2006-04-20 08:58:49 +00003073/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3074/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003075static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003076 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003077 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003078
Evan Cheng39623da2006-04-20 08:58:49 +00003079 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003080 SmallVector<int, 8> MaskVec;
3081 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003082
Nate Begeman5a5ca152009-04-29 05:20:52 +00003083 for (unsigned i = 0; i != NumElems; ++i) {
3084 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003085 MaskVec[i] = NumElems;
3086 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003087 }
Evan Cheng39623da2006-04-20 08:58:49 +00003088 }
Evan Cheng39623da2006-04-20 08:58:49 +00003089 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003090 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3091 SVOp->getOperand(1), &MaskVec[0]);
3092 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003093}
3094
Evan Cheng017dcc62006-04-21 01:05:10 +00003095/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3096/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003097static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003098 SDValue V2) {
3099 unsigned NumElems = VT.getVectorNumElements();
3100 SmallVector<int, 8> Mask;
3101 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003102 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003103 Mask.push_back(i);
3104 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003105}
3106
Nate Begeman9008ca62009-04-27 18:41:29 +00003107/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003108static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003109 SDValue V2) {
3110 unsigned NumElems = VT.getVectorNumElements();
3111 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003112 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003113 Mask.push_back(i);
3114 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003115 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003116 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003117}
3118
Nate Begeman9008ca62009-04-27 18:41:29 +00003119/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003120static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003121 SDValue V2) {
3122 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003123 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003124 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003125 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003126 Mask.push_back(i + Half);
3127 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003128 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003129 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003130}
3131
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003132/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003133static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003134 bool HasSSE2) {
3135 if (SV->getValueType(0).getVectorNumElements() <= 4)
3136 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003137
Owen Anderson825b72b2009-08-11 20:47:22 +00003138 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003139 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003140 DebugLoc dl = SV->getDebugLoc();
3141 SDValue V1 = SV->getOperand(0);
3142 int NumElems = VT.getVectorNumElements();
3143 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003144
Nate Begeman9008ca62009-04-27 18:41:29 +00003145 // unpack elements to the correct location
3146 while (NumElems > 4) {
3147 if (EltNo < NumElems/2) {
3148 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3149 } else {
3150 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3151 EltNo -= NumElems/2;
3152 }
3153 NumElems >>= 1;
3154 }
Eric Christopherfd179292009-08-27 18:07:15 +00003155
Nate Begeman9008ca62009-04-27 18:41:29 +00003156 // Perform the splat.
3157 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003158 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003159 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3160 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003161}
3162
Evan Chengba05f722006-04-21 23:03:30 +00003163/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003164/// vector of zero or undef vector. This produces a shuffle where the low
3165/// element of V2 is swizzled into the zero/undef vector, landing at element
3166/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003167static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003168 bool isZero, bool HasSSE2,
3169 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003170 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003171 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003172 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3173 unsigned NumElems = VT.getVectorNumElements();
3174 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003175 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003176 // If this is the insertion idx, put the low elt of V2 here.
3177 MaskVec.push_back(i == Idx ? NumElems : i);
3178 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003179}
3180
Evan Chengf26ffe92008-05-29 08:22:04 +00003181/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3182/// a shuffle that is zero.
3183static
Nate Begeman9008ca62009-04-27 18:41:29 +00003184unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3185 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003186 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003187 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003188 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003189 int Idx = SVOp->getMaskElt(Index);
3190 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003191 ++NumZeros;
3192 continue;
3193 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003194 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003195 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003196 ++NumZeros;
3197 else
3198 break;
3199 }
3200 return NumZeros;
3201}
3202
3203/// isVectorShift - Returns true if the shuffle can be implemented as a
3204/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003205/// FIXME: split into pslldqi, psrldqi, palignr variants.
3206static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003207 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003208 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003209
3210 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003211 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003212 if (!NumZeros) {
3213 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003214 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003215 if (!NumZeros)
3216 return false;
3217 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003218 bool SeenV1 = false;
3219 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003220 for (int i = NumZeros; i < NumElems; ++i) {
3221 int Val = isLeft ? (i - NumZeros) : i;
3222 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3223 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003224 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003225 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003226 SeenV1 = true;
3227 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003228 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003229 SeenV2 = true;
3230 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003231 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003232 return false;
3233 }
3234 if (SeenV1 && SeenV2)
3235 return false;
3236
Nate Begeman9008ca62009-04-27 18:41:29 +00003237 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003238 ShAmt = NumZeros;
3239 return true;
3240}
3241
3242
Evan Chengc78d3b42006-04-24 18:01:45 +00003243/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3244///
Dan Gohman475871a2008-07-27 21:46:04 +00003245static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003246 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003247 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003248 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003249 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003250
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003251 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003252 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003253 bool First = true;
3254 for (unsigned i = 0; i < 16; ++i) {
3255 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3256 if (ThisIsNonZero && First) {
3257 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003258 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003259 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003260 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003261 First = false;
3262 }
3263
3264 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003265 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003266 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3267 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003268 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003269 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003270 }
3271 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003272 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3273 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3274 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003275 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003276 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003277 } else
3278 ThisElt = LastElt;
3279
Gabor Greifba36cb52008-08-28 21:40:38 +00003280 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003281 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003282 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003283 }
3284 }
3285
Owen Anderson825b72b2009-08-11 20:47:22 +00003286 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003287}
3288
Bill Wendlinga348c562007-03-22 18:42:45 +00003289/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003290///
Dan Gohman475871a2008-07-27 21:46:04 +00003291static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003292 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003293 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003294 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003295 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003296
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003297 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003298 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003299 bool First = true;
3300 for (unsigned i = 0; i < 8; ++i) {
3301 bool isNonZero = (NonZeros & (1 << i)) != 0;
3302 if (isNonZero) {
3303 if (First) {
3304 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003305 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003306 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003307 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003308 First = false;
3309 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003310 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003311 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003312 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003313 }
3314 }
3315
3316 return V;
3317}
3318
Evan Chengf26ffe92008-05-29 08:22:04 +00003319/// getVShift - Return a vector logical shift node.
3320///
Owen Andersone50ed302009-08-10 22:56:29 +00003321static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003322 unsigned NumBits, SelectionDAG &DAG,
3323 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003324 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003325 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003326 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003327 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3328 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3329 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003330 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003331}
3332
Dan Gohman475871a2008-07-27 21:46:04 +00003333SDValue
3334X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003335 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003336 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003337 if (ISD::isBuildVectorAllZeros(Op.getNode())
3338 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003339 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3340 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3341 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003342 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003343 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003344
Gabor Greifba36cb52008-08-28 21:40:38 +00003345 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003346 return getOnesVector(Op.getValueType(), DAG, dl);
3347 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003348 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003349
Owen Andersone50ed302009-08-10 22:56:29 +00003350 EVT VT = Op.getValueType();
3351 EVT ExtVT = VT.getVectorElementType();
3352 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003353
3354 unsigned NumElems = Op.getNumOperands();
3355 unsigned NumZero = 0;
3356 unsigned NumNonZero = 0;
3357 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003358 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003359 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003360 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003361 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003362 if (Elt.getOpcode() == ISD::UNDEF)
3363 continue;
3364 Values.insert(Elt);
3365 if (Elt.getOpcode() != ISD::Constant &&
3366 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003367 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003368 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003369 NumZero++;
3370 else {
3371 NonZeros |= (1 << i);
3372 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003373 }
3374 }
3375
Dan Gohman7f321562007-06-25 16:23:39 +00003376 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003377 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003378 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003379 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003380
Chris Lattner67f453a2008-03-09 05:42:06 +00003381 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003382 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003383 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003384 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003385
Chris Lattner62098042008-03-09 01:05:04 +00003386 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3387 // the value are obviously zero, truncate the value to i32 and do the
3388 // insertion that way. Only do this if the value is non-constant or if the
3389 // value is a constant being inserted into element 0. It is cheaper to do
3390 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003391 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003392 (!IsAllConstants || Idx == 0)) {
3393 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3394 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003395 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3396 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003397
Chris Lattner62098042008-03-09 01:05:04 +00003398 // Truncate the value (which may itself be a constant) to i32, and
3399 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003400 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003401 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003402 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3403 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003404
Chris Lattner62098042008-03-09 01:05:04 +00003405 // Now we have our 32-bit value zero extended in the low element of
3406 // a vector. If Idx != 0, swizzle it into place.
3407 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003408 SmallVector<int, 4> Mask;
3409 Mask.push_back(Idx);
3410 for (unsigned i = 1; i != VecElts; ++i)
3411 Mask.push_back(i);
3412 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003413 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003414 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003415 }
Dale Johannesenace16102009-02-03 19:33:06 +00003416 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003417 }
3418 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003419
Chris Lattner19f79692008-03-08 22:59:52 +00003420 // If we have a constant or non-constant insertion into the low element of
3421 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3422 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003423 // depending on what the source datatype is.
3424 if (Idx == 0) {
3425 if (NumZero == 0) {
3426 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003427 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3428 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003429 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3430 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3431 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3432 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003433 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3434 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3435 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003436 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3437 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3438 Subtarget->hasSSE2(), DAG);
3439 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3440 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003441 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003442
3443 // Is it a vector logical left shift?
3444 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003445 X86::isZeroNode(Op.getOperand(0)) &&
3446 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003447 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003448 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003449 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003450 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003451 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003452 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003453
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003454 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003455 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003456
Chris Lattner19f79692008-03-08 22:59:52 +00003457 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3458 // is a non-constant being inserted into an element other than the low one,
3459 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3460 // movd/movss) to move this into the low element, then shuffle it into
3461 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003462 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003463 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003464
Evan Cheng0db9fe62006-04-25 20:13:52 +00003465 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003466 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3467 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003468 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003469 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003470 MaskVec.push_back(i == Idx ? 0 : 1);
3471 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003472 }
3473 }
3474
Chris Lattner67f453a2008-03-09 05:42:06 +00003475 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3476 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003477 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003478
Dan Gohmana3941172007-07-24 22:55:08 +00003479 // A vector full of immediates; various special cases are already
3480 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003481 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003482 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003483
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003484 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003485 if (EVTBits == 64) {
3486 if (NumNonZero == 1) {
3487 // One half is zero or undef.
3488 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003489 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003490 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003491 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3492 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003493 }
Dan Gohman475871a2008-07-27 21:46:04 +00003494 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003495 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003496
3497 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003498 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003499 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003500 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003501 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003502 }
3503
Bill Wendling826f36f2007-03-28 00:57:11 +00003504 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003505 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003506 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003507 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003508 }
3509
3510 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003511 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003512 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003513 if (NumElems == 4 && NumZero > 0) {
3514 for (unsigned i = 0; i < 4; ++i) {
3515 bool isZero = !(NonZeros & (1 << i));
3516 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003517 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003518 else
Dale Johannesenace16102009-02-03 19:33:06 +00003519 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003520 }
3521
3522 for (unsigned i = 0; i < 2; ++i) {
3523 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3524 default: break;
3525 case 0:
3526 V[i] = V[i*2]; // Must be a zero vector.
3527 break;
3528 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003529 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003530 break;
3531 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003532 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003533 break;
3534 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003535 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003536 break;
3537 }
3538 }
3539
Nate Begeman9008ca62009-04-27 18:41:29 +00003540 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003541 bool Reverse = (NonZeros & 0x3) == 2;
3542 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003543 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003544 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3545 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003546 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3547 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003548 }
3549
3550 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003551 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3552 // values to be inserted is equal to the number of elements, in which case
3553 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003554 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003555 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003556 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003557 getSubtarget()->hasSSE41()) {
3558 V[0] = DAG.getUNDEF(VT);
3559 for (unsigned i = 0; i < NumElems; ++i)
3560 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3561 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3562 Op.getOperand(i), DAG.getIntPtrConstant(i));
3563 return V[0];
3564 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003565 // Expand into a number of unpckl*.
3566 // e.g. for v4f32
3567 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3568 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3569 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003570 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003571 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003572 NumElems >>= 1;
3573 while (NumElems != 0) {
3574 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003575 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003576 NumElems >>= 1;
3577 }
3578 return V[0];
3579 }
3580
Dan Gohman475871a2008-07-27 21:46:04 +00003581 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003582}
3583
Nate Begemanb9a47b82009-02-23 08:49:38 +00003584// v8i16 shuffles - Prefer shuffles in the following order:
3585// 1. [all] pshuflw, pshufhw, optional move
3586// 2. [ssse3] 1 x pshufb
3587// 3. [ssse3] 2 x pshufb + 1 x por
3588// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003589static
Nate Begeman9008ca62009-04-27 18:41:29 +00003590SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3591 SelectionDAG &DAG, X86TargetLowering &TLI) {
3592 SDValue V1 = SVOp->getOperand(0);
3593 SDValue V2 = SVOp->getOperand(1);
3594 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003595 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003596
Nate Begemanb9a47b82009-02-23 08:49:38 +00003597 // Determine if more than 1 of the words in each of the low and high quadwords
3598 // of the result come from the same quadword of one of the two inputs. Undef
3599 // mask values count as coming from any quadword, for better codegen.
3600 SmallVector<unsigned, 4> LoQuad(4);
3601 SmallVector<unsigned, 4> HiQuad(4);
3602 BitVector InputQuads(4);
3603 for (unsigned i = 0; i < 8; ++i) {
3604 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003605 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003606 MaskVals.push_back(EltIdx);
3607 if (EltIdx < 0) {
3608 ++Quad[0];
3609 ++Quad[1];
3610 ++Quad[2];
3611 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003612 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003613 }
3614 ++Quad[EltIdx / 4];
3615 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003616 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003617
Nate Begemanb9a47b82009-02-23 08:49:38 +00003618 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003619 unsigned MaxQuad = 1;
3620 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003621 if (LoQuad[i] > MaxQuad) {
3622 BestLoQuad = i;
3623 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003624 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003625 }
3626
Nate Begemanb9a47b82009-02-23 08:49:38 +00003627 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003628 MaxQuad = 1;
3629 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003630 if (HiQuad[i] > MaxQuad) {
3631 BestHiQuad = i;
3632 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003633 }
3634 }
3635
Nate Begemanb9a47b82009-02-23 08:49:38 +00003636 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003637 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003638 // single pshufb instruction is necessary. If There are more than 2 input
3639 // quads, disable the next transformation since it does not help SSSE3.
3640 bool V1Used = InputQuads[0] || InputQuads[1];
3641 bool V2Used = InputQuads[2] || InputQuads[3];
3642 if (TLI.getSubtarget()->hasSSSE3()) {
3643 if (InputQuads.count() == 2 && V1Used && V2Used) {
3644 BestLoQuad = InputQuads.find_first();
3645 BestHiQuad = InputQuads.find_next(BestLoQuad);
3646 }
3647 if (InputQuads.count() > 2) {
3648 BestLoQuad = -1;
3649 BestHiQuad = -1;
3650 }
3651 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003652
Nate Begemanb9a47b82009-02-23 08:49:38 +00003653 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3654 // the shuffle mask. If a quad is scored as -1, that means that it contains
3655 // words from all 4 input quadwords.
3656 SDValue NewV;
3657 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003658 SmallVector<int, 8> MaskV;
3659 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3660 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003661 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003662 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3663 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3664 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003665
Nate Begemanb9a47b82009-02-23 08:49:38 +00003666 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3667 // source words for the shuffle, to aid later transformations.
3668 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003669 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003670 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003671 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003672 if (idx != (int)i)
3673 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003674 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003675 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003676 AllWordsInNewV = false;
3677 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003678 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003679
Nate Begemanb9a47b82009-02-23 08:49:38 +00003680 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3681 if (AllWordsInNewV) {
3682 for (int i = 0; i != 8; ++i) {
3683 int idx = MaskVals[i];
3684 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003685 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003686 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003687 if ((idx != i) && idx < 4)
3688 pshufhw = false;
3689 if ((idx != i) && idx > 3)
3690 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003691 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003692 V1 = NewV;
3693 V2Used = false;
3694 BestLoQuad = 0;
3695 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003696 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003697
Nate Begemanb9a47b82009-02-23 08:49:38 +00003698 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3699 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003700 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003701 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003702 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003703 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003704 }
Eric Christopherfd179292009-08-27 18:07:15 +00003705
Nate Begemanb9a47b82009-02-23 08:49:38 +00003706 // If we have SSSE3, and all words of the result are from 1 input vector,
3707 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3708 // is present, fall back to case 4.
3709 if (TLI.getSubtarget()->hasSSSE3()) {
3710 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003711
Nate Begemanb9a47b82009-02-23 08:49:38 +00003712 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003713 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003714 // mask, and elements that come from V1 in the V2 mask, so that the two
3715 // results can be OR'd together.
3716 bool TwoInputs = V1Used && V2Used;
3717 for (unsigned i = 0; i != 8; ++i) {
3718 int EltIdx = MaskVals[i] * 2;
3719 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003720 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3721 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003722 continue;
3723 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003724 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3725 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003726 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003727 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003728 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003729 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003730 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003731 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00003732 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003733
Nate Begemanb9a47b82009-02-23 08:49:38 +00003734 // Calculate the shuffle mask for the second input, shuffle it, and
3735 // OR it with the first shuffled input.
3736 pshufbMask.clear();
3737 for (unsigned i = 0; i != 8; ++i) {
3738 int EltIdx = MaskVals[i] * 2;
3739 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003740 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3741 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003742 continue;
3743 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003744 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3745 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003746 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003747 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00003748 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003749 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003750 MVT::v16i8, &pshufbMask[0], 16));
3751 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3752 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003753 }
3754
3755 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3756 // and update MaskVals with new element order.
3757 BitVector InOrder(8);
3758 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003759 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003760 for (int i = 0; i != 4; ++i) {
3761 int idx = MaskVals[i];
3762 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003763 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003764 InOrder.set(i);
3765 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003766 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003767 InOrder.set(i);
3768 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003769 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003770 }
3771 }
3772 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003773 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003775 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003776 }
Eric Christopherfd179292009-08-27 18:07:15 +00003777
Nate Begemanb9a47b82009-02-23 08:49:38 +00003778 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3779 // and update MaskVals with the new element order.
3780 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003781 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003782 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003783 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003784 for (unsigned i = 4; i != 8; ++i) {
3785 int idx = MaskVals[i];
3786 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003787 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003788 InOrder.set(i);
3789 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003790 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003791 InOrder.set(i);
3792 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003793 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003794 }
3795 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003796 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003797 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003798 }
Eric Christopherfd179292009-08-27 18:07:15 +00003799
Nate Begemanb9a47b82009-02-23 08:49:38 +00003800 // In case BestHi & BestLo were both -1, which means each quadword has a word
3801 // from each of the four input quadwords, calculate the InOrder bitvector now
3802 // before falling through to the insert/extract cleanup.
3803 if (BestLoQuad == -1 && BestHiQuad == -1) {
3804 NewV = V1;
3805 for (int i = 0; i != 8; ++i)
3806 if (MaskVals[i] < 0 || MaskVals[i] == i)
3807 InOrder.set(i);
3808 }
Eric Christopherfd179292009-08-27 18:07:15 +00003809
Nate Begemanb9a47b82009-02-23 08:49:38 +00003810 // The other elements are put in the right place using pextrw and pinsrw.
3811 for (unsigned i = 0; i != 8; ++i) {
3812 if (InOrder[i])
3813 continue;
3814 int EltIdx = MaskVals[i];
3815 if (EltIdx < 0)
3816 continue;
3817 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00003818 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003819 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00003820 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003821 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003822 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003823 DAG.getIntPtrConstant(i));
3824 }
3825 return NewV;
3826}
3827
3828// v16i8 shuffles - Prefer shuffles in the following order:
3829// 1. [ssse3] 1 x pshufb
3830// 2. [ssse3] 2 x pshufb + 1 x por
3831// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3832static
Nate Begeman9008ca62009-04-27 18:41:29 +00003833SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3834 SelectionDAG &DAG, X86TargetLowering &TLI) {
3835 SDValue V1 = SVOp->getOperand(0);
3836 SDValue V2 = SVOp->getOperand(1);
3837 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003838 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003839 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00003840
Nate Begemanb9a47b82009-02-23 08:49:38 +00003841 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00003842 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00003843 // present, fall back to case 3.
3844 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3845 bool V1Only = true;
3846 bool V2Only = true;
3847 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003848 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003849 if (EltIdx < 0)
3850 continue;
3851 if (EltIdx < 16)
3852 V2Only = false;
3853 else
3854 V1Only = false;
3855 }
Eric Christopherfd179292009-08-27 18:07:15 +00003856
Nate Begemanb9a47b82009-02-23 08:49:38 +00003857 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3858 if (TLI.getSubtarget()->hasSSSE3()) {
3859 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003860
Nate Begemanb9a47b82009-02-23 08:49:38 +00003861 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00003862 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003863 //
3864 // Otherwise, we have elements from both input vectors, and must zero out
3865 // elements that come from V2 in the first mask, and V1 in the second mask
3866 // so that we can OR them together.
3867 bool TwoInputs = !(V1Only || V2Only);
3868 for (unsigned i = 0; i != 16; ++i) {
3869 int EltIdx = MaskVals[i];
3870 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003871 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003872 continue;
3873 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003874 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003875 }
3876 // If all the elements are from V2, assign it to V1 and return after
3877 // building the first pshufb.
3878 if (V2Only)
3879 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00003880 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003881 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003882 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003883 if (!TwoInputs)
3884 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00003885
Nate Begemanb9a47b82009-02-23 08:49:38 +00003886 // Calculate the shuffle mask for the second input, shuffle it, and
3887 // OR it with the first shuffled input.
3888 pshufbMask.clear();
3889 for (unsigned i = 0; i != 16; ++i) {
3890 int EltIdx = MaskVals[i];
3891 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003892 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003893 continue;
3894 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003895 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003896 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003897 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003898 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003899 MVT::v16i8, &pshufbMask[0], 16));
3900 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003901 }
Eric Christopherfd179292009-08-27 18:07:15 +00003902
Nate Begemanb9a47b82009-02-23 08:49:38 +00003903 // No SSSE3 - Calculate in place words and then fix all out of place words
3904 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3905 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3907 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003908 SDValue NewV = V2Only ? V2 : V1;
3909 for (int i = 0; i != 8; ++i) {
3910 int Elt0 = MaskVals[i*2];
3911 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00003912
Nate Begemanb9a47b82009-02-23 08:49:38 +00003913 // This word of the result is all undef, skip it.
3914 if (Elt0 < 0 && Elt1 < 0)
3915 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003916
Nate Begemanb9a47b82009-02-23 08:49:38 +00003917 // This word of the result is already in the correct place, skip it.
3918 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3919 continue;
3920 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3921 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003922
Nate Begemanb9a47b82009-02-23 08:49:38 +00003923 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3924 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3925 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003926
3927 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3928 // using a single extract together, load it and store it.
3929 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003930 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003931 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003932 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003933 DAG.getIntPtrConstant(i));
3934 continue;
3935 }
3936
Nate Begemanb9a47b82009-02-23 08:49:38 +00003937 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003938 // source byte is not also odd, shift the extracted word left 8 bits
3939 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003940 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003941 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003942 DAG.getIntPtrConstant(Elt1 / 2));
3943 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003944 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003945 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003946 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003947 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3948 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003949 }
3950 // If Elt0 is defined, extract it from the appropriate source. If the
3951 // source byte is not also even, shift the extracted word right 8 bits. If
3952 // Elt1 was also defined, OR the extracted values together before
3953 // inserting them in the result.
3954 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003955 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003956 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3957 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003958 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003959 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003960 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003961 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3962 DAG.getConstant(0x00FF, MVT::i16));
3963 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00003964 : InsElt0;
3965 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003966 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003967 DAG.getIntPtrConstant(i));
3968 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003969 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003970}
3971
Evan Cheng7a831ce2007-12-15 03:00:47 +00003972/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3973/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3974/// done when every pair / quad of shuffle mask elements point to elements in
3975/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003976/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3977static
Nate Begeman9008ca62009-04-27 18:41:29 +00003978SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3979 SelectionDAG &DAG,
3980 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003981 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003982 SDValue V1 = SVOp->getOperand(0);
3983 SDValue V2 = SVOp->getOperand(1);
3984 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003985 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00003986 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00003987 EVT MaskEltVT = MaskVT.getVectorElementType();
3988 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003989 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003990 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003991 case MVT::v4f32: NewVT = MVT::v2f64; break;
3992 case MVT::v4i32: NewVT = MVT::v2i64; break;
3993 case MVT::v8i16: NewVT = MVT::v4i32; break;
3994 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003995 }
3996
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003997 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003998 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00003999 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004000 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004001 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004002 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004003 int Scale = NumElems / NewWidth;
4004 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004005 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004006 int StartIdx = -1;
4007 for (int j = 0; j < Scale; ++j) {
4008 int EltIdx = SVOp->getMaskElt(i+j);
4009 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004010 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004011 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004012 StartIdx = EltIdx - (EltIdx % Scale);
4013 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004014 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004015 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004016 if (StartIdx == -1)
4017 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004018 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004019 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004020 }
4021
Dale Johannesenace16102009-02-03 19:33:06 +00004022 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4023 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004024 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004025}
4026
Evan Chengd880b972008-05-09 21:53:03 +00004027/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004028///
Owen Andersone50ed302009-08-10 22:56:29 +00004029static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004030 SDValue SrcOp, SelectionDAG &DAG,
4031 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004032 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004033 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004034 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004035 LD = dyn_cast<LoadSDNode>(SrcOp);
4036 if (!LD) {
4037 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4038 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004039 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4040 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004041 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4042 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004043 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004044 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004045 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004046 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4047 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4048 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4049 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004050 SrcOp.getOperand(0)
4051 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004052 }
4053 }
4054 }
4055
Dale Johannesenace16102009-02-03 19:33:06 +00004056 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4057 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004058 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004059 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004060}
4061
Evan Chengace3c172008-07-22 21:13:36 +00004062/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4063/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004064static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004065LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4066 SDValue V1 = SVOp->getOperand(0);
4067 SDValue V2 = SVOp->getOperand(1);
4068 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004069 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004070
Evan Chengace3c172008-07-22 21:13:36 +00004071 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004072 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004073 SmallVector<int, 8> Mask1(4U, -1);
4074 SmallVector<int, 8> PermMask;
4075 SVOp->getMask(PermMask);
4076
Evan Chengace3c172008-07-22 21:13:36 +00004077 unsigned NumHi = 0;
4078 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004079 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004080 int Idx = PermMask[i];
4081 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004082 Locs[i] = std::make_pair(-1, -1);
4083 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004084 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4085 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004086 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004087 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004088 NumLo++;
4089 } else {
4090 Locs[i] = std::make_pair(1, NumHi);
4091 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004092 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004093 NumHi++;
4094 }
4095 }
4096 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004097
Evan Chengace3c172008-07-22 21:13:36 +00004098 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004099 // If no more than two elements come from either vector. This can be
4100 // implemented with two shuffles. First shuffle gather the elements.
4101 // The second shuffle, which takes the first shuffle as both of its
4102 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004103 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004104
Nate Begeman9008ca62009-04-27 18:41:29 +00004105 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004106
Evan Chengace3c172008-07-22 21:13:36 +00004107 for (unsigned i = 0; i != 4; ++i) {
4108 if (Locs[i].first == -1)
4109 continue;
4110 else {
4111 unsigned Idx = (i < 2) ? 0 : 4;
4112 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004113 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004114 }
4115 }
4116
Nate Begeman9008ca62009-04-27 18:41:29 +00004117 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004118 } else if (NumLo == 3 || NumHi == 3) {
4119 // Otherwise, we must have three elements from one vector, call it X, and
4120 // one element from the other, call it Y. First, use a shufps to build an
4121 // intermediate vector with the one element from Y and the element from X
4122 // that will be in the same half in the final destination (the indexes don't
4123 // matter). Then, use a shufps to build the final vector, taking the half
4124 // containing the element from Y from the intermediate, and the other half
4125 // from X.
4126 if (NumHi == 3) {
4127 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004128 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004129 std::swap(V1, V2);
4130 }
4131
4132 // Find the element from V2.
4133 unsigned HiIndex;
4134 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004135 int Val = PermMask[HiIndex];
4136 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004137 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004138 if (Val >= 4)
4139 break;
4140 }
4141
Nate Begeman9008ca62009-04-27 18:41:29 +00004142 Mask1[0] = PermMask[HiIndex];
4143 Mask1[1] = -1;
4144 Mask1[2] = PermMask[HiIndex^1];
4145 Mask1[3] = -1;
4146 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004147
4148 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004149 Mask1[0] = PermMask[0];
4150 Mask1[1] = PermMask[1];
4151 Mask1[2] = HiIndex & 1 ? 6 : 4;
4152 Mask1[3] = HiIndex & 1 ? 4 : 6;
4153 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004154 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004155 Mask1[0] = HiIndex & 1 ? 2 : 0;
4156 Mask1[1] = HiIndex & 1 ? 0 : 2;
4157 Mask1[2] = PermMask[2];
4158 Mask1[3] = PermMask[3];
4159 if (Mask1[2] >= 0)
4160 Mask1[2] += 4;
4161 if (Mask1[3] >= 0)
4162 Mask1[3] += 4;
4163 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004164 }
Evan Chengace3c172008-07-22 21:13:36 +00004165 }
4166
4167 // Break it into (shuffle shuffle_hi, shuffle_lo).
4168 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004169 SmallVector<int,8> LoMask(4U, -1);
4170 SmallVector<int,8> HiMask(4U, -1);
4171
4172 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004173 unsigned MaskIdx = 0;
4174 unsigned LoIdx = 0;
4175 unsigned HiIdx = 2;
4176 for (unsigned i = 0; i != 4; ++i) {
4177 if (i == 2) {
4178 MaskPtr = &HiMask;
4179 MaskIdx = 1;
4180 LoIdx = 0;
4181 HiIdx = 2;
4182 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004183 int Idx = PermMask[i];
4184 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004185 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004186 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004187 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004188 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004189 LoIdx++;
4190 } else {
4191 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004192 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004193 HiIdx++;
4194 }
4195 }
4196
Nate Begeman9008ca62009-04-27 18:41:29 +00004197 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4198 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4199 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004200 for (unsigned i = 0; i != 4; ++i) {
4201 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004202 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004203 } else {
4204 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004205 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004206 }
4207 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004208 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004209}
4210
Dan Gohman475871a2008-07-27 21:46:04 +00004211SDValue
4212X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004213 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004214 SDValue V1 = Op.getOperand(0);
4215 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004216 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004217 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004218 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004219 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004220 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4221 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004222 bool V1IsSplat = false;
4223 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004224
Nate Begeman9008ca62009-04-27 18:41:29 +00004225 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004226 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004227
Nate Begeman9008ca62009-04-27 18:41:29 +00004228 // Promote splats to v4f32.
4229 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004230 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004231 return Op;
4232 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004233 }
4234
Evan Cheng7a831ce2007-12-15 03:00:47 +00004235 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4236 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004237 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004238 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004239 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004240 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004241 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004242 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004243 // FIXME: Figure out a cleaner way to do this.
4244 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004245 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004246 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004247 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004248 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4249 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4250 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004251 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004252 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004253 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4254 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004255 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004256 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004257 }
4258 }
Eric Christopherfd179292009-08-27 18:07:15 +00004259
Nate Begeman9008ca62009-04-27 18:41:29 +00004260 if (X86::isPSHUFDMask(SVOp))
4261 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004262
Evan Chengf26ffe92008-05-29 08:22:04 +00004263 // Check if this can be converted into a logical shift.
4264 bool isLeft = false;
4265 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004266 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004267 bool isShift = getSubtarget()->hasSSE2() &&
4268 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004269 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004270 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004271 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004272 EVT EltVT = VT.getVectorElementType();
4273 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004274 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004275 }
Eric Christopherfd179292009-08-27 18:07:15 +00004276
Nate Begeman9008ca62009-04-27 18:41:29 +00004277 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004278 if (V1IsUndef)
4279 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004280 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004281 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004282 if (!isMMX)
4283 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004284 }
Eric Christopherfd179292009-08-27 18:07:15 +00004285
Nate Begeman9008ca62009-04-27 18:41:29 +00004286 // FIXME: fold these into legal mask.
4287 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4288 X86::isMOVSLDUPMask(SVOp) ||
4289 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004290 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004291 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004292 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004293
Nate Begeman9008ca62009-04-27 18:41:29 +00004294 if (ShouldXformToMOVHLPS(SVOp) ||
4295 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4296 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004297
Evan Chengf26ffe92008-05-29 08:22:04 +00004298 if (isShift) {
4299 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004300 EVT EltVT = VT.getVectorElementType();
4301 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004302 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004303 }
Eric Christopherfd179292009-08-27 18:07:15 +00004304
Evan Cheng9eca5e82006-10-25 21:49:50 +00004305 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004306 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4307 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004308 V1IsSplat = isSplatVector(V1.getNode());
4309 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004310
Chris Lattner8a594482007-11-25 00:24:49 +00004311 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004312 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004313 Op = CommuteVectorShuffle(SVOp, DAG);
4314 SVOp = cast<ShuffleVectorSDNode>(Op);
4315 V1 = SVOp->getOperand(0);
4316 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004317 std::swap(V1IsSplat, V2IsSplat);
4318 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004319 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004320 }
4321
Nate Begeman9008ca62009-04-27 18:41:29 +00004322 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4323 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004324 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004325 return V1;
4326 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4327 // the instruction selector will not match, so get a canonical MOVL with
4328 // swapped operands to undo the commute.
4329 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004330 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004331
Nate Begeman9008ca62009-04-27 18:41:29 +00004332 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4333 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4334 X86::isUNPCKLMask(SVOp) ||
4335 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004336 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004337
Evan Cheng9bbbb982006-10-25 20:48:19 +00004338 if (V2IsSplat) {
4339 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004340 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004341 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004342 SDValue NewMask = NormalizeMask(SVOp, DAG);
4343 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4344 if (NSVOp != SVOp) {
4345 if (X86::isUNPCKLMask(NSVOp, true)) {
4346 return NewMask;
4347 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4348 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004349 }
4350 }
4351 }
4352
Evan Cheng9eca5e82006-10-25 21:49:50 +00004353 if (Commuted) {
4354 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004355 // FIXME: this seems wrong.
4356 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4357 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4358 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4359 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4360 X86::isUNPCKLMask(NewSVOp) ||
4361 X86::isUNPCKHMask(NewSVOp))
4362 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004363 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004364
Nate Begemanb9a47b82009-02-23 08:49:38 +00004365 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004366
4367 // Normalize the node to match x86 shuffle ops if needed
4368 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4369 return CommuteVectorShuffle(SVOp, DAG);
4370
4371 // Check for legal shuffle and return?
4372 SmallVector<int, 16> PermMask;
4373 SVOp->getMask(PermMask);
4374 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004375 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004376
Evan Cheng14b32e12007-12-11 01:46:18 +00004377 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004378 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004379 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004380 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004381 return NewOp;
4382 }
4383
Owen Anderson825b72b2009-08-11 20:47:22 +00004384 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004385 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004386 if (NewOp.getNode())
4387 return NewOp;
4388 }
Eric Christopherfd179292009-08-27 18:07:15 +00004389
Evan Chengace3c172008-07-22 21:13:36 +00004390 // Handle all 4 wide cases with a number of shuffles except for MMX.
4391 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004392 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004393
Dan Gohman475871a2008-07-27 21:46:04 +00004394 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004395}
4396
Dan Gohman475871a2008-07-27 21:46:04 +00004397SDValue
4398X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004399 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004400 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004401 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004402 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004403 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004404 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004405 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004406 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004407 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004408 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004409 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4410 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4411 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004412 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4413 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004414 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004415 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004416 Op.getOperand(0)),
4417 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004418 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004419 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004420 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004421 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004422 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004423 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004424 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4425 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004426 // result has a single use which is a store or a bitcast to i32. And in
4427 // the case of a store, it's not worth it if the index is a constant 0,
4428 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004429 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004430 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004431 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004432 if ((User->getOpcode() != ISD::STORE ||
4433 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4434 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004435 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004436 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004437 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004438 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4439 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004440 Op.getOperand(0)),
4441 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004442 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4443 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004444 // ExtractPS works with constant index.
4445 if (isa<ConstantSDNode>(Op.getOperand(1)))
4446 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004447 }
Dan Gohman475871a2008-07-27 21:46:04 +00004448 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004449}
4450
4451
Dan Gohman475871a2008-07-27 21:46:04 +00004452SDValue
4453X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004454 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004455 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004456
Evan Cheng62a3f152008-03-24 21:52:23 +00004457 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004458 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004459 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004460 return Res;
4461 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004462
Owen Andersone50ed302009-08-10 22:56:29 +00004463 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004464 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004465 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004466 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004467 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004468 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004469 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004470 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4471 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004472 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004473 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004474 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004475 // Transform it so it match pextrw which produces a 32-bit result.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004476 EVT EltVT = (MVT::SimpleValueType)(VT.getSimpleVT().SimpleTy+1);
4477 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004478 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004479 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004480 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004481 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004482 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004483 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004484 if (Idx == 0)
4485 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004486
Evan Cheng0db9fe62006-04-25 20:13:52 +00004487 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004488 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004489 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004490 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004491 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004492 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004493 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004494 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004495 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4496 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4497 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004498 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004499 if (Idx == 0)
4500 return Op;
4501
4502 // UNPCKHPD the element to the lowest double word, then movsd.
4503 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4504 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004505 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004506 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004507 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004508 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004509 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004510 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004511 }
4512
Dan Gohman475871a2008-07-27 21:46:04 +00004513 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004514}
4515
Dan Gohman475871a2008-07-27 21:46:04 +00004516SDValue
4517X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004518 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004519 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004520 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004521
Dan Gohman475871a2008-07-27 21:46:04 +00004522 SDValue N0 = Op.getOperand(0);
4523 SDValue N1 = Op.getOperand(1);
4524 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004525
Dan Gohman8a55ce42009-09-23 21:02:20 +00004526 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004527 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004528 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4529 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004530 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4531 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004532 if (N1.getValueType() != MVT::i32)
4533 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4534 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004535 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004536 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004537 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004538 // Bits [7:6] of the constant are the source select. This will always be
4539 // zero here. The DAG Combiner may combine an extract_elt index into these
4540 // bits. For example (insert (extract, 3), 2) could be matched by putting
4541 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004542 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004543 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004544 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004545 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004546 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004547 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004548 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004549 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004550 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004551 // PINSR* works with constant index.
4552 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004553 }
Dan Gohman475871a2008-07-27 21:46:04 +00004554 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004555}
4556
Dan Gohman475871a2008-07-27 21:46:04 +00004557SDValue
4558X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004559 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004560 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004561
4562 if (Subtarget->hasSSE41())
4563 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4564
Dan Gohman8a55ce42009-09-23 21:02:20 +00004565 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004566 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004567
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004568 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004569 SDValue N0 = Op.getOperand(0);
4570 SDValue N1 = Op.getOperand(1);
4571 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004572
Dan Gohman8a55ce42009-09-23 21:02:20 +00004573 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004574 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4575 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004576 if (N1.getValueType() != MVT::i32)
4577 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4578 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004579 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004580 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004581 }
Dan Gohman475871a2008-07-27 21:46:04 +00004582 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004583}
4584
Dan Gohman475871a2008-07-27 21:46:04 +00004585SDValue
4586X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004587 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004588 if (Op.getValueType() == MVT::v2f32)
4589 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4590 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4591 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004592 Op.getOperand(0))));
4593
Owen Anderson825b72b2009-08-11 20:47:22 +00004594 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4595 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004596
Owen Anderson825b72b2009-08-11 20:47:22 +00004597 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4598 EVT VT = MVT::v2i32;
4599 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004600 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004601 case MVT::v16i8:
4602 case MVT::v8i16:
4603 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004604 break;
4605 }
Dale Johannesenace16102009-02-03 19:33:06 +00004606 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4607 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004608}
4609
Bill Wendling056292f2008-09-16 21:48:12 +00004610// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4611// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4612// one of the above mentioned nodes. It has to be wrapped because otherwise
4613// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4614// be used to form addressing mode. These wrapped nodes will be selected
4615// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004616SDValue
4617X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004618 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004619
Chris Lattner41621a22009-06-26 19:22:52 +00004620 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4621 // global base reg.
4622 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004623 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004624 CodeModel::Model M = getTargetMachine().getCodeModel();
4625
Chris Lattner4f066492009-07-11 20:29:19 +00004626 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004627 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004628 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004629 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004630 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004631 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004632 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004633
Evan Cheng1606e8e2009-03-13 07:51:59 +00004634 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004635 CP->getAlignment(),
4636 CP->getOffset(), OpFlag);
4637 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004638 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004639 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004640 if (OpFlag) {
4641 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004642 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004643 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004644 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004645 }
4646
4647 return Result;
4648}
4649
Chris Lattner18c59872009-06-27 04:16:01 +00004650SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4651 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004652
Chris Lattner18c59872009-06-27 04:16:01 +00004653 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4654 // global base reg.
4655 unsigned char OpFlag = 0;
4656 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004657 CodeModel::Model M = getTargetMachine().getCodeModel();
4658
Chris Lattner4f066492009-07-11 20:29:19 +00004659 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004660 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004661 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004662 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004663 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004664 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004665 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004666
Chris Lattner18c59872009-06-27 04:16:01 +00004667 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4668 OpFlag);
4669 DebugLoc DL = JT->getDebugLoc();
4670 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004671
Chris Lattner18c59872009-06-27 04:16:01 +00004672 // With PIC, the address is actually $g + Offset.
4673 if (OpFlag) {
4674 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4675 DAG.getNode(X86ISD::GlobalBaseReg,
4676 DebugLoc::getUnknownLoc(), getPointerTy()),
4677 Result);
4678 }
Eric Christopherfd179292009-08-27 18:07:15 +00004679
Chris Lattner18c59872009-06-27 04:16:01 +00004680 return Result;
4681}
4682
4683SDValue
4684X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4685 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004686
Chris Lattner18c59872009-06-27 04:16:01 +00004687 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4688 // global base reg.
4689 unsigned char OpFlag = 0;
4690 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004691 CodeModel::Model M = getTargetMachine().getCodeModel();
4692
Chris Lattner4f066492009-07-11 20:29:19 +00004693 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004694 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004695 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004696 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004697 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004698 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004699 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004700
Chris Lattner18c59872009-06-27 04:16:01 +00004701 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004702
Chris Lattner18c59872009-06-27 04:16:01 +00004703 DebugLoc DL = Op.getDebugLoc();
4704 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004705
4706
Chris Lattner18c59872009-06-27 04:16:01 +00004707 // With PIC, the address is actually $g + Offset.
4708 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004709 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004710 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4711 DAG.getNode(X86ISD::GlobalBaseReg,
4712 DebugLoc::getUnknownLoc(),
4713 getPointerTy()),
4714 Result);
4715 }
Eric Christopherfd179292009-08-27 18:07:15 +00004716
Chris Lattner18c59872009-06-27 04:16:01 +00004717 return Result;
4718}
4719
Dan Gohman475871a2008-07-27 21:46:04 +00004720SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00004721X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00004722 // Create the TargetBlockAddressAddress node.
4723 unsigned char OpFlags =
4724 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00004725 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00004726 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
4727 DebugLoc dl = Op.getDebugLoc();
4728 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
4729 /*isTarget=*/true, OpFlags);
4730
Dan Gohmanf705adb2009-10-30 01:28:02 +00004731 if (Subtarget->isPICStyleRIPRel() &&
4732 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00004733 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4734 else
4735 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00004736
Dan Gohman29cbade2009-11-20 23:18:13 +00004737 // With PIC, the address is actually $g + Offset.
4738 if (isGlobalRelativeToPICBase(OpFlags)) {
4739 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4740 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
4741 Result);
4742 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00004743
4744 return Result;
4745}
4746
4747SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004748X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004749 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004750 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004751 // Create the TargetGlobalAddress node, folding in the constant
4752 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004753 unsigned char OpFlags =
4754 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004755 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00004756 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004757 if (OpFlags == X86II::MO_NO_FLAG &&
4758 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004759 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004760 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004761 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004762 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004763 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004764 }
Eric Christopherfd179292009-08-27 18:07:15 +00004765
Chris Lattner4f066492009-07-11 20:29:19 +00004766 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004767 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00004768 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4769 else
4770 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004771
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004772 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004773 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004774 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4775 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004776 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004777 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004778
Chris Lattner36c25012009-07-10 07:34:39 +00004779 // For globals that require a load from a stub to get the address, emit the
4780 // load.
4781 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004782 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004783 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004784
Dan Gohman6520e202008-10-18 02:06:02 +00004785 // If there was a non-zero offset that we didn't fold, create an explicit
4786 // addition for it.
4787 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004788 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004789 DAG.getConstant(Offset, getPointerTy()));
4790
Evan Cheng0db9fe62006-04-25 20:13:52 +00004791 return Result;
4792}
4793
Evan Chengda43bcf2008-09-24 00:05:32 +00004794SDValue
4795X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4796 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004797 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004798 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004799}
4800
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004801static SDValue
4802GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00004803 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004804 unsigned char OperandFlags) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004805 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004806 DebugLoc dl = GA->getDebugLoc();
4807 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4808 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004809 GA->getOffset(),
4810 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004811 if (InFlag) {
4812 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004813 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004814 } else {
4815 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004816 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004817 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004818 SDValue Flag = Chain.getValue(1);
4819 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004820}
4821
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004822// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004823static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004824LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004825 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004826 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004827 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4828 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004829 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004830 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004831 PtrVT), InFlag);
4832 InFlag = Chain.getValue(1);
4833
Chris Lattnerb903bed2009-06-26 21:20:29 +00004834 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004835}
4836
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004837// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004838static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004839LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004840 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004841 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4842 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004843}
4844
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004845// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4846// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004847static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004848 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004849 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004850 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004851 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004852 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4853 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004854 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00004855 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004856
4857 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4858 NULL, 0);
4859
Chris Lattnerb903bed2009-06-26 21:20:29 +00004860 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004861 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4862 // initialexec.
4863 unsigned WrapperKind = X86ISD::Wrapper;
4864 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004865 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004866 } else if (is64Bit) {
4867 assert(model == TLSModel::InitialExec);
4868 OperandFlags = X86II::MO_GOTTPOFF;
4869 WrapperKind = X86ISD::WrapperRIP;
4870 } else {
4871 assert(model == TLSModel::InitialExec);
4872 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004873 }
Eric Christopherfd179292009-08-27 18:07:15 +00004874
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004875 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4876 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004877 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004878 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004879 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004880
Rafael Espindola9a580232009-02-27 13:37:18 +00004881 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004882 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004883 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004884
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004885 // The address of the thread local variable is the add of the thread
4886 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004887 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004888}
4889
Dan Gohman475871a2008-07-27 21:46:04 +00004890SDValue
4891X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004892 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004893 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004894 assert(Subtarget->isTargetELF() &&
4895 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004896 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004897 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00004898
Chris Lattnerb903bed2009-06-26 21:20:29 +00004899 // If GV is an alias then use the aliasee for determining
4900 // thread-localness.
4901 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4902 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00004903
Chris Lattnerb903bed2009-06-26 21:20:29 +00004904 TLSModel::Model model = getTLSModel(GV,
4905 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00004906
Chris Lattnerb903bed2009-06-26 21:20:29 +00004907 switch (model) {
4908 case TLSModel::GeneralDynamic:
4909 case TLSModel::LocalDynamic: // not implemented
4910 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004911 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004912 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00004913
Chris Lattnerb903bed2009-06-26 21:20:29 +00004914 case TLSModel::InitialExec:
4915 case TLSModel::LocalExec:
4916 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4917 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004918 }
Eric Christopherfd179292009-08-27 18:07:15 +00004919
Torok Edwinc23197a2009-07-14 16:55:14 +00004920 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00004921 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004922}
4923
Evan Cheng0db9fe62006-04-25 20:13:52 +00004924
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004925/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004926/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004927SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004928 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00004929 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004930 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004931 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004932 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004933 SDValue ShOpLo = Op.getOperand(0);
4934 SDValue ShOpHi = Op.getOperand(1);
4935 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00004936 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00004937 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00004938 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004939
Dan Gohman475871a2008-07-27 21:46:04 +00004940 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004941 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004942 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4943 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004944 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004945 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4946 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004947 }
Evan Chenge3413162006-01-09 18:33:28 +00004948
Owen Anderson825b72b2009-08-11 20:47:22 +00004949 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
4950 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004951 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004952 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004953
Dan Gohman475871a2008-07-27 21:46:04 +00004954 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00004955 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00004956 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4957 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004958
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004959 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004960 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4961 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004962 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004963 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4964 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004965 }
4966
Dan Gohman475871a2008-07-27 21:46:04 +00004967 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004968 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004969}
Evan Chenga3195e82006-01-12 22:54:21 +00004970
Dan Gohman475871a2008-07-27 21:46:04 +00004971SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004972 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004973
4974 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004975 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00004976 return Op;
4977 }
4978 return SDValue();
4979 }
4980
Owen Anderson825b72b2009-08-11 20:47:22 +00004981 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004982 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004983
Eli Friedman36df4992009-05-27 00:47:34 +00004984 // These are really Legal; return the operand so the caller accepts it as
4985 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00004986 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004987 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00004988 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00004989 Subtarget->is64Bit()) {
4990 return Op;
4991 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004992
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004993 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004994 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004995 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00004996 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004997 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004998 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004999 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005000 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005001 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5002}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005003
Owen Andersone50ed302009-08-10 22:56:29 +00005004SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005005 SDValue StackSlot,
5006 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005007 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005008 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005009 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005010 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005011 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005012 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005013 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005014 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005015 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005016 Ops.push_back(Chain);
5017 Ops.push_back(StackSlot);
5018 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00005019 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00005020 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005021
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005022 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005023 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005024 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005025
5026 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5027 // shouldn't be necessary except that RFP cannot be live across
5028 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005029 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005030 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005031 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005032 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005033 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00005034 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005035 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005036 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005037 Ops.push_back(DAG.getValueType(Op.getValueType()));
5038 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00005039 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
5040 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005041 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005042 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005043
Evan Cheng0db9fe62006-04-25 20:13:52 +00005044 return Result;
5045}
5046
Bill Wendling8b8a6362009-01-17 03:56:04 +00005047// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5048SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5049 // This algorithm is not obvious. Here it is in C code, more or less:
5050 /*
5051 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5052 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5053 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005054
Bill Wendling8b8a6362009-01-17 03:56:04 +00005055 // Copy ints to xmm registers.
5056 __m128i xh = _mm_cvtsi32_si128( hi );
5057 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005058
Bill Wendling8b8a6362009-01-17 03:56:04 +00005059 // Combine into low half of a single xmm register.
5060 __m128i x = _mm_unpacklo_epi32( xh, xl );
5061 __m128d d;
5062 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005063
Bill Wendling8b8a6362009-01-17 03:56:04 +00005064 // Merge in appropriate exponents to give the integer bits the right
5065 // magnitude.
5066 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005067
Bill Wendling8b8a6362009-01-17 03:56:04 +00005068 // Subtract away the biases to deal with the IEEE-754 double precision
5069 // implicit 1.
5070 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005071
Bill Wendling8b8a6362009-01-17 03:56:04 +00005072 // All conversions up to here are exact. The correctly rounded result is
5073 // calculated using the current rounding mode using the following
5074 // horizontal add.
5075 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5076 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5077 // store doesn't really need to be here (except
5078 // maybe to zero the other double)
5079 return sd;
5080 }
5081 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005082
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005083 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005084 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005085
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005086 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005087 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005088 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5089 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5090 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5091 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005092 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005093 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005094
Bill Wendling8b8a6362009-01-17 03:56:04 +00005095 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005096 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005097 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005098 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005099 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005100 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005101 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005102
Owen Anderson825b72b2009-08-11 20:47:22 +00005103 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5104 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005105 Op.getOperand(0),
5106 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005107 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5108 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005109 Op.getOperand(0),
5110 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005111 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5112 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005113 PseudoSourceValue::getConstantPool(), 0,
5114 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005115 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5116 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5117 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005118 PseudoSourceValue::getConstantPool(), 0,
5119 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005120 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005121
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005122 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005123 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005124 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5125 DAG.getUNDEF(MVT::v2f64), ShufMask);
5126 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5127 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005128 DAG.getIntPtrConstant(0));
5129}
5130
Bill Wendling8b8a6362009-01-17 03:56:04 +00005131// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5132SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005133 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005134 // FP constant to bias correct the final result.
5135 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005136 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005137
5138 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005139 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5140 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005141 Op.getOperand(0),
5142 DAG.getIntPtrConstant(0)));
5143
Owen Anderson825b72b2009-08-11 20:47:22 +00005144 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5145 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005146 DAG.getIntPtrConstant(0));
5147
5148 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005149 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5150 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005151 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005152 MVT::v2f64, Load)),
5153 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005154 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005155 MVT::v2f64, Bias)));
5156 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5157 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005158 DAG.getIntPtrConstant(0));
5159
5160 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005161 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005162
5163 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005164 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005165
Owen Anderson825b72b2009-08-11 20:47:22 +00005166 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005167 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005168 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005169 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005170 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005171 }
5172
5173 // Handle final rounding.
5174 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005175}
5176
5177SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005178 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005179 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005180
Evan Chenga06ec9e2009-01-19 08:08:22 +00005181 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5182 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5183 // the optimization here.
5184 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005185 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005186
Owen Andersone50ed302009-08-10 22:56:29 +00005187 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005188 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005189 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005190 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005191 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005192
Bill Wendling8b8a6362009-01-17 03:56:04 +00005193 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005194 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005195 return LowerUINT_TO_FP_i32(Op, DAG);
5196 }
5197
Owen Anderson825b72b2009-08-11 20:47:22 +00005198 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005199
5200 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005201 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005202 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5203 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5204 getPointerTy(), StackSlot, WordOff);
5205 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5206 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005207 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005208 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005209 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005210}
5211
Dan Gohman475871a2008-07-27 21:46:04 +00005212std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005213FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005214 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005215
Owen Andersone50ed302009-08-10 22:56:29 +00005216 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005217
5218 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005219 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5220 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005221 }
5222
Owen Anderson825b72b2009-08-11 20:47:22 +00005223 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5224 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005225 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005226
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005227 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005228 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005229 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005230 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005231 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005232 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005233 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005234 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005235
Evan Cheng87c89352007-10-15 20:11:21 +00005236 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5237 // stack slot.
5238 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005239 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005240 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005241 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005242
Evan Cheng0db9fe62006-04-25 20:13:52 +00005243 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005244 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005245 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005246 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5247 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5248 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005249 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005250
Dan Gohman475871a2008-07-27 21:46:04 +00005251 SDValue Chain = DAG.getEntryNode();
5252 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005253 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005254 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005255 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005256 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005257 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005258 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005259 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5260 };
Dale Johannesenace16102009-02-03 19:33:06 +00005261 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005262 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005263 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005264 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5265 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005266
Evan Cheng0db9fe62006-04-25 20:13:52 +00005267 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005268 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005269 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005270
Chris Lattner27a6c732007-11-24 07:07:01 +00005271 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005272}
5273
Dan Gohman475871a2008-07-27 21:46:04 +00005274SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005275 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005276 if (Op.getValueType() == MVT::v2i32 &&
5277 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005278 return Op;
5279 }
5280 return SDValue();
5281 }
5282
Eli Friedman948e95a2009-05-23 09:59:16 +00005283 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005284 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005285 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5286 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005287
Chris Lattner27a6c732007-11-24 07:07:01 +00005288 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005289 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005290 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005291}
5292
Eli Friedman948e95a2009-05-23 09:59:16 +00005293SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5294 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5295 SDValue FIST = Vals.first, StackSlot = Vals.second;
5296 assert(FIST.getNode() && "Unexpected failure");
5297
5298 // Load the result.
5299 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5300 FIST, StackSlot, NULL, 0);
5301}
5302
Dan Gohman475871a2008-07-27 21:46:04 +00005303SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005304 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005305 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005306 EVT VT = Op.getValueType();
5307 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005308 if (VT.isVector())
5309 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005310 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005311 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005312 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005313 CV.push_back(C);
5314 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005315 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005316 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005317 CV.push_back(C);
5318 CV.push_back(C);
5319 CV.push_back(C);
5320 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005321 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005322 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005323 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005324 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005325 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005326 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005327 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005328}
5329
Dan Gohman475871a2008-07-27 21:46:04 +00005330SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005331 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005332 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005333 EVT VT = Op.getValueType();
5334 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005335 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005336 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005337 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005338 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005339 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005340 CV.push_back(C);
5341 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005342 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005343 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005344 CV.push_back(C);
5345 CV.push_back(C);
5346 CV.push_back(C);
5347 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005348 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005349 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005350 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005351 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005352 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005353 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005354 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005355 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005356 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5357 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005358 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005359 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005360 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005361 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005362 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005363}
5364
Dan Gohman475871a2008-07-27 21:46:04 +00005365SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005366 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005367 SDValue Op0 = Op.getOperand(0);
5368 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005369 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005370 EVT VT = Op.getValueType();
5371 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005372
5373 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005374 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005375 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005376 SrcVT = VT;
5377 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005378 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005379 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005380 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005381 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005382 }
5383
5384 // At this point the operands and the result should have the same
5385 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005386
Evan Cheng68c47cb2007-01-05 07:55:56 +00005387 // First get the sign bit of second operand.
5388 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005389 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005390 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5391 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005392 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005393 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5394 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5395 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5396 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005397 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005398 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005399 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005400 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005401 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005402 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005403 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005404
5405 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005406 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005407 // Op0 is MVT::f32, Op1 is MVT::f64.
5408 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5409 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5410 DAG.getConstant(32, MVT::i32));
5411 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5412 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005413 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005414 }
5415
Evan Cheng73d6cf12007-01-05 21:37:56 +00005416 // Clear first operand sign bit.
5417 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005418 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005419 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5420 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005421 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005422 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5423 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5424 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5425 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005426 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005427 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005428 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005429 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005430 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005431 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005432 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005433
5434 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005435 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005436}
5437
Dan Gohman076aee32009-03-04 19:44:21 +00005438/// Emit nodes that will be selected as "test Op0,Op0", or something
5439/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005440SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5441 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005442 DebugLoc dl = Op.getDebugLoc();
5443
Dan Gohman31125812009-03-07 01:58:32 +00005444 // CF and OF aren't always set the way we want. Determine which
5445 // of these we need.
5446 bool NeedCF = false;
5447 bool NeedOF = false;
5448 switch (X86CC) {
5449 case X86::COND_A: case X86::COND_AE:
5450 case X86::COND_B: case X86::COND_BE:
5451 NeedCF = true;
5452 break;
5453 case X86::COND_G: case X86::COND_GE:
5454 case X86::COND_L: case X86::COND_LE:
5455 case X86::COND_O: case X86::COND_NO:
5456 NeedOF = true;
5457 break;
5458 default: break;
5459 }
5460
Dan Gohman076aee32009-03-04 19:44:21 +00005461 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005462 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5463 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5464 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005465 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005466 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005467 switch (Op.getNode()->getOpcode()) {
5468 case ISD::ADD:
5469 // Due to an isel shortcoming, be conservative if this add is likely to
5470 // be selected as part of a load-modify-store instruction. When the root
5471 // node in a match is a store, isel doesn't know how to remap non-chain
5472 // non-flag uses of other nodes in the match, such as the ADD in this
5473 // case. This leads to the ADD being left around and reselected, with
5474 // the result being two adds in the output.
5475 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5476 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5477 if (UI->getOpcode() == ISD::STORE)
5478 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005479 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005480 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5481 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005482 if (C->getAPIntValue() == 1) {
5483 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005484 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005485 break;
5486 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005487 // An add of negative one (subtract of one) will be selected as a DEC.
5488 if (C->getAPIntValue().isAllOnesValue()) {
5489 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005490 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005491 break;
5492 }
5493 }
Dan Gohman076aee32009-03-04 19:44:21 +00005494 // Otherwise use a regular EFLAGS-setting add.
5495 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005496 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005497 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005498 case ISD::AND: {
5499 // If the primary and result isn't used, don't bother using X86ISD::AND,
5500 // because a TEST instruction will be better.
5501 bool NonFlagUse = false;
5502 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5503 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5504 if (UI->getOpcode() != ISD::BRCOND &&
5505 UI->getOpcode() != ISD::SELECT &&
5506 UI->getOpcode() != ISD::SETCC) {
5507 NonFlagUse = true;
5508 break;
5509 }
5510 if (!NonFlagUse)
5511 break;
5512 }
5513 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005514 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005515 case ISD::OR:
5516 case ISD::XOR:
5517 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005518 // likely to be selected as part of a load-modify-store instruction.
5519 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5520 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5521 if (UI->getOpcode() == ISD::STORE)
5522 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005523 // Otherwise use a regular EFLAGS-setting instruction.
5524 switch (Op.getNode()->getOpcode()) {
5525 case ISD::SUB: Opcode = X86ISD::SUB; break;
5526 case ISD::OR: Opcode = X86ISD::OR; break;
5527 case ISD::XOR: Opcode = X86ISD::XOR; break;
5528 case ISD::AND: Opcode = X86ISD::AND; break;
5529 default: llvm_unreachable("unexpected operator!");
5530 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005531 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005532 break;
5533 case X86ISD::ADD:
5534 case X86ISD::SUB:
5535 case X86ISD::INC:
5536 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005537 case X86ISD::OR:
5538 case X86ISD::XOR:
5539 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005540 return SDValue(Op.getNode(), 1);
5541 default:
5542 default_case:
5543 break;
5544 }
5545 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005546 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005547 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005548 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005549 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005550 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005551 DAG.ReplaceAllUsesWith(Op, New);
5552 return SDValue(New.getNode(), 1);
5553 }
5554 }
5555
5556 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005557 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005558 DAG.getConstant(0, Op.getValueType()));
5559}
5560
5561/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5562/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005563SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5564 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005565 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5566 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005567 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005568
5569 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005570 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005571}
5572
Dan Gohman475871a2008-07-27 21:46:04 +00005573SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005574 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005575 SDValue Op0 = Op.getOperand(0);
5576 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005577 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005578 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005579
Dan Gohmane5af2d32009-01-29 01:59:02 +00005580 // Lower (X & (1 << N)) == 0 to BT(X, N).
5581 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5582 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005583 if (Op0.getOpcode() == ISD::AND &&
5584 Op0.hasOneUse() &&
5585 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005586 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005587 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005588 SDValue LHS, RHS;
5589 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5590 if (ConstantSDNode *Op010C =
5591 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5592 if (Op010C->getZExtValue() == 1) {
5593 LHS = Op0.getOperand(0);
5594 RHS = Op0.getOperand(1).getOperand(1);
5595 }
5596 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5597 if (ConstantSDNode *Op000C =
5598 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5599 if (Op000C->getZExtValue() == 1) {
5600 LHS = Op0.getOperand(1);
5601 RHS = Op0.getOperand(0).getOperand(1);
5602 }
5603 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5604 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5605 SDValue AndLHS = Op0.getOperand(0);
5606 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5607 LHS = AndLHS.getOperand(0);
5608 RHS = AndLHS.getOperand(1);
5609 }
5610 }
Evan Cheng0488db92007-09-25 01:57:46 +00005611
Dan Gohmane5af2d32009-01-29 01:59:02 +00005612 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005613 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5614 // instruction. Since the shift amount is in-range-or-undefined, we know
5615 // that doing a bittest on the i16 value is ok. We extend to i32 because
5616 // the encoding for the i16 version is larger than the i32 version.
Owen Anderson825b72b2009-08-11 20:47:22 +00005617 if (LHS.getValueType() == MVT::i8)
5618 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005619
5620 // If the operand types disagree, extend the shift amount to match. Since
5621 // BT ignores high bits (like shifts) we can use anyextend.
5622 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005623 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005624
Owen Anderson825b72b2009-08-11 20:47:22 +00005625 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005626 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Owen Anderson825b72b2009-08-11 20:47:22 +00005627 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5628 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005629 }
5630 }
5631
5632 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5633 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005634 if (X86CC == X86::COND_INVALID)
5635 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005636
Dan Gohman31125812009-03-07 01:58:32 +00005637 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005638 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5639 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005640}
5641
Dan Gohman475871a2008-07-27 21:46:04 +00005642SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5643 SDValue Cond;
5644 SDValue Op0 = Op.getOperand(0);
5645 SDValue Op1 = Op.getOperand(1);
5646 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005647 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005648 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5649 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005650 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005651
5652 if (isFP) {
5653 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005654 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005655 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5656 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005657 bool Swap = false;
5658
5659 switch (SetCCOpcode) {
5660 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005661 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005662 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005663 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005664 case ISD::SETGT: Swap = true; // Fallthrough
5665 case ISD::SETLT:
5666 case ISD::SETOLT: SSECC = 1; break;
5667 case ISD::SETOGE:
5668 case ISD::SETGE: Swap = true; // Fallthrough
5669 case ISD::SETLE:
5670 case ISD::SETOLE: SSECC = 2; break;
5671 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005672 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005673 case ISD::SETNE: SSECC = 4; break;
5674 case ISD::SETULE: Swap = true;
5675 case ISD::SETUGE: SSECC = 5; break;
5676 case ISD::SETULT: Swap = true;
5677 case ISD::SETUGT: SSECC = 6; break;
5678 case ISD::SETO: SSECC = 7; break;
5679 }
5680 if (Swap)
5681 std::swap(Op0, Op1);
5682
Nate Begemanfb8ead02008-07-25 19:05:58 +00005683 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005684 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005685 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005686 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005687 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5688 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005689 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005690 }
5691 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005692 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005693 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5694 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005695 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005696 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005697 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005698 }
5699 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005700 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005701 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005702
Nate Begeman30a0de92008-07-17 16:51:19 +00005703 // We are handling one of the integer comparisons here. Since SSE only has
5704 // GT and EQ comparisons for integer, swapping operands and multiple
5705 // operations may be required for some comparisons.
5706 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5707 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005708
Owen Anderson825b72b2009-08-11 20:47:22 +00005709 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00005710 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005711 case MVT::v8i8:
5712 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5713 case MVT::v4i16:
5714 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5715 case MVT::v2i32:
5716 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5717 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00005718 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005719
Nate Begeman30a0de92008-07-17 16:51:19 +00005720 switch (SetCCOpcode) {
5721 default: break;
5722 case ISD::SETNE: Invert = true;
5723 case ISD::SETEQ: Opc = EQOpc; break;
5724 case ISD::SETLT: Swap = true;
5725 case ISD::SETGT: Opc = GTOpc; break;
5726 case ISD::SETGE: Swap = true;
5727 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5728 case ISD::SETULT: Swap = true;
5729 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5730 case ISD::SETUGE: Swap = true;
5731 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5732 }
5733 if (Swap)
5734 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005735
Nate Begeman30a0de92008-07-17 16:51:19 +00005736 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5737 // bits of the inputs before performing those operations.
5738 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00005739 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005740 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5741 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005742 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005743 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5744 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005745 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5746 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005747 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005748
Dale Johannesenace16102009-02-03 19:33:06 +00005749 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005750
5751 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005752 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005753 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005754
Nate Begeman30a0de92008-07-17 16:51:19 +00005755 return Result;
5756}
Evan Cheng0488db92007-09-25 01:57:46 +00005757
Evan Cheng370e5342008-12-03 08:38:43 +00005758// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005759static bool isX86LogicalCmp(SDValue Op) {
5760 unsigned Opc = Op.getNode()->getOpcode();
5761 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5762 return true;
5763 if (Op.getResNo() == 1 &&
5764 (Opc == X86ISD::ADD ||
5765 Opc == X86ISD::SUB ||
5766 Opc == X86ISD::SMUL ||
5767 Opc == X86ISD::UMUL ||
5768 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00005769 Opc == X86ISD::DEC ||
5770 Opc == X86ISD::OR ||
5771 Opc == X86ISD::XOR ||
5772 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00005773 return true;
5774
5775 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005776}
5777
Dan Gohman475871a2008-07-27 21:46:04 +00005778SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005779 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005780 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005781 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005782 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005783
Dan Gohman1a492952009-10-20 16:22:37 +00005784 if (Cond.getOpcode() == ISD::SETCC) {
5785 SDValue NewCond = LowerSETCC(Cond, DAG);
5786 if (NewCond.getNode())
5787 Cond = NewCond;
5788 }
Evan Cheng734503b2006-09-11 02:19:56 +00005789
Evan Cheng3f41d662007-10-08 22:16:29 +00005790 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5791 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005792 if (Cond.getOpcode() == X86ISD::SETCC) {
5793 CC = Cond.getOperand(0);
5794
Dan Gohman475871a2008-07-27 21:46:04 +00005795 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005796 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00005797 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005798
Evan Cheng3f41d662007-10-08 22:16:29 +00005799 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005800 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005801 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005802 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005803
Chris Lattnerd1980a52009-03-12 06:52:53 +00005804 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5805 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005806 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005807 addTest = false;
5808 }
5809 }
5810
5811 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005812 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005813 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005814 }
5815
Owen Anderson825b72b2009-08-11 20:47:22 +00005816 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005817 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005818 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5819 // condition is true.
5820 Ops.push_back(Op.getOperand(2));
5821 Ops.push_back(Op.getOperand(1));
5822 Ops.push_back(CC);
5823 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005824 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005825}
5826
Evan Cheng370e5342008-12-03 08:38:43 +00005827// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5828// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5829// from the AND / OR.
5830static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5831 Opc = Op.getOpcode();
5832 if (Opc != ISD::OR && Opc != ISD::AND)
5833 return false;
5834 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5835 Op.getOperand(0).hasOneUse() &&
5836 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5837 Op.getOperand(1).hasOneUse());
5838}
5839
Evan Cheng961d6d42009-02-02 08:19:07 +00005840// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5841// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005842static bool isXor1OfSetCC(SDValue Op) {
5843 if (Op.getOpcode() != ISD::XOR)
5844 return false;
5845 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5846 if (N1C && N1C->getAPIntValue() == 1) {
5847 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5848 Op.getOperand(0).hasOneUse();
5849 }
5850 return false;
5851}
5852
Dan Gohman475871a2008-07-27 21:46:04 +00005853SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005854 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005855 SDValue Chain = Op.getOperand(0);
5856 SDValue Cond = Op.getOperand(1);
5857 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005858 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005859 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005860
Dan Gohman1a492952009-10-20 16:22:37 +00005861 if (Cond.getOpcode() == ISD::SETCC) {
5862 SDValue NewCond = LowerSETCC(Cond, DAG);
5863 if (NewCond.getNode())
5864 Cond = NewCond;
5865 }
Chris Lattnere55484e2008-12-25 05:34:37 +00005866#if 0
5867 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005868 else if (Cond.getOpcode() == X86ISD::ADD ||
5869 Cond.getOpcode() == X86ISD::SUB ||
5870 Cond.getOpcode() == X86ISD::SMUL ||
5871 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005872 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005873#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005874
Evan Cheng3f41d662007-10-08 22:16:29 +00005875 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5876 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005877 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005878 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005879
Dan Gohman475871a2008-07-27 21:46:04 +00005880 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005881 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005882 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005883 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005884 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005885 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005886 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005887 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005888 default: break;
5889 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005890 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005891 // These can only come from an arithmetic instruction with overflow,
5892 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005893 Cond = Cond.getNode()->getOperand(1);
5894 addTest = false;
5895 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005896 }
Evan Cheng0488db92007-09-25 01:57:46 +00005897 }
Evan Cheng370e5342008-12-03 08:38:43 +00005898 } else {
5899 unsigned CondOpc;
5900 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5901 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005902 if (CondOpc == ISD::OR) {
5903 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5904 // two branches instead of an explicit OR instruction with a
5905 // separate test.
5906 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005907 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005908 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005909 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005910 Chain, Dest, CC, Cmp);
5911 CC = Cond.getOperand(1).getOperand(0);
5912 Cond = Cmp;
5913 addTest = false;
5914 }
5915 } else { // ISD::AND
5916 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5917 // two branches instead of an explicit AND instruction with a
5918 // separate test. However, we only do this if this block doesn't
5919 // have a fall-through edge, because this requires an explicit
5920 // jmp when the condition is false.
5921 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005922 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005923 Op.getNode()->hasOneUse()) {
5924 X86::CondCode CCode =
5925 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5926 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005927 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005928 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5929 // Look for an unconditional branch following this conditional branch.
5930 // We need this because we need to reverse the successors in order
5931 // to implement FCMP_OEQ.
5932 if (User.getOpcode() == ISD::BR) {
5933 SDValue FalseBB = User.getOperand(1);
5934 SDValue NewBR =
5935 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5936 assert(NewBR == User);
5937 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005938
Dale Johannesene4d209d2009-02-03 20:21:25 +00005939 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005940 Chain, Dest, CC, Cmp);
5941 X86::CondCode CCode =
5942 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5943 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005944 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005945 Cond = Cmp;
5946 addTest = false;
5947 }
5948 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005949 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005950 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5951 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5952 // It should be transformed during dag combiner except when the condition
5953 // is set by a arithmetics with overflow node.
5954 X86::CondCode CCode =
5955 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5956 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005957 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00005958 Cond = Cond.getOperand(0).getOperand(1);
5959 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005960 }
Evan Cheng0488db92007-09-25 01:57:46 +00005961 }
5962
5963 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005964 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005965 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005966 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005967 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005968 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005969}
5970
Anton Korobeynikove060b532007-04-17 19:34:00 +00005971
5972// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5973// Calls to _alloca is needed to probe the stack when allocating more than 4k
5974// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5975// that the guard pages used by the OS virtual memory manager are allocated in
5976// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005977SDValue
5978X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005979 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005980 assert(Subtarget->isTargetCygMing() &&
5981 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005982 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005983
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005984 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005985 SDValue Chain = Op.getOperand(0);
5986 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005987 // FIXME: Ensure alignment here
5988
Dan Gohman475871a2008-07-27 21:46:04 +00005989 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005990
Owen Andersone50ed302009-08-10 22:56:29 +00005991 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005992 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005993
Chris Lattnere563bbc2008-10-11 22:08:30 +00005994 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005995
Dale Johannesendd64c412009-02-04 00:33:20 +00005996 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005997 Flag = Chain.getValue(1);
5998
Owen Anderson825b72b2009-08-11 20:47:22 +00005999 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006000 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006001 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006002 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006003 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006004 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006005 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006006 Flag = Chain.getValue(1);
6007
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006008 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006009 DAG.getIntPtrConstant(0, true),
6010 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006011 Flag);
6012
Dale Johannesendd64c412009-02-04 00:33:20 +00006013 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006014
Dan Gohman475871a2008-07-27 21:46:04 +00006015 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006016 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006017}
6018
Dan Gohman475871a2008-07-27 21:46:04 +00006019SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006020X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006021 SDValue Chain,
6022 SDValue Dst, SDValue Src,
6023 SDValue Size, unsigned Align,
6024 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006025 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006026 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006027
Bill Wendling6f287b22008-09-30 21:22:07 +00006028 // If not DWORD aligned or size is more than the threshold, call the library.
6029 // The libc version is likely to be faster for these cases. It can use the
6030 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006031 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006032 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006033 ConstantSize->getZExtValue() >
6034 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006035 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006036
6037 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006038 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006039
Bill Wendling6158d842008-10-01 00:59:58 +00006040 if (const char *bzeroEntry = V &&
6041 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006042 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006043 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006044 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006045 TargetLowering::ArgListEntry Entry;
6046 Entry.Node = Dst;
6047 Entry.Ty = IntPtrTy;
6048 Args.push_back(Entry);
6049 Entry.Node = Size;
6050 Args.push_back(Entry);
6051 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006052 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6053 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006054 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006055 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006056 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006057 }
6058
Dan Gohman707e0182008-04-12 04:36:06 +00006059 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006060 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006061 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006062
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006063 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006064 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006065 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006066 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006067 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006068 unsigned BytesLeft = 0;
6069 bool TwoRepStos = false;
6070 if (ValC) {
6071 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006072 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006073
Evan Cheng0db9fe62006-04-25 20:13:52 +00006074 // If the value is a constant, then we can potentially use larger sets.
6075 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006076 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006077 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006078 ValReg = X86::AX;
6079 Val = (Val << 8) | Val;
6080 break;
6081 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006082 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006083 ValReg = X86::EAX;
6084 Val = (Val << 8) | Val;
6085 Val = (Val << 16) | Val;
6086 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006087 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006088 ValReg = X86::RAX;
6089 Val = (Val << 32) | Val;
6090 }
6091 break;
6092 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006093 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006094 ValReg = X86::AL;
6095 Count = DAG.getIntPtrConstant(SizeVal);
6096 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006097 }
6098
Owen Anderson825b72b2009-08-11 20:47:22 +00006099 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006100 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006101 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6102 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006103 }
6104
Dale Johannesen0f502f62009-02-03 22:26:09 +00006105 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006106 InFlag);
6107 InFlag = Chain.getValue(1);
6108 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006109 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006110 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006111 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006112 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006113 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006114
Scott Michelfdc40a02009-02-17 22:15:04 +00006115 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006116 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006117 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006118 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006119 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006120 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006121 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006122 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006123
Owen Anderson825b72b2009-08-11 20:47:22 +00006124 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006125 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006126 Ops.push_back(Chain);
6127 Ops.push_back(DAG.getValueType(AVT));
6128 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006129 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00006130
Evan Cheng0db9fe62006-04-25 20:13:52 +00006131 if (TwoRepStos) {
6132 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006133 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006134 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006135 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006136 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6137 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006138 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006139 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006140 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006141 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006142 Ops.clear();
6143 Ops.push_back(Chain);
Owen Anderson825b72b2009-08-11 20:47:22 +00006144 Ops.push_back(DAG.getValueType(MVT::i8));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006145 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006146 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006147 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006148 // Handle the last 1 - 7 bytes.
6149 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006150 EVT AddrVT = Dst.getValueType();
6151 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006152
Dale Johannesen0f502f62009-02-03 22:26:09 +00006153 Chain = DAG.getMemset(Chain, dl,
6154 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006155 DAG.getConstant(Offset, AddrVT)),
6156 Src,
6157 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006158 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006159 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006160
Dan Gohman707e0182008-04-12 04:36:06 +00006161 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006162 return Chain;
6163}
Evan Cheng11e15b32006-04-03 20:53:28 +00006164
Dan Gohman475871a2008-07-27 21:46:04 +00006165SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006166X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006167 SDValue Chain, SDValue Dst, SDValue Src,
6168 SDValue Size, unsigned Align,
6169 bool AlwaysInline,
6170 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006171 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006172 // This requires the copy size to be a constant, preferrably
6173 // within a subtarget-specific limit.
6174 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6175 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006176 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006177 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006178 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006179 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006180
Evan Cheng1887c1c2008-08-21 21:00:15 +00006181 /// If not DWORD aligned, call the library.
6182 if ((Align & 3) != 0)
6183 return SDValue();
6184
6185 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006186 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006187 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006188 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006189
Duncan Sands83ec4b62008-06-06 12:08:01 +00006190 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006191 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006192 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006193 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006194
Dan Gohman475871a2008-07-27 21:46:04 +00006195 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006196 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006197 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006198 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006199 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006200 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006201 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006202 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006203 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006204 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006205 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006206 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006207 InFlag = Chain.getValue(1);
6208
Owen Anderson825b72b2009-08-11 20:47:22 +00006209 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006210 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006211 Ops.push_back(Chain);
6212 Ops.push_back(DAG.getValueType(AVT));
6213 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006214 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006215
Dan Gohman475871a2008-07-27 21:46:04 +00006216 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006217 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006218 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006219 // Handle the last 1 - 7 bytes.
6220 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006221 EVT DstVT = Dst.getValueType();
6222 EVT SrcVT = Src.getValueType();
6223 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006224 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006225 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006226 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006227 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006228 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006229 DAG.getConstant(BytesLeft, SizeVT),
6230 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006231 DstSV, DstSVOff + Offset,
6232 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006233 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006234
Owen Anderson825b72b2009-08-11 20:47:22 +00006235 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006236 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006237}
6238
Dan Gohman475871a2008-07-27 21:46:04 +00006239SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006240 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006241 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006242
Evan Cheng25ab6902006-09-08 06:48:29 +00006243 if (!Subtarget->is64Bit()) {
6244 // vastart just stores the address of the VarArgsFrameIndex slot into the
6245 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006246 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006247 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006248 }
6249
6250 // __va_list_tag:
6251 // gp_offset (0 - 6 * 8)
6252 // fp_offset (48 - 48 + 8 * 16)
6253 // overflow_arg_area (point to parameters coming in memory).
6254 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006255 SmallVector<SDValue, 8> MemOps;
6256 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006257 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006258 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006259 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006260 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006261 MemOps.push_back(Store);
6262
6263 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006264 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006265 FIN, DAG.getIntPtrConstant(4));
6266 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006267 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006268 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006269 MemOps.push_back(Store);
6270
6271 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006272 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006273 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006274 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006275 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006276 MemOps.push_back(Store);
6277
6278 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006279 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006280 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006281 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006282 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006283 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006284 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006285 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006286}
6287
Dan Gohman475871a2008-07-27 21:46:04 +00006288SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006289 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6290 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006291 SDValue Chain = Op.getOperand(0);
6292 SDValue SrcPtr = Op.getOperand(1);
6293 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006294
Torok Edwindac237e2009-07-08 20:53:28 +00006295 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006296 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006297}
6298
Dan Gohman475871a2008-07-27 21:46:04 +00006299SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006300 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006301 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006302 SDValue Chain = Op.getOperand(0);
6303 SDValue DstPtr = Op.getOperand(1);
6304 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006305 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6306 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006307 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006308
Dale Johannesendd64c412009-02-04 00:33:20 +00006309 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006310 DAG.getIntPtrConstant(24), 8, false,
6311 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006312}
6313
Dan Gohman475871a2008-07-27 21:46:04 +00006314SDValue
6315X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006316 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006317 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006318 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006319 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006320 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006321 case Intrinsic::x86_sse_comieq_ss:
6322 case Intrinsic::x86_sse_comilt_ss:
6323 case Intrinsic::x86_sse_comile_ss:
6324 case Intrinsic::x86_sse_comigt_ss:
6325 case Intrinsic::x86_sse_comige_ss:
6326 case Intrinsic::x86_sse_comineq_ss:
6327 case Intrinsic::x86_sse_ucomieq_ss:
6328 case Intrinsic::x86_sse_ucomilt_ss:
6329 case Intrinsic::x86_sse_ucomile_ss:
6330 case Intrinsic::x86_sse_ucomigt_ss:
6331 case Intrinsic::x86_sse_ucomige_ss:
6332 case Intrinsic::x86_sse_ucomineq_ss:
6333 case Intrinsic::x86_sse2_comieq_sd:
6334 case Intrinsic::x86_sse2_comilt_sd:
6335 case Intrinsic::x86_sse2_comile_sd:
6336 case Intrinsic::x86_sse2_comigt_sd:
6337 case Intrinsic::x86_sse2_comige_sd:
6338 case Intrinsic::x86_sse2_comineq_sd:
6339 case Intrinsic::x86_sse2_ucomieq_sd:
6340 case Intrinsic::x86_sse2_ucomilt_sd:
6341 case Intrinsic::x86_sse2_ucomile_sd:
6342 case Intrinsic::x86_sse2_ucomigt_sd:
6343 case Intrinsic::x86_sse2_ucomige_sd:
6344 case Intrinsic::x86_sse2_ucomineq_sd: {
6345 unsigned Opc = 0;
6346 ISD::CondCode CC = ISD::SETCC_INVALID;
6347 switch (IntNo) {
6348 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006349 case Intrinsic::x86_sse_comieq_ss:
6350 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006351 Opc = X86ISD::COMI;
6352 CC = ISD::SETEQ;
6353 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006354 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006355 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006356 Opc = X86ISD::COMI;
6357 CC = ISD::SETLT;
6358 break;
6359 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006360 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006361 Opc = X86ISD::COMI;
6362 CC = ISD::SETLE;
6363 break;
6364 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006365 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006366 Opc = X86ISD::COMI;
6367 CC = ISD::SETGT;
6368 break;
6369 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006370 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006371 Opc = X86ISD::COMI;
6372 CC = ISD::SETGE;
6373 break;
6374 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006375 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006376 Opc = X86ISD::COMI;
6377 CC = ISD::SETNE;
6378 break;
6379 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006380 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006381 Opc = X86ISD::UCOMI;
6382 CC = ISD::SETEQ;
6383 break;
6384 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006385 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006386 Opc = X86ISD::UCOMI;
6387 CC = ISD::SETLT;
6388 break;
6389 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006390 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006391 Opc = X86ISD::UCOMI;
6392 CC = ISD::SETLE;
6393 break;
6394 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006395 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006396 Opc = X86ISD::UCOMI;
6397 CC = ISD::SETGT;
6398 break;
6399 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006400 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006401 Opc = X86ISD::UCOMI;
6402 CC = ISD::SETGE;
6403 break;
6404 case Intrinsic::x86_sse_ucomineq_ss:
6405 case Intrinsic::x86_sse2_ucomineq_sd:
6406 Opc = X86ISD::UCOMI;
6407 CC = ISD::SETNE;
6408 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006409 }
Evan Cheng734503b2006-09-11 02:19:56 +00006410
Dan Gohman475871a2008-07-27 21:46:04 +00006411 SDValue LHS = Op.getOperand(1);
6412 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006413 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006414 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006415 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6416 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6417 DAG.getConstant(X86CC, MVT::i8), Cond);
6418 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006419 }
Eric Christopher71c67532009-07-29 00:28:05 +00006420 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006421 // an integer value, not just an instruction so lower it to the ptest
6422 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006423 case Intrinsic::x86_sse41_ptestz:
6424 case Intrinsic::x86_sse41_ptestc:
6425 case Intrinsic::x86_sse41_ptestnzc:{
6426 unsigned X86CC = 0;
6427 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006428 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006429 case Intrinsic::x86_sse41_ptestz:
6430 // ZF = 1
6431 X86CC = X86::COND_E;
6432 break;
6433 case Intrinsic::x86_sse41_ptestc:
6434 // CF = 1
6435 X86CC = X86::COND_B;
6436 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006437 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006438 // ZF and CF = 0
6439 X86CC = X86::COND_A;
6440 break;
6441 }
Eric Christopherfd179292009-08-27 18:07:15 +00006442
Eric Christopher71c67532009-07-29 00:28:05 +00006443 SDValue LHS = Op.getOperand(1);
6444 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006445 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6446 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6447 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6448 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006449 }
Evan Cheng5759f972008-05-04 09:15:50 +00006450
6451 // Fix vector shift instructions where the last operand is a non-immediate
6452 // i32 value.
6453 case Intrinsic::x86_sse2_pslli_w:
6454 case Intrinsic::x86_sse2_pslli_d:
6455 case Intrinsic::x86_sse2_pslli_q:
6456 case Intrinsic::x86_sse2_psrli_w:
6457 case Intrinsic::x86_sse2_psrli_d:
6458 case Intrinsic::x86_sse2_psrli_q:
6459 case Intrinsic::x86_sse2_psrai_w:
6460 case Intrinsic::x86_sse2_psrai_d:
6461 case Intrinsic::x86_mmx_pslli_w:
6462 case Intrinsic::x86_mmx_pslli_d:
6463 case Intrinsic::x86_mmx_pslli_q:
6464 case Intrinsic::x86_mmx_psrli_w:
6465 case Intrinsic::x86_mmx_psrli_d:
6466 case Intrinsic::x86_mmx_psrli_q:
6467 case Intrinsic::x86_mmx_psrai_w:
6468 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006469 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006470 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006471 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006472
6473 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006474 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006475 switch (IntNo) {
6476 case Intrinsic::x86_sse2_pslli_w:
6477 NewIntNo = Intrinsic::x86_sse2_psll_w;
6478 break;
6479 case Intrinsic::x86_sse2_pslli_d:
6480 NewIntNo = Intrinsic::x86_sse2_psll_d;
6481 break;
6482 case Intrinsic::x86_sse2_pslli_q:
6483 NewIntNo = Intrinsic::x86_sse2_psll_q;
6484 break;
6485 case Intrinsic::x86_sse2_psrli_w:
6486 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6487 break;
6488 case Intrinsic::x86_sse2_psrli_d:
6489 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6490 break;
6491 case Intrinsic::x86_sse2_psrli_q:
6492 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6493 break;
6494 case Intrinsic::x86_sse2_psrai_w:
6495 NewIntNo = Intrinsic::x86_sse2_psra_w;
6496 break;
6497 case Intrinsic::x86_sse2_psrai_d:
6498 NewIntNo = Intrinsic::x86_sse2_psra_d;
6499 break;
6500 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006501 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006502 switch (IntNo) {
6503 case Intrinsic::x86_mmx_pslli_w:
6504 NewIntNo = Intrinsic::x86_mmx_psll_w;
6505 break;
6506 case Intrinsic::x86_mmx_pslli_d:
6507 NewIntNo = Intrinsic::x86_mmx_psll_d;
6508 break;
6509 case Intrinsic::x86_mmx_pslli_q:
6510 NewIntNo = Intrinsic::x86_mmx_psll_q;
6511 break;
6512 case Intrinsic::x86_mmx_psrli_w:
6513 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6514 break;
6515 case Intrinsic::x86_mmx_psrli_d:
6516 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6517 break;
6518 case Intrinsic::x86_mmx_psrli_q:
6519 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6520 break;
6521 case Intrinsic::x86_mmx_psrai_w:
6522 NewIntNo = Intrinsic::x86_mmx_psra_w;
6523 break;
6524 case Intrinsic::x86_mmx_psrai_d:
6525 NewIntNo = Intrinsic::x86_mmx_psra_d;
6526 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006527 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006528 }
6529 break;
6530 }
6531 }
Mon P Wangefa42202009-09-03 19:56:25 +00006532
6533 // The vector shift intrinsics with scalars uses 32b shift amounts but
6534 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6535 // to be zero.
6536 SDValue ShOps[4];
6537 ShOps[0] = ShAmt;
6538 ShOps[1] = DAG.getConstant(0, MVT::i32);
6539 if (ShAmtVT == MVT::v4i32) {
6540 ShOps[2] = DAG.getUNDEF(MVT::i32);
6541 ShOps[3] = DAG.getUNDEF(MVT::i32);
6542 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6543 } else {
6544 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6545 }
6546
Owen Andersone50ed302009-08-10 22:56:29 +00006547 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006548 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006549 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006550 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006551 Op.getOperand(1), ShAmt);
6552 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006553 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006554}
Evan Cheng72261582005-12-20 06:22:03 +00006555
Dan Gohman475871a2008-07-27 21:46:04 +00006556SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006557 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006558 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006559
6560 if (Depth > 0) {
6561 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6562 SDValue Offset =
6563 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006564 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006565 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006566 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006567 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006568 NULL, 0);
6569 }
6570
6571 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006572 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006573 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006574 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006575}
6576
Dan Gohman475871a2008-07-27 21:46:04 +00006577SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006578 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6579 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006580 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006581 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006582 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6583 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006584 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006585 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006586 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006587 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006588}
6589
Dan Gohman475871a2008-07-27 21:46:04 +00006590SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006591 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006592 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006593}
6594
Dan Gohman475871a2008-07-27 21:46:04 +00006595SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006596{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006597 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006598 SDValue Chain = Op.getOperand(0);
6599 SDValue Offset = Op.getOperand(1);
6600 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006601 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006602
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006603 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6604 getPointerTy());
6605 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006606
Dale Johannesene4d209d2009-02-03 20:21:25 +00006607 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006608 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006609 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6610 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006611 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006612 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006613
Dale Johannesene4d209d2009-02-03 20:21:25 +00006614 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006615 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006616 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006617}
6618
Dan Gohman475871a2008-07-27 21:46:04 +00006619SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006620 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006621 SDValue Root = Op.getOperand(0);
6622 SDValue Trmp = Op.getOperand(1); // trampoline
6623 SDValue FPtr = Op.getOperand(2); // nested function
6624 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006625 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006626
Dan Gohman69de1932008-02-06 22:27:42 +00006627 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006628
Duncan Sands339e14f2008-01-16 22:55:25 +00006629 const X86InstrInfo *TII =
6630 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6631
Duncan Sandsb116fac2007-07-27 20:02:49 +00006632 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006633 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006634
6635 // Large code-model.
6636
6637 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6638 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6639
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006640 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6641 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006642
6643 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6644
6645 // Load the pointer to the nested function into R11.
6646 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006647 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00006648 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006649 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006650
Owen Anderson825b72b2009-08-11 20:47:22 +00006651 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6652 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006653 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006654
6655 // Load the 'nest' parameter value into R10.
6656 // R10 is specified in X86CallingConv.td
6657 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00006658 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6659 DAG.getConstant(10, MVT::i64));
6660 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006661 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006662
Owen Anderson825b72b2009-08-11 20:47:22 +00006663 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6664 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006665 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006666
6667 // Jump to the nested function.
6668 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00006669 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6670 DAG.getConstant(20, MVT::i64));
6671 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006672 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006673
6674 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00006675 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6676 DAG.getConstant(22, MVT::i64));
6677 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006678 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006679
Dan Gohman475871a2008-07-27 21:46:04 +00006680 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006681 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006682 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006683 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006684 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006685 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006686 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006687 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006688
6689 switch (CC) {
6690 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006691 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006692 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006693 case CallingConv::X86_StdCall: {
6694 // Pass 'nest' parameter in ECX.
6695 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006696 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006697
6698 // Check that ECX wasn't needed by an 'inreg' parameter.
6699 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006700 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006701
Chris Lattner58d74912008-03-12 17:45:29 +00006702 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006703 unsigned InRegCount = 0;
6704 unsigned Idx = 1;
6705
6706 for (FunctionType::param_iterator I = FTy->param_begin(),
6707 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006708 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006709 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006710 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006711
6712 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006713 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006714 }
6715 }
6716 break;
6717 }
6718 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006719 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006720 // Pass 'nest' parameter in EAX.
6721 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006722 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006723 break;
6724 }
6725
Dan Gohman475871a2008-07-27 21:46:04 +00006726 SDValue OutChains[4];
6727 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006728
Owen Anderson825b72b2009-08-11 20:47:22 +00006729 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6730 DAG.getConstant(10, MVT::i32));
6731 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006732
Duncan Sands339e14f2008-01-16 22:55:25 +00006733 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006734 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006735 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006736 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006737 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006738
Owen Anderson825b72b2009-08-11 20:47:22 +00006739 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6740 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006741 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006742
Duncan Sands339e14f2008-01-16 22:55:25 +00006743 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00006744 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6745 DAG.getConstant(5, MVT::i32));
6746 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006747 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006748
Owen Anderson825b72b2009-08-11 20:47:22 +00006749 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6750 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006751 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006752
Dan Gohman475871a2008-07-27 21:46:04 +00006753 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006754 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006755 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006756 }
6757}
6758
Dan Gohman475871a2008-07-27 21:46:04 +00006759SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006760 /*
6761 The rounding mode is in bits 11:10 of FPSR, and has the following
6762 settings:
6763 00 Round to nearest
6764 01 Round to -inf
6765 10 Round to +inf
6766 11 Round to 0
6767
6768 FLT_ROUNDS, on the other hand, expects the following:
6769 -1 Undefined
6770 0 Round to 0
6771 1 Round to nearest
6772 2 Round to +inf
6773 3 Round to -inf
6774
6775 To perform the conversion, we do:
6776 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6777 */
6778
6779 MachineFunction &MF = DAG.getMachineFunction();
6780 const TargetMachine &TM = MF.getTarget();
6781 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6782 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00006783 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006784 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006785
6786 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00006787 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00006788 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006789
Owen Anderson825b72b2009-08-11 20:47:22 +00006790 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006791 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006792
6793 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00006794 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006795
6796 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006797 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006798 DAG.getNode(ISD::SRL, dl, MVT::i16,
6799 DAG.getNode(ISD::AND, dl, MVT::i16,
6800 CWD, DAG.getConstant(0x800, MVT::i16)),
6801 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006802 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006803 DAG.getNode(ISD::SRL, dl, MVT::i16,
6804 DAG.getNode(ISD::AND, dl, MVT::i16,
6805 CWD, DAG.getConstant(0x400, MVT::i16)),
6806 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006807
Dan Gohman475871a2008-07-27 21:46:04 +00006808 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00006809 DAG.getNode(ISD::AND, dl, MVT::i16,
6810 DAG.getNode(ISD::ADD, dl, MVT::i16,
6811 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
6812 DAG.getConstant(1, MVT::i16)),
6813 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006814
6815
Duncan Sands83ec4b62008-06-06 12:08:01 +00006816 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006817 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006818}
6819
Dan Gohman475871a2008-07-27 21:46:04 +00006820SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006821 EVT VT = Op.getValueType();
6822 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006823 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006824 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006825
6826 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006827 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006828 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00006829 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006830 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006831 }
Evan Cheng18efe262007-12-14 02:13:44 +00006832
Evan Cheng152804e2007-12-14 08:30:15 +00006833 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006834 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006835 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006836
6837 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006838 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006839 Ops.push_back(Op);
6840 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006841 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006842 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006843 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006844
6845 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006846 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006847
Owen Anderson825b72b2009-08-11 20:47:22 +00006848 if (VT == MVT::i8)
6849 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006850 return Op;
6851}
6852
Dan Gohman475871a2008-07-27 21:46:04 +00006853SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006854 EVT VT = Op.getValueType();
6855 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006856 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006857 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006858
6859 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006860 if (VT == MVT::i8) {
6861 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006862 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006863 }
Evan Cheng152804e2007-12-14 08:30:15 +00006864
6865 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006866 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006867 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006868
6869 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006870 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006871 Ops.push_back(Op);
6872 Ops.push_back(DAG.getConstant(NumBits, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006873 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006874 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006875 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006876
Owen Anderson825b72b2009-08-11 20:47:22 +00006877 if (VT == MVT::i8)
6878 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006879 return Op;
6880}
6881
Mon P Wangaf9b9522008-12-18 21:42:19 +00006882SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006883 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006884 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006885 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006886
Mon P Wangaf9b9522008-12-18 21:42:19 +00006887 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6888 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6889 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6890 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6891 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6892 //
6893 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6894 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6895 // return AloBlo + AloBhi + AhiBlo;
6896
6897 SDValue A = Op.getOperand(0);
6898 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006899
Dale Johannesene4d209d2009-02-03 20:21:25 +00006900 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006901 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6902 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006903 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006904 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6905 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006906 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006907 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006908 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006909 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006910 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006911 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006912 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006913 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006914 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006915 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006916 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6917 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006918 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006919 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6920 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006921 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6922 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006923 return Res;
6924}
6925
6926
Bill Wendling74c37652008-12-09 22:08:41 +00006927SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6928 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6929 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006930 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6931 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006932 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006933 SDValue LHS = N->getOperand(0);
6934 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006935 unsigned BaseOp = 0;
6936 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006937 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006938
6939 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006940 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00006941 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006942 // A subtract of one will be selected as a INC. Note that INC doesn't
6943 // set CF, so we can't do this for UADDO.
6944 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6945 if (C->getAPIntValue() == 1) {
6946 BaseOp = X86ISD::INC;
6947 Cond = X86::COND_O;
6948 break;
6949 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006950 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006951 Cond = X86::COND_O;
6952 break;
6953 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006954 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006955 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006956 break;
6957 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006958 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6959 // set CF, so we can't do this for USUBO.
6960 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6961 if (C->getAPIntValue() == 1) {
6962 BaseOp = X86ISD::DEC;
6963 Cond = X86::COND_O;
6964 break;
6965 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006966 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006967 Cond = X86::COND_O;
6968 break;
6969 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006970 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006971 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006972 break;
6973 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006974 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006975 Cond = X86::COND_O;
6976 break;
6977 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006978 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006979 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006980 break;
6981 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006982
Bill Wendling61edeb52008-12-02 01:06:39 +00006983 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006984 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006985 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006986
Bill Wendling61edeb52008-12-02 01:06:39 +00006987 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006988 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00006989 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006990
Bill Wendling61edeb52008-12-02 01:06:39 +00006991 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6992 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006993}
6994
Dan Gohman475871a2008-07-27 21:46:04 +00006995SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006996 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006997 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006998 unsigned Reg = 0;
6999 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007000 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007001 default:
7002 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007003 case MVT::i8: Reg = X86::AL; size = 1; break;
7004 case MVT::i16: Reg = X86::AX; size = 2; break;
7005 case MVT::i32: Reg = X86::EAX; size = 4; break;
7006 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007007 assert(Subtarget->is64Bit() && "Node not type legal!");
7008 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007009 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007010 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007011 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007012 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007013 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007014 Op.getOperand(1),
7015 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007016 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007017 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007018 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007019 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007020 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007021 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007022 return cpOut;
7023}
7024
Duncan Sands1607f052008-12-01 11:39:25 +00007025SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007026 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007027 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007028 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007029 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007030 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007031 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007032 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7033 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007034 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007035 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7036 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007037 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007038 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007039 rdx.getValue(1)
7040 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007041 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007042}
7043
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007044SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7045 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007046 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007047 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007048 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007049 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007050 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007051 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007052 Node->getOperand(0),
7053 Node->getOperand(1), negOp,
7054 cast<AtomicSDNode>(Node)->getSrcValue(),
7055 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007056}
7057
Evan Cheng0db9fe62006-04-25 20:13:52 +00007058/// LowerOperation - Provide custom lowering hooks for some operations.
7059///
Dan Gohman475871a2008-07-27 21:46:04 +00007060SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007061 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007062 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007063 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7064 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007065 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
7066 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7067 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7068 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7069 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7070 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7071 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007072 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007073 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007074 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007075 case ISD::SHL_PARTS:
7076 case ISD::SRA_PARTS:
7077 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7078 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007079 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007080 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007081 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007082 case ISD::FABS: return LowerFABS(Op, DAG);
7083 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007084 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007085 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007086 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007087 case ISD::SELECT: return LowerSELECT(Op, DAG);
7088 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007089 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007090 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007091 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007092 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007093 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007094 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7095 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007096 case ISD::FRAME_TO_ARGS_OFFSET:
7097 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007098 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007099 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007100 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007101 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007102 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7103 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007104 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007105 case ISD::SADDO:
7106 case ISD::UADDO:
7107 case ISD::SSUBO:
7108 case ISD::USUBO:
7109 case ISD::SMULO:
7110 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007111 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007112 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007113}
7114
Duncan Sands1607f052008-12-01 11:39:25 +00007115void X86TargetLowering::
7116ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7117 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007118 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007119 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007120 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007121
7122 SDValue Chain = Node->getOperand(0);
7123 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007124 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007125 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007126 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007127 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007128 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007129 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007130 SDValue Result =
7131 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7132 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007133 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007134 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007135 Results.push_back(Result.getValue(2));
7136}
7137
Duncan Sands126d9072008-07-04 11:47:58 +00007138/// ReplaceNodeResults - Replace a node with an illegal result type
7139/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007140void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7141 SmallVectorImpl<SDValue>&Results,
7142 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007143 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007144 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007145 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007146 assert(false && "Do not know how to custom type legalize this operation!");
7147 return;
7148 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007149 std::pair<SDValue,SDValue> Vals =
7150 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007151 SDValue FIST = Vals.first, StackSlot = Vals.second;
7152 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007153 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007154 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007155 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007156 }
7157 return;
7158 }
7159 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007160 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007161 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007162 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007163 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007164 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007165 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007166 eax.getValue(2));
7167 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7168 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007169 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007170 Results.push_back(edx.getValue(1));
7171 return;
7172 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007173 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007174 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007175 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007176 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007177 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7178 DAG.getConstant(0, MVT::i32));
7179 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7180 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007181 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7182 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007183 cpInL.getValue(1));
7184 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007185 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7186 DAG.getConstant(0, MVT::i32));
7187 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7188 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007189 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007190 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007191 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007192 swapInL.getValue(1));
7193 SDValue Ops[] = { swapInH.getValue(0),
7194 N->getOperand(1),
7195 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007196 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007197 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007198 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007199 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007200 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007201 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007202 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007203 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007204 Results.push_back(cpOutH.getValue(1));
7205 return;
7206 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007207 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007208 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7209 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007210 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007211 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7212 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007213 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007214 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7215 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007216 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007217 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7218 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007219 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007220 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7221 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007222 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007223 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7224 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007225 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007226 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7227 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007228 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007229}
7230
Evan Cheng72261582005-12-20 06:22:03 +00007231const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7232 switch (Opcode) {
7233 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007234 case X86ISD::BSF: return "X86ISD::BSF";
7235 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007236 case X86ISD::SHLD: return "X86ISD::SHLD";
7237 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007238 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007239 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007240 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007241 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007242 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007243 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007244 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7245 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7246 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007247 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007248 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007249 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007250 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007251 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007252 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007253 case X86ISD::COMI: return "X86ISD::COMI";
7254 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007255 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00007256 case X86ISD::CMOV: return "X86ISD::CMOV";
7257 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007258 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007259 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7260 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007261 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007262 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007263 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007264 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007265 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007266 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7267 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007268 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007269 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007270 case X86ISD::FMAX: return "X86ISD::FMAX";
7271 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007272 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7273 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007274 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007275 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007276 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007277 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007278 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007279 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7280 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007281 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7282 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7283 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7284 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7285 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7286 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007287 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7288 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007289 case X86ISD::VSHL: return "X86ISD::VSHL";
7290 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007291 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7292 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7293 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7294 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7295 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7296 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7297 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7298 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7299 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7300 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007301 case X86ISD::ADD: return "X86ISD::ADD";
7302 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007303 case X86ISD::SMUL: return "X86ISD::SMUL";
7304 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007305 case X86ISD::INC: return "X86ISD::INC";
7306 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007307 case X86ISD::OR: return "X86ISD::OR";
7308 case X86ISD::XOR: return "X86ISD::XOR";
7309 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007310 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007311 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007312 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007313 }
7314}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007315
Chris Lattnerc9addb72007-03-30 23:15:24 +00007316// isLegalAddressingMode - Return true if the addressing mode represented
7317// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007318bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007319 const Type *Ty) const {
7320 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007321 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007322
Chris Lattnerc9addb72007-03-30 23:15:24 +00007323 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007324 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007325 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007326
Chris Lattnerc9addb72007-03-30 23:15:24 +00007327 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007328 unsigned GVFlags =
7329 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007330
Chris Lattnerdfed4132009-07-10 07:38:24 +00007331 // If a reference to this global requires an extra load, we can't fold it.
7332 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007333 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007334
Chris Lattnerdfed4132009-07-10 07:38:24 +00007335 // If BaseGV requires a register for the PIC base, we cannot also have a
7336 // BaseReg specified.
7337 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007338 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007339
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007340 // If lower 4G is not available, then we must use rip-relative addressing.
7341 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7342 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007343 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007344
Chris Lattnerc9addb72007-03-30 23:15:24 +00007345 switch (AM.Scale) {
7346 case 0:
7347 case 1:
7348 case 2:
7349 case 4:
7350 case 8:
7351 // These scales always work.
7352 break;
7353 case 3:
7354 case 5:
7355 case 9:
7356 // These scales are formed with basereg+scalereg. Only accept if there is
7357 // no basereg yet.
7358 if (AM.HasBaseReg)
7359 return false;
7360 break;
7361 default: // Other stuff never works.
7362 return false;
7363 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007364
Chris Lattnerc9addb72007-03-30 23:15:24 +00007365 return true;
7366}
7367
7368
Evan Cheng2bd122c2007-10-26 01:56:11 +00007369bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7370 if (!Ty1->isInteger() || !Ty2->isInteger())
7371 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007372 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7373 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007374 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007375 return false;
7376 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007377}
7378
Owen Andersone50ed302009-08-10 22:56:29 +00007379bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007380 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007381 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007382 unsigned NumBits1 = VT1.getSizeInBits();
7383 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007384 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007385 return false;
7386 return Subtarget->is64Bit() || NumBits1 < 64;
7387}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007388
Dan Gohman97121ba2009-04-08 00:15:30 +00007389bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007390 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson1d0be152009-08-13 21:58:54 +00007391 return Ty1 == Type::getInt32Ty(Ty1->getContext()) &&
7392 Ty2 == Type::getInt64Ty(Ty1->getContext()) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007393}
7394
Owen Andersone50ed302009-08-10 22:56:29 +00007395bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007396 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007397 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007398}
7399
Owen Andersone50ed302009-08-10 22:56:29 +00007400bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007401 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007402 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007403}
7404
Evan Cheng60c07e12006-07-05 22:17:51 +00007405/// isShuffleMaskLegal - Targets can use this to indicate that they only
7406/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7407/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7408/// are assumed to be legal.
7409bool
Eric Christopherfd179292009-08-27 18:07:15 +00007410X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007411 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007412 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007413 if (VT.getSizeInBits() == 64)
7414 return false;
7415
Nate Begemana09008b2009-10-19 02:17:23 +00007416 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007417 return (VT.getVectorNumElements() == 2 ||
7418 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7419 isMOVLMask(M, VT) ||
7420 isSHUFPMask(M, VT) ||
7421 isPSHUFDMask(M, VT) ||
7422 isPSHUFHWMask(M, VT) ||
7423 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007424 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007425 isUNPCKLMask(M, VT) ||
7426 isUNPCKHMask(M, VT) ||
7427 isUNPCKL_v_undef_Mask(M, VT) ||
7428 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007429}
7430
Dan Gohman7d8143f2008-04-09 20:09:42 +00007431bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007432X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007433 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007434 unsigned NumElts = VT.getVectorNumElements();
7435 // FIXME: This collection of masks seems suspect.
7436 if (NumElts == 2)
7437 return true;
7438 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7439 return (isMOVLMask(Mask, VT) ||
7440 isCommutedMOVLMask(Mask, VT, true) ||
7441 isSHUFPMask(Mask, VT) ||
7442 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007443 }
7444 return false;
7445}
7446
7447//===----------------------------------------------------------------------===//
7448// X86 Scheduler Hooks
7449//===----------------------------------------------------------------------===//
7450
Mon P Wang63307c32008-05-05 19:05:59 +00007451// private utility function
7452MachineBasicBlock *
7453X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7454 MachineBasicBlock *MBB,
7455 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007456 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007457 unsigned LoadOpc,
7458 unsigned CXchgOpc,
7459 unsigned copyOpc,
7460 unsigned notOpc,
7461 unsigned EAXreg,
7462 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007463 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007464 // For the atomic bitwise operator, we generate
7465 // thisMBB:
7466 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007467 // ld t1 = [bitinstr.addr]
7468 // op t2 = t1, [bitinstr.val]
7469 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007470 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7471 // bz newMBB
7472 // fallthrough -->nextMBB
7473 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7474 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007475 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007476 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007477
Mon P Wang63307c32008-05-05 19:05:59 +00007478 /// First build the CFG
7479 MachineFunction *F = MBB->getParent();
7480 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007481 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7482 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7483 F->insert(MBBIter, newMBB);
7484 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007485
Mon P Wang63307c32008-05-05 19:05:59 +00007486 // Move all successors to thisMBB to nextMBB
7487 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007488
Mon P Wang63307c32008-05-05 19:05:59 +00007489 // Update thisMBB to fall through to newMBB
7490 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007491
Mon P Wang63307c32008-05-05 19:05:59 +00007492 // newMBB jumps to itself and fall through to nextMBB
7493 newMBB->addSuccessor(nextMBB);
7494 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007495
Mon P Wang63307c32008-05-05 19:05:59 +00007496 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007497 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007498 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007499 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007500 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007501 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007502 int numArgs = bInstr->getNumOperands() - 1;
7503 for (int i=0; i < numArgs; ++i)
7504 argOpers[i] = &bInstr->getOperand(i+1);
7505
7506 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007507 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7508 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007509
Dale Johannesen140be2d2008-08-19 18:47:28 +00007510 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007511 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007512 for (int i=0; i <= lastAddrIndx; ++i)
7513 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007514
Dale Johannesen140be2d2008-08-19 18:47:28 +00007515 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007516 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007517 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007518 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007519 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007520 tt = t1;
7521
Dale Johannesen140be2d2008-08-19 18:47:28 +00007522 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007523 assert((argOpers[valArgIndx]->isReg() ||
7524 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007525 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007526 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007527 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007528 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007529 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007530 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007531 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007532
Dale Johannesene4d209d2009-02-03 20:21:25 +00007533 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007534 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007535
Dale Johannesene4d209d2009-02-03 20:21:25 +00007536 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007537 for (int i=0; i <= lastAddrIndx; ++i)
7538 (*MIB).addOperand(*argOpers[i]);
7539 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007540 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007541 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7542 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007543
Dale Johannesene4d209d2009-02-03 20:21:25 +00007544 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007545 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007546
Mon P Wang63307c32008-05-05 19:05:59 +00007547 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007548 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007549
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007550 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007551 return nextMBB;
7552}
7553
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007554// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007555MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007556X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7557 MachineBasicBlock *MBB,
7558 unsigned regOpcL,
7559 unsigned regOpcH,
7560 unsigned immOpcL,
7561 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007562 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007563 // For the atomic bitwise operator, we generate
7564 // thisMBB (instructions are in pairs, except cmpxchg8b)
7565 // ld t1,t2 = [bitinstr.addr]
7566 // newMBB:
7567 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7568 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007569 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007570 // mov ECX, EBX <- t5, t6
7571 // mov EAX, EDX <- t1, t2
7572 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7573 // mov t3, t4 <- EAX, EDX
7574 // bz newMBB
7575 // result in out1, out2
7576 // fallthrough -->nextMBB
7577
7578 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7579 const unsigned LoadOpc = X86::MOV32rm;
7580 const unsigned copyOpc = X86::MOV32rr;
7581 const unsigned NotOpc = X86::NOT32r;
7582 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7583 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7584 MachineFunction::iterator MBBIter = MBB;
7585 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007586
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007587 /// First build the CFG
7588 MachineFunction *F = MBB->getParent();
7589 MachineBasicBlock *thisMBB = MBB;
7590 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7591 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7592 F->insert(MBBIter, newMBB);
7593 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007594
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007595 // Move all successors to thisMBB to nextMBB
7596 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007597
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007598 // Update thisMBB to fall through to newMBB
7599 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007600
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007601 // newMBB jumps to itself and fall through to nextMBB
7602 newMBB->addSuccessor(nextMBB);
7603 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007604
Dale Johannesene4d209d2009-02-03 20:21:25 +00007605 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007606 // Insert instructions into newMBB based on incoming instruction
7607 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007608 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007609 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007610 MachineOperand& dest1Oper = bInstr->getOperand(0);
7611 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007612 MachineOperand* argOpers[2 + X86AddrNumOperands];
7613 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007614 argOpers[i] = &bInstr->getOperand(i+2);
7615
7616 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007617 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007618
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007619 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007620 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007621 for (int i=0; i <= lastAddrIndx; ++i)
7622 (*MIB).addOperand(*argOpers[i]);
7623 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007624 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007625 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007626 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007627 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007628 MachineOperand newOp3 = *(argOpers[3]);
7629 if (newOp3.isImm())
7630 newOp3.setImm(newOp3.getImm()+4);
7631 else
7632 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007633 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007634 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007635
7636 // t3/4 are defined later, at the bottom of the loop
7637 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7638 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007639 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007640 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007641 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007642 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7643
7644 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7645 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007646 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007647 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7648 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007649 } else {
7650 tt1 = t1;
7651 tt2 = t2;
7652 }
7653
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007654 int valArgIndx = lastAddrIndx + 1;
7655 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007656 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007657 "invalid operand");
7658 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7659 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007660 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007661 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007662 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007663 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007664 if (regOpcL != X86::MOV32rr)
7665 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007666 (*MIB).addOperand(*argOpers[valArgIndx]);
7667 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007668 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007669 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007670 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007671 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007672 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007673 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007674 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007675 if (regOpcH != X86::MOV32rr)
7676 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007677 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007678
Dale Johannesene4d209d2009-02-03 20:21:25 +00007679 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007680 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007681 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007682 MIB.addReg(t2);
7683
Dale Johannesene4d209d2009-02-03 20:21:25 +00007684 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007685 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007686 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007687 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007688
Dale Johannesene4d209d2009-02-03 20:21:25 +00007689 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007690 for (int i=0; i <= lastAddrIndx; ++i)
7691 (*MIB).addOperand(*argOpers[i]);
7692
7693 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007694 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7695 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007696
Dale Johannesene4d209d2009-02-03 20:21:25 +00007697 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007698 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007699 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007700 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007701
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007702 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007703 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007704
7705 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7706 return nextMBB;
7707}
7708
7709// private utility function
7710MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007711X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7712 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007713 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007714 // For the atomic min/max operator, we generate
7715 // thisMBB:
7716 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007717 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007718 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007719 // cmp t1, t2
7720 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007721 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007722 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7723 // bz newMBB
7724 // fallthrough -->nextMBB
7725 //
7726 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7727 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007728 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007729 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007730
Mon P Wang63307c32008-05-05 19:05:59 +00007731 /// First build the CFG
7732 MachineFunction *F = MBB->getParent();
7733 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007734 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7735 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7736 F->insert(MBBIter, newMBB);
7737 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007738
Dan Gohmand6708ea2009-08-15 01:38:56 +00007739 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00007740 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007741
Mon P Wang63307c32008-05-05 19:05:59 +00007742 // Update thisMBB to fall through to newMBB
7743 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007744
Mon P Wang63307c32008-05-05 19:05:59 +00007745 // newMBB jumps to newMBB and fall through to nextMBB
7746 newMBB->addSuccessor(nextMBB);
7747 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007748
Dale Johannesene4d209d2009-02-03 20:21:25 +00007749 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007750 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007751 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007752 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007753 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007754 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007755 int numArgs = mInstr->getNumOperands() - 1;
7756 for (int i=0; i < numArgs; ++i)
7757 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007758
Mon P Wang63307c32008-05-05 19:05:59 +00007759 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007760 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7761 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007762
Mon P Wangab3e7472008-05-05 22:56:23 +00007763 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007764 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007765 for (int i=0; i <= lastAddrIndx; ++i)
7766 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007767
Mon P Wang63307c32008-05-05 19:05:59 +00007768 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007769 assert((argOpers[valArgIndx]->isReg() ||
7770 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007771 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007772
7773 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007774 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007775 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007776 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007777 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007778 (*MIB).addOperand(*argOpers[valArgIndx]);
7779
Dale Johannesene4d209d2009-02-03 20:21:25 +00007780 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007781 MIB.addReg(t1);
7782
Dale Johannesene4d209d2009-02-03 20:21:25 +00007783 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007784 MIB.addReg(t1);
7785 MIB.addReg(t2);
7786
7787 // Generate movc
7788 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007789 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007790 MIB.addReg(t2);
7791 MIB.addReg(t1);
7792
7793 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007794 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007795 for (int i=0; i <= lastAddrIndx; ++i)
7796 (*MIB).addOperand(*argOpers[i]);
7797 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007798 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007799 (*MIB).setMemRefs(mInstr->memoperands_begin(),
7800 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00007801
Dale Johannesene4d209d2009-02-03 20:21:25 +00007802 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007803 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007804
Mon P Wang63307c32008-05-05 19:05:59 +00007805 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007806 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007807
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007808 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007809 return nextMBB;
7810}
7811
Eric Christopherf83a5de2009-08-27 18:08:16 +00007812// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
7813// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00007814MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00007815X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00007816 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00007817
7818 MachineFunction *F = BB->getParent();
7819 DebugLoc dl = MI->getDebugLoc();
7820 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7821
7822 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00007823 if (memArg)
7824 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
7825 else
7826 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00007827
7828 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
7829
7830 for (unsigned i = 0; i < numArgs; ++i) {
7831 MachineOperand &Op = MI->getOperand(i+1);
7832
7833 if (!(Op.isReg() && Op.isImplicit()))
7834 MIB.addOperand(Op);
7835 }
7836
7837 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
7838 .addReg(X86::XMM0);
7839
7840 F->DeleteMachineInstr(MI);
7841
7842 return BB;
7843}
7844
7845MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00007846X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
7847 MachineInstr *MI,
7848 MachineBasicBlock *MBB) const {
7849 // Emit code to save XMM registers to the stack. The ABI says that the
7850 // number of registers to save is given in %al, so it's theoretically
7851 // possible to do an indirect jump trick to avoid saving all of them,
7852 // however this code takes a simpler approach and just executes all
7853 // of the stores if %al is non-zero. It's less code, and it's probably
7854 // easier on the hardware branch predictor, and stores aren't all that
7855 // expensive anyway.
7856
7857 // Create the new basic blocks. One block contains all the XMM stores,
7858 // and one block is the final destination regardless of whether any
7859 // stores were performed.
7860 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7861 MachineFunction *F = MBB->getParent();
7862 MachineFunction::iterator MBBIter = MBB;
7863 ++MBBIter;
7864 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
7865 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
7866 F->insert(MBBIter, XMMSaveMBB);
7867 F->insert(MBBIter, EndMBB);
7868
7869 // Set up the CFG.
7870 // Move any original successors of MBB to the end block.
7871 EndMBB->transferSuccessors(MBB);
7872 // The original block will now fall through to the XMM save block.
7873 MBB->addSuccessor(XMMSaveMBB);
7874 // The XMMSaveMBB will fall through to the end block.
7875 XMMSaveMBB->addSuccessor(EndMBB);
7876
7877 // Now add the instructions.
7878 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7879 DebugLoc DL = MI->getDebugLoc();
7880
7881 unsigned CountReg = MI->getOperand(0).getReg();
7882 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
7883 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
7884
7885 if (!Subtarget->isTargetWin64()) {
7886 // If %al is 0, branch around the XMM save block.
7887 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
7888 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
7889 MBB->addSuccessor(EndMBB);
7890 }
7891
7892 // In the XMM save block, save all the XMM argument registers.
7893 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
7894 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00007895 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00007896 F->getMachineMemOperand(
7897 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
7898 MachineMemOperand::MOStore, Offset,
7899 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00007900 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
7901 .addFrameIndex(RegSaveFrameIndex)
7902 .addImm(/*Scale=*/1)
7903 .addReg(/*IndexReg=*/0)
7904 .addImm(/*Disp=*/Offset)
7905 .addReg(/*Segment=*/0)
7906 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00007907 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00007908 }
7909
7910 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
7911
7912 return EndMBB;
7913}
Mon P Wang63307c32008-05-05 19:05:59 +00007914
Evan Cheng60c07e12006-07-05 22:17:51 +00007915MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00007916X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00007917 MachineBasicBlock *BB,
7918 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00007919 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7920 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00007921
Chris Lattner52600972009-09-02 05:57:00 +00007922 // To "insert" a SELECT_CC instruction, we actually have to insert the
7923 // diamond control-flow pattern. The incoming instruction knows the
7924 // destination vreg to set, the condition code register to branch on, the
7925 // true/false values to select between, and a branch opcode to use.
7926 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7927 MachineFunction::iterator It = BB;
7928 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00007929
Chris Lattner52600972009-09-02 05:57:00 +00007930 // thisMBB:
7931 // ...
7932 // TrueVal = ...
7933 // cmpTY ccX, r1, r2
7934 // bCC copy1MBB
7935 // fallthrough --> copy0MBB
7936 MachineBasicBlock *thisMBB = BB;
7937 MachineFunction *F = BB->getParent();
7938 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7939 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
7940 unsigned Opc =
7941 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
7942 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
7943 F->insert(It, copy0MBB);
7944 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00007945 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00007946 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00007947 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00007948 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00007949 E = BB->succ_end(); I != E; ++I) {
7950 EM->insert(std::make_pair(*I, sinkMBB));
7951 sinkMBB->addSuccessor(*I);
7952 }
7953 // Next, remove all successors of the current block, and add the true
7954 // and fallthrough blocks as its successors.
7955 while (!BB->succ_empty())
7956 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00007957 // Add the true and fallthrough blocks as its successors.
7958 BB->addSuccessor(copy0MBB);
7959 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00007960
Chris Lattner52600972009-09-02 05:57:00 +00007961 // copy0MBB:
7962 // %FalseValue = ...
7963 // # fallthrough to sinkMBB
7964 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00007965
Chris Lattner52600972009-09-02 05:57:00 +00007966 // Update machine-CFG edges
7967 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00007968
Chris Lattner52600972009-09-02 05:57:00 +00007969 // sinkMBB:
7970 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7971 // ...
7972 BB = sinkMBB;
7973 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
7974 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7975 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7976
7977 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
7978 return BB;
7979}
7980
7981
7982MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007983X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00007984 MachineBasicBlock *BB,
7985 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007986 switch (MI->getOpcode()) {
7987 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00007988 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007989 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007990 case X86::CMOV_FR32:
7991 case X86::CMOV_FR64:
7992 case X86::CMOV_V4F32:
7993 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00007994 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00007995 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00007996
Dale Johannesen849f2142007-07-03 00:53:03 +00007997 case X86::FP32_TO_INT16_IN_MEM:
7998 case X86::FP32_TO_INT32_IN_MEM:
7999 case X86::FP32_TO_INT64_IN_MEM:
8000 case X86::FP64_TO_INT16_IN_MEM:
8001 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008002 case X86::FP64_TO_INT64_IN_MEM:
8003 case X86::FP80_TO_INT16_IN_MEM:
8004 case X86::FP80_TO_INT32_IN_MEM:
8005 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008006 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8007 DebugLoc DL = MI->getDebugLoc();
8008
Evan Cheng60c07e12006-07-05 22:17:51 +00008009 // Change the floating point control register to use "round towards zero"
8010 // mode when truncating to an integer value.
8011 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008012 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008013 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008014
8015 // Load the old value of the high byte of the control word...
8016 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008017 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008018 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008019 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008020
8021 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008022 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008023 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008024
8025 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008026 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008027
8028 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008029 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008030 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008031
8032 // Get the X86 opcode to use.
8033 unsigned Opc;
8034 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008035 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008036 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8037 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8038 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8039 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8040 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8041 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008042 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8043 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8044 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008045 }
8046
8047 X86AddressMode AM;
8048 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008049 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008050 AM.BaseType = X86AddressMode::RegBase;
8051 AM.Base.Reg = Op.getReg();
8052 } else {
8053 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008054 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008055 }
8056 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008057 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008058 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008059 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008060 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008061 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008062 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008063 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008064 AM.GV = Op.getGlobal();
8065 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008066 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008067 }
Chris Lattner52600972009-09-02 05:57:00 +00008068 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008069 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008070
8071 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008072 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008073
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008074 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008075 return BB;
8076 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008077 // String/text processing lowering.
8078 case X86::PCMPISTRM128REG:
8079 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8080 case X86::PCMPISTRM128MEM:
8081 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8082 case X86::PCMPESTRM128REG:
8083 return EmitPCMP(MI, BB, 5, false /* in mem */);
8084 case X86::PCMPESTRM128MEM:
8085 return EmitPCMP(MI, BB, 5, true /* in mem */);
8086
8087 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008088 case X86::ATOMAND32:
8089 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008090 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008091 X86::LCMPXCHG32, X86::MOV32rr,
8092 X86::NOT32r, X86::EAX,
8093 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008094 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008095 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8096 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008097 X86::LCMPXCHG32, X86::MOV32rr,
8098 X86::NOT32r, X86::EAX,
8099 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008100 case X86::ATOMXOR32:
8101 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008102 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008103 X86::LCMPXCHG32, X86::MOV32rr,
8104 X86::NOT32r, X86::EAX,
8105 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008106 case X86::ATOMNAND32:
8107 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008108 X86::AND32ri, X86::MOV32rm,
8109 X86::LCMPXCHG32, X86::MOV32rr,
8110 X86::NOT32r, X86::EAX,
8111 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008112 case X86::ATOMMIN32:
8113 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8114 case X86::ATOMMAX32:
8115 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8116 case X86::ATOMUMIN32:
8117 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8118 case X86::ATOMUMAX32:
8119 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008120
8121 case X86::ATOMAND16:
8122 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8123 X86::AND16ri, X86::MOV16rm,
8124 X86::LCMPXCHG16, X86::MOV16rr,
8125 X86::NOT16r, X86::AX,
8126 X86::GR16RegisterClass);
8127 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008128 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008129 X86::OR16ri, X86::MOV16rm,
8130 X86::LCMPXCHG16, X86::MOV16rr,
8131 X86::NOT16r, X86::AX,
8132 X86::GR16RegisterClass);
8133 case X86::ATOMXOR16:
8134 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8135 X86::XOR16ri, X86::MOV16rm,
8136 X86::LCMPXCHG16, X86::MOV16rr,
8137 X86::NOT16r, X86::AX,
8138 X86::GR16RegisterClass);
8139 case X86::ATOMNAND16:
8140 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8141 X86::AND16ri, X86::MOV16rm,
8142 X86::LCMPXCHG16, X86::MOV16rr,
8143 X86::NOT16r, X86::AX,
8144 X86::GR16RegisterClass, true);
8145 case X86::ATOMMIN16:
8146 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8147 case X86::ATOMMAX16:
8148 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8149 case X86::ATOMUMIN16:
8150 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8151 case X86::ATOMUMAX16:
8152 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8153
8154 case X86::ATOMAND8:
8155 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8156 X86::AND8ri, X86::MOV8rm,
8157 X86::LCMPXCHG8, X86::MOV8rr,
8158 X86::NOT8r, X86::AL,
8159 X86::GR8RegisterClass);
8160 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008161 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008162 X86::OR8ri, X86::MOV8rm,
8163 X86::LCMPXCHG8, X86::MOV8rr,
8164 X86::NOT8r, X86::AL,
8165 X86::GR8RegisterClass);
8166 case X86::ATOMXOR8:
8167 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8168 X86::XOR8ri, X86::MOV8rm,
8169 X86::LCMPXCHG8, X86::MOV8rr,
8170 X86::NOT8r, X86::AL,
8171 X86::GR8RegisterClass);
8172 case X86::ATOMNAND8:
8173 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8174 X86::AND8ri, X86::MOV8rm,
8175 X86::LCMPXCHG8, X86::MOV8rr,
8176 X86::NOT8r, X86::AL,
8177 X86::GR8RegisterClass, true);
8178 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008179 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008180 case X86::ATOMAND64:
8181 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008182 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008183 X86::LCMPXCHG64, X86::MOV64rr,
8184 X86::NOT64r, X86::RAX,
8185 X86::GR64RegisterClass);
8186 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008187 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8188 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008189 X86::LCMPXCHG64, X86::MOV64rr,
8190 X86::NOT64r, X86::RAX,
8191 X86::GR64RegisterClass);
8192 case X86::ATOMXOR64:
8193 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008194 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008195 X86::LCMPXCHG64, X86::MOV64rr,
8196 X86::NOT64r, X86::RAX,
8197 X86::GR64RegisterClass);
8198 case X86::ATOMNAND64:
8199 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8200 X86::AND64ri32, X86::MOV64rm,
8201 X86::LCMPXCHG64, X86::MOV64rr,
8202 X86::NOT64r, X86::RAX,
8203 X86::GR64RegisterClass, true);
8204 case X86::ATOMMIN64:
8205 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8206 case X86::ATOMMAX64:
8207 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8208 case X86::ATOMUMIN64:
8209 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8210 case X86::ATOMUMAX64:
8211 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008212
8213 // This group does 64-bit operations on a 32-bit host.
8214 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008215 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008216 X86::AND32rr, X86::AND32rr,
8217 X86::AND32ri, X86::AND32ri,
8218 false);
8219 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008220 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008221 X86::OR32rr, X86::OR32rr,
8222 X86::OR32ri, X86::OR32ri,
8223 false);
8224 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008225 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008226 X86::XOR32rr, X86::XOR32rr,
8227 X86::XOR32ri, X86::XOR32ri,
8228 false);
8229 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008230 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008231 X86::AND32rr, X86::AND32rr,
8232 X86::AND32ri, X86::AND32ri,
8233 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008234 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008235 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008236 X86::ADD32rr, X86::ADC32rr,
8237 X86::ADD32ri, X86::ADC32ri,
8238 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008239 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008240 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008241 X86::SUB32rr, X86::SBB32rr,
8242 X86::SUB32ri, X86::SBB32ri,
8243 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008244 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008245 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008246 X86::MOV32rr, X86::MOV32rr,
8247 X86::MOV32ri, X86::MOV32ri,
8248 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008249 case X86::VASTART_SAVE_XMM_REGS:
8250 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008251 }
8252}
8253
8254//===----------------------------------------------------------------------===//
8255// X86 Optimization Hooks
8256//===----------------------------------------------------------------------===//
8257
Dan Gohman475871a2008-07-27 21:46:04 +00008258void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008259 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008260 APInt &KnownZero,
8261 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008262 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008263 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008264 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008265 assert((Opc >= ISD::BUILTIN_OP_END ||
8266 Opc == ISD::INTRINSIC_WO_CHAIN ||
8267 Opc == ISD::INTRINSIC_W_CHAIN ||
8268 Opc == ISD::INTRINSIC_VOID) &&
8269 "Should use MaskedValueIsZero if you don't know whether Op"
8270 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008271
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008272 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008273 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008274 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008275 case X86ISD::ADD:
8276 case X86ISD::SUB:
8277 case X86ISD::SMUL:
8278 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008279 case X86ISD::INC:
8280 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008281 case X86ISD::OR:
8282 case X86ISD::XOR:
8283 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008284 // These nodes' second result is a boolean.
8285 if (Op.getResNo() == 0)
8286 break;
8287 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008288 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008289 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8290 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008291 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008292 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008293}
Chris Lattner259e97c2006-01-31 19:43:35 +00008294
Evan Cheng206ee9d2006-07-07 08:33:52 +00008295/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008296/// node is a GlobalAddress + offset.
8297bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8298 GlobalValue* &GA, int64_t &Offset) const{
8299 if (N->getOpcode() == X86ISD::Wrapper) {
8300 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008301 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008302 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008303 return true;
8304 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008305 }
Evan Chengad4196b2008-05-12 19:56:52 +00008306 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008307}
8308
Evan Chengad4196b2008-05-12 19:56:52 +00008309static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
8310 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008311 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00008312 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00008313 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008314 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00008315 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00008316 return false;
8317}
8318
Nate Begeman9008ca62009-04-27 18:41:29 +00008319static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008320 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008321 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008322 SelectionDAG &DAG, MachineFrameInfo *MFI,
8323 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008324 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008325 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008326 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008327 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008328 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008329 return false;
8330 continue;
8331 }
8332
Dan Gohman475871a2008-07-27 21:46:04 +00008333 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008334 if (!Elt.getNode() ||
8335 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008336 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008337 if (!LDBase) {
8338 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008339 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008340 LDBase = cast<LoadSDNode>(Elt.getNode());
8341 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008342 continue;
8343 }
8344 if (Elt.getOpcode() == ISD::UNDEF)
8345 continue;
8346
Nate Begemanabc01992009-06-05 21:37:30 +00008347 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008348 if (!TLI.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008349 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008350 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008351 }
8352 return true;
8353}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008354
8355/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8356/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8357/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008358/// order. In the case of v2i64, it will see if it can rewrite the
8359/// shuffle to be an appropriate build vector so it can take advantage of
8360// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008361static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008362 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008363 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008364 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008365 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008366 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8367 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008368
Eli Friedman7a5e5552009-06-07 06:52:44 +00008369 if (VT.getSizeInBits() != 128)
8370 return SDValue();
8371
Mon P Wang1e955802009-04-03 02:43:30 +00008372 // Try to combine a vector_shuffle into a 128-bit load.
8373 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008374 LoadSDNode *LD = NULL;
8375 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008376 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008377 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008378 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008379
Eli Friedman7a5e5552009-06-07 06:52:44 +00008380 if (LastLoadedElt == NumElems - 1) {
8381 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
8382 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8383 LD->getSrcValue(), LD->getSrcValueOffset(),
8384 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008385 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008386 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008387 LD->isVolatile(), LD->getAlignment());
8388 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008389 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008390 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8391 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008392 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8393 }
8394 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008395}
Evan Chengd880b972008-05-09 21:53:03 +00008396
Chris Lattner83e6c992006-10-04 06:57:07 +00008397/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008398static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008399 const X86Subtarget *Subtarget) {
8400 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008401 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008402 // Get the LHS/RHS of the select.
8403 SDValue LHS = N->getOperand(1);
8404 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008405
Dan Gohman670e5392009-09-21 18:03:22 +00008406 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8407 // instructions have the peculiarity that if either operand is a NaN,
8408 // they chose what we call the RHS operand (and as such are not symmetric).
8409 // It happens that this matches the semantics of the common C idiom
8410 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008411 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008412 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008413 Cond.getOpcode() == ISD::SETCC) {
8414 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008415
Chris Lattner47b4ce82009-03-11 05:48:52 +00008416 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008417 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008418 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8419 switch (CC) {
8420 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008421 case ISD::SETULT:
8422 // This can be a min if we can prove that at least one of the operands
8423 // is not a nan.
8424 if (!FiniteOnlyFPMath()) {
8425 if (DAG.isKnownNeverNaN(RHS)) {
8426 // Put the potential NaN in the RHS so that SSE will preserve it.
8427 std::swap(LHS, RHS);
8428 } else if (!DAG.isKnownNeverNaN(LHS))
8429 break;
8430 }
8431 Opcode = X86ISD::FMIN;
8432 break;
8433 case ISD::SETOLE:
8434 // This can be a min if we can prove that at least one of the operands
8435 // is not a nan.
8436 if (!FiniteOnlyFPMath()) {
8437 if (DAG.isKnownNeverNaN(LHS)) {
8438 // Put the potential NaN in the RHS so that SSE will preserve it.
8439 std::swap(LHS, RHS);
8440 } else if (!DAG.isKnownNeverNaN(RHS))
8441 break;
8442 }
8443 Opcode = X86ISD::FMIN;
8444 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008445 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008446 // This can be a min, but if either operand is a NaN we need it to
8447 // preserve the original LHS.
8448 std::swap(LHS, RHS);
8449 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008450 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008451 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008452 Opcode = X86ISD::FMIN;
8453 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008454
Dan Gohman670e5392009-09-21 18:03:22 +00008455 case ISD::SETOGE:
8456 // This can be a max if we can prove that at least one of the operands
8457 // is not a nan.
8458 if (!FiniteOnlyFPMath()) {
8459 if (DAG.isKnownNeverNaN(LHS)) {
8460 // Put the potential NaN in the RHS so that SSE will preserve it.
8461 std::swap(LHS, RHS);
8462 } else if (!DAG.isKnownNeverNaN(RHS))
8463 break;
8464 }
8465 Opcode = X86ISD::FMAX;
8466 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008467 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008468 // This can be a max if we can prove that at least one of the operands
8469 // is not a nan.
8470 if (!FiniteOnlyFPMath()) {
8471 if (DAG.isKnownNeverNaN(RHS)) {
8472 // Put the potential NaN in the RHS so that SSE will preserve it.
8473 std::swap(LHS, RHS);
8474 } else if (!DAG.isKnownNeverNaN(LHS))
8475 break;
8476 }
8477 Opcode = X86ISD::FMAX;
8478 break;
8479 case ISD::SETUGE:
8480 // This can be a max, but if either operand is a NaN we need it to
8481 // preserve the original LHS.
8482 std::swap(LHS, RHS);
8483 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008484 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008485 case ISD::SETGE:
8486 Opcode = X86ISD::FMAX;
8487 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008488 }
Dan Gohman670e5392009-09-21 18:03:22 +00008489 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008490 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8491 switch (CC) {
8492 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008493 case ISD::SETOGE:
8494 // This can be a min if we can prove that at least one of the operands
8495 // is not a nan.
8496 if (!FiniteOnlyFPMath()) {
8497 if (DAG.isKnownNeverNaN(RHS)) {
8498 // Put the potential NaN in the RHS so that SSE will preserve it.
8499 std::swap(LHS, RHS);
8500 } else if (!DAG.isKnownNeverNaN(LHS))
8501 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008502 }
Dan Gohman670e5392009-09-21 18:03:22 +00008503 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008504 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008505 case ISD::SETUGT:
8506 // This can be a min if we can prove that at least one of the operands
8507 // is not a nan.
8508 if (!FiniteOnlyFPMath()) {
8509 if (DAG.isKnownNeverNaN(LHS)) {
8510 // Put the potential NaN in the RHS so that SSE will preserve it.
8511 std::swap(LHS, RHS);
8512 } else if (!DAG.isKnownNeverNaN(RHS))
8513 break;
8514 }
8515 Opcode = X86ISD::FMIN;
8516 break;
8517 case ISD::SETUGE:
8518 // This can be a min, but if either operand is a NaN we need it to
8519 // preserve the original LHS.
8520 std::swap(LHS, RHS);
8521 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008522 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008523 case ISD::SETGE:
8524 Opcode = X86ISD::FMIN;
8525 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008526
Dan Gohman670e5392009-09-21 18:03:22 +00008527 case ISD::SETULT:
8528 // This can be a max if we can prove that at least one of the operands
8529 // is not a nan.
8530 if (!FiniteOnlyFPMath()) {
8531 if (DAG.isKnownNeverNaN(LHS)) {
8532 // Put the potential NaN in the RHS so that SSE will preserve it.
8533 std::swap(LHS, RHS);
8534 } else if (!DAG.isKnownNeverNaN(RHS))
8535 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008536 }
Dan Gohman670e5392009-09-21 18:03:22 +00008537 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008538 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008539 case ISD::SETOLE:
8540 // This can be a max if we can prove that at least one of the operands
8541 // is not a nan.
8542 if (!FiniteOnlyFPMath()) {
8543 if (DAG.isKnownNeverNaN(RHS)) {
8544 // Put the potential NaN in the RHS so that SSE will preserve it.
8545 std::swap(LHS, RHS);
8546 } else if (!DAG.isKnownNeverNaN(LHS))
8547 break;
8548 }
8549 Opcode = X86ISD::FMAX;
8550 break;
8551 case ISD::SETULE:
8552 // This can be a max, but if either operand is a NaN we need it to
8553 // preserve the original LHS.
8554 std::swap(LHS, RHS);
8555 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008556 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008557 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008558 Opcode = X86ISD::FMAX;
8559 break;
8560 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008561 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008562
Chris Lattner47b4ce82009-03-11 05:48:52 +00008563 if (Opcode)
8564 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008565 }
Eric Christopherfd179292009-08-27 18:07:15 +00008566
Chris Lattnerd1980a52009-03-12 06:52:53 +00008567 // If this is a select between two integer constants, try to do some
8568 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008569 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8570 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008571 // Don't do this for crazy integer types.
8572 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8573 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008574 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008575 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008576
Chris Lattnercee56e72009-03-13 05:53:31 +00008577 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008578 // Efficiently invertible.
8579 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8580 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8581 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8582 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008583 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008584 }
Eric Christopherfd179292009-08-27 18:07:15 +00008585
Chris Lattnerd1980a52009-03-12 06:52:53 +00008586 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008587 if (FalseC->getAPIntValue() == 0 &&
8588 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008589 if (NeedsCondInvert) // Invert the condition if needed.
8590 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8591 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008592
Chris Lattnerd1980a52009-03-12 06:52:53 +00008593 // Zero extend the condition if needed.
8594 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008595
Chris Lattnercee56e72009-03-13 05:53:31 +00008596 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008597 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008598 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008599 }
Eric Christopherfd179292009-08-27 18:07:15 +00008600
Chris Lattner97a29a52009-03-13 05:22:11 +00008601 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008602 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008603 if (NeedsCondInvert) // Invert the condition if needed.
8604 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8605 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008606
Chris Lattner97a29a52009-03-13 05:22:11 +00008607 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008608 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8609 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008610 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008611 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008612 }
Eric Christopherfd179292009-08-27 18:07:15 +00008613
Chris Lattnercee56e72009-03-13 05:53:31 +00008614 // Optimize cases that will turn into an LEA instruction. This requires
8615 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008616 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008617 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008618 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008619
Chris Lattnercee56e72009-03-13 05:53:31 +00008620 bool isFastMultiplier = false;
8621 if (Diff < 10) {
8622 switch ((unsigned char)Diff) {
8623 default: break;
8624 case 1: // result = add base, cond
8625 case 2: // result = lea base( , cond*2)
8626 case 3: // result = lea base(cond, cond*2)
8627 case 4: // result = lea base( , cond*4)
8628 case 5: // result = lea base(cond, cond*4)
8629 case 8: // result = lea base( , cond*8)
8630 case 9: // result = lea base(cond, cond*8)
8631 isFastMultiplier = true;
8632 break;
8633 }
8634 }
Eric Christopherfd179292009-08-27 18:07:15 +00008635
Chris Lattnercee56e72009-03-13 05:53:31 +00008636 if (isFastMultiplier) {
8637 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8638 if (NeedsCondInvert) // Invert the condition if needed.
8639 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8640 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008641
Chris Lattnercee56e72009-03-13 05:53:31 +00008642 // Zero extend the condition if needed.
8643 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8644 Cond);
8645 // Scale the condition by the difference.
8646 if (Diff != 1)
8647 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8648 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008649
Chris Lattnercee56e72009-03-13 05:53:31 +00008650 // Add the base if non-zero.
8651 if (FalseC->getAPIntValue() != 0)
8652 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8653 SDValue(FalseC, 0));
8654 return Cond;
8655 }
Eric Christopherfd179292009-08-27 18:07:15 +00008656 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008657 }
8658 }
Eric Christopherfd179292009-08-27 18:07:15 +00008659
Dan Gohman475871a2008-07-27 21:46:04 +00008660 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008661}
8662
Chris Lattnerd1980a52009-03-12 06:52:53 +00008663/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8664static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8665 TargetLowering::DAGCombinerInfo &DCI) {
8666 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00008667
Chris Lattnerd1980a52009-03-12 06:52:53 +00008668 // If the flag operand isn't dead, don't touch this CMOV.
8669 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8670 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00008671
Chris Lattnerd1980a52009-03-12 06:52:53 +00008672 // If this is a select between two integer constants, try to do some
8673 // optimizations. Note that the operands are ordered the opposite of SELECT
8674 // operands.
8675 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8676 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8677 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8678 // larger than FalseC (the false value).
8679 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008680
Chris Lattnerd1980a52009-03-12 06:52:53 +00008681 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8682 CC = X86::GetOppositeBranchCondition(CC);
8683 std::swap(TrueC, FalseC);
8684 }
Eric Christopherfd179292009-08-27 18:07:15 +00008685
Chris Lattnerd1980a52009-03-12 06:52:53 +00008686 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008687 // This is efficient for any integer data type (including i8/i16) and
8688 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008689 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8690 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008691 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8692 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008693
Chris Lattnerd1980a52009-03-12 06:52:53 +00008694 // Zero extend the condition if needed.
8695 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008696
Chris Lattnerd1980a52009-03-12 06:52:53 +00008697 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8698 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008699 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008700 if (N->getNumValues() == 2) // Dead flag value?
8701 return DCI.CombineTo(N, Cond, SDValue());
8702 return Cond;
8703 }
Eric Christopherfd179292009-08-27 18:07:15 +00008704
Chris Lattnercee56e72009-03-13 05:53:31 +00008705 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8706 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008707 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8708 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008709 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8710 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008711
Chris Lattner97a29a52009-03-13 05:22:11 +00008712 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008713 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8714 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008715 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8716 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00008717
Chris Lattner97a29a52009-03-13 05:22:11 +00008718 if (N->getNumValues() == 2) // Dead flag value?
8719 return DCI.CombineTo(N, Cond, SDValue());
8720 return Cond;
8721 }
Eric Christopherfd179292009-08-27 18:07:15 +00008722
Chris Lattnercee56e72009-03-13 05:53:31 +00008723 // Optimize cases that will turn into an LEA instruction. This requires
8724 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008725 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008726 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008727 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008728
Chris Lattnercee56e72009-03-13 05:53:31 +00008729 bool isFastMultiplier = false;
8730 if (Diff < 10) {
8731 switch ((unsigned char)Diff) {
8732 default: break;
8733 case 1: // result = add base, cond
8734 case 2: // result = lea base( , cond*2)
8735 case 3: // result = lea base(cond, cond*2)
8736 case 4: // result = lea base( , cond*4)
8737 case 5: // result = lea base(cond, cond*4)
8738 case 8: // result = lea base( , cond*8)
8739 case 9: // result = lea base(cond, cond*8)
8740 isFastMultiplier = true;
8741 break;
8742 }
8743 }
Eric Christopherfd179292009-08-27 18:07:15 +00008744
Chris Lattnercee56e72009-03-13 05:53:31 +00008745 if (isFastMultiplier) {
8746 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8747 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008748 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8749 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00008750 // Zero extend the condition if needed.
8751 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8752 Cond);
8753 // Scale the condition by the difference.
8754 if (Diff != 1)
8755 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8756 DAG.getConstant(Diff, Cond.getValueType()));
8757
8758 // Add the base if non-zero.
8759 if (FalseC->getAPIntValue() != 0)
8760 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8761 SDValue(FalseC, 0));
8762 if (N->getNumValues() == 2) // Dead flag value?
8763 return DCI.CombineTo(N, Cond, SDValue());
8764 return Cond;
8765 }
Eric Christopherfd179292009-08-27 18:07:15 +00008766 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008767 }
8768 }
8769 return SDValue();
8770}
8771
8772
Evan Cheng0b0cd912009-03-28 05:57:29 +00008773/// PerformMulCombine - Optimize a single multiply with constant into two
8774/// in order to implement it with two cheaper instructions, e.g.
8775/// LEA + SHL, LEA + LEA.
8776static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8777 TargetLowering::DAGCombinerInfo &DCI) {
8778 if (DAG.getMachineFunction().
8779 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8780 return SDValue();
8781
8782 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8783 return SDValue();
8784
Owen Andersone50ed302009-08-10 22:56:29 +00008785 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008786 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00008787 return SDValue();
8788
8789 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8790 if (!C)
8791 return SDValue();
8792 uint64_t MulAmt = C->getZExtValue();
8793 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8794 return SDValue();
8795
8796 uint64_t MulAmt1 = 0;
8797 uint64_t MulAmt2 = 0;
8798 if ((MulAmt % 9) == 0) {
8799 MulAmt1 = 9;
8800 MulAmt2 = MulAmt / 9;
8801 } else if ((MulAmt % 5) == 0) {
8802 MulAmt1 = 5;
8803 MulAmt2 = MulAmt / 5;
8804 } else if ((MulAmt % 3) == 0) {
8805 MulAmt1 = 3;
8806 MulAmt2 = MulAmt / 3;
8807 }
8808 if (MulAmt2 &&
8809 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8810 DebugLoc DL = N->getDebugLoc();
8811
8812 if (isPowerOf2_64(MulAmt2) &&
8813 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8814 // If second multiplifer is pow2, issue it first. We want the multiply by
8815 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8816 // is an add.
8817 std::swap(MulAmt1, MulAmt2);
8818
8819 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00008820 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008821 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00008822 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00008823 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008824 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008825 DAG.getConstant(MulAmt1, VT));
8826
Eric Christopherfd179292009-08-27 18:07:15 +00008827 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008828 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00008829 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00008830 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008831 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008832 DAG.getConstant(MulAmt2, VT));
8833
8834 // Do not add new nodes to DAG combiner worklist.
8835 DCI.CombineTo(N, NewMul, false);
8836 }
8837 return SDValue();
8838}
8839
8840
Nate Begeman740ab032009-01-26 00:52:55 +00008841/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8842/// when possible.
8843static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8844 const X86Subtarget *Subtarget) {
8845 // On X86 with SSE2 support, we can transform this to a vector shift if
8846 // all elements are shifted by the same amount. We can't do this in legalize
8847 // because the a constant vector is typically transformed to a constant pool
8848 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008849 if (!Subtarget->hasSSE2())
8850 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008851
Owen Andersone50ed302009-08-10 22:56:29 +00008852 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008853 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008854 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008855
Mon P Wang3becd092009-01-28 08:12:05 +00008856 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00008857 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008858 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00008859 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00008860 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8861 unsigned NumElts = VT.getVectorNumElements();
8862 unsigned i = 0;
8863 for (; i != NumElts; ++i) {
8864 SDValue Arg = ShAmtOp.getOperand(i);
8865 if (Arg.getOpcode() == ISD::UNDEF) continue;
8866 BaseShAmt = Arg;
8867 break;
8868 }
8869 for (; i != NumElts; ++i) {
8870 SDValue Arg = ShAmtOp.getOperand(i);
8871 if (Arg.getOpcode() == ISD::UNDEF) continue;
8872 if (Arg != BaseShAmt) {
8873 return SDValue();
8874 }
8875 }
8876 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008877 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00008878 SDValue InVec = ShAmtOp.getOperand(0);
8879 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
8880 unsigned NumElts = InVec.getValueType().getVectorNumElements();
8881 unsigned i = 0;
8882 for (; i != NumElts; ++i) {
8883 SDValue Arg = InVec.getOperand(i);
8884 if (Arg.getOpcode() == ISD::UNDEF) continue;
8885 BaseShAmt = Arg;
8886 break;
8887 }
8888 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
8889 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
8890 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
8891 if (C->getZExtValue() == SplatIdx)
8892 BaseShAmt = InVec.getOperand(1);
8893 }
8894 }
8895 if (BaseShAmt.getNode() == 0)
8896 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8897 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008898 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008899 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008900
Mon P Wangefa42202009-09-03 19:56:25 +00008901 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00008902 if (EltVT.bitsGT(MVT::i32))
8903 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
8904 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00008905 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008906
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008907 // The shift amount is identical so we can do a vector shift.
8908 SDValue ValOp = N->getOperand(0);
8909 switch (N->getOpcode()) {
8910 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008911 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008912 break;
8913 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008914 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008915 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008916 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008917 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008918 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008919 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008920 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008921 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008922 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008923 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008924 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008925 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008926 break;
8927 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00008928 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008929 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008930 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008931 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008932 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008933 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008934 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008935 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008936 break;
8937 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008938 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008939 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008940 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008941 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008942 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008943 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008944 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008945 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008946 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008947 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008948 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008949 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008950 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008951 }
8952 return SDValue();
8953}
8954
Chris Lattner149a4e52008-02-22 02:09:43 +00008955/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008956static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008957 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008958 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8959 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008960 // A preferable solution to the general problem is to figure out the right
8961 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008962
8963 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008964 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00008965 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00008966 if (VT.getSizeInBits() != 64)
8967 return SDValue();
8968
Devang Patel578efa92009-06-05 21:57:13 +00008969 const Function *F = DAG.getMachineFunction().getFunction();
8970 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00008971 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00008972 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008973 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00008974 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008975 isa<LoadSDNode>(St->getValue()) &&
8976 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8977 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008978 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008979 LoadSDNode *Ld = 0;
8980 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008981 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008982 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008983 // Must be a store of a load. We currently handle two cases: the load
8984 // is a direct child, and it's under an intervening TokenFactor. It is
8985 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008986 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008987 Ld = cast<LoadSDNode>(St->getChain());
8988 else if (St->getValue().hasOneUse() &&
8989 ChainVal->getOpcode() == ISD::TokenFactor) {
8990 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008991 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008992 TokenFactorIndex = i;
8993 Ld = cast<LoadSDNode>(St->getValue());
8994 } else
8995 Ops.push_back(ChainVal->getOperand(i));
8996 }
8997 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008998
Evan Cheng536e6672009-03-12 05:59:15 +00008999 if (!Ld || !ISD::isNormalLoad(Ld))
9000 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009001
Evan Cheng536e6672009-03-12 05:59:15 +00009002 // If this is not the MMX case, i.e. we are just turning i64 load/store
9003 // into f64 load/store, avoid the transformation if there are multiple
9004 // uses of the loaded value.
9005 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9006 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009007
Evan Cheng536e6672009-03-12 05:59:15 +00009008 DebugLoc LdDL = Ld->getDebugLoc();
9009 DebugLoc StDL = N->getDebugLoc();
9010 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9011 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9012 // pair instead.
9013 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009014 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009015 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9016 Ld->getBasePtr(), Ld->getSrcValue(),
9017 Ld->getSrcValueOffset(), Ld->isVolatile(),
9018 Ld->getAlignment());
9019 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009020 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009021 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009022 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009023 Ops.size());
9024 }
Evan Cheng536e6672009-03-12 05:59:15 +00009025 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009026 St->getSrcValue(), St->getSrcValueOffset(),
9027 St->isVolatile(), St->getAlignment());
9028 }
Evan Cheng536e6672009-03-12 05:59:15 +00009029
9030 // Otherwise, lower to two pairs of 32-bit loads / stores.
9031 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009032 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9033 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009034
Owen Anderson825b72b2009-08-11 20:47:22 +00009035 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009036 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9037 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009038 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009039 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9040 Ld->isVolatile(),
9041 MinAlign(Ld->getAlignment(), 4));
9042
9043 SDValue NewChain = LoLd.getValue(1);
9044 if (TokenFactorIndex != -1) {
9045 Ops.push_back(LoLd);
9046 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009047 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009048 Ops.size());
9049 }
9050
9051 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009052 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9053 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009054
9055 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9056 St->getSrcValue(), St->getSrcValueOffset(),
9057 St->isVolatile(), St->getAlignment());
9058 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9059 St->getSrcValue(),
9060 St->getSrcValueOffset() + 4,
9061 St->isVolatile(),
9062 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009063 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009064 }
Dan Gohman475871a2008-07-27 21:46:04 +00009065 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009066}
9067
Chris Lattner6cf73262008-01-25 06:14:17 +00009068/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9069/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009070static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009071 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9072 // F[X]OR(0.0, x) -> x
9073 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009074 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9075 if (C->getValueAPF().isPosZero())
9076 return N->getOperand(1);
9077 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9078 if (C->getValueAPF().isPosZero())
9079 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009080 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009081}
9082
9083/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009084static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009085 // FAND(0.0, x) -> 0.0
9086 // FAND(x, 0.0) -> 0.0
9087 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9088 if (C->getValueAPF().isPosZero())
9089 return N->getOperand(0);
9090 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9091 if (C->getValueAPF().isPosZero())
9092 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009093 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009094}
9095
Dan Gohmane5af2d32009-01-29 01:59:02 +00009096static SDValue PerformBTCombine(SDNode *N,
9097 SelectionDAG &DAG,
9098 TargetLowering::DAGCombinerInfo &DCI) {
9099 // BT ignores high bits in the bit index operand.
9100 SDValue Op1 = N->getOperand(1);
9101 if (Op1.hasOneUse()) {
9102 unsigned BitWidth = Op1.getValueSizeInBits();
9103 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9104 APInt KnownZero, KnownOne;
9105 TargetLowering::TargetLoweringOpt TLO(DAG);
9106 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9107 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9108 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9109 DCI.CommitTargetLoweringOpt(TLO);
9110 }
9111 return SDValue();
9112}
Chris Lattner83e6c992006-10-04 06:57:07 +00009113
Eli Friedman7a5e5552009-06-07 06:52:44 +00009114static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9115 SDValue Op = N->getOperand(0);
9116 if (Op.getOpcode() == ISD::BIT_CONVERT)
9117 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009118 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009119 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009120 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009121 OpVT.getVectorElementType().getSizeInBits()) {
9122 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9123 }
9124 return SDValue();
9125}
9126
Owen Anderson99177002009-06-29 18:04:45 +00009127// On X86 and X86-64, atomic operations are lowered to locked instructions.
9128// Locked instructions, in turn, have implicit fence semantics (all memory
9129// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009130// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009131// fence-atomic-fence.
9132static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9133 SDValue atomic = N->getOperand(0);
9134 switch (atomic.getOpcode()) {
9135 case ISD::ATOMIC_CMP_SWAP:
9136 case ISD::ATOMIC_SWAP:
9137 case ISD::ATOMIC_LOAD_ADD:
9138 case ISD::ATOMIC_LOAD_SUB:
9139 case ISD::ATOMIC_LOAD_AND:
9140 case ISD::ATOMIC_LOAD_OR:
9141 case ISD::ATOMIC_LOAD_XOR:
9142 case ISD::ATOMIC_LOAD_NAND:
9143 case ISD::ATOMIC_LOAD_MIN:
9144 case ISD::ATOMIC_LOAD_MAX:
9145 case ISD::ATOMIC_LOAD_UMIN:
9146 case ISD::ATOMIC_LOAD_UMAX:
9147 break;
9148 default:
9149 return SDValue();
9150 }
Eric Christopherfd179292009-08-27 18:07:15 +00009151
Owen Anderson99177002009-06-29 18:04:45 +00009152 SDValue fence = atomic.getOperand(0);
9153 if (fence.getOpcode() != ISD::MEMBARRIER)
9154 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009155
Owen Anderson99177002009-06-29 18:04:45 +00009156 switch (atomic.getOpcode()) {
9157 case ISD::ATOMIC_CMP_SWAP:
9158 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9159 atomic.getOperand(1), atomic.getOperand(2),
9160 atomic.getOperand(3));
9161 case ISD::ATOMIC_SWAP:
9162 case ISD::ATOMIC_LOAD_ADD:
9163 case ISD::ATOMIC_LOAD_SUB:
9164 case ISD::ATOMIC_LOAD_AND:
9165 case ISD::ATOMIC_LOAD_OR:
9166 case ISD::ATOMIC_LOAD_XOR:
9167 case ISD::ATOMIC_LOAD_NAND:
9168 case ISD::ATOMIC_LOAD_MIN:
9169 case ISD::ATOMIC_LOAD_MAX:
9170 case ISD::ATOMIC_LOAD_UMIN:
9171 case ISD::ATOMIC_LOAD_UMAX:
9172 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9173 atomic.getOperand(1), atomic.getOperand(2));
9174 default:
9175 return SDValue();
9176 }
9177}
9178
Dan Gohman475871a2008-07-27 21:46:04 +00009179SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009180 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009181 SelectionDAG &DAG = DCI.DAG;
9182 switch (N->getOpcode()) {
9183 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009184 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009185 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009186 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009187 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009188 case ISD::SHL:
9189 case ISD::SRA:
9190 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009191 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009192 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009193 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9194 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009195 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009196 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009197 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009198 }
9199
Dan Gohman475871a2008-07-27 21:46:04 +00009200 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009201}
9202
Evan Cheng60c07e12006-07-05 22:17:51 +00009203//===----------------------------------------------------------------------===//
9204// X86 Inline Assembly Support
9205//===----------------------------------------------------------------------===//
9206
Chris Lattnerb8105652009-07-20 17:51:36 +00009207static bool LowerToBSwap(CallInst *CI) {
9208 // FIXME: this should verify that we are targetting a 486 or better. If not,
9209 // we will turn this bswap into something that will be lowered to logical ops
9210 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9211 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009212
Chris Lattnerb8105652009-07-20 17:51:36 +00009213 // Verify this is a simple bswap.
9214 if (CI->getNumOperands() != 2 ||
9215 CI->getType() != CI->getOperand(1)->getType() ||
9216 !CI->getType()->isInteger())
9217 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009218
Chris Lattnerb8105652009-07-20 17:51:36 +00009219 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9220 if (!Ty || Ty->getBitWidth() % 16 != 0)
9221 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009222
Chris Lattnerb8105652009-07-20 17:51:36 +00009223 // Okay, we can do this xform, do so now.
9224 const Type *Tys[] = { Ty };
9225 Module *M = CI->getParent()->getParent()->getParent();
9226 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009227
Chris Lattnerb8105652009-07-20 17:51:36 +00009228 Value *Op = CI->getOperand(1);
9229 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009230
Chris Lattnerb8105652009-07-20 17:51:36 +00009231 CI->replaceAllUsesWith(Op);
9232 CI->eraseFromParent();
9233 return true;
9234}
9235
9236bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9237 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9238 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9239
9240 std::string AsmStr = IA->getAsmString();
9241
9242 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
9243 std::vector<std::string> AsmPieces;
9244 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9245
9246 switch (AsmPieces.size()) {
9247 default: return false;
9248 case 1:
9249 AsmStr = AsmPieces[0];
9250 AsmPieces.clear();
9251 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9252
9253 // bswap $0
9254 if (AsmPieces.size() == 2 &&
9255 (AsmPieces[0] == "bswap" ||
9256 AsmPieces[0] == "bswapq" ||
9257 AsmPieces[0] == "bswapl") &&
9258 (AsmPieces[1] == "$0" ||
9259 AsmPieces[1] == "${0:q}")) {
9260 // No need to check constraints, nothing other than the equivalent of
9261 // "=r,0" would be valid here.
9262 return LowerToBSwap(CI);
9263 }
9264 // rorw $$8, ${0:w} --> llvm.bswap.i16
Owen Anderson1d0be152009-08-13 21:58:54 +00009265 if (CI->getType() == Type::getInt16Ty(CI->getContext()) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009266 AsmPieces.size() == 3 &&
9267 AsmPieces[0] == "rorw" &&
9268 AsmPieces[1] == "$$8," &&
9269 AsmPieces[2] == "${0:w}" &&
9270 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9271 return LowerToBSwap(CI);
9272 }
9273 break;
9274 case 3:
Eric Christopherfd179292009-08-27 18:07:15 +00009275 if (CI->getType() == Type::getInt64Ty(CI->getContext()) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009276 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009277 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9278 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9279 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
9280 std::vector<std::string> Words;
9281 SplitString(AsmPieces[0], Words, " \t");
9282 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9283 Words.clear();
9284 SplitString(AsmPieces[1], Words, " \t");
9285 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9286 Words.clear();
9287 SplitString(AsmPieces[2], Words, " \t,");
9288 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9289 Words[2] == "%edx") {
9290 return LowerToBSwap(CI);
9291 }
9292 }
9293 }
9294 }
9295 break;
9296 }
9297 return false;
9298}
9299
9300
9301
Chris Lattnerf4dff842006-07-11 02:54:03 +00009302/// getConstraintType - Given a constraint letter, return the type of
9303/// constraint it is for this target.
9304X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009305X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9306 if (Constraint.size() == 1) {
9307 switch (Constraint[0]) {
9308 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009309 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009310 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009311 case 'r':
9312 case 'R':
9313 case 'l':
9314 case 'q':
9315 case 'Q':
9316 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009317 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009318 case 'Y':
9319 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009320 case 'e':
9321 case 'Z':
9322 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009323 default:
9324 break;
9325 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009326 }
Chris Lattner4234f572007-03-25 02:14:49 +00009327 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009328}
9329
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009330/// LowerXConstraint - try to replace an X constraint, which matches anything,
9331/// with another that has more specific requirements based on the type of the
9332/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009333const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009334LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009335 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9336 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009337 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009338 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009339 return "Y";
9340 if (Subtarget->hasSSE1())
9341 return "x";
9342 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009343
Chris Lattner5e764232008-04-26 23:02:14 +00009344 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009345}
9346
Chris Lattner48884cd2007-08-25 00:47:38 +00009347/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9348/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009349void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009350 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009351 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009352 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009353 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009354 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009355
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009356 switch (Constraint) {
9357 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009358 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009359 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009360 if (C->getZExtValue() <= 31) {
9361 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009362 break;
9363 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009364 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009365 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009366 case 'J':
9367 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009368 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009369 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9370 break;
9371 }
9372 }
9373 return;
9374 case 'K':
9375 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009376 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009377 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9378 break;
9379 }
9380 }
9381 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009382 case 'N':
9383 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009384 if (C->getZExtValue() <= 255) {
9385 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009386 break;
9387 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009388 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009389 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009390 case 'e': {
9391 // 32-bit signed value
9392 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9393 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009394 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9395 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009396 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009397 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009398 break;
9399 }
9400 // FIXME gcc accepts some relocatable values here too, but only in certain
9401 // memory models; it's complicated.
9402 }
9403 return;
9404 }
9405 case 'Z': {
9406 // 32-bit unsigned value
9407 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9408 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009409 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9410 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009411 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9412 break;
9413 }
9414 }
9415 // FIXME gcc accepts some relocatable values here too, but only in certain
9416 // memory models; it's complicated.
9417 return;
9418 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009419 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009420 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009421 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009422 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009423 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009424 break;
9425 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009426
Chris Lattnerdc43a882007-05-03 16:52:29 +00009427 // If we are in non-pic codegen mode, we allow the address of a global (with
9428 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009429 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009430 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009431
Chris Lattner49921962009-05-08 18:23:14 +00009432 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9433 while (1) {
9434 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9435 Offset += GA->getOffset();
9436 break;
9437 } else if (Op.getOpcode() == ISD::ADD) {
9438 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9439 Offset += C->getZExtValue();
9440 Op = Op.getOperand(0);
9441 continue;
9442 }
9443 } else if (Op.getOpcode() == ISD::SUB) {
9444 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9445 Offset += -C->getZExtValue();
9446 Op = Op.getOperand(0);
9447 continue;
9448 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009449 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009450
Chris Lattner49921962009-05-08 18:23:14 +00009451 // Otherwise, this isn't something we can handle, reject it.
9452 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009453 }
Eric Christopherfd179292009-08-27 18:07:15 +00009454
Chris Lattner36c25012009-07-10 07:34:39 +00009455 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009456 // If we require an extra load to get this address, as in PIC mode, we
9457 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009458 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9459 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009460 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009461
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009462 if (hasMemory)
9463 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9464 else
9465 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009466 Result = Op;
9467 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009468 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009469 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009470
Gabor Greifba36cb52008-08-28 21:40:38 +00009471 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009472 Ops.push_back(Result);
9473 return;
9474 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009475 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9476 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009477}
9478
Chris Lattner259e97c2006-01-31 19:43:35 +00009479std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009480getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009481 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009482 if (Constraint.size() == 1) {
9483 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009484 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009485 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009486 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9487 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009488 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009489 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9490 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9491 X86::R10D,X86::R11D,X86::R12D,
9492 X86::R13D,X86::R14D,X86::R15D,
9493 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009494 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009495 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9496 X86::SI, X86::DI, X86::R8W,X86::R9W,
9497 X86::R10W,X86::R11W,X86::R12W,
9498 X86::R13W,X86::R14W,X86::R15W,
9499 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009500 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009501 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9502 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9503 X86::R10B,X86::R11B,X86::R12B,
9504 X86::R13B,X86::R14B,X86::R15B,
9505 X86::BPL, X86::SPL, 0);
9506
Owen Anderson825b72b2009-08-11 20:47:22 +00009507 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009508 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9509 X86::RSI, X86::RDI, X86::R8, X86::R9,
9510 X86::R10, X86::R11, X86::R12,
9511 X86::R13, X86::R14, X86::R15,
9512 X86::RBP, X86::RSP, 0);
9513
9514 break;
9515 }
Eric Christopherfd179292009-08-27 18:07:15 +00009516 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009517 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009518 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009519 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009520 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009521 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009522 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009523 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009524 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +00009525 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9526 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009527 }
9528 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009529
Chris Lattner1efa40f2006-02-22 00:56:39 +00009530 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009531}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009532
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009533std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009534X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009535 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009536 // First, see if this is a constraint that directly corresponds to an LLVM
9537 // register class.
9538 if (Constraint.size() == 1) {
9539 // GCC Constraint Letters
9540 switch (Constraint[0]) {
9541 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009542 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +00009543 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009544 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009545 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009546 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +00009547 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009548 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009549 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009550 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +00009551 case 'R': // LEGACY_REGS
9552 if (VT == MVT::i8)
9553 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
9554 if (VT == MVT::i16)
9555 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
9556 if (VT == MVT::i32 || !Subtarget->is64Bit())
9557 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
9558 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009559 case 'f': // FP Stack registers.
9560 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9561 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +00009562 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009563 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009564 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009565 return std::make_pair(0U, X86::RFP64RegisterClass);
9566 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009567 case 'y': // MMX_REGS if MMX allowed.
9568 if (!Subtarget->hasMMX()) break;
9569 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009570 case 'Y': // SSE_REGS if SSE2 allowed
9571 if (!Subtarget->hasSSE2()) break;
9572 // FALL THROUGH.
9573 case 'x': // SSE_REGS if SSE1 allowed
9574 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009575
Owen Anderson825b72b2009-08-11 20:47:22 +00009576 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009577 default: break;
9578 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009579 case MVT::f32:
9580 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009581 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009582 case MVT::f64:
9583 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009584 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009585 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009586 case MVT::v16i8:
9587 case MVT::v8i16:
9588 case MVT::v4i32:
9589 case MVT::v2i64:
9590 case MVT::v4f32:
9591 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +00009592 return std::make_pair(0U, X86::VR128RegisterClass);
9593 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009594 break;
9595 }
9596 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009597
Chris Lattnerf76d1802006-07-31 23:26:50 +00009598 // Use the default implementation in TargetLowering to convert the register
9599 // constraint into a member of a register class.
9600 std::pair<unsigned, const TargetRegisterClass*> Res;
9601 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009602
9603 // Not found as a standard register?
9604 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +00009605 // Map st(0) -> st(7) -> ST0
9606 if (Constraint.size() == 7 && Constraint[0] == '{' &&
9607 tolower(Constraint[1]) == 's' &&
9608 tolower(Constraint[2]) == 't' &&
9609 Constraint[3] == '(' &&
9610 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
9611 Constraint[5] == ')' &&
9612 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +00009613
Chris Lattner56d77c72009-09-13 22:41:48 +00009614 Res.first = X86::ST0+Constraint[4]-'0';
9615 Res.second = X86::RFP80RegisterClass;
9616 return Res;
9617 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009618
Chris Lattner56d77c72009-09-13 22:41:48 +00009619 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +00009620 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +00009621 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009622 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009623 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009624 }
Chris Lattner56d77c72009-09-13 22:41:48 +00009625
9626 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +00009627 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +00009628 Res.first = X86::EFLAGS;
9629 Res.second = X86::CCRRegisterClass;
9630 return Res;
9631 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009632
Dale Johannesen330169f2008-11-13 21:52:36 +00009633 // 'A' means EAX + EDX.
9634 if (Constraint == "A") {
9635 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +00009636 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009637 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +00009638 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009639 return Res;
9640 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009641
Chris Lattnerf76d1802006-07-31 23:26:50 +00009642 // Otherwise, check to see if this is a register class of the wrong value
9643 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9644 // turn into {ax},{dx}.
9645 if (Res.second->hasType(VT))
9646 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009647
Chris Lattnerf76d1802006-07-31 23:26:50 +00009648 // All of the single-register GCC register classes map their values onto
9649 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9650 // really want an 8-bit or 32-bit register, map to the appropriate register
9651 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009652 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009653 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009654 unsigned DestReg = 0;
9655 switch (Res.first) {
9656 default: break;
9657 case X86::AX: DestReg = X86::AL; break;
9658 case X86::DX: DestReg = X86::DL; break;
9659 case X86::CX: DestReg = X86::CL; break;
9660 case X86::BX: DestReg = X86::BL; break;
9661 }
9662 if (DestReg) {
9663 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009664 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009665 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009666 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009667 unsigned DestReg = 0;
9668 switch (Res.first) {
9669 default: break;
9670 case X86::AX: DestReg = X86::EAX; break;
9671 case X86::DX: DestReg = X86::EDX; break;
9672 case X86::CX: DestReg = X86::ECX; break;
9673 case X86::BX: DestReg = X86::EBX; break;
9674 case X86::SI: DestReg = X86::ESI; break;
9675 case X86::DI: DestReg = X86::EDI; break;
9676 case X86::BP: DestReg = X86::EBP; break;
9677 case X86::SP: DestReg = X86::ESP; break;
9678 }
9679 if (DestReg) {
9680 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009681 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009682 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009683 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009684 unsigned DestReg = 0;
9685 switch (Res.first) {
9686 default: break;
9687 case X86::AX: DestReg = X86::RAX; break;
9688 case X86::DX: DestReg = X86::RDX; break;
9689 case X86::CX: DestReg = X86::RCX; break;
9690 case X86::BX: DestReg = X86::RBX; break;
9691 case X86::SI: DestReg = X86::RSI; break;
9692 case X86::DI: DestReg = X86::RDI; break;
9693 case X86::BP: DestReg = X86::RBP; break;
9694 case X86::SP: DestReg = X86::RSP; break;
9695 }
9696 if (DestReg) {
9697 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009698 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009699 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009700 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009701 } else if (Res.second == X86::FR32RegisterClass ||
9702 Res.second == X86::FR64RegisterClass ||
9703 Res.second == X86::VR128RegisterClass) {
9704 // Handle references to XMM physical registers that got mapped into the
9705 // wrong class. This can happen with constraints like {xmm0} where the
9706 // target independent register mapper will just pick the first match it can
9707 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +00009708 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009709 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00009710 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009711 Res.second = X86::FR64RegisterClass;
9712 else if (X86::VR128RegisterClass->hasType(VT))
9713 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009714 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009715
Chris Lattnerf76d1802006-07-31 23:26:50 +00009716 return Res;
9717}
Mon P Wang0c397192008-10-30 08:01:45 +00009718
9719//===----------------------------------------------------------------------===//
9720// X86 Widen vector type
9721//===----------------------------------------------------------------------===//
9722
9723/// getWidenVectorType: given a vector type, returns the type to widen
9724/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +00009725/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009726/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009727/// scalarizing vs using the wider vector type.
9728
Owen Andersone50ed302009-08-10 22:56:29 +00009729EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009730 assert(VT.isVector());
9731 if (isTypeLegal(VT))
9732 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009733
Mon P Wang0c397192008-10-30 08:01:45 +00009734 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9735 // type based on element type. This would speed up our search (though
9736 // it may not be worth it since the size of the list is relatively
9737 // small).
Owen Andersone50ed302009-08-10 22:56:29 +00009738 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +00009739 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009740
Mon P Wang0c397192008-10-30 08:01:45 +00009741 // On X86, it make sense to widen any vector wider than 1
9742 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +00009743 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009744
Owen Anderson825b72b2009-08-11 20:47:22 +00009745 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
9746 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9747 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009748
9749 if (isTypeLegal(SVT) &&
9750 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009751 SVT.getVectorNumElements() > NElts)
9752 return SVT;
9753 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009754 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +00009755}