blob: cc9f1a5759d086705743c3e36b304f0d693693e4 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
37def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
38
39def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
40 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
41
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000042def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbachf9570122009-05-14 00:46:35 +000043def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000044
Evan Chenga8e29892007-01-19 07:51:42 +000045// Node definitions.
46def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000047def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
48
Bill Wendlingc69107c2007-11-13 09:19:02 +000049def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000050 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000051def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000052 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000053
54def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
55 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000056def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
57 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000058def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
59 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
60
Chris Lattner48be23c2008-01-15 22:02:54 +000061def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000062 [SDNPHasChain, SDNPOptInFlag]>;
63
64def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
65 [SDNPInFlag]>;
66def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
67 [SDNPInFlag]>;
68
69def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
70 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
71
72def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
73 [SDNPHasChain]>;
74
75def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
76 [SDNPOutFlag]>;
77
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000078def ARMcmpNZ : SDNode<"ARMISD::CMPNZ", SDT_ARMCmp,
79 [SDNPOutFlag]>;
80
Evan Chenga8e29892007-01-19 07:51:42 +000081def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
82
83def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
84def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
85def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000086
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000087def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +000088def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000089
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000090//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000091// ARM Instruction Predicate Definitions.
92//
Anton Korobeynikovd4022c32009-05-29 23:41:08 +000093def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
94def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
95def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
96def IsThumb : Predicate<"Subtarget->isThumb()">;
97def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
98def IsARM : Predicate<"!Subtarget->isThumb()">;
Evan Chenga8e29892007-01-19 07:51:42 +000099
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000100//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000101// ARM Flag Definitions.
102
103class RegConstraint<string C> {
104 string Constraints = C;
105}
106
107//===----------------------------------------------------------------------===//
108// ARM specific transformation functions and pattern fragments.
109//
110
111// so_imm_XFORM - Return a so_imm value packed into the format described for
112// so_imm def below.
113def so_imm_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000114 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000115 MVT::i32);
116}]>;
117
118// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
119// so_imm_neg def below.
120def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000121 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000122 MVT::i32);
123}]>;
124
125// so_imm_not_XFORM - Return a so_imm value packed into the format described for
126// so_imm_not def below.
127def so_imm_not_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000128 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000129 MVT::i32);
130}]>;
131
132// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
133def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000134 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000135 return v == 8 || v == 16 || v == 24;
136}]>;
137
138/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
139def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000140 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000141}]>;
142
143/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
144def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000145 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000146}]>;
147
148def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000149 PatLeaf<(imm), [{
150 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
151 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000152
Evan Chenga2515702007-03-19 07:09:02 +0000153def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000154 PatLeaf<(imm), [{
155 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
156 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000157
158// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
159def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000160 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000161}]>;
162
Evan Cheng37f25d92008-08-28 23:39:26 +0000163class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
164class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000165
166//===----------------------------------------------------------------------===//
167// Operand Definitions.
168//
169
170// Branch target.
171def brtarget : Operand<OtherVT>;
172
Evan Chenga8e29892007-01-19 07:51:42 +0000173// A list of registers separated by comma. Used by load/store multiple.
174def reglist : Operand<i32> {
175 let PrintMethod = "printRegisterList";
176}
177
178// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
179def cpinst_operand : Operand<i32> {
180 let PrintMethod = "printCPInstOperand";
181}
182
183def jtblock_operand : Operand<i32> {
184 let PrintMethod = "printJTBlockOperand";
185}
186
187// Local PC labels.
188def pclabel : Operand<i32> {
189 let PrintMethod = "printPCLabel";
190}
191
192// shifter_operand operands: so_reg and so_imm.
193def so_reg : Operand<i32>, // reg reg imm
194 ComplexPattern<i32, 3, "SelectShifterOperandReg",
195 [shl,srl,sra,rotr]> {
196 let PrintMethod = "printSORegOperand";
197 let MIOperandInfo = (ops GPR, GPR, i32imm);
198}
199
200// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
201// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
202// represented in the imm field in the same 12-bit form that they are encoded
203// into so_imm instructions: the 8-bit immediate is the least significant bits
204// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
205def so_imm : Operand<i32>,
206 PatLeaf<(imm),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000207 [{ return ARM_AM::getSOImmVal(N->getZExtValue()) != -1; }],
Evan Chenga8e29892007-01-19 07:51:42 +0000208 so_imm_XFORM> {
209 let PrintMethod = "printSOImmOperand";
210}
211
Evan Chengc70d1842007-03-20 08:11:30 +0000212// Break so_imm's up into two pieces. This handles immediates with up to 16
213// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
214// get the first/second pieces.
215def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 PatLeaf<(imm), [{
217 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
218 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000219 let PrintMethod = "printSOImm2PartOperand";
220}
221
222def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000223 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Evan Chengc70d1842007-03-20 08:11:30 +0000224 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
225}]>;
226
227def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000228 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Evan Chengc70d1842007-03-20 08:11:30 +0000229 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
230}]>;
231
Evan Chenga8e29892007-01-19 07:51:42 +0000232
233// Define ARM specific addressing modes.
234
235// addrmode2 := reg +/- reg shop imm
236// addrmode2 := reg +/- imm12
237//
238def addrmode2 : Operand<i32>,
239 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
240 let PrintMethod = "printAddrMode2Operand";
241 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
242}
243
244def am2offset : Operand<i32>,
245 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
246 let PrintMethod = "printAddrMode2OffsetOperand";
247 let MIOperandInfo = (ops GPR, i32imm);
248}
249
250// addrmode3 := reg +/- reg
251// addrmode3 := reg +/- imm8
252//
253def addrmode3 : Operand<i32>,
254 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
255 let PrintMethod = "printAddrMode3Operand";
256 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
257}
258
259def am3offset : Operand<i32>,
260 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
261 let PrintMethod = "printAddrMode3OffsetOperand";
262 let MIOperandInfo = (ops GPR, i32imm);
263}
264
265// addrmode4 := reg, <mode|W>
266//
267def addrmode4 : Operand<i32>,
268 ComplexPattern<i32, 2, "", []> {
269 let PrintMethod = "printAddrMode4Operand";
270 let MIOperandInfo = (ops GPR, i32imm);
271}
272
273// addrmode5 := reg +/- imm8*4
274//
275def addrmode5 : Operand<i32>,
276 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
277 let PrintMethod = "printAddrMode5Operand";
278 let MIOperandInfo = (ops GPR, i32imm);
279}
280
281// addrmodepc := pc + reg
282//
283def addrmodepc : Operand<i32>,
284 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
285 let PrintMethod = "printAddrModePCOperand";
286 let MIOperandInfo = (ops GPR, i32imm);
287}
288
Evan Chengc85e8322007-07-05 07:13:32 +0000289// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
290// register whose default is 0 (no register).
291def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
292 (ops (i32 14), (i32 zero_reg))> {
Evan Cheng42d712b2007-05-08 21:08:43 +0000293 let PrintMethod = "printPredicateOperand";
294}
295
Evan Cheng04c813d2007-07-06 01:00:49 +0000296// Conditional code result for instructions whose 's' bit is set, e.g. subs.
Evan Chengc85e8322007-07-05 07:13:32 +0000297//
Evan Cheng04c813d2007-07-06 01:00:49 +0000298def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
299 let PrintMethod = "printSBitModifierOperand";
Evan Cheng42d712b2007-05-08 21:08:43 +0000300}
301
Evan Chenga8e29892007-01-19 07:51:42 +0000302//===----------------------------------------------------------------------===//
303// ARM Instruction flags. These need to match ARMInstrInfo.h.
304//
305
306// Addressing mode.
307class AddrMode<bits<4> val> {
308 bits<4> Value = val;
309}
310def AddrModeNone : AddrMode<0>;
311def AddrMode1 : AddrMode<1>;
312def AddrMode2 : AddrMode<2>;
313def AddrMode3 : AddrMode<3>;
314def AddrMode4 : AddrMode<4>;
315def AddrMode5 : AddrMode<5>;
Evan Chengedda31c2008-11-05 18:35:52 +0000316def AddrModeT1 : AddrMode<6>;
317def AddrModeT2 : AddrMode<7>;
318def AddrModeT4 : AddrMode<8>;
319def AddrModeTs : AddrMode<9>;
Evan Chenga8e29892007-01-19 07:51:42 +0000320
321// Instruction size.
322class SizeFlagVal<bits<3> val> {
323 bits<3> Value = val;
324}
325def SizeInvalid : SizeFlagVal<0>; // Unset.
326def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
327def Size8Bytes : SizeFlagVal<2>;
328def Size4Bytes : SizeFlagVal<3>;
329def Size2Bytes : SizeFlagVal<4>;
330
331// Load / store index mode.
332class IndexMode<bits<2> val> {
333 bits<2> Value = val;
334}
335def IndexModeNone : IndexMode<0>;
336def IndexModePre : IndexMode<1>;
337def IndexModePost : IndexMode<2>;
338
339//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000340
Evan Cheng37f25d92008-08-28 23:39:26 +0000341include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000342
343//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000344// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000345//
346
Evan Cheng3924f782008-08-29 07:36:24 +0000347/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000348/// binop that produces a value.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000349multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengedda31c2008-11-05 18:35:52 +0000350 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000351 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000352 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000353 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000354 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000355 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000356 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000357 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000358 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
359}
360
Evan Cheng13ab0202007-07-10 18:08:01 +0000361/// ASI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Evan Chengc85e8322007-07-05 07:13:32 +0000362/// instruction modifies the CSPR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000363let Defs = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000364multiclass ASI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengedda31c2008-11-05 18:35:52 +0000365 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000366 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000367 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000368 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000369 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000370 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000371 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000372 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000373 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
374}
Evan Chengc85e8322007-07-05 07:13:32 +0000375}
376
377/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000378/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000379/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000380let Defs = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000381multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengedda31c2008-11-05 18:35:52 +0000382 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000383 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000384 [(opnode GPR:$a, so_imm:$b)]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000385 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000386 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000387 [(opnode GPR:$a, GPR:$b)]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000388 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000389 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000390 [(opnode GPR:$a, so_reg:$b)]>;
391}
Evan Chenga8e29892007-01-19 07:51:42 +0000392}
393
Evan Chenga8e29892007-01-19 07:51:42 +0000394/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
395/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000396/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
397multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
398 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src),
Evan Cheng44bec522007-05-15 01:29:07 +0000399 opc, " $dst, $Src",
Evan Cheng97f48c32008-11-06 22:15:19 +0000400 [(set GPR:$dst, (opnode GPR:$Src))]>,
401 Requires<[IsARM, HasV6]> {
402 let Inst{19-16} = 0b1111;
403 }
404 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src, i32imm:$rot),
Evan Cheng44bec522007-05-15 01:29:07 +0000405 opc, " $dst, $Src, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000406 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000407 Requires<[IsARM, HasV6]> {
408 let Inst{19-16} = 0b1111;
409 }
Evan Chenga8e29892007-01-19 07:51:42 +0000410}
411
412/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
413/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000414multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
415 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
416 opc, " $dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000417 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
418 Requires<[IsARM, HasV6]>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000419 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
420 opc, " $dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000421 [(set GPR:$dst, (opnode GPR:$LHS,
422 (rotr GPR:$RHS, rot_imm:$rot)))]>,
423 Requires<[IsARM, HasV6]>;
424}
425
Evan Cheng13ab0202007-07-10 18:08:01 +0000426/// AsXI1_bin_c_irs - Same as AsI1_bin_irs but without the predicate operand and
427/// setting carry bit. But it can optionally set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000428let Uses = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000429multiclass AsXI1_bin_c_irs<bits<4> opcod, string opc, PatFrag opnode> {
430 def ri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000431 DPFrm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng071a2792007-09-11 19:55:27 +0000432 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000433 def rr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000434 DPFrm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng071a2792007-09-11 19:55:27 +0000435 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000436 def rs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000437 DPSoRegFrm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng071a2792007-09-11 19:55:27 +0000438 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
439}
Evan Chengc85e8322007-07-05 07:13:32 +0000440}
441
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000442//===----------------------------------------------------------------------===//
443// Instructions
444//===----------------------------------------------------------------------===//
445
Evan Chenga8e29892007-01-19 07:51:42 +0000446//===----------------------------------------------------------------------===//
447// Miscellaneous Instructions.
448//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000449
Evan Chenga8e29892007-01-19 07:51:42 +0000450/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
451/// the function. The first operand is the ID# for this instruction, the second
452/// is the index into the MachineConstantPool that this is, the third is the
453/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000454let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000455def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000456PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Evan Cheng12c3a532008-11-06 17:48:05 +0000457 i32imm:$size),
Evan Chenga8e29892007-01-19 07:51:42 +0000458 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000459
Evan Cheng071a2792007-09-11 19:55:27 +0000460let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000461def ADJCALLSTACKUP :
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000462PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p),
463 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000464 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000465
Evan Chenga8e29892007-01-19 07:51:42 +0000466def ADJCALLSTACKDOWN :
Evan Cheng64d80e32007-07-19 01:14:50 +0000467PseudoInst<(outs), (ins i32imm:$amt, pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000468 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000469 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000470}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000471
Evan Chenga8e29892007-01-19 07:51:42 +0000472def DWARF_LOC :
Evan Cheng64d80e32007-07-19 01:14:50 +0000473PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Evan Chenga8e29892007-01-19 07:51:42 +0000474 ".loc $file, $line, $col",
475 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000476
Evan Cheng12c3a532008-11-06 17:48:05 +0000477
478// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000479let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000480def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000481 Pseudo, "$cp:\n\tadd$p $dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000482 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000483
Evan Cheng325474e2008-01-07 23:56:57 +0000484let AddedComplexity = 10 in {
Dan Gohman15511cf2008-12-03 18:15:48 +0000485let canFoldAsLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000486def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000487 Pseudo, "${addr:label}:\n\tldr$p $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000488 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000489
Evan Chengd87293c2008-11-06 08:47:38 +0000490def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000491 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000492 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
493
Evan Chengd87293c2008-11-06 08:47:38 +0000494def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000495 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000496 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
497
Evan Chengd87293c2008-11-06 08:47:38 +0000498def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000499 Pseudo, "${addr:label}:\n\tldr${p}sh $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000500 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
501
Evan Chengd87293c2008-11-06 08:47:38 +0000502def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000503 Pseudo, "${addr:label}:\n\tldr${p}sb $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000504 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
505}
Chris Lattner13c63102008-01-06 05:55:01 +0000506let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000507def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000508 Pseudo, "${addr:label}:\n\tstr$p $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000509 [(store GPR:$src, addrmodepc:$addr)]>;
510
Evan Chengd87293c2008-11-06 08:47:38 +0000511def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000512 Pseudo, "${addr:label}:\n\tstr${p}h $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000513 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
514
Evan Chengd87293c2008-11-06 08:47:38 +0000515def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000516 Pseudo, "${addr:label}:\n\tstr${p}b $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000517 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
518}
Evan Cheng12c3a532008-11-06 17:48:05 +0000519} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000520
Evan Chenga8e29892007-01-19 07:51:42 +0000521//===----------------------------------------------------------------------===//
522// Control Flow Instructions.
523//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000524
Evan Chenga8e29892007-01-19 07:51:42 +0000525let isReturn = 1, isTerminator = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000526 def BX_RET : AI<(outs), (ins), BrMiscFrm, "bx", " lr", [(ARMretflag)]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000527 let Inst{7-4} = 0b0001;
528 let Inst{19-8} = 0b111111111111;
529 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000530}
Rafael Espindola27185192006-09-29 21:20:16 +0000531
Evan Chenga8e29892007-01-19 07:51:42 +0000532// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng64d80e32007-07-19 01:14:50 +0000533// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
534// operand list.
Evan Cheng12c3a532008-11-06 17:48:05 +0000535// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng325474e2008-01-07 23:56:57 +0000536let isReturn = 1, isTerminator = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000537 def LDM_RET : AXI4ld<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000538 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000539 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Chenga8e29892007-01-19 07:51:42 +0000540 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000541
Evan Chengffbacca2007-07-21 00:34:19 +0000542let isCall = 1,
Evan Chenga8e29892007-01-19 07:51:42 +0000543 Defs = [R0, R1, R2, R3, R12, LR,
Evan Chengc85e8322007-07-05 07:13:32 +0000544 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000545 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Chengdcc50a42007-05-18 01:53:54 +0000546 "bl ${func:call}",
Evan Cheng44bec522007-05-15 01:29:07 +0000547 [(ARMcall tglobaladdr:$func)]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000548
Evan Cheng12c3a532008-11-06 17:48:05 +0000549 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng3aac7882008-09-01 08:25:56 +0000550 "bl", " ${func:call}",
Evan Cheng0ff94f72007-08-07 01:37:15 +0000551 [(ARMcall_pred tglobaladdr:$func)]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000552
Evan Chenga8e29892007-01-19 07:51:42 +0000553 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000554 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng64d80e32007-07-19 01:14:50 +0000555 "blx $func",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000556 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000557 let Inst{7-4} = 0b0011;
558 let Inst{19-8} = 0b111111111111;
559 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000560 }
561
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000562 let Uses = [LR] in {
563 // ARMv4T
Evan Cheng12c3a532008-11-06 17:48:05 +0000564 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
565 "mov lr, pc\n\tbx $func",
566 [(ARMcall_nolink GPR:$func)]>;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000567 }
Rafael Espindola35574632006-07-18 17:00:30 +0000568}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000569
Evan Chengffbacca2007-07-21 00:34:19 +0000570let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000571 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000572 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000573 let isPredicable = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000574 def B : ABXI<0b1010, (outs), (ins brtarget:$target), "b $target",
Evan Cheng64d80e32007-07-19 01:14:50 +0000575 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000576
Owen Anderson20ab2902007-11-12 07:39:39 +0000577 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000578 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng64d80e32007-07-19 01:14:50 +0000579 "mov pc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000580 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
581 let Inst{20} = 0; // S Bit
582 let Inst{24-21} = 0b1101;
583 let Inst{27-26} = {0,0};
Evan Chengaeafca02007-05-16 07:45:54 +0000584 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000585 def BR_JTm : JTI<(outs),
586 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
587 "ldr pc, $target \n$jt",
588 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
589 imm:$id)]> {
590 let Inst{20} = 1; // L bit
591 let Inst{21} = 0; // W bit
592 let Inst{22} = 0; // B bit
593 let Inst{24} = 1; // P bit
594 let Inst{27-26} = {0,1};
Evan Chengeaa91b02007-06-19 01:26:51 +0000595 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000596 def BR_JTadd : JTI<(outs),
597 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
598 "add pc, $target, $idx \n$jt",
599 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
600 imm:$id)]> {
601 let Inst{20} = 0; // S bit
602 let Inst{24-21} = 0b0100;
603 let Inst{27-26} = {0,0};
604 }
605 } // isNotDuplicable = 1, isIndirectBranch = 1
606 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000607
Evan Chengc85e8322007-07-05 07:13:32 +0000608 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
609 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000610 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000611 "b", " $target",
612 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000613}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000614
Evan Chenga8e29892007-01-19 07:51:42 +0000615//===----------------------------------------------------------------------===//
616// Load / store Instructions.
617//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000618
Evan Chenga8e29892007-01-19 07:51:42 +0000619// Load
Dan Gohman15511cf2008-12-03 18:15:48 +0000620let canFoldAsLoad = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000621def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000622 "ldr", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000623 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000624
Evan Chengfa775d02007-03-19 07:20:03 +0000625// Special LDR for loads from non-pc-relative constpools.
Dan Gohman15511cf2008-12-03 18:15:48 +0000626let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000627def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000628 "ldr", " $dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000629
Evan Chenga8e29892007-01-19 07:51:42 +0000630// Loads with zero extension
Evan Cheng148cad82008-11-13 07:34:59 +0000631def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000632 "ldr", "h $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000633 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000634
Evan Cheng148cad82008-11-13 07:34:59 +0000635def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000636 "ldr", "b $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000637 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000638
Evan Chenga8e29892007-01-19 07:51:42 +0000639// Loads with sign extension
Evan Cheng148cad82008-11-13 07:34:59 +0000640def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000641 "ldr", "sh $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000642 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000643
Evan Cheng148cad82008-11-13 07:34:59 +0000644def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000645 "ldr", "sb $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000646 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000647
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000648let mayLoad = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000649// Load doubleword
Evan Cheng148cad82008-11-13 07:34:59 +0000650def LDRD : AI3ldd<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000651 "ldr", "d $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000652 []>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000653
Evan Chenga8e29892007-01-19 07:51:42 +0000654// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +0000655def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000656 (ins addrmode2:$addr), LdFrm,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000657 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000658
Evan Chengd87293c2008-11-06 08:47:38 +0000659def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000660 (ins GPR:$base, am2offset:$offset), LdFrm,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000661 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000662
Evan Chengd87293c2008-11-06 08:47:38 +0000663def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000664 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000665 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000666
Evan Chengd87293c2008-11-06 08:47:38 +0000667def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000668 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000669 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000670
Evan Chengd87293c2008-11-06 08:47:38 +0000671def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000672 (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000673 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000674
Evan Chengd87293c2008-11-06 08:47:38 +0000675def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000676 (ins GPR:$base,am2offset:$offset), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000677 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000678
Evan Chengd87293c2008-11-06 08:47:38 +0000679def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000680 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000681 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000682
Evan Chengd87293c2008-11-06 08:47:38 +0000683def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000684 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
685 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000686
Evan Chengd87293c2008-11-06 08:47:38 +0000687def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000688 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000689 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000690
Evan Chengd87293c2008-11-06 08:47:38 +0000691def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000692 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000693 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000694}
Evan Chenga8e29892007-01-19 07:51:42 +0000695
696// Store
Evan Cheng148cad82008-11-13 07:34:59 +0000697def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000698 "str", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000699 [(store GPR:$src, addrmode2:$addr)]>;
700
701// Stores with truncate
Evan Cheng148cad82008-11-13 07:34:59 +0000702def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000703 "str", "h $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000704 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
705
Evan Cheng148cad82008-11-13 07:34:59 +0000706def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000707 "str", "b $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000708 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
709
710// Store doubleword
Chris Lattner2e48a702008-01-06 08:36:04 +0000711let mayStore = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000712def STRD : AI3std<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000713 "str", "d $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000714 []>, Requires<[IsARM, HasV5T]>;
715
716// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +0000717def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000718 (ins GPR:$src, GPR:$base, am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000719 "str", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000720 [(set GPR:$base_wb,
721 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
722
Evan Chengd87293c2008-11-06 08:47:38 +0000723def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000724 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000725 "str", " $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000726 [(set GPR:$base_wb,
727 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
728
Evan Chengd87293c2008-11-06 08:47:38 +0000729def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000730 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000731 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000732 [(set GPR:$base_wb,
733 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
734
Evan Chengd87293c2008-11-06 08:47:38 +0000735def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000736 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000737 "str", "h $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000738 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
739 GPR:$base, am3offset:$offset))]>;
740
Evan Chengd87293c2008-11-06 08:47:38 +0000741def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000742 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000743 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000744 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
745 GPR:$base, am2offset:$offset))]>;
746
Evan Chengd87293c2008-11-06 08:47:38 +0000747def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000748 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000749 "str", "b $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000750 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
751 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000752
753//===----------------------------------------------------------------------===//
754// Load / store multiple Instructions.
755//
756
Evan Cheng64d80e32007-07-19 01:14:50 +0000757// FIXME: $dst1 should be a def.
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000758let mayLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000759def LDM : AXI4ld<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000760 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000761 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Cheng44bec522007-05-15 01:29:07 +0000762 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000763
Chris Lattner2e48a702008-01-06 08:36:04 +0000764let mayStore = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000765def STM : AXI4st<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000766 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000767 LdStMulFrm, "stm${p}${addr:submode} $addr, $src1",
Evan Cheng44bec522007-05-15 01:29:07 +0000768 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000769
770//===----------------------------------------------------------------------===//
771// Move Instructions.
772//
773
Evan Chengcd799b92009-06-12 20:46:18 +0000774let neverHasSideEffects = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000775def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm,
776 "mov", " $dst, $src", []>, UnaryDP;
777def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
778 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP;
Evan Chenga2515702007-03-19 07:09:02 +0000779
Evan Chengb3379fb2009-02-05 08:42:55 +0000780let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000781def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm,
782 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP;
Evan Cheng13ab0202007-07-10 18:08:01 +0000783
Evan Chenga9562552008-11-14 20:09:11 +0000784def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000785 "mov", " $dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +0000786 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +0000787
788// These aren't really mov instructions, but we have to define them this way
789// due to flag operands.
790
Evan Cheng071a2792007-09-11 19:55:27 +0000791let Defs = [CPSR] in {
Evan Chenga9562552008-11-14 20:09:11 +0000792def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengfd488ed2007-05-29 23:32:06 +0000793 "mov", "s $dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000794 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +0000795def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengfd488ed2007-05-29 23:32:06 +0000796 "mov", "s $dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000797 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +0000798}
Evan Chenga8e29892007-01-19 07:51:42 +0000799
Evan Chenga8e29892007-01-19 07:51:42 +0000800//===----------------------------------------------------------------------===//
801// Extend Instructions.
802//
803
804// Sign extenders
805
Evan Cheng97f48c32008-11-06 22:15:19 +0000806defm SXTB : AI_unary_rrot<0b01101010,
807 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
808defm SXTH : AI_unary_rrot<0b01101011,
809 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000810
Evan Cheng97f48c32008-11-06 22:15:19 +0000811defm SXTAB : AI_bin_rrot<0b01101010,
812 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
813defm SXTAH : AI_bin_rrot<0b01101011,
814 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000815
816// TODO: SXT(A){B|H}16
817
818// Zero extenders
819
820let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +0000821defm UXTB : AI_unary_rrot<0b01101110,
822 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
823defm UXTH : AI_unary_rrot<0b01101111,
824 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
825defm UXTB16 : AI_unary_rrot<0b01101100,
826 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000827
828def : ARMV6Pat<(and (shl GPR:$Src, 8), 0xFF00FF),
829 (UXTB16r_rot GPR:$Src, 24)>;
830def : ARMV6Pat<(and (srl GPR:$Src, 8), 0xFF00FF),
831 (UXTB16r_rot GPR:$Src, 8)>;
832
Evan Cheng97f48c32008-11-06 22:15:19 +0000833defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +0000834 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000835defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +0000836 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000837}
838
Evan Chenga8e29892007-01-19 07:51:42 +0000839// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
840//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +0000841
Evan Chenga8e29892007-01-19 07:51:42 +0000842// TODO: UXT(A){B|H}16
843
844//===----------------------------------------------------------------------===//
845// Arithmetic Instructions.
846//
847
Jim Grosbach26421962008-10-14 20:36:24 +0000848defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000849 BinOpFrag<(add node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000850defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000851 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000852
Evan Chengc85e8322007-07-05 07:13:32 +0000853// ADD and SUB with 's' bit set.
Jim Grosbach26421962008-10-14 20:36:24 +0000854defm ADDS : ASI1_bin_s_irs<0b0100, "add",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000855 BinOpFrag<(addc node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000856defm SUBS : ASI1_bin_s_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000857 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +0000858
Evan Chengc85e8322007-07-05 07:13:32 +0000859// FIXME: Do not allow ADC / SBC to be predicated for now.
Jim Grosbach26421962008-10-14 20:36:24 +0000860defm ADC : AsXI1_bin_c_irs<0b0101, "adc",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000861 BinOpFrag<(adde node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000862defm SBC : AsXI1_bin_c_irs<0b0110, "sbc",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000863 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000864
Evan Chengc85e8322007-07-05 07:13:32 +0000865// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +0000866def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000867 "rsb", " $dst, $a, $b",
868 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]>;
869
Evan Chengedda31c2008-11-05 18:35:52 +0000870def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000871 "rsb", " $dst, $a, $b",
872 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
Evan Chengc85e8322007-07-05 07:13:32 +0000873
874// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +0000875let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +0000876def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000877 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000878 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000879def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000880 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000881 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
882}
Evan Chengc85e8322007-07-05 07:13:32 +0000883
Evan Cheng13ab0202007-07-10 18:08:01 +0000884// FIXME: Do not allow RSC to be predicated for now. But they can set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000885let Uses = [CPSR] in {
Jim Grosbach26421962008-10-14 20:36:24 +0000886def RSCri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000887 DPFrm, "rsc${s} $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000888 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>;
Jim Grosbach26421962008-10-14 20:36:24 +0000889def RSCrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000890 DPSoRegFrm, "rsc${s} $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000891 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>;
892}
Evan Cheng2c614c52007-06-06 10:17:05 +0000893
Evan Chenga8e29892007-01-19 07:51:42 +0000894// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
895def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
896 (SUBri GPR:$src, so_imm_neg:$imm)>;
897
898//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
899// (SUBSri GPR:$src, so_imm_neg:$imm)>;
900//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
901// (SBCri GPR:$src, so_imm_neg:$imm)>;
902
903// Note: These are implemented in C++ code, because they have to generate
904// ADD/SUBrs instructions, which use a complex pattern that a xform function
905// cannot produce.
906// (mul X, 2^n+1) -> (add (X << n), X)
907// (mul X, 2^n-1) -> (rsb X, (X << n))
908
909
910//===----------------------------------------------------------------------===//
911// Bitwise Instructions.
912//
913
Jim Grosbach26421962008-10-14 20:36:24 +0000914defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000915 BinOpFrag<(and node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000916defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000917 BinOpFrag<(or node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000918defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000919 BinOpFrag<(xor node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000920defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000921 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000922
Evan Chengedda31c2008-11-05 18:35:52 +0000923def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm,
924 "mvn", " $dst, $src",
925 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP;
926def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
927 "mvn", " $dst, $src",
928 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP;
Evan Chengb3379fb2009-02-05 08:42:55 +0000929let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000930def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
931 "mvn", " $dst, $imm",
932 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +0000933
934def : ARMPat<(and GPR:$src, so_imm_not:$imm),
935 (BICri GPR:$src, so_imm_not:$imm)>;
936
937//===----------------------------------------------------------------------===//
938// Multiply Instructions.
939//
940
Evan Chengfbc9d412008-11-06 01:21:28 +0000941def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng12c3a532008-11-06 17:48:05 +0000942 "mul", " $dst, $a, $b",
943 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000944
Evan Chengfbc9d412008-11-06 01:21:28 +0000945def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng12c3a532008-11-06 17:48:05 +0000946 "mla", " $dst, $a, $b, $c",
947 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000948
949// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +0000950let neverHasSideEffects = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +0000951def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
952 (ins GPR:$a, GPR:$b),
953 "smull", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000954
Evan Chengfbc9d412008-11-06 01:21:28 +0000955def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
956 (ins GPR:$a, GPR:$b),
957 "umull", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000958
959// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +0000960def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
961 (ins GPR:$a, GPR:$b),
962 "smlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000963
Evan Chengfbc9d412008-11-06 01:21:28 +0000964def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
965 (ins GPR:$a, GPR:$b),
966 "umlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000967
Evan Chengfbc9d412008-11-06 01:21:28 +0000968def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
969 (ins GPR:$a, GPR:$b),
970 "umaal", " $ldst, $hdst, $a, $b", []>,
971 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +0000972} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000973
974// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +0000975def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng13ab0202007-07-10 18:08:01 +0000976 "smmul", " $dst, $a, $b",
977 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +0000978 Requires<[IsARM, HasV6]> {
979 let Inst{7-4} = 0b0001;
980 let Inst{15-12} = 0b1111;
981}
Evan Cheng13ab0202007-07-10 18:08:01 +0000982
Evan Chengfbc9d412008-11-06 01:21:28 +0000983def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng13ab0202007-07-10 18:08:01 +0000984 "smmla", " $dst, $a, $b, $c",
985 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +0000986 Requires<[IsARM, HasV6]> {
987 let Inst{7-4} = 0b0001;
988}
Evan Chenga8e29892007-01-19 07:51:42 +0000989
990
Evan Chengfbc9d412008-11-06 01:21:28 +0000991def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng44bec522007-05-15 01:29:07 +0000992 "smmls", " $dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +0000993 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +0000994 Requires<[IsARM, HasV6]> {
995 let Inst{7-4} = 0b1101;
996}
Evan Chenga8e29892007-01-19 07:51:42 +0000997
Raul Herbster37fb5b12007-08-30 23:25:47 +0000998multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +0000999 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001000 !strconcat(opc, "bb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001001 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1002 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001003 Requires<[IsARM, HasV5TE]> {
1004 let Inst{5} = 0;
1005 let Inst{6} = 0;
1006 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001007
Evan Chengeb4f52e2008-11-06 03:35:07 +00001008 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001009 !strconcat(opc, "bt"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001010 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1011 (sra GPR:$b, 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001012 Requires<[IsARM, HasV5TE]> {
1013 let Inst{5} = 0;
1014 let Inst{6} = 1;
1015 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001016
Evan Chengeb4f52e2008-11-06 03:35:07 +00001017 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001018 !strconcat(opc, "tb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001019 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
1020 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001021 Requires<[IsARM, HasV5TE]> {
1022 let Inst{5} = 1;
1023 let Inst{6} = 0;
1024 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001025
Evan Chengeb4f52e2008-11-06 03:35:07 +00001026 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001027 !strconcat(opc, "tt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001028 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
1029 (sra GPR:$b, 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001030 Requires<[IsARM, HasV5TE]> {
1031 let Inst{5} = 1;
1032 let Inst{6} = 1;
1033 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001034
Evan Chengeb4f52e2008-11-06 03:35:07 +00001035 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001036 !strconcat(opc, "wb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001037 [(set GPR:$dst, (sra (opnode GPR:$a,
1038 (sext_inreg GPR:$b, i16)), 16))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001039 Requires<[IsARM, HasV5TE]> {
1040 let Inst{5} = 1;
1041 let Inst{6} = 0;
1042 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001043
Evan Chengeb4f52e2008-11-06 03:35:07 +00001044 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001045 !strconcat(opc, "wt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001046 [(set GPR:$dst, (sra (opnode GPR:$a,
1047 (sra GPR:$b, 16)), 16))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001048 Requires<[IsARM, HasV5TE]> {
1049 let Inst{5} = 1;
1050 let Inst{6} = 1;
1051 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001052}
1053
Raul Herbster37fb5b12007-08-30 23:25:47 +00001054
1055multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001056 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001057 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001058 [(set GPR:$dst, (add GPR:$acc,
1059 (opnode (sext_inreg GPR:$a, i16),
1060 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001061 Requires<[IsARM, HasV5TE]> {
1062 let Inst{5} = 0;
1063 let Inst{6} = 0;
1064 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001065
Evan Chengeb4f52e2008-11-06 03:35:07 +00001066 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001067 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001068 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Evan Chenga8e29892007-01-19 07:51:42 +00001069 (sra GPR:$b, 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001070 Requires<[IsARM, HasV5TE]> {
1071 let Inst{5} = 0;
1072 let Inst{6} = 1;
1073 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001074
Evan Chengeb4f52e2008-11-06 03:35:07 +00001075 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001076 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001077 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
1078 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001079 Requires<[IsARM, HasV5TE]> {
1080 let Inst{5} = 1;
1081 let Inst{6} = 0;
1082 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001083
Evan Chengeb4f52e2008-11-06 03:35:07 +00001084 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001085 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001086 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
1087 (sra GPR:$b, 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001088 Requires<[IsARM, HasV5TE]> {
1089 let Inst{5} = 1;
1090 let Inst{6} = 1;
1091 }
Evan Chenga8e29892007-01-19 07:51:42 +00001092
Evan Chengeb4f52e2008-11-06 03:35:07 +00001093 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001094 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001095 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
1096 (sext_inreg GPR:$b, i16)), 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001097 Requires<[IsARM, HasV5TE]> {
1098 let Inst{5} = 0;
1099 let Inst{6} = 0;
1100 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001101
Evan Chengeb4f52e2008-11-06 03:35:07 +00001102 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001103 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001104 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
1105 (sra GPR:$b, 16)), 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001106 Requires<[IsARM, HasV5TE]> {
1107 let Inst{5} = 0;
1108 let Inst{6} = 1;
1109 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001110}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001111
Raul Herbster37fb5b12007-08-30 23:25:47 +00001112defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1113defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001114
Evan Chenga8e29892007-01-19 07:51:42 +00001115// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1116// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001117
Evan Chenga8e29892007-01-19 07:51:42 +00001118//===----------------------------------------------------------------------===//
1119// Misc. Arithmetic Instructions.
1120//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001121
Evan Cheng8b59db32008-11-07 01:41:35 +00001122def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001123 "clz", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001124 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1125 let Inst{7-4} = 0b0001;
1126 let Inst{11-8} = 0b1111;
1127 let Inst{19-16} = 0b1111;
1128}
Rafael Espindola199dd672006-10-17 13:13:23 +00001129
Evan Cheng8b59db32008-11-07 01:41:35 +00001130def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001131 "rev", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001132 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1133 let Inst{7-4} = 0b0011;
1134 let Inst{11-8} = 0b1111;
1135 let Inst{19-16} = 0b1111;
1136}
Rafael Espindola199dd672006-10-17 13:13:23 +00001137
Evan Cheng8b59db32008-11-07 01:41:35 +00001138def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001139 "rev16", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001140 [(set GPR:$dst,
1141 (or (and (srl GPR:$src, 8), 0xFF),
1142 (or (and (shl GPR:$src, 8), 0xFF00),
1143 (or (and (srl GPR:$src, 8), 0xFF0000),
1144 (and (shl GPR:$src, 8), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001145 Requires<[IsARM, HasV6]> {
1146 let Inst{7-4} = 0b1011;
1147 let Inst{11-8} = 0b1111;
1148 let Inst{19-16} = 0b1111;
1149}
Rafael Espindola27185192006-09-29 21:20:16 +00001150
Evan Cheng8b59db32008-11-07 01:41:35 +00001151def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001152 "revsh", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001153 [(set GPR:$dst,
1154 (sext_inreg
Chris Lattner120fba92007-04-17 22:39:58 +00001155 (or (srl (and GPR:$src, 0xFF00), 8),
Evan Chenga8e29892007-01-19 07:51:42 +00001156 (shl GPR:$src, 8)), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001157 Requires<[IsARM, HasV6]> {
1158 let Inst{7-4} = 0b1011;
1159 let Inst{11-8} = 0b1111;
1160 let Inst{19-16} = 0b1111;
1161}
Rafael Espindola27185192006-09-29 21:20:16 +00001162
Evan Cheng8b59db32008-11-07 01:41:35 +00001163def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1164 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1165 "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001166 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1167 (and (shl GPR:$src2, (i32 imm:$shamt)),
1168 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001169 Requires<[IsARM, HasV6]> {
1170 let Inst{6-4} = 0b001;
1171}
Rafael Espindola27185192006-09-29 21:20:16 +00001172
Evan Chenga8e29892007-01-19 07:51:42 +00001173// Alternate cases for PKHBT where identities eliminate some nodes.
1174def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1175 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1176def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1177 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001178
Rafael Espindolaa2845842006-10-05 16:48:49 +00001179
Evan Cheng8b59db32008-11-07 01:41:35 +00001180def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1181 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1182 "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001183 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1184 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001185 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1186 let Inst{6-4} = 0b101;
1187}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001188
Evan Chenga8e29892007-01-19 07:51:42 +00001189// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1190// a shift amount of 0 is *not legal* here, it is PKHBT instead.
1191def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, 16)),
1192 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1193def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1194 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1195 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001196
Evan Chenga8e29892007-01-19 07:51:42 +00001197//===----------------------------------------------------------------------===//
1198// Comparison Instructions...
1199//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001200
Jim Grosbach26421962008-10-14 20:36:24 +00001201defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001202 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +00001203defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001204 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001205
Evan Chenga8e29892007-01-19 07:51:42 +00001206// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00001207defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001208 BinOpFrag<(ARMcmpNZ (and node:$LHS, node:$RHS), 0)>>;
Evan Chengd87293c2008-11-06 08:47:38 +00001209defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001210 BinOpFrag<(ARMcmpNZ (xor node:$LHS, node:$RHS), 0)>>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001211
Jim Grosbach26421962008-10-14 20:36:24 +00001212defm CMPnz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001213 BinOpFrag<(ARMcmpNZ node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +00001214defm CMNnz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001215 BinOpFrag<(ARMcmpNZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001216
1217def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1218 (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001219
1220def : ARMPat<(ARMcmpNZ GPR:$src, so_imm_neg:$imm),
1221 (CMNri GPR:$src, so_imm_neg:$imm)>;
1222
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001223
Evan Chenga8e29892007-01-19 07:51:42 +00001224// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001225// FIXME: should be able to write a pattern for ARMcmov, but can't use
1226// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00001227def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001228 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001229 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengd87293c2008-11-06 08:47:38 +00001230 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001231
Evan Chengd87293c2008-11-06 08:47:38 +00001232def MOVCCs : AI1<0b1101, (outs GPR:$dst),
1233 (ins GPR:$false, so_reg:$true), DPSoRegFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001234 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001235 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001236 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001237
Evan Chengd87293c2008-11-06 08:47:38 +00001238def MOVCCi : AI1<0b1101, (outs GPR:$dst),
1239 (ins GPR:$false, so_imm:$true), DPFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001240 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001241 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001242 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001243
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001244
Evan Chenga8e29892007-01-19 07:51:42 +00001245// LEApcrel - Load a pc-relative address into a register without offending the
1246// assembler.
Evan Cheng0ff94f72007-08-07 01:37:15 +00001247def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), Pseudo,
Evan Chenga8e29892007-01-19 07:51:42 +00001248 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
1249 "${:private}PCRELL${:uid}+8))\n"),
1250 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng44bec522007-05-15 01:29:07 +00001251 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Chenga8e29892007-01-19 07:51:42 +00001252 []>;
Rafael Espindola667c3492006-10-10 19:35:01 +00001253
Evan Cheng0ff94f72007-08-07 01:37:15 +00001254def LEApcrelJT : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, i32imm:$id, pred:$p),
1255 Pseudo,
Evan Chenga8e29892007-01-19 07:51:42 +00001256 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
1257 "${:private}PCRELL${:uid}+8))\n"),
1258 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng44bec522007-05-15 01:29:07 +00001259 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Chenga8e29892007-01-19 07:51:42 +00001260 []>;
Evan Chengeaa91b02007-06-19 01:26:51 +00001261
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001262//===----------------------------------------------------------------------===//
1263// TLS Instructions
1264//
1265
1266// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00001267let isCall = 1,
1268 Defs = [R0, R12, LR, CPSR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001269 def TPsoft : ABXI<0b1011, (outs), (ins),
Evan Chengdcc50a42007-05-18 01:53:54 +00001270 "bl __aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001271 [(set R0, ARMthread_pointer)]>;
1272}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00001273
Evan Chenga8e29892007-01-19 07:51:42 +00001274//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00001275// SJLJ Exception handling intrinsics
Jim Grosbachf9570122009-05-14 00:46:35 +00001276// eh_sjlj_setjmp() is a three instruction sequence to store the return
1277// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001278// Since by its nature we may be coming from some other function to get
1279// here, and we're using the stack frame for the containing function to
1280// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00001281// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00001282// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00001283// except for our own input by listing the relevant registers in Defs. By
1284// doing so, we also cause the prologue/epilogue code to actively preserve
1285// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001286let Defs =
1287 [ R0, R1, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR,
1288 D0, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15 ] in {
Jim Grosbachf9570122009-05-14 00:46:35 +00001289 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src),
Jim Grosbach0e0da732009-05-12 23:59:14 +00001290 AddrModeNone, SizeSpecial, IndexModeNone, Pseudo,
1291 "add r0, pc, #4\n\t"
1292 "str r0, [$src, #+4]\n\t"
Jim Grosbachf9570122009-05-14 00:46:35 +00001293 "mov r0, #0 @ eh_setjmp", "",
1294 [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00001295}
1296
1297//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001298// Non-Instruction Patterns
1299//
Rafael Espindola5aca9272006-10-07 14:03:39 +00001300
Evan Chenga8e29892007-01-19 07:51:42 +00001301// ConstantPool, GlobalAddress, and JumpTable
1302def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1303def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1304def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
Evan Chengc70d1842007-03-20 08:11:30 +00001305 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola5aca9272006-10-07 14:03:39 +00001306
Evan Chenga8e29892007-01-19 07:51:42 +00001307// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00001308
Evan Chenga8e29892007-01-19 07:51:42 +00001309// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00001310let isReMaterializable = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001311def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src), Pseudo,
Evan Cheng44bec522007-05-15 01:29:07 +00001312 "mov", " $dst, $src",
Evan Cheng90922132008-11-06 02:25:39 +00001313 [(set GPR:$dst, so_imm2part:$src)]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001314
Evan Chenga8e29892007-01-19 07:51:42 +00001315def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
1316 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1317 (so_imm2part_2 imm:$RHS))>;
1318def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
1319 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1320 (so_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001321
Evan Chenga8e29892007-01-19 07:51:42 +00001322// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00001323
Rafael Espindola24357862006-10-19 17:05:03 +00001324
Evan Chenga8e29892007-01-19 07:51:42 +00001325// Direct calls
1326def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001327
Evan Chenga8e29892007-01-19 07:51:42 +00001328// zextload i1 -> zextload i8
1329def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00001330
Evan Chenga8e29892007-01-19 07:51:42 +00001331// extload -> zextload
1332def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1333def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1334def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001335
Evan Cheng83b5cf02008-11-05 23:22:34 +00001336def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1337def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1338
Evan Cheng34b12d22007-01-19 20:27:35 +00001339// smul* and smla*
1340def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra (shl GPR:$b, 16), 16)),
1341 (SMULBB GPR:$a, GPR:$b)>;
1342def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1343 (SMULBB GPR:$a, GPR:$b)>;
1344def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16)),
1345 (SMULBT GPR:$a, GPR:$b)>;
1346def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, 16)),
1347 (SMULBT GPR:$a, GPR:$b)>;
1348def : ARMV5TEPat<(mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16)),
1349 (SMULTB GPR:$a, GPR:$b)>;
1350def : ARMV5TEPat<(mul (sra GPR:$a, 16), sext_16_node:$b),
1351 (SMULTB GPR:$a, GPR:$b)>;
1352def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16),
1353 (SMULWB GPR:$a, GPR:$b)>;
1354def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), 16),
1355 (SMULWB GPR:$a, GPR:$b)>;
1356
1357def : ARMV5TEPat<(add GPR:$acc,
1358 (mul (sra (shl GPR:$a, 16), 16),
1359 (sra (shl GPR:$b, 16), 16))),
1360 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1361def : ARMV5TEPat<(add GPR:$acc,
1362 (mul sext_16_node:$a, sext_16_node:$b)),
1363 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1364def : ARMV5TEPat<(add GPR:$acc,
1365 (mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16))),
1366 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1367def : ARMV5TEPat<(add GPR:$acc,
1368 (mul sext_16_node:$a, (sra GPR:$b, 16))),
1369 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1370def : ARMV5TEPat<(add GPR:$acc,
1371 (mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16))),
1372 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1373def : ARMV5TEPat<(add GPR:$acc,
1374 (mul (sra GPR:$a, 16), sext_16_node:$b)),
1375 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1376def : ARMV5TEPat<(add GPR:$acc,
1377 (sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16)),
1378 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1379def : ARMV5TEPat<(add GPR:$acc,
1380 (sra (mul GPR:$a, sext_16_node:$b), 16)),
1381 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1382
Evan Chenga8e29892007-01-19 07:51:42 +00001383//===----------------------------------------------------------------------===//
1384// Thumb Support
1385//
1386
1387include "ARMInstrThumb.td"
1388
1389//===----------------------------------------------------------------------===//
1390// Floating Point Support
1391//
1392
1393include "ARMInstrVFP.td"