blob: 3bda37b43e0d60f96a3003928f15c9c767e2ba58 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000020#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000026#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000027#include "llvm/IR/CallingConv.h"
28#include "llvm/IR/Constants.h"
29#include "llvm/IR/DerivedTypes.h"
30#include "llvm/IR/Function.h"
31#include "llvm/IR/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Bill Schmidt212af6a2013-02-06 17:33:58 +000039static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
40 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
43static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Bill Schmidt212af6a2013-02-06 17:33:58 +000048static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
49 MVT &LocVT,
50 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
Tilmann Schellerffd02002009-07-03 06:45:56 +000053
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Hal Finkel2d37f7b2013-03-15 15:27:13 +000060static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
61cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
62
Chris Lattnerf0144122009-07-28 03:13:23 +000063static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
64 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000065 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000066
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000067 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000068}
69
Chris Lattner331d1bc2006-11-02 01:44:04 +000070PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000071 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000072 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Hal Finkel7ee74a62013-03-21 21:37:52 +000073 PPCRegInfo = TM.getRegisterInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +000074
Nate Begeman405e3ec2005-10-21 00:02:42 +000075 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000076
Chris Lattnerd145a612005-09-27 22:18:25 +000077 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000078 setUseUnderscoreSetJmp(true);
79 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000080
Chris Lattner749dc722010-10-10 18:34:00 +000081 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
82 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000083 bool isPPC64 = Subtarget->isPPC64();
84 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000085
Chris Lattner7c5a3d32005-08-16 17:14:42 +000086 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000087 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
88 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
89 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Evan Chengc5484282006-10-04 00:56:09 +000091 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
93 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000094
Owen Anderson825b72b2009-08-11 20:47:22 +000095 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000096
Chris Lattner94e509c2006-11-10 23:58:45 +000097 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000098 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
99 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
100 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
101 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
102 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
104 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
105 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
106 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
107 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000108
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000109 // This is used in the ppcf128->int sequence. Note it has different semantics
110 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000112
Roman Divacky0016f732012-08-16 18:19:29 +0000113 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000114 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
115 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
116 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
117 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
118 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
119
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000120 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setOperationAction(ISD::SREM, MVT::i32, Expand);
122 setOperationAction(ISD::UREM, MVT::i32, Expand);
123 setOperationAction(ISD::SREM, MVT::i64, Expand);
124 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000125
126 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
128 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
129 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
130 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
131 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
132 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
133 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
134 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000135
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000136 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FSIN , MVT::f64, Expand);
138 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000139 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::FREM , MVT::f64, Expand);
141 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FSIN , MVT::f32, Expand);
144 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000145 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::FREM , MVT::f32, Expand);
147 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000148 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000149
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000152 // If we're enabling GP optimizations, use hardware square root
Hal Finkel827307b2013-04-03 04:01:11 +0000153 if (!Subtarget->hasFSQRT() &&
154 !(TM.Options.UnsafeFPMath &&
155 Subtarget->hasFRSQRTE() && Subtarget->hasFRE()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel827307b2013-04-03 04:01:11 +0000157
158 if (!Subtarget->hasFSQRT() &&
159 !(TM.Options.UnsafeFPMath &&
160 Subtarget->hasFRSQRTES() && Subtarget->hasFRES()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000162
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
164 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000165
Hal Finkelf5d5c432013-03-29 08:57:48 +0000166 if (Subtarget->hasFPRND()) {
167 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
168 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
169 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
170
171 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
172 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
173 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
174
175 // frin does not implement "ties to even." Thus, this is safe only in
176 // fast-math mode.
177 if (TM.Options.UnsafeFPMath) {
178 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
179 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
Hal Finkel0882fd62013-03-29 19:41:55 +0000180
181 // These need to set FE_INEXACT, and use a custom inserter.
182 setOperationAction(ISD::FRINT, MVT::f64, Legal);
183 setOperationAction(ISD::FRINT, MVT::f32, Legal);
Hal Finkelf5d5c432013-03-29 08:57:48 +0000184 }
185 }
186
Nate Begemand88fc032006-01-14 03:14:10 +0000187 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000190 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
191 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000194 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
195 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000196
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000197 if (Subtarget->hasPOPCNTD()) {
Hal Finkel1fce8832013-04-01 15:58:15 +0000198 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000199 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
200 } else {
201 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
202 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
203 }
204
Nate Begeman35ef9132006-01-11 21:21:00 +0000205 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
207 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000209 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::SELECT, MVT::i32, Expand);
211 setOperationAction(ISD::SELECT, MVT::i64, Expand);
212 setOperationAction(ISD::SELECT, MVT::f32, Expand);
213 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000214
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000215 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
217 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000218
Nate Begeman750ac1b2006-02-01 07:19:44 +0000219 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000221
Nate Begeman81e80972006-03-17 01:40:33 +0000222 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000224
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000226
Chris Lattnerf7605322005-08-31 21:09:52 +0000227 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000229
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000230 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
232 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000233
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000234 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
235 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
236 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
237 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000238
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000239 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000241
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
243 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
244 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
245 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000246
Hal Finkele9150472013-03-27 19:10:42 +0000247 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel7ee74a62013-03-21 21:37:52 +0000248 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
249 // support continuation, user-level threading, and etc.. As a result, no
250 // other SjLj exception interfaces are implemented and please don't build
251 // your own exception handling based on them.
252 // LLVM/Clang supports zero-cost DWARF exception handling.
253 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
254 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000255
256 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000257 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
259 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000260 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
262 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
263 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
264 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000265 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
267 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000268
Nate Begeman1db3c922008-08-11 17:36:31 +0000269 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000271
272 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000273 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
274 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000275
Nate Begemanacc398c2006-01-25 18:21:52 +0000276 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000278
Evan Cheng769951f2012-07-02 22:39:56 +0000279 if (Subtarget->isSVR4ABI()) {
280 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000281 // VAARG always uses double-word chunks, so promote anything smaller.
282 setOperationAction(ISD::VAARG, MVT::i1, Promote);
283 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
284 setOperationAction(ISD::VAARG, MVT::i8, Promote);
285 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
286 setOperationAction(ISD::VAARG, MVT::i16, Promote);
287 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
288 setOperationAction(ISD::VAARG, MVT::i32, Promote);
289 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
290 setOperationAction(ISD::VAARG, MVT::Other, Expand);
291 } else {
292 // VAARG is custom lowered with the 32-bit SVR4 ABI.
293 setOperationAction(ISD::VAARG, MVT::Other, Custom);
294 setOperationAction(ISD::VAARG, MVT::i64, Custom);
295 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000296 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000298
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000299 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
301 setOperationAction(ISD::VAEND , MVT::Other, Expand);
302 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
303 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
304 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
305 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000306
Chris Lattner6d92cad2006-03-26 10:06:40 +0000307 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000309
Dale Johannesen53e4e442008-11-07 22:54:33 +0000310 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
312 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
313 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
314 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
315 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
316 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
317 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
318 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
319 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
320 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
321 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
322 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Evan Cheng769951f2012-07-02 22:39:56 +0000324 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000325 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
327 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
328 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
329 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000330 // This is just the low 32 bits of a (signed) fp->i64 conversion.
331 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000333
Hal Finkel46479192013-04-01 17:52:07 +0000334 if (PPCSubTarget.hasLFIWAX() || Subtarget->isPPC64())
Hal Finkel9ad0f492013-03-31 01:58:02 +0000335 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000336 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000337 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000339 }
340
Hal Finkel46479192013-04-01 17:52:07 +0000341 // With the instructions enabled under FPCVT, we can do everything.
342 if (PPCSubTarget.hasFPCVT()) {
343 if (Subtarget->has64BitSupport()) {
344 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
345 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
346 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
347 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
348 }
349
350 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
351 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
352 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
353 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
354 }
355
Evan Cheng769951f2012-07-02 22:39:56 +0000356 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000357 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000358 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000359 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000361 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
363 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
364 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000365 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000366 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
368 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
369 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000370 }
Evan Chengd30bf012006-03-01 01:11:20 +0000371
Evan Cheng769951f2012-07-02 22:39:56 +0000372 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000373 // First set operation action for all vector types to expand. Then we
374 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
376 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
377 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000378
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000379 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000380 setOperationAction(ISD::ADD , VT, Legal);
381 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000382
Chris Lattner7ff7e672006-04-04 17:25:31 +0000383 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000384 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000386
387 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000388 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000390 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000392 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000394 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000396 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000398 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000400
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000401 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000402 setOperationAction(ISD::MUL , VT, Expand);
403 setOperationAction(ISD::SDIV, VT, Expand);
404 setOperationAction(ISD::SREM, VT, Expand);
405 setOperationAction(ISD::UDIV, VT, Expand);
406 setOperationAction(ISD::UREM, VT, Expand);
407 setOperationAction(ISD::FDIV, VT, Expand);
408 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000409 setOperationAction(ISD::FSQRT, VT, Expand);
410 setOperationAction(ISD::FLOG, VT, Expand);
411 setOperationAction(ISD::FLOG10, VT, Expand);
412 setOperationAction(ISD::FLOG2, VT, Expand);
413 setOperationAction(ISD::FEXP, VT, Expand);
414 setOperationAction(ISD::FEXP2, VT, Expand);
415 setOperationAction(ISD::FSIN, VT, Expand);
416 setOperationAction(ISD::FCOS, VT, Expand);
417 setOperationAction(ISD::FABS, VT, Expand);
418 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000419 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000420 setOperationAction(ISD::FCEIL, VT, Expand);
421 setOperationAction(ISD::FTRUNC, VT, Expand);
422 setOperationAction(ISD::FRINT, VT, Expand);
423 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000424 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
425 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
426 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
427 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
428 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
429 setOperationAction(ISD::UDIVREM, VT, Expand);
430 setOperationAction(ISD::SDIVREM, VT, Expand);
431 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
432 setOperationAction(ISD::FPOW, VT, Expand);
433 setOperationAction(ISD::CTPOP, VT, Expand);
434 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000435 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000436 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000437 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramer91223a42012-12-19 15:49:14 +0000438 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000439 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
440
441 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
442 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
443 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
444 setTruncStoreAction(VT, InnerVT, Expand);
445 }
446 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
447 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
448 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000449 }
450
Chris Lattner7ff7e672006-04-04 17:25:31 +0000451 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
452 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000454
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::AND , MVT::v4i32, Legal);
456 setOperationAction(ISD::OR , MVT::v4i32, Legal);
457 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
458 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
459 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
460 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000461 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
462 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
463 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
464 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000465 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
466 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
467 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
468 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000469
Craig Topperc9099502012-04-20 06:31:50 +0000470 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
471 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
472 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
473 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000474
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000476 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel827307b2013-04-03 04:01:11 +0000477
478 if (TM.Options.UnsafeFPMath) {
479 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
480 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
481 }
482
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
484 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
485 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000486
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
488 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000489
Owen Anderson825b72b2009-08-11 20:47:22 +0000490 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
491 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
492 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
493 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000494
495 // Altivec does not contain unordered floating-point compare instructions
496 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
497 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
498 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
499 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
500 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
501 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000502 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000503
Hal Finkel8cc34742012-08-04 14:10:46 +0000504 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000505 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000506 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
507 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000508
Eli Friedman4db5aca2011-08-29 18:23:02 +0000509 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
510 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkelcd9ea512012-12-25 17:22:53 +0000511 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
512 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000513
Duncan Sands03228082008-11-23 15:47:28 +0000514 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000515 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000516
Evan Cheng769951f2012-07-02 22:39:56 +0000517 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000518 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000519 setExceptionPointerRegister(PPC::X3);
520 setExceptionSelectorRegister(PPC::X4);
521 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000522 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000523 setExceptionPointerRegister(PPC::R3);
524 setExceptionSelectorRegister(PPC::R4);
525 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000526
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000527 // We have target-specific dag combine patterns for the following nodes:
528 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000529 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000530 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000531 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000532
Hal Finkel827307b2013-04-03 04:01:11 +0000533 // Use reciprocal estimates.
534 if (TM.Options.UnsafeFPMath) {
535 setTargetDAGCombine(ISD::FDIV);
536 setTargetDAGCombine(ISD::FSQRT);
537 }
538
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000539 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000540 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000541 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000542 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
543 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000544 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
545 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000546 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
547 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
548 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
549 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
550 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000551 }
552
Hal Finkelc6129162011-10-17 18:53:03 +0000553 setMinFunctionAlignment(2);
554 if (PPCSubTarget.isDarwin())
555 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000556
Evan Cheng769951f2012-07-02 22:39:56 +0000557 if (isPPC64 && Subtarget->isJITCodeModel())
558 // Temporary workaround for the inability of PPC64 JIT to handle jump
559 // tables.
560 setSupportJumpTables(false);
561
Eli Friedman26689ac2011-08-03 21:06:02 +0000562 setInsertFencesForAtomic(true);
563
Hal Finkel768c65f2011-11-22 16:21:04 +0000564 setSchedulingPreference(Sched::Hybrid);
565
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000566 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000567
568 // The Freescale cores does better with aggressive inlining of memcpy and
569 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
570 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
571 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach3450f802013-02-20 21:13:59 +0000572 MaxStoresPerMemset = 32;
573 MaxStoresPerMemsetOptSize = 16;
574 MaxStoresPerMemcpy = 32;
575 MaxStoresPerMemcpyOptSize = 8;
576 MaxStoresPerMemmove = 32;
577 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel621b77a2012-08-28 16:12:39 +0000578
579 setPrefFunctionAlignment(4);
Hal Finkel621b77a2012-08-28 16:12:39 +0000580 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000581}
582
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000583/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
584/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000585unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000586 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000587 // Darwin passes everything on 4 byte boundary.
588 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
589 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000590
591 // 16byte and wider vectors are passed on 16byte boundary.
592 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
593 if (VTy->getBitWidth() >= 128)
594 return 16;
595
596 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
597 if (PPCSubTarget.isPPC64())
598 return 8;
599
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000600 return 4;
601}
602
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000603const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
604 switch (Opcode) {
605 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000606 case PPCISD::FSEL: return "PPCISD::FSEL";
607 case PPCISD::FCFID: return "PPCISD::FCFID";
608 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
609 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel827307b2013-04-03 04:01:11 +0000610 case PPCISD::FRE: return "PPCISD::FRE";
611 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng53301922008-07-12 02:23:19 +0000612 case PPCISD::STFIWX: return "PPCISD::STFIWX";
613 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
614 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
615 case PPCISD::VPERM: return "PPCISD::VPERM";
616 case PPCISD::Hi: return "PPCISD::Hi";
617 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000618 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000619 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
620 case PPCISD::LOAD: return "PPCISD::LOAD";
621 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000622 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
623 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
624 case PPCISD::SRL: return "PPCISD::SRL";
625 case PPCISD::SRA: return "PPCISD::SRA";
626 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000627 case PPCISD::CALL: return "PPCISD::CALL";
628 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000629 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000630 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng53301922008-07-12 02:23:19 +0000631 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel7ee74a62013-03-21 21:37:52 +0000632 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
633 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Evan Cheng53301922008-07-12 02:23:19 +0000634 case PPCISD::MFCR: return "PPCISD::MFCR";
635 case PPCISD::VCMP: return "PPCISD::VCMP";
636 case PPCISD::VCMPo: return "PPCISD::VCMPo";
637 case PPCISD::LBRX: return "PPCISD::LBRX";
638 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000639 case PPCISD::LARX: return "PPCISD::LARX";
640 case PPCISD::STCX: return "PPCISD::STCX";
641 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
642 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng53301922008-07-12 02:23:19 +0000643 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng53301922008-07-12 02:23:19 +0000644 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000645 case PPCISD::CR6SET: return "PPCISD::CR6SET";
646 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000647 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
648 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
649 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtb453e162012-12-14 17:02:38 +0000650 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
651 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000652 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000653 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
654 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
655 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000656 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
657 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
658 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
659 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
660 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000661 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000662 }
663}
664
Duncan Sands28b77e92011-09-06 19:07:46 +0000665EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000666 if (!VT.isVector())
667 return MVT::i32;
668 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000669}
670
Chris Lattner1a635d62006-04-14 06:01:58 +0000671//===----------------------------------------------------------------------===//
672// Node matching predicates, for use by the tblgen matching code.
673//===----------------------------------------------------------------------===//
674
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000675/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000676static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000677 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000678 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000679 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000680 // Maybe this has already been legalized into the constant pool?
681 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000682 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000683 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000684 }
685 return false;
686}
687
Chris Lattnerddb739e2006-04-06 17:23:16 +0000688/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
689/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000690static bool isConstantOrUndef(int Op, int Val) {
691 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000692}
693
694/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
695/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000696bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000697 if (!isUnary) {
698 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000699 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000700 return false;
701 } else {
702 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000703 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
704 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000705 return false;
706 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000707 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000708}
709
710/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
711/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000712bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000713 if (!isUnary) {
714 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000715 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
716 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000717 return false;
718 } else {
719 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000720 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
721 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
722 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
723 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000724 return false;
725 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000726 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000727}
728
Chris Lattnercaad1632006-04-06 22:02:42 +0000729/// isVMerge - Common function, used to match vmrg* shuffles.
730///
Nate Begeman9008ca62009-04-27 18:41:29 +0000731static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000732 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000733 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000734 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000735 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
736 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000737
Chris Lattner116cc482006-04-06 21:11:54 +0000738 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
739 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000740 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000741 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000742 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000743 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000744 return false;
745 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000746 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000747}
748
749/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
750/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000751bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000752 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000753 if (!isUnary)
754 return isVMerge(N, UnitSize, 8, 24);
755 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000756}
757
758/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
759/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000760bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000761 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000762 if (!isUnary)
763 return isVMerge(N, UnitSize, 0, 16);
764 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000765}
766
767
Chris Lattnerd0608e12006-04-06 18:26:28 +0000768/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
769/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000770int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000771 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000772 "PPC only supports shuffles by bytes!");
773
774 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000775
Chris Lattnerd0608e12006-04-06 18:26:28 +0000776 // Find the first non-undef value in the shuffle mask.
777 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000778 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000779 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000780
Chris Lattnerd0608e12006-04-06 18:26:28 +0000781 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000782
Nate Begeman9008ca62009-04-27 18:41:29 +0000783 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000784 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000785 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000786 if (ShiftAmt < i) return -1;
787 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000788
Chris Lattnerf24380e2006-04-06 22:28:36 +0000789 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000790 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000791 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000792 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000793 return -1;
794 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000795 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000796 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000797 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000798 return -1;
799 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000800 return ShiftAmt;
801}
Chris Lattneref819f82006-03-20 06:33:01 +0000802
803/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
804/// specifies a splat of a single element that is suitable for input to
805/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000806bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000808 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000809
Chris Lattner88a99ef2006-03-20 06:37:44 +0000810 // This is a splat operation if each element of the permute is the same, and
811 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000812 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000813
Nate Begeman9008ca62009-04-27 18:41:29 +0000814 // FIXME: Handle UNDEF elements too!
815 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000816 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000817
Nate Begeman9008ca62009-04-27 18:41:29 +0000818 // Check that the indices are consecutive, in the case of a multi-byte element
819 // splatted with a v16i8 mask.
820 for (unsigned i = 1; i != EltSize; ++i)
821 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000822 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000823
Chris Lattner7ff7e672006-04-04 17:25:31 +0000824 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000825 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000826 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000827 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000828 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000829 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000830 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000831}
832
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000833/// isAllNegativeZeroVector - Returns true if all elements of build_vector
834/// are -0.0.
835bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000836 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
837
838 APInt APVal, APUndef;
839 unsigned BitSize;
840 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000841
Dale Johannesen1e608812009-11-13 01:45:18 +0000842 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000843 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000844 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000845
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000846 return false;
847}
848
Chris Lattneref819f82006-03-20 06:33:01 +0000849/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
850/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000851unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000852 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
853 assert(isSplatShuffleMask(SVOp, EltSize));
854 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000855}
856
Chris Lattnere87192a2006-04-12 17:37:20 +0000857/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000858/// by using a vspltis[bhw] instruction of the specified element size, return
859/// the constant being splatted. The ByteSize field indicates the number of
860/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000861SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
862 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000863
864 // If ByteSize of the splat is bigger than the element size of the
865 // build_vector, then we have a case where we are checking for a splat where
866 // multiple elements of the buildvector are folded together into a single
867 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
868 unsigned EltSize = 16/N->getNumOperands();
869 if (EltSize < ByteSize) {
870 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000871 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000872 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000873
Chris Lattner79d9a882006-04-08 07:14:26 +0000874 // See if all of the elements in the buildvector agree across.
875 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
876 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
877 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000878 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000879
Scott Michelfdc40a02009-02-17 22:15:04 +0000880
Gabor Greifba36cb52008-08-28 21:40:38 +0000881 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000882 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
883 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000884 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000885 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000886
Chris Lattner79d9a882006-04-08 07:14:26 +0000887 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
888 // either constant or undef values that are identical for each chunk. See
889 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000890
Chris Lattner79d9a882006-04-08 07:14:26 +0000891 // Check to see if all of the leading entries are either 0 or -1. If
892 // neither, then this won't fit into the immediate field.
893 bool LeadingZero = true;
894 bool LeadingOnes = true;
895 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000896 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000897
Chris Lattner79d9a882006-04-08 07:14:26 +0000898 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
899 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
900 }
901 // Finally, check the least significant entry.
902 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000903 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000905 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000906 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000908 }
909 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000910 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000912 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000913 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000915 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000916
Dan Gohman475871a2008-07-27 21:46:04 +0000917 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000918 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000919
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000920 // Check to see if this buildvec has a single non-undef value in its elements.
921 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
922 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000923 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000924 OpVal = N->getOperand(i);
925 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000926 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000927 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000928
Gabor Greifba36cb52008-08-28 21:40:38 +0000929 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000930
Eli Friedman1a8229b2009-05-24 02:03:36 +0000931 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000932 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000933 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000934 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000935 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000937 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000938 }
939
940 // If the splat value is larger than the element value, then we can never do
941 // this splat. The only case that we could fit the replicated bits into our
942 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000943 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000944
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000945 // If the element value is larger than the splat value, cut it in half and
946 // check to see if the two halves are equal. Continue doing this until we
947 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
948 while (ValSizeInBytes > ByteSize) {
949 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000950
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000951 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000952 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
953 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000954 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000955 }
956
957 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000958 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000959
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000960 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000961 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000962
Chris Lattner140a58f2006-04-08 06:46:53 +0000963 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000964 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000965 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000966 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000967}
968
Chris Lattner1a635d62006-04-14 06:01:58 +0000969//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000970// Addressing Mode Selection
971//===----------------------------------------------------------------------===//
972
973/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
974/// or 64-bit immediate, and if the value can be accurately represented as a
975/// sign extension from a 16-bit value. If so, this returns true and the
976/// immediate.
977static bool isIntS16Immediate(SDNode *N, short &Imm) {
978 if (N->getOpcode() != ISD::Constant)
979 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000980
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000981 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000982 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000983 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000984 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000985 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000986}
Dan Gohman475871a2008-07-27 21:46:04 +0000987static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000988 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000989}
990
991
992/// SelectAddressRegReg - Given the specified addressed, check to see if it
993/// can be represented as an indexed [r+r] operation. Returns false if it
994/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000995bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
996 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000997 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000998 short imm = 0;
999 if (N.getOpcode() == ISD::ADD) {
1000 if (isIntS16Immediate(N.getOperand(1), imm))
1001 return false; // r+i
1002 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1003 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +00001004
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001005 Base = N.getOperand(0);
1006 Index = N.getOperand(1);
1007 return true;
1008 } else if (N.getOpcode() == ISD::OR) {
1009 if (isIntS16Immediate(N.getOperand(1), imm))
1010 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +00001011
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001012 // If this is an or of disjoint bitfields, we can codegen this as an add
1013 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1014 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001015 APInt LHSKnownZero, LHSKnownOne;
1016 APInt RHSKnownZero, RHSKnownOne;
1017 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001018 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +00001019
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001020 if (LHSKnownZero.getBoolValue()) {
1021 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001022 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001023 // If all of the bits are known zero on the LHS or RHS, the add won't
1024 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +00001025 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001026 Base = N.getOperand(0);
1027 Index = N.getOperand(1);
1028 return true;
1029 }
1030 }
1031 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001032
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001033 return false;
1034}
1035
1036/// Returns true if the address N can be represented by a base register plus
1037/// a signed 16-bit displacement [r+imm], and if it is not better
1038/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +00001039bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +00001040 SDValue &Base,
1041 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001042 // FIXME dl should come from parent load or store, not from address
1043 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001044 // If this can be more profitably realized as r+r, fail.
1045 if (SelectAddressRegReg(N, Disp, Base, DAG))
1046 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001047
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001048 if (N.getOpcode() == ISD::ADD) {
1049 short imm = 0;
1050 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001051 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001052 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1053 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1054 } else {
1055 Base = N.getOperand(0);
1056 }
1057 return true; // [r+i]
1058 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1059 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001060 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001061 && "Cannot handle constant offsets yet!");
1062 Disp = N.getOperand(1).getOperand(0); // The global address.
1063 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +00001064 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001065 Disp.getOpcode() == ISD::TargetConstantPool ||
1066 Disp.getOpcode() == ISD::TargetJumpTable);
1067 Base = N.getOperand(0);
1068 return true; // [&g+r]
1069 }
1070 } else if (N.getOpcode() == ISD::OR) {
1071 short imm = 0;
1072 if (isIntS16Immediate(N.getOperand(1), imm)) {
1073 // If this is an or of disjoint bitfields, we can codegen this as an add
1074 // (for better address arithmetic) if the LHS and RHS of the OR are
1075 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001076 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001077 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001078
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001079 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001080 // If all of the bits are known zero on the LHS or RHS, the add won't
1081 // carry.
1082 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001083 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001084 return true;
1085 }
1086 }
1087 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1088 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001089
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001090 // If this address fits entirely in a 16-bit sext immediate field, codegen
1091 // this as "d, 0"
1092 short Imm;
1093 if (isIntS16Immediate(CN, Imm)) {
1094 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Hal Finkel76973702013-03-21 23:45:03 +00001095 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1096 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001097 return true;
1098 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001099
1100 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001101 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001102 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1103 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001104
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001105 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001106 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001107
Owen Anderson825b72b2009-08-11 20:47:22 +00001108 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1109 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001110 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001111 return true;
1112 }
1113 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001114
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001115 Disp = DAG.getTargetConstant(0, getPointerTy());
1116 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1117 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1118 else
1119 Base = N;
1120 return true; // [r+0]
1121}
1122
1123/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1124/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001125bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1126 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001127 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001128 // Check to see if we can easily represent this as an [r+r] address. This
1129 // will fail if it thinks that the address is more profitably represented as
1130 // reg+imm, e.g. where imm = 0.
1131 if (SelectAddressRegReg(N, Base, Index, DAG))
1132 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001133
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001134 // If the operand is an addition, always emit this as [r+r], since this is
1135 // better (for code size, and execution, as the memop does the add for free)
1136 // than emitting an explicit add.
1137 if (N.getOpcode() == ISD::ADD) {
1138 Base = N.getOperand(0);
1139 Index = N.getOperand(1);
1140 return true;
1141 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001142
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001143 // Otherwise, do it the hard way, using R0 as the base register.
Hal Finkel76973702013-03-21 23:45:03 +00001144 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1145 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001146 Index = N;
1147 return true;
1148}
1149
1150/// SelectAddressRegImmShift - Returns true if the address N can be
1151/// represented by a base register plus a signed 14-bit displacement
1152/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001153bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1154 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001155 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001156 // FIXME dl should come from the parent load or store, not the address
1157 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001158 // If this can be more profitably realized as r+r, fail.
1159 if (SelectAddressRegReg(N, Disp, Base, DAG))
1160 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001161
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001162 if (N.getOpcode() == ISD::ADD) {
1163 short imm = 0;
1164 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001165 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001166 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1167 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1168 } else {
1169 Base = N.getOperand(0);
1170 }
1171 return true; // [r+i]
1172 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1173 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001174 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001175 && "Cannot handle constant offsets yet!");
1176 Disp = N.getOperand(1).getOperand(0); // The global address.
1177 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1178 Disp.getOpcode() == ISD::TargetConstantPool ||
1179 Disp.getOpcode() == ISD::TargetJumpTable);
1180 Base = N.getOperand(0);
1181 return true; // [&g+r]
1182 }
1183 } else if (N.getOpcode() == ISD::OR) {
1184 short imm = 0;
1185 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1186 // If this is an or of disjoint bitfields, we can codegen this as an add
1187 // (for better address arithmetic) if the LHS and RHS of the OR are
1188 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001189 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001190 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001191 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001192 // If all of the bits are known zero on the LHS or RHS, the add won't
1193 // carry.
1194 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001195 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001196 return true;
1197 }
1198 }
1199 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001200 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001201 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001202 // If this address fits entirely in a 14-bit sext immediate field, codegen
1203 // this as "d, 0"
1204 short Imm;
1205 if (isIntS16Immediate(CN, Imm)) {
1206 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Hal Finkel76973702013-03-21 23:45:03 +00001207 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1208 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001209 return true;
1210 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001211
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001212 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001213 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001214 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1215 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001216
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001217 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001218 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1219 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1220 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001221 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001222 return true;
1223 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001224 }
1225 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001226
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001227 Disp = DAG.getTargetConstant(0, getPointerTy());
1228 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1229 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1230 else
1231 Base = N;
1232 return true; // [r+0]
1233}
1234
1235
1236/// getPreIndexedAddressParts - returns true by value, base pointer and
1237/// offset pointer and addressing mode by reference if the node's address
1238/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001239bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1240 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001241 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001242 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001243 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001244
Ulrich Weigand881a7152013-03-22 14:58:48 +00001245 bool isLoad = true;
Dan Gohman475871a2008-07-27 21:46:04 +00001246 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001247 EVT VT;
Hal Finkel08a215c2013-03-18 23:00:58 +00001248 unsigned Alignment;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001249 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1250 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001251 VT = LD->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001252 Alignment = LD->getAlignment();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001253 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001254 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001255 VT = ST->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001256 Alignment = ST->getAlignment();
Ulrich Weigand881a7152013-03-22 14:58:48 +00001257 isLoad = false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001258 } else
1259 return false;
1260
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001261 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001262 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001263 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001264
Ulrich Weigand881a7152013-03-22 14:58:48 +00001265 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1266
1267 // Common code will reject creating a pre-inc form if the base pointer
1268 // is a frame index, or if N is a store and the base pointer is either
1269 // the same as or a predecessor of the value being stored. Check for
1270 // those situations here, and try with swapped Base/Offset instead.
1271 bool Swap = false;
1272
1273 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1274 Swap = true;
1275 else if (!isLoad) {
1276 SDValue Val = cast<StoreSDNode>(N)->getValue();
1277 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1278 Swap = true;
1279 }
1280
1281 if (Swap)
1282 std::swap(Base, Offset);
1283
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001284 AM = ISD::PRE_INC;
1285 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001286 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001287
Chris Lattner0851b4f2006-11-15 19:55:13 +00001288 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001289 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001290 // reg + imm
1291 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1292 return false;
1293 } else {
Hal Finkel08a215c2013-03-18 23:00:58 +00001294 // LDU/STU need an address with at least 4-byte alignment.
1295 if (Alignment < 4)
1296 return false;
1297
Chris Lattner0851b4f2006-11-15 19:55:13 +00001298 // reg + imm * 4.
1299 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1300 return false;
1301 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001302
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001303 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001304 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1305 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001306 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001307 LD->getExtensionType() == ISD::SEXTLOAD &&
1308 isa<ConstantSDNode>(Offset))
1309 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001310 }
1311
Chris Lattner4eab7142006-11-10 02:08:47 +00001312 AM = ISD::PRE_INC;
1313 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001314}
1315
1316//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001317// LowerOperation implementation
1318//===----------------------------------------------------------------------===//
1319
Chris Lattner1e61e692010-11-15 02:46:57 +00001320/// GetLabelAccessInfo - Return true if we should reference labels using a
1321/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1322static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001323 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1324 HiOpFlags = PPCII::MO_HA16;
1325 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001326
Chris Lattner1e61e692010-11-15 02:46:57 +00001327 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1328 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001329 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001330 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001331 if (isPIC) {
1332 HiOpFlags |= PPCII::MO_PIC_FLAG;
1333 LoOpFlags |= PPCII::MO_PIC_FLAG;
1334 }
1335
1336 // If this is a reference to a global value that requires a non-lazy-ptr, make
1337 // sure that instruction lowering adds it.
1338 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1339 HiOpFlags |= PPCII::MO_NLP_FLAG;
1340 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001341
Chris Lattner6d2ff122010-11-15 03:13:19 +00001342 if (GV->hasHiddenVisibility()) {
1343 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1344 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1345 }
1346 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001347
Chris Lattner1e61e692010-11-15 02:46:57 +00001348 return isPIC;
1349}
1350
1351static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1352 SelectionDAG &DAG) {
1353 EVT PtrVT = HiPart.getValueType();
1354 SDValue Zero = DAG.getConstant(0, PtrVT);
1355 DebugLoc DL = HiPart.getDebugLoc();
1356
1357 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1358 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001359
Chris Lattner1e61e692010-11-15 02:46:57 +00001360 // With PIC, the first instruction is actually "GR+hi(&G)".
1361 if (isPIC)
1362 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1363 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001364
Chris Lattner1e61e692010-11-15 02:46:57 +00001365 // Generate non-pic code that has direct accesses to the constant pool.
1366 // The address of the global is just (hi(&g)+lo(&g)).
1367 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1368}
1369
Scott Michelfdc40a02009-02-17 22:15:04 +00001370SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001371 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001372 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001373 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001374 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001375
Roman Divacky9fb8b492012-08-24 16:26:02 +00001376 // 64-bit SVR4 ABI code is always position-independent.
1377 // The actual address of the GlobalValue is stored in the TOC.
1378 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1379 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1380 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1381 DAG.getRegister(PPC::X2, MVT::i64));
1382 }
1383
Chris Lattner1e61e692010-11-15 02:46:57 +00001384 unsigned MOHiFlag, MOLoFlag;
1385 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1386 SDValue CPIHi =
1387 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1388 SDValue CPILo =
1389 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1390 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001391}
1392
Dan Gohmand858e902010-04-17 15:26:15 +00001393SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001394 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001395 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001396
Roman Divacky9fb8b492012-08-24 16:26:02 +00001397 // 64-bit SVR4 ABI code is always position-independent.
1398 // The actual address of the GlobalValue is stored in the TOC.
1399 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1400 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1401 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1402 DAG.getRegister(PPC::X2, MVT::i64));
1403 }
1404
Chris Lattner1e61e692010-11-15 02:46:57 +00001405 unsigned MOHiFlag, MOLoFlag;
1406 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1407 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1408 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1409 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001410}
1411
Dan Gohmand858e902010-04-17 15:26:15 +00001412SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1413 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001414 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001415
Dan Gohman46510a72010-04-15 01:51:59 +00001416 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001417
Chris Lattner1e61e692010-11-15 02:46:57 +00001418 unsigned MOHiFlag, MOLoFlag;
1419 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001420 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1421 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001422 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1423}
1424
Roman Divackyfd42ed62012-06-04 17:36:38 +00001425SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1426 SelectionDAG &DAG) const {
1427
1428 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1429 DebugLoc dl = GA->getDebugLoc();
1430 const GlobalValue *GV = GA->getGlobal();
1431 EVT PtrVT = getPointerTy();
1432 bool is64bit = PPCSubTarget.isPPC64();
1433
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001434 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001435
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001436 if (Model == TLSModel::LocalExec) {
1437 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1438 PPCII::MO_TPREL16_HA);
1439 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1440 PPCII::MO_TPREL16_LO);
1441 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1442 is64bit ? MVT::i64 : MVT::i32);
1443 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1444 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1445 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001446
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001447 if (!is64bit)
1448 llvm_unreachable("only local-exec is currently supported for ppc32");
1449
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001450 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001451 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1452 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
Bill Schmidtb453e162012-12-14 17:02:38 +00001453 SDValue TPOffsetHi = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1454 PtrVT, GOTReg, TGA);
1455 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
1456 PtrVT, TGA, TPOffsetHi);
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001457 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGA);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001458 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001459
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001460 if (Model == TLSModel::GeneralDynamic) {
1461 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1462 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1463 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1464 GOTReg, TGA);
1465 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1466 GOTEntryHi, TGA);
1467
1468 // We need a chain node, and don't have one handy. The underlying
1469 // call has no side effects, so using the function entry node
1470 // suffices.
1471 SDValue Chain = DAG.getEntryNode();
1472 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1473 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1474 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1475 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001476 // The return value from GET_TLS_ADDR really is in X3 already, but
1477 // some hacks are needed here to tie everything together. The extra
1478 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001479 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1480 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1481 }
1482
Bill Schmidt349c2782012-12-12 19:29:35 +00001483 if (Model == TLSModel::LocalDynamic) {
1484 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1485 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1486 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1487 GOTReg, TGA);
1488 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1489 GOTEntryHi, TGA);
1490
1491 // We need a chain node, and don't have one handy. The underlying
1492 // call has no side effects, so using the function entry node
1493 // suffices.
1494 SDValue Chain = DAG.getEntryNode();
1495 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1496 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1497 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1498 PtrVT, ParmReg, TGA);
1499 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1500 // some hacks are needed here to tie everything together. The extra
1501 // copies dissolve during subsequent transforms.
1502 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1503 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001504 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001505 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1506 }
1507
1508 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001509}
1510
Chris Lattner1e61e692010-11-15 02:46:57 +00001511SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1512 SelectionDAG &DAG) const {
1513 EVT PtrVT = Op.getValueType();
1514 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1515 DebugLoc DL = GSDN->getDebugLoc();
1516 const GlobalValue *GV = GSDN->getGlobal();
1517
Chris Lattner1e61e692010-11-15 02:46:57 +00001518 // 64-bit SVR4 ABI code is always position-independent.
1519 // The actual address of the GlobalValue is stored in the TOC.
1520 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1521 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1522 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1523 DAG.getRegister(PPC::X2, MVT::i64));
1524 }
1525
Chris Lattner6d2ff122010-11-15 03:13:19 +00001526 unsigned MOHiFlag, MOLoFlag;
1527 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001528
Chris Lattner6d2ff122010-11-15 03:13:19 +00001529 SDValue GAHi =
1530 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1531 SDValue GALo =
1532 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001533
Chris Lattner6d2ff122010-11-15 03:13:19 +00001534 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001535
Chris Lattner6d2ff122010-11-15 03:13:19 +00001536 // If the global reference is actually to a non-lazy-pointer, we have to do an
1537 // extra load to get the address of the global.
1538 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1539 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001540 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001541 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001542}
1543
Dan Gohmand858e902010-04-17 15:26:15 +00001544SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001545 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001546 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001547
Chris Lattner1a635d62006-04-14 06:01:58 +00001548 // If we're comparing for equality to zero, expose the fact that this is
1549 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1550 // fold the new nodes.
1551 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1552 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001553 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001554 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001555 if (VT.bitsLT(MVT::i32)) {
1556 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001557 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001558 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001559 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001560 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1561 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001562 DAG.getConstant(Log2b, MVT::i32));
1563 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001564 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001565 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001566 // optimized. FIXME: revisit this when we can custom lower all setcc
1567 // optimizations.
1568 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001569 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001570 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001571
Chris Lattner1a635d62006-04-14 06:01:58 +00001572 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001573 // by xor'ing the rhs with the lhs, which is faster than setting a
1574 // condition register, reading it back out, and masking the correct bit. The
1575 // normal approach here uses sub to do this instead of xor. Using xor exposes
1576 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001577 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001578 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001579 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001580 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001581 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001582 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001583 }
Dan Gohman475871a2008-07-27 21:46:04 +00001584 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001585}
1586
Dan Gohman475871a2008-07-27 21:46:04 +00001587SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001588 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001589 SDNode *Node = Op.getNode();
1590 EVT VT = Node->getValueType(0);
1591 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1592 SDValue InChain = Node->getOperand(0);
1593 SDValue VAListPtr = Node->getOperand(1);
1594 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1595 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001596
Roman Divackybdb226e2011-06-28 15:30:42 +00001597 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1598
1599 // gpr_index
1600 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1601 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1602 false, false, 0);
1603 InChain = GprIndex.getValue(1);
1604
1605 if (VT == MVT::i64) {
1606 // Check if GprIndex is even
1607 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1608 DAG.getConstant(1, MVT::i32));
1609 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1610 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1611 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1612 DAG.getConstant(1, MVT::i32));
1613 // Align GprIndex to be even if it isn't
1614 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1615 GprIndex);
1616 }
1617
1618 // fpr index is 1 byte after gpr
1619 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1620 DAG.getConstant(1, MVT::i32));
1621
1622 // fpr
1623 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1624 FprPtr, MachinePointerInfo(SV), MVT::i8,
1625 false, false, 0);
1626 InChain = FprIndex.getValue(1);
1627
1628 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1629 DAG.getConstant(8, MVT::i32));
1630
1631 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1632 DAG.getConstant(4, MVT::i32));
1633
1634 // areas
1635 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001636 MachinePointerInfo(), false, false,
1637 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001638 InChain = OverflowArea.getValue(1);
1639
1640 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001641 MachinePointerInfo(), false, false,
1642 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001643 InChain = RegSaveArea.getValue(1);
1644
1645 // select overflow_area if index > 8
1646 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1647 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1648
Roman Divackybdb226e2011-06-28 15:30:42 +00001649 // adjustment constant gpr_index * 4/8
1650 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1651 VT.isInteger() ? GprIndex : FprIndex,
1652 DAG.getConstant(VT.isInteger() ? 4 : 8,
1653 MVT::i32));
1654
1655 // OurReg = RegSaveArea + RegConstant
1656 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1657 RegConstant);
1658
1659 // Floating types are 32 bytes into RegSaveArea
1660 if (VT.isFloatingPoint())
1661 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1662 DAG.getConstant(32, MVT::i32));
1663
1664 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1665 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1666 VT.isInteger() ? GprIndex : FprIndex,
1667 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1668 MVT::i32));
1669
1670 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1671 VT.isInteger() ? VAListPtr : FprPtr,
1672 MachinePointerInfo(SV),
1673 MVT::i8, false, false, 0);
1674
1675 // determine if we should load from reg_save_area or overflow_area
1676 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1677
1678 // increase overflow_area by 4/8 if gpr/fpr > 8
1679 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1680 DAG.getConstant(VT.isInteger() ? 4 : 8,
1681 MVT::i32));
1682
1683 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1684 OverflowAreaPlusN);
1685
1686 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1687 OverflowAreaPtr,
1688 MachinePointerInfo(),
1689 MVT::i32, false, false, 0);
1690
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001691 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001692 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001693}
1694
Duncan Sands4a544a72011-09-06 13:37:06 +00001695SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1696 SelectionDAG &DAG) const {
1697 return Op.getOperand(0);
1698}
1699
1700SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1701 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001702 SDValue Chain = Op.getOperand(0);
1703 SDValue Trmp = Op.getOperand(1); // trampoline
1704 SDValue FPtr = Op.getOperand(2); // nested function
1705 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001706 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001707
Owen Andersone50ed302009-08-10 22:56:29 +00001708 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001709 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001710 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001711 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001712 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001713
Scott Michelfdc40a02009-02-17 22:15:04 +00001714 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001715 TargetLowering::ArgListEntry Entry;
1716
1717 Entry.Ty = IntPtrTy;
1718 Entry.Node = Trmp; Args.push_back(Entry);
1719
1720 // TrampSize == (isPPC64 ? 48 : 40);
1721 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001722 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001723 Args.push_back(Entry);
1724
1725 Entry.Node = FPtr; Args.push_back(Entry);
1726 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001727
Bill Wendling77959322008-09-17 00:30:57 +00001728 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001729 TargetLowering::CallLoweringInfo CLI(Chain,
1730 Type::getVoidTy(*DAG.getContext()),
1731 false, false, false, false, 0,
1732 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001733 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001734 /*doesNotRet=*/false,
1735 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001736 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001737 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001738 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001739
Duncan Sands4a544a72011-09-06 13:37:06 +00001740 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001741}
1742
Dan Gohman475871a2008-07-27 21:46:04 +00001743SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001744 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001745 MachineFunction &MF = DAG.getMachineFunction();
1746 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1747
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001748 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001749
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001750 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001751 // vastart just stores the address of the VarArgsFrameIndex slot into the
1752 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001753 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001754 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001755 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001756 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1757 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001758 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001759 }
1760
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001761 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001762 // We suppose the given va_list is already allocated.
1763 //
1764 // typedef struct {
1765 // char gpr; /* index into the array of 8 GPRs
1766 // * stored in the register save area
1767 // * gpr=0 corresponds to r3,
1768 // * gpr=1 to r4, etc.
1769 // */
1770 // char fpr; /* index into the array of 8 FPRs
1771 // * stored in the register save area
1772 // * fpr=0 corresponds to f1,
1773 // * fpr=1 to f2, etc.
1774 // */
1775 // char *overflow_arg_area;
1776 // /* location on stack that holds
1777 // * the next overflow argument
1778 // */
1779 // char *reg_save_area;
1780 // /* where r3:r10 and f1:f8 (if saved)
1781 // * are stored
1782 // */
1783 // } va_list[1];
1784
1785
Dan Gohman1e93df62010-04-17 14:41:14 +00001786 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1787 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001788
Nicolas Geoffray01119992007-04-03 13:59:52 +00001789
Owen Andersone50ed302009-08-10 22:56:29 +00001790 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001791
Dan Gohman1e93df62010-04-17 14:41:14 +00001792 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1793 PtrVT);
1794 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1795 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001796
Duncan Sands83ec4b62008-06-06 12:08:01 +00001797 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001798 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001799
Duncan Sands83ec4b62008-06-06 12:08:01 +00001800 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001801 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001802
1803 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001804 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001805
Dan Gohman69de1932008-02-06 22:27:42 +00001806 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001807
Nicolas Geoffray01119992007-04-03 13:59:52 +00001808 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001809 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001810 Op.getOperand(1),
1811 MachinePointerInfo(SV),
1812 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001813 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001814 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001815 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001816
Nicolas Geoffray01119992007-04-03 13:59:52 +00001817 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001818 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001819 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1820 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001821 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001822 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001823 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001824
Nicolas Geoffray01119992007-04-03 13:59:52 +00001825 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001826 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001827 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1828 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001829 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001830 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001831 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001832
1833 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001834 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1835 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001836 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001837
Chris Lattner1a635d62006-04-14 06:01:58 +00001838}
1839
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001840#include "PPCGenCallingConv.inc"
1841
Bill Schmidt212af6a2013-02-06 17:33:58 +00001842static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1843 CCValAssign::LocInfo &LocInfo,
1844 ISD::ArgFlagsTy &ArgFlags,
1845 CCState &State) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001846 return true;
1847}
1848
Bill Schmidt212af6a2013-02-06 17:33:58 +00001849static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1850 MVT &LocVT,
1851 CCValAssign::LocInfo &LocInfo,
1852 ISD::ArgFlagsTy &ArgFlags,
1853 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001854 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001855 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1856 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1857 };
1858 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001859
Tilmann Schellerffd02002009-07-03 06:45:56 +00001860 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1861
1862 // Skip one register if the first unallocated register has an even register
1863 // number and there are still argument registers available which have not been
1864 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1865 // need to skip a register if RegNum is odd.
1866 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1867 State.AllocateReg(ArgRegs[RegNum]);
1868 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001869
Tilmann Schellerffd02002009-07-03 06:45:56 +00001870 // Always return false here, as this function only makes sure that the first
1871 // unallocated register has an odd register number and does not actually
1872 // allocate a register for the current argument.
1873 return false;
1874}
1875
Bill Schmidt212af6a2013-02-06 17:33:58 +00001876static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1877 MVT &LocVT,
1878 CCValAssign::LocInfo &LocInfo,
1879 ISD::ArgFlagsTy &ArgFlags,
1880 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001881 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001882 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1883 PPC::F8
1884 };
1885
1886 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001887
Tilmann Schellerffd02002009-07-03 06:45:56 +00001888 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1889
1890 // If there is only one Floating-point register left we need to put both f64
1891 // values of a split ppc_fp128 value on the stack.
1892 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1893 State.AllocateReg(ArgRegs[RegNum]);
1894 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001895
Tilmann Schellerffd02002009-07-03 06:45:56 +00001896 // Always return false here, as this function only makes sure that the two f64
1897 // values a ppc_fp128 value is split into are both passed in registers or both
1898 // passed on the stack and does not actually allocate a register for the
1899 // current argument.
1900 return false;
1901}
1902
Chris Lattner9f0bc652007-02-25 05:34:32 +00001903/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001904/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001905static const uint16_t *GetFPR() {
1906 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001907 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001908 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001909 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001910
Chris Lattner9f0bc652007-02-25 05:34:32 +00001911 return FPR;
1912}
1913
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001914/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1915/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001916static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001917 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001918 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001919 if (Flags.isByVal())
1920 ArgSize = Flags.getByValSize();
1921 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1922
1923 return ArgSize;
1924}
1925
Dan Gohman475871a2008-07-27 21:46:04 +00001926SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001927PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001928 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001929 const SmallVectorImpl<ISD::InputArg>
1930 &Ins,
1931 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001932 SmallVectorImpl<SDValue> &InVals)
1933 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001934 if (PPCSubTarget.isSVR4ABI()) {
1935 if (PPCSubTarget.isPPC64())
1936 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1937 dl, DAG, InVals);
1938 else
1939 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1940 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001941 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001942 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1943 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001944 }
1945}
1946
1947SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001948PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001949 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001950 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001951 const SmallVectorImpl<ISD::InputArg>
1952 &Ins,
1953 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001954 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001955
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001956 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001957 // +-----------------------------------+
1958 // +--> | Back chain |
1959 // | +-----------------------------------+
1960 // | | Floating-point register save area |
1961 // | +-----------------------------------+
1962 // | | General register save area |
1963 // | +-----------------------------------+
1964 // | | CR save word |
1965 // | +-----------------------------------+
1966 // | | VRSAVE save word |
1967 // | +-----------------------------------+
1968 // | | Alignment padding |
1969 // | +-----------------------------------+
1970 // | | Vector register save area |
1971 // | +-----------------------------------+
1972 // | | Local variable space |
1973 // | +-----------------------------------+
1974 // | | Parameter list area |
1975 // | +-----------------------------------+
1976 // | | LR save word |
1977 // | +-----------------------------------+
1978 // SP--> +--- | Back chain |
1979 // +-----------------------------------+
1980 //
1981 // Specifications:
1982 // System V Application Binary Interface PowerPC Processor Supplement
1983 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001984
Tilmann Schellerffd02002009-07-03 06:45:56 +00001985 MachineFunction &MF = DAG.getMachineFunction();
1986 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001987 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001988
Owen Andersone50ed302009-08-10 22:56:29 +00001989 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001990 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001991 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1992 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001993 unsigned PtrByteSize = 4;
1994
1995 // Assign locations to all of the incoming arguments.
1996 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001997 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001998 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001999
2000 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002001 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002002
Bill Schmidt212af6a2013-02-06 17:33:58 +00002003 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002004
Tilmann Schellerffd02002009-07-03 06:45:56 +00002005 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2006 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002007
Tilmann Schellerffd02002009-07-03 06:45:56 +00002008 // Arguments stored in registers.
2009 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00002010 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00002011 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002012
Owen Anderson825b72b2009-08-11 20:47:22 +00002013 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002014 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00002015 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00002016 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00002017 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002018 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002019 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00002020 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002021 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002022 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00002023 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002024 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002025 case MVT::v16i8:
2026 case MVT::v8i16:
2027 case MVT::v4i32:
2028 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00002029 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002030 break;
2031 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002032
Tilmann Schellerffd02002009-07-03 06:45:56 +00002033 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002034 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002035 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002036
Dan Gohman98ca4f22009-08-05 01:29:28 +00002037 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002038 } else {
2039 // Argument stored in memory.
2040 assert(VA.isMemLoc());
2041
2042 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
2043 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00002044 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002045
2046 // Create load nodes to retrieve arguments from the stack.
2047 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002048 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2049 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002050 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002051 }
2052 }
2053
2054 // Assign locations to all of the incoming aggregate by value arguments.
2055 // Aggregates passed by value are stored in the local variable space of the
2056 // caller's stack frame, right above the parameter list area.
2057 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002058 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002059 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002060
2061 // Reserve stack space for the allocations in CCInfo.
2062 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2063
Bill Schmidt212af6a2013-02-06 17:33:58 +00002064 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002065
2066 // Area that is at least reserved in the caller of this function.
2067 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002068
Tilmann Schellerffd02002009-07-03 06:45:56 +00002069 // Set the size that is at least reserved in caller of this function. Tail
2070 // call optimized function's reserved stack space needs to be aligned so that
2071 // taking the difference between two stack areas will result in an aligned
2072 // stack.
2073 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2074
2075 MinReservedArea =
2076 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002077 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002078
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002079 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00002080 getStackAlignment();
2081 unsigned AlignMask = TargetAlign-1;
2082 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002083
Tilmann Schellerffd02002009-07-03 06:45:56 +00002084 FI->setMinReservedArea(MinReservedArea);
2085
2086 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002087
Tilmann Schellerffd02002009-07-03 06:45:56 +00002088 // If the function takes variable number of arguments, make a frame index for
2089 // the start of the first vararg value... for expansion of llvm.va_start.
2090 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002091 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002092 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2093 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2094 };
2095 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2096
Craig Topperc5eaae42012-03-11 07:57:25 +00002097 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002098 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2099 PPC::F8
2100 };
2101 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2102
Dan Gohman1e93df62010-04-17 14:41:14 +00002103 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2104 NumGPArgRegs));
2105 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2106 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002107
2108 // Make room for NumGPArgRegs and NumFPArgRegs.
2109 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002110 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002111
Dan Gohman1e93df62010-04-17 14:41:14 +00002112 FuncInfo->setVarArgsStackOffset(
2113 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002114 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002115
Dan Gohman1e93df62010-04-17 14:41:14 +00002116 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2117 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002118
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002119 // The fixed integer arguments of a variadic function are stored to the
2120 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2121 // the result of va_next.
2122 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2123 // Get an existing live-in vreg, or add a new one.
2124 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2125 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002126 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002127
Dan Gohman98ca4f22009-08-05 01:29:28 +00002128 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002129 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2130 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002131 MemOps.push_back(Store);
2132 // Increment the address by four for the next argument to store
2133 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2134 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2135 }
2136
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002137 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2138 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002139 // The double arguments are stored to the VarArgsFrameIndex
2140 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002141 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2142 // Get an existing live-in vreg, or add a new one.
2143 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2144 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002145 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002146
Owen Anderson825b72b2009-08-11 20:47:22 +00002147 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002148 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2149 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002150 MemOps.push_back(Store);
2151 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002152 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002153 PtrVT);
2154 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2155 }
2156 }
2157
2158 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002159 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002160 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002161
Dan Gohman98ca4f22009-08-05 01:29:28 +00002162 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002163}
2164
Bill Schmidt726c2372012-10-23 15:51:16 +00002165// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2166// value to MVT::i64 and then truncate to the correct register size.
2167SDValue
2168PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2169 SelectionDAG &DAG, SDValue ArgVal,
2170 DebugLoc dl) const {
2171 if (Flags.isSExt())
2172 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2173 DAG.getValueType(ObjectVT));
2174 else if (Flags.isZExt())
2175 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2176 DAG.getValueType(ObjectVT));
2177
2178 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2179}
2180
2181// Set the size that is at least reserved in caller of this function. Tail
2182// call optimized functions' reserved stack space needs to be aligned so that
2183// taking the difference between two stack areas will result in an aligned
2184// stack.
2185void
2186PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2187 unsigned nAltivecParamsAtEnd,
2188 unsigned MinReservedArea,
2189 bool isPPC64) const {
2190 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2191 // Add the Altivec parameters at the end, if needed.
2192 if (nAltivecParamsAtEnd) {
2193 MinReservedArea = ((MinReservedArea+15)/16)*16;
2194 MinReservedArea += 16*nAltivecParamsAtEnd;
2195 }
2196 MinReservedArea =
2197 std::max(MinReservedArea,
2198 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2199 unsigned TargetAlign
2200 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2201 getStackAlignment();
2202 unsigned AlignMask = TargetAlign-1;
2203 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2204 FI->setMinReservedArea(MinReservedArea);
2205}
2206
Tilmann Schellerffd02002009-07-03 06:45:56 +00002207SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002208PPCTargetLowering::LowerFormalArguments_64SVR4(
2209 SDValue Chain,
2210 CallingConv::ID CallConv, bool isVarArg,
2211 const SmallVectorImpl<ISD::InputArg>
2212 &Ins,
2213 DebugLoc dl, SelectionDAG &DAG,
2214 SmallVectorImpl<SDValue> &InVals) const {
2215 // TODO: add description of PPC stack frame format, or at least some docs.
2216 //
2217 MachineFunction &MF = DAG.getMachineFunction();
2218 MachineFrameInfo *MFI = MF.getFrameInfo();
2219 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2220
2221 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2222 // Potential tail calls could cause overwriting of argument stack slots.
2223 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2224 (CallConv == CallingConv::Fast));
2225 unsigned PtrByteSize = 8;
2226
2227 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2228 // Area that is at least reserved in caller of this function.
2229 unsigned MinReservedArea = ArgOffset;
2230
2231 static const uint16_t GPR[] = {
2232 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2233 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2234 };
2235
2236 static const uint16_t *FPR = GetFPR();
2237
2238 static const uint16_t VR[] = {
2239 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2240 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2241 };
2242
2243 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2244 const unsigned Num_FPR_Regs = 13;
2245 const unsigned Num_VR_Regs = array_lengthof(VR);
2246
2247 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2248
2249 // Add DAG nodes to load the arguments or copy them out of registers. On
2250 // entry to a function on PPC, the arguments start after the linkage area,
2251 // although the first ones are often in registers.
2252
2253 SmallVector<SDValue, 8> MemOps;
2254 unsigned nAltivecParamsAtEnd = 0;
2255 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt49deebb2013-02-20 17:31:41 +00002256 unsigned CurArgIdx = 0;
2257 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002258 SDValue ArgVal;
2259 bool needsLoad = false;
2260 EVT ObjectVT = Ins[ArgNo].VT;
2261 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2262 unsigned ArgSize = ObjSize;
2263 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002264 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2265 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002266
2267 unsigned CurArgOffset = ArgOffset;
2268
2269 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2270 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2271 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2272 if (isVarArg) {
2273 MinReservedArea = ((MinReservedArea+15)/16)*16;
2274 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2275 Flags,
2276 PtrByteSize);
2277 } else
2278 nAltivecParamsAtEnd++;
2279 } else
2280 // Calculate min reserved area.
2281 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2282 Flags,
2283 PtrByteSize);
2284
2285 // FIXME the codegen can be much improved in some cases.
2286 // We do not have to keep everything in memory.
2287 if (Flags.isByVal()) {
2288 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2289 ObjSize = Flags.getByValSize();
2290 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002291 // Empty aggregate parameters do not take up registers. Examples:
2292 // struct { } a;
2293 // union { } b;
2294 // int c[0];
2295 // etc. However, we have to provide a place-holder in InVals, so
2296 // pretend we have an 8-byte item at the current address for that
2297 // purpose.
2298 if (!ObjSize) {
2299 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2300 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2301 InVals.push_back(FIN);
2302 continue;
2303 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002304 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002305 if (ObjSize < PtrByteSize)
2306 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002307 // The value of the object is its address.
2308 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2309 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2310 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002311
2312 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002313 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002314 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002315 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002316 SDValue Store;
2317
2318 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2319 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2320 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2321 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2322 MachinePointerInfo(FuncArg, CurArgOffset),
2323 ObjType, false, false, 0);
2324 } else {
2325 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2326 // store the whole register as-is to the parameter save area
2327 // slot. The address of the parameter was already calculated
2328 // above (InVals.push_back(FIN)) to be the right-justified
2329 // offset within the slot. For this store, we need a new
2330 // frame index that points at the beginning of the slot.
2331 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2332 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2333 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2334 MachinePointerInfo(FuncArg, ArgOffset),
2335 false, false, 0);
2336 }
2337
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002338 MemOps.push_back(Store);
2339 ++GPR_idx;
2340 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002341 // Whether we copied from a register or not, advance the offset
2342 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002343 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002344 continue;
2345 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002346
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002347 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2348 // Store whatever pieces of the object are in registers
2349 // to memory. ArgOffset will be the address of the beginning
2350 // of the object.
2351 if (GPR_idx != Num_GPR_Regs) {
2352 unsigned VReg;
2353 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2354 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2355 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2356 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002357 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002358 MachinePointerInfo(FuncArg, ArgOffset),
2359 false, false, 0);
2360 MemOps.push_back(Store);
2361 ++GPR_idx;
2362 ArgOffset += PtrByteSize;
2363 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002364 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002365 break;
2366 }
2367 }
2368 continue;
2369 }
2370
2371 switch (ObjectVT.getSimpleVT().SimpleTy) {
2372 default: llvm_unreachable("Unhandled argument type!");
2373 case MVT::i32:
2374 case MVT::i64:
2375 if (GPR_idx != Num_GPR_Regs) {
2376 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2377 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2378
Bill Schmidt726c2372012-10-23 15:51:16 +00002379 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002380 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2381 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002382 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002383
2384 ++GPR_idx;
2385 } else {
2386 needsLoad = true;
2387 ArgSize = PtrByteSize;
2388 }
2389 ArgOffset += 8;
2390 break;
2391
2392 case MVT::f32:
2393 case MVT::f64:
2394 // Every 8 bytes of argument space consumes one of the GPRs available for
2395 // argument passing.
2396 if (GPR_idx != Num_GPR_Regs) {
2397 ++GPR_idx;
2398 }
2399 if (FPR_idx != Num_FPR_Regs) {
2400 unsigned VReg;
2401
2402 if (ObjectVT == MVT::f32)
2403 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2404 else
2405 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2406
2407 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2408 ++FPR_idx;
2409 } else {
2410 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002411 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002412 }
2413
2414 ArgOffset += 8;
2415 break;
2416 case MVT::v4f32:
2417 case MVT::v4i32:
2418 case MVT::v8i16:
2419 case MVT::v16i8:
2420 // Note that vector arguments in registers don't reserve stack space,
2421 // except in varargs functions.
2422 if (VR_idx != Num_VR_Regs) {
2423 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2424 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2425 if (isVarArg) {
2426 while ((ArgOffset % 16) != 0) {
2427 ArgOffset += PtrByteSize;
2428 if (GPR_idx != Num_GPR_Regs)
2429 GPR_idx++;
2430 }
2431 ArgOffset += 16;
2432 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2433 }
2434 ++VR_idx;
2435 } else {
2436 // Vectors are aligned.
2437 ArgOffset = ((ArgOffset+15)/16)*16;
2438 CurArgOffset = ArgOffset;
2439 ArgOffset += 16;
2440 needsLoad = true;
2441 }
2442 break;
2443 }
2444
2445 // We need to load the argument to a virtual register if we determined
2446 // above that we ran out of physical registers of the appropriate type.
2447 if (needsLoad) {
2448 int FI = MFI->CreateFixedObject(ObjSize,
2449 CurArgOffset + (ArgSize - ObjSize),
2450 isImmutable);
2451 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2452 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2453 false, false, false, 0);
2454 }
2455
2456 InVals.push_back(ArgVal);
2457 }
2458
2459 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002460 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002461 // taking the difference between two stack areas will result in an aligned
2462 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002463 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002464
2465 // If the function takes variable number of arguments, make a frame index for
2466 // the start of the first vararg value... for expansion of llvm.va_start.
2467 if (isVarArg) {
2468 int Depth = ArgOffset;
2469
2470 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002471 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002472 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2473
2474 // If this function is vararg, store any remaining integer argument regs
2475 // to their spots on the stack so that they may be loaded by deferencing the
2476 // result of va_next.
2477 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2478 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2479 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2480 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2481 MachinePointerInfo(), false, false, 0);
2482 MemOps.push_back(Store);
2483 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002484 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002485 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2486 }
2487 }
2488
2489 if (!MemOps.empty())
2490 Chain = DAG.getNode(ISD::TokenFactor, dl,
2491 MVT::Other, &MemOps[0], MemOps.size());
2492
2493 return Chain;
2494}
2495
2496SDValue
2497PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002498 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002499 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002500 const SmallVectorImpl<ISD::InputArg>
2501 &Ins,
2502 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002503 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002504 // TODO: add description of PPC stack frame format, or at least some docs.
2505 //
2506 MachineFunction &MF = DAG.getMachineFunction();
2507 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002508 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002509
Owen Andersone50ed302009-08-10 22:56:29 +00002510 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002511 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002512 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002513 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2514 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002515 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002516
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002517 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002518 // Area that is at least reserved in caller of this function.
2519 unsigned MinReservedArea = ArgOffset;
2520
Craig Topperb78ca422012-03-11 07:16:55 +00002521 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002522 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2523 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2524 };
Craig Topperb78ca422012-03-11 07:16:55 +00002525 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002526 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2527 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2528 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002529
Craig Topperb78ca422012-03-11 07:16:55 +00002530 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002531
Craig Topperb78ca422012-03-11 07:16:55 +00002532 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002533 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2534 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2535 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002536
Owen Anderson718cb662007-09-07 04:06:50 +00002537 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002538 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002539 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002540
2541 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002542
Craig Topperb78ca422012-03-11 07:16:55 +00002543 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002544
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002545 // In 32-bit non-varargs functions, the stack space for vectors is after the
2546 // stack space for non-vectors. We do not use this space unless we have
2547 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002548 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002549 // that out...for the pathological case, compute VecArgOffset as the
2550 // start of the vector parameter area. Computing VecArgOffset is the
2551 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002552 unsigned VecArgOffset = ArgOffset;
2553 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002554 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002555 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002556 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002557 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002558
Duncan Sands276dcbd2008-03-21 09:14:45 +00002559 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002560 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002561 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002562 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002563 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2564 VecArgOffset += ArgSize;
2565 continue;
2566 }
2567
Owen Anderson825b72b2009-08-11 20:47:22 +00002568 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002569 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002570 case MVT::i32:
2571 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002572 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002573 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002574 case MVT::i64: // PPC64
2575 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002576 // FIXME: We are guaranteed to be !isPPC64 at this point.
2577 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002578 VecArgOffset += 8;
2579 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002580 case MVT::v4f32:
2581 case MVT::v4i32:
2582 case MVT::v8i16:
2583 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002584 // Nothing to do, we're only looking at Nonvector args here.
2585 break;
2586 }
2587 }
2588 }
2589 // We've found where the vector parameter area in memory is. Skip the
2590 // first 12 parameters; these don't use that memory.
2591 VecArgOffset = ((VecArgOffset+15)/16)*16;
2592 VecArgOffset += 12*16;
2593
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002594 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002595 // entry to a function on PPC, the arguments start after the linkage area,
2596 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002597
Dan Gohman475871a2008-07-27 21:46:04 +00002598 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002599 unsigned nAltivecParamsAtEnd = 0;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002600 // FIXME: FuncArg and Ins[ArgNo] must reference the same argument.
2601 // When passing anonymous aggregates, this is currently not true.
2602 // See LowerFormalArguments_64SVR4 for a fix.
Roman Divacky5236ab32012-09-24 20:47:19 +00002603 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2604 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002605 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002606 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002607 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002608 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002609 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002610 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002611
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002612 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002613
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002614 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002615 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2616 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002617 if (isVarArg || isPPC64) {
2618 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002619 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002620 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002621 PtrByteSize);
2622 } else nAltivecParamsAtEnd++;
2623 } else
2624 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002625 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002626 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002627 PtrByteSize);
2628
Dale Johannesen8419dd62008-03-07 20:27:40 +00002629 // FIXME the codegen can be much improved in some cases.
2630 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002631 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002632 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002633 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002634 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002635 // Objects of size 1 and 2 are right justified, everything else is
2636 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002637 if (ObjSize==1 || ObjSize==2) {
2638 CurArgOffset = CurArgOffset + (4 - ObjSize);
2639 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002640 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002641 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002642 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002643 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002644 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002645 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002646 unsigned VReg;
2647 if (isPPC64)
2648 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2649 else
2650 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002651 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002652 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002653 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002654 MachinePointerInfo(FuncArg,
2655 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002656 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002657 MemOps.push_back(Store);
2658 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002659 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002660
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002661 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002662
Dale Johannesen7f96f392008-03-08 01:41:42 +00002663 continue;
2664 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002665 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2666 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002667 // to memory. ArgOffset will be the address of the beginning
2668 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002669 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002670 unsigned VReg;
2671 if (isPPC64)
2672 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2673 else
2674 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002675 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002676 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002677 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002678 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002679 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002680 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002681 MemOps.push_back(Store);
2682 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002683 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002684 } else {
2685 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2686 break;
2687 }
2688 }
2689 continue;
2690 }
2691
Owen Anderson825b72b2009-08-11 20:47:22 +00002692 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002693 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002694 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002695 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002696 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002697 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002698 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002699 ++GPR_idx;
2700 } else {
2701 needsLoad = true;
2702 ArgSize = PtrByteSize;
2703 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002704 // All int arguments reserve stack space in the Darwin ABI.
2705 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002706 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002707 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002708 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002709 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002710 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002711 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002712 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002713
Bill Schmidt726c2372012-10-23 15:51:16 +00002714 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002715 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002716 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002717 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002718
Chris Lattnerc91a4752006-06-26 22:48:35 +00002719 ++GPR_idx;
2720 } else {
2721 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002722 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002723 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002724 // All int arguments reserve stack space in the Darwin ABI.
2725 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002726 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002727
Owen Anderson825b72b2009-08-11 20:47:22 +00002728 case MVT::f32:
2729 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002730 // Every 4 bytes of argument space consumes one of the GPRs available for
2731 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002732 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002733 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002734 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002735 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002736 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002737 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002738 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002739
Owen Anderson825b72b2009-08-11 20:47:22 +00002740 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002741 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002742 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002743 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002744
Dan Gohman98ca4f22009-08-05 01:29:28 +00002745 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002746 ++FPR_idx;
2747 } else {
2748 needsLoad = true;
2749 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002750
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002751 // All FP arguments reserve stack space in the Darwin ABI.
2752 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002753 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002754 case MVT::v4f32:
2755 case MVT::v4i32:
2756 case MVT::v8i16:
2757 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002758 // Note that vector arguments in registers don't reserve stack space,
2759 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002760 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002761 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002762 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002763 if (isVarArg) {
2764 while ((ArgOffset % 16) != 0) {
2765 ArgOffset += PtrByteSize;
2766 if (GPR_idx != Num_GPR_Regs)
2767 GPR_idx++;
2768 }
2769 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002770 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002771 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002772 ++VR_idx;
2773 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002774 if (!isVarArg && !isPPC64) {
2775 // Vectors go after all the nonvectors.
2776 CurArgOffset = VecArgOffset;
2777 VecArgOffset += 16;
2778 } else {
2779 // Vectors are aligned.
2780 ArgOffset = ((ArgOffset+15)/16)*16;
2781 CurArgOffset = ArgOffset;
2782 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002783 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002784 needsLoad = true;
2785 }
2786 break;
2787 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002788
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002789 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002790 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002791 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002792 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002793 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002794 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002795 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002796 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002797 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002798 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002799
Dan Gohman98ca4f22009-08-05 01:29:28 +00002800 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002801 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002802
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002803 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002804 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002805 // taking the difference between two stack areas will result in an aligned
2806 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002807 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002808
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002809 // If the function takes variable number of arguments, make a frame index for
2810 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002811 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002812 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002813
Dan Gohman1e93df62010-04-17 14:41:14 +00002814 FuncInfo->setVarArgsFrameIndex(
2815 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002816 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002817 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002818
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002819 // If this function is vararg, store any remaining integer argument regs
2820 // to their spots on the stack so that they may be loaded by deferencing the
2821 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002822 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002823 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002824
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002825 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002826 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002827 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002828 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002829
Dan Gohman98ca4f22009-08-05 01:29:28 +00002830 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002831 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2832 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002833 MemOps.push_back(Store);
2834 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002835 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002836 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002837 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002838 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002839
Dale Johannesen8419dd62008-03-07 20:27:40 +00002840 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002841 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002842 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002843
Dan Gohman98ca4f22009-08-05 01:29:28 +00002844 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002845}
2846
Bill Schmidt419f3762012-09-19 15:42:13 +00002847/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2848/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002849static unsigned
2850CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2851 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002852 bool isVarArg,
2853 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002854 const SmallVectorImpl<ISD::OutputArg>
2855 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002856 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002857 unsigned &nAltivecParamsAtEnd) {
2858 // Count how many bytes are to be pushed on the stack, including the linkage
2859 // area, and parameter passing area. We start with 24/48 bytes, which is
2860 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002861 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002862 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002863 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2864
2865 // Add up all the space actually used.
2866 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2867 // they all go in registers, but we must reserve stack space for them for
2868 // possible use by the caller. In varargs or 64-bit calls, parameters are
2869 // assigned stack space in order, with padding so Altivec parameters are
2870 // 16-byte aligned.
2871 nAltivecParamsAtEnd = 0;
2872 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002873 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002874 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002875 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002876 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2877 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002878 if (!isVarArg && !isPPC64) {
2879 // Non-varargs Altivec parameters go after all the non-Altivec
2880 // parameters; handle those later so we know how much padding we need.
2881 nAltivecParamsAtEnd++;
2882 continue;
2883 }
2884 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2885 NumBytes = ((NumBytes+15)/16)*16;
2886 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002887 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002888 }
2889
2890 // Allow for Altivec parameters at the end, if needed.
2891 if (nAltivecParamsAtEnd) {
2892 NumBytes = ((NumBytes+15)/16)*16;
2893 NumBytes += 16*nAltivecParamsAtEnd;
2894 }
2895
2896 // The prolog code of the callee may store up to 8 GPR argument registers to
2897 // the stack, allowing va_start to index over them in memory if its varargs.
2898 // Because we cannot tell if this is needed on the caller side, we have to
2899 // conservatively assume that it is needed. As such, make sure we have at
2900 // least enough stack space for the caller to store the 8 GPRs.
2901 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002902 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002903
2904 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002905 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2906 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2907 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002908 unsigned AlignMask = TargetAlign-1;
2909 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2910 }
2911
2912 return NumBytes;
2913}
2914
2915/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002916/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002917static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002918 unsigned ParamSize) {
2919
Dale Johannesenb60d5192009-11-24 01:09:07 +00002920 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002921
2922 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2923 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2924 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2925 // Remember only if the new adjustement is bigger.
2926 if (SPDiff < FI->getTailCallSPDelta())
2927 FI->setTailCallSPDelta(SPDiff);
2928
2929 return SPDiff;
2930}
2931
Dan Gohman98ca4f22009-08-05 01:29:28 +00002932/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2933/// for tail call optimization. Targets which want to do tail call
2934/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002935bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002936PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002937 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002938 bool isVarArg,
2939 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002940 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002941 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002942 return false;
2943
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002944 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002945 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002946 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002947
Dan Gohman98ca4f22009-08-05 01:29:28 +00002948 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002949 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002950 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2951 // Functions containing by val parameters are not supported.
2952 for (unsigned i = 0; i != Ins.size(); i++) {
2953 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2954 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002955 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002956
2957 // Non PIC/GOT tail calls are supported.
2958 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2959 return true;
2960
2961 // At the moment we can only do local tail calls (in same module, hidden
2962 // or protected) if we are generating PIC.
2963 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2964 return G->getGlobal()->hasHiddenVisibility()
2965 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002966 }
2967
2968 return false;
2969}
2970
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002971/// isCallCompatibleAddress - Return the immediate to use if the specified
2972/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002973static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002974 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2975 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002976
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002977 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002978 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002979 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002980 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002981
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002982 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002983 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002984}
2985
Dan Gohman844731a2008-05-13 00:00:25 +00002986namespace {
2987
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002988struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002989 SDValue Arg;
2990 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002991 int FrameIdx;
2992
2993 TailCallArgumentInfo() : FrameIdx(0) {}
2994};
2995
Dan Gohman844731a2008-05-13 00:00:25 +00002996}
2997
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002998/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2999static void
3000StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00003001 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003002 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003003 SmallVector<SDValue, 8> &MemOpChains,
3004 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003005 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003006 SDValue Arg = TailCallArgs[i].Arg;
3007 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003008 int FI = TailCallArgs[i].FrameIdx;
3009 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003010 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003011 MachinePointerInfo::getFixedStack(FI),
3012 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003013 }
3014}
3015
3016/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3017/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00003018static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003019 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00003020 SDValue Chain,
3021 SDValue OldRetAddr,
3022 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003023 int SPDiff,
3024 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003025 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003026 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003027 if (SPDiff) {
3028 // Calculate the new stack slot for the return address.
3029 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003030 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003031 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003032 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003033 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003034 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003035 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003036 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003037 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00003038 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003039
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003040 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3041 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003042 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003043 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003044 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00003045 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00003046 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003047 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3048 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003049 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00003050 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003051 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003052 }
3053 return Chain;
3054}
3055
3056/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3057/// the position of the argument.
3058static void
3059CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00003060 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003061 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
3062 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003063 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00003064 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003065 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003066 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003067 TailCallArgumentInfo Info;
3068 Info.Arg = Arg;
3069 Info.FrameIdxOp = FIN;
3070 Info.FrameIdx = FI;
3071 TailCallArguments.push_back(Info);
3072}
3073
3074/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3075/// stack slot. Returns the chain as result and the loaded frame pointers in
3076/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00003077SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003078 int SPDiff,
3079 SDValue Chain,
3080 SDValue &LROpOut,
3081 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003082 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00003083 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003084 if (SPDiff) {
3085 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00003086 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003087 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003088 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003089 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00003090 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003091
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003092 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3093 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003094 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003095 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003096 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003097 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003098 Chain = SDValue(FPOpOut.getNode(), 1);
3099 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003100 }
3101 return Chain;
3102}
3103
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003104/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003105/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003106/// specified by the specific parameter attribute. The copy will be passed as
3107/// a byval function parameter.
3108/// Sometimes what we are copying is the end of a larger object, the part that
3109/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003110static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003111CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003112 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003113 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003114 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003115 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003116 false, false, MachinePointerInfo(0),
3117 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003118}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003119
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003120/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3121/// tail calls.
3122static void
Dan Gohman475871a2008-07-27 21:46:04 +00003123LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3124 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003125 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00003126 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003127 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003128 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003129 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003130 if (!isTailCall) {
3131 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003132 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003133 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003134 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003135 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003136 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003137 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003138 DAG.getConstant(ArgOffset, PtrVT));
3139 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003140 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3141 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003142 // Calculate and remember argument location.
3143 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3144 TailCallArguments);
3145}
3146
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003147static
3148void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
3149 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
3150 SDValue LROp, SDValue FPOp, bool isDarwinABI,
3151 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
3152 MachineFunction &MF = DAG.getMachineFunction();
3153
3154 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3155 // might overwrite each other in case of tail call optimization.
3156 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003157 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003158 InFlag = SDValue();
3159 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3160 MemOpChains2, dl);
3161 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003162 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003163 &MemOpChains2[0], MemOpChains2.size());
3164
3165 // Store the return address to the appropriate stack slot.
3166 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3167 isPPC64, isDarwinABI, dl);
3168
3169 // Emit callseq_end just before tailcall node.
3170 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3171 DAG.getIntPtrConstant(0, true), InFlag);
3172 InFlag = Chain.getValue(1);
3173}
3174
3175static
3176unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
3177 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
3178 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003179 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003180 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003181
Chris Lattnerb9082582010-11-14 23:42:06 +00003182 bool isPPC64 = PPCSubTarget.isPPC64();
3183 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3184
Owen Andersone50ed302009-08-10 22:56:29 +00003185 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003186 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003187 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003188
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003189 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003190
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003191 bool needIndirectCall = true;
3192 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003193 // If this is an absolute destination address, use the munged value.
3194 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003195 needIndirectCall = false;
3196 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003197
Chris Lattnerb9082582010-11-14 23:42:06 +00003198 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3199 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3200 // Use indirect calls for ALL functions calls in JIT mode, since the
3201 // far-call stubs may be outside relocation limits for a BL instruction.
3202 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3203 unsigned OpFlags = 0;
3204 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003205 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003206 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003207 (G->getGlobal()->isDeclaration() ||
3208 G->getGlobal()->isWeakForLinker())) {
3209 // PC-relative references to external symbols should go through $stub,
3210 // unless we're building with the leopard linker or later, which
3211 // automatically synthesizes these stubs.
3212 OpFlags = PPCII::MO_DARWIN_STUB;
3213 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003214
Chris Lattnerb9082582010-11-14 23:42:06 +00003215 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3216 // every direct call is) turn it into a TargetGlobalAddress /
3217 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003218 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003219 Callee.getValueType(),
3220 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003221 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003222 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003223 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003224
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003225 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003226 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003227
Chris Lattnerb9082582010-11-14 23:42:06 +00003228 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003229 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003230 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003231 // PC-relative references to external symbols should go through $stub,
3232 // unless we're building with the leopard linker or later, which
3233 // automatically synthesizes these stubs.
3234 OpFlags = PPCII::MO_DARWIN_STUB;
3235 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003236
Chris Lattnerb9082582010-11-14 23:42:06 +00003237 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3238 OpFlags);
3239 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003240 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003241
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003242 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003243 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3244 // to do the call, we can't use PPCISD::CALL.
3245 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003246
3247 if (isSVR4ABI && isPPC64) {
3248 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3249 // entry point, but to the function descriptor (the function entry point
3250 // address is part of the function descriptor though).
3251 // The function descriptor is a three doubleword structure with the
3252 // following fields: function entry point, TOC base address and
3253 // environment pointer.
3254 // Thus for a call through a function pointer, the following actions need
3255 // to be performed:
3256 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003257 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003258 // 2. Load the address of the function entry point from the function
3259 // descriptor.
3260 // 3. Load the TOC of the callee from the function descriptor into r2.
3261 // 4. Load the environment pointer from the function descriptor into
3262 // r11.
3263 // 5. Branch to the function entry point address.
3264 // 6. On return of the callee, the TOC of the caller needs to be
3265 // restored (this is done in FinishCall()).
3266 //
3267 // All those operations are flagged together to ensure that no other
3268 // operations can be scheduled in between. E.g. without flagging the
3269 // operations together, a TOC access in the caller could be scheduled
3270 // between the load of the callee TOC and the branch to the callee, which
3271 // results in the TOC access going through the TOC of the callee instead
3272 // of going through the TOC of the caller, which leads to incorrect code.
3273
3274 // Load the address of the function entry point from the function
3275 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003276 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003277 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3278 InFlag.getNode() ? 3 : 2);
3279 Chain = LoadFuncPtr.getValue(1);
3280 InFlag = LoadFuncPtr.getValue(2);
3281
3282 // Load environment pointer into r11.
3283 // Offset of the environment pointer within the function descriptor.
3284 SDValue PtrOff = DAG.getIntPtrConstant(16);
3285
3286 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3287 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3288 InFlag);
3289 Chain = LoadEnvPtr.getValue(1);
3290 InFlag = LoadEnvPtr.getValue(2);
3291
3292 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3293 InFlag);
3294 Chain = EnvVal.getValue(0);
3295 InFlag = EnvVal.getValue(1);
3296
3297 // Load TOC of the callee into r2. We are using a target-specific load
3298 // with r2 hard coded, because the result of a target-independent load
3299 // would never go directly into r2, since r2 is a reserved register (which
3300 // prevents the register allocator from allocating it), resulting in an
3301 // additional register being allocated and an unnecessary move instruction
3302 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003303 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003304 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3305 Callee, InFlag);
3306 Chain = LoadTOCPtr.getValue(0);
3307 InFlag = LoadTOCPtr.getValue(1);
3308
3309 MTCTROps[0] = Chain;
3310 MTCTROps[1] = LoadFuncPtr;
3311 MTCTROps[2] = InFlag;
3312 }
3313
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003314 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3315 2 + (InFlag.getNode() != 0));
3316 InFlag = Chain.getValue(1);
3317
3318 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003319 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003320 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003321 Ops.push_back(Chain);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003322 CallOpc = PPCISD::BCTRL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003323 Callee.setNode(0);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003324 // Add use of X11 (holding environment pointer)
3325 if (isSVR4ABI && isPPC64)
3326 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003327 // Add CTR register as callee so a bctr can be emitted later.
3328 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003329 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003330 }
3331
3332 // If this is a direct call, pass the chain and the callee.
3333 if (Callee.getNode()) {
3334 Ops.push_back(Chain);
3335 Ops.push_back(Callee);
3336 }
3337 // If this is a tail call add stack pointer delta.
3338 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003339 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003340
3341 // Add argument registers to the end of the list so that they are known live
3342 // into the call.
3343 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3344 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3345 RegsToPass[i].second.getValueType()));
3346
3347 return CallOpc;
3348}
3349
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003350static
3351bool isLocalCall(const SDValue &Callee)
3352{
3353 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003354 return !G->getGlobal()->isDeclaration() &&
3355 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003356 return false;
3357}
3358
Dan Gohman98ca4f22009-08-05 01:29:28 +00003359SDValue
3360PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003361 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003362 const SmallVectorImpl<ISD::InputArg> &Ins,
3363 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003364 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003365
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003366 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003367 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003368 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003369 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003370
3371 // Copy all of the result registers out of their specified physreg.
3372 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3373 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003374 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003375
3376 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3377 VA.getLocReg(), VA.getLocVT(), InFlag);
3378 Chain = Val.getValue(1);
3379 InFlag = Val.getValue(2);
3380
3381 switch (VA.getLocInfo()) {
3382 default: llvm_unreachable("Unknown loc info!");
3383 case CCValAssign::Full: break;
3384 case CCValAssign::AExt:
3385 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3386 break;
3387 case CCValAssign::ZExt:
3388 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3389 DAG.getValueType(VA.getValVT()));
3390 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3391 break;
3392 case CCValAssign::SExt:
3393 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3394 DAG.getValueType(VA.getValVT()));
3395 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3396 break;
3397 }
3398
3399 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003400 }
3401
Dan Gohman98ca4f22009-08-05 01:29:28 +00003402 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003403}
3404
Dan Gohman98ca4f22009-08-05 01:29:28 +00003405SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003406PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3407 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003408 SelectionDAG &DAG,
3409 SmallVector<std::pair<unsigned, SDValue>, 8>
3410 &RegsToPass,
3411 SDValue InFlag, SDValue Chain,
3412 SDValue &Callee,
3413 int SPDiff, unsigned NumBytes,
3414 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003415 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003416 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003417 SmallVector<SDValue, 8> Ops;
3418 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3419 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003420 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003421
Hal Finkel82b38212012-08-28 02:10:27 +00003422 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3423 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3424 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3425
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003426 // When performing tail call optimization the callee pops its arguments off
3427 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky700ed802013-02-21 20:05:00 +00003428 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003429 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003430 (CallConv == CallingConv::Fast &&
3431 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003432
Roman Divackye46137f2012-03-06 16:41:49 +00003433 // Add a register mask operand representing the call-preserved registers.
3434 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3435 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3436 assert(Mask && "Missing call preserved mask for calling convention");
3437 Ops.push_back(DAG.getRegisterMask(Mask));
3438
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003439 if (InFlag.getNode())
3440 Ops.push_back(InFlag);
3441
3442 // Emit tail call.
3443 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003444 assert(((Callee.getOpcode() == ISD::Register &&
3445 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3446 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3447 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3448 isa<ConstantSDNode>(Callee)) &&
3449 "Expecting an global address, external symbol, absolute value or register");
3450
Owen Anderson825b72b2009-08-11 20:47:22 +00003451 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003452 }
3453
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003454 // Add a NOP immediately after the branch instruction when using the 64-bit
3455 // SVR4 ABI. At link time, if caller and callee are in a different module and
3456 // thus have a different TOC, the call will be replaced with a call to a stub
3457 // function which saves the current TOC, loads the TOC of the callee and
3458 // branches to the callee. The NOP will be replaced with a load instruction
3459 // which restores the TOC of the caller from the TOC save slot of the current
3460 // stack frame. If caller and callee belong to the same module (and have the
3461 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003462
3463 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003464 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003465 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003466 // This is a call through a function pointer.
3467 // Restore the caller TOC from the save area into R2.
3468 // See PrepareCall() for more information about calls through function
3469 // pointers in the 64-bit SVR4 ABI.
3470 // We are using a target-specific load with r2 hard coded, because the
3471 // result of a target-independent load would never go directly into r2,
3472 // since r2 is a reserved register (which prevents the register allocator
3473 // from allocating it), resulting in an additional register being
3474 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003475 needsTOCRestore = true;
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003476 } else if ((CallOpc == PPCISD::CALL) && !isLocalCall(Callee)) {
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003477 // Otherwise insert NOP for non-local calls.
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003478 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003479 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003480 }
3481
Hal Finkel5b00cea2012-03-31 14:45:15 +00003482 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3483 InFlag = Chain.getValue(1);
3484
3485 if (needsTOCRestore) {
3486 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3487 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3488 InFlag = Chain.getValue(1);
3489 }
3490
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003491 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3492 DAG.getIntPtrConstant(BytesCalleePops, true),
3493 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003494 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003495 InFlag = Chain.getValue(1);
3496
Dan Gohman98ca4f22009-08-05 01:29:28 +00003497 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3498 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003499}
3500
Dan Gohman98ca4f22009-08-05 01:29:28 +00003501SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003502PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003503 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003504 SelectionDAG &DAG = CLI.DAG;
3505 DebugLoc &dl = CLI.DL;
3506 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3507 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3508 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3509 SDValue Chain = CLI.Chain;
3510 SDValue Callee = CLI.Callee;
3511 bool &isTailCall = CLI.IsTailCall;
3512 CallingConv::ID CallConv = CLI.CallConv;
3513 bool isVarArg = CLI.IsVarArg;
3514
Evan Cheng0c439eb2010-01-27 00:07:07 +00003515 if (isTailCall)
3516 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3517 Ins, DAG);
3518
Bill Schmidt726c2372012-10-23 15:51:16 +00003519 if (PPCSubTarget.isSVR4ABI()) {
3520 if (PPCSubTarget.isPPC64())
3521 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3522 isTailCall, Outs, OutVals, Ins,
3523 dl, DAG, InVals);
3524 else
3525 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3526 isTailCall, Outs, OutVals, Ins,
3527 dl, DAG, InVals);
3528 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003529
Bill Schmidt726c2372012-10-23 15:51:16 +00003530 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3531 isTailCall, Outs, OutVals, Ins,
3532 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003533}
3534
3535SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003536PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3537 CallingConv::ID CallConv, bool isVarArg,
3538 bool isTailCall,
3539 const SmallVectorImpl<ISD::OutputArg> &Outs,
3540 const SmallVectorImpl<SDValue> &OutVals,
3541 const SmallVectorImpl<ISD::InputArg> &Ins,
3542 DebugLoc dl, SelectionDAG &DAG,
3543 SmallVectorImpl<SDValue> &InVals) const {
3544 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003545 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003546
Dan Gohman98ca4f22009-08-05 01:29:28 +00003547 assert((CallConv == CallingConv::C ||
3548 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003549
Tilmann Schellerffd02002009-07-03 06:45:56 +00003550 unsigned PtrByteSize = 4;
3551
3552 MachineFunction &MF = DAG.getMachineFunction();
3553
3554 // Mark this function as potentially containing a function that contains a
3555 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3556 // and restoring the callers stack pointer in this functions epilog. This is
3557 // done because by tail calling the called function might overwrite the value
3558 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003559 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3560 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003561 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003562
Tilmann Schellerffd02002009-07-03 06:45:56 +00003563 // Count how many bytes are to be pushed on the stack, including the linkage
3564 // area, parameter list area and the part of the local variable space which
3565 // contains copies of aggregates which are passed by value.
3566
3567 // Assign locations to all of the outgoing arguments.
3568 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003569 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003570 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003571
3572 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003573 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003574
3575 if (isVarArg) {
3576 // Handle fixed and variable vector arguments differently.
3577 // Fixed vector arguments go into registers as long as registers are
3578 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003579 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003580
Tilmann Schellerffd02002009-07-03 06:45:56 +00003581 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003582 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003583 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003584 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003585
Dan Gohman98ca4f22009-08-05 01:29:28 +00003586 if (Outs[i].IsFixed) {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003587 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3588 CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003589 } else {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003590 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3591 ArgFlags, CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003592 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003593
Tilmann Schellerffd02002009-07-03 06:45:56 +00003594 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003595#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003596 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003597 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003598#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003599 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003600 }
3601 }
3602 } else {
3603 // All arguments are treated the same.
Bill Schmidt212af6a2013-02-06 17:33:58 +00003604 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003605 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003606
Tilmann Schellerffd02002009-07-03 06:45:56 +00003607 // Assign locations to all of the outgoing aggregate by value arguments.
3608 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003609 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003610 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003611
3612 // Reserve stack space for the allocations in CCInfo.
3613 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3614
Bill Schmidt212af6a2013-02-06 17:33:58 +00003615 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003616
3617 // Size of the linkage area, parameter list area and the part of the local
3618 // space variable where copies of aggregates which are passed by value are
3619 // stored.
3620 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003621
Tilmann Schellerffd02002009-07-03 06:45:56 +00003622 // Calculate by how many bytes the stack has to be adjusted in case of tail
3623 // call optimization.
3624 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3625
3626 // Adjust the stack pointer for the new arguments...
3627 // These operations are automatically eliminated by the prolog/epilog pass
3628 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3629 SDValue CallSeqStart = Chain;
3630
3631 // Load the return address and frame pointer so it can be moved somewhere else
3632 // later.
3633 SDValue LROp, FPOp;
3634 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3635 dl);
3636
3637 // Set up a copy of the stack pointer for use loading and storing any
3638 // arguments that may not fit in the registers available for argument
3639 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003640 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003641
Tilmann Schellerffd02002009-07-03 06:45:56 +00003642 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3643 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3644 SmallVector<SDValue, 8> MemOpChains;
3645
Roman Divacky0aaa9192011-08-30 17:04:16 +00003646 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003647 // Walk the register/memloc assignments, inserting copies/loads.
3648 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3649 i != e;
3650 ++i) {
3651 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003652 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003653 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003654
Tilmann Schellerffd02002009-07-03 06:45:56 +00003655 if (Flags.isByVal()) {
3656 // Argument is an aggregate which is passed by value, thus we need to
3657 // create a copy of it in the local variable space of the current stack
3658 // frame (which is the stack frame of the caller) and pass the address of
3659 // this copy to the callee.
3660 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3661 CCValAssign &ByValVA = ByValArgLocs[j++];
3662 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003663
Tilmann Schellerffd02002009-07-03 06:45:56 +00003664 // Memory reserved in the local variable space of the callers stack frame.
3665 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003666
Tilmann Schellerffd02002009-07-03 06:45:56 +00003667 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3668 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003669
Tilmann Schellerffd02002009-07-03 06:45:56 +00003670 // Create a copy of the argument in the local area of the current
3671 // stack frame.
3672 SDValue MemcpyCall =
3673 CreateCopyOfByValArgument(Arg, PtrOff,
3674 CallSeqStart.getNode()->getOperand(0),
3675 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003676
Tilmann Schellerffd02002009-07-03 06:45:56 +00003677 // This must go outside the CALLSEQ_START..END.
3678 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3679 CallSeqStart.getNode()->getOperand(1));
3680 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3681 NewCallSeqStart.getNode());
3682 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003683
Tilmann Schellerffd02002009-07-03 06:45:56 +00003684 // Pass the address of the aggregate copy on the stack either in a
3685 // physical register or in the parameter list area of the current stack
3686 // frame to the callee.
3687 Arg = PtrOff;
3688 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003689
Tilmann Schellerffd02002009-07-03 06:45:56 +00003690 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003691 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003692 // Put argument in a physical register.
3693 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3694 } else {
3695 // Put argument in the parameter list area of the current stack frame.
3696 assert(VA.isMemLoc());
3697 unsigned LocMemOffset = VA.getLocMemOffset();
3698
3699 if (!isTailCall) {
3700 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3701 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3702
3703 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003704 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003705 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003706 } else {
3707 // Calculate and remember argument location.
3708 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3709 TailCallArguments);
3710 }
3711 }
3712 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003713
Tilmann Schellerffd02002009-07-03 06:45:56 +00003714 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003716 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003717
Tilmann Schellerffd02002009-07-03 06:45:56 +00003718 // Build a sequence of copy-to-reg nodes chained together with token chain
3719 // and flag operands which copy the outgoing args into the appropriate regs.
3720 SDValue InFlag;
3721 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3722 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3723 RegsToPass[i].second, InFlag);
3724 InFlag = Chain.getValue(1);
3725 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003726
Hal Finkel82b38212012-08-28 02:10:27 +00003727 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3728 // registers.
3729 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003730 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3731 SDValue Ops[] = { Chain, InFlag };
3732
Hal Finkel82b38212012-08-28 02:10:27 +00003733 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003734 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3735
Hal Finkel82b38212012-08-28 02:10:27 +00003736 InFlag = Chain.getValue(1);
3737 }
3738
Chris Lattnerb9082582010-11-14 23:42:06 +00003739 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003740 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3741 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003742
Dan Gohman98ca4f22009-08-05 01:29:28 +00003743 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3744 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3745 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003746}
3747
Bill Schmidt726c2372012-10-23 15:51:16 +00003748// Copy an argument into memory, being careful to do this outside the
3749// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003750SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003751PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3752 SDValue CallSeqStart,
3753 ISD::ArgFlagsTy Flags,
3754 SelectionDAG &DAG,
3755 DebugLoc dl) const {
3756 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3757 CallSeqStart.getNode()->getOperand(0),
3758 Flags, DAG, dl);
3759 // The MEMCPY must go outside the CALLSEQ_START..END.
3760 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3761 CallSeqStart.getNode()->getOperand(1));
3762 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3763 NewCallSeqStart.getNode());
3764 return NewCallSeqStart;
3765}
3766
3767SDValue
3768PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003769 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003770 bool isTailCall,
3771 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003772 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003773 const SmallVectorImpl<ISD::InputArg> &Ins,
3774 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003775 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003776
Bill Schmidt726c2372012-10-23 15:51:16 +00003777 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003778
Bill Schmidt726c2372012-10-23 15:51:16 +00003779 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3780 unsigned PtrByteSize = 8;
3781
3782 MachineFunction &MF = DAG.getMachineFunction();
3783
3784 // Mark this function as potentially containing a function that contains a
3785 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3786 // and restoring the callers stack pointer in this functions epilog. This is
3787 // done because by tail calling the called function might overwrite the value
3788 // in this function's (MF) stack pointer stack slot 0(SP).
3789 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3790 CallConv == CallingConv::Fast)
3791 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3792
3793 unsigned nAltivecParamsAtEnd = 0;
3794
3795 // Count how many bytes are to be pushed on the stack, including the linkage
3796 // area, and parameter passing area. We start with at least 48 bytes, which
3797 // is reserved space for [SP][CR][LR][3 x unused].
3798 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3799 // of this call.
3800 unsigned NumBytes =
3801 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3802 Outs, OutVals, nAltivecParamsAtEnd);
3803
3804 // Calculate by how many bytes the stack has to be adjusted in case of tail
3805 // call optimization.
3806 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3807
3808 // To protect arguments on the stack from being clobbered in a tail call,
3809 // force all the loads to happen before doing any other lowering.
3810 if (isTailCall)
3811 Chain = DAG.getStackArgumentTokenFactor(Chain);
3812
3813 // Adjust the stack pointer for the new arguments...
3814 // These operations are automatically eliminated by the prolog/epilog pass
3815 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3816 SDValue CallSeqStart = Chain;
3817
3818 // Load the return address and frame pointer so it can be move somewhere else
3819 // later.
3820 SDValue LROp, FPOp;
3821 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3822 dl);
3823
3824 // Set up a copy of the stack pointer for use loading and storing any
3825 // arguments that may not fit in the registers available for argument
3826 // passing.
3827 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3828
3829 // Figure out which arguments are going to go in registers, and which in
3830 // memory. Also, if this is a vararg function, floating point operations
3831 // must be stored to our stack, and loaded into integer regs as well, if
3832 // any integer regs are available for argument passing.
3833 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3834 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3835
3836 static const uint16_t GPR[] = {
3837 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3838 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3839 };
3840 static const uint16_t *FPR = GetFPR();
3841
3842 static const uint16_t VR[] = {
3843 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3844 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3845 };
3846 const unsigned NumGPRs = array_lengthof(GPR);
3847 const unsigned NumFPRs = 13;
3848 const unsigned NumVRs = array_lengthof(VR);
3849
3850 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3851 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3852
3853 SmallVector<SDValue, 8> MemOpChains;
3854 for (unsigned i = 0; i != NumOps; ++i) {
3855 SDValue Arg = OutVals[i];
3856 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3857
3858 // PtrOff will be used to store the current argument to the stack if a
3859 // register cannot be found for it.
3860 SDValue PtrOff;
3861
3862 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3863
3864 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3865
3866 // Promote integers to 64-bit values.
3867 if (Arg.getValueType() == MVT::i32) {
3868 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3869 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3870 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3871 }
3872
3873 // FIXME memcpy is used way more than necessary. Correctness first.
3874 // Note: "by value" is code for passing a structure by value, not
3875 // basic types.
3876 if (Flags.isByVal()) {
3877 // Note: Size includes alignment padding, so
3878 // struct x { short a; char b; }
3879 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3880 // These are the proper values we need for right-justifying the
3881 // aggregate in a parameter register.
3882 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003883
3884 // An empty aggregate parameter takes up no storage and no
3885 // registers.
3886 if (Size == 0)
3887 continue;
3888
Bill Schmidt726c2372012-10-23 15:51:16 +00003889 // All aggregates smaller than 8 bytes must be passed right-justified.
3890 if (Size==1 || Size==2 || Size==4) {
3891 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3892 if (GPR_idx != NumGPRs) {
3893 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3894 MachinePointerInfo(), VT,
3895 false, false, 0);
3896 MemOpChains.push_back(Load.getValue(1));
3897 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3898
3899 ArgOffset += PtrByteSize;
3900 continue;
3901 }
3902 }
3903
3904 if (GPR_idx == NumGPRs && Size < 8) {
3905 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3906 PtrOff.getValueType());
3907 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3908 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3909 CallSeqStart,
3910 Flags, DAG, dl);
3911 ArgOffset += PtrByteSize;
3912 continue;
3913 }
3914 // Copy entire object into memory. There are cases where gcc-generated
3915 // code assumes it is there, even if it could be put entirely into
3916 // registers. (This is not what the doc says.)
3917
3918 // FIXME: The above statement is likely due to a misunderstanding of the
3919 // documents. All arguments must be copied into the parameter area BY
3920 // THE CALLEE in the event that the callee takes the address of any
3921 // formal argument. That has not yet been implemented. However, it is
3922 // reasonable to use the stack area as a staging area for the register
3923 // load.
3924
3925 // Skip this for small aggregates, as we will use the same slot for a
3926 // right-justified copy, below.
3927 if (Size >= 8)
3928 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3929 CallSeqStart,
3930 Flags, DAG, dl);
3931
3932 // When a register is available, pass a small aggregate right-justified.
3933 if (Size < 8 && GPR_idx != NumGPRs) {
3934 // The easiest way to get this right-justified in a register
3935 // is to copy the structure into the rightmost portion of a
3936 // local variable slot, then load the whole slot into the
3937 // register.
3938 // FIXME: The memcpy seems to produce pretty awful code for
3939 // small aggregates, particularly for packed ones.
3940 // FIXME: It would be preferable to use the slot in the
3941 // parameter save area instead of a new local variable.
3942 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3943 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3944 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3945 CallSeqStart,
3946 Flags, DAG, dl);
3947
3948 // Load the slot into the register.
3949 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3950 MachinePointerInfo(),
3951 false, false, false, 0);
3952 MemOpChains.push_back(Load.getValue(1));
3953 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3954
3955 // Done with this argument.
3956 ArgOffset += PtrByteSize;
3957 continue;
3958 }
3959
3960 // For aggregates larger than PtrByteSize, copy the pieces of the
3961 // object that fit into registers from the parameter save area.
3962 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3963 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3964 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3965 if (GPR_idx != NumGPRs) {
3966 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3967 MachinePointerInfo(),
3968 false, false, false, 0);
3969 MemOpChains.push_back(Load.getValue(1));
3970 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3971 ArgOffset += PtrByteSize;
3972 } else {
3973 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3974 break;
3975 }
3976 }
3977 continue;
3978 }
3979
3980 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3981 default: llvm_unreachable("Unexpected ValueType for argument!");
3982 case MVT::i32:
3983 case MVT::i64:
3984 if (GPR_idx != NumGPRs) {
3985 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3986 } else {
3987 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3988 true, isTailCall, false, MemOpChains,
3989 TailCallArguments, dl);
3990 }
3991 ArgOffset += PtrByteSize;
3992 break;
3993 case MVT::f32:
3994 case MVT::f64:
3995 if (FPR_idx != NumFPRs) {
3996 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3997
3998 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003999 // A single float or an aggregate containing only a single float
4000 // must be passed right-justified in the stack doubleword, and
4001 // in the GPR, if one is available.
4002 SDValue StoreOff;
4003 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
4004 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4005 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4006 } else
4007 StoreOff = PtrOff;
4008
4009 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00004010 MachinePointerInfo(), false, false, 0);
4011 MemOpChains.push_back(Store);
4012
4013 // Float varargs are always shadowed in available integer registers
4014 if (GPR_idx != NumGPRs) {
4015 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4016 MachinePointerInfo(), false, false,
4017 false, 0);
4018 MemOpChains.push_back(Load.getValue(1));
4019 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4020 }
4021 } else if (GPR_idx != NumGPRs)
4022 // If we have any FPRs remaining, we may also have GPRs remaining.
4023 ++GPR_idx;
4024 } else {
4025 // Single-precision floating-point values are mapped to the
4026 // second (rightmost) word of the stack doubleword.
4027 if (Arg.getValueType() == MVT::f32) {
4028 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4029 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4030 }
4031
4032 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4033 true, isTailCall, false, MemOpChains,
4034 TailCallArguments, dl);
4035 }
4036 ArgOffset += 8;
4037 break;
4038 case MVT::v4f32:
4039 case MVT::v4i32:
4040 case MVT::v8i16:
4041 case MVT::v16i8:
4042 if (isVarArg) {
4043 // These go aligned on the stack, or in the corresponding R registers
4044 // when within range. The Darwin PPC ABI doc claims they also go in
4045 // V registers; in fact gcc does this only for arguments that are
4046 // prototyped, not for those that match the ... We do it for all
4047 // arguments, seems to work.
4048 while (ArgOffset % 16 !=0) {
4049 ArgOffset += PtrByteSize;
4050 if (GPR_idx != NumGPRs)
4051 GPR_idx++;
4052 }
4053 // We could elide this store in the case where the object fits
4054 // entirely in R registers. Maybe later.
4055 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
4056 DAG.getConstant(ArgOffset, PtrVT));
4057 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4058 MachinePointerInfo(), false, false, 0);
4059 MemOpChains.push_back(Store);
4060 if (VR_idx != NumVRs) {
4061 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4062 MachinePointerInfo(),
4063 false, false, false, 0);
4064 MemOpChains.push_back(Load.getValue(1));
4065 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4066 }
4067 ArgOffset += 16;
4068 for (unsigned i=0; i<16; i+=PtrByteSize) {
4069 if (GPR_idx == NumGPRs)
4070 break;
4071 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4072 DAG.getConstant(i, PtrVT));
4073 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4074 false, false, false, 0);
4075 MemOpChains.push_back(Load.getValue(1));
4076 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4077 }
4078 break;
4079 }
4080
4081 // Non-varargs Altivec params generally go in registers, but have
4082 // stack space allocated at the end.
4083 if (VR_idx != NumVRs) {
4084 // Doesn't have GPR space allocated.
4085 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4086 } else {
4087 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4088 true, isTailCall, true, MemOpChains,
4089 TailCallArguments, dl);
4090 ArgOffset += 16;
4091 }
4092 break;
4093 }
4094 }
4095
4096 if (!MemOpChains.empty())
4097 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4098 &MemOpChains[0], MemOpChains.size());
4099
4100 // Check if this is an indirect call (MTCTR/BCTRL).
4101 // See PrepareCall() for more information about calls through function
4102 // pointers in the 64-bit SVR4 ABI.
4103 if (!isTailCall &&
4104 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4105 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4106 !isBLACompatibleAddress(Callee, DAG)) {
4107 // Load r2 into a virtual register and store it to the TOC save area.
4108 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4109 // TOC save area offset.
4110 SDValue PtrOff = DAG.getIntPtrConstant(40);
4111 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4112 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4113 false, false, 0);
4114 // R12 must contain the address of an indirect callee. This does not
4115 // mean the MTCTR instruction must use R12; it's easier to model this
4116 // as an extra parameter, so do that.
4117 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4118 }
4119
4120 // Build a sequence of copy-to-reg nodes chained together with token chain
4121 // and flag operands which copy the outgoing args into the appropriate regs.
4122 SDValue InFlag;
4123 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4124 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4125 RegsToPass[i].second, InFlag);
4126 InFlag = Chain.getValue(1);
4127 }
4128
4129 if (isTailCall)
4130 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4131 FPOp, true, TailCallArguments);
4132
4133 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4134 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4135 Ins, InVals);
4136}
4137
4138SDValue
4139PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4140 CallingConv::ID CallConv, bool isVarArg,
4141 bool isTailCall,
4142 const SmallVectorImpl<ISD::OutputArg> &Outs,
4143 const SmallVectorImpl<SDValue> &OutVals,
4144 const SmallVectorImpl<ISD::InputArg> &Ins,
4145 DebugLoc dl, SelectionDAG &DAG,
4146 SmallVectorImpl<SDValue> &InVals) const {
4147
4148 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004149
Owen Andersone50ed302009-08-10 22:56:29 +00004150 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004151 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004152 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004153
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004154 MachineFunction &MF = DAG.getMachineFunction();
4155
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004156 // Mark this function as potentially containing a function that contains a
4157 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4158 // and restoring the callers stack pointer in this functions epilog. This is
4159 // done because by tail calling the called function might overwrite the value
4160 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004161 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4162 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004163 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4164
4165 unsigned nAltivecParamsAtEnd = 0;
4166
Chris Lattnerabde4602006-05-16 22:56:08 +00004167 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004168 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004169 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004170 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004171 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004172 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004173 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004174
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004175 // Calculate by how many bytes the stack has to be adjusted in case of tail
4176 // call optimization.
4177 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004178
Dan Gohman98ca4f22009-08-05 01:29:28 +00004179 // To protect arguments on the stack from being clobbered in a tail call,
4180 // force all the loads to happen before doing any other lowering.
4181 if (isTailCall)
4182 Chain = DAG.getStackArgumentTokenFactor(Chain);
4183
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004184 // Adjust the stack pointer for the new arguments...
4185 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004186 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004187 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004188
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004189 // Load the return address and frame pointer so it can be move somewhere else
4190 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004191 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004192 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4193 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004194
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004195 // Set up a copy of the stack pointer for use loading and storing any
4196 // arguments that may not fit in the registers available for argument
4197 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004198 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004199 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004200 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004201 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004202 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004203
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004204 // Figure out which arguments are going to go in registers, and which in
4205 // memory. Also, if this is a vararg function, floating point operations
4206 // must be stored to our stack, and loaded into integer regs as well, if
4207 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004208 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004209 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004210
Craig Topperb78ca422012-03-11 07:16:55 +00004211 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004212 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4213 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4214 };
Craig Topperb78ca422012-03-11 07:16:55 +00004215 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004216 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4217 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4218 };
Craig Topperb78ca422012-03-11 07:16:55 +00004219 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004220
Craig Topperb78ca422012-03-11 07:16:55 +00004221 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004222 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4223 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4224 };
Owen Anderson718cb662007-09-07 04:06:50 +00004225 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004226 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004227 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004228
Craig Topperb78ca422012-03-11 07:16:55 +00004229 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004230
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004231 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004232 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4233
Dan Gohman475871a2008-07-27 21:46:04 +00004234 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004235 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004236 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004237 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004238
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004239 // PtrOff will be used to store the current argument to the stack if a
4240 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004241 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004242
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004243 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004244
Dale Johannesen39355f92009-02-04 02:34:38 +00004245 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004246
4247 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004248 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004249 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4250 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004251 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004252 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004253
Dale Johannesen8419dd62008-03-07 20:27:40 +00004254 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004255 // Note: "by value" is code for passing a structure by value, not
4256 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004257 if (Flags.isByVal()) {
4258 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004259 // Very small objects are passed right-justified. Everything else is
4260 // passed left-justified.
4261 if (Size==1 || Size==2) {
4262 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004263 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004264 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004265 MachinePointerInfo(), VT,
4266 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004267 MemOpChains.push_back(Load.getValue(1));
4268 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004269
4270 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004271 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004272 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4273 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004274 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004275 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4276 CallSeqStart,
4277 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004278 ArgOffset += PtrByteSize;
4279 }
4280 continue;
4281 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004282 // Copy entire object into memory. There are cases where gcc-generated
4283 // code assumes it is there, even if it could be put entirely into
4284 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004285 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4286 CallSeqStart,
4287 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004288
4289 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4290 // copy the pieces of the object that fit into registers from the
4291 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004292 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004293 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004294 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004295 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004296 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4297 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004298 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004299 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004300 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004301 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004302 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004303 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004304 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004305 }
4306 }
4307 continue;
4308 }
4309
Owen Anderson825b72b2009-08-11 20:47:22 +00004310 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004311 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004312 case MVT::i32:
4313 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004314 if (GPR_idx != NumGPRs) {
4315 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004316 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004317 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4318 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004319 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004320 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004321 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004322 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004323 case MVT::f32:
4324 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004325 if (FPR_idx != NumFPRs) {
4326 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4327
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004328 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004329 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4330 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004331 MemOpChains.push_back(Store);
4332
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004333 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004334 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004335 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004336 MachinePointerInfo(), false, false,
4337 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004338 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004339 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004340 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004341 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004342 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004343 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004344 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4345 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004346 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004347 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004348 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004349 }
4350 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004351 // If we have any FPRs remaining, we may also have GPRs remaining.
4352 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4353 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004354 if (GPR_idx != NumGPRs)
4355 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004356 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004357 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4358 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004359 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004360 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004361 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4362 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004363 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004364 if (isPPC64)
4365 ArgOffset += 8;
4366 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004367 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004368 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004369 case MVT::v4f32:
4370 case MVT::v4i32:
4371 case MVT::v8i16:
4372 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004373 if (isVarArg) {
4374 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004375 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004376 // V registers; in fact gcc does this only for arguments that are
4377 // prototyped, not for those that match the ... We do it for all
4378 // arguments, seems to work.
4379 while (ArgOffset % 16 !=0) {
4380 ArgOffset += PtrByteSize;
4381 if (GPR_idx != NumGPRs)
4382 GPR_idx++;
4383 }
4384 // We could elide this store in the case where the object fits
4385 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004386 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004387 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004388 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4389 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004390 MemOpChains.push_back(Store);
4391 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004392 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004393 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004394 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004395 MemOpChains.push_back(Load.getValue(1));
4396 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4397 }
4398 ArgOffset += 16;
4399 for (unsigned i=0; i<16; i+=PtrByteSize) {
4400 if (GPR_idx == NumGPRs)
4401 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004402 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004403 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004404 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004405 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004406 MemOpChains.push_back(Load.getValue(1));
4407 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4408 }
4409 break;
4410 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004411
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004412 // Non-varargs Altivec params generally go in registers, but have
4413 // stack space allocated at the end.
4414 if (VR_idx != NumVRs) {
4415 // Doesn't have GPR space allocated.
4416 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4417 } else if (nAltivecParamsAtEnd==0) {
4418 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004419 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4420 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004421 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004422 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004423 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004424 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004425 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004426 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004427 // If all Altivec parameters fit in registers, as they usually do,
4428 // they get stack space following the non-Altivec parameters. We
4429 // don't track this here because nobody below needs it.
4430 // If there are more Altivec parameters than fit in registers emit
4431 // the stores here.
4432 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4433 unsigned j = 0;
4434 // Offset is aligned; skip 1st 12 params which go in V registers.
4435 ArgOffset = ((ArgOffset+15)/16)*16;
4436 ArgOffset += 12*16;
4437 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004438 SDValue Arg = OutVals[i];
4439 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004440 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4441 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004442 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004443 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004444 // We are emitting Altivec params in order.
4445 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4446 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004447 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004448 ArgOffset += 16;
4449 }
4450 }
4451 }
4452 }
4453
Chris Lattner9a2a4972006-05-17 06:01:33 +00004454 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004455 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004456 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004457
Dale Johannesenf7b73042010-03-09 20:15:42 +00004458 // On Darwin, R12 must contain the address of an indirect callee. This does
4459 // not mean the MTCTR instruction must use R12; it's easier to model this as
4460 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004461 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004462 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4463 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4464 !isBLACompatibleAddress(Callee, DAG))
4465 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4466 PPC::R12), Callee));
4467
Chris Lattner9a2a4972006-05-17 06:01:33 +00004468 // Build a sequence of copy-to-reg nodes chained together with token chain
4469 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004470 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004471 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004472 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004473 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004474 InFlag = Chain.getValue(1);
4475 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004476
Chris Lattnerb9082582010-11-14 23:42:06 +00004477 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004478 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4479 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004480
Dan Gohman98ca4f22009-08-05 01:29:28 +00004481 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4482 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4483 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004484}
4485
Hal Finkeld712f932011-10-14 19:51:36 +00004486bool
4487PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4488 MachineFunction &MF, bool isVarArg,
4489 const SmallVectorImpl<ISD::OutputArg> &Outs,
4490 LLVMContext &Context) const {
4491 SmallVector<CCValAssign, 16> RVLocs;
4492 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4493 RVLocs, Context);
4494 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4495}
4496
Dan Gohman98ca4f22009-08-05 01:29:28 +00004497SDValue
4498PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004499 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004500 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004501 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004502 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004503
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004504 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004505 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004506 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004507 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004508
Dan Gohman475871a2008-07-27 21:46:04 +00004509 SDValue Flag;
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004510 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelfdc40a02009-02-17 22:15:04 +00004511
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004512 // Copy the result values into the output registers.
4513 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4514 CCValAssign &VA = RVLocs[i];
4515 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004516
4517 SDValue Arg = OutVals[i];
4518
4519 switch (VA.getLocInfo()) {
4520 default: llvm_unreachable("Unknown loc info!");
4521 case CCValAssign::Full: break;
4522 case CCValAssign::AExt:
4523 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4524 break;
4525 case CCValAssign::ZExt:
4526 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4527 break;
4528 case CCValAssign::SExt:
4529 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4530 break;
4531 }
4532
4533 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004534 Flag = Chain.getValue(1);
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004535 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004536 }
4537
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004538 RetOps[0] = Chain; // Update chain.
4539
4540 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00004541 if (Flag.getNode())
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004542 RetOps.push_back(Flag);
4543
4544 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4545 &RetOps[0], RetOps.size());
Chris Lattner1a635d62006-04-14 06:01:58 +00004546}
4547
Dan Gohman475871a2008-07-27 21:46:04 +00004548SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004549 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004550 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004551 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004552
Jim Laskeyefc7e522006-12-04 22:04:42 +00004553 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004554 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004555
4556 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004557 bool isPPC64 = Subtarget.isPPC64();
4558 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004559 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004560
4561 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004562 SDValue Chain = Op.getOperand(0);
4563 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004564
Jim Laskeyefc7e522006-12-04 22:04:42 +00004565 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004566 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4567 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004568 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004569
Jim Laskeyefc7e522006-12-04 22:04:42 +00004570 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004571 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004572
Jim Laskeyefc7e522006-12-04 22:04:42 +00004573 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004574 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004575 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004576}
4577
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004578
4579
Dan Gohman475871a2008-07-27 21:46:04 +00004580SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004581PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004582 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004583 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004584 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004585 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004586
4587 // Get current frame pointer save index. The users of this index will be
4588 // primarily DYNALLOC instructions.
4589 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4590 int RASI = FI->getReturnAddrSaveIndex();
4591
4592 // If the frame pointer save index hasn't been defined yet.
4593 if (!RASI) {
4594 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004595 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004596 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004597 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004598 // Save the result.
4599 FI->setReturnAddrSaveIndex(RASI);
4600 }
4601 return DAG.getFrameIndex(RASI, PtrVT);
4602}
4603
Dan Gohman475871a2008-07-27 21:46:04 +00004604SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004605PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4606 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004607 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004608 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004609 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004610
4611 // Get current frame pointer save index. The users of this index will be
4612 // primarily DYNALLOC instructions.
4613 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4614 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004615
Jim Laskey2f616bf2006-11-16 22:43:37 +00004616 // If the frame pointer save index hasn't been defined yet.
4617 if (!FPSI) {
4618 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004619 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004620 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004621
Jim Laskey2f616bf2006-11-16 22:43:37 +00004622 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004623 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004624 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004625 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004626 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004627 return DAG.getFrameIndex(FPSI, PtrVT);
4628}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004629
Dan Gohman475871a2008-07-27 21:46:04 +00004630SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004631 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004632 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004633 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004634 SDValue Chain = Op.getOperand(0);
4635 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004636 DebugLoc dl = Op.getDebugLoc();
4637
Jim Laskey2f616bf2006-11-16 22:43:37 +00004638 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004639 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004640 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004641 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004642 DAG.getConstant(0, PtrVT), Size);
4643 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004644 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004645 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004646 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004647 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004648 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004649}
4650
Hal Finkel7ee74a62013-03-21 21:37:52 +00004651SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4652 SelectionDAG &DAG) const {
4653 DebugLoc DL = Op.getDebugLoc();
4654 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4655 DAG.getVTList(MVT::i32, MVT::Other),
4656 Op.getOperand(0), Op.getOperand(1));
4657}
4658
4659SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4660 SelectionDAG &DAG) const {
4661 DebugLoc DL = Op.getDebugLoc();
4662 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4663 Op.getOperand(0), Op.getOperand(1));
4664}
4665
Chris Lattner1a635d62006-04-14 06:01:58 +00004666/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4667/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004668SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004669 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004670 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4671 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004672 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004673
Chris Lattner1a635d62006-04-14 06:01:58 +00004674 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004675
Chris Lattner1a635d62006-04-14 06:01:58 +00004676 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004677 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004678
Owen Andersone50ed302009-08-10 22:56:29 +00004679 EVT ResVT = Op.getValueType();
4680 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004681 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4682 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004683 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004684
Chris Lattner1a635d62006-04-14 06:01:58 +00004685 // If the RHS of the comparison is a 0.0, we don't need to do the
4686 // subtraction at all.
4687 if (isFloatingPointZero(RHS))
4688 switch (CC) {
4689 default: break; // SETUO etc aren't handled by fsel.
4690 case ISD::SETULT:
4691 case ISD::SETLT:
4692 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004693 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004694 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004695 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4696 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004697 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004698 case ISD::SETUGT:
4699 case ISD::SETGT:
4700 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004701 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004702 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004703 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4704 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004705 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004706 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004707 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004708
Dan Gohman475871a2008-07-27 21:46:04 +00004709 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004710 switch (CC) {
4711 default: break; // SETUO etc aren't handled by fsel.
4712 case ISD::SETULT:
4713 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004714 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004715 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4716 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004717 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004718 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004719 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004720 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004721 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4722 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004723 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004724 case ISD::SETUGT:
4725 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004726 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004727 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4728 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004729 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004730 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004731 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004732 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004733 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4734 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004735 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004736 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004737 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004738}
4739
Chris Lattner1f873002007-11-28 18:44:47 +00004740// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004741SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004742 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004743 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004744 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004745 if (Src.getValueType() == MVT::f32)
4746 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004747
Dan Gohman475871a2008-07-27 21:46:04 +00004748 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004749 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004750 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004751 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004752 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Hal Finkel46479192013-04-01 17:52:07 +00004753 (PPCSubTarget.hasFPCVT() ? PPCISD::FCTIWUZ :
4754 PPCISD::FCTIDZ),
Owen Anderson825b72b2009-08-11 20:47:22 +00004755 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004756 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004757 case MVT::i64:
Hal Finkela1646ce2013-04-01 18:42:58 +00004758 assert((Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT()) &&
4759 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkel46479192013-04-01 17:52:07 +00004760 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
4761 PPCISD::FCTIDUZ,
4762 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004763 break;
4764 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004765
Chris Lattner1a635d62006-04-14 06:01:58 +00004766 // Convert the FP value to an int value through memory.
Hal Finkel46479192013-04-01 17:52:07 +00004767 bool i32Stack = Op.getValueType() == MVT::i32 && PPCSubTarget.hasSTFIWX() &&
4768 (Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT());
4769 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
4770 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
4771 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004772
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004773 // Emit a store to the stack slot.
Hal Finkel46479192013-04-01 17:52:07 +00004774 SDValue Chain;
4775 if (i32Stack) {
4776 MachineFunction &MF = DAG.getMachineFunction();
4777 MachineMemOperand *MMO =
4778 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
4779 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
4780 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
4781 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
4782 MVT::i32, MMO);
4783 } else
4784 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4785 MPI, false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004786
4787 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4788 // add in a bias.
Hal Finkel46479192013-04-01 17:52:07 +00004789 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004790 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004791 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkel46479192013-04-01 17:52:07 +00004792 MPI = MachinePointerInfo();
4793 }
4794
4795 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004796 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004797}
4798
Hal Finkel46479192013-04-01 17:52:07 +00004799SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004800 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004801 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004802 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004803 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004804 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004805
Hal Finkel46479192013-04-01 17:52:07 +00004806 assert((Op.getOpcode() == ISD::SINT_TO_FP || PPCSubTarget.hasFPCVT()) &&
4807 "UINT_TO_FP is supported only with FPCVT");
4808
4809 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel2a401952013-04-02 03:29:51 +00004810 // Otherwise, convert to double-precision and then round.
Hal Finkel46479192013-04-01 17:52:07 +00004811 unsigned FCFOp = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4812 (Op.getOpcode() == ISD::UINT_TO_FP ?
4813 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
4814 (Op.getOpcode() == ISD::UINT_TO_FP ?
4815 PPCISD::FCFIDU : PPCISD::FCFID);
4816 MVT FCFTy = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4817 MVT::f32 : MVT::f64;
4818
Owen Anderson825b72b2009-08-11 20:47:22 +00004819 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004820 SDValue SINT = Op.getOperand(0);
4821 // When converting to single-precision, we actually need to convert
4822 // to double-precision first and then round to single-precision.
4823 // To avoid double-rounding effects during that operation, we have
4824 // to prepare the input operand. Bits that might be truncated when
4825 // converting to double-precision are replaced by a bit that won't
4826 // be lost at this stage, but is below the single-precision rounding
4827 // position.
4828 //
4829 // However, if -enable-unsafe-fp-math is in effect, accept double
4830 // rounding to avoid the extra overhead.
4831 if (Op.getValueType() == MVT::f32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004832 !PPCSubTarget.hasFPCVT() &&
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004833 !DAG.getTarget().Options.UnsafeFPMath) {
4834
4835 // Twiddle input to make sure the low 11 bits are zero. (If this
4836 // is the case, we are guaranteed the value will fit into the 53 bit
4837 // mantissa of an IEEE double-precision value without rounding.)
4838 // If any of those low 11 bits were not zero originally, make sure
4839 // bit 12 (value 2048) is set instead, so that the final rounding
4840 // to single-precision gets the correct result.
4841 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4842 SINT, DAG.getConstant(2047, MVT::i64));
4843 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4844 Round, DAG.getConstant(2047, MVT::i64));
4845 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4846 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4847 Round, DAG.getConstant(-2048, MVT::i64));
4848
4849 // However, we cannot use that value unconditionally: if the magnitude
4850 // of the input value is small, the bit-twiddling we did above might
4851 // end up visibly changing the output. Fortunately, in that case, we
4852 // don't need to twiddle bits since the original input will convert
4853 // exactly to double-precision floating-point already. Therefore,
4854 // construct a conditional to use the original value if the top 11
4855 // bits are all sign-bit copies, and use the rounded value computed
4856 // above otherwise.
4857 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4858 SINT, DAG.getConstant(53, MVT::i32));
4859 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4860 Cond, DAG.getConstant(1, MVT::i64));
4861 Cond = DAG.getSetCC(dl, MVT::i32,
4862 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4863
4864 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4865 }
Hal Finkel46479192013-04-01 17:52:07 +00004866
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004867 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkel46479192013-04-01 17:52:07 +00004868 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
4869
4870 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Scott Michelfdc40a02009-02-17 22:15:04 +00004871 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004872 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004873 return FP;
4874 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004875
Owen Anderson825b72b2009-08-11 20:47:22 +00004876 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004877 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004878 // Since we only generate this in 64-bit mode, we can take advantage of
4879 // 64-bit registers. In particular, sign extend the input value into the
4880 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4881 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004882 MachineFunction &MF = DAG.getMachineFunction();
4883 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004884 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00004885
Hal Finkel8049ab12013-03-31 10:12:51 +00004886 SDValue Ld;
Hal Finkel46479192013-04-01 17:52:07 +00004887 if (PPCSubTarget.hasLFIWAX() || PPCSubTarget.hasFPCVT()) {
Hal Finkel8049ab12013-03-31 10:12:51 +00004888 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
4889 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004890
Hal Finkel8049ab12013-03-31 10:12:51 +00004891 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
4892 MachinePointerInfo::getFixedStack(FrameIdx),
4893 false, false, 0);
Hal Finkel9ad0f492013-03-31 01:58:02 +00004894
Hal Finkel8049ab12013-03-31 10:12:51 +00004895 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
4896 "Expected an i32 store");
4897 MachineMemOperand *MMO =
4898 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
4899 MachineMemOperand::MOLoad, 4, 4);
4900 SDValue Ops[] = { Store, FIdx };
Hal Finkel46479192013-04-01 17:52:07 +00004901 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
4902 PPCISD::LFIWZX : PPCISD::LFIWAX,
4903 dl, DAG.getVTList(MVT::f64, MVT::Other),
4904 Ops, 2, MVT::i32, MMO);
Hal Finkel8049ab12013-03-31 10:12:51 +00004905 } else {
Hal Finkel46479192013-04-01 17:52:07 +00004906 assert(PPCSubTarget.isPPC64() &&
4907 "i32->FP without LFIWAX supported only on PPC64");
4908
Hal Finkel8049ab12013-03-31 10:12:51 +00004909 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
4910 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
4911
4912 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
4913 Op.getOperand(0));
4914
4915 // STD the extended value into the stack slot.
4916 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
4917 MachinePointerInfo::getFixedStack(FrameIdx),
4918 false, false, 0);
4919
4920 // Load the value as a double.
4921 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
4922 MachinePointerInfo::getFixedStack(FrameIdx),
4923 false, false, false, 0);
4924 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004925
Chris Lattner1a635d62006-04-14 06:01:58 +00004926 // FCFID it and return it.
Hal Finkel46479192013-04-01 17:52:07 +00004927 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
4928 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Owen Anderson825b72b2009-08-11 20:47:22 +00004929 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004930 return FP;
4931}
4932
Dan Gohmand858e902010-04-17 15:26:15 +00004933SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4934 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004935 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004936 /*
4937 The rounding mode is in bits 30:31 of FPSR, and has the following
4938 settings:
4939 00 Round to nearest
4940 01 Round to 0
4941 10 Round to +inf
4942 11 Round to -inf
4943
4944 FLT_ROUNDS, on the other hand, expects the following:
4945 -1 Undefined
4946 0 Round to 0
4947 1 Round to nearest
4948 2 Round to +inf
4949 3 Round to -inf
4950
4951 To perform the conversion, we do:
4952 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4953 */
4954
4955 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004956 EVT VT = Op.getValueType();
4957 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004958 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004959
4960 // Save FP Control Word to register
Benjamin Kramer3853f742013-03-07 20:33:29 +00004961 EVT NodeTys[] = {
4962 MVT::f64, // return register
4963 MVT::Glue // unused in this context
4964 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00004965 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004966
4967 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004968 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004969 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004970 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004971 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004972
4973 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004974 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004975 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004976 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004977 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004978
4979 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004980 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004981 DAG.getNode(ISD::AND, dl, MVT::i32,
4982 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004983 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004984 DAG.getNode(ISD::SRL, dl, MVT::i32,
4985 DAG.getNode(ISD::AND, dl, MVT::i32,
4986 DAG.getNode(ISD::XOR, dl, MVT::i32,
4987 CWD, DAG.getConstant(3, MVT::i32)),
4988 DAG.getConstant(3, MVT::i32)),
4989 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004990
Dan Gohman475871a2008-07-27 21:46:04 +00004991 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004992 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004993
Duncan Sands83ec4b62008-06-06 12:08:01 +00004994 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004995 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004996}
4997
Dan Gohmand858e902010-04-17 15:26:15 +00004998SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004999 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005000 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005001 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005002 assert(Op.getNumOperands() == 3 &&
5003 VT == Op.getOperand(1).getValueType() &&
5004 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005005
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005006 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00005007 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00005008 SDValue Lo = Op.getOperand(0);
5009 SDValue Hi = Op.getOperand(1);
5010 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005011 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005012
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005013 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005014 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005015 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5016 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5017 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5018 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005019 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005020 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5021 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5022 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00005023 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005024 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005025}
5026
Dan Gohmand858e902010-04-17 15:26:15 +00005027SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005028 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005029 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005030 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005031 assert(Op.getNumOperands() == 3 &&
5032 VT == Op.getOperand(1).getValueType() &&
5033 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005034
Dan Gohman9ed06db2008-03-07 20:36:53 +00005035 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00005036 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00005037 SDValue Lo = Op.getOperand(0);
5038 SDValue Hi = Op.getOperand(1);
5039 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005040 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005041
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005042 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005043 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005044 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5045 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5046 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5047 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005048 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005049 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5050 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5051 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00005052 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005053 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005054}
5055
Dan Gohmand858e902010-04-17 15:26:15 +00005056SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005057 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005058 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005059 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005060 assert(Op.getNumOperands() == 3 &&
5061 VT == Op.getOperand(1).getValueType() &&
5062 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005063
Dan Gohman9ed06db2008-03-07 20:36:53 +00005064 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00005065 SDValue Lo = Op.getOperand(0);
5066 SDValue Hi = Op.getOperand(1);
5067 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005068 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005069
Dale Johannesenf5d97892009-02-04 01:48:28 +00005070 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005071 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00005072 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5073 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5074 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5075 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005076 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00005077 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5078 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5079 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005080 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00005081 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005082 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005083}
5084
5085//===----------------------------------------------------------------------===//
5086// Vector related lowering.
5087//
5088
Chris Lattner4a998b92006-04-17 06:00:21 +00005089/// BuildSplatI - Build a canonical splati of Val with an element size of
5090/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00005091static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00005092 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00005093 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00005094
Owen Andersone50ed302009-08-10 22:56:29 +00005095 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00005096 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00005097 };
Chris Lattner70fa4932006-12-01 01:45:39 +00005098
Owen Anderson825b72b2009-08-11 20:47:22 +00005099 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005100
Chris Lattner70fa4932006-12-01 01:45:39 +00005101 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5102 if (Val == -1)
5103 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005104
Owen Andersone50ed302009-08-10 22:56:29 +00005105 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005106
Chris Lattner4a998b92006-04-17 06:00:21 +00005107 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00005108 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00005109 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005110 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00005111 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
5112 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005113 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005114}
5115
Chris Lattnere7c768e2006-04-18 03:24:30 +00005116/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00005117/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005118static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00005119 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005120 EVT DestVT = MVT::Other) {
5121 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005122 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005123 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00005124}
5125
Chris Lattnere7c768e2006-04-18 03:24:30 +00005126/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5127/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005128static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00005129 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00005130 DebugLoc dl, EVT DestVT = MVT::Other) {
5131 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005132 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005133 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005134}
5135
5136
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005137/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5138/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00005139static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00005140 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005141 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005142 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5143 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00005144
Nate Begeman9008ca62009-04-27 18:41:29 +00005145 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005146 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005147 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00005148 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005149 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005150}
5151
Chris Lattnerf1b47082006-04-14 05:19:18 +00005152// If this is a case we can't handle, return null and let the default
5153// expansion code take care of it. If we CAN select this case, and if it
5154// selects to a single instruction, return Op. Otherwise, if we can codegen
5155// this case more efficiently than a constant pool load, lower it to the
5156// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00005157SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5158 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005159 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005160 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5161 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00005162
Bob Wilson24e338e2009-03-02 23:24:16 +00005163 // Check if this is a splat of a constant value.
5164 APInt APSplatBits, APSplatUndef;
5165 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005166 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00005167 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00005168 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00005169 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00005170
Bob Wilsonf2950b02009-03-03 19:26:27 +00005171 unsigned SplatBits = APSplatBits.getZExtValue();
5172 unsigned SplatUndef = APSplatUndef.getZExtValue();
5173 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005174
Bob Wilsonf2950b02009-03-03 19:26:27 +00005175 // First, handle single instruction cases.
5176
5177 // All zeros?
5178 if (SplatBits == 0) {
5179 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005180 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5181 SDValue Z = DAG.getConstant(0, MVT::i32);
5182 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005183 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005184 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005185 return Op;
5186 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005187
Bob Wilsonf2950b02009-03-03 19:26:27 +00005188 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5189 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5190 (32-SplatBitSize));
5191 if (SextVal >= -16 && SextVal <= 15)
5192 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005193
5194
Bob Wilsonf2950b02009-03-03 19:26:27 +00005195 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005196
Bob Wilsonf2950b02009-03-03 19:26:27 +00005197 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtabc40282013-02-20 20:41:42 +00005198 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5199 // If this value is in the range [17,31] and is odd, use:
5200 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5201 // If this value is in the range [-31,-17] and is odd, use:
5202 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5203 // Note the last two are three-instruction sequences.
5204 if (SextVal >= -32 && SextVal <= 31) {
5205 // To avoid having these optimizations undone by constant folding,
5206 // we convert to a pseudo that will be expanded later into one of
5207 // the above forms.
5208 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidtb34c79e2013-02-20 15:50:31 +00005209 EVT VT = Op.getValueType();
5210 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5211 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5212 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005213 }
5214
5215 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5216 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5217 // for fneg/fabs.
5218 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5219 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005220 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005221
5222 // Make the VSLW intrinsic, computing 0x8000_0000.
5223 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5224 OnesV, DAG, dl);
5225
5226 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005227 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005228 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005229 }
5230
5231 // Check to see if this is a wide variety of vsplti*, binop self cases.
5232 static const signed char SplatCsts[] = {
5233 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5234 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5235 };
5236
5237 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5238 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5239 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5240 int i = SplatCsts[idx];
5241
5242 // Figure out what shift amount will be used by altivec if shifted by i in
5243 // this splat size.
5244 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5245
5246 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005247 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005248 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005249 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5250 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5251 Intrinsic::ppc_altivec_vslw
5252 };
5253 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005254 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005255 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005256
Bob Wilsonf2950b02009-03-03 19:26:27 +00005257 // vsplti + srl self.
5258 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005259 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005260 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5261 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5262 Intrinsic::ppc_altivec_vsrw
5263 };
5264 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005265 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005266 }
5267
Bob Wilsonf2950b02009-03-03 19:26:27 +00005268 // vsplti + sra self.
5269 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005270 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005271 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5272 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5273 Intrinsic::ppc_altivec_vsraw
5274 };
5275 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005276 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005277 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005278
Bob Wilsonf2950b02009-03-03 19:26:27 +00005279 // vsplti + rol self.
5280 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5281 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005282 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005283 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5284 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5285 Intrinsic::ppc_altivec_vrlw
5286 };
5287 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005288 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005289 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005290
Bob Wilsonf2950b02009-03-03 19:26:27 +00005291 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005292 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005293 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005294 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005295 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005296 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005297 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005298 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005299 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005300 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005301 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005302 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005303 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005304 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5305 }
5306 }
5307
Dan Gohman475871a2008-07-27 21:46:04 +00005308 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005309}
5310
Chris Lattner59138102006-04-17 05:28:54 +00005311/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5312/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005313static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005314 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005315 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005316 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005317 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005318 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005319
Chris Lattner59138102006-04-17 05:28:54 +00005320 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005321 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005322 OP_VMRGHW,
5323 OP_VMRGLW,
5324 OP_VSPLTISW0,
5325 OP_VSPLTISW1,
5326 OP_VSPLTISW2,
5327 OP_VSPLTISW3,
5328 OP_VSLDOI4,
5329 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005330 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005331 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005332
Chris Lattner59138102006-04-17 05:28:54 +00005333 if (OpNum == OP_COPY) {
5334 if (LHSID == (1*9+2)*9+3) return LHS;
5335 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5336 return RHS;
5337 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005338
Dan Gohman475871a2008-07-27 21:46:04 +00005339 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005340 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5341 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005342
Nate Begeman9008ca62009-04-27 18:41:29 +00005343 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005344 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005345 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005346 case OP_VMRGHW:
5347 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5348 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5349 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5350 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5351 break;
5352 case OP_VMRGLW:
5353 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5354 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5355 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5356 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5357 break;
5358 case OP_VSPLTISW0:
5359 for (unsigned i = 0; i != 16; ++i)
5360 ShufIdxs[i] = (i&3)+0;
5361 break;
5362 case OP_VSPLTISW1:
5363 for (unsigned i = 0; i != 16; ++i)
5364 ShufIdxs[i] = (i&3)+4;
5365 break;
5366 case OP_VSPLTISW2:
5367 for (unsigned i = 0; i != 16; ++i)
5368 ShufIdxs[i] = (i&3)+8;
5369 break;
5370 case OP_VSPLTISW3:
5371 for (unsigned i = 0; i != 16; ++i)
5372 ShufIdxs[i] = (i&3)+12;
5373 break;
5374 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005375 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005376 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005377 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005378 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005379 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005380 }
Owen Andersone50ed302009-08-10 22:56:29 +00005381 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005382 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5383 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005384 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005385 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005386}
5387
Chris Lattnerf1b47082006-04-14 05:19:18 +00005388/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5389/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5390/// return the code it can be lowered into. Worst case, it can always be
5391/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005392SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005393 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005394 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005395 SDValue V1 = Op.getOperand(0);
5396 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005397 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005398 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005399
Chris Lattnerf1b47082006-04-14 05:19:18 +00005400 // Cases that are handled by instructions that take permute immediates
5401 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5402 // selected by the instruction selector.
5403 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005404 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5405 PPC::isSplatShuffleMask(SVOp, 2) ||
5406 PPC::isSplatShuffleMask(SVOp, 4) ||
5407 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5408 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5409 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5410 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5411 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5412 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5413 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5414 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5415 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005416 return Op;
5417 }
5418 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005419
Chris Lattnerf1b47082006-04-14 05:19:18 +00005420 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5421 // and produce a fixed permutation. If any of these match, do not lower to
5422 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005423 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5424 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5425 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5426 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5427 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5428 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5429 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5430 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5431 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005432 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005433
Chris Lattner59138102006-04-17 05:28:54 +00005434 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5435 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005436 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005437
Chris Lattner59138102006-04-17 05:28:54 +00005438 unsigned PFIndexes[4];
5439 bool isFourElementShuffle = true;
5440 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5441 unsigned EltNo = 8; // Start out undef.
5442 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005443 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005444 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005445
Nate Begeman9008ca62009-04-27 18:41:29 +00005446 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005447 if ((ByteSource & 3) != j) {
5448 isFourElementShuffle = false;
5449 break;
5450 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005451
Chris Lattner59138102006-04-17 05:28:54 +00005452 if (EltNo == 8) {
5453 EltNo = ByteSource/4;
5454 } else if (EltNo != ByteSource/4) {
5455 isFourElementShuffle = false;
5456 break;
5457 }
5458 }
5459 PFIndexes[i] = EltNo;
5460 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005461
5462 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005463 // perfect shuffle vector to determine if it is cost effective to do this as
5464 // discrete instructions, or whether we should use a vperm.
5465 if (isFourElementShuffle) {
5466 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005467 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005468 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005469
Chris Lattner59138102006-04-17 05:28:54 +00005470 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5471 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005472
Chris Lattner59138102006-04-17 05:28:54 +00005473 // Determining when to avoid vperm is tricky. Many things affect the cost
5474 // of vperm, particularly how many times the perm mask needs to be computed.
5475 // For example, if the perm mask can be hoisted out of a loop or is already
5476 // used (perhaps because there are multiple permutes with the same shuffle
5477 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5478 // the loop requires an extra register.
5479 //
5480 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005481 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005482 // available, if this block is within a loop, we should avoid using vperm
5483 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005484 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005485 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005486 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005487
Chris Lattnerf1b47082006-04-14 05:19:18 +00005488 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5489 // vector that will get spilled to the constant pool.
5490 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005491
Chris Lattnerf1b47082006-04-14 05:19:18 +00005492 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5493 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005494 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005495 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005496
Dan Gohman475871a2008-07-27 21:46:04 +00005497 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005498 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5499 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005500
Chris Lattnerf1b47082006-04-14 05:19:18 +00005501 for (unsigned j = 0; j != BytesPerElement; ++j)
5502 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005503 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005504 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005505
Owen Anderson825b72b2009-08-11 20:47:22 +00005506 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005507 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005508 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005509}
5510
Chris Lattner90564f22006-04-18 17:59:36 +00005511/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5512/// altivec comparison. If it is, return true and fill in Opc/isDot with
5513/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005514static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005515 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005516 unsigned IntrinsicID =
5517 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005518 CompareOpc = -1;
5519 isDot = false;
5520 switch (IntrinsicID) {
5521 default: return false;
5522 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005523 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5524 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5525 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5526 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5527 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5528 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5529 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5530 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5531 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5532 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5533 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5534 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5535 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005536
Chris Lattner1a635d62006-04-14 06:01:58 +00005537 // Normal Comparisons.
5538 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5539 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5540 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5541 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5542 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5543 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5544 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5545 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5546 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5547 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5548 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5549 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5550 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5551 }
Chris Lattner90564f22006-04-18 17:59:36 +00005552 return true;
5553}
5554
5555/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5556/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005557SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005558 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005559 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5560 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005561 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005562 int CompareOpc;
5563 bool isDot;
5564 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005565 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005566
Chris Lattner90564f22006-04-18 17:59:36 +00005567 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005568 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005569 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005570 Op.getOperand(1), Op.getOperand(2),
5571 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005572 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005573 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005574
Chris Lattner1a635d62006-04-14 06:01:58 +00005575 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005576 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005577 Op.getOperand(2), // LHS
5578 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005579 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005580 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00005581 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00005582 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005583
Chris Lattner1a635d62006-04-14 06:01:58 +00005584 // Now that we have the comparison, emit a copy from the CR to a GPR.
5585 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005586 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5587 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005588 CompNode.getValue(1));
5589
Chris Lattner1a635d62006-04-14 06:01:58 +00005590 // Unpack the result based on how the target uses it.
5591 unsigned BitNo; // Bit # of CR6.
5592 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005593 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005594 default: // Can't happen, don't crash on invalid number though.
5595 case 0: // Return the value of the EQ bit of CR6.
5596 BitNo = 0; InvertBit = false;
5597 break;
5598 case 1: // Return the inverted value of the EQ bit of CR6.
5599 BitNo = 0; InvertBit = true;
5600 break;
5601 case 2: // Return the value of the LT bit of CR6.
5602 BitNo = 2; InvertBit = false;
5603 break;
5604 case 3: // Return the inverted value of the LT bit of CR6.
5605 BitNo = 2; InvertBit = true;
5606 break;
5607 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005608
Chris Lattner1a635d62006-04-14 06:01:58 +00005609 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005610 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5611 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005612 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005613 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5614 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005615
Chris Lattner1a635d62006-04-14 06:01:58 +00005616 // If we are supposed to, toggle the bit.
5617 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005618 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5619 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005620 return Flags;
5621}
5622
Scott Michelfdc40a02009-02-17 22:15:04 +00005623SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005624 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005625 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005626 // Create a stack slot that is 16-byte aligned.
5627 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005628 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005629 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005630 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005631
Chris Lattner1a635d62006-04-14 06:01:58 +00005632 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005633 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005634 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005635 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005636 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005637 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005638 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005639}
5640
Dan Gohmand858e902010-04-17 15:26:15 +00005641SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005642 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005643 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005644 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005645
Owen Anderson825b72b2009-08-11 20:47:22 +00005646 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5647 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005648
Dan Gohman475871a2008-07-27 21:46:04 +00005649 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005650 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005651
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005652 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005653 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5654 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5655 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005656
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005657 // Low parts multiplied together, generating 32-bit results (we ignore the
5658 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005659 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005660 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005661
Dan Gohman475871a2008-07-27 21:46:04 +00005662 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005663 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005664 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005665 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005666 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005667 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5668 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005669 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005670
Owen Anderson825b72b2009-08-11 20:47:22 +00005671 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005672
Chris Lattnercea2aa72006-04-18 04:28:57 +00005673 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005674 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005675 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005676 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005677
Chris Lattner19a81522006-04-18 03:57:35 +00005678 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005679 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005680 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005681 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005682
Chris Lattner19a81522006-04-18 03:57:35 +00005683 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005684 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005685 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005686 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005687
Chris Lattner19a81522006-04-18 03:57:35 +00005688 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005689 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005690 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005691 Ops[i*2 ] = 2*i+1;
5692 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005693 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005694 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005695 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005696 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005697 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005698}
5699
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005700/// LowerOperation - Provide custom lowering hooks for some operations.
5701///
Dan Gohmand858e902010-04-17 15:26:15 +00005702SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005703 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005704 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005705 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005706 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005707 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005708 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005709 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005710 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005711 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5712 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005713 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005714 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005715
5716 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005717 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005718
Jim Laskeyefc7e522006-12-04 22:04:42 +00005719 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005720 case ISD::DYNAMIC_STACKALLOC:
5721 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005722
Hal Finkel7ee74a62013-03-21 21:37:52 +00005723 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
5724 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
5725
Chris Lattner1a635d62006-04-14 06:01:58 +00005726 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005727 case ISD::FP_TO_UINT:
5728 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005729 Op.getDebugLoc());
Hal Finkel46479192013-04-01 17:52:07 +00005730 case ISD::UINT_TO_FP:
5731 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005732 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005733
Chris Lattner1a635d62006-04-14 06:01:58 +00005734 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005735 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5736 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5737 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005738
Chris Lattner1a635d62006-04-14 06:01:58 +00005739 // Vector-related lowering.
5740 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5741 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5742 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5743 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005744 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005745
Chris Lattner3fc027d2007-12-08 06:59:59 +00005746 // Frame & Return address.
5747 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005748 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005749 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005750}
5751
Duncan Sands1607f052008-12-01 11:39:25 +00005752void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5753 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005754 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005755 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005756 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005757 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005758 default:
Craig Topperbc219812012-02-07 02:50:20 +00005759 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005760 case ISD::VAARG: {
5761 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5762 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5763 return;
5764
5765 EVT VT = N->getValueType(0);
5766
5767 if (VT == MVT::i64) {
5768 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5769
5770 Results.push_back(NewNode);
5771 Results.push_back(NewNode.getValue(1));
5772 }
5773 return;
5774 }
Duncan Sands1607f052008-12-01 11:39:25 +00005775 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005776 assert(N->getValueType(0) == MVT::ppcf128);
5777 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005778 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005779 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005780 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005781 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005782 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005783 DAG.getIntPtrConstant(1));
5784
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00005785 // Add the two halves of the long double in round-to-zero mode.
5786 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands1607f052008-12-01 11:39:25 +00005787
5788 // We know the low half is about to be thrown away, so just use something
5789 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005790 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005791 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005792 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005793 }
Duncan Sands1607f052008-12-01 11:39:25 +00005794 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005795 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005796 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005797 }
5798}
5799
5800
Chris Lattner1a635d62006-04-14 06:01:58 +00005801//===----------------------------------------------------------------------===//
5802// Other Lowering Code
5803//===----------------------------------------------------------------------===//
5804
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005805MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005806PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005807 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005808 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005809 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5810
5811 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5812 MachineFunction *F = BB->getParent();
5813 MachineFunction::iterator It = BB;
5814 ++It;
5815
5816 unsigned dest = MI->getOperand(0).getReg();
5817 unsigned ptrA = MI->getOperand(1).getReg();
5818 unsigned ptrB = MI->getOperand(2).getReg();
5819 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005820 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005821
5822 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5823 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5824 F->insert(It, loopMBB);
5825 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005826 exitMBB->splice(exitMBB->begin(), BB,
5827 llvm::next(MachineBasicBlock::iterator(MI)),
5828 BB->end());
5829 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005830
5831 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005832 unsigned TmpReg = (!BinOpcode) ? incr :
5833 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005834 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5835 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005836
5837 // thisMBB:
5838 // ...
5839 // fallthrough --> loopMBB
5840 BB->addSuccessor(loopMBB);
5841
5842 // loopMBB:
5843 // l[wd]arx dest, ptr
5844 // add r0, dest, incr
5845 // st[wd]cx. r0, ptr
5846 // bne- loopMBB
5847 // fallthrough --> exitMBB
5848 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005849 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005850 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005851 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005852 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5853 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005854 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005855 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005856 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005857 BB->addSuccessor(loopMBB);
5858 BB->addSuccessor(exitMBB);
5859
5860 // exitMBB:
5861 // ...
5862 BB = exitMBB;
5863 return BB;
5864}
5865
5866MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005867PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005868 MachineBasicBlock *BB,
5869 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005870 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005871 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005872 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5873 // In 64 bit mode we have to use 64 bits for addresses, even though the
5874 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5875 // registers without caring whether they're 32 or 64, but here we're
5876 // doing actual arithmetic on the addresses.
5877 bool is64bit = PPCSubTarget.isPPC64();
Hal Finkel76973702013-03-21 23:45:03 +00005878 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen97efa362008-08-28 17:53:09 +00005879
5880 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5881 MachineFunction *F = BB->getParent();
5882 MachineFunction::iterator It = BB;
5883 ++It;
5884
5885 unsigned dest = MI->getOperand(0).getReg();
5886 unsigned ptrA = MI->getOperand(1).getReg();
5887 unsigned ptrB = MI->getOperand(2).getReg();
5888 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005889 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005890
5891 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5892 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5893 F->insert(It, loopMBB);
5894 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005895 exitMBB->splice(exitMBB->begin(), BB,
5896 llvm::next(MachineBasicBlock::iterator(MI)),
5897 BB->end());
5898 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005899
5900 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005901 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005902 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5903 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005904 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5905 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5906 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5907 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5908 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5909 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5910 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5911 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5912 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5913 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005914 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005915 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005916 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005917
5918 // thisMBB:
5919 // ...
5920 // fallthrough --> loopMBB
5921 BB->addSuccessor(loopMBB);
5922
5923 // The 4-byte load must be aligned, while a char or short may be
5924 // anywhere in the word. Hence all this nasty bookkeeping code.
5925 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5926 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005927 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005928 // rlwinm ptr, ptr1, 0, 0, 29
5929 // slw incr2, incr, shift
5930 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5931 // slw mask, mask2, shift
5932 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005933 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005934 // add tmp, tmpDest, incr2
5935 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005936 // and tmp3, tmp, mask
5937 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005938 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005939 // bne- loopMBB
5940 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005941 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005942 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005943 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005944 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005945 .addReg(ptrA).addReg(ptrB);
5946 } else {
5947 Ptr1Reg = ptrB;
5948 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005949 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005950 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005951 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005952 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5953 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005954 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005955 .addReg(Ptr1Reg).addImm(0).addImm(61);
5956 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005957 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005958 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005959 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005960 .addReg(incr).addReg(ShiftReg);
5961 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005962 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005963 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005964 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5965 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005966 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005967 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005968 .addReg(Mask2Reg).addReg(ShiftReg);
5969
5970 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005971 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005972 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005973 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005974 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005975 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005976 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005977 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005978 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005979 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005980 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005981 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidtdebf7d32013-04-02 18:37:08 +00005982 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005983 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005984 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005985 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005986 BB->addSuccessor(loopMBB);
5987 BB->addSuccessor(exitMBB);
5988
5989 // exitMBB:
5990 // ...
5991 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005992 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5993 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005994 return BB;
5995}
5996
Hal Finkel7ee74a62013-03-21 21:37:52 +00005997llvm::MachineBasicBlock*
5998PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
5999 MachineBasicBlock *MBB) const {
6000 DebugLoc DL = MI->getDebugLoc();
6001 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6002
6003 MachineFunction *MF = MBB->getParent();
6004 MachineRegisterInfo &MRI = MF->getRegInfo();
6005
6006 const BasicBlock *BB = MBB->getBasicBlock();
6007 MachineFunction::iterator I = MBB;
6008 ++I;
6009
6010 // Memory Reference
6011 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6012 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6013
6014 unsigned DstReg = MI->getOperand(0).getReg();
6015 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6016 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6017 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6018 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6019
6020 MVT PVT = getPointerTy();
6021 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6022 "Invalid Pointer Size!");
6023 // For v = setjmp(buf), we generate
6024 //
6025 // thisMBB:
6026 // SjLjSetup mainMBB
6027 // bl mainMBB
6028 // v_restore = 1
6029 // b sinkMBB
6030 //
6031 // mainMBB:
6032 // buf[LabelOffset] = LR
6033 // v_main = 0
6034 //
6035 // sinkMBB:
6036 // v = phi(main, restore)
6037 //
6038
6039 MachineBasicBlock *thisMBB = MBB;
6040 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6041 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6042 MF->insert(I, mainMBB);
6043 MF->insert(I, sinkMBB);
6044
6045 MachineInstrBuilder MIB;
6046
6047 // Transfer the remainder of BB and its successor edges to sinkMBB.
6048 sinkMBB->splice(sinkMBB->begin(), MBB,
6049 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
6050 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6051
6052 // Note that the structure of the jmp_buf used here is not compatible
6053 // with that used by libc, and is not designed to be. Specifically, it
6054 // stores only those 'reserved' registers that LLVM does not otherwise
6055 // understand how to spill. Also, by convention, by the time this
6056 // intrinsic is called, Clang has already stored the frame address in the
6057 // first slot of the buffer and stack address in the third. Following the
6058 // X86 target code, we'll store the jump address in the second slot. We also
6059 // need to save the TOC pointer (R2) to handle jumps between shared
6060 // libraries, and that will be stored in the fourth slot. The thread
6061 // identifier (R13) is not affected.
6062
6063 // thisMBB:
6064 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6065 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6066
6067 // Prepare IP either in reg.
6068 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6069 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6070 unsigned BufReg = MI->getOperand(1).getReg();
6071
6072 if (PPCSubTarget.isPPC64() && PPCSubTarget.isSVR4ABI()) {
6073 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6074 .addReg(PPC::X2)
6075 .addImm(TOCOffset / 4)
6076 .addReg(BufReg);
6077
6078 MIB.setMemRefs(MMOBegin, MMOEnd);
6079 }
6080
6081 // Setup
6082 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCL)).addMBB(mainMBB);
6083 MIB.addRegMask(PPCRegInfo->getNoPreservedMask());
6084
6085 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6086
6087 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6088 .addMBB(mainMBB);
6089 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6090
6091 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6092 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6093
6094 // mainMBB:
6095 // mainDstReg = 0
6096 MIB = BuildMI(mainMBB, DL,
6097 TII->get(PPCSubTarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
6098
6099 // Store IP
6100 if (PPCSubTarget.isPPC64()) {
6101 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6102 .addReg(LabelReg)
6103 .addImm(LabelOffset / 4)
6104 .addReg(BufReg);
6105 } else {
6106 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6107 .addReg(LabelReg)
6108 .addImm(LabelOffset)
6109 .addReg(BufReg);
6110 }
6111
6112 MIB.setMemRefs(MMOBegin, MMOEnd);
6113
6114 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6115 mainMBB->addSuccessor(sinkMBB);
6116
6117 // sinkMBB:
6118 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6119 TII->get(PPC::PHI), DstReg)
6120 .addReg(mainDstReg).addMBB(mainMBB)
6121 .addReg(restoreDstReg).addMBB(thisMBB);
6122
6123 MI->eraseFromParent();
6124 return sinkMBB;
6125}
6126
6127MachineBasicBlock *
6128PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6129 MachineBasicBlock *MBB) const {
6130 DebugLoc DL = MI->getDebugLoc();
6131 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6132
6133 MachineFunction *MF = MBB->getParent();
6134 MachineRegisterInfo &MRI = MF->getRegInfo();
6135
6136 // Memory Reference
6137 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6138 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6139
6140 MVT PVT = getPointerTy();
6141 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6142 "Invalid Pointer Size!");
6143
6144 const TargetRegisterClass *RC =
6145 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6146 unsigned Tmp = MRI.createVirtualRegister(RC);
6147 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6148 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6149 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
6150
6151 MachineInstrBuilder MIB;
6152
6153 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6154 const int64_t SPOffset = 2 * PVT.getStoreSize();
6155 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6156
6157 unsigned BufReg = MI->getOperand(0).getReg();
6158
6159 // Reload FP (the jumped-to function may not have had a
6160 // frame pointer, and if so, then its r31 will be restored
6161 // as necessary).
6162 if (PVT == MVT::i64) {
6163 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6164 .addImm(0)
6165 .addReg(BufReg);
6166 } else {
6167 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6168 .addImm(0)
6169 .addReg(BufReg);
6170 }
6171 MIB.setMemRefs(MMOBegin, MMOEnd);
6172
6173 // Reload IP
6174 if (PVT == MVT::i64) {
6175 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
6176 .addImm(LabelOffset / 4)
6177 .addReg(BufReg);
6178 } else {
6179 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6180 .addImm(LabelOffset)
6181 .addReg(BufReg);
6182 }
6183 MIB.setMemRefs(MMOBegin, MMOEnd);
6184
6185 // Reload SP
6186 if (PVT == MVT::i64) {
6187 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
6188 .addImm(SPOffset / 4)
6189 .addReg(BufReg);
6190 } else {
6191 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6192 .addImm(SPOffset)
6193 .addReg(BufReg);
6194 }
6195 MIB.setMemRefs(MMOBegin, MMOEnd);
6196
6197 // FIXME: When we also support base pointers, that register must also be
6198 // restored here.
6199
6200 // Reload TOC
6201 if (PVT == MVT::i64 && PPCSubTarget.isSVR4ABI()) {
6202 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
6203 .addImm(TOCOffset / 4)
6204 .addReg(BufReg);
6205
6206 MIB.setMemRefs(MMOBegin, MMOEnd);
6207 }
6208
6209 // Jump
6210 BuildMI(*MBB, MI, DL,
6211 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6212 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6213
6214 MI->eraseFromParent();
6215 return MBB;
6216}
6217
Dale Johannesen97efa362008-08-28 17:53:09 +00006218MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006219PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006220 MachineBasicBlock *BB) const {
Hal Finkel7ee74a62013-03-21 21:37:52 +00006221 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6222 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6223 return emitEHSjLjSetJmp(MI, BB);
6224 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6225 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6226 return emitEHSjLjLongJmp(MI, BB);
6227 }
6228
Evan Chengc0f64ff2006-11-27 23:37:22 +00006229 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00006230
6231 // To "insert" these instructions we actually have to insert their
6232 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006233 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006234 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006235 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00006236
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006237 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00006238
Hal Finkel009f7af2012-06-22 23:10:08 +00006239 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6240 MI->getOpcode() == PPC::SELECT_CC_I8)) {
6241 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
6242 PPC::ISEL8 : PPC::ISEL;
6243 unsigned SelectPred = MI->getOperand(4).getImm();
6244 DebugLoc dl = MI->getDebugLoc();
6245
Ulrich Weiganda01c7db2013-03-26 10:54:54 +00006246 unsigned SubIdx;
6247 bool SwapOps;
6248 switch (SelectPred) {
6249 default: llvm_unreachable("invalid predicate for isel");
6250 case PPC::PRED_EQ: SubIdx = PPC::sub_eq; SwapOps = false; break;
6251 case PPC::PRED_NE: SubIdx = PPC::sub_eq; SwapOps = true; break;
6252 case PPC::PRED_LT: SubIdx = PPC::sub_lt; SwapOps = false; break;
6253 case PPC::PRED_GE: SubIdx = PPC::sub_lt; SwapOps = true; break;
6254 case PPC::PRED_GT: SubIdx = PPC::sub_gt; SwapOps = false; break;
6255 case PPC::PRED_LE: SubIdx = PPC::sub_gt; SwapOps = true; break;
6256 case PPC::PRED_UN: SubIdx = PPC::sub_un; SwapOps = false; break;
6257 case PPC::PRED_NU: SubIdx = PPC::sub_un; SwapOps = true; break;
Hal Finkel009f7af2012-06-22 23:10:08 +00006258 }
6259
6260 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
Ulrich Weiganda01c7db2013-03-26 10:54:54 +00006261 .addReg(MI->getOperand(SwapOps? 3 : 2).getReg())
6262 .addReg(MI->getOperand(SwapOps? 2 : 3).getReg())
6263 .addReg(MI->getOperand(1).getReg(), 0, SubIdx);
Hal Finkel009f7af2012-06-22 23:10:08 +00006264 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6265 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6266 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6267 MI->getOpcode() == PPC::SELECT_CC_F8 ||
6268 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
6269
Evan Cheng53301922008-07-12 02:23:19 +00006270
6271 // The incoming instruction knows the destination vreg to set, the
6272 // condition code register to branch on, the true/false values to
6273 // select between, and a branch opcode to use.
6274
6275 // thisMBB:
6276 // ...
6277 // TrueVal = ...
6278 // cmpTY ccX, r1, r2
6279 // bCC copy1MBB
6280 // fallthrough --> copy0MBB
6281 MachineBasicBlock *thisMBB = BB;
6282 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6283 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
6284 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006285 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006286 F->insert(It, copy0MBB);
6287 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006288
6289 // Transfer the remainder of BB and its successor edges to sinkMBB.
6290 sinkMBB->splice(sinkMBB->begin(), BB,
6291 llvm::next(MachineBasicBlock::iterator(MI)),
6292 BB->end());
6293 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6294
Evan Cheng53301922008-07-12 02:23:19 +00006295 // Next, add the true and fallthrough blocks as its successors.
6296 BB->addSuccessor(copy0MBB);
6297 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006298
Dan Gohman14152b42010-07-06 20:24:04 +00006299 BuildMI(BB, dl, TII->get(PPC::BCC))
6300 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6301
Evan Cheng53301922008-07-12 02:23:19 +00006302 // copy0MBB:
6303 // %FalseValue = ...
6304 // # fallthrough to sinkMBB
6305 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00006306
Evan Cheng53301922008-07-12 02:23:19 +00006307 // Update machine-CFG edges
6308 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006309
Evan Cheng53301922008-07-12 02:23:19 +00006310 // sinkMBB:
6311 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6312 // ...
6313 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006314 BuildMI(*BB, BB->begin(), dl,
6315 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00006316 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6317 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6318 }
Dale Johannesen97efa362008-08-28 17:53:09 +00006319 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6320 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6321 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6322 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006323 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6324 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6325 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6326 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006327
6328 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6329 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6330 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6331 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006332 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6333 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6334 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6335 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006336
6337 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6338 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6339 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6340 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006341 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6342 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6343 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6344 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006345
6346 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6347 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6348 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6349 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006350 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6351 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6352 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6353 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006354
6355 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00006356 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006357 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006358 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006359 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006360 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006361 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006362 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006363
6364 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6365 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6366 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6367 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006368 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6369 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6370 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6371 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006372
Dale Johannesen0e55f062008-08-29 18:29:46 +00006373 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6374 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6375 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6376 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6377 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6378 BB = EmitAtomicBinary(MI, BB, false, 0);
6379 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6380 BB = EmitAtomicBinary(MI, BB, true, 0);
6381
Evan Cheng53301922008-07-12 02:23:19 +00006382 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6383 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6384 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6385
6386 unsigned dest = MI->getOperand(0).getReg();
6387 unsigned ptrA = MI->getOperand(1).getReg();
6388 unsigned ptrB = MI->getOperand(2).getReg();
6389 unsigned oldval = MI->getOperand(3).getReg();
6390 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006391 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006392
Dale Johannesen65e39732008-08-25 18:53:26 +00006393 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6394 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6395 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006396 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006397 F->insert(It, loop1MBB);
6398 F->insert(It, loop2MBB);
6399 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006400 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006401 exitMBB->splice(exitMBB->begin(), BB,
6402 llvm::next(MachineBasicBlock::iterator(MI)),
6403 BB->end());
6404 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006405
6406 // thisMBB:
6407 // ...
6408 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006409 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006410
Dale Johannesen65e39732008-08-25 18:53:26 +00006411 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006412 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006413 // cmp[wd] dest, oldval
6414 // bne- midMBB
6415 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006416 // st[wd]cx. newval, ptr
6417 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006418 // b exitBB
6419 // midMBB:
6420 // st[wd]cx. dest, ptr
6421 // exitBB:
6422 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006423 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006424 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006425 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006426 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006427 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006428 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6429 BB->addSuccessor(loop2MBB);
6430 BB->addSuccessor(midMBB);
6431
6432 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006433 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006434 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006435 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006436 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006437 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006438 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006439 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006440
Dale Johannesen65e39732008-08-25 18:53:26 +00006441 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006442 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006443 .addReg(dest).addReg(ptrA).addReg(ptrB);
6444 BB->addSuccessor(exitMBB);
6445
Evan Cheng53301922008-07-12 02:23:19 +00006446 // exitMBB:
6447 // ...
6448 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006449 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6450 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6451 // We must use 64-bit registers for addresses when targeting 64-bit,
6452 // since we're actually doing arithmetic on them. Other registers
6453 // can be 32-bit.
6454 bool is64bit = PPCSubTarget.isPPC64();
6455 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6456
6457 unsigned dest = MI->getOperand(0).getReg();
6458 unsigned ptrA = MI->getOperand(1).getReg();
6459 unsigned ptrB = MI->getOperand(2).getReg();
6460 unsigned oldval = MI->getOperand(3).getReg();
6461 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006462 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006463
6464 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6465 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6466 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6467 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6468 F->insert(It, loop1MBB);
6469 F->insert(It, loop2MBB);
6470 F->insert(It, midMBB);
6471 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006472 exitMBB->splice(exitMBB->begin(), BB,
6473 llvm::next(MachineBasicBlock::iterator(MI)),
6474 BB->end());
6475 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006476
6477 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006478 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006479 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6480 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006481 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6482 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6483 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6484 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6485 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6486 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6487 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6488 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6489 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6490 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6491 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6492 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6493 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6494 unsigned Ptr1Reg;
6495 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkel76973702013-03-21 23:45:03 +00006496 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006497 // thisMBB:
6498 // ...
6499 // fallthrough --> loopMBB
6500 BB->addSuccessor(loop1MBB);
6501
6502 // The 4-byte load must be aligned, while a char or short may be
6503 // anywhere in the word. Hence all this nasty bookkeeping code.
6504 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6505 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006506 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006507 // rlwinm ptr, ptr1, 0, 0, 29
6508 // slw newval2, newval, shift
6509 // slw oldval2, oldval,shift
6510 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6511 // slw mask, mask2, shift
6512 // and newval3, newval2, mask
6513 // and oldval3, oldval2, mask
6514 // loop1MBB:
6515 // lwarx tmpDest, ptr
6516 // and tmp, tmpDest, mask
6517 // cmpw tmp, oldval3
6518 // bne- midMBB
6519 // loop2MBB:
6520 // andc tmp2, tmpDest, mask
6521 // or tmp4, tmp2, newval3
6522 // stwcx. tmp4, ptr
6523 // bne- loop1MBB
6524 // b exitBB
6525 // midMBB:
6526 // stwcx. tmpDest, ptr
6527 // exitBB:
6528 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006529 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006530 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006531 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006532 .addReg(ptrA).addReg(ptrB);
6533 } else {
6534 Ptr1Reg = ptrB;
6535 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006536 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006537 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006538 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006539 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6540 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006541 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006542 .addReg(Ptr1Reg).addImm(0).addImm(61);
6543 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006544 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006545 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006546 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006547 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006548 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006549 .addReg(oldval).addReg(ShiftReg);
6550 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006551 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006552 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006553 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6554 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6555 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006556 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006557 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006558 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006559 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006560 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006561 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006562 .addReg(OldVal2Reg).addReg(MaskReg);
6563
6564 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006565 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006566 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006567 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6568 .addReg(TmpDestReg).addReg(MaskReg);
6569 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006570 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006571 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006572 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6573 BB->addSuccessor(loop2MBB);
6574 BB->addSuccessor(midMBB);
6575
6576 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006577 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6578 .addReg(TmpDestReg).addReg(MaskReg);
6579 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6580 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6581 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006582 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006583 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006584 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006585 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006586 BB->addSuccessor(loop1MBB);
6587 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006588
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006589 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006590 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006591 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006592 BB->addSuccessor(exitMBB);
6593
6594 // exitMBB:
6595 // ...
6596 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006597 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6598 .addReg(ShiftReg);
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00006599 } else if (MI->getOpcode() == PPC::FADDrtz) {
6600 // This pseudo performs an FADD with rounding mode temporarily forced
6601 // to round-to-zero. We emit this via custom inserter since the FPSCR
6602 // is not modeled at the SelectionDAG level.
6603 unsigned Dest = MI->getOperand(0).getReg();
6604 unsigned Src1 = MI->getOperand(1).getReg();
6605 unsigned Src2 = MI->getOperand(2).getReg();
6606 DebugLoc dl = MI->getDebugLoc();
6607
6608 MachineRegisterInfo &RegInfo = F->getRegInfo();
6609 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
6610
6611 // Save FPSCR value.
6612 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
6613
6614 // Set rounding mode to round-to-zero.
6615 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
6616 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
6617
6618 // Perform addition.
6619 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
6620
6621 // Restore FPSCR value.
6622 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel0882fd62013-03-29 19:41:55 +00006623 } else if (MI->getOpcode() == PPC::FRINDrint ||
6624 MI->getOpcode() == PPC::FRINSrint) {
6625 bool isf32 = MI->getOpcode() == PPC::FRINSrint;
6626 unsigned Dest = MI->getOperand(0).getReg();
6627 unsigned Src = MI->getOperand(1).getReg();
6628 DebugLoc dl = MI->getDebugLoc();
6629
6630 MachineRegisterInfo &RegInfo = F->getRegInfo();
6631 unsigned CRReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
6632
6633 // Perform the rounding.
6634 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FRINS : PPC::FRIND), Dest)
6635 .addReg(Src);
6636
6637 // Compare the results.
6638 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FCMPUS : PPC::FCMPUD), CRReg)
6639 .addReg(Dest).addReg(Src);
6640
6641 // If the results were not equal, then set the FPSCR XX bit.
6642 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6643 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6644 F->insert(It, midMBB);
6645 F->insert(It, exitMBB);
6646 exitMBB->splice(exitMBB->begin(), BB,
6647 llvm::next(MachineBasicBlock::iterator(MI)),
6648 BB->end());
6649 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6650
6651 BuildMI(*BB, MI, dl, TII->get(PPC::BCC))
6652 .addImm(PPC::PRED_EQ).addReg(CRReg).addMBB(exitMBB);
6653
6654 BB->addSuccessor(midMBB);
6655 BB->addSuccessor(exitMBB);
6656
6657 BB = midMBB;
6658
6659 // Set the FPSCR XX bit (FE_INEXACT). Note that we cannot just set
6660 // the FI bit here because that will not automatically set XX also,
6661 // and XX is what libm interprets as the FE_INEXACT flag.
6662 BuildMI(BB, dl, TII->get(PPC::MTFSB1)).addImm(/* 38 - 32 = */ 6);
6663 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
6664
6665 BB->addSuccessor(exitMBB);
6666
6667 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006668 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006669 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006670 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006671
Dan Gohman14152b42010-07-06 20:24:04 +00006672 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006673 return BB;
6674}
6675
Chris Lattner1a635d62006-04-14 06:01:58 +00006676//===----------------------------------------------------------------------===//
6677// Target Optimization Hooks
6678//===----------------------------------------------------------------------===//
6679
Hal Finkel827307b2013-04-03 04:01:11 +00006680SDValue PPCTargetLowering::DAGCombineFastRecip(SDNode *N,
6681 DAGCombinerInfo &DCI,
6682 bool UseOperand) const {
6683 if (DCI.isAfterLegalizeVectorOps())
6684 return SDValue();
6685
6686 if ((N->getValueType(0) == MVT::f32 && PPCSubTarget.hasFRES()) ||
6687 (N->getValueType(0) == MVT::f64 && PPCSubTarget.hasFRE()) ||
6688 (N->getValueType(0) == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
6689
6690 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6691 // For the reciprocal, we need to find the zero of the function:
6692 // F(X) = A X - 1 [which has a zero at X = 1/A]
6693 // =>
6694 // X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
6695 // does not require additional intermediate precision]
6696
6697 // Convergence is quadratic, so we essentially double the number of digits
6698 // correct after every iteration. The minimum architected relative
6699 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6700 // 23 digits and double has 52 digits.
6701 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
6702 if (N->getValueType(0).getScalarType() == MVT::f64)
6703 ++Iterations;
6704
6705 SelectionDAG &DAG = DCI.DAG;
6706 DebugLoc dl = N->getDebugLoc();
6707
6708 SDValue FPOne =
6709 DAG.getConstantFP(1.0, N->getValueType(0).getScalarType());
6710 if (N->getValueType(0).isVector()) {
6711 assert(N->getValueType(0).getVectorNumElements() == 4 &&
6712 "Unknown vector type");
6713 FPOne = DAG.getNode(ISD::BUILD_VECTOR, dl, N->getValueType(0),
6714 FPOne, FPOne, FPOne, FPOne);
6715 }
6716
6717 SDValue Est = DAG.getNode(PPCISD::FRE, dl,
6718 N->getValueType(0),
6719 UseOperand ? N->getOperand(1) :
6720 SDValue(N, 0));
6721 DCI.AddToWorklist(Est.getNode());
6722
6723 // Newton iterations: Est = Est + Est (1 - Arg * Est)
6724 for (int i = 0; i < Iterations; ++i) {
6725 SDValue NewEst = DAG.getNode(ISD::FMUL, dl,
6726 N->getValueType(0),
6727 UseOperand ? N->getOperand(1) :
6728 SDValue(N, 0),
6729 Est);
6730 DCI.AddToWorklist(NewEst.getNode());
6731
6732 NewEst = DAG.getNode(ISD::FSUB, dl,
6733 N->getValueType(0), FPOne, NewEst);
6734 DCI.AddToWorklist(NewEst.getNode());
6735
6736 NewEst = DAG.getNode(ISD::FMUL, dl,
6737 N->getValueType(0), Est, NewEst);
6738 DCI.AddToWorklist(NewEst.getNode());
6739
6740 Est = DAG.getNode(ISD::FADD, dl,
6741 N->getValueType(0), Est, NewEst);
6742 DCI.AddToWorklist(Est.getNode());
6743 }
6744
6745 return Est;
6746 }
6747
6748 return SDValue();
6749}
6750
6751SDValue PPCTargetLowering::DAGCombineFastRecipFSQRT(SDNode *N,
6752 DAGCombinerInfo &DCI) const {
6753 if (DCI.isAfterLegalizeVectorOps())
6754 return SDValue();
6755
6756 if ((N->getValueType(0) == MVT::f32 && PPCSubTarget.hasFRSQRTES()) ||
6757 (N->getValueType(0) == MVT::f64 && PPCSubTarget.hasFRSQRTE()) ||
6758 (N->getValueType(0) == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
6759
6760 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6761 // For the reciprocal sqrt, we need to find the zero of the function:
6762 // F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
6763 // =>
6764 // X_{i+1} = X_i (1.5 - A X_i^2 / 2)
6765 // As a result, we precompute A/2 prior to the iteration loop.
6766
6767 // Convergence is quadratic, so we essentially double the number of digits
6768 // correct after every iteration. The minimum architected relative
6769 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6770 // 23 digits and double has 52 digits.
6771 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
6772 if (N->getValueType(0).getScalarType() == MVT::f64)
6773 ++Iterations;
6774
6775 SelectionDAG &DAG = DCI.DAG;
6776 DebugLoc dl = N->getDebugLoc();
6777
6778 SDValue FPThreeHalfs =
6779 DAG.getConstantFP(1.5, N->getValueType(0).getScalarType());
6780 if (N->getValueType(0).isVector()) {
6781 assert(N->getValueType(0).getVectorNumElements() == 4 &&
6782 "Unknown vector type");
6783 FPThreeHalfs = DAG.getNode(ISD::BUILD_VECTOR, dl, N->getValueType(0),
6784 FPThreeHalfs, FPThreeHalfs,
6785 FPThreeHalfs, FPThreeHalfs);
6786 }
6787
6788 SDValue Est = DAG.getNode(PPCISD::FRSQRTE, dl,
6789 N->getValueType(0), N->getOperand(0));
6790 DCI.AddToWorklist(Est.getNode());
6791
6792 // We now need 0.5*Arg which we can write as (1.5*Arg - Arg) so that
6793 // this entire sequence requires only one FP constant.
6794 SDValue HalfArg = DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6795 FPThreeHalfs, N->getOperand(0));
6796 DCI.AddToWorklist(HalfArg.getNode());
6797
6798 HalfArg = DAG.getNode(ISD::FSUB, dl, N->getValueType(0),
6799 HalfArg, N->getOperand(0));
6800 DCI.AddToWorklist(HalfArg.getNode());
6801
6802 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
6803 for (int i = 0; i < Iterations; ++i) {
6804 SDValue NewEst = DAG.getNode(ISD::FMUL, dl,
6805 N->getValueType(0), Est, Est);
6806 DCI.AddToWorklist(NewEst.getNode());
6807
6808 NewEst = DAG.getNode(ISD::FMUL, dl,
6809 N->getValueType(0), HalfArg, NewEst);
6810 DCI.AddToWorklist(NewEst.getNode());
6811
6812 NewEst = DAG.getNode(ISD::FSUB, dl,
6813 N->getValueType(0), FPThreeHalfs, NewEst);
6814 DCI.AddToWorklist(NewEst.getNode());
6815
6816 Est = DAG.getNode(ISD::FMUL, dl,
6817 N->getValueType(0), Est, NewEst);
6818 DCI.AddToWorklist(Est.getNode());
6819 }
6820
6821 return Est;
6822 }
6823
6824 return SDValue();
6825}
6826
Duncan Sands25cf2272008-11-24 14:53:14 +00006827SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6828 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006829 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006830 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006831 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006832 switch (N->getOpcode()) {
6833 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006834 case PPCISD::SHL:
6835 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006836 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006837 return N->getOperand(0);
6838 }
6839 break;
6840 case PPCISD::SRL:
6841 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006842 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006843 return N->getOperand(0);
6844 }
6845 break;
6846 case PPCISD::SRA:
6847 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006848 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006849 C->isAllOnesValue()) // -1 >>s V -> -1.
6850 return N->getOperand(0);
6851 }
6852 break;
Hal Finkel827307b2013-04-03 04:01:11 +00006853 case ISD::FDIV: {
6854 assert(TM.Options.UnsafeFPMath &&
6855 "Reciprocal estimates require UnsafeFPMath");
Scott Michelfdc40a02009-02-17 22:15:04 +00006856
Hal Finkel827307b2013-04-03 04:01:11 +00006857 if (N->getOperand(1).getOpcode() == ISD::FSQRT) {
6858 SDValue RV = DAGCombineFastRecipFSQRT(N->getOperand(1).getNode(), DCI);
6859 if (RV.getNode() != 0) {
6860 DCI.AddToWorklist(RV.getNode());
6861 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6862 N->getOperand(0), RV);
6863 }
6864 }
6865
6866 SDValue RV = DAGCombineFastRecip(N, DCI);
6867 if (RV.getNode() != 0) {
6868 DCI.AddToWorklist(RV.getNode());
6869 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6870 N->getOperand(0), RV);
6871 }
6872
6873 }
6874 break;
6875 case ISD::FSQRT: {
6876 assert(TM.Options.UnsafeFPMath &&
6877 "Reciprocal estimates require UnsafeFPMath");
6878
6879 // Compute this as 1/(1/sqrt(X)), which is the reciprocal of the
6880 // reciprocal sqrt.
6881 SDValue RV = DAGCombineFastRecipFSQRT(N, DCI);
6882 if (RV.getNode() != 0) {
6883 DCI.AddToWorklist(RV.getNode());
6884 RV = DAGCombineFastRecip(RV.getNode(), DCI, false);
6885 if (RV.getNode() != 0)
6886 return RV;
6887 }
6888
6889 }
6890 break;
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006891 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006892 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006893 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6894 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6895 // We allow the src/dst to be either f32/f64, but the intermediate
6896 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006897 if (N->getOperand(0).getValueType() == MVT::i64 &&
6898 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006899 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006900 if (Val.getValueType() == MVT::f32) {
6901 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006902 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006903 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006904
Owen Anderson825b72b2009-08-11 20:47:22 +00006905 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006906 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006907 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006908 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006909 if (N->getValueType(0) == MVT::f32) {
6910 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006911 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006912 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006913 }
6914 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006915 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006916 // If the intermediate type is i32, we can avoid the load/store here
6917 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006918 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006919 }
6920 }
6921 break;
Chris Lattner51269842006-03-01 05:50:56 +00006922 case ISD::STORE:
6923 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6924 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006925 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006926 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006927 N->getOperand(1).getValueType() == MVT::i32 &&
6928 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006929 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006930 if (Val.getValueType() == MVT::f32) {
6931 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006932 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006933 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006934 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006935 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006936
Hal Finkelf170cc92013-04-01 15:37:53 +00006937 SDValue Ops[] = {
6938 N->getOperand(0), Val, N->getOperand(2),
6939 DAG.getValueType(N->getOperand(1).getValueType())
6940 };
6941
6942 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
6943 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
6944 cast<StoreSDNode>(N)->getMemoryVT(),
6945 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greifba36cb52008-08-28 21:40:38 +00006946 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006947 return Val;
6948 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006949
Chris Lattnerd9989382006-07-10 20:56:58 +00006950 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006951 if (cast<StoreSDNode>(N)->isUnindexed() &&
6952 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006953 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006954 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkelefdd4672013-03-28 19:25:55 +00006955 N->getOperand(1).getValueType() == MVT::i16 ||
6956 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00006957 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00006958 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00006959 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006960 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006961 if (BSwapOp.getValueType() == MVT::i16)
6962 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006963
Dan Gohmanc76909a2009-09-25 20:36:54 +00006964 SDValue Ops[] = {
6965 N->getOperand(0), BSwapOp, N->getOperand(2),
6966 DAG.getValueType(N->getOperand(1).getValueType())
6967 };
6968 return
6969 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6970 Ops, array_lengthof(Ops),
6971 cast<StoreSDNode>(N)->getMemoryVT(),
6972 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006973 }
6974 break;
6975 case ISD::BSWAP:
6976 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006977 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006978 N->getOperand(0).hasOneUse() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00006979 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
6980 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00006981 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00006982 N->getValueType(0) == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00006983 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006984 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006985 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006986 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006987 LD->getChain(), // Chain
6988 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006989 DAG.getValueType(N->getValueType(0)) // VT
6990 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006991 SDValue BSLoad =
6992 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkelefdd4672013-03-28 19:25:55 +00006993 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
6994 MVT::i64 : MVT::i32, MVT::Other),
Hal Finkelb52980b2013-03-28 19:43:12 +00006995 Ops, 3, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006996
Scott Michelfdc40a02009-02-17 22:15:04 +00006997 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006998 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006999 if (N->getValueType(0) == MVT::i16)
7000 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00007001
Chris Lattnerd9989382006-07-10 20:56:58 +00007002 // First, combine the bswap away. This makes the value produced by the
7003 // load dead.
7004 DCI.CombineTo(N, ResVal);
7005
7006 // Next, combine the load away, we give it a bogus result value but a real
7007 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00007008 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00007009
Chris Lattnerd9989382006-07-10 20:56:58 +00007010 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00007011 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00007012 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007013
Chris Lattner51269842006-03-01 05:50:56 +00007014 break;
Chris Lattner4468c222006-03-31 06:02:07 +00007015 case PPCISD::VCMP: {
7016 // If a VCMPo node already exists with exactly the same operands as this
7017 // node, use its result instead of this node (VCMPo computes both a CR6 and
7018 // a normal output).
7019 //
7020 if (!N->getOperand(0).hasOneUse() &&
7021 !N->getOperand(1).hasOneUse() &&
7022 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00007023
Chris Lattner4468c222006-03-31 06:02:07 +00007024 // Scan all of the users of the LHS, looking for VCMPo's that match.
7025 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007026
Gabor Greifba36cb52008-08-28 21:40:38 +00007027 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00007028 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
7029 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00007030 if (UI->getOpcode() == PPCISD::VCMPo &&
7031 UI->getOperand(1) == N->getOperand(1) &&
7032 UI->getOperand(2) == N->getOperand(2) &&
7033 UI->getOperand(0) == N->getOperand(0)) {
7034 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00007035 break;
7036 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007037
Chris Lattner00901202006-04-18 18:28:22 +00007038 // If there is no VCMPo node, or if the flag value has a single use, don't
7039 // transform this.
7040 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
7041 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007042
7043 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00007044 // chain, this transformation is more complex. Note that multiple things
7045 // could use the value result, which we should ignore.
7046 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007047 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00007048 FlagUser == 0; ++UI) {
7049 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00007050 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00007051 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00007052 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00007053 FlagUser = User;
7054 break;
7055 }
7056 }
7057 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007058
Chris Lattner00901202006-04-18 18:28:22 +00007059 // If the user is a MFCR instruction, we know this is safe. Otherwise we
7060 // give up for right now.
7061 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00007062 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00007063 }
7064 break;
7065 }
Chris Lattner90564f22006-04-18 17:59:36 +00007066 case ISD::BR_CC: {
7067 // If this is a branch on an altivec predicate comparison, lower this so
7068 // that we don't have to do a MFCR: instead, branch directly on CR6. This
7069 // lowering is done pre-legalize, because the legalizer lowers the predicate
7070 // compare down to code that is difficult to reassemble.
7071 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00007072 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00007073 int CompareOpc;
7074 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00007075
Chris Lattner90564f22006-04-18 17:59:36 +00007076 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
7077 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
7078 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
7079 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007080
Chris Lattner90564f22006-04-18 17:59:36 +00007081 // If this is a comparison against something other than 0/1, then we know
7082 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007083 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00007084 if (Val != 0 && Val != 1) {
7085 if (CC == ISD::SETEQ) // Cond never true, remove branch.
7086 return N->getOperand(0);
7087 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00007088 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00007089 N->getOperand(0), N->getOperand(4));
7090 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007091
Chris Lattner90564f22006-04-18 17:59:36 +00007092 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00007093
Chris Lattner90564f22006-04-18 17:59:36 +00007094 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00007095 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00007096 LHS.getOperand(2), // LHS of compare
7097 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00007098 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00007099 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00007100 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00007101 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00007102
Chris Lattner90564f22006-04-18 17:59:36 +00007103 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007104 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007105 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00007106 default: // Can't happen, don't crash on invalid number though.
7107 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007108 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00007109 break;
7110 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007111 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00007112 break;
7113 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007114 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00007115 break;
7116 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007117 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00007118 break;
7119 }
7120
Owen Anderson825b72b2009-08-11 20:47:22 +00007121 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
7122 DAG.getConstant(CompOpc, MVT::i32),
7123 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00007124 N->getOperand(4), CompNode.getValue(1));
7125 }
7126 break;
7127 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007128 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007129
Dan Gohman475871a2008-07-27 21:46:04 +00007130 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007131}
7132
Chris Lattner1a635d62006-04-14 06:01:58 +00007133//===----------------------------------------------------------------------===//
7134// Inline Assembly Support
7135//===----------------------------------------------------------------------===//
7136
Dan Gohman475871a2008-07-27 21:46:04 +00007137void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00007138 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007139 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007140 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007141 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00007142 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007143 switch (Op.getOpcode()) {
7144 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00007145 case PPCISD::LBRX: {
7146 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00007147 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00007148 KnownZero = 0xFFFF0000;
7149 break;
7150 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007151 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007152 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007153 default: break;
7154 case Intrinsic::ppc_altivec_vcmpbfp_p:
7155 case Intrinsic::ppc_altivec_vcmpeqfp_p:
7156 case Intrinsic::ppc_altivec_vcmpequb_p:
7157 case Intrinsic::ppc_altivec_vcmpequh_p:
7158 case Intrinsic::ppc_altivec_vcmpequw_p:
7159 case Intrinsic::ppc_altivec_vcmpgefp_p:
7160 case Intrinsic::ppc_altivec_vcmpgtfp_p:
7161 case Intrinsic::ppc_altivec_vcmpgtsb_p:
7162 case Intrinsic::ppc_altivec_vcmpgtsh_p:
7163 case Intrinsic::ppc_altivec_vcmpgtsw_p:
7164 case Intrinsic::ppc_altivec_vcmpgtub_p:
7165 case Intrinsic::ppc_altivec_vcmpgtuh_p:
7166 case Intrinsic::ppc_altivec_vcmpgtuw_p:
7167 KnownZero = ~1U; // All bits but the low one are known to be zero.
7168 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007169 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007170 }
7171 }
7172}
7173
7174
Chris Lattner4234f572007-03-25 02:14:49 +00007175/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007176/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00007177PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00007178PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
7179 if (Constraint.size() == 1) {
7180 switch (Constraint[0]) {
7181 default: break;
7182 case 'b':
7183 case 'r':
7184 case 'f':
7185 case 'v':
7186 case 'y':
7187 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00007188 case 'Z':
7189 // FIXME: While Z does indicate a memory constraint, it specifically
7190 // indicates an r+r address (used in conjunction with the 'y' modifier
7191 // in the replacement string). Currently, we're forcing the base
7192 // register to be r0 in the asm printer (which is interpreted as zero)
7193 // and forming the complete address in the second register. This is
7194 // suboptimal.
7195 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00007196 }
7197 }
7198 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007199}
7200
John Thompson44ab89e2010-10-29 17:29:13 +00007201/// Examine constraint type and operand type and determine a weight value.
7202/// This object must already have been set up with the operand type
7203/// and the current alternative constraint selected.
7204TargetLowering::ConstraintWeight
7205PPCTargetLowering::getSingleConstraintMatchWeight(
7206 AsmOperandInfo &info, const char *constraint) const {
7207 ConstraintWeight weight = CW_Invalid;
7208 Value *CallOperandVal = info.CallOperandVal;
7209 // If we don't have a value, we can't do a match,
7210 // but allow it at the lowest weight.
7211 if (CallOperandVal == NULL)
7212 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007213 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00007214 // Look at the constraint type.
7215 switch (*constraint) {
7216 default:
7217 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
7218 break;
7219 case 'b':
7220 if (type->isIntegerTy())
7221 weight = CW_Register;
7222 break;
7223 case 'f':
7224 if (type->isFloatTy())
7225 weight = CW_Register;
7226 break;
7227 case 'd':
7228 if (type->isDoubleTy())
7229 weight = CW_Register;
7230 break;
7231 case 'v':
7232 if (type->isVectorTy())
7233 weight = CW_Register;
7234 break;
7235 case 'y':
7236 weight = CW_Register;
7237 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00007238 case 'Z':
7239 weight = CW_Memory;
7240 break;
John Thompson44ab89e2010-10-29 17:29:13 +00007241 }
7242 return weight;
7243}
7244
Scott Michelfdc40a02009-02-17 22:15:04 +00007245std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00007246PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00007247 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00007248 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00007249 // GCC RS6000 Constraint Letters
7250 switch (Constraint[0]) {
7251 case 'b': // R1-R31
Hal Finkela548afc2013-03-19 18:51:05 +00007252 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
7253 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
7254 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007255 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00007256 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00007257 return std::make_pair(0U, &PPC::G8RCRegClass);
7258 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007259 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00007260 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00007261 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00007262 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00007263 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007264 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007265 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00007266 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007267 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00007268 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007269 }
7270 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007271
Chris Lattner331d1bc2006-11-02 01:44:04 +00007272 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007273}
Chris Lattner763317d2006-02-07 00:47:13 +00007274
Chris Lattner331d1bc2006-11-02 01:44:04 +00007275
Chris Lattner48884cd2007-08-25 00:47:38 +00007276/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00007277/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00007278void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00007279 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00007280 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00007281 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007282 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00007283
Eric Christopher100c8332011-06-02 23:16:42 +00007284 // Only support length 1 constraints.
7285 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00007286
Eric Christopher100c8332011-06-02 23:16:42 +00007287 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00007288 switch (Letter) {
7289 default: break;
7290 case 'I':
7291 case 'J':
7292 case 'K':
7293 case 'L':
7294 case 'M':
7295 case 'N':
7296 case 'O':
7297 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00007298 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00007299 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007300 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00007301 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007302 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00007303 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007304 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007305 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007306 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007307 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
7308 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007309 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007310 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007311 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007312 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007313 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007314 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007315 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007316 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007317 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00007318 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007319 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007320 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007321 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00007322 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007323 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007324 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007325 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007326 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007327 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007328 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007329 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007330 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007331 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007332 }
7333 break;
7334 }
7335 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007336
Gabor Greifba36cb52008-08-28 21:40:38 +00007337 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00007338 Ops.push_back(Result);
7339 return;
7340 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007341
Chris Lattner763317d2006-02-07 00:47:13 +00007342 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00007343 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00007344}
Evan Chengc4c62572006-03-13 23:20:37 +00007345
Chris Lattnerc9addb72007-03-30 23:15:24 +00007346// isLegalAddressingMode - Return true if the addressing mode represented
7347// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007348bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007349 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00007350 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00007351
Chris Lattnerc9addb72007-03-30 23:15:24 +00007352 // PPC allows a sign-extended 16-bit immediate field.
7353 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
7354 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007355
Chris Lattnerc9addb72007-03-30 23:15:24 +00007356 // No global is ever allowed as a base.
7357 if (AM.BaseGV)
7358 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007359
7360 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007361 switch (AM.Scale) {
7362 case 0: // "r+i" or just "i", depending on HasBaseReg.
7363 break;
7364 case 1:
7365 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
7366 return false;
7367 // Otherwise we have r+r or r+i.
7368 break;
7369 case 2:
7370 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
7371 return false;
7372 // Allow 2*r as r+r.
7373 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00007374 default:
7375 // No other scales are supported.
7376 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007377 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007378
Chris Lattnerc9addb72007-03-30 23:15:24 +00007379 return true;
7380}
7381
Evan Chengc4c62572006-03-13 23:20:37 +00007382/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00007383/// as the offset of the target addressing mode for load / store of the
7384/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007385bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00007386 // PPC allows a sign-extended 16-bit immediate field.
7387 return (V > -(1 << 16) && V < (1 << 16)-1);
7388}
Reid Spencer3a9ec242006-08-28 01:02:49 +00007389
Craig Topperc89c7442012-03-27 07:21:54 +00007390bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00007391 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00007392}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007393
Dan Gohmand858e902010-04-17 15:26:15 +00007394SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
7395 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007396 MachineFunction &MF = DAG.getMachineFunction();
7397 MachineFrameInfo *MFI = MF.getFrameInfo();
7398 MFI->setReturnAddressIsTaken(true);
7399
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007400 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007401 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00007402
Dale Johannesen08673d22010-05-03 22:59:34 +00007403 // Make sure the function does not optimize away the store of the RA to
7404 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00007405 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00007406 FuncInfo->setLRStoreRequired();
7407 bool isPPC64 = PPCSubTarget.isPPC64();
7408 bool isDarwinABI = PPCSubTarget.isDarwinABI();
7409
7410 if (Depth > 0) {
7411 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7412 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007413
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00007414 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00007415 isPPC64? MVT::i64 : MVT::i32);
7416 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
7417 DAG.getNode(ISD::ADD, dl, getPointerTy(),
7418 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007419 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007420 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00007421
Chris Lattner3fc027d2007-12-08 06:59:59 +00007422 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00007423 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00007424 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007425 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00007426}
7427
Dan Gohmand858e902010-04-17 15:26:15 +00007428SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
7429 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00007430 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007431 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007432
Owen Andersone50ed302009-08-10 22:56:29 +00007433 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00007434 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00007435
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007436 MachineFunction &MF = DAG.getMachineFunction();
7437 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00007438 MFI->setFrameAddressIsTaken(true);
Hal Finkele9cc0a02013-03-21 19:03:19 +00007439
7440 // Naked functions never have a frame pointer, and so we use r1. For all
7441 // other functions, this decision must be delayed until during PEI.
7442 unsigned FrameReg;
7443 if (MF.getFunction()->getAttributes().hasAttribute(
7444 AttributeSet::FunctionIndex, Attribute::Naked))
7445 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
7446 else
7447 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
7448
Dale Johannesen08673d22010-05-03 22:59:34 +00007449 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
7450 PtrVT);
7451 while (Depth--)
7452 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007453 FrameAddr, MachinePointerInfo(), false, false,
7454 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007455 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007456}
Dan Gohman54aeea32008-10-21 03:41:46 +00007457
7458bool
7459PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7460 // The PowerPC target isn't yet aware of offsets.
7461 return false;
7462}
Tilmann Schellerffd02002009-07-03 06:45:56 +00007463
Evan Cheng42642d02010-04-01 20:10:42 +00007464/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00007465/// and store operations as a result of memset, memcpy, and memmove
7466/// lowering. If DstAlign is zero that means it's safe to destination
7467/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
7468/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00007469/// probably because the source does not need to be loaded. If 'IsMemset' is
7470/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
7471/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
7472/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00007473/// It returns EVT::Other if the type should be determined using generic
7474/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00007475EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
7476 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00007477 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00007478 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00007479 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00007480 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007481 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007482 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00007483 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007484 }
7485}
Hal Finkel3f31d492012-04-01 19:23:08 +00007486
Hal Finkel2d37f7b2013-03-15 15:27:13 +00007487bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
7488 bool *Fast) const {
7489 if (DisablePPCUnaligned)
7490 return false;
7491
7492 // PowerPC supports unaligned memory access for simple non-vector types.
7493 // Although accessing unaligned addresses is not as efficient as accessing
7494 // aligned addresses, it is generally more efficient than manual expansion,
7495 // and generally only traps for software emulation when crossing page
7496 // boundaries.
7497
7498 if (!VT.isSimple())
7499 return false;
7500
7501 if (VT.getSimpleVT().isVector())
7502 return false;
7503
7504 if (VT == MVT::ppcf128)
7505 return false;
7506
7507 if (Fast)
7508 *Fast = true;
7509
7510 return true;
7511}
7512
Hal Finkel070b8db2012-06-22 00:49:52 +00007513/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
7514/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
7515/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
7516/// is expanded to mul + add.
7517bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
7518 if (!VT.isSimple())
7519 return false;
7520
7521 switch (VT.getSimpleVT().SimpleTy) {
7522 case MVT::f32:
7523 case MVT::f64:
7524 case MVT::v4f32:
7525 return true;
7526 default:
7527 break;
7528 }
7529
7530 return false;
7531}
7532
Hal Finkel3f31d492012-04-01 19:23:08 +00007533Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007534 if (DisableILPPref)
7535 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00007536
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007537 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00007538}
7539