blob: debcec2179bfc111f4ff3101231ba429925e5b0d [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
12//
13//===----------------------------------------------------------------------===//
14
15include "PPCInstrFormats.td"
16
17//===----------------------------------------------------------------------===//
18// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Bill Wendling7173da52007-11-13 09:19:02 +000023def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
24def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
25 SDTCisVT<1, i32> ]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026def SDT_PPCvperm : SDTypeProfile<1, 3, [
27 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
28]>;
29
30def SDT_PPCvcmp : SDTypeProfile<1, 3, [
31 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
32]>;
33
34def SDT_PPCcondbr : SDTypeProfile<0, 3, [
35 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
36]>;
37
38def SDT_PPClbrx : SDTypeProfile<1, 3, [
39 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
40]>;
41def SDT_PPCstbrx : SDTypeProfile<0, 4, [
42 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
43]>;
44
Evan Chengaf964df2008-07-12 02:23:19 +000045def SDT_PPClarx : SDTypeProfile<1, 1, [
46 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng4df1f9d2008-04-19 01:30:48 +000047]>;
Evan Chengaf964df2008-07-12 02:23:19 +000048def SDT_PPCstcx : SDTypeProfile<0, 2, [
49 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng4df1f9d2008-04-19 01:30:48 +000050]>;
51
Arnold Schwaighofera0032722008-04-30 09:16:33 +000052def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
53 SDTCisPtrTy<0>, SDTCisVT<1, i32>
54]>;
55
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056//===----------------------------------------------------------------------===//
57// PowerPC specific DAG Nodes.
58//
59
60def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
61def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
62def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattneref8d6082008-01-06 06:44:58 +000063def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
64 [SDNPHasChain, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000065
Dale Johannesen3d8578b2007-10-10 01:01:31 +000066// This sequence is used for long double->int conversions. It changes the
67// bits in the FPSCR which is not modelled.
68def PPCmffs : SDNode<"PPCISD::MFFS", SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>,
69 [SDNPOutFlag]>;
70def PPCmtfsb0 : SDNode<"PPCISD::MTFSB0", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
71 [SDNPInFlag, SDNPOutFlag]>;
72def PPCmtfsb1 : SDNode<"PPCISD::MTFSB1", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
73 [SDNPInFlag, SDNPOutFlag]>;
74def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp,
75 [SDNPInFlag, SDNPOutFlag]>;
76def PPCmtfsf : SDNode<"PPCISD::MTFSF", SDTypeProfile<1, 3,
77 [SDTCisVT<0, f64>, SDTCisInt<1>, SDTCisVT<2, f64>,
78 SDTCisVT<3, f64>]>,
79 [SDNPInFlag]>;
80
Dan Gohmanf17a25c2007-07-18 16:29:46 +000081def PPCfsel : SDNode<"PPCISD::FSEL",
82 // Type constraint for fsel.
83 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
84 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
85
86def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
87def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
88def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
89def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
90
91def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
92
93// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
94// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattnerdfebab92008-03-07 20:18:24 +000095def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
96def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
97def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000098
99def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
Chris Lattneref8d6082008-01-06 06:44:58 +0000100def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore,
101 [SDNPHasChain, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000102
103// These are target-independent nodes, but have target-specific formats.
Bill Wendling7173da52007-11-13 09:19:02 +0000104def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendling7173da52007-11-13 09:19:02 +0000106def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Bill Wendling22f8deb2007-11-13 00:44:25 +0000107 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108
109def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
110def PPCcall_Macho : SDNode<"PPCISD::CALL_Macho", SDT_PPCCall,
111 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
112def PPCcall_ELF : SDNode<"PPCISD::CALL_ELF", SDT_PPCCall,
113 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
114def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
115 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner3d254552008-01-15 22:02:54 +0000116def PPCbctrl_Macho : SDNode<"PPCISD::BCTRL_Macho", SDTNone,
Bill Wendling6c02cd22008-02-27 06:33:05 +0000117 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000118
Chris Lattner3d254552008-01-15 22:02:54 +0000119def PPCbctrl_ELF : SDNode<"PPCISD::BCTRL_ELF", SDTNone,
Bill Wendling6c02cd22008-02-27 06:33:05 +0000120 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000121
Chris Lattner3d254552008-01-15 22:02:54 +0000122def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Bill Wendling6c02cd22008-02-27 06:33:05 +0000123 [SDNPHasChain, SDNPOptInFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000125def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
126 [SDNPHasChain, SDNPOptInFlag]>;
127
128def PPCtailcall : SDNode<"PPCISD::TAILCALL", SDT_PPCCall,
129 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
130
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000131def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
132def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
133
134def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
135 [SDNPHasChain, SDNPOptInFlag]>;
136
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000137def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
138 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattneref8d6082008-01-06 06:44:58 +0000139def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
140 [SDNPHasChain, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000141
Evan Chengaf964df2008-07-12 02:23:19 +0000142// Instructions to support atomic operations
Evan Cheng0589b512008-04-19 02:30:38 +0000143def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
144 [SDNPHasChain, SDNPMayLoad]>;
145def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
146 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng4df1f9d2008-04-19 01:30:48 +0000147
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000148// Instructions to support dynamic alloca.
149def SDTDynOp : SDTypeProfile<1, 2, []>;
150def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
151
152//===----------------------------------------------------------------------===//
153// PowerPC specific transformation functions and pattern fragments.
154//
155
156def SHL32 : SDNodeXForm<imm, [{
157 // Transformation function: 31 - imm
158 return getI32Imm(31 - N->getValue());
159}]>;
160
161def SRL32 : SDNodeXForm<imm, [{
162 // Transformation function: 32 - imm
163 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
164}]>;
165
166def LO16 : SDNodeXForm<imm, [{
167 // Transformation function: get the low 16 bits.
168 return getI32Imm((unsigned short)N->getValue());
169}]>;
170
171def HI16 : SDNodeXForm<imm, [{
172 // Transformation function: shift the immediate value down into the low bits.
173 return getI32Imm((unsigned)N->getValue() >> 16);
174}]>;
175
176def HA16 : SDNodeXForm<imm, [{
177 // Transformation function: shift the immediate value down into the low bits.
178 signed int Val = N->getValue();
179 return getI32Imm((Val - (signed short)Val) >> 16);
180}]>;
181def MB : SDNodeXForm<imm, [{
182 // Transformation function: get the start bit of a mask
183 unsigned mb, me;
184 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
185 return getI32Imm(mb);
186}]>;
187
188def ME : SDNodeXForm<imm, [{
189 // Transformation function: get the end bit of a mask
190 unsigned mb, me;
191 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
192 return getI32Imm(me);
193}]>;
194def maskimm32 : PatLeaf<(imm), [{
195 // maskImm predicate - True if immediate is a run of ones.
196 unsigned mb, me;
197 if (N->getValueType(0) == MVT::i32)
198 return isRunOfOnes((unsigned)N->getValue(), mb, me);
199 else
200 return false;
201}]>;
202
203def immSExt16 : PatLeaf<(imm), [{
204 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
205 // field. Used by instructions like 'addi'.
206 if (N->getValueType(0) == MVT::i32)
207 return (int32_t)N->getValue() == (short)N->getValue();
208 else
209 return (int64_t)N->getValue() == (short)N->getValue();
210}]>;
211def immZExt16 : PatLeaf<(imm), [{
212 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
213 // field. Used by instructions like 'ori'.
214 return (uint64_t)N->getValue() == (unsigned short)N->getValue();
215}], LO16>;
216
217// imm16Shifted* - These match immediates where the low 16-bits are zero. There
218// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
219// identical in 32-bit mode, but in 64-bit mode, they return true if the
220// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
221// clear).
222def imm16ShiftedZExt : PatLeaf<(imm), [{
223 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
224 // immediate are set. Used by instructions like 'xoris'.
225 return (N->getValue() & ~uint64_t(0xFFFF0000)) == 0;
226}], HI16>;
227
228def imm16ShiftedSExt : PatLeaf<(imm), [{
229 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
230 // immediate are set. Used by instructions like 'addis'. Identical to
231 // imm16ShiftedZExt in 32-bit mode.
232 if (N->getValue() & 0xFFFF) return false;
233 if (N->getValueType(0) == MVT::i32)
234 return true;
235 // For 64-bit, make sure it is sext right.
236 return N->getValue() == (uint64_t)(int)N->getValue();
237}], HI16>;
238
239
240//===----------------------------------------------------------------------===//
241// PowerPC Flag Definitions.
242
243class isPPC64 { bit PPC64 = 1; }
244class isDOT {
245 list<Register> Defs = [CR0];
246 bit RC = 1;
247}
248
249class RegConstraint<string C> {
250 string Constraints = C;
251}
252class NoEncode<string E> {
253 string DisableEncoding = E;
254}
255
256
257//===----------------------------------------------------------------------===//
258// PowerPC Operand Definitions.
259
260def s5imm : Operand<i32> {
261 let PrintMethod = "printS5ImmOperand";
262}
263def u5imm : Operand<i32> {
264 let PrintMethod = "printU5ImmOperand";
265}
266def u6imm : Operand<i32> {
267 let PrintMethod = "printU6ImmOperand";
268}
269def s16imm : Operand<i32> {
270 let PrintMethod = "printS16ImmOperand";
271}
272def u16imm : Operand<i32> {
273 let PrintMethod = "printU16ImmOperand";
274}
275def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
276 let PrintMethod = "printS16X4ImmOperand";
277}
278def target : Operand<OtherVT> {
279 let PrintMethod = "printBranchOperand";
280}
281def calltarget : Operand<iPTR> {
282 let PrintMethod = "printCallOperand";
283}
284def aaddr : Operand<iPTR> {
285 let PrintMethod = "printAbsAddrOperand";
286}
287def piclabel: Operand<iPTR> {
288 let PrintMethod = "printPICLabel";
289}
290def symbolHi: Operand<i32> {
291 let PrintMethod = "printSymbolHi";
292}
293def symbolLo: Operand<i32> {
294 let PrintMethod = "printSymbolLo";
295}
296def crbitm: Operand<i8> {
297 let PrintMethod = "printcrbitm";
298}
299// Address operands
300def memri : Operand<iPTR> {
301 let PrintMethod = "printMemRegImm";
302 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
303}
304def memrr : Operand<iPTR> {
305 let PrintMethod = "printMemRegReg";
306 let MIOperandInfo = (ops ptr_rc, ptr_rc);
307}
308def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
309 let PrintMethod = "printMemRegImmShifted";
310 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
311}
312
313// PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg
314// that doesn't matter.
315def pred : PredicateOperand<OtherVT, (ops imm, CRRC),
Nate Begeman78297d82008-02-13 02:58:33 +0000316 (ops (i32 20), (i32 zero_reg))> {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000317 let PrintMethod = "printPredicateOperand";
318}
319
320// Define PowerPC specific addressing mode.
321def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
322def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
323def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
324def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
325
326/// This is just the offset part of iaddr, used for preinc.
327def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
328
329//===----------------------------------------------------------------------===//
330// PowerPC Instruction Predicate Definitions.
331def FPContractions : Predicate<"!NoExcessFPPrecision">;
Evan Cheng9d99c5e2007-10-23 06:42:42 +0000332def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
333def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334
335
336//===----------------------------------------------------------------------===//
337// PowerPC Instruction Definitions.
338
339// Pseudo-instructions:
340
341let hasCtrlDep = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000342let Defs = [R1], Uses = [R1] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000343def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000344 "${:comment} ADJCALLSTACKDOWN",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000345 [(callseq_start imm:$amt)]>;
Bill Wendling22f8deb2007-11-13 00:44:25 +0000346def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000347 "${:comment} ADJCALLSTACKUP",
Bill Wendling22f8deb2007-11-13 00:44:25 +0000348 [(callseq_end imm:$amt1, imm:$amt2)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000349}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000350
Evan Chengb783fa32007-07-19 01:14:50 +0000351def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000352 "UPDATE_VRSAVE $rD, $rS", []>;
353}
354
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000355let Defs = [R1], Uses = [R1] in
Evan Chengb783fa32007-07-19 01:14:50 +0000356def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357 "${:comment} DYNALLOC $result, $negsize, $fpsi",
358 [(set GPRC:$result,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000359 (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000360
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000361// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
362// scheduler into a branch sequence.
363let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
364 PPC970_Single = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000365 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond, GPRC:$T, GPRC:$F,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000366 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
367 []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000368 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond, G8RC:$T, G8RC:$F,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
370 []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000371 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000372 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
373 []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000374 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000375 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
376 []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000377 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000378 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
379 []>;
380}
381
Bill Wendlinga1877c52008-03-03 22:19:16 +0000382// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
383// scavenge a register for it.
384def SPILL_CR : Pseudo<(outs), (ins GPRC:$cond, memri:$F),
385 "${:comment} SPILL_CR $cond $F", []>;
386
Evan Cheng37e7c752007-07-21 00:34:19 +0000387let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000388 let isReturn = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000389 def BLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$p),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000390 "b${p:cc}lr ${p:reg}", BrB,
391 [(retflag)]>;
Owen Andersonf8053082007-11-12 07:39:39 +0000392 let isBranch = 1, isIndirectBranch = 1 in
393 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000394}
395
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000396let Defs = [LR] in
Evan Chengb783fa32007-07-19 01:14:50 +0000397 def MovePCtoLR : Pseudo<(outs), (ins piclabel:$label), "bl $label", []>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000398 PPC970_Unit_BRU;
399
Evan Cheng37e7c752007-07-21 00:34:19 +0000400let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000401 let isBarrier = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000402 def B : IForm<18, 0, 0, (outs), (ins target:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000403 "b $dst", BrB,
404 [(br bb:$dst)]>;
405 }
406
407 // BCC represents an arbitrary conditional branch on a predicate.
408 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
409 // a two-value operand where a dag node expects two operands. :(
Evan Chengb783fa32007-07-19 01:14:50 +0000410 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, target:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000411 "b${cond:cc} ${cond:reg}, $dst"
412 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
413}
414
415// Macho ABI Calls.
Evan Cheng37e7c752007-07-21 00:34:19 +0000416let isCall = 1, PPC970_Unit = 7,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000417 // All calls clobber the non-callee saved registers...
418 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
419 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
420 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
421 LR,CTR,
Nicolas Geoffrayd01feb22008-03-10 14:12:10 +0000422 CR0,CR1,CR5,CR6,CR7,
423 CR0LT,CR0GT,CR0EQ,CR0UN,CR1LT,CR1GT,CR1EQ,CR1UN,CR5LT,CR5GT,CR5EQ,
424 CR5UN,CR6LT,CR6GT,CR6EQ,CR6UN,CR7LT,CR7GT,CR7EQ,CR7UN] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000425 // Convenient aliases for call instructions
426 def BL_Macho : IForm<18, 0, 1,
Evan Chengb783fa32007-07-19 01:14:50 +0000427 (outs), (ins calltarget:$func, variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000428 "bl $func", BrB, []>; // See Pat patterns below.
429 def BLA_Macho : IForm<18, 1, 1,
Evan Chengb783fa32007-07-19 01:14:50 +0000430 (outs), (ins aaddr:$func, variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000431 "bla $func", BrB, [(PPCcall_Macho (i32 imm:$func))]>;
432 def BCTRL_Macho : XLForm_2_ext<19, 528, 20, 0, 1,
Evan Chengb783fa32007-07-19 01:14:50 +0000433 (outs), (ins variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000434 "bctrl", BrB,
Evan Cheng9d99c5e2007-10-23 06:42:42 +0000435 [(PPCbctrl_Macho)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000436}
437
438// ELF ABI Calls.
Evan Cheng37e7c752007-07-21 00:34:19 +0000439let isCall = 1, PPC970_Unit = 7,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000440 // All calls clobber the non-callee saved registers...
441 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
442 F0,F1,F2,F3,F4,F5,F6,F7,F8,
443 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
444 LR,CTR,
Nicolas Geoffrayd01feb22008-03-10 14:12:10 +0000445 CR0,CR1,CR5,CR6,CR7,
446 CR0LT,CR0GT,CR0EQ,CR0UN,CR1LT,CR1GT,CR1EQ,CR1UN,CR5LT,CR5GT,CR5EQ,
447 CR5UN,CR6LT,CR6GT,CR6EQ,CR6UN,CR7LT,CR7GT,CR7EQ,CR7UN] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000448 // Convenient aliases for call instructions
449 def BL_ELF : IForm<18, 0, 1,
Evan Chengb783fa32007-07-19 01:14:50 +0000450 (outs), (ins calltarget:$func, variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000451 "bl $func", BrB, []>; // See Pat patterns below.
452 def BLA_ELF : IForm<18, 1, 1,
Evan Chengb783fa32007-07-19 01:14:50 +0000453 (outs), (ins aaddr:$func, variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000454 "bla $func", BrB,
455 [(PPCcall_ELF (i32 imm:$func))]>;
456 def BCTRL_ELF : XLForm_2_ext<19, 528, 20, 0, 1,
Evan Chengb783fa32007-07-19 01:14:50 +0000457 (outs), (ins variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000458 "bctrl", BrB,
Evan Cheng9d99c5e2007-10-23 06:42:42 +0000459 [(PPCbctrl_ELF)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000460}
461
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000462
463let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
464def TCRETURNdi :Pseudo< (outs),
465 (ins calltarget:$dst, i32imm:$offset, variable_ops),
466 "#TC_RETURNd $dst $offset",
467 []>;
468
469
470let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
471def TCRETURNai :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset, variable_ops),
472 "#TC_RETURNa $func $offset",
473 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
474
475let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
476def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset, variable_ops),
477 "#TC_RETURNr $dst $offset",
478 []>;
479
480
481let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
482 isIndirectBranch = 1, isCall = 1, isReturn = 1 in
483def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
484 Requires<[In32BitMode]>;
485
486
487
488let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
489 isBarrier = 1, isCall = 1, isReturn = 1 in
490def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
491 "b $dst", BrB,
492 []>;
493
494
495let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
496 isBarrier = 1, isCall = 1, isReturn = 1 in
497def TAILBA : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
498 "ba $dst", BrB,
499 []>;
500
501
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000502// DCB* instructions.
Evan Chengb783fa32007-07-19 01:14:50 +0000503def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000504 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
505 PPC970_DGroup_Single;
Evan Chengb783fa32007-07-19 01:14:50 +0000506def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
508 PPC970_DGroup_Single;
Evan Chengb783fa32007-07-19 01:14:50 +0000509def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000510 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
511 PPC970_DGroup_Single;
Evan Chengb783fa32007-07-19 01:14:50 +0000512def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
514 PPC970_DGroup_Single;
Evan Chengb783fa32007-07-19 01:14:50 +0000515def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000516 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
517 PPC970_DGroup_Single;
Evan Chengb783fa32007-07-19 01:14:50 +0000518def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000519 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
520 PPC970_DGroup_Single;
Evan Chengb783fa32007-07-19 01:14:50 +0000521def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000522 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
523 PPC970_DGroup_Single;
Evan Chengb783fa32007-07-19 01:14:50 +0000524def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000525 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
526 PPC970_DGroup_Single;
527
Evan Chengaf964df2008-07-12 02:23:19 +0000528// Atomic operations
529let usesCustomDAGSchedInserter = 1 in {
530 let Uses = [CR0] in {
531 def ATOMIC_LOAD_ADD_I32 : Pseudo<
532 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
533 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
Dale Johannesencdc7c752008-08-25 21:09:52 +0000534 [(set GPRC:$dst, (atomic_load_add_32 xoaddr:$ptr, GPRC:$incr))]>;
Dale Johannesene6f1e442008-08-22 03:49:10 +0000535 def ATOMIC_CMP_SWAP_I32 : Pseudo<
536 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new),
537 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
538 [(set GPRC:$dst,
Dale Johannesencdc7c752008-08-25 21:09:52 +0000539 (atomic_cmp_swap_32 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
540 def ATOMIC_SWAP_I32 : Pseudo<
541 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new),
542 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
543 [(set GPRC:$dst, (atomic_swap_32 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesene6f1e442008-08-22 03:49:10 +0000544 }
Evan Cheng4df1f9d2008-04-19 01:30:48 +0000545}
546
Evan Chengaf964df2008-07-12 02:23:19 +0000547// Instructions to support atomic operations
548def LWARX : XForm_1<31, 20, (outs GPRC:$rD), (ins memrr:$src),
549 "lwarx $rD, $src", LdStLWARX,
550 [(set GPRC:$rD, (PPClarx xoaddr:$src))]>;
551
552let Defs = [CR0] in
553def STWCX : XForm_1<31, 150, (outs), (ins GPRC:$rS, memrr:$dst),
554 "stwcx. $rS, $dst", LdStSTWCX,
555 [(PPCstcx GPRC:$rS, xoaddr:$dst)]>,
556 isDOT;
557
Nate Begemanf46776e2008-08-11 17:36:31 +0000558let isBarrier = 1, hasCtrlDep = 1 in
559def TRAP : XForm_24<31, 4, (outs), (ins), "trap", LdStGeneral, [(trap)]>;
560
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000561//===----------------------------------------------------------------------===//
562// PPC32 Load Instructions.
563//
564
565// Unindexed (r+i) Loads.
Chris Lattner1a1932c2008-01-06 23:38:27 +0000566let isSimpleLoad = 1, PPC970_Unit = 2 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000567def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000568 "lbz $rD, $src", LdStGeneral,
569 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000570def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000571 "lha $rD, $src", LdStLHA,
572 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
573 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000574def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000575 "lhz $rD, $src", LdStGeneral,
576 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000577def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000578 "lwz $rD, $src", LdStGeneral,
579 [(set GPRC:$rD, (load iaddr:$src))]>;
580
Evan Chengb783fa32007-07-19 01:14:50 +0000581def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000582 "lfs $rD, $src", LdStLFDU,
583 [(set F4RC:$rD, (load iaddr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000584def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000585 "lfd $rD, $src", LdStLFD,
586 [(set F8RC:$rD, (load iaddr:$src))]>;
587
588
589// Unindexed (r+i) Loads with Update (preinc).
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000590def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000591 "lbzu $rD, $addr", LdStGeneral,
592 []>, RegConstraint<"$addr.reg = $ea_result">,
593 NoEncode<"$ea_result">;
594
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000595def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000596 "lhau $rD, $addr", LdStGeneral,
597 []>, RegConstraint<"$addr.reg = $ea_result">,
598 NoEncode<"$ea_result">;
599
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000600def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000601 "lhzu $rD, $addr", LdStGeneral,
602 []>, RegConstraint<"$addr.reg = $ea_result">,
603 NoEncode<"$ea_result">;
604
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000605def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000606 "lwzu $rD, $addr", LdStGeneral,
607 []>, RegConstraint<"$addr.reg = $ea_result">,
608 NoEncode<"$ea_result">;
609
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000610def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000611 "lfs $rD, $addr", LdStLFDU,
612 []>, RegConstraint<"$addr.reg = $ea_result">,
613 NoEncode<"$ea_result">;
614
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000615def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000616 "lfd $rD, $addr", LdStLFD,
617 []>, RegConstraint<"$addr.reg = $ea_result">,
618 NoEncode<"$ea_result">;
619}
620
621// Indexed (r+r) Loads.
622//
Chris Lattner1a1932c2008-01-06 23:38:27 +0000623let isSimpleLoad = 1, PPC970_Unit = 2 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000624def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000625 "lbzx $rD, $src", LdStGeneral,
626 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000627def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000628 "lhax $rD, $src", LdStLHA,
629 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
630 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000631def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000632 "lhzx $rD, $src", LdStGeneral,
633 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000634def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000635 "lwzx $rD, $src", LdStGeneral,
636 [(set GPRC:$rD, (load xaddr:$src))]>;
637
638
Evan Chengb783fa32007-07-19 01:14:50 +0000639def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000640 "lhbrx $rD, $src", LdStGeneral,
641 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i16))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000642def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000643 "lwbrx $rD, $src", LdStGeneral,
644 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i32))]>;
645
Evan Chengb783fa32007-07-19 01:14:50 +0000646def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000647 "lfsx $frD, $src", LdStLFDU,
648 [(set F4RC:$frD, (load xaddr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000649def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000650 "lfdx $frD, $src", LdStLFDU,
651 [(set F8RC:$frD, (load xaddr:$src))]>;
652}
653
654//===----------------------------------------------------------------------===//
655// PPC32 Store Instructions.
656//
657
658// Unindexed (r+i) Stores.
Chris Lattner8f34d942008-01-06 05:53:26 +0000659let PPC970_Unit = 2 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000660def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000661 "stb $rS, $src", LdStGeneral,
662 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000663def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000664 "sth $rS, $src", LdStGeneral,
665 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000666def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000667 "stw $rS, $src", LdStGeneral,
668 [(store GPRC:$rS, iaddr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000669def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000670 "stfs $rS, $dst", LdStUX,
671 [(store F4RC:$rS, iaddr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000672def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000673 "stfd $rS, $dst", LdStUX,
674 [(store F8RC:$rS, iaddr:$dst)]>;
675}
676
677// Unindexed (r+i) Stores with Update (preinc).
Chris Lattner8f34d942008-01-06 05:53:26 +0000678let PPC970_Unit = 2 in {
Evan Chengeface712007-07-20 00:20:46 +0000679def STBU : DForm_1<39, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000680 symbolLo:$ptroff, ptr_rc:$ptrreg),
681 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
682 [(set ptr_rc:$ea_res,
683 (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg,
684 iaddroff:$ptroff))]>,
685 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengeface712007-07-20 00:20:46 +0000686def STHU : DForm_1<45, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000687 symbolLo:$ptroff, ptr_rc:$ptrreg),
688 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
689 [(set ptr_rc:$ea_res,
690 (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg,
691 iaddroff:$ptroff))]>,
692 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengeface712007-07-20 00:20:46 +0000693def STWU : DForm_1<37, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000694 symbolLo:$ptroff, ptr_rc:$ptrreg),
695 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
696 [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg,
697 iaddroff:$ptroff))]>,
698 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengeface712007-07-20 00:20:46 +0000699def STFSU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F4RC:$rS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000700 symbolLo:$ptroff, ptr_rc:$ptrreg),
701 "stfsu $rS, $ptroff($ptrreg)", LdStGeneral,
702 [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg,
703 iaddroff:$ptroff))]>,
704 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengeface712007-07-20 00:20:46 +0000705def STFDU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F8RC:$rS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000706 symbolLo:$ptroff, ptr_rc:$ptrreg),
707 "stfdu $rS, $ptroff($ptrreg)", LdStGeneral,
708 [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg,
709 iaddroff:$ptroff))]>,
710 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
711}
712
713
714// Indexed (r+r) Stores.
715//
Chris Lattner8f34d942008-01-06 05:53:26 +0000716let PPC970_Unit = 2 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000717def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000718 "stbx $rS, $dst", LdStGeneral,
719 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
720 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000721def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000722 "sthx $rS, $dst", LdStGeneral,
723 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
724 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000725def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000726 "stwx $rS, $dst", LdStGeneral,
727 [(store GPRC:$rS, xaddr:$dst)]>,
728 PPC970_DGroup_Cracked;
Chris Lattner8f34d942008-01-06 05:53:26 +0000729
Chris Lattner6887b142008-01-06 08:36:04 +0000730let mayStore = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000731def STWUX : XForm_8<31, 183, (outs), (ins GPRC:$rS, GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000732 "stwux $rS, $rA, $rB", LdStGeneral,
733 []>;
Chris Lattneref8d6082008-01-06 06:44:58 +0000734}
Evan Chengb783fa32007-07-19 01:14:50 +0000735def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000736 "sthbrx $rS, $dst", LdStGeneral,
737 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i16)]>,
738 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000739def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000740 "stwbrx $rS, $dst", LdStGeneral,
741 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i32)]>,
742 PPC970_DGroup_Cracked;
743
Evan Chengb783fa32007-07-19 01:14:50 +0000744def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000745 "stfiwx $frS, $dst", LdStUX,
746 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Chris Lattneref8d6082008-01-06 06:44:58 +0000747
Evan Chengb783fa32007-07-19 01:14:50 +0000748def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000749 "stfsx $frS, $dst", LdStUX,
750 [(store F4RC:$frS, xaddr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000751def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000752 "stfdx $frS, $dst", LdStUX,
753 [(store F8RC:$frS, xaddr:$dst)]>;
754}
755
Dale Johannesen8d4de232008-08-22 17:20:54 +0000756let isBarrier = 1 in
757def SYNC : XForm_24_sync<31, 598, (outs), (ins),
758 "sync", LdStSync,
759 [(int_ppc_sync)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000760
761//===----------------------------------------------------------------------===//
762// PPC32 Arithmetic Instructions.
763//
764
765let PPC970_Unit = 1 in { // FXU Operations.
Evan Chengb783fa32007-07-19 01:14:50 +0000766def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000767 "addi $rD, $rA, $imm", IntGeneral,
768 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000769def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000770 "addic $rD, $rA, $imm", IntGeneral,
771 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
772 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +0000773def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000774 "addic. $rD, $rA, $imm", IntGeneral,
775 []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000776def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC:$rA, symbolHi:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000777 "addis $rD, $rA, $imm", IntGeneral,
778 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000779def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, symbolLo:$sym),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000780 "la $rD, $sym($rA)", IntGeneral,
781 [(set GPRC:$rD, (add GPRC:$rA,
782 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000783def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000784 "mulli $rD, $rA, $imm", IntMulLI,
785 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000786def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000787 "subfic $rD, $rA, $imm", IntGeneral,
788 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Bill Wendlingb958b0d2007-12-07 21:42:31 +0000789
Chris Lattner17dab4a2008-01-10 05:45:39 +0000790let isReMaterializable = 1 in {
Bill Wendlingb958b0d2007-12-07 21:42:31 +0000791 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
792 "li $rD, $imm", IntGeneral,
793 [(set GPRC:$rD, immSExt16:$imm)]>;
794 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
795 "lis $rD, $imm", IntGeneral,
796 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
797}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000798}
799
800let PPC970_Unit = 1 in { // FXU Operations.
Evan Chengb783fa32007-07-19 01:14:50 +0000801def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000802 "andi. $dst, $src1, $src2", IntGeneral,
803 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
804 isDOT;
Evan Chengb783fa32007-07-19 01:14:50 +0000805def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000806 "andis. $dst, $src1, $src2", IntGeneral,
807 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
808 isDOT;
Evan Chengb783fa32007-07-19 01:14:50 +0000809def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000810 "ori $dst, $src1, $src2", IntGeneral,
811 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000812def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000813 "oris $dst, $src1, $src2", IntGeneral,
814 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000815def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000816 "xori $dst, $src1, $src2", IntGeneral,
817 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000818def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000819 "xoris $dst, $src1, $src2", IntGeneral,
820 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000821def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntGeneral,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000822 []>;
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000823def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000824 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Chengdcfb5cb2007-08-01 23:07:38 +0000825def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000826 "cmplwi $dst, $src1, $src2", IntCompare>;
827}
828
829
830let PPC970_Unit = 1 in { // FXU Operations.
Evan Chengb783fa32007-07-19 01:14:50 +0000831def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000832 "nand $rA, $rS, $rB", IntGeneral,
833 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000834def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000835 "and $rA, $rS, $rB", IntGeneral,
836 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000837def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000838 "andc $rA, $rS, $rB", IntGeneral,
839 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000840def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000841 "or $rA, $rS, $rB", IntGeneral,
842 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000843def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000844 "nor $rA, $rS, $rB", IntGeneral,
845 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000846def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000847 "orc $rA, $rS, $rB", IntGeneral,
848 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000849def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000850 "eqv $rA, $rS, $rB", IntGeneral,
851 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000852def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000853 "xor $rA, $rS, $rB", IntGeneral,
854 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000855def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000856 "slw $rA, $rS, $rB", IntGeneral,
857 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000858def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000859 "srw $rA, $rS, $rB", IntGeneral,
860 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000861def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000862 "sraw $rA, $rS, $rB", IntShift,
863 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
864}
865
866let PPC970_Unit = 1 in { // FXU Operations.
Evan Chengb783fa32007-07-19 01:14:50 +0000867def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000868 "srawi $rA, $rS, $SH", IntShift,
869 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000870def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000871 "cntlzw $rA, $rS", IntGeneral,
872 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000873def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000874 "extsb $rA, $rS", IntGeneral,
875 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000876def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000877 "extsh $rA, $rS", IntGeneral,
878 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
879
Evan Chengb783fa32007-07-19 01:14:50 +0000880def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000881 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Chengb783fa32007-07-19 01:14:50 +0000882def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000883 "cmplw $crD, $rA, $rB", IntCompare>;
884}
885let PPC970_Unit = 3 in { // FPU Operations.
Evan Chengb783fa32007-07-19 01:14:50 +0000886//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000887// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Chengb783fa32007-07-19 01:14:50 +0000888def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000889 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Chengb783fa32007-07-19 01:14:50 +0000890def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000891 "fcmpu $crD, $fA, $fB", FPCompare>;
892
Evan Chengb783fa32007-07-19 01:14:50 +0000893def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000894 "fctiwz $frD, $frB", FPGeneral,
895 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000896def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000897 "frsp $frD, $frB", FPGeneral,
898 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000899def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000900 "fsqrt $frD, $frB", FPSqrt,
901 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000902def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000903 "fsqrts $frD, $frB", FPSqrt,
904 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
905}
906
907/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
908///
909/// Note that these are defined as pseudo-ops on the PPC970 because they are
910/// often coalesced away and we don't want the dispatch group builder to think
911/// that they will fill slots (which could cause the load of a LSU reject to
912/// sneak into a d-group with a store).
Evan Chengb783fa32007-07-19 01:14:50 +0000913def FMRS : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000914 "fmr $frD, $frB", FPGeneral,
915 []>, // (set F4RC:$frD, F4RC:$frB)
916 PPC970_Unit_Pseudo;
Evan Chengb783fa32007-07-19 01:14:50 +0000917def FMRD : XForm_26<63, 72, (outs F8RC:$frD), (ins F8RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000918 "fmr $frD, $frB", FPGeneral,
919 []>, // (set F8RC:$frD, F8RC:$frB)
920 PPC970_Unit_Pseudo;
Evan Chengb783fa32007-07-19 01:14:50 +0000921def FMRSD : XForm_26<63, 72, (outs F8RC:$frD), (ins F4RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000922 "fmr $frD, $frB", FPGeneral,
923 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
924 PPC970_Unit_Pseudo;
925
926let PPC970_Unit = 3 in { // FPU Operations.
927// These are artificially split into two different forms, for 4/8 byte FP.
Evan Chengb783fa32007-07-19 01:14:50 +0000928def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000929 "fabs $frD, $frB", FPGeneral,
930 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000931def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000932 "fabs $frD, $frB", FPGeneral,
933 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000934def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000935 "fnabs $frD, $frB", FPGeneral,
936 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000937def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000938 "fnabs $frD, $frB", FPGeneral,
939 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000940def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000941 "fneg $frD, $frB", FPGeneral,
942 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000943def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000944 "fneg $frD, $frB", FPGeneral,
945 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
946}
947
948
949// XL-Form instructions. condition register logical ops.
950//
Evan Chengb783fa32007-07-19 01:14:50 +0000951def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000952 "mcrf $BF, $BFA", BrMCR>,
953 PPC970_DGroup_First, PPC970_Unit_CRU;
954
Nicolas Geoffrayd01feb22008-03-10 14:12:10 +0000955def CREQV : XLForm_1<19, 289, (outs CRBITRC:$CRD),
956 (ins CRBITRC:$CRA, CRBITRC:$CRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000957 "creqv $CRD, $CRA, $CRB", BrCR,
958 []>;
959
Nicolas Geoffrayd01feb22008-03-10 14:12:10 +0000960def CROR : XLForm_1<19, 449, (outs CRBITRC:$CRD),
961 (ins CRBITRC:$CRA, CRBITRC:$CRB),
962 "cror $CRD, $CRA, $CRB", BrCR,
963 []>;
964
965def CRSET : XLForm_1_ext<19, 289, (outs CRBITRC:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000966 "creqv $dst, $dst, $dst", BrCR,
967 []>;
968
969// XFX-Form instructions. Instructions that deal with SPRs.
970//
Evan Chengb783fa32007-07-19 01:14:50 +0000971def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
972 "mfctr $rT", SprMFSPR>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000973 PPC970_DGroup_First, PPC970_Unit_FXU;
974let Pattern = [(PPCmtctr GPRC:$rS)] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000975def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
976 "mtctr $rS", SprMTSPR>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000977 PPC970_DGroup_First, PPC970_Unit_FXU;
978}
979
Evan Chengb783fa32007-07-19 01:14:50 +0000980def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
981 "mtlr $rS", SprMTSPR>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000982 PPC970_DGroup_First, PPC970_Unit_FXU;
Evan Chengb783fa32007-07-19 01:14:50 +0000983def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
984 "mflr $rT", SprMFSPR>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000985 PPC970_DGroup_First, PPC970_Unit_FXU;
986
987// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
988// a GPR on the PPC970. As such, copies in and out have the same performance
989// characteristics as an OR instruction.
Evan Chengb783fa32007-07-19 01:14:50 +0000990def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000991 "mtspr 256, $rS", IntGeneral>,
992 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Chengb783fa32007-07-19 01:14:50 +0000993def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000994 "mfspr $rT, 256", IntGeneral>,
995 PPC970_DGroup_First, PPC970_Unit_FXU;
996
Evan Chengb783fa32007-07-19 01:14:50 +0000997def MTCRF : XFXForm_5<31, 144, (outs), (ins crbitm:$FXM, GPRC:$rS),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000998 "mtcrf $FXM, $rS", BrMCRX>,
999 PPC970_MicroCode, PPC970_Unit_CRU;
Evan Chengb783fa32007-07-19 01:14:50 +00001000def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins), "mfcr $rT", SprMFCR>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001001 PPC970_MicroCode, PPC970_Unit_CRU;
Evan Chengb783fa32007-07-19 01:14:50 +00001002def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001003 "mfcr $rT, $FXM", SprMFCR>,
1004 PPC970_DGroup_First, PPC970_Unit_CRU;
1005
Dale Johannesen3d8578b2007-10-10 01:01:31 +00001006// Instructions to manipulate FPSCR. Only long double handling uses these.
1007// FPSCR is not modelled; we use the SDNode Flag to keep things in order.
1008
1009def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
1010 "mffs $rT", IntMFFS,
1011 [(set F8RC:$rT, (PPCmffs))]>,
1012 PPC970_DGroup_Single, PPC970_Unit_FPU;
1013def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
1014 "mtfsb0 $FM", IntMTFSB0,
1015 [(PPCmtfsb0 (i32 imm:$FM))]>,
1016 PPC970_DGroup_Single, PPC970_Unit_FPU;
1017def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
1018 "mtfsb1 $FM", IntMTFSB0,
1019 [(PPCmtfsb1 (i32 imm:$FM))]>,
1020 PPC970_DGroup_Single, PPC970_Unit_FPU;
1021def FADDrtz: AForm_2<63, 21,
1022 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1023 "fadd $FRT, $FRA, $FRB", FPGeneral,
1024 [(set F8RC:$FRT, (PPCfaddrtz F8RC:$FRA, F8RC:$FRB))]>,
1025 PPC970_DGroup_Single, PPC970_Unit_FPU;
1026// MTFSF does not actually produce an FP result. We pretend it copies
1027// input reg B to the output. If we didn't do this it would look like the
1028// instruction had no outputs (because we aren't modelling the FPSCR) and
1029// it would be deleted.
1030def MTFSF : XFLForm<63, 711, (outs F8RC:$FRA),
1031 (ins i32imm:$FM, F8RC:$rT, F8RC:$FRB),
1032 "mtfsf $FM, $rT", "$FRB = $FRA", IntMTFSB0,
1033 [(set F8RC:$FRA, (PPCmtfsf (i32 imm:$FM),
1034 F8RC:$rT, F8RC:$FRB))]>,
1035 PPC970_DGroup_Single, PPC970_Unit_FPU;
1036
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001037let PPC970_Unit = 1 in { // FXU Operations.
1038
1039// XO-Form instructions. Arithmetic instructions that can set overflow bit
1040//
Evan Chengb783fa32007-07-19 01:14:50 +00001041def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001042 "add $rT, $rA, $rB", IntGeneral,
1043 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001044def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001045 "addc $rT, $rA, $rB", IntGeneral,
1046 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
1047 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +00001048def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001049 "adde $rT, $rA, $rB", IntGeneral,
1050 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001051def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001052 "divw $rT, $rA, $rB", IntDivW,
1053 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
1054 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +00001055def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001056 "divwu $rT, $rA, $rB", IntDivW,
1057 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
1058 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +00001059def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001060 "mulhw $rT, $rA, $rB", IntMulHW,
1061 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001062def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001063 "mulhwu $rT, $rA, $rB", IntMulHWU,
1064 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001065def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001066 "mullw $rT, $rA, $rB", IntMulHW,
1067 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001068def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001069 "subf $rT, $rA, $rB", IntGeneral,
1070 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001071def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001072 "subfc $rT, $rA, $rB", IntGeneral,
1073 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
1074 PPC970_DGroup_Cracked;
Evan Chengb783fa32007-07-19 01:14:50 +00001075def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001076 "subfe $rT, $rA, $rB", IntGeneral,
1077 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001078def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001079 "addme $rT, $rA", IntGeneral,
1080 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001081def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001082 "addze $rT, $rA", IntGeneral,
1083 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001084def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001085 "neg $rT, $rA", IntGeneral,
1086 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001087def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001088 "subfme $rT, $rA", IntGeneral,
1089 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001090def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001091 "subfze $rT, $rA", IntGeneral,
1092 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
1093}
1094
1095// A-Form instructions. Most of the instructions executed in the FPU are of
1096// this type.
1097//
1098let PPC970_Unit = 3 in { // FPU Operations.
1099def FMADD : AForm_1<63, 29,
Evan Chengb783fa32007-07-19 01:14:50 +00001100 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001101 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
1102 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
1103 F8RC:$FRB))]>,
1104 Requires<[FPContractions]>;
1105def FMADDS : AForm_1<59, 29,
Evan Chengb783fa32007-07-19 01:14:50 +00001106 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001107 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
1108 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
1109 F4RC:$FRB))]>,
1110 Requires<[FPContractions]>;
1111def FMSUB : AForm_1<63, 28,
Evan Chengb783fa32007-07-19 01:14:50 +00001112 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001113 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
1114 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
1115 F8RC:$FRB))]>,
1116 Requires<[FPContractions]>;
1117def FMSUBS : AForm_1<59, 28,
Evan Chengb783fa32007-07-19 01:14:50 +00001118 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001119 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
1120 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
1121 F4RC:$FRB))]>,
1122 Requires<[FPContractions]>;
1123def FNMADD : AForm_1<63, 31,
Evan Chengb783fa32007-07-19 01:14:50 +00001124 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001125 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
1126 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
1127 F8RC:$FRB)))]>,
1128 Requires<[FPContractions]>;
1129def FNMADDS : AForm_1<59, 31,
Evan Chengb783fa32007-07-19 01:14:50 +00001130 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001131 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
1132 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
1133 F4RC:$FRB)))]>,
1134 Requires<[FPContractions]>;
1135def FNMSUB : AForm_1<63, 30,
Evan Chengb783fa32007-07-19 01:14:50 +00001136 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001137 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
1138 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
1139 F8RC:$FRB)))]>,
1140 Requires<[FPContractions]>;
1141def FNMSUBS : AForm_1<59, 30,
Evan Chengb783fa32007-07-19 01:14:50 +00001142 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001143 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
1144 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
1145 F4RC:$FRB)))]>,
1146 Requires<[FPContractions]>;
1147// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1148// having 4 of these, force the comparison to always be an 8-byte double (code
1149// should use an FMRSD if the input comparison value really wants to be a float)
1150// and 4/8 byte forms for the result and operand type..
1151def FSELD : AForm_1<63, 23,
Evan Chengb783fa32007-07-19 01:14:50 +00001152 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001153 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
1154 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
1155def FSELS : AForm_1<63, 23,
Evan Chengb783fa32007-07-19 01:14:50 +00001156 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001157 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
1158 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
1159def FADD : AForm_2<63, 21,
Evan Chengb783fa32007-07-19 01:14:50 +00001160 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001161 "fadd $FRT, $FRA, $FRB", FPGeneral,
1162 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
1163def FADDS : AForm_2<59, 21,
Evan Chengb783fa32007-07-19 01:14:50 +00001164 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001165 "fadds $FRT, $FRA, $FRB", FPGeneral,
1166 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
1167def FDIV : AForm_2<63, 18,
Evan Chengb783fa32007-07-19 01:14:50 +00001168 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001169 "fdiv $FRT, $FRA, $FRB", FPDivD,
1170 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
1171def FDIVS : AForm_2<59, 18,
Evan Chengb783fa32007-07-19 01:14:50 +00001172 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001173 "fdivs $FRT, $FRA, $FRB", FPDivS,
1174 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
1175def FMUL : AForm_3<63, 25,
Evan Chengb783fa32007-07-19 01:14:50 +00001176 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001177 "fmul $FRT, $FRA, $FRB", FPFused,
1178 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
1179def FMULS : AForm_3<59, 25,
Evan Chengb783fa32007-07-19 01:14:50 +00001180 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001181 "fmuls $FRT, $FRA, $FRB", FPGeneral,
1182 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
1183def FSUB : AForm_2<63, 20,
Evan Chengb783fa32007-07-19 01:14:50 +00001184 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001185 "fsub $FRT, $FRA, $FRB", FPGeneral,
1186 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
1187def FSUBS : AForm_2<59, 20,
Evan Chengb783fa32007-07-19 01:14:50 +00001188 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001189 "fsubs $FRT, $FRA, $FRB", FPGeneral,
1190 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
1191}
1192
1193let PPC970_Unit = 1 in { // FXU Operations.
1194// M-Form instructions. rotate and mask instructions.
1195//
1196let isCommutable = 1 in {
1197// RLWIMI can be commuted if the rotate amount is zero.
1198def RLWIMI : MForm_2<20,
Evan Chengb783fa32007-07-19 01:14:50 +00001199 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001200 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
1201 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1202 NoEncode<"$rSi">;
1203}
1204def RLWINM : MForm_2<21,
Evan Chengb783fa32007-07-19 01:14:50 +00001205 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001206 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
1207 []>;
1208def RLWINMo : MForm_2<21,
Evan Chengb783fa32007-07-19 01:14:50 +00001209 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001210 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
1211 []>, isDOT, PPC970_DGroup_Cracked;
1212def RLWNM : MForm_2<23,
Evan Chengb783fa32007-07-19 01:14:50 +00001213 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001214 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
1215 []>;
1216}
1217
1218
1219//===----------------------------------------------------------------------===//
1220// DWARF Pseudo Instructions
1221//
1222
Evan Chengb783fa32007-07-19 01:14:50 +00001223def DWARF_LOC : Pseudo<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001224 "${:comment} .loc $file, $line, $col",
1225 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
1226 (i32 imm:$file))]>;
1227
1228//===----------------------------------------------------------------------===//
1229// PowerPC Instruction Patterns
1230//
1231
1232// Arbitrary immediate support. Implement in terms of LIS/ORI.
1233def : Pat<(i32 imm:$imm),
1234 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
1235
1236// Implement the 'not' operation with the NOR instruction.
1237def NOT : Pat<(not GPRC:$in),
1238 (NOR GPRC:$in, GPRC:$in)>;
1239
1240// ADD an arbitrary immediate.
1241def : Pat<(add GPRC:$in, imm:$imm),
1242 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1243// OR an arbitrary immediate.
1244def : Pat<(or GPRC:$in, imm:$imm),
1245 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
1246// XOR an arbitrary immediate.
1247def : Pat<(xor GPRC:$in, imm:$imm),
1248 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
1249// SUBFIC
1250def : Pat<(sub immSExt16:$imm, GPRC:$in),
1251 (SUBFIC GPRC:$in, imm:$imm)>;
1252
1253// SHL/SRL
1254def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
1255 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
1256def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
1257 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
1258
1259// ROTL
1260def : Pat<(rotl GPRC:$in, GPRC:$sh),
1261 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1262def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1263 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
1264
1265// RLWNM
1266def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
1267 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
1268
1269// Calls
1270def : Pat<(PPCcall_Macho (i32 tglobaladdr:$dst)),
1271 (BL_Macho tglobaladdr:$dst)>;
1272def : Pat<(PPCcall_Macho (i32 texternalsym:$dst)),
1273 (BL_Macho texternalsym:$dst)>;
1274def : Pat<(PPCcall_ELF (i32 tglobaladdr:$dst)),
1275 (BL_ELF tglobaladdr:$dst)>;
1276def : Pat<(PPCcall_ELF (i32 texternalsym:$dst)),
1277 (BL_ELF texternalsym:$dst)>;
1278
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001279
1280def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
1281 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
1282
1283def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
1284 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
1285
1286def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
1287 (TCRETURNri CTRRC:$dst, imm:$imm)>;
1288
1289
1290
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001291// Hi and Lo for Darwin Global Addresses.
1292def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1293def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1294def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1295def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
1296def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1297def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
1298def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1299 (ADDIS GPRC:$in, tglobaladdr:$g)>;
1300def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1301 (ADDIS GPRC:$in, tconstpool:$g)>;
1302def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1303 (ADDIS GPRC:$in, tjumptable:$g)>;
1304
1305// Fused negative multiply subtract, alternate pattern
1306def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1307 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1308 Requires<[FPContractions]>;
1309def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1310 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1311 Requires<[FPContractions]>;
1312
1313// Standard shifts. These are represented separately from the real shifts above
1314// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1315// amounts.
1316def : Pat<(sra GPRC:$rS, GPRC:$rB),
1317 (SRAW GPRC:$rS, GPRC:$rB)>;
1318def : Pat<(srl GPRC:$rS, GPRC:$rB),
1319 (SRW GPRC:$rS, GPRC:$rB)>;
1320def : Pat<(shl GPRC:$rS, GPRC:$rB),
1321 (SLW GPRC:$rS, GPRC:$rB)>;
1322
1323def : Pat<(zextloadi1 iaddr:$src),
1324 (LBZ iaddr:$src)>;
1325def : Pat<(zextloadi1 xaddr:$src),
1326 (LBZX xaddr:$src)>;
1327def : Pat<(extloadi1 iaddr:$src),
1328 (LBZ iaddr:$src)>;
1329def : Pat<(extloadi1 xaddr:$src),
1330 (LBZX xaddr:$src)>;
1331def : Pat<(extloadi8 iaddr:$src),
1332 (LBZ iaddr:$src)>;
1333def : Pat<(extloadi8 xaddr:$src),
1334 (LBZX xaddr:$src)>;
1335def : Pat<(extloadi16 iaddr:$src),
1336 (LHZ iaddr:$src)>;
1337def : Pat<(extloadi16 xaddr:$src),
1338 (LHZX xaddr:$src)>;
1339def : Pat<(extloadf32 iaddr:$src),
1340 (FMRSD (LFS iaddr:$src))>;
1341def : Pat<(extloadf32 xaddr:$src),
1342 (FMRSD (LFSX xaddr:$src))>;
1343
Dale Johannesen8d4de232008-08-22 17:20:54 +00001344// Memory barriers
1345def : Pat<(membarrier (i32 imm:$ll),
1346 (i32 imm:$ls),
1347 (i32 imm:$sl),
1348 (i32 imm:$ss),
1349 (i32 imm:$device)),
1350 (SYNC)>;
1351
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001352include "PPCInstrAltivec.td"
1353include "PPCInstr64Bit.td"