blob: f917bc0429d33d67a68a166734a0f1fd65185d48 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000042def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
43def nImmSplatI64 : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmSplatI64AsmOperand;
46}
Jim Grosbach0e387b22011-10-17 22:26:03 +000047
Jim Grosbach460a9052011-10-07 23:56:00 +000048def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
49def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
50def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
51def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
52 return ((uint64_t)Imm) < 8;
53}]> {
54 let ParserMatchClass = VectorIndex8Operand;
55 let PrintMethod = "printVectorIndex";
56 let MIOperandInfo = (ops i32imm);
57}
58def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
59 return ((uint64_t)Imm) < 4;
60}]> {
61 let ParserMatchClass = VectorIndex16Operand;
62 let PrintMethod = "printVectorIndex";
63 let MIOperandInfo = (ops i32imm);
64}
65def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
66 return ((uint64_t)Imm) < 2;
67}]> {
68 let ParserMatchClass = VectorIndex32Operand;
69 let PrintMethod = "printVectorIndex";
70 let MIOperandInfo = (ops i32imm);
71}
72
Jim Grosbach862019c2011-10-18 23:02:30 +000073def VecListOneDAsmOperand : AsmOperandClass {
74 let Name = "VecListOneD";
75 let ParserMethod = "parseVectorList";
76}
77def VecListOneD : RegisterOperand<DPR, "printVectorListOne"> {
78 let ParserMatchClass = VecListOneDAsmOperand;
79}
Jim Grosbach280dfad2011-10-21 18:54:25 +000080// Register list of two sequential D registers.
81def VecListTwoDAsmOperand : AsmOperandClass {
82 let Name = "VecListTwoD";
83 let ParserMethod = "parseVectorList";
84}
85def VecListTwoD : RegisterOperand<DPR, "printVectorListTwo"> {
86 let ParserMatchClass = VecListTwoDAsmOperand;
87}
Jim Grosbachcdcfa282011-10-21 20:02:19 +000088// Register list of three sequential D registers.
89def VecListThreeDAsmOperand : AsmOperandClass {
90 let Name = "VecListThreeD";
91 let ParserMethod = "parseVectorList";
92}
93def VecListThreeD : RegisterOperand<DPR, "printVectorListThree"> {
94 let ParserMatchClass = VecListThreeDAsmOperand;
95}
Jim Grosbach862019c2011-10-18 23:02:30 +000096
Bob Wilson5bafff32009-06-22 23:27:02 +000097//===----------------------------------------------------------------------===//
98// NEON-specific DAG Nodes.
99//===----------------------------------------------------------------------===//
100
101def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000102def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000103
104def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000105def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000106def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000107def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
108def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000109def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
110def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +0000111def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
112def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000113def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
114def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
115
116// Types for vector shift by immediates. The "SHX" version is for long and
117// narrow operations where the source and destination vectors have different
118// types. The "SHINS" version is for shift and insert operations.
119def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
120 SDTCisVT<2, i32>]>;
121def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
122 SDTCisVT<2, i32>]>;
123def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
124 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
125
126def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
127def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
128def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
129def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
130def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
131def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
132def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
133
134def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
135def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
136def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
137
138def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
139def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
140def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
141def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
142def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
143def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
144
145def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
146def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
147def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
148
149def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
150def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
151
152def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
153 SDTCisVT<2, i32>]>;
154def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
155def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
156
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000157def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
158def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
159def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
160
Owen Andersond9668172010-11-03 22:44:51 +0000161def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
162 SDTCisVT<2, i32>]>;
163def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000164def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000165
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000166def NEONvbsl : SDNode<"ARMISD::VBSL",
167 SDTypeProfile<1, 3, [SDTCisVec<0>,
168 SDTCisSameAs<0, 1>,
169 SDTCisSameAs<0, 2>,
170 SDTCisSameAs<0, 3>]>>;
171
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000172def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
173
Bob Wilson0ce37102009-08-14 05:08:32 +0000174// VDUPLANE can produce a quad-register result from a double-register source,
175// so the result is not constrained to match the source.
176def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
177 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
178 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000179
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000180def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
181 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
182def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
183
Bob Wilsond8e17572009-08-12 22:31:50 +0000184def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
185def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
186def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
187def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
188
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000189def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000190 SDTCisSameAs<0, 2>,
191 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000192def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
193def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
194def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000195
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000196def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
197 SDTCisSameAs<1, 2>]>;
198def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
199def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
200
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000201def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
202 SDTCisSameAs<0, 2>]>;
203def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
204def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
205
Bob Wilsoncba270d2010-07-13 21:16:48 +0000206def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
207 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000208 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000209 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
210 return (EltBits == 32 && EltVal == 0);
211}]>;
212
213def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
214 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000215 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000216 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
217 return (EltBits == 8 && EltVal == 0xff);
218}]>;
219
Bob Wilson5bafff32009-06-22 23:27:02 +0000220//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000221// NEON load / store instructions
222//===----------------------------------------------------------------------===//
223
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000224// Use VLDM to load a Q register as a D register pair.
225// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000226def VLDMQIA
227 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
228 IIC_fpLoad_m, "",
229 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000230
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000231// Use VSTM to store a Q register as a D register pair.
232// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000233def VSTMQIA
234 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
235 IIC_fpStore_m, "",
236 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000237
Bob Wilsonffde0802010-09-02 16:00:54 +0000238// Classes for VLD* pseudo-instructions with multi-register operands.
239// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000240class VLDQPseudo<InstrItinClass itin>
241 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
242class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000243 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000244 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000245 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000246class VLDQQPseudo<InstrItinClass itin>
247 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
248class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000249 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000250 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000251 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000252class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000253 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
254 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000255class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000256 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000257 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000258 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000259
Bob Wilson2a0e9742010-11-27 06:35:16 +0000260let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
261
Bob Wilson205a5ca2009-07-08 18:11:30 +0000262// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000263class VLD1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +0000264 : NLdSt<0,0b10,0b0111,op7_4, (outs VecListOneD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000265 (ins addrmode6:$Rn), IIC_VLD1,
Jim Grosbach6b09c772011-10-20 15:04:25 +0000266 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000267 let Rm = 0b1111;
268 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000269 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000270}
Bob Wilson621f1952010-03-23 05:25:43 +0000271class VLD1Q<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000272 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000273 (ins addrmode6:$Rn), IIC_VLD1x2,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000274 "vld1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000275 let Rm = 0b1111;
276 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000277 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000278}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000279
Owen Andersond9aa7d32010-11-02 00:05:05 +0000280def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
281def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
282def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
283def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000284
Owen Andersond9aa7d32010-11-02 00:05:05 +0000285def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
286def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
287def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
288def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000289
Evan Chengd2ca8132010-10-09 01:03:04 +0000290def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
291def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
292def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
293def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000294
Bob Wilson99493b22010-03-20 17:59:03 +0000295// ...with address register writeback:
296class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000297 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000298 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
299 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
300 "$Rn.addr = $wb", []> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +0000301 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000302 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000303}
Bob Wilson99493b22010-03-20 17:59:03 +0000304class VLD1QWB<bits<4> op7_4, string Dt>
Jim Grosbach280dfad2011-10-21 18:54:25 +0000305 : NLdSt<0,0b10,0b1010,op7_4, (outs VecListTwoD:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000306 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
Jim Grosbach280dfad2011-10-21 18:54:25 +0000307 "vld1", Dt, "$Vd, $Rn$Rm",
Owen Andersonf431eda2010-11-02 23:47:29 +0000308 "$Rn.addr = $wb", []> {
309 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000310 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000311}
Bob Wilson99493b22010-03-20 17:59:03 +0000312
Owen Andersone85bd772010-11-02 00:24:52 +0000313def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
314def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
315def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
316def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000317
Owen Andersone85bd772010-11-02 00:24:52 +0000318def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
319def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
320def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
321def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000322
Evan Chengd2ca8132010-10-09 01:03:04 +0000323def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
324def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
325def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
326def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000327
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000328// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +0000329class VLD1D3<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000330 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000331 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000332 "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000333 let Rm = 0b1111;
334 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000335 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000336}
Bob Wilson99493b22010-03-20 17:59:03 +0000337class VLD1D3WB<bits<4> op7_4, string Dt>
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000338 : NLdSt<0,0b10,0b0110,op7_4, (outs VecListThreeD:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000339 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
Jim Grosbachcdcfa282011-10-21 20:02:19 +0000340 "$Vd, $Rn$Rm", "$Rn.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000341 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000342 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000343}
Bob Wilson052ba452010-03-22 18:22:06 +0000344
Owen Andersone85bd772010-11-02 00:24:52 +0000345def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
346def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
347def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
348def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000349
Owen Andersone85bd772010-11-02 00:24:52 +0000350def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
351def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
352def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
353def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000354
Evan Chengd2ca8132010-10-09 01:03:04 +0000355def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
356def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000357
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000358// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +0000359class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000360 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000361 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
362 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
363 let Rm = 0b1111;
364 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000365 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000366}
Bob Wilson99493b22010-03-20 17:59:03 +0000367class VLD1D4WB<bits<4> op7_4, string Dt>
368 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000369 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000370 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x4u, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000371 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000372 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000373 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000374 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000375}
Johnny Chend7283d92010-02-23 20:51:23 +0000376
Owen Andersone85bd772010-11-02 00:24:52 +0000377def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
378def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
379def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
380def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000381
Owen Andersone85bd772010-11-02 00:24:52 +0000382def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
383def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
384def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
385def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000386
Evan Chengd2ca8132010-10-09 01:03:04 +0000387def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
388def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000389
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000390// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000391class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000392 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000393 (ins addrmode6:$Rn), IIC_VLD2,
394 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
395 let Rm = 0b1111;
396 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000397 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000398}
Bob Wilson95808322010-03-18 20:18:39 +0000399class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000400 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000401 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000402 (ins addrmode6:$Rn), IIC_VLD2x2,
403 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
404 let Rm = 0b1111;
405 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000406 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000407}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000408
Owen Andersoncf667be2010-11-02 01:24:55 +0000409def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
410def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
411def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000412
Owen Andersoncf667be2010-11-02 01:24:55 +0000413def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
414def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
415def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000416
Bob Wilson9d84fb32010-09-14 20:59:49 +0000417def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
418def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
419def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000420
Evan Chengd2ca8132010-10-09 01:03:04 +0000421def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
422def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
423def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000424
Bob Wilson92cb9322010-03-20 20:10:51 +0000425// ...with address register writeback:
426class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000427 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000428 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
429 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
430 "$Rn.addr = $wb", []> {
431 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000432 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000433}
Bob Wilson92cb9322010-03-20 20:10:51 +0000434class VLD2QWB<bits<4> op7_4, string Dt>
435 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000436 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000437 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
438 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
439 "$Rn.addr = $wb", []> {
440 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000441 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000442}
Bob Wilson92cb9322010-03-20 20:10:51 +0000443
Owen Andersoncf667be2010-11-02 01:24:55 +0000444def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
445def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
446def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000447
Owen Andersoncf667be2010-11-02 01:24:55 +0000448def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
449def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
450def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000451
Evan Chengd2ca8132010-10-09 01:03:04 +0000452def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
453def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
454def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000455
Evan Chengd2ca8132010-10-09 01:03:04 +0000456def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
457def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
458def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000459
Jim Grosbachfe7b4992011-10-21 16:14:12 +0000460// ...with double-spaced registers
Owen Andersoncf667be2010-11-02 01:24:55 +0000461def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
462def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
463def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
464def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
465def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
466def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000467
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000468// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000469class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000470 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000471 (ins addrmode6:$Rn), IIC_VLD3,
472 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
473 let Rm = 0b1111;
474 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000475 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000476}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000477
Owen Andersoncf667be2010-11-02 01:24:55 +0000478def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
479def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
480def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000481
Bob Wilson9d84fb32010-09-14 20:59:49 +0000482def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
483def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
484def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000485
Bob Wilson92cb9322010-03-20 20:10:51 +0000486// ...with address register writeback:
487class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
488 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000489 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000490 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
491 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
492 "$Rn.addr = $wb", []> {
493 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000494 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000495}
Bob Wilson92cb9322010-03-20 20:10:51 +0000496
Owen Andersoncf667be2010-11-02 01:24:55 +0000497def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
498def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
499def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000500
Evan Cheng84f69e82010-10-09 01:45:34 +0000501def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
502def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
503def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000504
Bob Wilson7de68142011-02-07 17:43:15 +0000505// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000506def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
507def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
508def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
509def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
510def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
511def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000512
Evan Cheng84f69e82010-10-09 01:45:34 +0000513def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
514def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
515def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000516
Bob Wilson92cb9322010-03-20 20:10:51 +0000517// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000518def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
519def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
520def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
521
Evan Cheng84f69e82010-10-09 01:45:34 +0000522def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
523def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
524def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000525
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000526// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000527class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
528 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000529 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000530 (ins addrmode6:$Rn), IIC_VLD4,
531 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
532 let Rm = 0b1111;
533 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000534 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000535}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000536
Owen Andersoncf667be2010-11-02 01:24:55 +0000537def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
538def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
539def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000540
Bob Wilson9d84fb32010-09-14 20:59:49 +0000541def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
542def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
543def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000544
Bob Wilson92cb9322010-03-20 20:10:51 +0000545// ...with address register writeback:
546class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
547 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000548 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000549 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000550 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
551 "$Rn.addr = $wb", []> {
552 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000553 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000554}
Bob Wilson92cb9322010-03-20 20:10:51 +0000555
Owen Andersoncf667be2010-11-02 01:24:55 +0000556def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
557def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
558def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000559
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000560def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
561def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
562def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000563
Bob Wilson7de68142011-02-07 17:43:15 +0000564// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000565def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
566def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
567def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
568def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
569def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
570def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000571
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000572def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
573def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
574def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000575
Bob Wilson92cb9322010-03-20 20:10:51 +0000576// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000577def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
578def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
579def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
580
581def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
582def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
583def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000584
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000585} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
586
Bob Wilson8466fa12010-09-13 23:01:35 +0000587// Classes for VLD*LN pseudo-instructions with multi-register operands.
588// These are expanded to real instructions after register allocation.
589class VLDQLNPseudo<InstrItinClass itin>
590 : PseudoNLdSt<(outs QPR:$dst),
591 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
592 itin, "$src = $dst">;
593class VLDQLNWBPseudo<InstrItinClass itin>
594 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
595 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
596 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
597class VLDQQLNPseudo<InstrItinClass itin>
598 : PseudoNLdSt<(outs QQPR:$dst),
599 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
600 itin, "$src = $dst">;
601class VLDQQLNWBPseudo<InstrItinClass itin>
602 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
603 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
604 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
605class VLDQQQQLNPseudo<InstrItinClass itin>
606 : PseudoNLdSt<(outs QQQQPR:$dst),
607 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
608 itin, "$src = $dst">;
609class VLDQQQQLNWBPseudo<InstrItinClass itin>
610 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
611 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
612 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
613
Bob Wilsonb07c1712009-10-07 21:53:04 +0000614// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000615class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
616 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000617 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000618 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
619 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000620 "$src = $Vd",
621 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000622 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000623 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000624 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000625 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000626}
Mon P Wang183c6272011-05-09 17:47:27 +0000627class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
628 PatFrag LoadOp>
629 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
630 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
631 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
632 "$src = $Vd",
633 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
634 (i32 (LoadOp addrmode6oneL32:$Rn)),
635 imm:$lane))]> {
636 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000637 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000638}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000639class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
640 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
641 (i32 (LoadOp addrmode6:$addr)),
642 imm:$lane))];
643}
644
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000645def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
646 let Inst{7-5} = lane{2-0};
647}
648def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
649 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000650 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000651}
Mon P Wang183c6272011-05-09 17:47:27 +0000652def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000653 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000654 let Inst{5} = Rn{4};
655 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000656}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000657
658def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
659def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
660def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
661
Bob Wilson746fa172010-12-10 22:13:32 +0000662def : Pat<(vector_insert (v2f32 DPR:$src),
663 (f32 (load addrmode6:$addr)), imm:$lane),
664 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
665def : Pat<(vector_insert (v4f32 QPR:$src),
666 (f32 (load addrmode6:$addr)), imm:$lane),
667 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
668
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000669let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
670
671// ...with address register writeback:
672class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000673 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000674 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000675 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000676 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000677 "$src = $Vd, $Rn.addr = $wb", []> {
678 let DecoderMethod = "DecodeVLD1LN";
679}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000680
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000681def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
682 let Inst{7-5} = lane{2-0};
683}
684def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
685 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000686 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000687}
688def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
689 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000690 let Inst{5} = Rn{4};
691 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000692}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000693
694def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
695def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
696def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000697
Bob Wilson243fcc52009-09-01 04:26:28 +0000698// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000699class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000700 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000701 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
702 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000703 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000704 let Rm = 0b1111;
705 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000706 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000707}
Bob Wilson243fcc52009-09-01 04:26:28 +0000708
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000709def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
710 let Inst{7-5} = lane{2-0};
711}
712def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
713 let Inst{7-6} = lane{1-0};
714}
715def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
716 let Inst{7} = lane{0};
717}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000718
Evan Chengd2ca8132010-10-09 01:03:04 +0000719def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
720def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
721def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000722
Bob Wilson41315282010-03-20 20:39:53 +0000723// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000724def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
725 let Inst{7-6} = lane{1-0};
726}
727def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
728 let Inst{7} = lane{0};
729}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000730
Evan Chengd2ca8132010-10-09 01:03:04 +0000731def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
732def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000733
Bob Wilsona1023642010-03-20 20:47:18 +0000734// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000735class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000736 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000737 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000738 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000739 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
740 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
741 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000742 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000743}
Bob Wilsona1023642010-03-20 20:47:18 +0000744
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000745def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
746 let Inst{7-5} = lane{2-0};
747}
748def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
749 let Inst{7-6} = lane{1-0};
750}
751def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
752 let Inst{7} = lane{0};
753}
Bob Wilsona1023642010-03-20 20:47:18 +0000754
Evan Chengd2ca8132010-10-09 01:03:04 +0000755def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
756def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
757def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000758
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000759def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
760 let Inst{7-6} = lane{1-0};
761}
762def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
763 let Inst{7} = lane{0};
764}
Bob Wilsona1023642010-03-20 20:47:18 +0000765
Evan Chengd2ca8132010-10-09 01:03:04 +0000766def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
767def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000768
Bob Wilson243fcc52009-09-01 04:26:28 +0000769// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000770class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000771 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000772 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000773 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000774 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000775 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000776 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000777 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000778}
Bob Wilson243fcc52009-09-01 04:26:28 +0000779
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000780def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
781 let Inst{7-5} = lane{2-0};
782}
783def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
784 let Inst{7-6} = lane{1-0};
785}
786def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
787 let Inst{7} = lane{0};
788}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000789
Evan Cheng84f69e82010-10-09 01:45:34 +0000790def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
791def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
792def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000793
Bob Wilson41315282010-03-20 20:39:53 +0000794// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000795def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
796 let Inst{7-6} = lane{1-0};
797}
798def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
799 let Inst{7} = lane{0};
800}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000801
Evan Cheng84f69e82010-10-09 01:45:34 +0000802def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
803def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000804
Bob Wilsona1023642010-03-20 20:47:18 +0000805// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000806class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000807 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000808 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000809 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000810 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000811 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000812 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
813 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000814 []> {
815 let DecoderMethod = "DecodeVLD3LN";
816}
Bob Wilsona1023642010-03-20 20:47:18 +0000817
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000818def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
819 let Inst{7-5} = lane{2-0};
820}
821def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
822 let Inst{7-6} = lane{1-0};
823}
824def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
825 let Inst{7} = lane{0};
826}
Bob Wilsona1023642010-03-20 20:47:18 +0000827
Evan Cheng84f69e82010-10-09 01:45:34 +0000828def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
829def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
830def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000831
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000832def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
833 let Inst{7-6} = lane{1-0};
834}
835def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
836 let Inst{7} = lane{0};
837}
Bob Wilsona1023642010-03-20 20:47:18 +0000838
Evan Cheng84f69e82010-10-09 01:45:34 +0000839def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
840def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000841
Bob Wilson243fcc52009-09-01 04:26:28 +0000842// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000843class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000844 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000845 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000846 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000847 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000848 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000849 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000850 let Rm = 0b1111;
851 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000852 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000853}
Bob Wilson243fcc52009-09-01 04:26:28 +0000854
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000855def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
856 let Inst{7-5} = lane{2-0};
857}
858def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
859 let Inst{7-6} = lane{1-0};
860}
861def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
862 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000863 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000864}
Bob Wilson62e053e2009-10-08 22:53:57 +0000865
Evan Cheng10dc63f2010-10-09 04:07:58 +0000866def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
867def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
868def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000869
Bob Wilson41315282010-03-20 20:39:53 +0000870// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000871def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
872 let Inst{7-6} = lane{1-0};
873}
874def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
875 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000876 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000877}
Bob Wilson62e053e2009-10-08 22:53:57 +0000878
Evan Cheng10dc63f2010-10-09 04:07:58 +0000879def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
880def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000881
Bob Wilsona1023642010-03-20 20:47:18 +0000882// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000883class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000884 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000885 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000886 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000887 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000888 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000889"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
890"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000891 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000892 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000893 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000894}
Bob Wilsona1023642010-03-20 20:47:18 +0000895
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000896def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
897 let Inst{7-5} = lane{2-0};
898}
899def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
900 let Inst{7-6} = lane{1-0};
901}
902def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
903 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000904 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000905}
Bob Wilsona1023642010-03-20 20:47:18 +0000906
Evan Cheng10dc63f2010-10-09 04:07:58 +0000907def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
908def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
909def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000910
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000911def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
912 let Inst{7-6} = lane{1-0};
913}
914def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
915 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000916 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000917}
Bob Wilsona1023642010-03-20 20:47:18 +0000918
Evan Cheng10dc63f2010-10-09 04:07:58 +0000919def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
920def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000921
Bob Wilson2a0e9742010-11-27 06:35:16 +0000922} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
923
Bob Wilsonb07c1712009-10-07 21:53:04 +0000924// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000925class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000926 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000927 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000928 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000929 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000930 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000931 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +0000932}
933class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
934 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000935 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +0000936}
937
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000938def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
939def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
940def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000941
942def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
943def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
944def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
945
Bob Wilson746fa172010-12-10 22:13:32 +0000946def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
947 (VLD1DUPd32 addrmode6:$addr)>;
948def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
949 (VLD1DUPq32Pseudo addrmode6:$addr)>;
950
Bob Wilson2a0e9742010-11-27 06:35:16 +0000951let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
952
Bob Wilson20d55152010-12-10 22:13:24 +0000953class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000954 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000955 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +0000956 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
957 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000958 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000959 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +0000960}
961
Bob Wilson20d55152010-12-10 22:13:24 +0000962def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
963def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
964def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000965
966// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000967class VLD1DUPWB<bits<4> op7_4, string Dt>
968 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000969 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000970 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
971 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000972 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +0000973}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000974class VLD1QDUPWB<bits<4> op7_4, string Dt>
975 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000976 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000977 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
978 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000979 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +0000980}
Bob Wilson2a0e9742010-11-27 06:35:16 +0000981
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000982def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
983def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
984def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000985
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000986def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
987def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
988def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000989
990def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
991def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
992def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
993
Bob Wilsonb07c1712009-10-07 21:53:04 +0000994// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000995class VLD2DUP<bits<4> op7_4, string Dt>
996 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000997 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000998 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
999 let Rm = 0b1111;
1000 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001001 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001002}
1003
1004def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
1005def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
1006def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
1007
1008def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
1009def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
1010def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
1011
1012// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001013def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
1014def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
1015def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001016
1017// ...with address register writeback:
1018class VLD2DUPWB<bits<4> op7_4, string Dt>
1019 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001020 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001021 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1022 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001023 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001024}
1025
1026def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1027def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1028def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1029
Bob Wilson173fb142010-11-30 00:00:38 +00001030def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1031def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1032def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001033
1034def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1035def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1036def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1037
Bob Wilsonb07c1712009-10-07 21:53:04 +00001038// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001039class VLD3DUP<bits<4> op7_4, string Dt>
1040 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001041 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001042 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1043 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001044 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001045 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001046}
1047
1048def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1049def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1050def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1051
1052def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1053def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1054def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1055
1056// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001057def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1058def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1059def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001060
1061// ...with address register writeback:
1062class VLD3DUPWB<bits<4> op7_4, string Dt>
1063 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001064 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001065 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1066 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001067 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001068 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001069}
1070
1071def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1072def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1073def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1074
Bob Wilson173fb142010-11-30 00:00:38 +00001075def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1076def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1077def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001078
1079def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1080def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1081def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1082
Bob Wilsonb07c1712009-10-07 21:53:04 +00001083// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001084class VLD4DUP<bits<4> op7_4, string Dt>
1085 : NLdSt<1, 0b10, 0b1111, op7_4,
1086 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001087 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001088 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1089 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001090 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001091 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001092}
1093
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001094def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1095def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1096def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001097
1098def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1099def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1100def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1101
1102// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001103def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1104def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1105def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001106
1107// ...with address register writeback:
1108class VLD4DUPWB<bits<4> op7_4, string Dt>
1109 : NLdSt<1, 0b10, 0b1111, op7_4,
1110 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001111 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001112 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001113 "$Rn.addr = $wb", []> {
1114 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001115 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001116}
1117
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001118def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1119def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1120def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1121
1122def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1123def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1124def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001125
1126def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1127def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1128def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1129
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001130} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001131
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001132let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001133
Bob Wilson709d5922010-08-25 23:27:42 +00001134// Classes for VST* pseudo-instructions with multi-register operands.
1135// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001136class VSTQPseudo<InstrItinClass itin>
1137 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1138class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001139 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001140 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001141 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001142class VSTQQPseudo<InstrItinClass itin>
1143 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1144class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001145 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001146 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001147 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001148class VSTQQQQPseudo<InstrItinClass itin>
1149 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001150class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001151 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001152 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001153 "$addr.addr = $wb">;
1154
Bob Wilson11d98992010-03-23 06:20:33 +00001155// VST1 : Vector Store (multiple single elements)
1156class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach6b09c772011-10-20 15:04:25 +00001157 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, VecListOneD:$Vd),
1158 IIC_VST1, "vst1", Dt, "$Vd, $Rn", "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001159 let Rm = 0b1111;
1160 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001161 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001162}
Bob Wilson11d98992010-03-23 06:20:33 +00001163class VST1Q<bits<4> op7_4, string Dt>
1164 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001165 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1166 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1167 let Rm = 0b1111;
1168 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001169 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001170}
Bob Wilson11d98992010-03-23 06:20:33 +00001171
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001172def VST1d8 : VST1D<{0,0,0,?}, "8">;
1173def VST1d16 : VST1D<{0,1,0,?}, "16">;
1174def VST1d32 : VST1D<{1,0,0,?}, "32">;
1175def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001176
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001177def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1178def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1179def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1180def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001181
Evan Cheng60ff8792010-10-11 22:03:18 +00001182def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1183def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1184def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1185def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001186
Bob Wilson25eb5012010-03-20 20:54:36 +00001187// ...with address register writeback:
1188class VST1DWB<bits<4> op7_4, string Dt>
1189 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001190 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1191 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1192 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001193 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001194}
Bob Wilson25eb5012010-03-20 20:54:36 +00001195class VST1QWB<bits<4> op7_4, string Dt>
1196 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001197 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1198 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1199 "$Rn.addr = $wb", []> {
1200 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001201 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001202}
Bob Wilson25eb5012010-03-20 20:54:36 +00001203
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001204def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1205def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1206def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1207def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001208
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001209def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1210def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1211def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1212def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001213
Evan Cheng60ff8792010-10-11 22:03:18 +00001214def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1215def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1216def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1217def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001218
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001219// ...with 3 registers
Bob Wilson95808322010-03-18 20:18:39 +00001220class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001221 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001222 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1223 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1224 let Rm = 0b1111;
1225 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001226 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001227}
Bob Wilson25eb5012010-03-20 20:54:36 +00001228class VST1D3WB<bits<4> op7_4, string Dt>
1229 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001230 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001231 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001232 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1233 "$Rn.addr = $wb", []> {
1234 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001235 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001236}
Bob Wilson052ba452010-03-22 18:22:06 +00001237
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001238def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1239def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1240def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1241def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001242
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001243def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1244def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1245def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1246def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001247
Evan Cheng60ff8792010-10-11 22:03:18 +00001248def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1249def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001250
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001251// ...with 4 registers
Bob Wilson052ba452010-03-22 18:22:06 +00001252class VST1D4<bits<4> op7_4, string Dt>
1253 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001254 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1255 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001256 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001257 let Rm = 0b1111;
1258 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001259 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001260}
Bob Wilson25eb5012010-03-20 20:54:36 +00001261class VST1D4WB<bits<4> op7_4, string Dt>
1262 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001263 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001264 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001265 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1266 "$Rn.addr = $wb", []> {
1267 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001268 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001269}
Bob Wilson25eb5012010-03-20 20:54:36 +00001270
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001271def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1272def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1273def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1274def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001275
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001276def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1277def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1278def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1279def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001280
Evan Cheng60ff8792010-10-11 22:03:18 +00001281def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1282def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001283
Bob Wilsonb36ec862009-08-06 18:47:44 +00001284// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001285class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1286 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001287 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1288 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1289 let Rm = 0b1111;
1290 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001291 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001292}
Bob Wilson95808322010-03-18 20:18:39 +00001293class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001294 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001295 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1296 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001297 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001298 let Rm = 0b1111;
1299 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001300 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001301}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001302
Owen Andersond2f37942010-11-02 21:16:58 +00001303def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1304def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1305def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001306
Owen Andersond2f37942010-11-02 21:16:58 +00001307def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1308def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1309def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001310
Evan Cheng60ff8792010-10-11 22:03:18 +00001311def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1312def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1313def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001314
Evan Cheng60ff8792010-10-11 22:03:18 +00001315def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1316def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1317def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001318
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001319// ...with address register writeback:
1320class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1321 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001322 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1323 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1324 "$Rn.addr = $wb", []> {
1325 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001326 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001327}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001328class VST2QWB<bits<4> op7_4, string Dt>
1329 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001330 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001331 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001332 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1333 "$Rn.addr = $wb", []> {
1334 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001335 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001336}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001337
Owen Andersond2f37942010-11-02 21:16:58 +00001338def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1339def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1340def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001341
Owen Andersond2f37942010-11-02 21:16:58 +00001342def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1343def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1344def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001345
Evan Cheng60ff8792010-10-11 22:03:18 +00001346def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1347def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1348def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001349
Evan Cheng60ff8792010-10-11 22:03:18 +00001350def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1351def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1352def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001353
Jim Grosbachfe7b4992011-10-21 16:14:12 +00001354// ...with double-spaced registers
Owen Andersond2f37942010-11-02 21:16:58 +00001355def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1356def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1357def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1358def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1359def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1360def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001361
Bob Wilsonb36ec862009-08-06 18:47:44 +00001362// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001363class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1364 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001365 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1366 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1367 let Rm = 0b1111;
1368 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001369 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001370}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001371
Owen Andersona1a45fd2010-11-02 21:47:03 +00001372def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1373def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1374def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001375
Evan Cheng60ff8792010-10-11 22:03:18 +00001376def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1377def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1378def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001379
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001380// ...with address register writeback:
1381class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1382 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001383 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001384 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001385 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1386 "$Rn.addr = $wb", []> {
1387 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001388 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001389}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001390
Owen Andersona1a45fd2010-11-02 21:47:03 +00001391def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1392def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1393def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001394
Evan Cheng60ff8792010-10-11 22:03:18 +00001395def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1396def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1397def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001398
Bob Wilson7de68142011-02-07 17:43:15 +00001399// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001400def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1401def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1402def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1403def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1404def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1405def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001406
Evan Cheng60ff8792010-10-11 22:03:18 +00001407def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1408def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1409def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001410
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001411// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001412def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1413def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1414def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1415
Evan Cheng60ff8792010-10-11 22:03:18 +00001416def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1417def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1418def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001419
Bob Wilsonb36ec862009-08-06 18:47:44 +00001420// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001421class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1422 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001423 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1424 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001425 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001426 let Rm = 0b1111;
1427 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001428 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001429}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001430
Owen Andersona1a45fd2010-11-02 21:47:03 +00001431def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1432def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1433def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001434
Evan Cheng60ff8792010-10-11 22:03:18 +00001435def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1436def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1437def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001438
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001439// ...with address register writeback:
1440class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1441 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001442 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001443 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001444 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1445 "$Rn.addr = $wb", []> {
1446 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001447 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001448}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001449
Owen Andersona1a45fd2010-11-02 21:47:03 +00001450def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1451def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1452def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001453
Evan Cheng60ff8792010-10-11 22:03:18 +00001454def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1455def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1456def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001457
Bob Wilson7de68142011-02-07 17:43:15 +00001458// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001459def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1460def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1461def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1462def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1463def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1464def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001465
Evan Cheng60ff8792010-10-11 22:03:18 +00001466def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1467def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1468def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001469
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001470// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001471def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1472def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1473def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1474
Evan Cheng60ff8792010-10-11 22:03:18 +00001475def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1476def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1477def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001478
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001479} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1480
Bob Wilson8466fa12010-09-13 23:01:35 +00001481// Classes for VST*LN pseudo-instructions with multi-register operands.
1482// These are expanded to real instructions after register allocation.
1483class VSTQLNPseudo<InstrItinClass itin>
1484 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1485 itin, "">;
1486class VSTQLNWBPseudo<InstrItinClass itin>
1487 : PseudoNLdSt<(outs GPR:$wb),
1488 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1489 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1490class VSTQQLNPseudo<InstrItinClass itin>
1491 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1492 itin, "">;
1493class VSTQQLNWBPseudo<InstrItinClass itin>
1494 : PseudoNLdSt<(outs GPR:$wb),
1495 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1496 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1497class VSTQQQQLNPseudo<InstrItinClass itin>
1498 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1499 itin, "">;
1500class VSTQQQQLNWBPseudo<InstrItinClass itin>
1501 : PseudoNLdSt<(outs GPR:$wb),
1502 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1503 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1504
Bob Wilsonb07c1712009-10-07 21:53:04 +00001505// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001506class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1507 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001508 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001509 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001510 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1511 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001512 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001513 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001514}
Mon P Wang183c6272011-05-09 17:47:27 +00001515class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1516 PatFrag StoreOp, SDNode ExtractOp>
1517 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1518 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1519 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001520 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001521 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001522 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001523}
Bob Wilsond168cef2010-11-03 16:24:53 +00001524class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1525 : VSTQLNPseudo<IIC_VST1ln> {
1526 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1527 addrmode6:$addr)];
1528}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001529
Bob Wilsond168cef2010-11-03 16:24:53 +00001530def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1531 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001532 let Inst{7-5} = lane{2-0};
1533}
Bob Wilsond168cef2010-11-03 16:24:53 +00001534def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1535 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001536 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001537 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001538}
Mon P Wang183c6272011-05-09 17:47:27 +00001539
1540def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001541 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001542 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001543}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001544
Bob Wilsond168cef2010-11-03 16:24:53 +00001545def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1546def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1547def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001548
Bob Wilson746fa172010-12-10 22:13:32 +00001549def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1550 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1551def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1552 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1553
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001554// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001555class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1556 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001557 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001558 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001559 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001560 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001561 "$Rn.addr = $wb",
1562 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001563 addrmode6:$Rn, am6offset:$Rm))]> {
1564 let DecoderMethod = "DecodeVST1LN";
1565}
Bob Wilsonda525062011-02-25 06:42:42 +00001566class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1567 : VSTQLNWBPseudo<IIC_VST1lnu> {
1568 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1569 addrmode6:$addr, am6offset:$offset))];
1570}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001571
Bob Wilsonda525062011-02-25 06:42:42 +00001572def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1573 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001574 let Inst{7-5} = lane{2-0};
1575}
Bob Wilsonda525062011-02-25 06:42:42 +00001576def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1577 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001578 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001579 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001580}
Bob Wilsonda525062011-02-25 06:42:42 +00001581def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1582 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001583 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001584 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001585}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001586
Bob Wilsonda525062011-02-25 06:42:42 +00001587def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1588def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1589def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1590
1591let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001592
Bob Wilson8a3198b2009-09-01 18:51:56 +00001593// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001594class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001595 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001596 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1597 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001598 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001599 let Rm = 0b1111;
1600 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001601 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001602}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001603
Owen Andersonb20594f2010-11-02 22:18:18 +00001604def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1605 let Inst{7-5} = lane{2-0};
1606}
1607def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1608 let Inst{7-6} = lane{1-0};
1609}
1610def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1611 let Inst{7} = lane{0};
1612}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001613
Evan Cheng60ff8792010-10-11 22:03:18 +00001614def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1615def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1616def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001617
Bob Wilson41315282010-03-20 20:39:53 +00001618// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001619def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1620 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001621 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001622}
1623def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1624 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001625 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001626}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001627
Evan Cheng60ff8792010-10-11 22:03:18 +00001628def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1629def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001630
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001631// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001632class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001633 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001634 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001635 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001636 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001637 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001638 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001639 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001640}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001641
Owen Andersonb20594f2010-11-02 22:18:18 +00001642def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1643 let Inst{7-5} = lane{2-0};
1644}
1645def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1646 let Inst{7-6} = lane{1-0};
1647}
1648def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1649 let Inst{7} = lane{0};
1650}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001651
Evan Cheng60ff8792010-10-11 22:03:18 +00001652def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1653def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1654def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001655
Owen Andersonb20594f2010-11-02 22:18:18 +00001656def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1657 let Inst{7-6} = lane{1-0};
1658}
1659def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1660 let Inst{7} = lane{0};
1661}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001662
Evan Cheng60ff8792010-10-11 22:03:18 +00001663def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1664def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001665
Bob Wilson8a3198b2009-09-01 18:51:56 +00001666// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001667class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001668 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001669 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001670 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001671 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1672 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001673 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001674}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001675
Owen Andersonb20594f2010-11-02 22:18:18 +00001676def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1677 let Inst{7-5} = lane{2-0};
1678}
1679def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1680 let Inst{7-6} = lane{1-0};
1681}
1682def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1683 let Inst{7} = lane{0};
1684}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001685
Evan Cheng60ff8792010-10-11 22:03:18 +00001686def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1687def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1688def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001689
Bob Wilson41315282010-03-20 20:39:53 +00001690// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001691def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1692 let Inst{7-6} = lane{1-0};
1693}
1694def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1695 let Inst{7} = lane{0};
1696}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001697
Evan Cheng60ff8792010-10-11 22:03:18 +00001698def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1699def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001700
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001701// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001702class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001703 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001704 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001705 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001706 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001707 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001708 "$Rn.addr = $wb", []> {
1709 let DecoderMethod = "DecodeVST3LN";
1710}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001711
Owen Andersonb20594f2010-11-02 22:18:18 +00001712def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1713 let Inst{7-5} = lane{2-0};
1714}
1715def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1716 let Inst{7-6} = lane{1-0};
1717}
1718def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1719 let Inst{7} = lane{0};
1720}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001721
Evan Cheng60ff8792010-10-11 22:03:18 +00001722def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1723def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1724def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001725
Owen Andersonb20594f2010-11-02 22:18:18 +00001726def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1727 let Inst{7-6} = lane{1-0};
1728}
1729def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1730 let Inst{7} = lane{0};
1731}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001732
Evan Cheng60ff8792010-10-11 22:03:18 +00001733def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1734def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001735
Bob Wilson8a3198b2009-09-01 18:51:56 +00001736// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001737class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001738 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001739 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001740 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001741 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001742 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001743 let Rm = 0b1111;
1744 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001745 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001746}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001747
Owen Andersonb20594f2010-11-02 22:18:18 +00001748def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1749 let Inst{7-5} = lane{2-0};
1750}
1751def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1752 let Inst{7-6} = lane{1-0};
1753}
1754def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1755 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001756 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001757}
Bob Wilson56311392009-10-09 00:01:36 +00001758
Evan Cheng60ff8792010-10-11 22:03:18 +00001759def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1760def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1761def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001762
Bob Wilson41315282010-03-20 20:39:53 +00001763// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001764def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1765 let Inst{7-6} = lane{1-0};
1766}
1767def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1768 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001769 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001770}
Bob Wilson56311392009-10-09 00:01:36 +00001771
Evan Cheng60ff8792010-10-11 22:03:18 +00001772def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1773def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001774
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001775// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001776class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001777 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001778 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001779 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001780 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001781 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1782 "$Rn.addr = $wb", []> {
1783 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001784 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001785}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001786
Owen Andersonb20594f2010-11-02 22:18:18 +00001787def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1788 let Inst{7-5} = lane{2-0};
1789}
1790def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1791 let Inst{7-6} = lane{1-0};
1792}
1793def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1794 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001795 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001796}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001797
Evan Cheng60ff8792010-10-11 22:03:18 +00001798def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1799def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1800def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001801
Owen Andersonb20594f2010-11-02 22:18:18 +00001802def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1803 let Inst{7-6} = lane{1-0};
1804}
1805def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1806 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001807 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001808}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001809
Evan Cheng60ff8792010-10-11 22:03:18 +00001810def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1811def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001812
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001813} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001814
Bob Wilson205a5ca2009-07-08 18:11:30 +00001815
Bob Wilson5bafff32009-06-22 23:27:02 +00001816//===----------------------------------------------------------------------===//
1817// NEON pattern fragments
1818//===----------------------------------------------------------------------===//
1819
1820// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001821def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001822 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1823 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001824}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001825def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001826 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1827 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001828}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001829def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001830 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1831 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001832}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001833def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001834 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1835 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001836}]>;
1837
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001838// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001839def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001840 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1841 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001842}]>;
1843
Bob Wilson5bafff32009-06-22 23:27:02 +00001844// Translate lane numbers from Q registers to D subregs.
1845def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001846 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001847}]>;
1848def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001849 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001850}]>;
1851def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001853}]>;
1854
1855//===----------------------------------------------------------------------===//
1856// Instruction Classes
1857//===----------------------------------------------------------------------===//
1858
Bob Wilson4711d5c2010-12-13 23:02:37 +00001859// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001860class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001861 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1862 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001863 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1864 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1865 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001866class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001867 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1868 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001869 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1870 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1871 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001872
Bob Wilson69bfbd62010-02-17 22:42:54 +00001873// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001874class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001875 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001876 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001877 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001878 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1879 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1880 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001881class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001882 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001883 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001884 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001885 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1886 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1887 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001888
Bob Wilson973a0742010-08-30 20:02:30 +00001889// Narrow 2-register operations.
1890class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1891 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1892 InstrItinClass itin, string OpcodeStr, string Dt,
1893 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001894 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1895 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1896 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00001897
Bob Wilson5bafff32009-06-22 23:27:02 +00001898// Narrow 2-register intrinsics.
1899class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1900 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001901 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001902 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001903 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1904 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1905 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001906
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001907// Long 2-register operations (currently only used for VMOVL).
1908class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1909 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1910 InstrItinClass itin, string OpcodeStr, string Dt,
1911 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001912 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1913 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1914 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001915
Bob Wilson04063562010-12-15 22:14:12 +00001916// Long 2-register intrinsics.
1917class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1918 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1919 InstrItinClass itin, string OpcodeStr, string Dt,
1920 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
1921 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1922 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1923 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
1924
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001925// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001926class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001927 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001928 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00001929 OpcodeStr, Dt, "$Vd, $Vm",
1930 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001931class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001932 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001933 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
1934 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
1935 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001936
Bob Wilson4711d5c2010-12-13 23:02:37 +00001937// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001938class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001939 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001940 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001941 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001942 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1943 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1944 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001945 let isCommutable = Commutable;
1946}
1947// Same as N3VD but no data type.
1948class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1949 InstrItinClass itin, string OpcodeStr,
1950 ValueType ResTy, ValueType OpTy,
1951 SDNode OpNode, bit Commutable>
1952 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00001953 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1954 OpcodeStr, "$Vd, $Vn, $Vm", "",
1955 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001956 let isCommutable = Commutable;
1957}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001958
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001959class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001960 InstrItinClass itin, string OpcodeStr, string Dt,
1961 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001962 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00001963 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
1964 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00001965 [(set (Ty DPR:$Vd),
1966 (Ty (ShOp (Ty DPR:$Vn),
1967 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001968 let isCommutable = 0;
1969}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001970class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001971 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001972 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach970f7872011-10-18 18:01:52 +00001973 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
1974 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane","",
Owen Andersonca6945e2010-12-01 00:28:25 +00001975 [(set (Ty DPR:$Vd),
1976 (Ty (ShOp (Ty DPR:$Vn),
1977 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001978 let isCommutable = 0;
1979}
1980
Bob Wilson5bafff32009-06-22 23:27:02 +00001981class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001982 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001983 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001984 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001985 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1986 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1987 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001988 let isCommutable = Commutable;
1989}
1990class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1991 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001992 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001993 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001994 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1995 OpcodeStr, "$Vd, $Vn, $Vm", "",
1996 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001997 let isCommutable = Commutable;
1998}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001999class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002000 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002001 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002002 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002003 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2004 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002005 [(set (ResTy QPR:$Vd),
2006 (ResTy (ShOp (ResTy QPR:$Vn),
2007 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002008 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002009 let isCommutable = 0;
2010}
Bob Wilson9abe19d2010-02-17 00:31:29 +00002011class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002012 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002013 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002014 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2015 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002016 [(set (ResTy QPR:$Vd),
2017 (ResTy (ShOp (ResTy QPR:$Vn),
2018 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002019 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002020 let isCommutable = 0;
2021}
Bob Wilson5bafff32009-06-22 23:27:02 +00002022
2023// Basic 3-register intrinsics, both double- and quad-register.
2024class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002025 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002026 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002027 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002028 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2029 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2030 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002031 let isCommutable = Commutable;
2032}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002033class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002034 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002035 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002036 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2037 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002038 [(set (Ty DPR:$Vd),
2039 (Ty (IntOp (Ty DPR:$Vn),
2040 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002041 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002042 let isCommutable = 0;
2043}
David Goodwin658ea602009-09-25 18:38:29 +00002044class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002045 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002046 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Jim Grosbach0a037402011-10-18 18:12:09 +00002047 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2048 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002049 [(set (Ty DPR:$Vd),
2050 (Ty (IntOp (Ty DPR:$Vn),
2051 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002052 let isCommutable = 0;
2053}
Owen Anderson3557d002010-10-26 20:56:57 +00002054class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2055 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002056 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002057 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2058 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2059 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2060 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002061 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002062}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002063
Bob Wilson5bafff32009-06-22 23:27:02 +00002064class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002065 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002066 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002067 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002068 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2069 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2070 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002071 let isCommutable = Commutable;
2072}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002073class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002074 string OpcodeStr, string Dt,
2075 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002076 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002077 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2078 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002079 [(set (ResTy QPR:$Vd),
2080 (ResTy (IntOp (ResTy QPR:$Vn),
2081 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002082 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002083 let isCommutable = 0;
2084}
David Goodwin658ea602009-09-25 18:38:29 +00002085class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002086 string OpcodeStr, string Dt,
2087 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002088 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002089 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2090 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002091 [(set (ResTy QPR:$Vd),
2092 (ResTy (IntOp (ResTy QPR:$Vn),
2093 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002094 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002095 let isCommutable = 0;
2096}
Owen Anderson3557d002010-10-26 20:56:57 +00002097class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2098 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002099 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002100 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2101 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2102 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2103 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002104 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002105}
Bob Wilson5bafff32009-06-22 23:27:02 +00002106
Bob Wilson4711d5c2010-12-13 23:02:37 +00002107// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002108class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002109 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002110 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002111 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002112 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2113 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2114 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2115 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2116
David Goodwin658ea602009-09-25 18:38:29 +00002117class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002118 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002119 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002120 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002121 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002122 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002123 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002124 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002125 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002126 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002127 (Ty (MulOp DPR:$Vn,
2128 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002129 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002130class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002131 string OpcodeStr, string Dt,
2132 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002133 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002134 (outs DPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002135 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002136 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002137 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Anderson18341e92010-10-22 18:54:37 +00002138 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002139 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002140 (Ty (MulOp DPR:$Vn,
2141 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002142 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002143
Bob Wilson5bafff32009-06-22 23:27:02 +00002144class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002145 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002146 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002147 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002148 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2149 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2150 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2151 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002152class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002153 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002154 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002155 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002156 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002157 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002158 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002159 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002160 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002161 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002162 (ResTy (MulOp QPR:$Vn,
2163 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002164 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002165class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002166 string OpcodeStr, string Dt,
2167 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002168 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002169 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002170 (outs QPR:$Vd),
Jim Grosbach91200882011-10-18 18:27:07 +00002171 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002172 NVMulSLFrm, itin,
Jim Grosbach91200882011-10-18 18:27:07 +00002173 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002174 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002175 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002176 (ResTy (MulOp QPR:$Vn,
2177 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002178 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002179
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002180// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2181class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2182 InstrItinClass itin, string OpcodeStr, string Dt,
2183 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2184 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002185 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2186 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2187 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2188 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002189class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2190 InstrItinClass itin, string OpcodeStr, string Dt,
2191 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2192 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002193 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2194 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2195 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2196 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002197
Bob Wilson5bafff32009-06-22 23:27:02 +00002198// Neon 3-argument intrinsics, both double- and quad-register.
2199// The destination register is also used as the first source operand register.
2200class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002201 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002202 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002203 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002204 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2205 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2206 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2207 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002208class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002209 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002210 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002211 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002212 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2213 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2214 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2215 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002216
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002217// Long Multiply-Add/Sub operations.
2218class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2219 InstrItinClass itin, string OpcodeStr, string Dt,
2220 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2221 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002222 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2223 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2224 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2225 (TyQ (MulOp (TyD DPR:$Vn),
2226 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002227class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2228 InstrItinClass itin, string OpcodeStr, string Dt,
2229 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002230 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002231 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002232 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002233 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002234 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002235 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002236 (TyQ (MulOp (TyD DPR:$Vn),
2237 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002238 imm:$lane))))))]>;
2239class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2240 InstrItinClass itin, string OpcodeStr, string Dt,
2241 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002242 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Jim Grosbachaead5792011-10-18 20:14:56 +00002243 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002244 NVMulSLFrm, itin,
Jim Grosbachaead5792011-10-18 20:14:56 +00002245 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002246 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002247 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002248 (TyQ (MulOp (TyD DPR:$Vn),
2249 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002250 imm:$lane))))))]>;
2251
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002252// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2253class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2254 InstrItinClass itin, string OpcodeStr, string Dt,
2255 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2256 SDNode OpNode>
2257 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002258 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2259 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2260 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2261 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2262 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002263
Bob Wilson5bafff32009-06-22 23:27:02 +00002264// Neon Long 3-argument intrinsic. The destination register is
2265// a quad-register and is also used as the first source operand register.
2266class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002267 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002268 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002269 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002270 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2271 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2272 [(set QPR:$Vd,
2273 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002274class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002275 string OpcodeStr, string Dt,
2276 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002277 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002278 (outs QPR:$Vd),
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002279 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002280 NVMulSLFrm, itin,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002281 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002282 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002283 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002284 (OpTy DPR:$Vn),
2285 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002286 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002287class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2288 InstrItinClass itin, string OpcodeStr, string Dt,
2289 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002290 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002291 (outs QPR:$Vd),
Jim Grosbache873d2a2011-10-18 17:16:30 +00002292 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002293 NVMulSLFrm, itin,
Jim Grosbache873d2a2011-10-18 17:16:30 +00002294 OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "$src1 = $Vd",
Owen Andersonca6945e2010-12-01 00:28:25 +00002295 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002296 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002297 (OpTy DPR:$Vn),
2298 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002299 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002300
Bob Wilson5bafff32009-06-22 23:27:02 +00002301// Narrowing 3-register intrinsics.
2302class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002303 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002304 Intrinsic IntOp, bit Commutable>
2305 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002306 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2307 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2308 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002309 let isCommutable = Commutable;
2310}
2311
Bob Wilson04d6c282010-08-29 05:57:34 +00002312// Long 3-register operations.
2313class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2314 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002315 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2316 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002317 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2318 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2319 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002320 let isCommutable = Commutable;
2321}
2322class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2323 InstrItinClass itin, string OpcodeStr, string Dt,
2324 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002325 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002326 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2327 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002328 [(set QPR:$Vd,
2329 (TyQ (OpNode (TyD DPR:$Vn),
2330 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002331class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2332 InstrItinClass itin, string OpcodeStr, string Dt,
2333 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002334 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002335 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2336 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002337 [(set QPR:$Vd,
2338 (TyQ (OpNode (TyD DPR:$Vn),
2339 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002340
2341// Long 3-register operations with explicitly extended operands.
2342class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2343 InstrItinClass itin, string OpcodeStr, string Dt,
2344 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2345 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002346 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002347 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2348 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2349 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2350 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002351 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002352}
2353
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002354// Long 3-register intrinsics with explicit extend (VABDL).
2355class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2356 InstrItinClass itin, string OpcodeStr, string Dt,
2357 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2358 bit Commutable>
2359 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002360 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2361 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2362 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2363 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002364 let isCommutable = Commutable;
2365}
2366
Bob Wilson5bafff32009-06-22 23:27:02 +00002367// Long 3-register intrinsics.
2368class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002369 InstrItinClass itin, string OpcodeStr, string Dt,
2370 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002371 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002372 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2373 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2374 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002375 let isCommutable = Commutable;
2376}
David Goodwin658ea602009-09-25 18:38:29 +00002377class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002378 string OpcodeStr, string Dt,
2379 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002380 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002381 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, VectorIndex32:$lane),
2382 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002383 [(set (ResTy QPR:$Vd),
2384 (ResTy (IntOp (OpTy DPR:$Vn),
2385 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002386 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002387class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2388 InstrItinClass itin, string OpcodeStr, string Dt,
2389 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002390 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbacha7d2e752011-10-18 20:21:17 +00002391 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, VectorIndex16:$lane),
2392 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm$lane", "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002393 [(set (ResTy QPR:$Vd),
2394 (ResTy (IntOp (OpTy DPR:$Vn),
2395 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002396 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002397
Bob Wilson04d6c282010-08-29 05:57:34 +00002398// Wide 3-register operations.
2399class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2400 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2401 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002402 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002403 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2404 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2405 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2406 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002407 let isCommutable = Commutable;
2408}
2409
2410// Pairwise long 2-register intrinsics, both double- and quad-register.
2411class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002412 bits<2> op17_16, bits<5> op11_7, bit op4,
2413 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002414 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002415 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2416 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2417 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002418class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002419 bits<2> op17_16, bits<5> op11_7, bit op4,
2420 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002421 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002422 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2423 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2424 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002425
2426// Pairwise long 2-register accumulate intrinsics,
2427// both double- and quad-register.
2428// The destination register is also used as the first source operand register.
2429class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002430 bits<2> op17_16, bits<5> op11_7, bit op4,
2431 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002432 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2433 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002434 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2435 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2436 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002437class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002438 bits<2> op17_16, bits<5> op11_7, bit op4,
2439 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002440 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2441 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002442 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2443 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2444 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002445
2446// Shift by immediate,
2447// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002448class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002449 Format f, InstrItinClass itin, Operand ImmTy,
2450 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002451 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002452 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002453 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2454 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002455class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002456 Format f, InstrItinClass itin, Operand ImmTy,
2457 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002458 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002459 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002460 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2461 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002462
Johnny Chen6c8648b2010-03-17 23:26:50 +00002463// Long shift by immediate.
2464class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2465 string OpcodeStr, string Dt,
2466 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2467 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002468 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2469 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2470 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002471 (i32 imm:$SIMM))))]>;
2472
Bob Wilson5bafff32009-06-22 23:27:02 +00002473// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002474class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002475 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002476 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002477 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002478 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002479 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2480 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002481 (i32 imm:$SIMM))))]>;
2482
2483// Shift right by immediate and accumulate,
2484// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002485class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002486 Operand ImmTy, string OpcodeStr, string Dt,
2487 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002488 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002489 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002490 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2491 [(set DPR:$Vd, (Ty (add DPR:$src1,
2492 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002493class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002494 Operand ImmTy, string OpcodeStr, string Dt,
2495 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002496 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002497 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002498 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2499 [(set QPR:$Vd, (Ty (add QPR:$src1,
2500 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002501
2502// Shift by immediate and insert,
2503// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002504class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002505 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2506 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002507 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002508 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002509 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2510 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002511class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002512 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2513 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002514 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002515 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002516 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2517 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002518
2519// Convert, with fractional bits immediate,
2520// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002521class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002522 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002523 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002524 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002525 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2526 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2527 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002528class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002529 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002530 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002531 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002532 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2533 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2534 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002535
2536//===----------------------------------------------------------------------===//
2537// Multiclasses
2538//===----------------------------------------------------------------------===//
2539
Bob Wilson916ac5b2009-10-03 04:44:16 +00002540// Abbreviations used in multiclass suffixes:
2541// Q = quarter int (8 bit) elements
2542// H = half int (16 bit) elements
2543// S = single int (32 bit) elements
2544// D = double int (64 bit) elements
2545
Bob Wilson094dd802010-12-18 00:42:58 +00002546// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002547
Bob Wilson094dd802010-12-18 00:42:58 +00002548// Neon 2-register comparisons.
2549// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002550multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2551 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002552 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002553 // 64-bit vector types.
2554 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002555 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002556 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002557 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002558 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002559 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002560 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002561 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002562 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002563 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002564 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002565 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002566 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002567 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002568 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002569 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002570 let Inst{10} = 1; // overwrite F = 1
2571 }
2572
2573 // 128-bit vector types.
2574 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002575 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002576 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002577 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002578 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002579 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002580 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002581 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002582 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002583 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002584 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002585 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002586 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002587 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002588 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002589 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002590 let Inst{10} = 1; // overwrite F = 1
2591 }
2592}
2593
Bob Wilson094dd802010-12-18 00:42:58 +00002594
2595// Neon 2-register vector intrinsics,
2596// element sizes of 8, 16 and 32 bits:
2597multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2598 bits<5> op11_7, bit op4,
2599 InstrItinClass itinD, InstrItinClass itinQ,
2600 string OpcodeStr, string Dt, Intrinsic IntOp> {
2601 // 64-bit vector types.
2602 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2603 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2604 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2605 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2606 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2607 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2608
2609 // 128-bit vector types.
2610 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2611 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2612 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2613 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2614 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2615 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2616}
2617
2618
2619// Neon Narrowing 2-register vector operations,
2620// source operand element sizes of 16, 32 and 64 bits:
2621multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2622 bits<5> op11_7, bit op6, bit op4,
2623 InstrItinClass itin, string OpcodeStr, string Dt,
2624 SDNode OpNode> {
2625 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2626 itin, OpcodeStr, !strconcat(Dt, "16"),
2627 v8i8, v8i16, OpNode>;
2628 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2629 itin, OpcodeStr, !strconcat(Dt, "32"),
2630 v4i16, v4i32, OpNode>;
2631 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2632 itin, OpcodeStr, !strconcat(Dt, "64"),
2633 v2i32, v2i64, OpNode>;
2634}
2635
2636// Neon Narrowing 2-register vector intrinsics,
2637// source operand element sizes of 16, 32 and 64 bits:
2638multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2639 bits<5> op11_7, bit op6, bit op4,
2640 InstrItinClass itin, string OpcodeStr, string Dt,
2641 Intrinsic IntOp> {
2642 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2643 itin, OpcodeStr, !strconcat(Dt, "16"),
2644 v8i8, v8i16, IntOp>;
2645 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2646 itin, OpcodeStr, !strconcat(Dt, "32"),
2647 v4i16, v4i32, IntOp>;
2648 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2649 itin, OpcodeStr, !strconcat(Dt, "64"),
2650 v2i32, v2i64, IntOp>;
2651}
2652
2653
2654// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2655// source operand element sizes of 16, 32 and 64 bits:
2656multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2657 string OpcodeStr, string Dt, SDNode OpNode> {
2658 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2659 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2660 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2661 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2662 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2663 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2664}
2665
2666
Bob Wilson5bafff32009-06-22 23:27:02 +00002667// Neon 3-register vector operations.
2668
2669// First with only element sizes of 8, 16 and 32 bits:
2670multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002671 InstrItinClass itinD16, InstrItinClass itinD32,
2672 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002673 string OpcodeStr, string Dt,
2674 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002675 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002676 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002677 OpcodeStr, !strconcat(Dt, "8"),
2678 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002679 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002680 OpcodeStr, !strconcat(Dt, "16"),
2681 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002682 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002683 OpcodeStr, !strconcat(Dt, "32"),
2684 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002685
2686 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002687 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002688 OpcodeStr, !strconcat(Dt, "8"),
2689 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002690 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002691 OpcodeStr, !strconcat(Dt, "16"),
2692 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002693 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002694 OpcodeStr, !strconcat(Dt, "32"),
2695 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002696}
2697
Evan Chengf81bf152009-11-23 21:57:23 +00002698multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2699 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2700 v4i16, ShOp>;
2701 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002702 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002703 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002704 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002705 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002706 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002707}
2708
Bob Wilson5bafff32009-06-22 23:27:02 +00002709// ....then also with element size 64 bits:
2710multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002711 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002712 string OpcodeStr, string Dt,
2713 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002714 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002715 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002716 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002717 OpcodeStr, !strconcat(Dt, "64"),
2718 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002719 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002720 OpcodeStr, !strconcat(Dt, "64"),
2721 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002722}
2723
2724
Bob Wilson5bafff32009-06-22 23:27:02 +00002725// Neon 3-register vector intrinsics.
2726
2727// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002728multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002729 InstrItinClass itinD16, InstrItinClass itinD32,
2730 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002731 string OpcodeStr, string Dt,
2732 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002733 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002734 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002735 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002736 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002737 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002738 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002739 v2i32, v2i32, IntOp, Commutable>;
2740
2741 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002742 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002743 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002744 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002745 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002746 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002747 v4i32, v4i32, IntOp, Commutable>;
2748}
Owen Anderson3557d002010-10-26 20:56:57 +00002749multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2750 InstrItinClass itinD16, InstrItinClass itinD32,
2751 InstrItinClass itinQ16, InstrItinClass itinQ32,
2752 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002753 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002754 // 64-bit vector types.
2755 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2756 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002757 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002758 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2759 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002760 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002761
2762 // 128-bit vector types.
2763 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2764 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002765 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002766 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2767 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002768 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002769}
Bob Wilson5bafff32009-06-22 23:27:02 +00002770
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002771multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002772 InstrItinClass itinD16, InstrItinClass itinD32,
2773 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002774 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002775 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002776 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002777 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002778 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002779 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002780 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002781 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002782 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002783}
2784
Bob Wilson5bafff32009-06-22 23:27:02 +00002785// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002786multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002787 InstrItinClass itinD16, InstrItinClass itinD32,
2788 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002789 string OpcodeStr, string Dt,
2790 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002791 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002792 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002793 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002794 OpcodeStr, !strconcat(Dt, "8"),
2795 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002796 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002797 OpcodeStr, !strconcat(Dt, "8"),
2798 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002799}
Owen Anderson3557d002010-10-26 20:56:57 +00002800multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2801 InstrItinClass itinD16, InstrItinClass itinD32,
2802 InstrItinClass itinQ16, InstrItinClass itinQ32,
2803 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002804 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002805 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002806 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002807 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2808 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002809 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002810 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2811 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002812 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002813}
2814
Bob Wilson5bafff32009-06-22 23:27:02 +00002815
2816// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002817multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002818 InstrItinClass itinD16, InstrItinClass itinD32,
2819 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002820 string OpcodeStr, string Dt,
2821 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002822 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002823 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002824 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002825 OpcodeStr, !strconcat(Dt, "64"),
2826 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002827 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002828 OpcodeStr, !strconcat(Dt, "64"),
2829 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002830}
Owen Anderson3557d002010-10-26 20:56:57 +00002831multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2832 InstrItinClass itinD16, InstrItinClass itinD32,
2833 InstrItinClass itinQ16, InstrItinClass itinQ32,
2834 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002835 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002836 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002837 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002838 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2839 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002840 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002841 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2842 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002843 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002844}
Bob Wilson5bafff32009-06-22 23:27:02 +00002845
Bob Wilson5bafff32009-06-22 23:27:02 +00002846// Neon Narrowing 3-register vector intrinsics,
2847// source operand element sizes of 16, 32 and 64 bits:
2848multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002849 string OpcodeStr, string Dt,
2850 Intrinsic IntOp, bit Commutable = 0> {
2851 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2852 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002853 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002854 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2855 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002856 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002857 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2858 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002859 v2i32, v2i64, IntOp, Commutable>;
2860}
2861
2862
Bob Wilson04d6c282010-08-29 05:57:34 +00002863// Neon Long 3-register vector operations.
2864
2865multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2866 InstrItinClass itin16, InstrItinClass itin32,
2867 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002868 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002869 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2870 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002871 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002872 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002873 OpcodeStr, !strconcat(Dt, "16"),
2874 v4i32, v4i16, OpNode, Commutable>;
2875 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2876 OpcodeStr, !strconcat(Dt, "32"),
2877 v2i64, v2i32, OpNode, Commutable>;
2878}
2879
2880multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2881 InstrItinClass itin, string OpcodeStr, string Dt,
2882 SDNode OpNode> {
2883 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2884 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2885 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2886 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2887}
2888
2889multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2890 InstrItinClass itin16, InstrItinClass itin32,
2891 string OpcodeStr, string Dt,
2892 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2893 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2894 OpcodeStr, !strconcat(Dt, "8"),
2895 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002896 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002897 OpcodeStr, !strconcat(Dt, "16"),
2898 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2899 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2900 OpcodeStr, !strconcat(Dt, "32"),
2901 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002902}
2903
Bob Wilson5bafff32009-06-22 23:27:02 +00002904// Neon Long 3-register vector intrinsics.
2905
2906// First with only element sizes of 16 and 32 bits:
2907multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002908 InstrItinClass itin16, InstrItinClass itin32,
2909 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002910 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002911 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002912 OpcodeStr, !strconcat(Dt, "16"),
2913 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002914 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002915 OpcodeStr, !strconcat(Dt, "32"),
2916 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002917}
2918
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002919multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002920 InstrItinClass itin, string OpcodeStr, string Dt,
2921 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002922 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002923 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002924 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002925 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002926}
2927
Bob Wilson5bafff32009-06-22 23:27:02 +00002928// ....then also with element size of 8 bits:
2929multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002930 InstrItinClass itin16, InstrItinClass itin32,
2931 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002932 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002933 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002934 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002935 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002936 OpcodeStr, !strconcat(Dt, "8"),
2937 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002938}
2939
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002940// ....with explicit extend (VABDL).
2941multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2942 InstrItinClass itin, string OpcodeStr, string Dt,
2943 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2944 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2945 OpcodeStr, !strconcat(Dt, "8"),
2946 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002947 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002948 OpcodeStr, !strconcat(Dt, "16"),
2949 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2950 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2951 OpcodeStr, !strconcat(Dt, "32"),
2952 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2953}
2954
Bob Wilson5bafff32009-06-22 23:27:02 +00002955
2956// Neon Wide 3-register vector intrinsics,
2957// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002958multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2959 string OpcodeStr, string Dt,
2960 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2961 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2962 OpcodeStr, !strconcat(Dt, "8"),
2963 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2964 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2965 OpcodeStr, !strconcat(Dt, "16"),
2966 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2967 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2968 OpcodeStr, !strconcat(Dt, "32"),
2969 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002970}
2971
2972
2973// Neon Multiply-Op vector operations,
2974// element sizes of 8, 16 and 32 bits:
2975multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002976 InstrItinClass itinD16, InstrItinClass itinD32,
2977 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002978 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002979 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002980 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002981 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002982 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002983 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002984 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002985 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002986
2987 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002988 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002989 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002990 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002991 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002992 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002993 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002994}
2995
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002996multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002997 InstrItinClass itinD16, InstrItinClass itinD32,
2998 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002999 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003000 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00003001 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003002 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00003003 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003004 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003005 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
3006 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003007 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003008 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
3009 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003010}
Bob Wilson5bafff32009-06-22 23:27:02 +00003011
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003012// Neon Intrinsic-Op vector operations,
3013// element sizes of 8, 16 and 32 bits:
3014multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3015 InstrItinClass itinD, InstrItinClass itinQ,
3016 string OpcodeStr, string Dt, Intrinsic IntOp,
3017 SDNode OpNode> {
3018 // 64-bit vector types.
3019 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
3020 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
3021 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
3022 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
3023 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3024 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3025
3026 // 128-bit vector types.
3027 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3028 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3029 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3030 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3031 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3032 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3033}
3034
Bob Wilson5bafff32009-06-22 23:27:02 +00003035// Neon 3-argument intrinsics,
3036// element sizes of 8, 16 and 32 bits:
3037multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003038 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003039 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003040 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003041 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003042 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003043 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003044 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003045 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003046 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003047
3048 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003049 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003050 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003051 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003052 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003053 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003054 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003055}
3056
3057
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003058// Neon Long Multiply-Op vector operations,
3059// element sizes of 8, 16 and 32 bits:
3060multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3061 InstrItinClass itin16, InstrItinClass itin32,
3062 string OpcodeStr, string Dt, SDNode MulOp,
3063 SDNode OpNode> {
3064 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3065 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3066 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3067 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3068 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3069 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3070}
3071
3072multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3073 string Dt, SDNode MulOp, SDNode OpNode> {
3074 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3075 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3076 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3077 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3078}
3079
3080
Bob Wilson5bafff32009-06-22 23:27:02 +00003081// Neon Long 3-argument intrinsics.
3082
3083// First with only element sizes of 16 and 32 bits:
3084multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003085 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003086 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003087 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003088 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003089 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003090 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003091}
3092
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003093multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003094 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003095 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003096 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003097 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003098 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003099}
3100
Bob Wilson5bafff32009-06-22 23:27:02 +00003101// ....then also with element size of 8 bits:
3102multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003103 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003104 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003105 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3106 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003107 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003108}
3109
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003110// ....with explicit extend (VABAL).
3111multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3112 InstrItinClass itin, string OpcodeStr, string Dt,
3113 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3114 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3115 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3116 IntOp, ExtOp, OpNode>;
3117 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3118 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3119 IntOp, ExtOp, OpNode>;
3120 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3121 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3122 IntOp, ExtOp, OpNode>;
3123}
3124
Bob Wilson5bafff32009-06-22 23:27:02 +00003125
Bob Wilson5bafff32009-06-22 23:27:02 +00003126// Neon Pairwise long 2-register intrinsics,
3127// element sizes of 8, 16 and 32 bits:
3128multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3129 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003130 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003131 // 64-bit vector types.
3132 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003133 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003134 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003135 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003136 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003137 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003138
3139 // 128-bit vector types.
3140 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003141 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003142 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003143 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003144 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003145 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003146}
3147
3148
3149// Neon Pairwise long 2-register accumulate intrinsics,
3150// element sizes of 8, 16 and 32 bits:
3151multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3152 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003153 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003154 // 64-bit vector types.
3155 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003156 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003157 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003158 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003159 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003160 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003161
3162 // 128-bit vector types.
3163 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003164 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003165 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003166 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003167 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003168 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003169}
3170
3171
3172// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003173// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003174// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003175multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3176 InstrItinClass itin, string OpcodeStr, string Dt,
3177 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003178 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003179 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003180 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003181 let Inst{21-19} = 0b001; // imm6 = 001xxx
3182 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003183 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003184 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003185 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3186 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003187 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003188 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003189 let Inst{21} = 0b1; // imm6 = 1xxxxx
3190 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003191 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003192 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003193 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003194
3195 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003196 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003197 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003198 let Inst{21-19} = 0b001; // imm6 = 001xxx
3199 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003200 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003201 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003202 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3203 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003204 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003205 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003206 let Inst{21} = 0b1; // imm6 = 1xxxxx
3207 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003208 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3209 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3210 // imm6 = xxxxxx
3211}
3212multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3213 InstrItinClass itin, string OpcodeStr, string Dt,
3214 SDNode OpNode> {
3215 // 64-bit vector types.
3216 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3217 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3218 let Inst{21-19} = 0b001; // imm6 = 001xxx
3219 }
3220 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3221 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3222 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3223 }
3224 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3225 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3226 let Inst{21} = 0b1; // imm6 = 1xxxxx
3227 }
3228 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3229 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3230 // imm6 = xxxxxx
3231
3232 // 128-bit vector types.
3233 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3234 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3235 let Inst{21-19} = 0b001; // imm6 = 001xxx
3236 }
3237 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3238 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3239 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3240 }
3241 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3242 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3243 let Inst{21} = 0b1; // imm6 = 1xxxxx
3244 }
3245 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003246 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003247 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003248}
3249
Bob Wilson5bafff32009-06-22 23:27:02 +00003250// Neon Shift-Accumulate vector operations,
3251// element sizes of 8, 16, 32 and 64 bits:
3252multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003253 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003254 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003255 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003256 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003257 let Inst{21-19} = 0b001; // imm6 = 001xxx
3258 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003259 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003260 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003261 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3262 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003263 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003264 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003265 let Inst{21} = 0b1; // imm6 = 1xxxxx
3266 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003267 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003268 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003269 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003270
3271 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003272 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003273 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003274 let Inst{21-19} = 0b001; // imm6 = 001xxx
3275 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003276 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003277 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003278 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3279 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003280 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003281 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003282 let Inst{21} = 0b1; // imm6 = 1xxxxx
3283 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003284 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003285 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003286 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003287}
3288
Bob Wilson5bafff32009-06-22 23:27:02 +00003289// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003290// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003291// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003292multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3293 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003294 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003295 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3296 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003297 let Inst{21-19} = 0b001; // imm6 = 001xxx
3298 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003299 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3300 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003301 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3302 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003303 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3304 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003305 let Inst{21} = 0b1; // imm6 = 1xxxxx
3306 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003307 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3308 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003309 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003310
3311 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003312 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3313 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003314 let Inst{21-19} = 0b001; // imm6 = 001xxx
3315 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003316 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3317 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003318 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3319 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003320 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3321 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003322 let Inst{21} = 0b1; // imm6 = 1xxxxx
3323 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003324 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3325 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3326 // imm6 = xxxxxx
3327}
3328multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3329 string OpcodeStr> {
3330 // 64-bit vector types.
3331 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3332 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3333 let Inst{21-19} = 0b001; // imm6 = 001xxx
3334 }
3335 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3336 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3337 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3338 }
3339 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3340 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3341 let Inst{21} = 0b1; // imm6 = 1xxxxx
3342 }
3343 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3344 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3345 // imm6 = xxxxxx
3346
3347 // 128-bit vector types.
3348 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3349 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3350 let Inst{21-19} = 0b001; // imm6 = 001xxx
3351 }
3352 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3353 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3354 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3355 }
3356 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3357 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3358 let Inst{21} = 0b1; // imm6 = 1xxxxx
3359 }
3360 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3361 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003362 // imm6 = xxxxxx
3363}
3364
3365// Neon Shift Long operations,
3366// element sizes of 8, 16, 32 bits:
3367multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003368 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003369 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003370 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003371 let Inst{21-19} = 0b001; // imm6 = 001xxx
3372 }
3373 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003374 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003375 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3376 }
3377 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003378 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003379 let Inst{21} = 0b1; // imm6 = 1xxxxx
3380 }
3381}
3382
3383// Neon Shift Narrow operations,
3384// element sizes of 16, 32, 64 bits:
3385multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003386 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003387 SDNode OpNode> {
3388 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003389 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003390 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003391 let Inst{21-19} = 0b001; // imm6 = 001xxx
3392 }
3393 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003394 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003395 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003396 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3397 }
3398 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003399 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003400 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003401 let Inst{21} = 0b1; // imm6 = 1xxxxx
3402 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003403}
3404
3405//===----------------------------------------------------------------------===//
3406// Instruction Definitions.
3407//===----------------------------------------------------------------------===//
3408
3409// Vector Add Operations.
3410
3411// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003412defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003413 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003414def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003415 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003416def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003417 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003418// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003419defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3420 "vaddl", "s", add, sext, 1>;
3421defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3422 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003423// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003424defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3425defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003426// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003427defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3428 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3429 "vhadd", "s", int_arm_neon_vhadds, 1>;
3430defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3431 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3432 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003433// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003434defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3435 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3436 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3437defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3438 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3439 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003440// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003441defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3442 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3443 "vqadd", "s", int_arm_neon_vqadds, 1>;
3444defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3445 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3446 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003447// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003448defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3449 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003450// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003451defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3452 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003453
3454// Vector Multiply Operations.
3455
3456// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003457defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003458 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003459def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3460 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3461def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3462 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003463def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003464 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003465def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003466 v4f32, v4f32, fmul, 1>;
3467defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3468def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3469def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3470 v2f32, fmul>;
3471
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003472def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3473 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3474 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3475 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003476 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003477 (SubReg_i16_lane imm:$lane)))>;
3478def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3479 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3480 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3481 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003482 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003483 (SubReg_i32_lane imm:$lane)))>;
3484def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3485 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3486 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3487 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003488 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003489 (SubReg_i32_lane imm:$lane)))>;
3490
Bob Wilson5bafff32009-06-22 23:27:02 +00003491// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003492defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003493 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003494 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003495defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3496 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003497 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003498def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003499 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3500 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003501 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3502 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003503 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003504 (SubReg_i16_lane imm:$lane)))>;
3505def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003506 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3507 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003508 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3509 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003510 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003511 (SubReg_i32_lane imm:$lane)))>;
3512
Bob Wilson5bafff32009-06-22 23:27:02 +00003513// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003514defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3515 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003516 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003517defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3518 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003519 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003520def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003521 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3522 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003523 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3524 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003525 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003526 (SubReg_i16_lane imm:$lane)))>;
3527def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003528 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3529 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003530 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3531 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003532 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003533 (SubReg_i32_lane imm:$lane)))>;
3534
Bob Wilson5bafff32009-06-22 23:27:02 +00003535// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003536defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3537 "vmull", "s", NEONvmulls, 1>;
3538defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3539 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003540def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003541 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003542defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3543defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003544
Bob Wilson5bafff32009-06-22 23:27:02 +00003545// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003546defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3547 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3548defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3549 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003550
3551// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3552
3553// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003554defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003555 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3556def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003557 v2f32, fmul_su, fadd_mlx>,
3558 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003559def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003560 v4f32, fmul_su, fadd_mlx>,
3561 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003562defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003563 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3564def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003565 v2f32, fmul_su, fadd_mlx>,
3566 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003567def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003568 v4f32, v2f32, fmul_su, fadd_mlx>,
3569 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003570
3571def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003572 (mul (v8i16 QPR:$src2),
3573 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3574 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003575 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003576 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003577 (SubReg_i16_lane imm:$lane)))>;
3578
3579def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003580 (mul (v4i32 QPR:$src2),
3581 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3582 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003583 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003584 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003585 (SubReg_i32_lane imm:$lane)))>;
3586
Evan Cheng48575f62010-12-05 22:04:16 +00003587def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3588 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003589 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003590 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3591 (v4f32 QPR:$src2),
3592 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003593 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003594 (SubReg_i32_lane imm:$lane)))>,
3595 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003596
Bob Wilson5bafff32009-06-22 23:27:02 +00003597// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003598defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3599 "vmlal", "s", NEONvmulls, add>;
3600defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3601 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003602
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003603defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3604defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003605
Bob Wilson5bafff32009-06-22 23:27:02 +00003606// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003607defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003608 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003609defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003610
Bob Wilson5bafff32009-06-22 23:27:02 +00003611// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003612defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003613 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3614def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003615 v2f32, fmul_su, fsub_mlx>,
3616 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003617def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003618 v4f32, fmul_su, fsub_mlx>,
3619 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003620defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003621 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3622def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003623 v2f32, fmul_su, fsub_mlx>,
3624 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003625def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003626 v4f32, v2f32, fmul_su, fsub_mlx>,
3627 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003628
3629def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003630 (mul (v8i16 QPR:$src2),
3631 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3632 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003633 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003634 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003635 (SubReg_i16_lane imm:$lane)))>;
3636
3637def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003638 (mul (v4i32 QPR:$src2),
3639 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3640 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003641 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003642 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003643 (SubReg_i32_lane imm:$lane)))>;
3644
Evan Cheng48575f62010-12-05 22:04:16 +00003645def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3646 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003647 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3648 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003649 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003650 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003651 (SubReg_i32_lane imm:$lane)))>,
3652 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003653
Bob Wilson5bafff32009-06-22 23:27:02 +00003654// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003655defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3656 "vmlsl", "s", NEONvmulls, sub>;
3657defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3658 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003659
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003660defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3661defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003662
Bob Wilson5bafff32009-06-22 23:27:02 +00003663// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003664defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003665 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003666defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003667
3668// Vector Subtract Operations.
3669
3670// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003671defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003672 "vsub", "i", sub, 0>;
3673def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003674 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003675def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003676 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003677// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003678defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3679 "vsubl", "s", sub, sext, 0>;
3680defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3681 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003682// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003683defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3684defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003685// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003686defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003687 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003688 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003689defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003690 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003691 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003692// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003693defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003694 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003695 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003696defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003697 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003698 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003699// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003700defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3701 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003702// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003703defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3704 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003705
3706// Vector Comparisons.
3707
3708// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003709defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3710 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003711def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003712 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003713def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003714 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003715
Johnny Chen363ac582010-02-23 01:42:58 +00003716defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003717 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003718
Bob Wilson5bafff32009-06-22 23:27:02 +00003719// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003720defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3721 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003722defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003723 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003724def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3725 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003726def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003727 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003728
Johnny Chen363ac582010-02-23 01:42:58 +00003729defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003730 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003731defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003732 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003733
Bob Wilson5bafff32009-06-22 23:27:02 +00003734// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003735defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3736 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3737defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3738 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003739def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003740 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003741def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003742 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003743
Johnny Chen363ac582010-02-23 01:42:58 +00003744defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003745 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003746defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003747 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003748
Bob Wilson5bafff32009-06-22 23:27:02 +00003749// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003750def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3751 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3752def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3753 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003754// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003755def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3756 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3757def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3758 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003759// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003760defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003761 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003762
3763// Vector Bitwise Operations.
3764
Bob Wilsoncba270d2010-07-13 21:16:48 +00003765def vnotd : PatFrag<(ops node:$in),
3766 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3767def vnotq : PatFrag<(ops node:$in),
3768 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003769
3770
Bob Wilson5bafff32009-06-22 23:27:02 +00003771// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003772def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3773 v2i32, v2i32, and, 1>;
3774def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3775 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003776
3777// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003778def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3779 v2i32, v2i32, xor, 1>;
3780def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3781 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003782
3783// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003784def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3785 v2i32, v2i32, or, 1>;
3786def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3787 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003788
Owen Andersond9668172010-11-03 22:44:51 +00003789def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003790 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003791 IIC_VMOVImm,
3792 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3793 [(set DPR:$Vd,
3794 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3795 let Inst{9} = SIMM{9};
3796}
3797
Owen Anderson080c0922010-11-05 19:27:46 +00003798def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003799 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003800 IIC_VMOVImm,
3801 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3802 [(set DPR:$Vd,
3803 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003804 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003805}
3806
3807def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003808 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003809 IIC_VMOVImm,
3810 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3811 [(set QPR:$Vd,
3812 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3813 let Inst{9} = SIMM{9};
3814}
3815
Owen Anderson080c0922010-11-05 19:27:46 +00003816def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003817 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003818 IIC_VMOVImm,
3819 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3820 [(set QPR:$Vd,
3821 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003822 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003823}
3824
3825
Bob Wilson5bafff32009-06-22 23:27:02 +00003826// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003827def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3828 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3829 "vbic", "$Vd, $Vn, $Vm", "",
3830 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3831 (vnotd DPR:$Vm))))]>;
3832def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3833 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3834 "vbic", "$Vd, $Vn, $Vm", "",
3835 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3836 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003837
Owen Anderson080c0922010-11-05 19:27:46 +00003838def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003839 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003840 IIC_VMOVImm,
3841 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3842 [(set DPR:$Vd,
3843 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3844 let Inst{9} = SIMM{9};
3845}
3846
3847def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003848 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003849 IIC_VMOVImm,
3850 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3851 [(set DPR:$Vd,
3852 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3853 let Inst{10-9} = SIMM{10-9};
3854}
3855
3856def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003857 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003858 IIC_VMOVImm,
3859 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3860 [(set QPR:$Vd,
3861 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3862 let Inst{9} = SIMM{9};
3863}
3864
3865def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003866 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003867 IIC_VMOVImm,
3868 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3869 [(set QPR:$Vd,
3870 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3871 let Inst{10-9} = SIMM{10-9};
3872}
3873
Bob Wilson5bafff32009-06-22 23:27:02 +00003874// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003875def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3876 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3877 "vorn", "$Vd, $Vn, $Vm", "",
3878 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3879 (vnotd DPR:$Vm))))]>;
3880def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3881 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3882 "vorn", "$Vd, $Vn, $Vm", "",
3883 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3884 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003885
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003886// VMVN : Vector Bitwise NOT (Immediate)
3887
3888let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003889
Owen Andersonca6945e2010-12-01 00:28:25 +00003890def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003891 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003892 "vmvn", "i16", "$Vd, $SIMM", "",
3893 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003894 let Inst{9} = SIMM{9};
3895}
3896
Owen Andersonca6945e2010-12-01 00:28:25 +00003897def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003898 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003899 "vmvn", "i16", "$Vd, $SIMM", "",
3900 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003901 let Inst{9} = SIMM{9};
3902}
3903
Owen Andersonca6945e2010-12-01 00:28:25 +00003904def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00003905 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003906 "vmvn", "i32", "$Vd, $SIMM", "",
3907 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003908 let Inst{11-8} = SIMM{11-8};
3909}
3910
Owen Andersonca6945e2010-12-01 00:28:25 +00003911def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00003912 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003913 "vmvn", "i32", "$Vd, $SIMM", "",
3914 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003915 let Inst{11-8} = SIMM{11-8};
3916}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003917}
3918
Bob Wilson5bafff32009-06-22 23:27:02 +00003919// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003920def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003921 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
3922 "vmvn", "$Vd, $Vm", "",
3923 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003924def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003925 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
3926 "vmvn", "$Vd, $Vm", "",
3927 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003928def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3929def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003930
3931// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003932def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3933 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003934 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003935 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003936 [(set DPR:$Vd,
3937 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003938
3939def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
3940 (and DPR:$Vm, (vnotd DPR:$Vd)))),
3941 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
3942
Owen Anderson4110b432010-10-25 20:13:13 +00003943def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3944 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003945 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003946 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003947 [(set QPR:$Vd,
3948 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003949
3950def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
3951 (and QPR:$Vm, (vnotq QPR:$Vd)))),
3952 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003953
3954// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003955// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003956// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003957def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003958 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003959 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003960 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00003961 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00003962def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003963 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003964 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003965 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00003966 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00003967
Bob Wilson5bafff32009-06-22 23:27:02 +00003968// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003969// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003970// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003971def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003972 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003973 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003974 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00003975 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00003976def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003977 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003978 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003979 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachfe7b4992011-10-21 16:14:12 +00003980 []>;
Johnny Chen4814e712010-02-09 23:05:23 +00003981
3982// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003983// for equivalent operations with different register constraints; it just
3984// inserts copies.
3985
3986// Vector Absolute Differences.
3987
3988// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003989defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003990 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003991 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003992defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003993 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003994 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003995def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003996 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003997def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003998 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003999
4000// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004001defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
4002 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
4003defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
4004 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004005
4006// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004007defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4008 "vaba", "s", int_arm_neon_vabds, add>;
4009defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
4010 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004011
4012// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00004013defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
4014 "vabal", "s", int_arm_neon_vabds, zext, add>;
4015defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
4016 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004017
4018// Vector Maximum and Minimum.
4019
4020// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004021defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004022 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004023 "vmax", "s", int_arm_neon_vmaxs, 1>;
4024defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004025 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004026 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004027def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4028 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004029 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004030def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4031 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004032 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4033
4034// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004035defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4036 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4037 "vmin", "s", int_arm_neon_vmins, 1>;
4038defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4039 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4040 "vmin", "u", int_arm_neon_vminu, 1>;
4041def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4042 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004043 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004044def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4045 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004046 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004047
4048// Vector Pairwise Operations.
4049
4050// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004051def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4052 "vpadd", "i8",
4053 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4054def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4055 "vpadd", "i16",
4056 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4057def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4058 "vpadd", "i32",
4059 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004060def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004061 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004062 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004063
4064// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004065defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004066 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004067defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004068 int_arm_neon_vpaddlu>;
4069
4070// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004071defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004072 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004073defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004074 int_arm_neon_vpadalu>;
4075
4076// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004077def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004078 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004079def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004080 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004081def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004082 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004083def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004084 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004085def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004086 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004087def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004088 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004089def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004090 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004091
4092// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004093def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004094 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004095def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004096 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004097def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004098 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004099def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004100 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004101def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004102 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004103def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004104 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004105def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004106 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004107
4108// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4109
4110// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004111def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004112 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004113 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004114def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004115 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004116 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004117def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004118 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004119 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004120def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004121 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004122 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004123
4124// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004125def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004126 IIC_VRECSD, "vrecps", "f32",
4127 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004128def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004129 IIC_VRECSQ, "vrecps", "f32",
4130 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004131
4132// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004133def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004134 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004135 v2i32, v2i32, int_arm_neon_vrsqrte>;
4136def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004137 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004138 v4i32, v4i32, int_arm_neon_vrsqrte>;
4139def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004140 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004141 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004142def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004143 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004144 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004145
4146// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004147def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004148 IIC_VRECSD, "vrsqrts", "f32",
4149 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004150def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004151 IIC_VRECSQ, "vrsqrts", "f32",
4152 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004153
4154// Vector Shifts.
4155
4156// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004157defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004158 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004159 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004160defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004161 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004162 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004163
Bob Wilson5bafff32009-06-22 23:27:02 +00004164// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004165defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4166
Bob Wilson5bafff32009-06-22 23:27:02 +00004167// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004168defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4169defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004170
4171// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004172defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4173defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004174
4175// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004176class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004177 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004178 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004179 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4180 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004181 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004182 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004183}
Evan Chengf81bf152009-11-23 21:57:23 +00004184def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004185 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004186def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004187 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004188def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004189 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004190
4191// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004192defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004193 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004194
4195// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004196defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004197 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004198 "vrshl", "s", int_arm_neon_vrshifts>;
4199defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004200 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004201 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004202// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004203defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4204defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004205
4206// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004207defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004208 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004209
4210// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004211defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004212 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004213 "vqshl", "s", int_arm_neon_vqshifts>;
4214defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004215 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004216 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004217// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004218defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4219defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4220
Bob Wilson5bafff32009-06-22 23:27:02 +00004221// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004222defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004223
4224// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004225defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004226 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004227defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004228 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004229
4230// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004231defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004232 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004233
4234// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004235defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004236 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004237 "vqrshl", "s", int_arm_neon_vqrshifts>;
4238defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004239 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004240 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004241
4242// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004243defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004244 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004245defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004246 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004247
4248// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004249defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004250 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004251
4252// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004253defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4254defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004255// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004256defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4257defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004258
4259// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004260defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4261
Bob Wilson5bafff32009-06-22 23:27:02 +00004262// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004263defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004264
4265// Vector Absolute and Saturating Absolute.
4266
4267// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004268defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004269 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004270 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004271def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004272 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004273 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004274def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004275 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004276 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004277
4278// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004279defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004280 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004281 int_arm_neon_vqabs>;
4282
4283// Vector Negate.
4284
Bob Wilsoncba270d2010-07-13 21:16:48 +00004285def vnegd : PatFrag<(ops node:$in),
4286 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4287def vnegq : PatFrag<(ops node:$in),
4288 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004289
Evan Chengf81bf152009-11-23 21:57:23 +00004290class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004291 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4292 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4293 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004294class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004295 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4296 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4297 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004298
Chris Lattner0a00ed92010-03-28 08:39:10 +00004299// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004300def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4301def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4302def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4303def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4304def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4305def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004306
4307// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004308def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004309 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4310 "vneg", "f32", "$Vd, $Vm", "",
4311 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004312def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004313 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4314 "vneg", "f32", "$Vd, $Vm", "",
4315 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004316
Bob Wilsoncba270d2010-07-13 21:16:48 +00004317def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4318def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4319def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4320def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4321def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4322def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004323
4324// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004325defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004326 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004327 int_arm_neon_vqneg>;
4328
4329// Vector Bit Counting Operations.
4330
4331// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004332defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004333 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004334 int_arm_neon_vcls>;
4335// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004336defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004337 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004338 int_arm_neon_vclz>;
4339// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004340def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004341 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004342 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004343def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004344 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004345 v16i8, v16i8, int_arm_neon_vcnt>;
4346
Jim Grosbachfe7b4992011-10-21 16:14:12 +00004347// Vector Swap
Johnny Chend8836042010-02-24 20:06:07 +00004348def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004349 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4350 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004351def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004352 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4353 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004354
Bob Wilson5bafff32009-06-22 23:27:02 +00004355// Vector Move Operations.
4356
4357// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004358def : InstAlias<"vmov${p} $Vd, $Vm",
4359 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4360def : InstAlias<"vmov${p} $Vd, $Vm",
4361 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004362
Bob Wilson5bafff32009-06-22 23:27:02 +00004363// VMOV : Vector Move (Immediate)
4364
Evan Cheng47006be2010-05-17 21:54:50 +00004365let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004366def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004367 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004368 "vmov", "i8", "$Vd, $SIMM", "",
4369 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4370def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004371 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004372 "vmov", "i8", "$Vd, $SIMM", "",
4373 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004374
Owen Andersonca6945e2010-12-01 00:28:25 +00004375def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004376 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004377 "vmov", "i16", "$Vd, $SIMM", "",
4378 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004379 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004380}
4381
Owen Andersonca6945e2010-12-01 00:28:25 +00004382def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004383 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004384 "vmov", "i16", "$Vd, $SIMM", "",
4385 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004386 let Inst{9} = SIMM{9};
4387}
Bob Wilson5bafff32009-06-22 23:27:02 +00004388
Owen Andersonca6945e2010-12-01 00:28:25 +00004389def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004390 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004391 "vmov", "i32", "$Vd, $SIMM", "",
4392 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004393 let Inst{11-8} = SIMM{11-8};
4394}
4395
Owen Andersonca6945e2010-12-01 00:28:25 +00004396def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004397 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004398 "vmov", "i32", "$Vd, $SIMM", "",
4399 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004400 let Inst{11-8} = SIMM{11-8};
4401}
Bob Wilson5bafff32009-06-22 23:27:02 +00004402
Owen Andersonca6945e2010-12-01 00:28:25 +00004403def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004404 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004405 "vmov", "i64", "$Vd, $SIMM", "",
4406 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4407def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004408 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004409 "vmov", "i64", "$Vd, $SIMM", "",
4410 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004411} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004412
4413// VMOV : Vector Get Lane (move scalar to ARM core register)
4414
Johnny Chen131c4a52009-11-23 17:48:17 +00004415def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004416 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4417 IIC_VMOVSI, "vmov", "s8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004418 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4419 imm:$lane))]> {
4420 let Inst{21} = lane{2};
4421 let Inst{6-5} = lane{1-0};
4422}
Johnny Chen131c4a52009-11-23 17:48:17 +00004423def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004424 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4425 IIC_VMOVSI, "vmov", "s16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004426 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4427 imm:$lane))]> {
4428 let Inst{21} = lane{1};
4429 let Inst{6} = lane{0};
4430}
Johnny Chen131c4a52009-11-23 17:48:17 +00004431def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Jim Grosbach687656c2011-10-18 20:10:47 +00004432 (outs GPR:$R), (ins DPR:$V, VectorIndex8:$lane),
4433 IIC_VMOVSI, "vmov", "u8", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004434 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4435 imm:$lane))]> {
4436 let Inst{21} = lane{2};
4437 let Inst{6-5} = lane{1-0};
4438}
Johnny Chen131c4a52009-11-23 17:48:17 +00004439def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Jim Grosbach687656c2011-10-18 20:10:47 +00004440 (outs GPR:$R), (ins DPR:$V, VectorIndex16:$lane),
4441 IIC_VMOVSI, "vmov", "u16", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004442 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4443 imm:$lane))]> {
4444 let Inst{21} = lane{1};
4445 let Inst{6} = lane{0};
4446}
Johnny Chen131c4a52009-11-23 17:48:17 +00004447def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Jim Grosbach687656c2011-10-18 20:10:47 +00004448 (outs GPR:$R), (ins DPR:$V, VectorIndex32:$lane),
4449 IIC_VMOVSI, "vmov", "32", "$R, $V$lane",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004450 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4451 imm:$lane))]> {
4452 let Inst{21} = lane{0};
4453}
Bob Wilson5bafff32009-06-22 23:27:02 +00004454// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4455def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4456 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004457 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004458 (SubReg_i8_lane imm:$lane))>;
4459def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4460 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004461 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004462 (SubReg_i16_lane imm:$lane))>;
4463def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4464 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004465 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004466 (SubReg_i8_lane imm:$lane))>;
4467def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4468 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004469 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004470 (SubReg_i16_lane imm:$lane))>;
4471def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4472 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004473 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004474 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004475def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004476 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004477 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004478def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004479 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004480 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004481//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004482// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004483def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004484 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004485
4486
4487// VMOV : Vector Set Lane (move ARM core register to scalar)
4488
Owen Andersond2fbdb72010-10-27 21:28:09 +00004489let Constraints = "$src1 = $V" in {
4490def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004491 (ins DPR:$src1, GPR:$R, VectorIndex8:$lane),
4492 IIC_VMOVISL, "vmov", "8", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004493 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4494 GPR:$R, imm:$lane))]> {
4495 let Inst{21} = lane{2};
4496 let Inst{6-5} = lane{1-0};
4497}
4498def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004499 (ins DPR:$src1, GPR:$R, VectorIndex16:$lane),
4500 IIC_VMOVISL, "vmov", "16", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004501 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4502 GPR:$R, imm:$lane))]> {
4503 let Inst{21} = lane{1};
4504 let Inst{6} = lane{0};
4505}
4506def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
Jim Grosbach687656c2011-10-18 20:10:47 +00004507 (ins DPR:$src1, GPR:$R, VectorIndex32:$lane),
4508 IIC_VMOVISL, "vmov", "32", "$V$lane, $R",
Owen Andersond2fbdb72010-10-27 21:28:09 +00004509 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4510 GPR:$R, imm:$lane))]> {
4511 let Inst{21} = lane{0};
4512}
Bob Wilson5bafff32009-06-22 23:27:02 +00004513}
4514def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004515 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004516 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004517 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004518 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004519 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004520def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004521 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004522 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004523 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004524 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004525 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004526def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004527 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004528 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004529 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004530 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004531 (DSubReg_i32_reg imm:$lane)))>;
4532
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004533def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004534 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4535 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004536def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004537 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4538 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004539
4540//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004541// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004542def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004543 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004544
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004545def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004546 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004547def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004548 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004549def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004550 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004551
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004552def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4553 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4554def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4555 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4556def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4557 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4558
4559def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4560 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4561 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004562 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004563def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4564 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4565 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004566 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004567def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4568 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4569 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004570 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004571
Bob Wilson5bafff32009-06-22 23:27:02 +00004572// VDUP : Vector Duplicate (from ARM core register to all elements)
4573
Evan Chengf81bf152009-11-23 21:57:23 +00004574class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004575 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4576 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4577 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004578class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004579 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4580 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4581 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004582
Evan Chengf81bf152009-11-23 21:57:23 +00004583def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4584def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4585def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4586def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4587def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4588def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004589
Jim Grosbach958108a2011-03-11 20:44:08 +00004590def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4591def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004592
4593// VDUP : Vector Duplicate Lane (from scalar to all elements)
4594
Johnny Chene4614f72010-03-25 17:01:27 +00004595class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004596 ValueType Ty, Operand IdxTy>
4597 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4598 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004599 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004600
Johnny Chene4614f72010-03-25 17:01:27 +00004601class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004602 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4603 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4604 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004605 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004606 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004607
Bob Wilson507df402009-10-21 02:15:46 +00004608// Inst{19-16} is partially specified depending on the element size.
4609
Jim Grosbach460a9052011-10-07 23:56:00 +00004610def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4611 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004612 let Inst{19-17} = lane{2-0};
4613}
Jim Grosbach460a9052011-10-07 23:56:00 +00004614def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4615 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004616 let Inst{19-18} = lane{1-0};
4617}
Jim Grosbach460a9052011-10-07 23:56:00 +00004618def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4619 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004620 let Inst{19} = lane{0};
4621}
Jim Grosbach460a9052011-10-07 23:56:00 +00004622def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4623 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004624 let Inst{19-17} = lane{2-0};
4625}
Jim Grosbach460a9052011-10-07 23:56:00 +00004626def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4627 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004628 let Inst{19-18} = lane{1-0};
4629}
Jim Grosbach460a9052011-10-07 23:56:00 +00004630def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4631 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004632 let Inst{19} = lane{0};
4633}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004634
4635def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4636 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4637
4638def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4639 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004640
Bob Wilson0ce37102009-08-14 05:08:32 +00004641def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4642 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4643 (DSubReg_i8_reg imm:$lane))),
4644 (SubReg_i8_lane imm:$lane)))>;
4645def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4646 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4647 (DSubReg_i16_reg imm:$lane))),
4648 (SubReg_i16_lane imm:$lane)))>;
4649def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4650 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4651 (DSubReg_i32_reg imm:$lane))),
4652 (SubReg_i32_lane imm:$lane)))>;
4653def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004654 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004655 (DSubReg_i32_reg imm:$lane))),
4656 (SubReg_i32_lane imm:$lane)))>;
4657
Jim Grosbach65dc3032010-10-06 21:16:16 +00004658def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004659 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004660def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004661 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004662
Bob Wilson5bafff32009-06-22 23:27:02 +00004663// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004664defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004665 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004666// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004667defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4668 "vqmovn", "s", int_arm_neon_vqmovns>;
4669defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4670 "vqmovn", "u", int_arm_neon_vqmovnu>;
4671defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4672 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004673// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004674defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4675defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004676
4677// Vector Conversions.
4678
Johnny Chen9e088762010-03-17 17:52:21 +00004679// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004680def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4681 v2i32, v2f32, fp_to_sint>;
4682def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4683 v2i32, v2f32, fp_to_uint>;
4684def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4685 v2f32, v2i32, sint_to_fp>;
4686def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4687 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004688
Johnny Chen6c8648b2010-03-17 23:26:50 +00004689def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4690 v4i32, v4f32, fp_to_sint>;
4691def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4692 v4i32, v4f32, fp_to_uint>;
4693def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4694 v4f32, v4i32, sint_to_fp>;
4695def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4696 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004697
4698// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004699def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004700 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004701def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004702 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004703def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004704 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004705def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004706 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4707
Evan Chengf81bf152009-11-23 21:57:23 +00004708def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004709 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004710def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004711 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004712def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004713 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004714def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004715 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4716
Bob Wilson04063562010-12-15 22:14:12 +00004717// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4718def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4719 IIC_VUNAQ, "vcvt", "f16.f32",
4720 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4721 Requires<[HasNEON, HasFP16]>;
4722def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4723 IIC_VUNAQ, "vcvt", "f32.f16",
4724 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4725 Requires<[HasNEON, HasFP16]>;
4726
Bob Wilsond8e17572009-08-12 22:31:50 +00004727// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004728
4729// VREV64 : Vector Reverse elements within 64-bit doublewords
4730
Evan Chengf81bf152009-11-23 21:57:23 +00004731class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004732 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4733 (ins DPR:$Vm), IIC_VMOVD,
4734 OpcodeStr, Dt, "$Vd, $Vm", "",
4735 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004736class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004737 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4738 (ins QPR:$Vm), IIC_VMOVQ,
4739 OpcodeStr, Dt, "$Vd, $Vm", "",
4740 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004741
Evan Chengf81bf152009-11-23 21:57:23 +00004742def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4743def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4744def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004745def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004746
Evan Chengf81bf152009-11-23 21:57:23 +00004747def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4748def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4749def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004750def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004751
4752// VREV32 : Vector Reverse elements within 32-bit words
4753
Evan Chengf81bf152009-11-23 21:57:23 +00004754class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004755 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4756 (ins DPR:$Vm), IIC_VMOVD,
4757 OpcodeStr, Dt, "$Vd, $Vm", "",
4758 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004759class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004760 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4761 (ins QPR:$Vm), IIC_VMOVQ,
4762 OpcodeStr, Dt, "$Vd, $Vm", "",
4763 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004764
Evan Chengf81bf152009-11-23 21:57:23 +00004765def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4766def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004767
Evan Chengf81bf152009-11-23 21:57:23 +00004768def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4769def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004770
4771// VREV16 : Vector Reverse elements within 16-bit halfwords
4772
Evan Chengf81bf152009-11-23 21:57:23 +00004773class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004774 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4775 (ins DPR:$Vm), IIC_VMOVD,
4776 OpcodeStr, Dt, "$Vd, $Vm", "",
4777 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004778class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004779 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4780 (ins QPR:$Vm), IIC_VMOVQ,
4781 OpcodeStr, Dt, "$Vd, $Vm", "",
4782 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004783
Evan Chengf81bf152009-11-23 21:57:23 +00004784def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4785def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004786
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004787// Other Vector Shuffles.
4788
Bob Wilson5e8b8332011-01-07 04:59:04 +00004789// Aligned extractions: really just dropping registers
4790
4791class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4792 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4793 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4794
4795def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4796
4797def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4798
4799def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4800
4801def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4802
4803def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4804
4805
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004806// VEXT : Vector Extract
4807
Evan Chengf81bf152009-11-23 21:57:23 +00004808class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004809 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4810 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4811 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4812 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4813 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004814 bits<4> index;
4815 let Inst{11-8} = index{3-0};
4816}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004817
Evan Chengf81bf152009-11-23 21:57:23 +00004818class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004819 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4820 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4821 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4822 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4823 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004824 bits<4> index;
4825 let Inst{11-8} = index{3-0};
4826}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004827
Owen Anderson7a258252010-11-03 18:16:27 +00004828def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4829 let Inst{11-8} = index{3-0};
4830}
4831def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4832 let Inst{11-9} = index{2-0};
4833 let Inst{8} = 0b0;
4834}
4835def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4836 let Inst{11-10} = index{1-0};
4837 let Inst{9-8} = 0b00;
4838}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004839def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
4840 (v2f32 DPR:$Vm),
4841 (i32 imm:$index))),
4842 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004843
Owen Anderson7a258252010-11-03 18:16:27 +00004844def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4845 let Inst{11-8} = index{3-0};
4846}
4847def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4848 let Inst{11-9} = index{2-0};
4849 let Inst{8} = 0b0;
4850}
4851def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4852 let Inst{11-10} = index{1-0};
4853 let Inst{9-8} = 0b00;
4854}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004855def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
4856 (v4f32 QPR:$Vm),
4857 (i32 imm:$index))),
4858 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004859
Bob Wilson64efd902009-08-08 05:53:00 +00004860// VTRN : Vector Transpose
4861
Evan Chengf81bf152009-11-23 21:57:23 +00004862def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4863def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4864def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004865
Evan Chengf81bf152009-11-23 21:57:23 +00004866def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4867def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4868def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004869
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004870// VUZP : Vector Unzip (Deinterleave)
4871
Evan Chengf81bf152009-11-23 21:57:23 +00004872def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4873def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4874def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004875
Evan Chengf81bf152009-11-23 21:57:23 +00004876def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4877def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4878def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004879
4880// VZIP : Vector Zip (Interleave)
4881
Evan Chengf81bf152009-11-23 21:57:23 +00004882def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4883def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4884def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004885
Evan Chengf81bf152009-11-23 21:57:23 +00004886def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4887def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4888def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004889
Bob Wilson114a2662009-08-12 20:51:55 +00004890// Vector Table Lookup and Table Extension.
4891
4892// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004893let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00004894def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004895 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
Jim Grosbach862019c2011-10-18 23:02:30 +00004896 (ins VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4897 "vtbl", "8", "$Vd, $Vn, $Vm", "",
4898 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004899let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004900def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004901 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4902 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4903 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004904def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004905 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4906 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4907 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004908def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004909 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4910 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004911 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004912 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004913} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004914
Bob Wilsonbd916c52010-09-13 23:55:10 +00004915def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004916 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004917def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004918 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004919def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004920 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004921
Bob Wilson114a2662009-08-12 20:51:55 +00004922// VTBX : Vector Table Extension
4923def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004924 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
Jim Grosbachd0b61472011-10-20 14:48:50 +00004925 (ins DPR:$orig, VecListOneD:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4926 "vtbx", "8", "$Vd, $Vn, $Vm", "$orig = $Vd",
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004927 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
Jim Grosbachd0b61472011-10-20 14:48:50 +00004928 DPR:$orig, VecListOneD:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004929let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004930def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004931 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4932 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4933 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004934def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004935 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4936 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004937 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004938 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4939 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004940def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004941 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4942 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4943 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4944 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004945} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004946
Bob Wilsonbd916c52010-09-13 23:55:10 +00004947def VTBX2Pseudo
4948 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004949 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004950def VTBX3Pseudo
4951 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004952 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004953def VTBX4Pseudo
4954 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004955 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004956} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00004957
Bob Wilson5bafff32009-06-22 23:27:02 +00004958//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004959// NEON instructions for single-precision FP math
4960//===----------------------------------------------------------------------===//
4961
Bob Wilson0e6d5402010-12-13 23:02:31 +00004962class N2VSPat<SDNode OpNode, NeonI Inst>
4963 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00004964 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00004965 (v2f32 (COPY_TO_REGCLASS (Inst
4966 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00004967 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4968 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004969
4970class N3VSPat<SDNode OpNode, NeonI Inst>
4971 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004972 (EXTRACT_SUBREG
4973 (v2f32 (COPY_TO_REGCLASS (Inst
4974 (INSERT_SUBREG
4975 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4976 SPR:$a, ssub_0),
4977 (INSERT_SUBREG
4978 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4979 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004980
4981class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4982 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004983 (EXTRACT_SUBREG
4984 (v2f32 (COPY_TO_REGCLASS (Inst
4985 (INSERT_SUBREG
4986 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4987 SPR:$acc, ssub_0),
4988 (INSERT_SUBREG
4989 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4990 SPR:$a, ssub_0),
4991 (INSERT_SUBREG
4992 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4993 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004994
Bob Wilson4711d5c2010-12-13 23:02:37 +00004995def : N3VSPat<fadd, VADDfd>;
4996def : N3VSPat<fsub, VSUBfd>;
4997def : N3VSPat<fmul, VMULfd>;
4998def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004999 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005000def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00005001 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005002def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005003def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00005004def : N3VSPat<NEONfmax, VMAXfd>;
5005def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00005006def : N2VSPat<arm_ftosi, VCVTf2sd>;
5007def : N2VSPat<arm_ftoui, VCVTf2ud>;
5008def : N2VSPat<arm_sitof, VCVTs2fd>;
5009def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00005010
Evan Cheng1d2426c2009-08-07 19:30:41 +00005011//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00005012// Non-Instruction Patterns
5013//===----------------------------------------------------------------------===//
5014
5015// bit_convert
5016def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
5017def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
5018def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
5019def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
5020def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
5021def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
5022def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
5023def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5024def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5025def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5026def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5027def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5028def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5029def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5030def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5031def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5032def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5033def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5034def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5035def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5036def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5037def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5038def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5039def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5040def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5041def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5042def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5043def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5044def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5045def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5046
5047def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5048def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5049def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5050def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5051def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5052def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5053def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5054def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5055def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5056def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5057def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5058def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5059def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5060def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5061def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5062def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5063def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5064def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5065def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5066def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5067def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5068def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5069def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5070def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5071def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5072def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5073def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5074def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5075def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5076def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;