blob: eb6134c617854a494555db600ea730433db71fee [file] [log] [blame]
Scott Michel266bc8f2007-12-04 22:23:35 +00001//
Scott Michel7ea02ff2009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michel203b2d62008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000018#include "SPUMachineFunction.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000019#include "llvm/Constants.h"
20#include "llvm/Function.h"
21#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000022#include "llvm/CallingConv.h"
John Thompson44ab89e2010-10-29 17:29:13 +000023#include "llvm/Type.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000024#include "llvm/CodeGen/CallingConvLower.h"
25#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000029#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000030#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000031#include "llvm/Target/TargetOptions.h"
32#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000033#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000035#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000037#include <map>
38
39using namespace llvm;
40
41// Used in getTargetNodeName() below
42namespace {
43 std::map<unsigned, const char *> node_names;
44
Owen Andersone50ed302009-08-10 22:56:29 +000045 //! EVT mapping to useful data for Cell SPU
Scott Michel266bc8f2007-12-04 22:23:35 +000046 struct valtype_map_s {
Duncan Sands613c5812009-09-06 12:16:26 +000047 EVT valtype;
48 int prefslot_byte;
Scott Michel266bc8f2007-12-04 22:23:35 +000049 };
Scott Michel5af8f0e2008-07-16 17:17:29 +000050
Scott Michel266bc8f2007-12-04 22:23:35 +000051 const valtype_map_s valtype_map[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000052 { MVT::i1, 3 },
53 { MVT::i8, 3 },
54 { MVT::i16, 2 },
55 { MVT::i32, 0 },
56 { MVT::f32, 0 },
57 { MVT::i64, 0 },
58 { MVT::f64, 0 },
59 { MVT::i128, 0 }
Scott Michel266bc8f2007-12-04 22:23:35 +000060 };
61
62 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
63
Owen Andersone50ed302009-08-10 22:56:29 +000064 const valtype_map_s *getValueTypeMapEntry(EVT VT) {
Scott Michel266bc8f2007-12-04 22:23:35 +000065 const valtype_map_s *retval = 0;
66
67 for (size_t i = 0; i < n_valtype_map; ++i) {
68 if (valtype_map[i].valtype == VT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +000069 retval = valtype_map + i;
70 break;
Scott Michel266bc8f2007-12-04 22:23:35 +000071 }
72 }
73
74#ifndef NDEBUG
75 if (retval == 0) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +000076 report_fatal_error("getValueTypeMapEntry returns NULL for " +
77 Twine(VT.getEVTString()));
Scott Michel266bc8f2007-12-04 22:23:35 +000078 }
79#endif
80
81 return retval;
82 }
Scott Michel94bd57e2009-01-15 04:41:47 +000083
Scott Michelc9c8b2a2009-01-26 03:31:40 +000084 //! Expand a library call into an actual call DAG node
85 /*!
86 \note
87 This code is taken from SelectionDAGLegalize, since it is not exposed as
88 part of the LLVM SelectionDAG API.
89 */
90
91 SDValue
92 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +000093 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +000094 // The input chain to this libcall is the entry node of the function.
95 // Legalizing the call will automatically add the previous call to the
96 // dependence.
97 SDValue InChain = DAG.getEntryNode();
98
99 TargetLowering::ArgListTy Args;
100 TargetLowering::ArgListEntry Entry;
101 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000102 EVT ArgVT = Op.getOperand(i).getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +0000103 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000104 Entry.Node = Op.getOperand(i);
105 Entry.Ty = ArgTy;
106 Entry.isSExt = isSigned;
107 Entry.isZExt = !isSigned;
108 Args.push_back(Entry);
109 }
110 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
111 TLI.getPointerTy());
112
113 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Anderson23b9b192009-08-12 00:36:31 +0000114 const Type *RetTy =
115 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000116 std::pair<SDValue, SDValue> CallInfo =
117 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000118 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000119 /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +0000120 Callee, Args, DAG, Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000121
122 return CallInfo.first;
123 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000124}
125
126SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000127 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
128 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000129 // Fold away setcc operations if possible.
130 setPow2DivIsCheap();
131
132 // Use _setjmp/_longjmp instead of setjmp/longjmp.
133 setUseUnderscoreSetJmp(true);
134 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000135
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000136 // Set RTLIB libcall names as used by SPU:
137 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
138
Scott Michel266bc8f2007-12-04 22:23:35 +0000139 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
141 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
142 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
143 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
144 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
145 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
146 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000147
Scott Michel266bc8f2007-12-04 22:23:35 +0000148 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
150 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
151 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000152
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
154 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000155
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
157 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
158 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
159 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000160
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000162
Scott Michel266bc8f2007-12-04 22:23:35 +0000163 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
165 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000166
167 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000169 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000171
Scott Michelf0569be2008-12-27 04:51:36 +0000172 setOperationAction(ISD::LOAD, VT, Custom);
173 setOperationAction(ISD::STORE, VT, Custom);
174 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
175 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
176 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
177
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
179 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000180 setTruncStoreAction(VT, StoreVT, Expand);
181 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000182 }
183
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000185 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000187
188 setOperationAction(ISD::LOAD, VT, Custom);
189 setOperationAction(ISD::STORE, VT, Custom);
190
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
192 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000193 setTruncStoreAction(VT, StoreVT, Expand);
194 }
195 }
196
Scott Michel266bc8f2007-12-04 22:23:35 +0000197 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
199 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000200
201 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
203 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
204 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
205 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
206 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000207
208 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000210
Eli Friedman5427d712009-07-17 06:36:24 +0000211 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::SREM, MVT::i8, Expand);
213 setOperationAction(ISD::UREM, MVT::i8, Expand);
214 setOperationAction(ISD::SDIV, MVT::i8, Expand);
215 setOperationAction(ISD::UDIV, MVT::i8, Expand);
216 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
217 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
218 setOperationAction(ISD::SREM, MVT::i16, Expand);
219 setOperationAction(ISD::UREM, MVT::i16, Expand);
220 setOperationAction(ISD::SDIV, MVT::i16, Expand);
221 setOperationAction(ISD::UDIV, MVT::i16, Expand);
222 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
223 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
224 setOperationAction(ISD::SREM, MVT::i32, Expand);
225 setOperationAction(ISD::UREM, MVT::i32, Expand);
226 setOperationAction(ISD::SDIV, MVT::i32, Expand);
227 setOperationAction(ISD::UDIV, MVT::i32, Expand);
228 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
229 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
230 setOperationAction(ISD::SREM, MVT::i64, Expand);
231 setOperationAction(ISD::UREM, MVT::i64, Expand);
232 setOperationAction(ISD::SDIV, MVT::i64, Expand);
233 setOperationAction(ISD::UDIV, MVT::i64, Expand);
234 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
235 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
236 setOperationAction(ISD::SREM, MVT::i128, Expand);
237 setOperationAction(ISD::UREM, MVT::i128, Expand);
238 setOperationAction(ISD::SDIV, MVT::i128, Expand);
239 setOperationAction(ISD::UDIV, MVT::i128, Expand);
240 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
241 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000242
Scott Michel266bc8f2007-12-04 22:23:35 +0000243 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::FSIN , MVT::f64, Expand);
245 setOperationAction(ISD::FCOS , MVT::f64, Expand);
246 setOperationAction(ISD::FREM , MVT::f64, Expand);
247 setOperationAction(ISD::FSIN , MVT::f32, Expand);
248 setOperationAction(ISD::FCOS , MVT::f32, Expand);
249 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000250
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000251 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
252 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
254 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000255
Owen Anderson825b72b2009-08-11 20:47:22 +0000256 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
257 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000258
259 // SPU can do rotate right and left, so legalize it... but customize for i8
260 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000261
262 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
263 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
265 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
266 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000267
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::ROTL, MVT::i32, Legal);
269 setOperationAction(ISD::ROTL, MVT::i16, Legal);
270 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000271
Scott Michel266bc8f2007-12-04 22:23:35 +0000272 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::SHL, MVT::i8, Custom);
274 setOperationAction(ISD::SRL, MVT::i8, Custom);
275 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000276
Scott Michel02d711b2008-12-30 23:28:25 +0000277 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SHL, MVT::i64, Legal);
279 setOperationAction(ISD::SRL, MVT::i64, Legal);
280 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000281
Scott Michel5af8f0e2008-07-16 17:17:29 +0000282 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::MUL, MVT::i8, Custom);
284 setOperationAction(ISD::MUL, MVT::i32, Legal);
285 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000286
Eli Friedman6314ac22009-06-16 06:40:59 +0000287 // Expand double-width multiplication
288 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
290 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
291 setOperationAction(ISD::MULHU, MVT::i8, Expand);
292 setOperationAction(ISD::MULHS, MVT::i8, Expand);
293 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
294 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
295 setOperationAction(ISD::MULHU, MVT::i16, Expand);
296 setOperationAction(ISD::MULHS, MVT::i16, Expand);
297 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
298 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
299 setOperationAction(ISD::MULHU, MVT::i32, Expand);
300 setOperationAction(ISD::MULHS, MVT::i32, Expand);
301 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
302 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
303 setOperationAction(ISD::MULHU, MVT::i64, Expand);
304 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000305
Scott Michel8bf61e82008-06-02 22:18:03 +0000306 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::ADD, MVT::i8, Custom);
308 setOperationAction(ISD::ADD, MVT::i64, Legal);
309 setOperationAction(ISD::SUB, MVT::i8, Custom);
310 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000311
Scott Michel266bc8f2007-12-04 22:23:35 +0000312 // SPU does not have BSWAP. It does have i32 support CTLZ.
313 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
315 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000316
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
318 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
319 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
320 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
321 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000322
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
324 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
325 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
326 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
327 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000328
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
330 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
331 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
332 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
333 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000334
Scott Michel8bf61e82008-06-02 22:18:03 +0000335 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000336 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::SELECT, MVT::i8, Legal);
338 setOperationAction(ISD::SELECT, MVT::i16, Legal);
339 setOperationAction(ISD::SELECT, MVT::i32, Legal);
340 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000341
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::SETCC, MVT::i8, Legal);
343 setOperationAction(ISD::SETCC, MVT::i16, Legal);
344 setOperationAction(ISD::SETCC, MVT::i32, Legal);
345 setOperationAction(ISD::SETCC, MVT::i64, Legal);
346 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000347
Scott Michelf0569be2008-12-27 04:51:36 +0000348 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000350
Scott Michel77f452d2009-08-25 22:37:34 +0000351 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000352 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
353
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
355 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
356 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
357 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000358 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
359 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
361 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
362 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
363 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
364 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
365 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000366
367 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000369
Scott Michel9de57a92009-01-26 22:33:37 +0000370 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
372 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
373 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
374 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
376 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
377 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
378 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000379
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
381 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
382 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
383 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000384
385 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000387
Scott Michel5af8f0e2008-07-16 17:17:29 +0000388 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000389 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000390 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000391 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000393
Scott Michel1df30c42008-12-29 03:23:36 +0000394 setOperationAction(ISD::GlobalAddress, VT, Custom);
395 setOperationAction(ISD::ConstantPool, VT, Custom);
396 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000397 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000398
Scott Michel266bc8f2007-12-04 22:23:35 +0000399 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000401
Scott Michel266bc8f2007-12-04 22:23:35 +0000402 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::VAARG , MVT::Other, Expand);
404 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
405 setOperationAction(ISD::VAEND , MVT::Other, Expand);
406 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
407 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
408 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
409 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000410
411 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
413 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000414
Scott Michel266bc8f2007-12-04 22:23:35 +0000415 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000417
418 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000420
421 // First set operation action for all vector types to expand. Then we
422 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
424 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
425 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
426 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
427 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
428 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000429
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
431 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
432 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000433
Duncan Sands83ec4b62008-06-06 12:08:01 +0000434 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000435 setOperationAction(ISD::ADD, VT, Legal);
436 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000437 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000438 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000439
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000440 setOperationAction(ISD::AND, VT, Legal);
441 setOperationAction(ISD::OR, VT, Legal);
442 setOperationAction(ISD::XOR, VT, Legal);
443 setOperationAction(ISD::LOAD, VT, Legal);
444 setOperationAction(ISD::SELECT, VT, Legal);
445 setOperationAction(ISD::STORE, VT, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000446
Scott Michel266bc8f2007-12-04 22:23:35 +0000447 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000448 setOperationAction(ISD::SDIV, VT, Expand);
449 setOperationAction(ISD::SREM, VT, Expand);
450 setOperationAction(ISD::UDIV, VT, Expand);
451 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000452
453 // Custom lower build_vector, constant pool spills, insert and
454 // extract vector elements:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000455 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
456 setOperationAction(ISD::ConstantPool, VT, Custom);
457 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
458 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
459 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
460 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000461 }
462
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setOperationAction(ISD::AND, MVT::v16i8, Custom);
464 setOperationAction(ISD::OR, MVT::v16i8, Custom);
465 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
466 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000467
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000469
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setShiftAmountType(MVT::i32);
Scott Michelf0569be2008-12-27 04:51:36 +0000471 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000472
Scott Michel266bc8f2007-12-04 22:23:35 +0000473 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000474
Scott Michel266bc8f2007-12-04 22:23:35 +0000475 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000476 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000477 setTargetDAGCombine(ISD::ZERO_EXTEND);
478 setTargetDAGCombine(ISD::SIGN_EXTEND);
479 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000480
Scott Michel266bc8f2007-12-04 22:23:35 +0000481 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000482
Scott Michele07d3de2008-12-09 03:37:19 +0000483 // Set pre-RA register scheduler default to BURR, which produces slightly
484 // better code than the default (could also be TDRR, but TargetLowering.h
485 // needs a mod to support that model):
Evan Cheng211ffa12010-05-19 20:19:50 +0000486 setSchedulingPreference(Sched::RegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000487}
488
489const char *
490SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
491{
492 if (node_names.empty()) {
493 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
494 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
495 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
496 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000497 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000498 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000499 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
500 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
501 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000502 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000503 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000504 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000505 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Scott Michela59d4692008-02-23 18:41:37 +0000506 node_names[(unsigned) SPUISD::SHLQUAD_L_BITS] = "SPUISD::SHLQUAD_L_BITS";
507 node_names[(unsigned) SPUISD::SHLQUAD_L_BYTES] = "SPUISD::SHLQUAD_L_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000508 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
509 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000510 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
511 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
512 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000513 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000514 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000515 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
516 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
517 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000518 }
519
520 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
521
522 return ((i != node_names.end()) ? i->second : 0);
523}
524
Bill Wendlingb4202b82009-07-01 18:50:55 +0000525/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000526unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
527 return 3;
528}
529
Scott Michelf0569be2008-12-27 04:51:36 +0000530//===----------------------------------------------------------------------===//
531// Return the Cell SPU's SETCC result type
532//===----------------------------------------------------------------------===//
533
Owen Anderson825b72b2009-08-11 20:47:22 +0000534MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const {
Scott Michelf0569be2008-12-27 04:51:36 +0000535 // i16 and i32 are valid SETCC result types
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ?
537 VT.getSimpleVT().SimpleTy :
538 MVT::i32);
Scott Michel78c47fa2008-03-10 16:58:52 +0000539}
540
Scott Michel266bc8f2007-12-04 22:23:35 +0000541//===----------------------------------------------------------------------===//
542// Calling convention code:
543//===----------------------------------------------------------------------===//
544
545#include "SPUGenCallingConv.inc"
546
547//===----------------------------------------------------------------------===//
548// LowerOperation implementation
549//===----------------------------------------------------------------------===//
550
551/// Custom lower loads for CellSPU
552/*!
553 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
554 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000555
556 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000557 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000558
559\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000560%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000561%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000562%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000563%4 f32 = vec2perfslot %3
564%5 f64 = fp_extend %4
565\endverbatim
566*/
Dan Gohman475871a2008-07-27 21:46:04 +0000567static SDValue
568LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000569 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000570 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000571 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
572 EVT InVT = LN->getMemoryVT();
573 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000574 ISD::LoadExtType ExtType = LN->getExtensionType();
575 unsigned alignment = LN->getAlignment();
Scott Michelf0569be2008-12-27 04:51:36 +0000576 const valtype_map_s *vtm = getValueTypeMapEntry(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000577 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000578
Scott Michel266bc8f2007-12-04 22:23:35 +0000579 switch (LN->getAddressingMode()) {
580 case ISD::UNINDEXED: {
Scott Michelf0569be2008-12-27 04:51:36 +0000581 SDValue result;
582 SDValue basePtr = LN->getBasePtr();
583 SDValue rotate;
Scott Michel266bc8f2007-12-04 22:23:35 +0000584
Scott Michelf0569be2008-12-27 04:51:36 +0000585 if (alignment == 16) {
586 ConstantSDNode *CN;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000587
Scott Michelf0569be2008-12-27 04:51:36 +0000588 // Special cases for a known aligned load to simplify the base pointer
589 // and the rotation amount:
590 if (basePtr.getOpcode() == ISD::ADD
591 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
592 // Known offset into basePtr
593 int64_t offset = CN->getSExtValue();
594 int64_t rotamt = int64_t((offset & 0xf) - vtm->prefslot_byte);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000595
Scott Michelf0569be2008-12-27 04:51:36 +0000596 if (rotamt < 0)
597 rotamt += 16;
598
Owen Anderson825b72b2009-08-11 20:47:22 +0000599 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michelf0569be2008-12-27 04:51:36 +0000600
601 // Simplify the base pointer for this case:
602 basePtr = basePtr.getOperand(0);
603 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000604 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000605 basePtr,
606 DAG.getConstant((offset & ~0xf), PtrVT));
607 }
608 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
609 || (basePtr.getOpcode() == SPUISD::IndirectAddr
610 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
611 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
612 // Plain aligned a-form address: rotate into preferred slot
613 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
614 int64_t rotamt = -vtm->prefslot_byte;
615 if (rotamt < 0)
616 rotamt += 16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000618 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000619 // Offset the rotate amount by the basePtr and the preferred slot
620 // byte offset
621 int64_t rotamt = -vtm->prefslot_byte;
622 if (rotamt < 0)
623 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000624 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000625 basePtr,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000626 DAG.getConstant(rotamt, PtrVT));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000627 }
Scott Michelf0569be2008-12-27 04:51:36 +0000628 } else {
629 // Unaligned load: must be more pessimistic about addressing modes:
630 if (basePtr.getOpcode() == ISD::ADD) {
631 MachineFunction &MF = DAG.getMachineFunction();
632 MachineRegisterInfo &RegInfo = MF.getRegInfo();
633 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
634 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000635
Scott Michelf0569be2008-12-27 04:51:36 +0000636 SDValue Op0 = basePtr.getOperand(0);
637 SDValue Op1 = basePtr.getOperand(1);
638
639 if (isa<ConstantSDNode>(Op1)) {
640 // Convert the (add <ptr>, <const>) to an indirect address contained
641 // in a register. Note that this is done because we need to avoid
642 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000643 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000644 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
645 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000646 } else {
647 // Convert the (add <arg1>, <arg2>) to an indirect address, which
648 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000649 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000650 }
651 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000652 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000653 basePtr,
654 DAG.getConstant(0, PtrVT));
655 }
656
657 // Offset the rotate amount by the basePtr and the preferred slot
658 // byte offset
Dale Johannesen33c960f2009-02-04 20:06:27 +0000659 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000660 basePtr,
661 DAG.getConstant(-vtm->prefslot_byte, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000662 }
Scott Michel9de5d0d2008-01-11 02:53:15 +0000663
Scott Michelf0569be2008-12-27 04:51:36 +0000664 // Re-emit as a v16i8 vector load
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 result = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Chris Lattnere8639032010-09-21 06:22:23 +0000666 LN->getPointerInfo(),
David Greene73657df2010-02-15 16:55:58 +0000667 LN->isVolatile(), LN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000668
669 // Update the chain
670 the_chain = result.getValue(1);
671
672 // Rotate into the preferred slot:
Owen Anderson825b72b2009-08-11 20:47:22 +0000673 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::v16i8,
Scott Michelf0569be2008-12-27 04:51:36 +0000674 result.getValue(0), rotate);
675
Scott Michel30ee7df2008-12-04 03:02:42 +0000676 // Convert the loaded v16i8 vector to the appropriate vector type
677 // specified by the operand:
Owen Anderson23b9b192009-08-12 00:36:31 +0000678 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
679 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000680 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
681 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Scott Michel5af8f0e2008-07-16 17:17:29 +0000682
Scott Michel30ee7df2008-12-04 03:02:42 +0000683 // Handle extending loads by extending the scalar result:
684 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000685 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000686 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000687 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000688 } else if (ExtType == ISD::EXTLOAD) {
689 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000690
Scott Michel30ee7df2008-12-04 03:02:42 +0000691 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000692 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000693
Dale Johannesen33c960f2009-02-04 20:06:27 +0000694 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000695 }
696
Owen Anderson825b72b2009-08-11 20:47:22 +0000697 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000698 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000699 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000700 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000701 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000702
Dale Johannesen33c960f2009-02-04 20:06:27 +0000703 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000704 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000705 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000706 }
707 case ISD::PRE_INC:
708 case ISD::PRE_DEC:
709 case ISD::POST_INC:
710 case ISD::POST_DEC:
711 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000712 {
Benjamin Kramer1bd73352010-04-08 10:44:28 +0000713 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
714 "than UNINDEXED\n" +
715 Twine((unsigned)LN->getAddressingMode()));
Torok Edwindac237e2009-07-08 20:53:28 +0000716 /*NOTREACHED*/
717 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000718 }
719
Dan Gohman475871a2008-07-27 21:46:04 +0000720 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000721}
722
723/// Custom lower stores for CellSPU
724/*!
725 All CellSPU stores are aligned to 16-byte boundaries, so for elements
726 within a 16-byte block, we have to generate a shuffle to insert the
727 requested element into its place, then store the resulting block.
728 */
Dan Gohman475871a2008-07-27 21:46:04 +0000729static SDValue
730LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000731 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000732 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000733 EVT VT = Value.getValueType();
734 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
735 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000736 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000737 unsigned alignment = SN->getAlignment();
Scott Michel266bc8f2007-12-04 22:23:35 +0000738
739 switch (SN->getAddressingMode()) {
740 case ISD::UNINDEXED: {
Scott Michel9c0c6b22008-11-21 02:56:16 +0000741 // The vector type we really want to load from the 16-byte chunk.
Owen Anderson23b9b192009-08-12 00:36:31 +0000742 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000743 VT, (128 / VT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000744
Scott Michelf0569be2008-12-27 04:51:36 +0000745 SDValue alignLoadVec;
746 SDValue basePtr = SN->getBasePtr();
747 SDValue the_chain = SN->getChain();
748 SDValue insertEltOffs;
Scott Michel266bc8f2007-12-04 22:23:35 +0000749
Scott Michelf0569be2008-12-27 04:51:36 +0000750 if (alignment == 16) {
751 ConstantSDNode *CN;
Scott Michelf0569be2008-12-27 04:51:36 +0000752 // Special cases for a known aligned load to simplify the base pointer
753 // and insertion byte:
754 if (basePtr.getOpcode() == ISD::ADD
755 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
756 // Known offset into basePtr
757 int64_t offset = CN->getSExtValue();
758
759 // Simplify the base pointer for this case:
760 basePtr = basePtr.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000761 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000762 basePtr,
763 DAG.getConstant((offset & 0xf), PtrVT));
764
765 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000766 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000767 basePtr,
768 DAG.getConstant((offset & ~0xf), PtrVT));
769 }
770 } else {
771 // Otherwise, assume it's at byte 0 of basePtr
Dale Johannesende064702009-02-06 21:50:26 +0000772 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000773 basePtr,
774 DAG.getConstant(0, PtrVT));
Kalle Raiskila99534bb2010-08-09 16:33:00 +0000775 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
776 basePtr,
777 DAG.getConstant(0, PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000778 }
779 } else {
780 // Unaligned load: must be more pessimistic about addressing modes:
781 if (basePtr.getOpcode() == ISD::ADD) {
782 MachineFunction &MF = DAG.getMachineFunction();
783 MachineRegisterInfo &RegInfo = MF.getRegInfo();
784 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
785 SDValue Flag;
786
787 SDValue Op0 = basePtr.getOperand(0);
788 SDValue Op1 = basePtr.getOperand(1);
789
790 if (isa<ConstantSDNode>(Op1)) {
791 // Convert the (add <ptr>, <const>) to an indirect address contained
792 // in a register. Note that this is done because we need to avoid
793 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000794 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000795 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
796 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000797 } else {
798 // Convert the (add <arg1>, <arg2>) to an indirect address, which
799 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000800 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000801 }
802 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000803 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000804 basePtr,
805 DAG.getConstant(0, PtrVT));
806 }
807
808 // Insertion point is solely determined by basePtr's contents
Dale Johannesen33c960f2009-02-04 20:06:27 +0000809 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000810 basePtr,
811 DAG.getConstant(0, PtrVT));
812 }
813
Kalle Raiskila99534bb2010-08-09 16:33:00 +0000814 // Load the memory to which to store.
815 alignLoadVec = DAG.getLoad(vecVT, dl, the_chain, basePtr,
Chris Lattnere8639032010-09-21 06:22:23 +0000816 SN->getPointerInfo(),
David Greene73657df2010-02-15 16:55:58 +0000817 SN->isVolatile(), SN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000818
819 // Update the chain
820 the_chain = alignLoadVec.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000821
Scott Michel9de5d0d2008-01-11 02:53:15 +0000822 LoadSDNode *LN = cast<LoadSDNode>(alignLoadVec);
Dan Gohman475871a2008-07-27 21:46:04 +0000823 SDValue theValue = SN->getValue();
824 SDValue result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000825
826 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000827 && (theValue.getOpcode() == ISD::AssertZext
828 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000829 // Drill down and get the value for zero- and sign-extended
830 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000831 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000832 }
833
Scott Michel9de5d0d2008-01-11 02:53:15 +0000834 // If the base pointer is already a D-form address, then just create
835 // a new D-form address with a slot offset and the orignal base pointer.
836 // Otherwise generate a D-form address with the slot offset relative
837 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000838#if !defined(NDEBUG)
839 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000840 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000841 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000842 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000843 }
844#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000845
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000846 SDValue insertEltOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT,
847 insertEltOffs);
848 SDValue vectorizeOp = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT,
849 theValue);
850
Dale Johannesen33c960f2009-02-04 20:06:27 +0000851 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Scott Michel19c10e62009-01-26 03:37:41 +0000852 vectorizeOp, alignLoadVec,
Scott Michel6e1d1472009-03-16 18:47:25 +0000853 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000855
Dale Johannesen33c960f2009-02-04 20:06:27 +0000856 result = DAG.getStore(the_chain, dl, result, basePtr,
Chris Lattner6229d0a2010-09-21 18:41:36 +0000857 LN->getPointerInfo(),
David Greene73657df2010-02-15 16:55:58 +0000858 LN->isVolatile(), LN->isNonTemporal(),
859 LN->getAlignment());
Scott Michel266bc8f2007-12-04 22:23:35 +0000860
Scott Michel23f2ff72008-12-04 17:16:59 +0000861#if 0 && !defined(NDEBUG)
Scott Michel430a5552008-11-19 15:24:16 +0000862 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
863 const SDValue &currentRoot = DAG.getRoot();
864
865 DAG.setRoot(result);
Chris Lattner4437ae22009-08-23 07:05:07 +0000866 errs() << "------- CellSPU:LowerStore result:\n";
Scott Michel430a5552008-11-19 15:24:16 +0000867 DAG.dump();
Chris Lattner4437ae22009-08-23 07:05:07 +0000868 errs() << "-------\n";
Scott Michel430a5552008-11-19 15:24:16 +0000869 DAG.setRoot(currentRoot);
870 }
871#endif
Scott Michelb30e8f62008-12-02 19:53:53 +0000872
Scott Michel266bc8f2007-12-04 22:23:35 +0000873 return result;
874 /*UNREACHED*/
875 }
876 case ISD::PRE_INC:
877 case ISD::PRE_DEC:
878 case ISD::POST_INC:
879 case ISD::POST_DEC:
880 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000881 {
Benjamin Kramer1bd73352010-04-08 10:44:28 +0000882 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
883 "than UNINDEXED\n" +
884 Twine((unsigned)SN->getAddressingMode()));
Torok Edwindac237e2009-07-08 20:53:28 +0000885 /*NOTREACHED*/
886 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000887 }
888
Dan Gohman475871a2008-07-27 21:46:04 +0000889 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000890}
891
Scott Michel94bd57e2009-01-15 04:41:47 +0000892//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +0000893static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +0000894LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000895 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000896 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000897 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000898 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
899 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000900 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000901 // FIXME there is no actual debug info here
902 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000903
904 if (TM.getRelocationModel() == Reloc::Static) {
905 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000906 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +0000907 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +0000908 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000909 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
910 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
911 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +0000912 }
913 }
914
Torok Edwinc23197a2009-07-14 16:55:14 +0000915 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000916 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000917 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000918}
919
Scott Michel94bd57e2009-01-15 04:41:47 +0000920//! Alternate entry point for generating the address of a constant pool entry
921SDValue
922SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
923 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
924}
925
Dan Gohman475871a2008-07-27 21:46:04 +0000926static SDValue
927LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000928 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000929 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000930 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
931 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000932 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000933 // FIXME there is no actual debug info here
934 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000935
936 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +0000937 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000938 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +0000939 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000940 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
941 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
942 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +0000943 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000944 }
945
Torok Edwinc23197a2009-07-14 16:55:14 +0000946 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000947 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000948 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000949}
950
Dan Gohman475871a2008-07-27 21:46:04 +0000951static SDValue
952LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000953 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000954 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000955 const GlobalValue *GV = GSDN->getGlobal();
Devang Patel0d881da2010-07-06 22:08:15 +0000956 SDValue GA = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
957 PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +0000958 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +0000959 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +0000960 // FIXME there is no actual debug info here
961 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +0000962
Scott Michel266bc8f2007-12-04 22:23:35 +0000963 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +0000964 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000965 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +0000966 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000967 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
968 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
969 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +0000970 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000971 } else {
Chris Lattner75361b62010-04-07 22:58:41 +0000972 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Torok Edwindac237e2009-07-08 20:53:28 +0000973 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +0000974 /*NOTREACHED*/
975 }
976
Dan Gohman475871a2008-07-27 21:46:04 +0000977 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000978}
979
Nate Begemanccef5802008-02-14 18:43:04 +0000980//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +0000981static SDValue
982LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +0000983 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +0000984 // FIXME there is no actual debug info here
985 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000986
Owen Anderson825b72b2009-08-11 20:47:22 +0000987 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +0000988 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
989
990 assert((FP != 0) &&
991 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +0000992
Scott Michel170783a2007-12-19 20:15:47 +0000993 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +0000994 SDValue T = DAG.getConstant(dbits, MVT::i64);
995 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +0000996 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +0000997 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +0000998 }
999
Dan Gohman475871a2008-07-27 21:46:04 +00001000 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001001}
1002
Dan Gohman98ca4f22009-08-05 01:29:28 +00001003SDValue
1004SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001005 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001006 const SmallVectorImpl<ISD::InputArg>
1007 &Ins,
1008 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001009 SmallVectorImpl<SDValue> &InVals)
1010 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001011
Scott Michel266bc8f2007-12-04 22:23:35 +00001012 MachineFunction &MF = DAG.getMachineFunction();
1013 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001014 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001015 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel266bc8f2007-12-04 22:23:35 +00001016
Scott Michel266bc8f2007-12-04 22:23:35 +00001017 unsigned ArgOffset = SPUFrameInfo::minStackSize();
1018 unsigned ArgRegIdx = 0;
1019 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001020
Owen Andersone50ed302009-08-10 22:56:29 +00001021 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001022
Kalle Raiskilad258c492010-07-08 21:15:22 +00001023 SmallVector<CCValAssign, 16> ArgLocs;
1024 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1025 *DAG.getContext());
1026 // FIXME: allow for other calling conventions
1027 CCInfo.AnalyzeFormalArguments(Ins, CCC_SPU);
1028
Scott Michel266bc8f2007-12-04 22:23:35 +00001029 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001030 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001031 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001032 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001033 SDValue ArgVal;
Kalle Raiskilad258c492010-07-08 21:15:22 +00001034 CCValAssign &VA = ArgLocs[ArgNo];
Scott Michel266bc8f2007-12-04 22:23:35 +00001035
Kalle Raiskilad258c492010-07-08 21:15:22 +00001036 if (VA.isRegLoc()) {
Scott Micheld976c212008-10-30 01:51:48 +00001037 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001038
Owen Anderson825b72b2009-08-11 20:47:22 +00001039 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001040 default:
1041 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1042 Twine(ObjectVT.getEVTString()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001043 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001044 ArgRegClass = &SPU::R8CRegClass;
1045 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001046 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001047 ArgRegClass = &SPU::R16CRegClass;
1048 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001049 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001050 ArgRegClass = &SPU::R32CRegClass;
1051 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001052 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001053 ArgRegClass = &SPU::R64CRegClass;
1054 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001055 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001056 ArgRegClass = &SPU::GPRCRegClass;
1057 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001058 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001059 ArgRegClass = &SPU::R32FPRegClass;
1060 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001061 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001062 ArgRegClass = &SPU::R64FPRegClass;
1063 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001064 case MVT::v2f64:
1065 case MVT::v4f32:
1066 case MVT::v2i64:
1067 case MVT::v4i32:
1068 case MVT::v8i16:
1069 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001070 ArgRegClass = &SPU::VECREGRegClass;
1071 break;
Scott Micheld976c212008-10-30 01:51:48 +00001072 }
1073
1074 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
Kalle Raiskilad258c492010-07-08 21:15:22 +00001075 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001076 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001077 ++ArgRegIdx;
1078 } else {
1079 // We need to load the argument to a virtual register if we determined
1080 // above that we ran out of physical registers of the appropriate type
1081 // or we're forced to do vararg
Evan Chenged2ae132010-07-03 00:40:23 +00001082 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001083 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnere8639032010-09-21 06:22:23 +00001084 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
1085 false, false, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001086 ArgOffset += StackSlotSize;
1087 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001088
Dan Gohman98ca4f22009-08-05 01:29:28 +00001089 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001090 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001091 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001092 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001093
Scott Micheld976c212008-10-30 01:51:48 +00001094 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001095 if (isVarArg) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001096 // FIXME: we should be able to query the argument registers from
1097 // tablegen generated code.
1098 static const unsigned ArgRegs[] = {
1099 SPU::R3, SPU::R4, SPU::R5, SPU::R6, SPU::R7, SPU::R8, SPU::R9,
1100 SPU::R10, SPU::R11, SPU::R12, SPU::R13, SPU::R14, SPU::R15, SPU::R16,
1101 SPU::R17, SPU::R18, SPU::R19, SPU::R20, SPU::R21, SPU::R22, SPU::R23,
1102 SPU::R24, SPU::R25, SPU::R26, SPU::R27, SPU::R28, SPU::R29, SPU::R30,
1103 SPU::R31, SPU::R32, SPU::R33, SPU::R34, SPU::R35, SPU::R36, SPU::R37,
1104 SPU::R38, SPU::R39, SPU::R40, SPU::R41, SPU::R42, SPU::R43, SPU::R44,
1105 SPU::R45, SPU::R46, SPU::R47, SPU::R48, SPU::R49, SPU::R50, SPU::R51,
1106 SPU::R52, SPU::R53, SPU::R54, SPU::R55, SPU::R56, SPU::R57, SPU::R58,
1107 SPU::R59, SPU::R60, SPU::R61, SPU::R62, SPU::R63, SPU::R64, SPU::R65,
1108 SPU::R66, SPU::R67, SPU::R68, SPU::R69, SPU::R70, SPU::R71, SPU::R72,
1109 SPU::R73, SPU::R74, SPU::R75, SPU::R76, SPU::R77, SPU::R78, SPU::R79
1110 };
1111 // size of ArgRegs array
1112 unsigned NumArgRegs = 77;
1113
Scott Micheld976c212008-10-30 01:51:48 +00001114 // We will spill (79-3)+1 registers to the stack
1115 SmallVector<SDValue, 79-3+1> MemOps;
1116
1117 // Create the frame slot
Scott Michel266bc8f2007-12-04 22:23:35 +00001118 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001119 FuncInfo->setVarArgsFrameIndex(
Evan Chenged2ae132010-07-03 00:40:23 +00001120 MFI->CreateFixedObject(StackSlotSize, ArgOffset, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00001121 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Chris Lattnere27e02b2010-03-29 17:38:47 +00001122 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::R32CRegClass);
1123 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001124 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001125 false, false, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001126 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001127 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001128
1129 // Increment address by stack slot size for the next stored argument
1130 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001131 }
1132 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001133 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001134 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001135 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001136
Dan Gohman98ca4f22009-08-05 01:29:28 +00001137 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001138}
1139
1140/// isLSAAddress - Return the immediate to use if the specified
1141/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001142static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001143 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001144 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001145
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001146 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001147 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1148 (Addr << 14 >> 14) != Addr)
1149 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001150
Owen Anderson825b72b2009-08-11 20:47:22 +00001151 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001152}
1153
Dan Gohman98ca4f22009-08-05 01:29:28 +00001154SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001155SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001156 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001157 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001158 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001159 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001160 const SmallVectorImpl<ISD::InputArg> &Ins,
1161 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001162 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001163 // CellSPU target does not yet support tail call optimization.
1164 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001165
1166 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1167 unsigned NumOps = Outs.size();
Scott Michel266bc8f2007-12-04 22:23:35 +00001168 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Kalle Raiskilad258c492010-07-08 21:15:22 +00001169
1170 SmallVector<CCValAssign, 16> ArgLocs;
1171 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1172 *DAG.getContext());
1173 // FIXME: allow for other calling conventions
1174 CCInfo.AnalyzeCallOperands(Outs, CCC_SPU);
1175
1176 const unsigned NumArgRegs = ArgLocs.size();
1177
Scott Michel266bc8f2007-12-04 22:23:35 +00001178
1179 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001180 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001181
Scott Michel266bc8f2007-12-04 22:23:35 +00001182 // Set up a copy of the stack pointer for use loading and storing any
1183 // arguments that may not fit in the registers available for argument
1184 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001185 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001186
Scott Michel266bc8f2007-12-04 22:23:35 +00001187 // Figure out which arguments are going to go in registers, and which in
1188 // memory.
1189 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1190 unsigned ArgRegIdx = 0;
1191
1192 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001193 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001194 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001195 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001196
Kalle Raiskilad258c492010-07-08 21:15:22 +00001197 for (; ArgRegIdx != NumOps; ++ArgRegIdx) {
1198 SDValue Arg = OutVals[ArgRegIdx];
1199 CCValAssign &VA = ArgLocs[ArgRegIdx];
Scott Michel5af8f0e2008-07-16 17:17:29 +00001200
Scott Michel266bc8f2007-12-04 22:23:35 +00001201 // PtrOff will be used to store the current argument to the stack if a
1202 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001203 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001204 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001205
Owen Anderson825b72b2009-08-11 20:47:22 +00001206 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001207 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001208 case MVT::i8:
1209 case MVT::i16:
1210 case MVT::i32:
1211 case MVT::i64:
1212 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001213 case MVT::f32:
1214 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001215 case MVT::v2i64:
1216 case MVT::v2f64:
1217 case MVT::v4f32:
1218 case MVT::v4i32:
1219 case MVT::v8i16:
1220 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001221 if (ArgRegIdx != NumArgRegs) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001222 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Scott Michel266bc8f2007-12-04 22:23:35 +00001223 } else {
Chris Lattner6229d0a2010-09-21 18:41:36 +00001224 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1225 MachinePointerInfo(),
David Greene73657df2010-02-15 16:55:58 +00001226 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001227 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001228 }
1229 break;
1230 }
1231 }
1232
Bill Wendlingce90c242009-12-28 01:31:11 +00001233 // Accumulate how many bytes are to be pushed on the stack, including the
1234 // linkage area, and parameter passing area. According to the SPU ABI,
1235 // we minimally need space for [LR] and [SP].
1236 unsigned NumStackBytes = ArgOffset - SPUFrameInfo::minStackSize();
1237
1238 // Insert a call sequence start
Chris Lattnere563bbc2008-10-11 22:08:30 +00001239 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1240 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001241
1242 if (!MemOpChains.empty()) {
1243 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001244 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001245 &MemOpChains[0], MemOpChains.size());
1246 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001247
Scott Michel266bc8f2007-12-04 22:23:35 +00001248 // Build a sequence of copy-to-reg nodes chained together with token chain
1249 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001250 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001251 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001252 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001253 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001254 InFlag = Chain.getValue(1);
1255 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001256
Dan Gohman475871a2008-07-27 21:46:04 +00001257 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001258 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001259
Bill Wendling056292f2008-09-16 21:48:12 +00001260 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1261 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1262 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001263 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001264 const GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001265 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001266 SDValue Zero = DAG.getConstant(0, PtrVT);
Devang Patel0d881da2010-07-06 22:08:15 +00001267 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001268
Scott Michel9de5d0d2008-01-11 02:53:15 +00001269 if (!ST->usingLargeMem()) {
1270 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1271 // style calls, otherwise, external symbols are BRASL calls. This assumes
1272 // that declared/defined symbols are in the same compilation unit and can
1273 // be reached through PC-relative jumps.
1274 //
1275 // NOTE:
1276 // This may be an unsafe assumption for JIT and really large compilation
1277 // units.
1278 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001279 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001280 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001281 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001282 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001283 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001284 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1285 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001286 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001287 }
Scott Michel1df30c42008-12-29 03:23:36 +00001288 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001289 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001290 SDValue Zero = DAG.getConstant(0, PtrVT);
1291 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1292 Callee.getValueType());
1293
1294 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001295 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001296 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001297 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001298 }
1299 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001300 // If this is an absolute destination address that appears to be a legal
1301 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001302 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001303 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001304
1305 Ops.push_back(Chain);
1306 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001307
Scott Michel266bc8f2007-12-04 22:23:35 +00001308 // Add argument registers to the end of the list so that they are known live
1309 // into the call.
1310 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001311 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001312 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001313
Gabor Greifba36cb52008-08-28 21:40:38 +00001314 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001315 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001316 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001317 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001318 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001319 InFlag = Chain.getValue(1);
1320
Chris Lattnere563bbc2008-10-11 22:08:30 +00001321 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1322 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001323 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001324 InFlag = Chain.getValue(1);
1325
Dan Gohman98ca4f22009-08-05 01:29:28 +00001326 // If the function returns void, just return the chain.
1327 if (Ins.empty())
1328 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001329
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001330 // Now handle the return value(s)
1331 SmallVector<CCValAssign, 16> RVLocs;
1332 CCState CCRetInfo(CallConv, isVarArg, getTargetMachine(),
1333 RVLocs, *DAG.getContext());
1334 CCRetInfo.AnalyzeCallResult(Ins, CCC_SPU);
1335
1336
Scott Michel266bc8f2007-12-04 22:23:35 +00001337 // If the call has results, copy the values out of the ret val registers.
Kalle Raiskila55aebef2010-08-24 11:50:48 +00001338 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1339 CCValAssign VA = RVLocs[i];
1340
1341 SDValue Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1342 InFlag);
1343 Chain = Val.getValue(1);
1344 InFlag = Val.getValue(2);
1345 InVals.push_back(Val);
1346 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001347
Dan Gohman98ca4f22009-08-05 01:29:28 +00001348 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001349}
1350
Dan Gohman98ca4f22009-08-05 01:29:28 +00001351SDValue
1352SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001353 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001354 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001355 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001356 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001357
Scott Michel266bc8f2007-12-04 22:23:35 +00001358 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001359 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1360 RVLocs, *DAG.getContext());
1361 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001362
Scott Michel266bc8f2007-12-04 22:23:35 +00001363 // If this is the first return lowered for this function, add the regs to the
1364 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001365 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001366 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001367 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001368 }
1369
Dan Gohman475871a2008-07-27 21:46:04 +00001370 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001371
Scott Michel266bc8f2007-12-04 22:23:35 +00001372 // Copy the result values into the output registers.
1373 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1374 CCValAssign &VA = RVLocs[i];
1375 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001376 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001377 OutVals[i], Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001378 Flag = Chain.getValue(1);
1379 }
1380
Gabor Greifba36cb52008-08-28 21:40:38 +00001381 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001382 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001383 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001384 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001385}
1386
1387
1388//===----------------------------------------------------------------------===//
1389// Vector related lowering:
1390//===----------------------------------------------------------------------===//
1391
1392static ConstantSDNode *
1393getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001394 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001395
Scott Michel266bc8f2007-12-04 22:23:35 +00001396 // Check to see if this buildvec has a single non-undef value in its elements.
1397 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1398 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001399 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001400 OpVal = N->getOperand(i);
1401 else if (OpVal != N->getOperand(i))
1402 return 0;
1403 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001404
Gabor Greifba36cb52008-08-28 21:40:38 +00001405 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001406 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001407 return CN;
1408 }
1409 }
1410
Scott Michel7ea02ff2009-03-17 01:15:45 +00001411 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001412}
1413
1414/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1415/// and the value fits into an unsigned 18-bit constant, and if so, return the
1416/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001417SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001418 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001419 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001420 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001421 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001422 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001423 uint32_t upper = uint32_t(UValue >> 32);
1424 uint32_t lower = uint32_t(UValue);
1425 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001426 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001427 Value = Value >> 32;
1428 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001429 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001430 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001431 }
1432
Dan Gohman475871a2008-07-27 21:46:04 +00001433 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001434}
1435
1436/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1437/// and the value fits into a signed 16-bit constant, and if so, return the
1438/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001439SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001440 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001441 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001442 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001443 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001444 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001445 uint32_t upper = uint32_t(UValue >> 32);
1446 uint32_t lower = uint32_t(UValue);
1447 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001448 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001449 Value = Value >> 32;
1450 }
Scott Michelad2715e2008-03-05 23:02:02 +00001451 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001452 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001453 }
1454 }
1455
Dan Gohman475871a2008-07-27 21:46:04 +00001456 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001457}
1458
1459/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1460/// and the value fits into a signed 10-bit constant, and if so, return the
1461/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001462SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001463 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001464 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001465 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001466 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001467 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001468 uint32_t upper = uint32_t(UValue >> 32);
1469 uint32_t lower = uint32_t(UValue);
1470 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001471 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001472 Value = Value >> 32;
1473 }
Benjamin Kramer7e09deb2010-03-29 19:07:58 +00001474 if (isInt<10>(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001475 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001476 }
1477
Dan Gohman475871a2008-07-27 21:46:04 +00001478 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001479}
1480
1481/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1482/// and the value fits into a signed 8-bit constant, and if so, return the
1483/// constant.
1484///
1485/// @note: The incoming vector is v16i8 because that's the only way we can load
1486/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1487/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001488SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001489 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001490 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001491 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001492 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001493 && Value <= 0xffff /* truncated from uint64_t */
1494 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001495 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001496 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001497 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001498 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001499 }
1500
Dan Gohman475871a2008-07-27 21:46:04 +00001501 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001502}
1503
1504/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1505/// and the value fits into a signed 16-bit constant, and if so, return the
1506/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001507SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001508 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001509 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001510 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001511 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001512 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001513 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001514 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001515 }
1516
Dan Gohman475871a2008-07-27 21:46:04 +00001517 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001518}
1519
1520/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001521SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001522 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001523 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001524 }
1525
Dan Gohman475871a2008-07-27 21:46:04 +00001526 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001527}
1528
1529/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001530SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001531 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001532 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001533 }
1534
Dan Gohman475871a2008-07-27 21:46:04 +00001535 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001536}
1537
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001538//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001539static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001540LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001541 EVT VT = Op.getValueType();
1542 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001543 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001544 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1545 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1546 unsigned minSplatBits = EltVT.getSizeInBits();
1547
1548 if (minSplatBits < 16)
1549 minSplatBits = 16;
1550
1551 APInt APSplatBits, APSplatUndef;
1552 unsigned SplatBitSize;
1553 bool HasAnyUndefs;
1554
1555 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1556 HasAnyUndefs, minSplatBits)
1557 || minSplatBits < SplatBitSize)
1558 return SDValue(); // Wasn't a constant vector or splat exceeded min
1559
1560 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001561
Owen Anderson825b72b2009-08-11 20:47:22 +00001562 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001563 default:
1564 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1565 Twine(VT.getEVTString()));
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001566 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00001567 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001568 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001569 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001570 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001571 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001572 SDValue T = DAG.getConstant(Value32, MVT::i32);
1573 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
1574 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001575 break;
1576 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001577 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001578 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001579 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001580 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001581 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001582 SDValue T = DAG.getConstant(f64val, MVT::i64);
1583 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
1584 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001585 break;
1586 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001587 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001588 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001589 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1590 SmallVector<SDValue, 8> Ops;
1591
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesened2eee62009-02-06 01:31:28 +00001593 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001594 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001595 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001597 unsigned short Value16 = SplatBits;
1598 SDValue T = DAG.getConstant(Value16, EltVT);
1599 SmallVector<SDValue, 8> Ops;
1600
1601 Ops.assign(8, T);
1602 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001603 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001604 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001605 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001606 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001607 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001608 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001609 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001610 }
1611 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001612
Dan Gohman475871a2008-07-27 21:46:04 +00001613 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001614}
1615
Scott Michel7ea02ff2009-03-17 01:15:45 +00001616/*!
1617 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001618SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001619SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001620 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001621 uint32_t upper = uint32_t(SplatVal >> 32);
1622 uint32_t lower = uint32_t(SplatVal);
1623
1624 if (upper == lower) {
1625 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001626 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001627 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001628 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001629 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001630 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001631 bool upper_special, lower_special;
1632
1633 // NOTE: This code creates common-case shuffle masks that can be easily
1634 // detected as common expressions. It is not attempting to create highly
1635 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1636
1637 // Detect if the upper or lower half is a special shuffle mask pattern:
1638 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1639 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1640
Scott Michel7ea02ff2009-03-17 01:15:45 +00001641 // Both upper and lower are special, lower to a constant pool load:
1642 if (lower_special && upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001643 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1644 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001645 SplatValCN, SplatValCN);
1646 }
1647
1648 SDValue LO32;
1649 SDValue HI32;
1650 SmallVector<SDValue, 16> ShufBytes;
1651 SDValue Result;
1652
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001653 // Create lower vector if not a special pattern
1654 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001655 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001656 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001657 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001658 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001659 }
1660
1661 // Create upper vector if not a special pattern
1662 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001663 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001664 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001665 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001666 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001667 }
1668
1669 // If either upper or lower are special, then the two input operands are
1670 // the same (basically, one of them is a "don't care")
1671 if (lower_special)
1672 LO32 = HI32;
1673 if (upper_special)
1674 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001675
1676 for (int i = 0; i < 4; ++i) {
1677 uint64_t val = 0;
1678 for (int j = 0; j < 4; ++j) {
1679 SDValue V;
1680 bool process_upper, process_lower;
1681 val <<= 8;
1682 process_upper = (upper_special && (i & 1) == 0);
1683 process_lower = (lower_special && (i & 1) == 1);
1684
1685 if (process_upper || process_lower) {
1686 if ((process_upper && upper == 0)
1687 || (process_lower && lower == 0))
1688 val |= 0x80;
1689 else if ((process_upper && upper == 0xffffffff)
1690 || (process_lower && lower == 0xffffffff))
1691 val |= 0xc0;
1692 else if ((process_upper && upper == 0x80000000)
1693 || (process_lower && lower == 0x80000000))
1694 val |= (j == 0 ? 0xe0 : 0x80);
1695 } else
1696 val |= i * 4 + j + ((i & 1) * 16);
1697 }
1698
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001700 }
1701
Dale Johannesened2eee62009-02-06 01:31:28 +00001702 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001703 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001704 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001705 }
1706}
1707
Scott Michel266bc8f2007-12-04 22:23:35 +00001708/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1709/// which the Cell can operate. The code inspects V3 to ascertain whether the
1710/// permutation vector, V3, is monotonically increasing with one "exception"
1711/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001712/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001713/// In either case, the net result is going to eventually invoke SHUFB to
1714/// permute/shuffle the bytes from V1 and V2.
1715/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001716/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001717/// control word for byte/halfword/word insertion. This takes care of a single
1718/// element move from V2 into V1.
1719/// \note
1720/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001721static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001722 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001723 SDValue V1 = Op.getOperand(0);
1724 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001725 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001726
Scott Michel266bc8f2007-12-04 22:23:35 +00001727 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001728
Scott Michel266bc8f2007-12-04 22:23:35 +00001729 // If we have a single element being moved from V1 to V2, this can be handled
1730 // using the C*[DX] compute mask instructions, but the vector elements have
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001731 // to be monotonically increasing with one exception element, and the source
1732 // slot of the element to move must be the same as the destination.
Owen Andersone50ed302009-08-10 22:56:29 +00001733 EVT VecVT = V1.getValueType();
1734 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001735 unsigned EltsFromV2 = 0;
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001736 unsigned V2EltOffset = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001737 unsigned V2EltIdx0 = 0;
1738 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001739 unsigned MaxElts = VecVT.getVectorNumElements();
1740 unsigned PrevElt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001741 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001742 bool rotate = true;
Kalle Raiskilabb7d33a2010-09-09 07:30:15 +00001743 int rotamt=0;
Kalle Raiskila47948072010-06-21 10:17:36 +00001744 EVT maskVT; // which of the c?d instructions to use
Scott Michelcc188272008-12-04 21:01:44 +00001745
Owen Anderson825b72b2009-08-11 20:47:22 +00001746 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001747 V2EltIdx0 = 16;
Kalle Raiskila47948072010-06-21 10:17:36 +00001748 maskVT = MVT::v16i8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001749 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001750 V2EltIdx0 = 8;
Kalle Raiskila47948072010-06-21 10:17:36 +00001751 maskVT = MVT::v8i16;
Owen Anderson825b72b2009-08-11 20:47:22 +00001752 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001753 V2EltIdx0 = 4;
Kalle Raiskila47948072010-06-21 10:17:36 +00001754 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001755 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001756 V2EltIdx0 = 2;
Kalle Raiskila47948072010-06-21 10:17:36 +00001757 maskVT = MVT::v2i64;
Scott Michelcc188272008-12-04 21:01:44 +00001758 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001759 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001760
Nate Begeman9008ca62009-04-27 18:41:29 +00001761 for (unsigned i = 0; i != MaxElts; ++i) {
1762 if (SVN->getMaskElt(i) < 0)
1763 continue;
1764
1765 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001766
Nate Begeman9008ca62009-04-27 18:41:29 +00001767 if (monotonic) {
1768 if (SrcElt >= V2EltIdx0) {
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001769 // TODO: optimize for the monotonic case when several consecutive
1770 // elements are taken form V2. Do we ever get such a case?
1771 if (EltsFromV2 == 0 && CurrElt == (SrcElt - V2EltIdx0))
1772 V2EltOffset = (SrcElt - V2EltIdx0) * (EltVT.getSizeInBits()/8);
1773 else
1774 monotonic = false;
1775 ++EltsFromV2;
Nate Begeman9008ca62009-04-27 18:41:29 +00001776 } else if (CurrElt != SrcElt) {
1777 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001778 }
1779
Nate Begeman9008ca62009-04-27 18:41:29 +00001780 ++CurrElt;
1781 }
1782
1783 if (rotate) {
1784 if (PrevElt > 0 && SrcElt < MaxElts) {
1785 if ((PrevElt == SrcElt - 1)
1786 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001787 rotamt = SrcElt-i;
Scott Michelcc188272008-12-04 21:01:44 +00001788 PrevElt = SrcElt;
1789 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001790 rotate = false;
1791 }
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001792 } else if (i == 0 || (PrevElt==0 && SrcElt==1)) {
1793 // First time or after a "wrap around"
Nate Begeman9008ca62009-04-27 18:41:29 +00001794 PrevElt = SrcElt;
1795 } else {
1796 // This isn't a rotation, takes elements from vector 2
1797 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001798 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001799 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001800 }
1801
1802 if (EltsFromV2 == 1 && monotonic) {
1803 // Compute mask and shuffle
Owen Andersone50ed302009-08-10 22:56:29 +00001804 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Kalle Raiskila47948072010-06-21 10:17:36 +00001805
1806 // As SHUFFLE_MASK becomes a c?d instruction, feed it an address
1807 // R1 ($sp) is used here only as it is guaranteed to have last bits zero
1808 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
1809 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001810 DAG.getConstant(V2EltOffset, MVT::i32));
Kalle Raiskila47948072010-06-21 10:17:36 +00001811 SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl,
1812 maskVT, Pointer);
1813
Scott Michel266bc8f2007-12-04 22:23:35 +00001814 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001815 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001816 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001817 } else if (rotate) {
Kalle Raiskila0b4ab0c2010-09-08 11:53:38 +00001818 if (rotamt < 0)
1819 rotamt +=MaxElts;
1820 rotamt *= EltVT.getSizeInBits()/8;
Dale Johannesena05dca42009-02-04 23:02:30 +00001821 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001822 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001823 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001824 // Convert the SHUFFLE_VECTOR mask's input element units to the
1825 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001826 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001827
Dan Gohman475871a2008-07-27 21:46:04 +00001828 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001829 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1830 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001831
Nate Begeman9008ca62009-04-27 18:41:29 +00001832 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001833 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001834 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001835 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001836 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001837 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001838 }
1839}
1840
Dan Gohman475871a2008-07-27 21:46:04 +00001841static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1842 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001843 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001844
Gabor Greifba36cb52008-08-28 21:40:38 +00001845 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001846 // For a constant, build the appropriate constant vector, which will
1847 // eventually simplify to a vector register load.
1848
Gabor Greifba36cb52008-08-28 21:40:38 +00001849 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001850 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001851 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001852 size_t n_copies;
1853
1854 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001855 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001856 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001857 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001858 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1859 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1860 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1861 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1862 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1863 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001864 }
1865
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001866 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001867 for (size_t j = 0; j < n_copies; ++j)
1868 ConstVecValues.push_back(CValue);
1869
Evan Chenga87008d2009-02-25 22:49:59 +00001870 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1871 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001872 } else {
1873 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001874 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001875 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001876 case MVT::i8:
1877 case MVT::i16:
1878 case MVT::i32:
1879 case MVT::i64:
1880 case MVT::f32:
1881 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001882 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001883 }
1884 }
1885
Dan Gohman475871a2008-07-27 21:46:04 +00001886 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001887}
1888
Dan Gohman475871a2008-07-27 21:46:04 +00001889static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001890 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001891 SDValue N = Op.getOperand(0);
1892 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00001893 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001894 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00001895
Scott Michel7a1c9e92008-11-22 23:50:42 +00001896 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1897 // Constant argument:
1898 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001899
Scott Michel7a1c9e92008-11-22 23:50:42 +00001900 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00001901 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00001902 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00001903 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00001904 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00001905 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00001906 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00001907 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00001908 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00001909
Owen Anderson825b72b2009-08-11 20:47:22 +00001910 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001911 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00001912 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001913 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001914
Scott Michel7a1c9e92008-11-22 23:50:42 +00001915 // Need to generate shuffle mask and extract:
1916 int prefslot_begin = -1, prefslot_end = -1;
1917 int elt_byte = EltNo * VT.getSizeInBits() / 8;
1918
Owen Anderson825b72b2009-08-11 20:47:22 +00001919 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001920 default:
1921 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001922 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001923 prefslot_begin = prefslot_end = 3;
1924 break;
1925 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001926 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001927 prefslot_begin = 2; prefslot_end = 3;
1928 break;
1929 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001930 case MVT::i32:
1931 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001932 prefslot_begin = 0; prefslot_end = 3;
1933 break;
1934 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001935 case MVT::i64:
1936 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001937 prefslot_begin = 0; prefslot_end = 7;
1938 break;
1939 }
1940 }
1941
1942 assert(prefslot_begin != -1 && prefslot_end != -1 &&
1943 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
1944
Scott Michel9b2420d2009-08-24 21:53:27 +00001945 unsigned int ShufBytes[16] = {
1946 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
1947 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00001948 for (int i = 0; i < 16; ++i) {
1949 // zero fill uppper part of preferred slot, don't care about the
1950 // other slots:
1951 unsigned int mask_val;
1952 if (i <= prefslot_end) {
1953 mask_val =
1954 ((i < prefslot_begin)
1955 ? 0x80
1956 : elt_byte + (i - prefslot_begin));
1957
1958 ShufBytes[i] = mask_val;
1959 } else
1960 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
1961 }
1962
1963 SDValue ShufMask[4];
1964 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00001965 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00001966 unsigned int bits = ((ShufBytes[bidx] << 24) |
1967 (ShufBytes[bidx+1] << 16) |
1968 (ShufBytes[bidx+2] << 8) |
1969 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001970 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001971 }
1972
Scott Michel7ea02ff2009-03-17 01:15:45 +00001973 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00001974 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001975 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00001976
Dale Johannesened2eee62009-02-06 01:31:28 +00001977 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
1978 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00001979 N, N, ShufMaskVec));
1980 } else {
1981 // Variable index: Rotate the requested element into slot 0, then replicate
1982 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00001983 EVT VecVT = N.getValueType();
Kalle Raiskila82fe4672010-08-02 08:54:39 +00001984 if (!VecVT.isSimple() || !VecVT.isVector()) {
Chris Lattner75361b62010-04-07 22:58:41 +00001985 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Torok Edwindac237e2009-07-08 20:53:28 +00001986 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00001987 }
1988
1989 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00001990 if (Elt.getValueType() != MVT::i32)
1991 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001992
1993 // Scale the index to a bit/byte shift quantity
1994 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00001995 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
1996 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001997 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00001998
Scott Michel104de432008-11-24 17:11:17 +00001999 if (scaleShift > 0) {
2000 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002001 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2002 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002003 }
2004
Dale Johannesened2eee62009-02-06 01:31:28 +00002005 vecShift = DAG.getNode(SPUISD::SHLQUAD_L_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002006
2007 // Replicate the bytes starting at byte 0 across the entire vector (for
2008 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002009 SDValue replicate;
2010
Owen Anderson825b72b2009-08-11 20:47:22 +00002011 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002012 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002013 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Torok Edwindac237e2009-07-08 20:53:28 +00002014 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002015 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002016 case MVT::i8: {
2017 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2018 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002019 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002020 break;
2021 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002022 case MVT::i16: {
2023 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2024 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002025 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002026 break;
2027 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002028 case MVT::i32:
2029 case MVT::f32: {
2030 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2031 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002032 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002033 break;
2034 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002035 case MVT::i64:
2036 case MVT::f64: {
2037 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2038 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2039 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002040 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002041 break;
2042 }
2043 }
2044
Dale Johannesened2eee62009-02-06 01:31:28 +00002045 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2046 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002047 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002048 }
2049
Scott Michel7a1c9e92008-11-22 23:50:42 +00002050 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002051}
2052
Dan Gohman475871a2008-07-27 21:46:04 +00002053static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2054 SDValue VecOp = Op.getOperand(0);
2055 SDValue ValOp = Op.getOperand(1);
2056 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002057 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002058 EVT VT = Op.getValueType();
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002059 EVT eltVT = ValOp.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002060
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002061 // use 0 when the lane to insert to is 'undef'
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002062 int64_t Offset=0;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002063 if (IdxOp.getOpcode() != ISD::UNDEF) {
2064 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2065 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002066 Offset = (CN->getSExtValue()) * eltVT.getSizeInBits()/8;
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002067 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002068
Owen Andersone50ed302009-08-10 22:56:29 +00002069 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002070 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002071 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002072 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilabd887df2010-08-29 12:41:50 +00002073 DAG.getConstant(Offset, PtrVT));
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002074 // widen the mask when dealing with half vectors
2075 EVT maskVT = EVT::getVectorVT(*(DAG.getContext()), VT.getVectorElementType(),
2076 128/ VT.getVectorElementType().getSizeInBits());
2077 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, maskVT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002078
Dan Gohman475871a2008-07-27 21:46:04 +00002079 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002080 DAG.getNode(SPUISD::SHUFB, dl, VT,
2081 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002082 VecOp,
Owen Anderson825b72b2009-08-11 20:47:22 +00002083 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002084
2085 return result;
2086}
2087
Scott Michelf0569be2008-12-27 04:51:36 +00002088static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2089 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002090{
Dan Gohman475871a2008-07-27 21:46:04 +00002091 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002092 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002093 EVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00002094
Owen Anderson825b72b2009-08-11 20:47:22 +00002095 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002096 switch (Opc) {
2097 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002098 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002099 /*NOTREACHED*/
2100 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002101 case ISD::ADD: {
2102 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2103 // the result:
2104 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002105 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2106 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2107 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2108 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002109
2110 }
2111
Scott Michel266bc8f2007-12-04 22:23:35 +00002112 case ISD::SUB: {
2113 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2114 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002115 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002116 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2117 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2118 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2119 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002120 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002121 case ISD::ROTR:
2122 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002123 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002124 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002125
Owen Anderson825b72b2009-08-11 20:47:22 +00002126 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002127 if (!N1VT.bitsEq(ShiftVT)) {
2128 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2129 ? ISD::ZERO_EXTEND
2130 : ISD::TRUNCATE;
2131 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2132 }
2133
2134 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002135 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002136 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2137 DAG.getNode(ISD::SHL, dl, MVT::i16,
2138 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002139
2140 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002141 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2142 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002143 }
2144 case ISD::SRL:
2145 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002146 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002147 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002148
Owen Anderson825b72b2009-08-11 20:47:22 +00002149 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002150 if (!N1VT.bitsEq(ShiftVT)) {
2151 unsigned N1Opc = ISD::ZERO_EXTEND;
2152
2153 if (N1.getValueType().bitsGT(ShiftVT))
2154 N1Opc = ISD::TRUNCATE;
2155
2156 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2157 }
2158
Owen Anderson825b72b2009-08-11 20:47:22 +00002159 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2160 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002161 }
2162 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002163 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002164 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002165
Owen Anderson825b72b2009-08-11 20:47:22 +00002166 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002167 if (!N1VT.bitsEq(ShiftVT)) {
2168 unsigned N1Opc = ISD::SIGN_EXTEND;
2169
2170 if (N1VT.bitsGT(ShiftVT))
2171 N1Opc = ISD::TRUNCATE;
2172 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2173 }
2174
Owen Anderson825b72b2009-08-11 20:47:22 +00002175 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2176 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002177 }
2178 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002179 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002180
Owen Anderson825b72b2009-08-11 20:47:22 +00002181 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2182 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2183 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2184 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002185 break;
2186 }
2187 }
2188
Dan Gohman475871a2008-07-27 21:46:04 +00002189 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002190}
2191
2192//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002193static SDValue
2194LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2195 SDValue ConstVec;
2196 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002197 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002198 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002199
2200 ConstVec = Op.getOperand(0);
2201 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002202 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2203 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002204 ConstVec = ConstVec.getOperand(0);
2205 } else {
2206 ConstVec = Op.getOperand(1);
2207 Arg = Op.getOperand(0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002208 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002209 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002210 }
2211 }
2212 }
2213
Gabor Greifba36cb52008-08-28 21:40:38 +00002214 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002215 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2216 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002217
Scott Michel7ea02ff2009-03-17 01:15:45 +00002218 APInt APSplatBits, APSplatUndef;
2219 unsigned SplatBitSize;
2220 bool HasAnyUndefs;
2221 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2222
2223 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2224 HasAnyUndefs, minSplatBits)
2225 && minSplatBits <= SplatBitSize) {
2226 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002227 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002228
Scott Michel7ea02ff2009-03-17 01:15:45 +00002229 SmallVector<SDValue, 16> tcVec;
2230 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002231 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002232 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002233 }
2234 }
Scott Michel9de57a92009-01-26 22:33:37 +00002235
Nate Begeman24dc3462008-07-29 19:07:27 +00002236 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2237 // lowered. Return the operation, rather than a null SDValue.
2238 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002239}
2240
Scott Michel266bc8f2007-12-04 22:23:35 +00002241//! Custom lowering for CTPOP (count population)
2242/*!
2243 Custom lowering code that counts the number ones in the input
2244 operand. SPU has such an instruction, but it counts the number of
2245 ones per byte, which then have to be accumulated.
2246*/
Dan Gohman475871a2008-07-27 21:46:04 +00002247static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002248 EVT VT = Op.getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +00002249 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
2250 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002251 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002252
Owen Anderson825b72b2009-08-11 20:47:22 +00002253 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002254 default:
2255 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002256 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002257 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002258 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002259
Dale Johannesena05dca42009-02-04 23:02:30 +00002260 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2261 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002262
Owen Anderson825b72b2009-08-11 20:47:22 +00002263 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002264 }
2265
Owen Anderson825b72b2009-08-11 20:47:22 +00002266 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002267 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002268 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002269
Chris Lattner84bc5422007-12-31 04:13:23 +00002270 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002271
Dan Gohman475871a2008-07-27 21:46:04 +00002272 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002273 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2274 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2275 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002276
Dale Johannesena05dca42009-02-04 23:02:30 +00002277 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2278 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002279
2280 // CNTB_result becomes the chain to which all of the virtual registers
2281 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002282 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002283 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002284
Dan Gohman475871a2008-07-27 21:46:04 +00002285 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002286 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002287
Owen Anderson825b72b2009-08-11 20:47:22 +00002288 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002289
Owen Anderson825b72b2009-08-11 20:47:22 +00002290 return DAG.getNode(ISD::AND, dl, MVT::i16,
2291 DAG.getNode(ISD::ADD, dl, MVT::i16,
2292 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002293 Tmp1, Shift1),
2294 Tmp1),
2295 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002296 }
2297
Owen Anderson825b72b2009-08-11 20:47:22 +00002298 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002299 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002300 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002301
Chris Lattner84bc5422007-12-31 04:13:23 +00002302 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2303 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002304
Dan Gohman475871a2008-07-27 21:46:04 +00002305 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002306 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2307 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2308 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2309 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002310
Dale Johannesena05dca42009-02-04 23:02:30 +00002311 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2312 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002313
2314 // CNTB_result becomes the chain to which all of the virtual registers
2315 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002316 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002317 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002318
Dan Gohman475871a2008-07-27 21:46:04 +00002319 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002320 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002321
Dan Gohman475871a2008-07-27 21:46:04 +00002322 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002323 DAG.getNode(ISD::SRL, dl, MVT::i32,
2324 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002325 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002326
Dan Gohman475871a2008-07-27 21:46:04 +00002327 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002328 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2329 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002330
Dan Gohman475871a2008-07-27 21:46:04 +00002331 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002332 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002333
Dan Gohman475871a2008-07-27 21:46:04 +00002334 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002335 DAG.getNode(ISD::SRL, dl, MVT::i32,
2336 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002337 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002338 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002339 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2340 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002341
Owen Anderson825b72b2009-08-11 20:47:22 +00002342 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002343 }
2344
Owen Anderson825b72b2009-08-11 20:47:22 +00002345 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002346 break;
2347 }
2348
Dan Gohman475871a2008-07-27 21:46:04 +00002349 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002350}
2351
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002352//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002353/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002354 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2355 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002356 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002357static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002358 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002359 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002360 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002361 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002362
Owen Anderson825b72b2009-08-11 20:47:22 +00002363 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2364 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002365 // Convert f32 / f64 to i32 / i64 via libcall.
2366 RTLIB::Libcall LC =
2367 (Op.getOpcode() == ISD::FP_TO_SINT)
2368 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2369 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2370 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2371 SDValue Dummy;
2372 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2373 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002374
Eli Friedman36df4992009-05-27 00:47:34 +00002375 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002376}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002377
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002378//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2379/*!
2380 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2381 All conversions from i64 are expanded to a libcall.
2382 */
2383static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002384 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002385 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002386 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002387 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002388
Owen Anderson825b72b2009-08-11 20:47:22 +00002389 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2390 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002391 // Convert i32, i64 to f64 via libcall:
2392 RTLIB::Libcall LC =
2393 (Op.getOpcode() == ISD::SINT_TO_FP)
2394 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2395 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2396 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2397 SDValue Dummy;
2398 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2399 }
2400
Eli Friedman36df4992009-05-27 00:47:34 +00002401 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002402}
2403
2404//! Lower ISD::SETCC
2405/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002406 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002407 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002408static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2409 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002410 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002411 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002412 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2413
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002414 SDValue lhs = Op.getOperand(0);
2415 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002416 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002417 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002418
Owen Andersone50ed302009-08-10 22:56:29 +00002419 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002420 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002421 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002422
2423 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2424 // selected to a NOP:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002425 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002426 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002427 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002428 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002429 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002430 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002431 DAG.getNode(ISD::AND, dl, MVT::i32,
2432 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002433 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002434 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002435
2436 // SETO and SETUO only use the lhs operand:
2437 if (CC->get() == ISD::SETO) {
2438 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2439 // SETUO
2440 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002441 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2442 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002443 lhs, DAG.getConstantFP(0.0, lhsVT),
2444 ISD::SETUO),
2445 DAG.getConstant(ccResultAllOnes, ccResultVT));
2446 } else if (CC->get() == ISD::SETUO) {
2447 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002448 return DAG.getNode(ISD::AND, dl, ccResultVT,
2449 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002450 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002451 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002452 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002453 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002454 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002455 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002456 ISD::SETGT));
2457 }
2458
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002459 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002460 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002461 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002462 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002463 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002464
2465 // If a value is negative, subtract from the sign magnitude constant:
2466 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2467
2468 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002469 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002470 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002471 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002472 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002473 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002474 lhsSelectMask, lhsSignMag2TC, i64lhs);
2475
Dale Johannesenf5d97892009-02-04 01:48:28 +00002476 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002477 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002478 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002479 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002480 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002481 rhsSelectMask, rhsSignMag2TC, i64rhs);
2482
2483 unsigned compareOp;
2484
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002485 switch (CC->get()) {
2486 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002487 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002488 compareOp = ISD::SETEQ; break;
2489 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002490 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002491 compareOp = ISD::SETGT; break;
2492 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002493 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002494 compareOp = ISD::SETGE; break;
2495 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002496 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002497 compareOp = ISD::SETLT; break;
2498 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002499 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002500 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002501 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002502 case ISD::SETONE:
2503 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002504 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002505 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002506 }
2507
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002508 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002509 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002510 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002511
2512 if ((CC->get() & 0x8) == 0) {
2513 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002514 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002515 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002516 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002517 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002518 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002519 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002520 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002521
Dale Johannesenf5d97892009-02-04 01:48:28 +00002522 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002523 }
2524
2525 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002526}
2527
Scott Michel7a1c9e92008-11-22 23:50:42 +00002528//! Lower ISD::SELECT_CC
2529/*!
2530 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2531 SELB instruction.
2532
2533 \note Need to revisit this in the future: if the code path through the true
2534 and false value computations is longer than the latency of a branch (6
2535 cycles), then it would be more advantageous to branch and insert a new basic
2536 block and branch on the condition. However, this code does not make that
2537 assumption, given the simplisitc uses so far.
2538 */
2539
Scott Michelf0569be2008-12-27 04:51:36 +00002540static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2541 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002542 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002543 SDValue lhs = Op.getOperand(0);
2544 SDValue rhs = Op.getOperand(1);
2545 SDValue trueval = Op.getOperand(2);
2546 SDValue falseval = Op.getOperand(3);
2547 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002548 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002549
Scott Michelf0569be2008-12-27 04:51:36 +00002550 // NOTE: SELB's arguments: $rA, $rB, $mask
2551 //
2552 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2553 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2554 // condition was true and 0s where the condition was false. Hence, the
2555 // arguments to SELB get reversed.
2556
Scott Michel7a1c9e92008-11-22 23:50:42 +00002557 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2558 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2559 // with another "cannot select select_cc" assert:
2560
Dale Johannesende064702009-02-06 21:50:26 +00002561 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002562 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002563 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002564 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002565}
2566
Scott Michelb30e8f62008-12-02 19:53:53 +00002567//! Custom lower ISD::TRUNCATE
2568static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2569{
Scott Michel6e1d1472009-03-16 18:47:25 +00002570 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002571 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002572 MVT simpleVT = VT.getSimpleVT();
Owen Anderson23b9b192009-08-12 00:36:31 +00002573 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
2574 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002575 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002576
Scott Michel6e1d1472009-03-16 18:47:25 +00002577 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002578 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002579 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002580
Owen Anderson825b72b2009-08-11 20:47:22 +00002581 if (Op0VT.getSimpleVT() == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002582 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002583 unsigned maskHigh = 0x08090a0b;
2584 unsigned maskLow = 0x0c0d0e0f;
2585 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002586 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2587 DAG.getConstant(maskHigh, MVT::i32),
2588 DAG.getConstant(maskLow, MVT::i32),
2589 DAG.getConstant(maskHigh, MVT::i32),
2590 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002591
Scott Michel6e1d1472009-03-16 18:47:25 +00002592 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2593 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002594
Scott Michel6e1d1472009-03-16 18:47:25 +00002595 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002596 }
2597
Scott Michelf0569be2008-12-27 04:51:36 +00002598 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002599}
2600
Scott Michel77f452d2009-08-25 22:37:34 +00002601/*!
2602 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2603 * algorithm is to duplicate the sign bit using rotmai to generate at
2604 * least one byte full of sign bits. Then propagate the "sign-byte" into
2605 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2606 *
2607 * @param Op The sext operand
2608 * @param DAG The current DAG
2609 * @return The SDValue with the entire instruction sequence
2610 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002611static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2612{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002613 DebugLoc dl = Op.getDebugLoc();
2614
Scott Michel77f452d2009-08-25 22:37:34 +00002615 // Type to extend to
2616 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel77f452d2009-08-25 22:37:34 +00002617
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002618 // Type to extend from
2619 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002620 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002621
Scott Michel77f452d2009-08-25 22:37:34 +00002622 // The type to extend to needs to be a i128 and
2623 // the type to extend from needs to be i64 or i32.
2624 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002625 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
2626
2627 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002628 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2629 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2630 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002631 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2632 DAG.getConstant(mask1, MVT::i32),
2633 DAG.getConstant(mask1, MVT::i32),
2634 DAG.getConstant(mask2, MVT::i32),
2635 DAG.getConstant(mask3, MVT::i32));
2636
Scott Michel77f452d2009-08-25 22:37:34 +00002637 // Word wise arithmetic right shift to generate at least one byte
2638 // that contains sign bits.
2639 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002640 SDValue sraVal = DAG.getNode(ISD::SRA,
2641 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002642 mvt,
2643 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002644 DAG.getConstant(31, MVT::i32));
2645
Kalle Raiskila940e7962010-10-18 09:34:19 +00002646 // reinterpret as a i128 (SHUFB requires it). This gets lowered away.
2647 SDValue extended = SDValue(DAG.getMachineNode(TargetOpcode::COPY_TO_REGCLASS,
2648 dl, Op0VT, Op0,
2649 DAG.getTargetConstant(
2650 SPU::GPRCRegClass.getID(),
2651 MVT::i32)), 0);
Scott Michel77f452d2009-08-25 22:37:34 +00002652 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2653 // and the input value into the lower 64 bits.
2654 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
Kalle Raiskila940e7962010-10-18 09:34:19 +00002655 extended, sraVal, shufMask);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002656 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, extShuffle);
2657}
2658
Scott Michel7a1c9e92008-11-22 23:50:42 +00002659//! Custom (target-specific) lowering entry point
2660/*!
2661 This is where LLVM's DAG selection process calls to do target-specific
2662 lowering of nodes.
2663 */
Dan Gohman475871a2008-07-27 21:46:04 +00002664SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002665SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002666{
Scott Michela59d4692008-02-23 18:41:37 +00002667 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002668 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002669
2670 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002671 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002672#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002673 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2674 errs() << "Op.getOpcode() = " << Opc << "\n";
2675 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002676 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002677#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002678 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002679 }
2680 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002681 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002682 case ISD::SEXTLOAD:
2683 case ISD::ZEXTLOAD:
2684 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2685 case ISD::STORE:
2686 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2687 case ISD::ConstantPool:
2688 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2689 case ISD::GlobalAddress:
2690 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2691 case ISD::JumpTable:
2692 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002693 case ISD::ConstantFP:
2694 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002695
Scott Michel02d711b2008-12-30 23:28:25 +00002696 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002697 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002698 case ISD::SUB:
2699 case ISD::ROTR:
2700 case ISD::ROTL:
2701 case ISD::SRL:
2702 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002703 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002704 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002705 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002706 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002707 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002708
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002709 case ISD::FP_TO_SINT:
2710 case ISD::FP_TO_UINT:
2711 return LowerFP_TO_INT(Op, DAG, *this);
2712
2713 case ISD::SINT_TO_FP:
2714 case ISD::UINT_TO_FP:
2715 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002716
Scott Michel266bc8f2007-12-04 22:23:35 +00002717 // Vector-related lowering.
2718 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002719 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002720 case ISD::SCALAR_TO_VECTOR:
2721 return LowerSCALAR_TO_VECTOR(Op, DAG);
2722 case ISD::VECTOR_SHUFFLE:
2723 return LowerVECTOR_SHUFFLE(Op, DAG);
2724 case ISD::EXTRACT_VECTOR_ELT:
2725 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2726 case ISD::INSERT_VECTOR_ELT:
2727 return LowerINSERT_VECTOR_ELT(Op, DAG);
2728
2729 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2730 case ISD::AND:
2731 case ISD::OR:
2732 case ISD::XOR:
2733 return LowerByteImmed(Op, DAG);
2734
2735 // Vector and i8 multiply:
2736 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002737 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002738 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002739
Scott Michel266bc8f2007-12-04 22:23:35 +00002740 case ISD::CTPOP:
2741 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002742
2743 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002744 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002745
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002746 case ISD::SETCC:
2747 return LowerSETCC(Op, DAG, *this);
2748
Scott Michelb30e8f62008-12-02 19:53:53 +00002749 case ISD::TRUNCATE:
2750 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002751
2752 case ISD::SIGN_EXTEND:
2753 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002754 }
2755
Dan Gohman475871a2008-07-27 21:46:04 +00002756 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002757}
2758
Duncan Sands1607f052008-12-01 11:39:25 +00002759void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2760 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00002761 SelectionDAG &DAG) const
Scott Michel73ce1c52008-11-10 23:43:06 +00002762{
2763#if 0
2764 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002765 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002766
2767 switch (Opc) {
2768 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002769 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2770 errs() << "Op.getOpcode() = " << Opc << "\n";
2771 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002772 N->dump();
2773 abort();
2774 /*NOTREACHED*/
2775 }
2776 }
2777#endif
2778
2779 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002780}
2781
Scott Michel266bc8f2007-12-04 22:23:35 +00002782//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002783// Target Optimization Hooks
2784//===----------------------------------------------------------------------===//
2785
Dan Gohman475871a2008-07-27 21:46:04 +00002786SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002787SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2788{
2789#if 0
2790 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002791#endif
2792 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002793 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002794 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002795 EVT NodeVT = N->getValueType(0); // The node's value type
2796 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002797 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002798 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002799
2800 switch (N->getOpcode()) {
2801 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002802 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002803 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002804
Scott Michelf0569be2008-12-27 04:51:36 +00002805 if (Op0.getOpcode() == SPUISD::IndirectAddr
2806 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2807 // Normalize the operands to reduce repeated code
2808 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002809
Scott Michelf0569be2008-12-27 04:51:36 +00002810 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2811 IndirectArg = Op1;
2812 AddArg = Op0;
2813 }
2814
2815 if (isa<ConstantSDNode>(AddArg)) {
2816 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2817 SDValue IndOp1 = IndirectArg.getOperand(1);
2818
2819 if (CN0->isNullValue()) {
2820 // (add (SPUindirect <arg>, <arg>), 0) ->
2821 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002822
Scott Michel23f2ff72008-12-04 17:16:59 +00002823#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002824 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002825 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002826 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2827 << "With: (SPUindirect <arg>, <arg>)\n";
2828 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002829#endif
2830
Scott Michelf0569be2008-12-27 04:51:36 +00002831 return IndirectArg;
2832 } else if (isa<ConstantSDNode>(IndOp1)) {
2833 // (add (SPUindirect <arg>, <const>), <const>) ->
2834 // (SPUindirect <arg>, <const + const>)
2835 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2836 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2837 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002838
Scott Michelf0569be2008-12-27 04:51:36 +00002839#if !defined(NDEBUG)
2840 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002841 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002842 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2843 << "), " << CN0->getSExtValue() << ")\n"
2844 << "With: (SPUindirect <arg>, "
2845 << combinedConst << ")\n";
2846 }
2847#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002848
Dale Johannesende064702009-02-06 21:50:26 +00002849 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002850 IndirectArg, combinedValue);
2851 }
Scott Michel053c1da2008-01-29 02:16:57 +00002852 }
2853 }
Scott Michela59d4692008-02-23 18:41:37 +00002854 break;
2855 }
2856 case ISD::SIGN_EXTEND:
2857 case ISD::ZERO_EXTEND:
2858 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002859 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002860 // (any_extend (SPUextract_elt0 <arg>)) ->
2861 // (SPUextract_elt0 <arg>)
2862 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002863#if !defined(NDEBUG)
2864 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002865 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002866 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002867 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002868 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002869 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002870 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002871#endif
Scott Michela59d4692008-02-23 18:41:37 +00002872
2873 return Op0;
2874 }
2875 break;
2876 }
2877 case SPUISD::IndirectAddr: {
2878 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002879 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
Dan Gohmane368b462010-06-18 14:22:04 +00002880 if (CN != 0 && CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002881 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2882 // (SPUaform <addr>, 0)
2883
Chris Lattner4437ae22009-08-23 07:05:07 +00002884 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00002885 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002886 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002887 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002888 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002889
2890 return Op0;
2891 }
Scott Michelf0569be2008-12-27 04:51:36 +00002892 } else if (Op0.getOpcode() == ISD::ADD) {
2893 SDValue Op1 = N->getOperand(1);
2894 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2895 // (SPUindirect (add <arg>, <arg>), 0) ->
2896 // (SPUindirect <arg>, <arg>)
2897 if (CN1->isNullValue()) {
2898
2899#if !defined(NDEBUG)
2900 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002901 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002902 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
2903 << "With: (SPUindirect <arg>, <arg>)\n";
2904 }
2905#endif
2906
Dale Johannesende064702009-02-06 21:50:26 +00002907 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002908 Op0.getOperand(0), Op0.getOperand(1));
2909 }
2910 }
Scott Michela59d4692008-02-23 18:41:37 +00002911 }
2912 break;
2913 }
2914 case SPUISD::SHLQUAD_L_BITS:
2915 case SPUISD::SHLQUAD_L_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00002916 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00002917 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00002918
Scott Michelf0569be2008-12-27 04:51:36 +00002919 // Kill degenerate vector shifts:
2920 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
2921 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002922 Result = Op0;
2923 }
2924 }
2925 break;
2926 }
Scott Michelf0569be2008-12-27 04:51:36 +00002927 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00002928 switch (Op0.getOpcode()) {
2929 default:
2930 break;
2931 case ISD::ANY_EXTEND:
2932 case ISD::ZERO_EXTEND:
2933 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00002934 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00002935 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00002936 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00002937 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00002938 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00002939 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00002940 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00002941 Result = Op000;
2942 }
2943 }
2944 break;
2945 }
Scott Michel104de432008-11-24 17:11:17 +00002946 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00002947 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00002948 // <arg>
2949 Result = Op0.getOperand(0);
2950 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002951 }
Scott Michela59d4692008-02-23 18:41:37 +00002952 }
2953 break;
Scott Michel053c1da2008-01-29 02:16:57 +00002954 }
2955 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002956
Scott Michel58c58182008-01-17 20:38:41 +00002957 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00002958#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00002959 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002960 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00002961 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002962 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002963 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002964 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002965 }
2966#endif
2967
2968 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00002969}
2970
2971//===----------------------------------------------------------------------===//
2972// Inline Assembly Support
2973//===----------------------------------------------------------------------===//
2974
2975/// getConstraintType - Given a constraint letter, return the type of
2976/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00002977SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00002978SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
2979 if (ConstraintLetter.size() == 1) {
2980 switch (ConstraintLetter[0]) {
2981 default: break;
2982 case 'b':
2983 case 'r':
2984 case 'f':
2985 case 'v':
2986 case 'y':
2987 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002988 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002989 }
2990 return TargetLowering::getConstraintType(ConstraintLetter);
2991}
2992
John Thompson44ab89e2010-10-29 17:29:13 +00002993/// Examine constraint type and operand type and determine a weight value.
2994/// This object must already have been set up with the operand type
2995/// and the current alternative constraint selected.
2996TargetLowering::ConstraintWeight
2997SPUTargetLowering::getSingleConstraintMatchWeight(
2998 AsmOperandInfo &info, const char *constraint) const {
2999 ConstraintWeight weight = CW_Invalid;
3000 Value *CallOperandVal = info.CallOperandVal;
3001 // If we don't have a value, we can't do a match,
3002 // but allow it at the lowest weight.
3003 if (CallOperandVal == NULL)
3004 return CW_Default;
3005 // Look at the constraint type.
3006 switch (*constraint) {
3007 default:
3008 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3009 break;
3010 //FIXME: Seems like the supported constraint letters were just copied
3011 // from PPC, as the following doesn't correspond to the GCC docs.
3012 // I'm leaving it so until someone adds the corresponding lowering support.
3013 case 'b':
3014 case 'r':
3015 case 'f':
3016 case 'd':
3017 case 'v':
3018 case 'y':
3019 weight = CW_Register;
3020 break;
3021 }
3022 return weight;
3023}
3024
Scott Michel5af8f0e2008-07-16 17:17:29 +00003025std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00003026SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003027 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00003028{
3029 if (Constraint.size() == 1) {
3030 // GCC RS6000 Constraint Letters
3031 switch (Constraint[0]) {
3032 case 'b': // R1-R31
3033 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00003034 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003035 return std::make_pair(0U, SPU::R64CRegisterClass);
3036 return std::make_pair(0U, SPU::R32CRegisterClass);
3037 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003038 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00003039 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003040 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003041 return std::make_pair(0U, SPU::R64FPRegisterClass);
3042 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003043 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003044 return std::make_pair(0U, SPU::GPRCRegisterClass);
3045 }
3046 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003047
Scott Michel266bc8f2007-12-04 22:23:35 +00003048 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3049}
3050
Scott Michela59d4692008-02-23 18:41:37 +00003051//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003052void
Dan Gohman475871a2008-07-27 21:46:04 +00003053SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003054 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003055 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003056 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003057 const SelectionDAG &DAG,
3058 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003059#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003060 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003061
3062 switch (Op.getOpcode()) {
3063 default:
3064 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3065 break;
Scott Michela59d4692008-02-23 18:41:37 +00003066 case CALL:
3067 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003068 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003069 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003070 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003071 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003072 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003073 case SPUISD::SHLQUAD_L_BITS:
3074 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003075 case SPUISD::VEC_ROTL:
3076 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003077 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003078 case SPUISD::SELECT_MASK:
3079 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003080 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003081#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003082}
Scott Michel02d711b2008-12-30 23:28:25 +00003083
Scott Michelf0569be2008-12-27 04:51:36 +00003084unsigned
3085SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3086 unsigned Depth) const {
3087 switch (Op.getOpcode()) {
3088 default:
3089 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003090
Scott Michelf0569be2008-12-27 04:51:36 +00003091 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003092 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003093
Owen Anderson825b72b2009-08-11 20:47:22 +00003094 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3095 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003096 }
3097 return VT.getSizeInBits();
3098 }
3099 }
3100}
Scott Michel1df30c42008-12-29 03:23:36 +00003101
Scott Michel203b2d62008-04-30 00:30:08 +00003102// LowerAsmOperandForConstraint
3103void
Dan Gohman475871a2008-07-27 21:46:04 +00003104SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michel203b2d62008-04-30 00:30:08 +00003105 char ConstraintLetter,
Dan Gohman475871a2008-07-27 21:46:04 +00003106 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003107 SelectionDAG &DAG) const {
3108 // Default, for the time being, to the base class handler
Dale Johannesen1784d162010-06-25 21:55:36 +00003109 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003110}
3111
Scott Michel266bc8f2007-12-04 22:23:35 +00003112/// isLegalAddressImmediate - Return true if the integer value can be used
3113/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003114bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3115 const Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003116 // SPU's addresses are 256K:
3117 return (V > -(1 << 18) && V < (1 << 18) - 1);
3118}
3119
3120bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003121 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003122}
Dan Gohman6520e202008-10-18 02:06:02 +00003123
3124bool
3125SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3126 // The SPU target isn't yet aware of offsets.
3127 return false;
3128}
Kalle Raiskila8a52fa62010-10-07 16:24:35 +00003129
3130// can we compare to Imm without writing it into a register?
3131bool SPUTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
3132 //ceqi, cgti, etc. all take s10 operand
3133 return isInt<10>(Imm);
3134}
3135
3136bool
3137SPUTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3138 const Type * ) const{
3139
3140 // A-form: 18bit absolute address.
3141 if (AM.BaseGV && !AM.HasBaseReg && AM.Scale == 0 && AM.BaseOffs == 0)
3142 return true;
3143
3144 // D-form: reg + 14bit offset
3145 if (AM.BaseGV ==0 && AM.HasBaseReg && AM.Scale == 0 && isInt<14>(AM.BaseOffs))
3146 return true;
3147
3148 // X-form: reg+reg
3149 if (AM.BaseGV == 0 && AM.HasBaseReg && AM.Scale == 1 && AM.BaseOffs ==0)
3150 return true;
3151
3152 return false;
3153}
3154