blob: 02ddf2583e11860bccf28847fc5cbc49e4d5a1cb [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//===- X86InstrInfo.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 instruction set, defining the instructions, and
11// properties of the instructions which are needed for code generation, machine
12// code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
17// X86 specific DAG Nodes.
18//
19
20def SDTIntShiftDOp: SDTypeProfile<1, 3,
21 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
22 SDTCisInt<0>, SDTCisInt<3>]>;
23
24def SDTX86CmpTest : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
25
Evan Cheng621216e2007-09-29 00:00:36 +000026def SDTX86Cmov : SDTypeProfile<1, 4,
Evan Cheng950aac02007-09-25 01:57:46 +000027 [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
28 SDTCisVT<3, i8>, SDTCisVT<4, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029
Dan Gohman99a12192009-03-04 19:44:21 +000030// Unary and binary operator instructions that set EFLAGS as a side-effect.
31def SDTUnaryArithWithFlags : SDTypeProfile<1, 1,
32 [SDTCisInt<0>]>;
33def SDTBinaryArithWithFlags : SDTypeProfile<1, 2,
34 [SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>,
36 SDTCisInt<0>]>;
Evan Cheng621216e2007-09-29 00:00:36 +000037def SDTX86BrCond : SDTypeProfile<0, 3,
Evan Cheng950aac02007-09-25 01:57:46 +000038 [SDTCisVT<0, OtherVT>,
39 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040
Evan Cheng621216e2007-09-29 00:00:36 +000041def SDTX86SetCC : SDTypeProfile<1, 2,
Evan Cheng950aac02007-09-25 01:57:46 +000042 [SDTCisVT<0, i8>,
43 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000045def SDTX86cas : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisInt<1>,
46 SDTCisVT<2, i8>]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000047def SDTX86cas8 : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000048
Dale Johannesenf160d802008-10-02 18:53:47 +000049def SDTX86atomicBinary : SDTypeProfile<2, 3, [SDTCisInt<0>, SDTCisInt<1>,
50 SDTCisPtrTy<2>, SDTCisInt<3>,SDTCisInt<4>]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +000051def SDTX86Ret : SDTypeProfile<0, -1, [SDTCisVT<0, i16>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052
Sean Callanan2c8a2592009-06-23 23:25:37 +000053def SDT_X86CallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
54def SDT_X86CallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>,
55 SDTCisVT<1, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056
Dan Gohman3329ffe2008-05-29 19:57:41 +000057def SDT_X86Call : SDTypeProfile<0, -1, [SDTCisVT<0, iPTR>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058
59def SDTX86RepStr : SDTypeProfile<0, 1, [SDTCisVT<0, OtherVT>]>;
60
61def SDTX86RdTsc : SDTypeProfile<0, 0, []>;
62
63def SDTX86Wrapper : SDTypeProfile<1, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<0>]>;
64
Rafael Espindolaaf759ab2009-04-17 14:35:58 +000065def SDT_X86TLSADDR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066
Rafael Espindolabca99f72009-04-08 21:14:34 +000067def SDT_X86SegmentBaseAddress : SDTypeProfile<1, 1, [SDTCisPtrTy<0>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068
69def SDT_X86EHRET : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
70
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000071def SDT_X86TCRET : SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisVT<1, i32>]>;
72
Evan Cheng48679f42007-12-14 02:13:44 +000073def X86bsf : SDNode<"X86ISD::BSF", SDTIntUnaryOp>;
74def X86bsr : SDNode<"X86ISD::BSR", SDTIntUnaryOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000075def X86shld : SDNode<"X86ISD::SHLD", SDTIntShiftDOp>;
76def X86shrd : SDNode<"X86ISD::SHRD", SDTIntShiftDOp>;
77
Evan Cheng621216e2007-09-29 00:00:36 +000078def X86cmp : SDNode<"X86ISD::CMP" , SDTX86CmpTest>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000079
Dan Gohman7fe9b7f2008-12-23 22:45:23 +000080def X86bt : SDNode<"X86ISD::BT", SDTX86CmpTest>;
81
Evan Cheng621216e2007-09-29 00:00:36 +000082def X86cmov : SDNode<"X86ISD::CMOV", SDTX86Cmov>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000083def X86brcond : SDNode<"X86ISD::BRCOND", SDTX86BrCond,
Evan Cheng950aac02007-09-25 01:57:46 +000084 [SDNPHasChain]>;
Evan Cheng621216e2007-09-29 00:00:36 +000085def X86setcc : SDNode<"X86ISD::SETCC", SDTX86SetCC>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000086
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000087def X86cas : SDNode<"X86ISD::LCMPXCHG_DAG", SDTX86cas,
88 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
89 SDNPMayLoad]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000090def X86cas8 : SDNode<"X86ISD::LCMPXCHG8_DAG", SDTX86cas8,
91 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
92 SDNPMayLoad]>;
Dale Johannesenf160d802008-10-02 18:53:47 +000093def X86AtomAdd64 : SDNode<"X86ISD::ATOMADD64_DAG", SDTX86atomicBinary,
94 [SDNPHasChain, SDNPMayStore,
95 SDNPMayLoad, SDNPMemOperand]>;
96def X86AtomSub64 : SDNode<"X86ISD::ATOMSUB64_DAG", SDTX86atomicBinary,
97 [SDNPHasChain, SDNPMayStore,
98 SDNPMayLoad, SDNPMemOperand]>;
99def X86AtomOr64 : SDNode<"X86ISD::ATOMOR64_DAG", SDTX86atomicBinary,
100 [SDNPHasChain, SDNPMayStore,
101 SDNPMayLoad, SDNPMemOperand]>;
102def X86AtomXor64 : SDNode<"X86ISD::ATOMXOR64_DAG", SDTX86atomicBinary,
103 [SDNPHasChain, SDNPMayStore,
104 SDNPMayLoad, SDNPMemOperand]>;
105def X86AtomAnd64 : SDNode<"X86ISD::ATOMAND64_DAG", SDTX86atomicBinary,
106 [SDNPHasChain, SDNPMayStore,
107 SDNPMayLoad, SDNPMemOperand]>;
108def X86AtomNand64 : SDNode<"X86ISD::ATOMNAND64_DAG", SDTX86atomicBinary,
109 [SDNPHasChain, SDNPMayStore,
110 SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +0000111def X86AtomSwap64 : SDNode<"X86ISD::ATOMSWAP64_DAG", SDTX86atomicBinary,
112 [SDNPHasChain, SDNPMayStore,
113 SDNPMayLoad, SDNPMemOperand]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000114def X86retflag : SDNode<"X86ISD::RET_FLAG", SDTX86Ret,
115 [SDNPHasChain, SDNPOptInFlag]>;
116
117def X86callseq_start :
118 SDNode<"ISD::CALLSEQ_START", SDT_X86CallSeqStart,
119 [SDNPHasChain, SDNPOutFlag]>;
120def X86callseq_end :
121 SDNode<"ISD::CALLSEQ_END", SDT_X86CallSeqEnd,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000122 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000123
124def X86call : SDNode<"X86ISD::CALL", SDT_X86Call,
125 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
126
127def X86tailcall: SDNode<"X86ISD::TAILCALL", SDT_X86Call,
128 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
129
130def X86rep_stos: SDNode<"X86ISD::REP_STOS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000131 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132def X86rep_movs: SDNode<"X86ISD::REP_MOVS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000133 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
134 SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135
136def X86rdtsc : SDNode<"X86ISD::RDTSC_DAG",SDTX86RdTsc,
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000137 [SDNPHasChain, SDNPOutFlag, SDNPSideEffect]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138
139def X86Wrapper : SDNode<"X86ISD::Wrapper", SDTX86Wrapper>;
140def X86WrapperRIP : SDNode<"X86ISD::WrapperRIP", SDTX86Wrapper>;
141
142def X86tlsaddr : SDNode<"X86ISD::TLSADDR", SDT_X86TLSADDR,
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000143 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolabca99f72009-04-08 21:14:34 +0000144def X86SegmentBaseAddress : SDNode<"X86ISD::SegmentBaseAddress",
145 SDT_X86SegmentBaseAddress, []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000146
147def X86ehret : SDNode<"X86ISD::EH_RETURN", SDT_X86EHRET,
148 [SDNPHasChain]>;
149
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000150def X86tcret : SDNode<"X86ISD::TC_RETURN", SDT_X86TCRET,
151 [SDNPHasChain, SDNPOptInFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000152
Dan Gohman99a12192009-03-04 19:44:21 +0000153def X86add_flag : SDNode<"X86ISD::ADD", SDTBinaryArithWithFlags>;
154def X86sub_flag : SDNode<"X86ISD::SUB", SDTBinaryArithWithFlags>;
155def X86smul_flag : SDNode<"X86ISD::SMUL", SDTBinaryArithWithFlags>;
156def X86umul_flag : SDNode<"X86ISD::UMUL", SDTUnaryArithWithFlags>;
157def X86inc_flag : SDNode<"X86ISD::INC", SDTUnaryArithWithFlags>;
158def X86dec_flag : SDNode<"X86ISD::DEC", SDTUnaryArithWithFlags>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000159
Evan Chengc3495762009-03-30 21:36:47 +0000160def X86mul_imm : SDNode<"X86ISD::MUL_IMM", SDTIntBinOp>;
161
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000162//===----------------------------------------------------------------------===//
163// X86 Operand Definitions.
164//
165
Chris Lattner357a0ca2009-06-20 19:34:09 +0000166def i32imm_pcrel : Operand<i32> {
167 let PrintMethod = "print_pcrel_imm";
168}
169
Dan Gohmanfe606822009-07-30 01:56:29 +0000170// A version of ptr_rc which excludes SP, ESP, and RSP. This is used for
171// the index operand of an address, to conform to x86 encoding restrictions.
172def ptr_rc_nosp : PointerLikeRegClass<1>;
Chris Lattner357a0ca2009-06-20 19:34:09 +0000173
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000174// *mem - Operand definitions for the funky X86 addressing mode operands.
175//
176class X86MemOperand<string printMethod> : Operand<iPTR> {
177 let PrintMethod = printMethod;
Dan Gohmanfe606822009-07-30 01:56:29 +0000178 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000179}
180
181def i8mem : X86MemOperand<"printi8mem">;
182def i16mem : X86MemOperand<"printi16mem">;
183def i32mem : X86MemOperand<"printi32mem">;
184def i64mem : X86MemOperand<"printi64mem">;
185def i128mem : X86MemOperand<"printi128mem">;
David Greene6b75fca2009-06-30 19:24:59 +0000186def i256mem : X86MemOperand<"printi256mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000187def f32mem : X86MemOperand<"printf32mem">;
188def f64mem : X86MemOperand<"printf64mem">;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000189def f80mem : X86MemOperand<"printf80mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000190def f128mem : X86MemOperand<"printf128mem">;
David Greene6b75fca2009-06-30 19:24:59 +0000191def f256mem : X86MemOperand<"printf256mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000192
Dan Gohman744d4622009-04-13 16:09:41 +0000193// A version of i8mem for use on x86-64 that uses GR64_NOREX instead of
194// plain GR64, so that it doesn't potentially require a REX prefix.
195def i8mem_NOREX : Operand<i64> {
196 let PrintMethod = "printi8mem";
Dan Gohmanfe606822009-07-30 01:56:29 +0000197 let MIOperandInfo = (ops GR64_NOREX, i8imm, GR64_NOREX_NOSP, i32imm, i8imm);
Dan Gohman744d4622009-04-13 16:09:41 +0000198}
199
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000200def lea32mem : Operand<i32> {
Rafael Espindolabca99f72009-04-08 21:14:34 +0000201 let PrintMethod = "printlea32mem";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000202 let MIOperandInfo = (ops GR32, i8imm, GR32, i32imm);
203}
204
205def SSECC : Operand<i8> {
206 let PrintMethod = "printSSECC";
207}
208
209def piclabel: Operand<i32> {
210 let PrintMethod = "printPICLabel";
211}
212
213// A couple of more descriptive operand definitions.
214// 16-bits but only 8 bits are significant.
215def i16i8imm : Operand<i16>;
216// 32-bits but only 8 bits are significant.
217def i32i8imm : Operand<i32>;
218
Chris Lattner357a0ca2009-06-20 19:34:09 +0000219// Branch targets have OtherVT type and print as pc-relative values.
220def brtarget : Operand<OtherVT> {
221 let PrintMethod = "print_pcrel_imm";
222}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000223
Evan Chengd11052b2009-07-21 06:00:18 +0000224def brtarget8 : Operand<OtherVT> {
225 let PrintMethod = "print_pcrel_imm";
226}
227
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000228//===----------------------------------------------------------------------===//
229// X86 Complex Pattern Definitions.
230//
231
232// Define X86 specific addressing mode.
Rafael Espindolabca99f72009-04-08 21:14:34 +0000233def addr : ComplexPattern<iPTR, 5, "SelectAddr", [], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000234def lea32addr : ComplexPattern<i32, 4, "SelectLEAAddr",
Dan Gohman0c0d7412009-08-02 16:09:17 +0000235 [add, sub, mul, X86mul_imm, shl, or, frameindex],
236 []>;
Chris Lattnerf1940742009-06-20 20:38:48 +0000237def tls32addr : ComplexPattern<i32, 4, "SelectTLSADDRAddr",
238 [tglobaltlsaddr], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000239
240//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000241// X86 Instruction Predicate Definitions.
242def HasMMX : Predicate<"Subtarget->hasMMX()">;
243def HasSSE1 : Predicate<"Subtarget->hasSSE1()">;
244def HasSSE2 : Predicate<"Subtarget->hasSSE2()">;
245def HasSSE3 : Predicate<"Subtarget->hasSSE3()">;
246def HasSSSE3 : Predicate<"Subtarget->hasSSSE3()">;
Nate Begemanb2975562008-02-03 07:18:54 +0000247def HasSSE41 : Predicate<"Subtarget->hasSSE41()">;
248def HasSSE42 : Predicate<"Subtarget->hasSSE42()">;
David Greene8bf22bc2009-06-26 22:46:54 +0000249def HasSSE4A : Predicate<"Subtarget->hasSSE4A()">;
250def HasAVX : Predicate<"Subtarget->hasAVX()">;
251def HasFMA3 : Predicate<"Subtarget->hasFMA3()">;
252def HasFMA4 : Predicate<"Subtarget->hasFMA4()">;
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000253def FPStackf32 : Predicate<"!Subtarget->hasSSE1()">;
254def FPStackf64 : Predicate<"!Subtarget->hasSSE2()">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000255def In32BitMode : Predicate<"!Subtarget->is64Bit()">;
256def In64BitMode : Predicate<"Subtarget->is64Bit()">;
257def SmallCode : Predicate<"TM.getCodeModel() == CodeModel::Small">;
258def NotSmallCode : Predicate<"TM.getCodeModel() != CodeModel::Small">;
259def IsStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">;
Evan Cheng13559d62008-09-26 23:41:32 +0000260def OptForSpeed : Predicate<"!OptForSize">;
Evan Cheng95a77fd2009-01-02 05:35:45 +0000261def FastBTMem : Predicate<"!Subtarget->isBTMemSlow()">;
Evan Cheng6d35a4d2009-05-20 04:53:57 +0000262def CallImmAddr : Predicate<"Subtarget->IsLegalToCallImmediateAddr(TM)">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000263
264//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +0000265// X86 Instruction Format Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000266//
267
Evan Cheng86ab7d32007-07-31 08:04:03 +0000268include "X86InstrFormats.td"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000269
270//===----------------------------------------------------------------------===//
271// Pattern fragments...
272//
273
274// X86 specific condition code. These correspond to CondCode in
275// X86InstrInfo.h. They must be kept in synch.
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000276def X86_COND_A : PatLeaf<(i8 0)>; // alt. COND_NBE
277def X86_COND_AE : PatLeaf<(i8 1)>; // alt. COND_NC
278def X86_COND_B : PatLeaf<(i8 2)>; // alt. COND_C
279def X86_COND_BE : PatLeaf<(i8 3)>; // alt. COND_NA
280def X86_COND_E : PatLeaf<(i8 4)>; // alt. COND_Z
281def X86_COND_G : PatLeaf<(i8 5)>; // alt. COND_NLE
282def X86_COND_GE : PatLeaf<(i8 6)>; // alt. COND_NL
283def X86_COND_L : PatLeaf<(i8 7)>; // alt. COND_NGE
284def X86_COND_LE : PatLeaf<(i8 8)>; // alt. COND_NG
285def X86_COND_NE : PatLeaf<(i8 9)>; // alt. COND_NZ
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000286def X86_COND_NO : PatLeaf<(i8 10)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000287def X86_COND_NP : PatLeaf<(i8 11)>; // alt. COND_PO
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000288def X86_COND_NS : PatLeaf<(i8 12)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000289def X86_COND_O : PatLeaf<(i8 13)>;
290def X86_COND_P : PatLeaf<(i8 14)>; // alt. COND_PE
291def X86_COND_S : PatLeaf<(i8 15)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000292
293def i16immSExt8 : PatLeaf<(i16 imm), [{
294 // i16immSExt8 predicate - True if the 16-bit immediate fits in a 8-bit
295 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000296 return (int16_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297}]>;
298
299def i32immSExt8 : PatLeaf<(i32 imm), [{
300 // i32immSExt8 predicate - True if the 32-bit immediate fits in a 8-bit
301 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000302 return (int32_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000303}]>;
304
305// Helper fragments for loads.
Evan Chengb3e25ea2008-05-13 18:59:59 +0000306// It's always safe to treat a anyext i16 load as a i32 load if the i16 is
307// known to be 32-bit aligned or better. Ditto for i8 to i16.
Dan Gohman2a174122008-10-15 06:50:19 +0000308def loadi16 : PatFrag<(ops node:$ptr), (i16 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000309 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000310 if (const Value *Src = LD->getSrcValue())
311 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000312 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000313 return false;
Dan Gohman8335c412008-08-20 15:24:22 +0000314 ISD::LoadExtType ExtType = LD->getExtensionType();
315 if (ExtType == ISD::NON_EXTLOAD)
316 return true;
317 if (ExtType == ISD::EXTLOAD)
318 return LD->getAlignment() >= 2 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000319 return false;
320}]>;
321
Dan Gohman2a174122008-10-15 06:50:19 +0000322def loadi16_anyext : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng56ec77b2008-09-24 23:27:55 +0000323 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000324 if (const Value *Src = LD->getSrcValue())
325 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000326 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000327 return false;
Evan Cheng56ec77b2008-09-24 23:27:55 +0000328 ISD::LoadExtType ExtType = LD->getExtensionType();
329 if (ExtType == ISD::EXTLOAD)
330 return LD->getAlignment() >= 2 && !LD->isVolatile();
331 return false;
332}]>;
333
Dan Gohman2a174122008-10-15 06:50:19 +0000334def loadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000335 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000336 if (const Value *Src = LD->getSrcValue())
337 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000338 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000339 return false;
Dan Gohman8335c412008-08-20 15:24:22 +0000340 ISD::LoadExtType ExtType = LD->getExtensionType();
341 if (ExtType == ISD::NON_EXTLOAD)
342 return true;
343 if (ExtType == ISD::EXTLOAD)
344 return LD->getAlignment() >= 4 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000345 return false;
346}]>;
347
Dan Gohman2a174122008-10-15 06:50:19 +0000348def nvloadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng1e5e5452008-09-29 17:26:18 +0000349 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000350 if (const Value *Src = LD->getSrcValue())
351 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000352 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000353 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000354 if (LD->isVolatile())
355 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000356 ISD::LoadExtType ExtType = LD->getExtensionType();
357 if (ExtType == ISD::NON_EXTLOAD)
358 return true;
359 if (ExtType == ISD::EXTLOAD)
360 return LD->getAlignment() >= 4;
361 return false;
362}]>;
363
sampo9cc09a32009-01-26 01:24:32 +0000364def gsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Chris Lattner12208612009-04-10 00:16:23 +0000365 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
366 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
367 return PT->getAddressSpace() == 256;
sampo9cc09a32009-01-26 01:24:32 +0000368 return false;
369}]>;
370
Chris Lattnera7c2d8a2009-05-05 18:52:19 +0000371def fsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
372 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
373 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
374 return PT->getAddressSpace() == 257;
375 return false;
376}]>;
377
Chris Lattner12208612009-04-10 00:16:23 +0000378def loadi8 : PatFrag<(ops node:$ptr), (i8 (load node:$ptr)), [{
379 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
380 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000381 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000382 return false;
383 return true;
384}]>;
385def loadi64 : PatFrag<(ops node:$ptr), (i64 (load node:$ptr)), [{
386 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
387 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000388 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000389 return false;
390 return true;
391}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000392
Chris Lattner12208612009-04-10 00:16:23 +0000393def loadf32 : PatFrag<(ops node:$ptr), (f32 (load node:$ptr)), [{
394 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
395 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000396 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000397 return false;
398 return true;
399}]>;
400def loadf64 : PatFrag<(ops node:$ptr), (f64 (load node:$ptr)), [{
401 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
402 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000403 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000404 return false;
405 return true;
406}]>;
407def loadf80 : PatFrag<(ops node:$ptr), (f80 (load node:$ptr)), [{
408 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
409 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000410 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000411 return false;
412 return true;
413}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000414
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000415def sextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (sextloadi8 node:$ptr))>;
416def sextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (sextloadi8 node:$ptr))>;
417def sextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (sextloadi16 node:$ptr))>;
418
419def zextloadi8i1 : PatFrag<(ops node:$ptr), (i8 (zextloadi1 node:$ptr))>;
420def zextloadi16i1 : PatFrag<(ops node:$ptr), (i16 (zextloadi1 node:$ptr))>;
421def zextloadi32i1 : PatFrag<(ops node:$ptr), (i32 (zextloadi1 node:$ptr))>;
422def zextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (zextloadi8 node:$ptr))>;
423def zextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (zextloadi8 node:$ptr))>;
424def zextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (zextloadi16 node:$ptr))>;
425
426def extloadi8i1 : PatFrag<(ops node:$ptr), (i8 (extloadi1 node:$ptr))>;
427def extloadi16i1 : PatFrag<(ops node:$ptr), (i16 (extloadi1 node:$ptr))>;
428def extloadi32i1 : PatFrag<(ops node:$ptr), (i32 (extloadi1 node:$ptr))>;
429def extloadi16i8 : PatFrag<(ops node:$ptr), (i16 (extloadi8 node:$ptr))>;
430def extloadi32i8 : PatFrag<(ops node:$ptr), (i32 (extloadi8 node:$ptr))>;
431def extloadi32i16 : PatFrag<(ops node:$ptr), (i32 (extloadi16 node:$ptr))>;
432
Chris Lattner21da6382008-02-19 17:37:35 +0000433
434// An 'and' node with a single use.
435def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
Evan Cheng9123cfa2008-03-04 00:40:35 +0000436 return N->hasOneUse();
Chris Lattner21da6382008-02-19 17:37:35 +0000437}]>;
Dan Gohman744d4622009-04-13 16:09:41 +0000438// An 'srl' node with a single use.
439def srl_su : PatFrag<(ops node:$lhs, node:$rhs), (srl node:$lhs, node:$rhs), [{
440 return N->hasOneUse();
441}]>;
442// An 'trunc' node with a single use.
443def trunc_su : PatFrag<(ops node:$src), (trunc node:$src), [{
444 return N->hasOneUse();
445}]>;
Chris Lattner21da6382008-02-19 17:37:35 +0000446
Dan Gohman921581d2008-10-17 01:23:35 +0000447// 'shld' and 'shrd' instruction patterns. Note that even though these have
448// the srl and shl in their patterns, the C++ code must still check for them,
449// because predicates are tested before children nodes are explored.
450
451def shrd : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
452 (or (srl node:$src1, node:$amt1),
453 (shl node:$src2, node:$amt2)), [{
454 assert(N->getOpcode() == ISD::OR);
455 return N->getOperand(0).getOpcode() == ISD::SRL &&
456 N->getOperand(1).getOpcode() == ISD::SHL &&
457 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
458 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
459 N->getOperand(0).getConstantOperandVal(1) ==
460 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
461}]>;
462
463def shld : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
464 (or (shl node:$src1, node:$amt1),
465 (srl node:$src2, node:$amt2)), [{
466 assert(N->getOpcode() == ISD::OR);
467 return N->getOperand(0).getOpcode() == ISD::SHL &&
468 N->getOperand(1).getOpcode() == ISD::SRL &&
469 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
470 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
471 N->getOperand(0).getConstantOperandVal(1) ==
472 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
473}]>;
474
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000475//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000476// Instruction list...
477//
478
479// ADJCALLSTACKDOWN/UP implicitly use/def ESP because they may be expanded into
480// a stack adjustment and the codegen must know that they may modify the stack
481// pointer before prolog-epilog rewriting occurs.
Chris Lattnerb56cc342008-03-11 03:23:40 +0000482// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
483// sub / add which can clobber EFLAGS.
Evan Cheng037364a2007-09-28 01:19:48 +0000484let Defs = [ESP, EFLAGS], Uses = [ESP] in {
Dan Gohman01c9f772008-10-01 18:28:06 +0000485def ADJCALLSTACKDOWN32 : I<0, Pseudo, (outs), (ins i32imm:$amt),
486 "#ADJCALLSTACKDOWN",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000487 [(X86callseq_start timm:$amt)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000488 Requires<[In32BitMode]>;
489def ADJCALLSTACKUP32 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
490 "#ADJCALLSTACKUP",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000491 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000492 Requires<[In32BitMode]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000493}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000494
495// Nop
Sean Callananf94a0542009-07-23 23:39:34 +0000496let neverHasSideEffects = 1 in {
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000497 def NOOP : I<0x90, RawFrm, (outs), (ins), "nop", []>;
Sean Callananf94a0542009-07-23 23:39:34 +0000498 def NOOPL : I<0x1f, MRM0m, (outs), (ins i32mem:$zero),
499 "nopl\t$zero", []>, TB;
500}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000501
Evan Cheng0729ccf2008-01-05 00:41:47 +0000502// PIC base
Dan Gohman9499cfe2008-10-01 04:14:30 +0000503let neverHasSideEffects = 1, isNotDuplicable = 1, Uses = [ESP] in
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000504 def MOVPC32r : Ii32<0xE8, Pseudo, (outs GR32:$reg), (ins piclabel:$label),
Dan Gohman70a8a112009-04-27 15:13:28 +0000505 "call\t$label\n\t"
506 "pop{l}\t$reg", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000507
508//===----------------------------------------------------------------------===//
509// Control Flow Instructions...
510//
511
512// Return instructions.
513let isTerminator = 1, isReturn = 1, isBarrier = 1,
Chris Lattnerb56cc342008-03-11 03:23:40 +0000514 hasCtrlDep = 1, FPForm = SpecialFP, FPFormBits = SpecialFP.Value in {
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000515 def RET : I <0xC3, RawFrm, (outs), (ins variable_ops),
Chris Lattnerb56cc342008-03-11 03:23:40 +0000516 "ret",
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000517 [(X86retflag 0)]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000518 def RETI : Ii16<0xC2, RawFrm, (outs), (ins i16imm:$amt, variable_ops),
519 "ret\t$amt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000520 [(X86retflag imm:$amt)]>;
521}
522
523// All branches are RawFrm, Void, Branch, and Terminators
Evan Cheng37e7c752007-07-21 00:34:19 +0000524let isBranch = 1, isTerminator = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000525 class IBr<bits<8> opcode, dag ins, string asm, list<dag> pattern> :
526 I<opcode, RawFrm, (outs), ins, asm, pattern>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000527
Sean Callananc0608152009-07-22 01:05:20 +0000528let isBranch = 1, isBarrier = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000529 def JMP : IBr<0xE9, (ins brtarget:$dst), "jmp\t$dst", [(br bb:$dst)]>;
Sean Callananc0608152009-07-22 01:05:20 +0000530 def JMP8 : IBr<0xEB, (ins brtarget8:$dst), "jmp\t$dst", []>;
531}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000532
Owen Andersonf8053082007-11-12 07:39:39 +0000533// Indirect branches
534let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000535 def JMP32r : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000536 [(brind GR32:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000537 def JMP32m : I<0xFF, MRM4m, (outs), (ins i32mem:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000538 [(brind (loadi32 addr:$dst))]>;
539}
540
541// Conditional branches
Evan Cheng950aac02007-09-25 01:57:46 +0000542let Uses = [EFLAGS] in {
Evan Chengd11052b2009-07-21 06:00:18 +0000543// Short conditional jumps
544def JO8 : IBr<0x70, (ins brtarget8:$dst), "jo\t$dst", []>;
545def JNO8 : IBr<0x71, (ins brtarget8:$dst), "jno\t$dst", []>;
546def JB8 : IBr<0x72, (ins brtarget8:$dst), "jb\t$dst", []>;
547def JAE8 : IBr<0x73, (ins brtarget8:$dst), "jae\t$dst", []>;
548def JE8 : IBr<0x74, (ins brtarget8:$dst), "je\t$dst", []>;
549def JNE8 : IBr<0x75, (ins brtarget8:$dst), "jne\t$dst", []>;
550def JBE8 : IBr<0x76, (ins brtarget8:$dst), "jbe\t$dst", []>;
551def JA8 : IBr<0x77, (ins brtarget8:$dst), "ja\t$dst", []>;
552def JS8 : IBr<0x78, (ins brtarget8:$dst), "js\t$dst", []>;
553def JNS8 : IBr<0x79, (ins brtarget8:$dst), "jns\t$dst", []>;
554def JP8 : IBr<0x7A, (ins brtarget8:$dst), "jp\t$dst", []>;
555def JNP8 : IBr<0x7B, (ins brtarget8:$dst), "jnp\t$dst", []>;
556def JL8 : IBr<0x7C, (ins brtarget8:$dst), "jl\t$dst", []>;
557def JGE8 : IBr<0x7D, (ins brtarget8:$dst), "jge\t$dst", []>;
558def JLE8 : IBr<0x7E, (ins brtarget8:$dst), "jle\t$dst", []>;
559def JG8 : IBr<0x7F, (ins brtarget8:$dst), "jg\t$dst", []>;
560
561def JCXZ8 : IBr<0xE3, (ins brtarget8:$dst), "jcxz\t$dst", []>;
562
Dan Gohman91888f02007-07-31 20:11:57 +0000563def JE : IBr<0x84, (ins brtarget:$dst), "je\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000564 [(X86brcond bb:$dst, X86_COND_E, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000565def JNE : IBr<0x85, (ins brtarget:$dst), "jne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000566 [(X86brcond bb:$dst, X86_COND_NE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000567def JL : IBr<0x8C, (ins brtarget:$dst), "jl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000568 [(X86brcond bb:$dst, X86_COND_L, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000569def JLE : IBr<0x8E, (ins brtarget:$dst), "jle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000570 [(X86brcond bb:$dst, X86_COND_LE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000571def JG : IBr<0x8F, (ins brtarget:$dst), "jg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000572 [(X86brcond bb:$dst, X86_COND_G, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000573def JGE : IBr<0x8D, (ins brtarget:$dst), "jge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000574 [(X86brcond bb:$dst, X86_COND_GE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000575
Dan Gohman91888f02007-07-31 20:11:57 +0000576def JB : IBr<0x82, (ins brtarget:$dst), "jb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000577 [(X86brcond bb:$dst, X86_COND_B, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000578def JBE : IBr<0x86, (ins brtarget:$dst), "jbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000579 [(X86brcond bb:$dst, X86_COND_BE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000580def JA : IBr<0x87, (ins brtarget:$dst), "ja\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000581 [(X86brcond bb:$dst, X86_COND_A, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000582def JAE : IBr<0x83, (ins brtarget:$dst), "jae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000583 [(X86brcond bb:$dst, X86_COND_AE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000584
Dan Gohman91888f02007-07-31 20:11:57 +0000585def JS : IBr<0x88, (ins brtarget:$dst), "js\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000586 [(X86brcond bb:$dst, X86_COND_S, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000587def JNS : IBr<0x89, (ins brtarget:$dst), "jns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000588 [(X86brcond bb:$dst, X86_COND_NS, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000589def JP : IBr<0x8A, (ins brtarget:$dst), "jp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000590 [(X86brcond bb:$dst, X86_COND_P, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000591def JNP : IBr<0x8B, (ins brtarget:$dst), "jnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000592 [(X86brcond bb:$dst, X86_COND_NP, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000593def JO : IBr<0x80, (ins brtarget:$dst), "jo\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000594 [(X86brcond bb:$dst, X86_COND_O, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000595def JNO : IBr<0x81, (ins brtarget:$dst), "jno\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000596 [(X86brcond bb:$dst, X86_COND_NO, EFLAGS)]>, TB;
Evan Cheng950aac02007-09-25 01:57:46 +0000597} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000598
599//===----------------------------------------------------------------------===//
600// Call Instructions...
601//
Evan Cheng37e7c752007-07-21 00:34:19 +0000602let isCall = 1 in
Dan Gohman01c9f772008-10-01 18:28:06 +0000603 // All calls clobber the non-callee saved registers. ESP is marked as
604 // a use to prevent stack-pointer assignments that appear immediately
605 // before calls from potentially appearing dead. Uses for argument
606 // registers are added manually.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000607 let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
608 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
Evan Cheng2293b252008-10-17 21:02:22 +0000609 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
610 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Dan Gohman9499cfe2008-10-01 04:14:30 +0000611 Uses = [ESP] in {
Chris Lattner357a0ca2009-06-20 19:34:09 +0000612 def CALLpcrel32 : Ii32<0xE8, RawFrm,
613 (outs), (ins i32imm_pcrel:$dst,variable_ops),
614 "call\t$dst", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000615 def CALL32r : I<0xFF, MRM2r, (outs), (ins GR32:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000616 "call\t{*}$dst", [(X86call GR32:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000617 def CALL32m : I<0xFF, MRM2m, (outs), (ins i32mem:$dst, variable_ops),
Dan Gohmanea4faba2008-05-29 21:50:34 +0000618 "call\t{*}$dst", [(X86call (loadi32 addr:$dst))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000619 }
620
621// Tail call stuff.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000622
Chris Lattnerb56cc342008-03-11 03:23:40 +0000623def TAILCALL : I<0, Pseudo, (outs), (ins),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000624 "#TAILCALL",
625 []>;
626
Evan Cheng37e7c752007-07-21 00:34:19 +0000627let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000628def TCRETURNdi : I<0, Pseudo, (outs), (ins i32imm:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000629 "#TC_RETURN $dst $offset",
630 []>;
631
632let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000633def TCRETURNri : I<0, Pseudo, (outs), (ins GR32:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000634 "#TC_RETURN $dst $offset",
635 []>;
636
637let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000638
Chris Lattner357a0ca2009-06-20 19:34:09 +0000639 def TAILJMPd : IBr<0xE9, (ins i32imm_pcrel:$dst), "jmp\t$dst # TAILCALL",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000640 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000641let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000642 def TAILJMPr : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst # TAILCALL",
643 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000644let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000645 def TAILJMPm : I<0xFF, MRM4m, (outs), (ins i32mem:$dst),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000646 "jmp\t{*}$dst # TAILCALL", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000647
648//===----------------------------------------------------------------------===//
649// Miscellaneous Instructions...
650//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000651let Defs = [EBP, ESP], Uses = [EBP, ESP], mayLoad = 1, neverHasSideEffects=1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000652def LEAVE : I<0xC9, RawFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000653 (outs), (ins), "leave", []>;
654
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000655let Defs = [ESP], Uses = [ESP], neverHasSideEffects=1 in {
656let mayLoad = 1 in
Evan Chengd8434332007-09-26 01:29:06 +0000657def POP32r : I<0x58, AddRegFrm, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000658
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000659let mayStore = 1 in
Evan Chengd8434332007-09-26 01:29:06 +0000660def PUSH32r : I<0x50, AddRegFrm, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000661}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000662
Bill Wendling4c2638c2009-06-15 19:39:04 +0000663let Defs = [ESP], Uses = [ESP], neverHasSideEffects = 1, mayStore = 1 in {
664def PUSH32i8 : Ii8<0x6a, RawFrm, (outs), (ins i8imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000665 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000666def PUSH32i16 : Ii16<0x68, RawFrm, (outs), (ins i16imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000667 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000668def PUSH32i32 : Ii32<0x68, RawFrm, (outs), (ins i32imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000669 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000670}
671
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000672let Defs = [ESP, EFLAGS], Uses = [ESP], mayLoad = 1, neverHasSideEffects=1 in
Evan Chengf1341312007-09-26 21:28:00 +0000673def POPFD : I<0x9D, RawFrm, (outs), (ins), "popf", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000674let Defs = [ESP], Uses = [ESP, EFLAGS], mayStore = 1, neverHasSideEffects=1 in
Evan Chengf1341312007-09-26 21:28:00 +0000675def PUSHFD : I<0x9C, RawFrm, (outs), (ins), "pushf", []>;
Evan Chengd8434332007-09-26 01:29:06 +0000676
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000677let isTwoAddress = 1 in // GR32 = bswap GR32
678 def BSWAP32r : I<0xC8, AddRegFrm,
Evan Chengb783fa32007-07-19 01:14:50 +0000679 (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000680 "bswap{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000681 [(set GR32:$dst, (bswap GR32:$src))]>, TB;
682
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000683
Evan Cheng48679f42007-12-14 02:13:44 +0000684// Bit scan instructions.
685let Defs = [EFLAGS] in {
Evan Cheng4e33de92007-12-14 18:49:43 +0000686def BSF16rr : I<0xBC, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000687 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000688 [(set GR16:$dst, (X86bsf GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000689def BSF16rm : I<0xBC, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000690 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000691 [(set GR16:$dst, (X86bsf (loadi16 addr:$src))),
692 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000693def BSF32rr : I<0xBC, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000694 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000695 [(set GR32:$dst, (X86bsf GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000696def BSF32rm : I<0xBC, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000697 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000698 [(set GR32:$dst, (X86bsf (loadi32 addr:$src))),
699 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000700
Evan Cheng4e33de92007-12-14 18:49:43 +0000701def BSR16rr : I<0xBD, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000702 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000703 [(set GR16:$dst, (X86bsr GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000704def BSR16rm : I<0xBD, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000705 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000706 [(set GR16:$dst, (X86bsr (loadi16 addr:$src))),
707 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000708def BSR32rr : I<0xBD, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000709 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000710 [(set GR32:$dst, (X86bsr GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000711def BSR32rm : I<0xBD, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000712 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000713 [(set GR32:$dst, (X86bsr (loadi32 addr:$src))),
714 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000715} // Defs = [EFLAGS]
716
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000717let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000718def LEA16r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000719 (outs GR16:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000720 "lea{w}\t{$src|$dst}, {$dst|$src}", []>, OpSize;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000721let isReMaterializable = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000722def LEA32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000723 (outs GR32:$dst), (ins lea32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000724 "lea{l}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000725 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In32BitMode]>;
726
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000727let Defs = [ECX,EDI,ESI], Uses = [ECX,EDI,ESI] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000728def REP_MOVSB : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000729 [(X86rep_movs i8)]>, REP;
Evan Chengb783fa32007-07-19 01:14:50 +0000730def REP_MOVSW : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000731 [(X86rep_movs i16)]>, REP, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000732def REP_MOVSD : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000733 [(X86rep_movs i32)]>, REP;
734}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000735
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000736let Defs = [ECX,EDI], Uses = [AL,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000737def REP_STOSB : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000738 [(X86rep_stos i8)]>, REP;
739let Defs = [ECX,EDI], Uses = [AX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000740def REP_STOSW : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000741 [(X86rep_stos i16)]>, REP, OpSize;
742let Defs = [ECX,EDI], Uses = [EAX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000743def REP_STOSD : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000744 [(X86rep_stos i32)]>, REP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000745
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000746let Defs = [RAX, RDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000747def RDTSC : I<0x31, RawFrm, (outs), (ins), "rdtsc", [(X86rdtsc)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000748 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000749
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000750let isBarrier = 1, hasCtrlDep = 1 in {
Chris Lattner56b941f2008-01-15 21:58:22 +0000751def TRAP : I<0x0B, RawFrm, (outs), (ins), "ud2", [(trap)]>, TB;
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000752}
753
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000754//===----------------------------------------------------------------------===//
755// Input/Output Instructions...
756//
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000757let Defs = [AL], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000758def IN8rr : I<0xEC, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000759 "in{b}\t{%dx, %al|%AL, %DX}", []>;
760let Defs = [AX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000761def IN16rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000762 "in{w}\t{%dx, %ax|%AX, %DX}", []>, OpSize;
763let Defs = [EAX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000764def IN32rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000765 "in{l}\t{%dx, %eax|%EAX, %DX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000766
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000767let Defs = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000768def IN8ri : Ii8<0xE4, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000769 "in{b}\t{$port, %al|%AL, $port}", []>;
770let Defs = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000771def IN16ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000772 "in{w}\t{$port, %ax|%AX, $port}", []>, OpSize;
773let Defs = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000774def IN32ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000775 "in{l}\t{$port, %eax|%EAX, $port}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000776
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000777let Uses = [DX, AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000778def OUT8rr : I<0xEE, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000779 "out{b}\t{%al, %dx|%DX, %AL}", []>;
780let Uses = [DX, AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000781def OUT16rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000782 "out{w}\t{%ax, %dx|%DX, %AX}", []>, OpSize;
783let Uses = [DX, EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000784def OUT32rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000785 "out{l}\t{%eax, %dx|%DX, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000786
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000787let Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000788def OUT8ir : Ii8<0xE6, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000789 "out{b}\t{%al, $port|$port, %AL}", []>;
790let Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000791def OUT16ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000792 "out{w}\t{%ax, $port|$port, %AX}", []>, OpSize;
793let Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000794def OUT32ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000795 "out{l}\t{%eax, $port|$port, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000796
797//===----------------------------------------------------------------------===//
798// Move Instructions...
799//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000800let neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000801def MOV8rr : I<0x88, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000802 "mov{b}\t{$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000803def MOV16rr : I<0x89, MRMDestReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000804 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000805def MOV32rr : I<0x89, MRMDestReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000806 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000807}
Evan Cheng6f26e8b2008-06-18 08:13:07 +0000808let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000809def MOV8ri : Ii8 <0xB0, AddRegFrm, (outs GR8 :$dst), (ins i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000810 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000811 [(set GR8:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000812def MOV16ri : Ii16<0xB8, AddRegFrm, (outs GR16:$dst), (ins i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000813 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000814 [(set GR16:$dst, imm:$src)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000815def MOV32ri : Ii32<0xB8, AddRegFrm, (outs GR32:$dst), (ins i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000816 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000817 [(set GR32:$dst, imm:$src)]>;
818}
Evan Chengb783fa32007-07-19 01:14:50 +0000819def MOV8mi : Ii8 <0xC6, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000820 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000821 [(store (i8 imm:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000822def MOV16mi : Ii16<0xC7, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000823 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000824 [(store (i16 imm:$src), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000825def MOV32mi : Ii32<0xC7, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000826 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000827 [(store (i32 imm:$src), addr:$dst)]>;
828
Dan Gohman5574cc72008-12-03 18:15:48 +0000829let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000830def MOV8rm : I<0x8A, MRMSrcMem, (outs GR8 :$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000831 "mov{b}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000832 [(set GR8:$dst, (loadi8 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000833def MOV16rm : I<0x8B, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000834 "mov{w}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000835 [(set GR16:$dst, (loadi16 addr:$src))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000836def MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000837 "mov{l}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000838 [(set GR32:$dst, (loadi32 addr:$src))]>;
Evan Cheng4e84e452007-08-30 05:49:43 +0000839}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000840
Evan Chengb783fa32007-07-19 01:14:50 +0000841def MOV8mr : I<0x88, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000842 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000843 [(store GR8:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000844def MOV16mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000845 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000846 [(store GR16:$src, addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000847def MOV32mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000848 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000849 [(store GR32:$src, addr:$dst)]>;
Dan Gohman744d4622009-04-13 16:09:41 +0000850
Dan Gohman1d8ce9c2009-04-27 16:41:36 +0000851// Versions of MOV8rr, MOV8mr, and MOV8rm that use i8mem_NOREX and GR8_NOREX so
852// that they can be used for copying and storing h registers, which can't be
853// encoded when a REX prefix is present.
Dan Gohman2da0db32009-04-15 00:04:23 +0000854let neverHasSideEffects = 1 in
Dan Gohman40ddc362009-04-15 19:48:57 +0000855def MOV8rr_NOREX : I<0x88, MRMDestReg,
856 (outs GR8_NOREX:$dst), (ins GR8_NOREX:$src),
Dan Gohman2da0db32009-04-15 00:04:23 +0000857 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Evan Chengebc49402009-04-30 00:58:57 +0000858let mayStore = 1 in
Dan Gohman2da0db32009-04-15 00:04:23 +0000859def MOV8mr_NOREX : I<0x88, MRMDestMem,
860 (outs), (ins i8mem_NOREX:$dst, GR8_NOREX:$src),
861 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Evan Chengebc49402009-04-30 00:58:57 +0000862let mayLoad = 1,
863 canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Dan Gohman1d8ce9c2009-04-27 16:41:36 +0000864def MOV8rm_NOREX : I<0x8A, MRMSrcMem,
865 (outs GR8_NOREX:$dst), (ins i8mem_NOREX:$src),
866 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Dan Gohman744d4622009-04-13 16:09:41 +0000867
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000868//===----------------------------------------------------------------------===//
869// Fixed-Register Multiplication and Division Instructions...
870//
871
872// Extra precision multiplication
Evan Cheng55687072007-09-14 21:48:26 +0000873let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Dan Gohman91888f02007-07-31 20:11:57 +0000874def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000875 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
876 // This probably ought to be moved to a def : Pat<> if the
877 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +0000878 [(set AL, (mul AL, GR8:$src)),
879 (implicit EFLAGS)]>; // AL,AH = AL*GR8
880
Chris Lattnerc7e96e72008-01-11 07:18:17 +0000881let Defs = [AX,DX,EFLAGS], Uses = [AX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +0000882def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src),
883 "mul{w}\t$src",
884 []>, OpSize; // AX,DX = AX*GR16
885
Chris Lattnerc7e96e72008-01-11 07:18:17 +0000886let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +0000887def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src),
888 "mul{l}\t$src",
889 []>; // EAX,EDX = EAX*GR32
890
Evan Cheng55687072007-09-14 21:48:26 +0000891let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000892def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000893 "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000894 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
895 // This probably ought to be moved to a def : Pat<> if the
896 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +0000897 [(set AL, (mul AL, (loadi8 addr:$src))),
898 (implicit EFLAGS)]>; // AL,AH = AL*[mem8]
899
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000900let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000901let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000902def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +0000903 "mul{w}\t$src",
904 []>, OpSize; // AX,DX = AX*[mem16]
905
Evan Cheng55687072007-09-14 21:48:26 +0000906let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000907def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +0000908 "mul{l}\t$src",
909 []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000910}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000911
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000912let neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000913let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000914def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", []>;
915 // AL,AH = AL*GR8
Evan Cheng55687072007-09-14 21:48:26 +0000916let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Dan Gohman91888f02007-07-31 20:11:57 +0000917def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", []>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000918 OpSize; // AX,DX = AX*GR16
Evan Cheng55687072007-09-14 21:48:26 +0000919let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000920def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", []>;
921 // EAX,EDX = EAX*GR32
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000922let mayLoad = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000923let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000924def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000925 "imul{b}\t$src", []>; // AL,AH = AL*[mem8]
Evan Cheng55687072007-09-14 21:48:26 +0000926let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000927def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000928 "imul{w}\t$src", []>, OpSize; // AX,DX = AX*[mem16]
929let Defs = [EAX,EDX], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000930def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000931 "imul{l}\t$src", []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000932}
Dan Gohmand44572d2008-11-18 21:29:14 +0000933} // neverHasSideEffects
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000934
935// unsigned division/remainder
Dale Johannesend8fd3562008-10-07 18:54:28 +0000936let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000937def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000938 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000939let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000940def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000941 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000942let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000943def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000944 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000945let mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +0000946let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000947def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000948 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000949let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000950def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000951 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000952let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000953def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000954 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000955}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000956
957// Signed division/remainder.
Dale Johannesend8fd3562008-10-07 18:54:28 +0000958let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000959def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000960 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000961let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000962def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000963 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000964let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000965def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000966 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000967let mayLoad = 1, mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +0000968let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000969def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000970 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000971let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000972def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000973 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000974let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000975def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000976 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000977}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000978
979//===----------------------------------------------------------------------===//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000980// Two address Instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000981//
982let isTwoAddress = 1 in {
983
984// Conditional moves
Evan Cheng950aac02007-09-25 01:57:46 +0000985let Uses = [EFLAGS] in {
Evan Cheng926658c2007-10-05 23:13:21 +0000986let isCommutable = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000987def CMOVB16rr : I<0x42, MRMSrcReg, // if <u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000988 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000989 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000990 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000991 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000992 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000993def CMOVB32rr : I<0x42, MRMSrcReg, // if <u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000994 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000995 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000996 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000997 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000998 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000999def CMOVAE16rr: I<0x43, MRMSrcReg, // if >=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001000 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001001 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001002 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001003 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001004 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001005def CMOVAE32rr: I<0x43, MRMSrcReg, // if >=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001006 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001007 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001008 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001009 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001010 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001011def CMOVE16rr : I<0x44, MRMSrcReg, // if ==, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001012 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001013 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001014 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001015 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001016 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001017def CMOVE32rr : I<0x44, MRMSrcReg, // if ==, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001018 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001019 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001020 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001021 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001022 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001023def CMOVNE16rr: I<0x45, MRMSrcReg, // if !=, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001024 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001025 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001026 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001027 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001028 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001029def CMOVNE32rr: I<0x45, MRMSrcReg, // if !=, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001030 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001031 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001032 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001033 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001034 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001035def CMOVBE16rr: I<0x46, MRMSrcReg, // if <=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001036 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001037 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001038 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001039 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001040 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001041def CMOVBE32rr: I<0x46, MRMSrcReg, // if <=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001042 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001043 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001044 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001045 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001046 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001047def CMOVA16rr : I<0x47, MRMSrcReg, // if >u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001048 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001049 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001050 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001051 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001052 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001053def CMOVA32rr : I<0x47, MRMSrcReg, // if >u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001054 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001055 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001056 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001057 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001058 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001059def CMOVL16rr : I<0x4C, MRMSrcReg, // if <s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001060 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001061 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001062 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001063 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001064 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001065def CMOVL32rr : I<0x4C, MRMSrcReg, // if <s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001066 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001067 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001068 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001069 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001070 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001071def CMOVGE16rr: I<0x4D, MRMSrcReg, // if >=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001072 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001073 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001074 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001075 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001076 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001077def CMOVGE32rr: I<0x4D, MRMSrcReg, // if >=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001078 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001079 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001080 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001081 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001082 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001083def CMOVLE16rr: I<0x4E, MRMSrcReg, // if <=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001084 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001085 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001086 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001087 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001088 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001089def CMOVLE32rr: I<0x4E, MRMSrcReg, // if <=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001090 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001091 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001092 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001093 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001094 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001095def CMOVG16rr : I<0x4F, MRMSrcReg, // if >s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001096 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001097 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001098 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001099 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001100 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001101def CMOVG32rr : I<0x4F, MRMSrcReg, // if >s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001102 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001103 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001104 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001105 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001106 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001107def CMOVS16rr : I<0x48, MRMSrcReg, // if signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001108 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001109 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001110 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001111 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001112 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001113def CMOVS32rr : I<0x48, MRMSrcReg, // if signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001114 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001115 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001116 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001117 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001118 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001119def CMOVNS16rr: I<0x49, MRMSrcReg, // if !signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001120 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001121 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001122 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001123 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001124 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001125def CMOVNS32rr: I<0x49, MRMSrcReg, // if !signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001126 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001127 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001128 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001129 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001130 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001131def CMOVP16rr : I<0x4A, MRMSrcReg, // if parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001132 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001133 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001134 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001135 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001136 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001137def CMOVP32rr : I<0x4A, MRMSrcReg, // if parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001138 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001139 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001140 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001141 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001142 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001143def CMOVNP16rr : I<0x4B, MRMSrcReg, // if !parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001144 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001145 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001146 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001147 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001148 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001149def CMOVNP32rr : I<0x4B, MRMSrcReg, // if !parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001150 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001151 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001152 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001153 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001154 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001155def CMOVO16rr : I<0x40, MRMSrcReg, // if overflow, GR16 = GR16
1156 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1157 "cmovo\t{$src2, $dst|$dst, $src2}",
1158 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1159 X86_COND_O, EFLAGS))]>,
1160 TB, OpSize;
1161def CMOVO32rr : I<0x40, MRMSrcReg, // if overflow, GR32 = GR32
1162 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1163 "cmovo\t{$src2, $dst|$dst, $src2}",
1164 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1165 X86_COND_O, EFLAGS))]>,
Evan Cheng950aac02007-09-25 01:57:46 +00001166 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001167def CMOVNO16rr : I<0x41, MRMSrcReg, // if !overflow, GR16 = GR16
1168 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1169 "cmovno\t{$src2, $dst|$dst, $src2}",
1170 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1171 X86_COND_NO, EFLAGS))]>,
1172 TB, OpSize;
1173def CMOVNO32rr : I<0x41, MRMSrcReg, // if !overflow, GR32 = GR32
1174 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1175 "cmovno\t{$src2, $dst|$dst, $src2}",
1176 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1177 X86_COND_NO, EFLAGS))]>,
1178 TB;
1179} // isCommutable = 1
Evan Cheng926658c2007-10-05 23:13:21 +00001180
1181def CMOVB16rm : I<0x42, MRMSrcMem, // if <u, GR16 = [mem16]
1182 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1183 "cmovb\t{$src2, $dst|$dst, $src2}",
1184 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1185 X86_COND_B, EFLAGS))]>,
1186 TB, OpSize;
1187def CMOVB32rm : I<0x42, MRMSrcMem, // if <u, GR32 = [mem32]
1188 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1189 "cmovb\t{$src2, $dst|$dst, $src2}",
1190 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1191 X86_COND_B, EFLAGS))]>,
1192 TB;
1193def CMOVAE16rm: I<0x43, MRMSrcMem, // if >=u, GR16 = [mem16]
1194 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1195 "cmovae\t{$src2, $dst|$dst, $src2}",
1196 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1197 X86_COND_AE, EFLAGS))]>,
1198 TB, OpSize;
1199def CMOVAE32rm: I<0x43, MRMSrcMem, // if >=u, GR32 = [mem32]
1200 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1201 "cmovae\t{$src2, $dst|$dst, $src2}",
1202 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1203 X86_COND_AE, EFLAGS))]>,
1204 TB;
1205def CMOVE16rm : I<0x44, MRMSrcMem, // if ==, GR16 = [mem16]
1206 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1207 "cmove\t{$src2, $dst|$dst, $src2}",
1208 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1209 X86_COND_E, EFLAGS))]>,
1210 TB, OpSize;
1211def CMOVE32rm : I<0x44, MRMSrcMem, // if ==, GR32 = [mem32]
1212 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1213 "cmove\t{$src2, $dst|$dst, $src2}",
1214 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1215 X86_COND_E, EFLAGS))]>,
1216 TB;
1217def CMOVNE16rm: I<0x45, MRMSrcMem, // if !=, GR16 = [mem16]
1218 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1219 "cmovne\t{$src2, $dst|$dst, $src2}",
1220 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1221 X86_COND_NE, EFLAGS))]>,
1222 TB, OpSize;
1223def CMOVNE32rm: I<0x45, MRMSrcMem, // if !=, GR32 = [mem32]
1224 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1225 "cmovne\t{$src2, $dst|$dst, $src2}",
1226 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1227 X86_COND_NE, EFLAGS))]>,
1228 TB;
1229def CMOVBE16rm: I<0x46, MRMSrcMem, // if <=u, GR16 = [mem16]
1230 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1231 "cmovbe\t{$src2, $dst|$dst, $src2}",
1232 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1233 X86_COND_BE, EFLAGS))]>,
1234 TB, OpSize;
1235def CMOVBE32rm: I<0x46, MRMSrcMem, // if <=u, GR32 = [mem32]
1236 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1237 "cmovbe\t{$src2, $dst|$dst, $src2}",
1238 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1239 X86_COND_BE, EFLAGS))]>,
1240 TB;
1241def CMOVA16rm : I<0x47, MRMSrcMem, // if >u, GR16 = [mem16]
1242 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1243 "cmova\t{$src2, $dst|$dst, $src2}",
1244 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1245 X86_COND_A, EFLAGS))]>,
1246 TB, OpSize;
1247def CMOVA32rm : I<0x47, MRMSrcMem, // if >u, GR32 = [mem32]
1248 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1249 "cmova\t{$src2, $dst|$dst, $src2}",
1250 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1251 X86_COND_A, EFLAGS))]>,
1252 TB;
1253def CMOVL16rm : I<0x4C, MRMSrcMem, // if <s, GR16 = [mem16]
1254 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1255 "cmovl\t{$src2, $dst|$dst, $src2}",
1256 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1257 X86_COND_L, EFLAGS))]>,
1258 TB, OpSize;
1259def CMOVL32rm : I<0x4C, MRMSrcMem, // if <s, GR32 = [mem32]
1260 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1261 "cmovl\t{$src2, $dst|$dst, $src2}",
1262 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1263 X86_COND_L, EFLAGS))]>,
1264 TB;
1265def CMOVGE16rm: I<0x4D, MRMSrcMem, // if >=s, GR16 = [mem16]
1266 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1267 "cmovge\t{$src2, $dst|$dst, $src2}",
1268 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1269 X86_COND_GE, EFLAGS))]>,
1270 TB, OpSize;
1271def CMOVGE32rm: I<0x4D, MRMSrcMem, // if >=s, GR32 = [mem32]
1272 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1273 "cmovge\t{$src2, $dst|$dst, $src2}",
1274 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1275 X86_COND_GE, EFLAGS))]>,
1276 TB;
1277def CMOVLE16rm: I<0x4E, MRMSrcMem, // if <=s, GR16 = [mem16]
1278 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1279 "cmovle\t{$src2, $dst|$dst, $src2}",
1280 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1281 X86_COND_LE, EFLAGS))]>,
1282 TB, OpSize;
1283def CMOVLE32rm: I<0x4E, MRMSrcMem, // if <=s, GR32 = [mem32]
1284 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1285 "cmovle\t{$src2, $dst|$dst, $src2}",
1286 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1287 X86_COND_LE, EFLAGS))]>,
1288 TB;
1289def CMOVG16rm : I<0x4F, MRMSrcMem, // if >s, GR16 = [mem16]
1290 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1291 "cmovg\t{$src2, $dst|$dst, $src2}",
1292 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1293 X86_COND_G, EFLAGS))]>,
1294 TB, OpSize;
1295def CMOVG32rm : I<0x4F, MRMSrcMem, // if >s, GR32 = [mem32]
1296 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1297 "cmovg\t{$src2, $dst|$dst, $src2}",
1298 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1299 X86_COND_G, EFLAGS))]>,
1300 TB;
1301def CMOVS16rm : I<0x48, MRMSrcMem, // if signed, GR16 = [mem16]
1302 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1303 "cmovs\t{$src2, $dst|$dst, $src2}",
1304 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1305 X86_COND_S, EFLAGS))]>,
1306 TB, OpSize;
1307def CMOVS32rm : I<0x48, MRMSrcMem, // if signed, GR32 = [mem32]
1308 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1309 "cmovs\t{$src2, $dst|$dst, $src2}",
1310 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1311 X86_COND_S, EFLAGS))]>,
1312 TB;
1313def CMOVNS16rm: I<0x49, MRMSrcMem, // if !signed, GR16 = [mem16]
1314 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1315 "cmovns\t{$src2, $dst|$dst, $src2}",
1316 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1317 X86_COND_NS, EFLAGS))]>,
1318 TB, OpSize;
1319def CMOVNS32rm: I<0x49, MRMSrcMem, // if !signed, GR32 = [mem32]
1320 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1321 "cmovns\t{$src2, $dst|$dst, $src2}",
1322 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1323 X86_COND_NS, EFLAGS))]>,
1324 TB;
1325def CMOVP16rm : I<0x4A, MRMSrcMem, // if parity, GR16 = [mem16]
1326 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1327 "cmovp\t{$src2, $dst|$dst, $src2}",
1328 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1329 X86_COND_P, EFLAGS))]>,
1330 TB, OpSize;
1331def CMOVP32rm : I<0x4A, MRMSrcMem, // if parity, GR32 = [mem32]
1332 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1333 "cmovp\t{$src2, $dst|$dst, $src2}",
1334 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1335 X86_COND_P, EFLAGS))]>,
1336 TB;
1337def CMOVNP16rm : I<0x4B, MRMSrcMem, // if !parity, GR16 = [mem16]
1338 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1339 "cmovnp\t{$src2, $dst|$dst, $src2}",
1340 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1341 X86_COND_NP, EFLAGS))]>,
1342 TB, OpSize;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001343def CMOVNP32rm : I<0x4B, MRMSrcMem, // if !parity, GR32 = [mem32]
1344 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1345 "cmovnp\t{$src2, $dst|$dst, $src2}",
1346 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1347 X86_COND_NP, EFLAGS))]>,
1348 TB;
1349def CMOVO16rm : I<0x40, MRMSrcMem, // if overflow, GR16 = [mem16]
1350 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1351 "cmovo\t{$src2, $dst|$dst, $src2}",
1352 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1353 X86_COND_O, EFLAGS))]>,
1354 TB, OpSize;
1355def CMOVO32rm : I<0x40, MRMSrcMem, // if overflow, GR32 = [mem32]
1356 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1357 "cmovo\t{$src2, $dst|$dst, $src2}",
1358 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1359 X86_COND_O, EFLAGS))]>,
1360 TB;
1361def CMOVNO16rm : I<0x41, MRMSrcMem, // if !overflow, GR16 = [mem16]
1362 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1363 "cmovno\t{$src2, $dst|$dst, $src2}",
1364 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1365 X86_COND_NO, EFLAGS))]>,
1366 TB, OpSize;
1367def CMOVNO32rm : I<0x41, MRMSrcMem, // if !overflow, GR32 = [mem32]
1368 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1369 "cmovno\t{$src2, $dst|$dst, $src2}",
1370 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1371 X86_COND_NO, EFLAGS))]>,
1372 TB;
Evan Cheng950aac02007-09-25 01:57:46 +00001373} // Uses = [EFLAGS]
1374
1375
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001376// unary instructions
1377let CodeSize = 2 in {
Evan Cheng55687072007-09-14 21:48:26 +00001378let Defs = [EFLAGS] in {
Dan Gohman91888f02007-07-31 20:11:57 +00001379def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src), "neg{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001380 [(set GR8:$dst, (ineg GR8:$src)),
1381 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001382def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src), "neg{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001383 [(set GR16:$dst, (ineg GR16:$src)),
1384 (implicit EFLAGS)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001385def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src), "neg{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001386 [(set GR32:$dst, (ineg GR32:$src)),
1387 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001388let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001389 def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst), "neg{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001390 [(store (ineg (loadi8 addr:$dst)), addr:$dst),
1391 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001392 def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst), "neg{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001393 [(store (ineg (loadi16 addr:$dst)), addr:$dst),
1394 (implicit EFLAGS)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001395 def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst), "neg{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001396 [(store (ineg (loadi32 addr:$dst)), addr:$dst),
1397 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001398}
Evan Cheng55687072007-09-14 21:48:26 +00001399} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001400
Evan Chengc6cee682009-01-21 02:09:05 +00001401// Match xor -1 to not. Favors these over a move imm + xor to save code size.
1402let AddedComplexity = 15 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001403def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001404 [(set GR8:$dst, (not GR8:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001405def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001406 [(set GR16:$dst, (not GR16:$src))]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001407def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001408 [(set GR32:$dst, (not GR32:$src))]>;
Evan Chengc6cee682009-01-21 02:09:05 +00001409}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001410let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001411 def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001412 [(store (not (loadi8 addr:$dst)), addr:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001413 def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001414 [(store (not (loadi16 addr:$dst)), addr:$dst)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001415 def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001416 [(store (not (loadi32 addr:$dst)), addr:$dst)]>;
1417}
1418} // CodeSize
1419
1420// TODO: inc/dec is slow for P4, but fast for Pentium-M.
Evan Cheng55687072007-09-14 21:48:26 +00001421let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001422let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001423def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src), "inc{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001424 [(set GR8:$dst, (add GR8:$src, 1)),
1425 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001426let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +00001427def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001428 [(set GR16:$dst, (add GR16:$src, 1)),
1429 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001430 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001431def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001432 [(set GR32:$dst, (add GR32:$src, 1)),
1433 (implicit EFLAGS)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001434}
1435let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001436 def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001437 [(store (add (loadi8 addr:$dst), 1), addr:$dst),
1438 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001439 def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001440 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
1441 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001442 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001443 def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001444 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
1445 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001446 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001447}
1448
1449let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001450def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src), "dec{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001451 [(set GR8:$dst, (add GR8:$src, -1)),
1452 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001453let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +00001454def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001455 [(set GR16:$dst, (add GR16:$src, -1)),
1456 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001457 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001458def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001459 [(set GR32:$dst, (add GR32:$src, -1)),
1460 (implicit EFLAGS)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001461}
1462
1463let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001464 def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001465 [(store (add (loadi8 addr:$dst), -1), addr:$dst),
1466 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001467 def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001468 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
1469 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001470 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001471 def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001472 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
1473 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001474 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001475}
Evan Cheng55687072007-09-14 21:48:26 +00001476} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001477
1478// Logical operators...
Evan Cheng55687072007-09-14 21:48:26 +00001479let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001480let isCommutable = 1 in { // X = AND Y, Z --> X = AND Z, Y
1481def AND8rr : I<0x20, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001482 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001483 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001484 [(set GR8:$dst, (and GR8:$src1, GR8:$src2)),
1485 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001486def AND16rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001487 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001488 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001489 [(set GR16:$dst, (and GR16:$src1, GR16:$src2)),
1490 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001491def AND32rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001492 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001493 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001494 [(set GR32:$dst, (and GR32:$src1, GR32:$src2)),
1495 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001496}
1497
1498def AND8rm : I<0x22, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001499 (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001500 "and{b}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001501 [(set GR8:$dst, (and GR8:$src1, (loadi8 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001502 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001503def AND16rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001504 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001505 "and{w}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001506 [(set GR16:$dst, (and GR16:$src1, (loadi16 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001507 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001508def AND32rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001509 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001510 "and{l}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001511 [(set GR32:$dst, (and GR32:$src1, (loadi32 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001512 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001513
1514def AND8ri : Ii8<0x80, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001515 (outs GR8 :$dst), (ins GR8 :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001516 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001517 [(set GR8:$dst, (and GR8:$src1, imm:$src2)),
1518 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001519def AND16ri : Ii16<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001520 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001521 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001522 [(set GR16:$dst, (and GR16:$src1, imm:$src2)),
1523 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001524def AND32ri : Ii32<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001525 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001526 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001527 [(set GR32:$dst, (and GR32:$src1, imm:$src2)),
1528 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001529def AND16ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001530 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001531 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001532 [(set GR16:$dst, (and GR16:$src1, i16immSExt8:$src2)),
1533 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001534 OpSize;
1535def AND32ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001536 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001537 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001538 [(set GR32:$dst, (and GR32:$src1, i32immSExt8:$src2)),
1539 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001540
1541let isTwoAddress = 0 in {
1542 def AND8mr : I<0x20, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001543 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001544 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001545 [(store (and (load addr:$dst), GR8:$src), addr:$dst),
1546 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001547 def AND16mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001548 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001549 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001550 [(store (and (load addr:$dst), GR16:$src), addr:$dst),
1551 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001552 OpSize;
1553 def AND32mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001554 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001555 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001556 [(store (and (load addr:$dst), GR32:$src), addr:$dst),
1557 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001558 def AND8mi : Ii8<0x80, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001559 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001560 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001561 [(store (and (loadi8 addr:$dst), imm:$src), addr:$dst),
1562 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001563 def AND16mi : Ii16<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001564 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001565 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001566 [(store (and (loadi16 addr:$dst), imm:$src), addr:$dst),
1567 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001568 OpSize;
1569 def AND32mi : Ii32<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001570 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001571 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001572 [(store (and (loadi32 addr:$dst), imm:$src), addr:$dst),
1573 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001574 def AND16mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001575 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001576 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001577 [(store (and (load addr:$dst), i16immSExt8:$src), addr:$dst),
1578 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001579 OpSize;
1580 def AND32mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001581 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001582 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001583 [(store (and (load addr:$dst), i32immSExt8:$src), addr:$dst),
1584 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001585}
1586
1587
1588let isCommutable = 1 in { // X = OR Y, Z --> X = OR Z, Y
Evan Chengb783fa32007-07-19 01:14:50 +00001589def OR8rr : I<0x08, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001590 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001591 [(set GR8:$dst, (or GR8:$src1, GR8:$src2)),
1592 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001593def OR16rr : I<0x09, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001594 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001595 [(set GR16:$dst, (or GR16:$src1, GR16:$src2)),
1596 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001597def OR32rr : I<0x09, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001598 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001599 [(set GR32:$dst, (or GR32:$src1, GR32:$src2)),
1600 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001601}
Evan Chengb783fa32007-07-19 01:14:50 +00001602def OR8rm : I<0x0A, MRMSrcMem , (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001603 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001604 [(set GR8:$dst, (or GR8:$src1, (load addr:$src2))),
1605 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001606def OR16rm : I<0x0B, MRMSrcMem , (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001607 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001608 [(set GR16:$dst, (or GR16:$src1, (load addr:$src2))),
1609 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001610def OR32rm : I<0x0B, MRMSrcMem , (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001611 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001612 [(set GR32:$dst, (or GR32:$src1, (load addr:$src2))),
1613 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001614
Evan Chengb783fa32007-07-19 01:14:50 +00001615def OR8ri : Ii8 <0x80, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001616 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001617 [(set GR8:$dst, (or GR8:$src1, imm:$src2)),
1618 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001619def OR16ri : Ii16<0x81, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001620 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001621 [(set GR16:$dst, (or GR16:$src1, imm:$src2)),
1622 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001623def OR32ri : Ii32<0x81, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001624 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001625 [(set GR32:$dst, (or GR32:$src1, imm:$src2)),
1626 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001627
Evan Chengb783fa32007-07-19 01:14:50 +00001628def OR16ri8 : Ii8<0x83, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001629 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001630 [(set GR16:$dst, (or GR16:$src1, i16immSExt8:$src2)),
1631 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001632def OR32ri8 : Ii8<0x83, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001633 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001634 [(set GR32:$dst, (or GR32:$src1, i32immSExt8:$src2)),
1635 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001636let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001637 def OR8mr : I<0x08, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001638 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001639 [(store (or (load addr:$dst), GR8:$src), addr:$dst),
1640 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001641 def OR16mr : I<0x09, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001642 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001643 [(store (or (load addr:$dst), GR16:$src), addr:$dst),
1644 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001645 def OR32mr : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001646 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001647 [(store (or (load addr:$dst), GR32:$src), addr:$dst),
1648 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001649 def OR8mi : Ii8<0x80, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001650 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001651 [(store (or (loadi8 addr:$dst), imm:$src), addr:$dst),
1652 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001653 def OR16mi : Ii16<0x81, MRM1m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001654 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001655 [(store (or (loadi16 addr:$dst), imm:$src), addr:$dst),
1656 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001657 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001658 def OR32mi : Ii32<0x81, MRM1m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001659 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001660 [(store (or (loadi32 addr:$dst), imm:$src), addr:$dst),
1661 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001662 def OR16mi8 : Ii8<0x83, MRM1m, (outs), (ins i16mem:$dst, i16i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001663 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001664 [(store (or (load addr:$dst), i16immSExt8:$src), addr:$dst),
1665 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001666 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001667 def OR32mi8 : Ii8<0x83, MRM1m, (outs), (ins i32mem:$dst, i32i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001668 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001669 [(store (or (load addr:$dst), i32immSExt8:$src), addr:$dst),
1670 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001671} // isTwoAddress = 0
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001672
1673
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001674let isCommutable = 1 in { // X = XOR Y, Z --> X = XOR Z, Y
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001675 def XOR8rr : I<0x30, MRMDestReg,
1676 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
1677 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001678 [(set GR8:$dst, (xor GR8:$src1, GR8:$src2)),
1679 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001680 def XOR16rr : I<0x31, MRMDestReg,
1681 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1682 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001683 [(set GR16:$dst, (xor GR16:$src1, GR16:$src2)),
1684 (implicit EFLAGS)]>, OpSize;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001685 def XOR32rr : I<0x31, MRMDestReg,
1686 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1687 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001688 [(set GR32:$dst, (xor GR32:$src1, GR32:$src2)),
1689 (implicit EFLAGS)]>;
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001690} // isCommutable = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001691
1692def XOR8rm : I<0x32, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001693 (outs GR8 :$dst), (ins GR8:$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001694 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001695 [(set GR8:$dst, (xor GR8:$src1, (load addr:$src2))),
1696 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001697def XOR16rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001698 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001699 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001700 [(set GR16:$dst, (xor GR16:$src1, (load addr:$src2))),
1701 (implicit EFLAGS)]>,
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001702 OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001703def XOR32rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001704 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001705 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001706 [(set GR32:$dst, (xor GR32:$src1, (load addr:$src2))),
1707 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001708
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001709def XOR8ri : Ii8<0x80, MRM6r,
1710 (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
1711 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001712 [(set GR8:$dst, (xor GR8:$src1, imm:$src2)),
1713 (implicit EFLAGS)]>;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001714def XOR16ri : Ii16<0x81, MRM6r,
1715 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
1716 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001717 [(set GR16:$dst, (xor GR16:$src1, imm:$src2)),
1718 (implicit EFLAGS)]>, OpSize;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001719def XOR32ri : Ii32<0x81, MRM6r,
1720 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
1721 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001722 [(set GR32:$dst, (xor GR32:$src1, imm:$src2)),
1723 (implicit EFLAGS)]>;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001724def XOR16ri8 : Ii8<0x83, MRM6r,
1725 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
1726 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001727 [(set GR16:$dst, (xor GR16:$src1, i16immSExt8:$src2)),
1728 (implicit EFLAGS)]>,
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001729 OpSize;
1730def XOR32ri8 : Ii8<0x83, MRM6r,
1731 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
1732 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001733 [(set GR32:$dst, (xor GR32:$src1, i32immSExt8:$src2)),
1734 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001735
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001736let isTwoAddress = 0 in {
1737 def XOR8mr : I<0x30, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001738 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001739 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001740 [(store (xor (load addr:$dst), GR8:$src), addr:$dst),
1741 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001742 def XOR16mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001743 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001744 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001745 [(store (xor (load addr:$dst), GR16:$src), addr:$dst),
1746 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001747 OpSize;
1748 def XOR32mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001749 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001750 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001751 [(store (xor (load addr:$dst), GR32:$src), addr:$dst),
1752 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001753 def XOR8mi : Ii8<0x80, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001754 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001755 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001756 [(store (xor (loadi8 addr:$dst), imm:$src), addr:$dst),
1757 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001758 def XOR16mi : Ii16<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001759 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001760 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001761 [(store (xor (loadi16 addr:$dst), imm:$src), addr:$dst),
1762 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001763 OpSize;
1764 def XOR32mi : Ii32<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001765 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001766 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001767 [(store (xor (loadi32 addr:$dst), imm:$src), addr:$dst),
1768 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001769 def XOR16mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001770 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001771 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001772 [(store (xor (load addr:$dst), i16immSExt8:$src), addr:$dst),
1773 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001774 OpSize;
1775 def XOR32mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001776 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001777 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001778 [(store (xor (load addr:$dst), i32immSExt8:$src), addr:$dst),
1779 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001780} // isTwoAddress = 0
Evan Cheng55687072007-09-14 21:48:26 +00001781} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001782
1783// Shift instructions
Evan Cheng55687072007-09-14 21:48:26 +00001784let Defs = [EFLAGS] in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001785let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001786def SHL8rCL : I<0xD2, MRM4r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001787 "shl{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001788 [(set GR8:$dst, (shl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001789def SHL16rCL : I<0xD3, MRM4r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001790 "shl{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001791 [(set GR16:$dst, (shl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001792def SHL32rCL : I<0xD3, MRM4r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001793 "shl{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001794 [(set GR32:$dst, (shl GR32:$src, CL))]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001795} // Uses = [CL]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001796
Evan Chengb783fa32007-07-19 01:14:50 +00001797def SHL8ri : Ii8<0xC0, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001798 "shl{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001799 [(set GR8:$dst, (shl GR8:$src1, (i8 imm:$src2)))]>;
1800let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +00001801def SHL16ri : Ii8<0xC1, MRM4r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001802 "shl{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001803 [(set GR16:$dst, (shl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001804def SHL32ri : Ii8<0xC1, MRM4r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001805 "shl{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001806 [(set GR32:$dst, (shl GR32:$src1, (i8 imm:$src2)))]>;
Chris Lattnerf4005a82008-01-11 18:00:50 +00001807// NOTE: We don't use shifts of a register by one, because 'add reg,reg' is
1808// cheaper.
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001809} // isConvertibleToThreeAddress = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001810
1811let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001812 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001813 def SHL8mCL : I<0xD2, MRM4m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001814 "shl{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001815 [(store (shl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001816 def SHL16mCL : I<0xD3, MRM4m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001817 "shl{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001818 [(store (shl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001819 def SHL32mCL : I<0xD3, MRM4m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001820 "shl{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001821 [(store (shl (loadi32 addr:$dst), CL), addr:$dst)]>;
1822 }
Evan Chengb783fa32007-07-19 01:14:50 +00001823 def SHL8mi : Ii8<0xC0, MRM4m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001824 "shl{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001825 [(store (shl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001826 def SHL16mi : Ii8<0xC1, MRM4m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001827 "shl{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001828 [(store (shl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1829 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001830 def SHL32mi : Ii8<0xC1, MRM4m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001831 "shl{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001832 [(store (shl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1833
1834 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001835 def SHL8m1 : I<0xD0, MRM4m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001836 "shl{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001837 [(store (shl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001838 def SHL16m1 : I<0xD1, MRM4m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001839 "shl{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001840 [(store (shl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1841 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001842 def SHL32m1 : I<0xD1, MRM4m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001843 "shl{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001844 [(store (shl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1845}
1846
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001847let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001848def SHR8rCL : I<0xD2, MRM5r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001849 "shr{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001850 [(set GR8:$dst, (srl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001851def SHR16rCL : I<0xD3, MRM5r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001852 "shr{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001853 [(set GR16:$dst, (srl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001854def SHR32rCL : I<0xD3, MRM5r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001855 "shr{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001856 [(set GR32:$dst, (srl GR32:$src, CL))]>;
1857}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001858
Evan Chengb783fa32007-07-19 01:14:50 +00001859def SHR8ri : Ii8<0xC0, MRM5r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001860 "shr{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001861 [(set GR8:$dst, (srl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001862def SHR16ri : Ii8<0xC1, MRM5r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001863 "shr{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001864 [(set GR16:$dst, (srl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001865def SHR32ri : Ii8<0xC1, MRM5r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001866 "shr{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001867 [(set GR32:$dst, (srl GR32:$src1, (i8 imm:$src2)))]>;
1868
1869// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001870def SHR8r1 : I<0xD0, MRM5r, (outs GR8:$dst), (ins GR8:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001871 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001872 [(set GR8:$dst, (srl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001873def SHR16r1 : I<0xD1, MRM5r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001874 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001875 [(set GR16:$dst, (srl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001876def SHR32r1 : I<0xD1, MRM5r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001877 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001878 [(set GR32:$dst, (srl GR32:$src1, (i8 1)))]>;
1879
1880let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001881 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001882 def SHR8mCL : I<0xD2, MRM5m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001883 "shr{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001884 [(store (srl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001885 def SHR16mCL : I<0xD3, MRM5m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001886 "shr{w}\t{%cl, $dst|$dst, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001887 [(store (srl (loadi16 addr:$dst), CL), addr:$dst)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001888 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001889 def SHR32mCL : I<0xD3, MRM5m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001890 "shr{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001891 [(store (srl (loadi32 addr:$dst), CL), addr:$dst)]>;
1892 }
Evan Chengb783fa32007-07-19 01:14:50 +00001893 def SHR8mi : Ii8<0xC0, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001894 "shr{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001895 [(store (srl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001896 def SHR16mi : Ii8<0xC1, MRM5m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001897 "shr{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001898 [(store (srl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1899 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001900 def SHR32mi : Ii8<0xC1, MRM5m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001901 "shr{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001902 [(store (srl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1903
1904 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001905 def SHR8m1 : I<0xD0, MRM5m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001906 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001907 [(store (srl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001908 def SHR16m1 : I<0xD1, MRM5m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001909 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001910 [(store (srl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001911 def SHR32m1 : I<0xD1, MRM5m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001912 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001913 [(store (srl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1914}
1915
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001916let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001917def SAR8rCL : I<0xD2, MRM7r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001918 "sar{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001919 [(set GR8:$dst, (sra GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001920def SAR16rCL : I<0xD3, MRM7r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001921 "sar{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001922 [(set GR16:$dst, (sra GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001923def SAR32rCL : I<0xD3, MRM7r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001924 "sar{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001925 [(set GR32:$dst, (sra GR32:$src, CL))]>;
1926}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001927
Evan Chengb783fa32007-07-19 01:14:50 +00001928def SAR8ri : Ii8<0xC0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001929 "sar{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001930 [(set GR8:$dst, (sra GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001931def SAR16ri : Ii8<0xC1, MRM7r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001932 "sar{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001933 [(set GR16:$dst, (sra GR16:$src1, (i8 imm:$src2)))]>,
1934 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001935def SAR32ri : Ii8<0xC1, MRM7r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001936 "sar{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001937 [(set GR32:$dst, (sra GR32:$src1, (i8 imm:$src2)))]>;
1938
1939// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001940def SAR8r1 : I<0xD0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001941 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001942 [(set GR8:$dst, (sra GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001943def SAR16r1 : I<0xD1, MRM7r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001944 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001945 [(set GR16:$dst, (sra GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001946def SAR32r1 : I<0xD1, MRM7r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001947 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001948 [(set GR32:$dst, (sra GR32:$src1, (i8 1)))]>;
1949
1950let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001951 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001952 def SAR8mCL : I<0xD2, MRM7m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001953 "sar{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001954 [(store (sra (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001955 def SAR16mCL : I<0xD3, MRM7m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001956 "sar{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001957 [(store (sra (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001958 def SAR32mCL : I<0xD3, MRM7m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001959 "sar{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001960 [(store (sra (loadi32 addr:$dst), CL), addr:$dst)]>;
1961 }
Evan Chengb783fa32007-07-19 01:14:50 +00001962 def SAR8mi : Ii8<0xC0, MRM7m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001963 "sar{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001964 [(store (sra (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001965 def SAR16mi : Ii8<0xC1, MRM7m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001966 "sar{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001967 [(store (sra (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1968 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001969 def SAR32mi : Ii8<0xC1, MRM7m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001970 "sar{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001971 [(store (sra (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1972
1973 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001974 def SAR8m1 : I<0xD0, MRM7m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001975 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001976 [(store (sra (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001977 def SAR16m1 : I<0xD1, MRM7m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001978 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001979 [(store (sra (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1980 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001981 def SAR32m1 : I<0xD1, MRM7m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001982 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001983 [(store (sra (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1984}
1985
1986// Rotate instructions
1987// FIXME: provide shorter instructions when imm8 == 1
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001988let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001989def ROL8rCL : I<0xD2, MRM0r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001990 "rol{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001991 [(set GR8:$dst, (rotl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001992def ROL16rCL : I<0xD3, MRM0r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001993 "rol{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001994 [(set GR16:$dst, (rotl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001995def ROL32rCL : I<0xD3, MRM0r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001996 "rol{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001997 [(set GR32:$dst, (rotl GR32:$src, CL))]>;
1998}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001999
Evan Chengb783fa32007-07-19 01:14:50 +00002000def ROL8ri : Ii8<0xC0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002001 "rol{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002002 [(set GR8:$dst, (rotl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002003def ROL16ri : Ii8<0xC1, MRM0r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002004 "rol{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002005 [(set GR16:$dst, (rotl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002006def ROL32ri : Ii8<0xC1, MRM0r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002007 "rol{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002008 [(set GR32:$dst, (rotl GR32:$src1, (i8 imm:$src2)))]>;
2009
2010// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002011def ROL8r1 : I<0xD0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002012 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002013 [(set GR8:$dst, (rotl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002014def ROL16r1 : I<0xD1, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002015 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002016 [(set GR16:$dst, (rotl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002017def ROL32r1 : I<0xD1, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002018 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002019 [(set GR32:$dst, (rotl GR32:$src1, (i8 1)))]>;
2020
2021let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002022 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002023 def ROL8mCL : I<0xD2, MRM0m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002024 "rol{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002025 [(store (rotl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002026 def ROL16mCL : I<0xD3, MRM0m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002027 "rol{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002028 [(store (rotl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002029 def ROL32mCL : I<0xD3, MRM0m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002030 "rol{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002031 [(store (rotl (loadi32 addr:$dst), CL), addr:$dst)]>;
2032 }
Evan Chengb783fa32007-07-19 01:14:50 +00002033 def ROL8mi : Ii8<0xC0, MRM0m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002034 "rol{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002035 [(store (rotl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002036 def ROL16mi : Ii8<0xC1, MRM0m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002037 "rol{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002038 [(store (rotl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2039 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002040 def ROL32mi : Ii8<0xC1, MRM0m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002041 "rol{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002042 [(store (rotl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2043
2044 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002045 def ROL8m1 : I<0xD0, MRM0m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002046 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002047 [(store (rotl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002048 def ROL16m1 : I<0xD1, MRM0m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002049 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002050 [(store (rotl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2051 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002052 def ROL32m1 : I<0xD1, MRM0m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002053 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002054 [(store (rotl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2055}
2056
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002057let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002058def ROR8rCL : I<0xD2, MRM1r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002059 "ror{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002060 [(set GR8:$dst, (rotr GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002061def ROR16rCL : I<0xD3, MRM1r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002062 "ror{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002063 [(set GR16:$dst, (rotr GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002064def ROR32rCL : I<0xD3, MRM1r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002065 "ror{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002066 [(set GR32:$dst, (rotr GR32:$src, CL))]>;
2067}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002068
Evan Chengb783fa32007-07-19 01:14:50 +00002069def ROR8ri : Ii8<0xC0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002070 "ror{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002071 [(set GR8:$dst, (rotr GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002072def ROR16ri : Ii8<0xC1, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002073 "ror{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002074 [(set GR16:$dst, (rotr GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002075def ROR32ri : Ii8<0xC1, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002076 "ror{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002077 [(set GR32:$dst, (rotr GR32:$src1, (i8 imm:$src2)))]>;
2078
2079// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002080def ROR8r1 : I<0xD0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002081 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002082 [(set GR8:$dst, (rotr GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002083def ROR16r1 : I<0xD1, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002084 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002085 [(set GR16:$dst, (rotr GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002086def ROR32r1 : I<0xD1, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002087 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002088 [(set GR32:$dst, (rotr GR32:$src1, (i8 1)))]>;
2089
2090let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002091 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002092 def ROR8mCL : I<0xD2, MRM1m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002093 "ror{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002094 [(store (rotr (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002095 def ROR16mCL : I<0xD3, MRM1m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002096 "ror{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002097 [(store (rotr (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002098 def ROR32mCL : I<0xD3, MRM1m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002099 "ror{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002100 [(store (rotr (loadi32 addr:$dst), CL), addr:$dst)]>;
2101 }
Evan Chengb783fa32007-07-19 01:14:50 +00002102 def ROR8mi : Ii8<0xC0, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002103 "ror{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002104 [(store (rotr (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002105 def ROR16mi : Ii8<0xC1, MRM1m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002106 "ror{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002107 [(store (rotr (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2108 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002109 def ROR32mi : Ii8<0xC1, MRM1m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002110 "ror{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002111 [(store (rotr (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2112
2113 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002114 def ROR8m1 : I<0xD0, MRM1m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002115 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002116 [(store (rotr (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002117 def ROR16m1 : I<0xD1, MRM1m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002118 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002119 [(store (rotr (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2120 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002121 def ROR32m1 : I<0xD1, MRM1m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002122 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002123 [(store (rotr (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2124}
2125
2126
2127
2128// Double shift instructions (generalizations of rotate)
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002129let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002130def SHLD32rrCL : I<0xA5, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002131 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002132 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002133def SHRD32rrCL : I<0xAD, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002134 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002135 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002136def SHLD16rrCL : I<0xA5, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002137 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002138 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002139 TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002140def SHRD16rrCL : I<0xAD, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002141 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002142 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002143 TB, OpSize;
2144}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002145
2146let isCommutable = 1 in { // These instructions commute to each other.
2147def SHLD32rri8 : Ii8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002148 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002149 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002150 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2,
2151 (i8 imm:$src3)))]>,
2152 TB;
2153def SHRD32rri8 : Ii8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002154 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002155 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002156 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2,
2157 (i8 imm:$src3)))]>,
2158 TB;
2159def SHLD16rri8 : Ii8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002160 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002161 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002162 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2,
2163 (i8 imm:$src3)))]>,
2164 TB, OpSize;
2165def SHRD16rri8 : Ii8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002166 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002167 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002168 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2,
2169 (i8 imm:$src3)))]>,
2170 TB, OpSize;
2171}
2172
2173let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002174 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002175 def SHLD32mrCL : I<0xA5, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002176 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002177 [(store (X86shld (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002178 addr:$dst)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002179 def SHRD32mrCL : I<0xAD, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002180 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002181 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002182 addr:$dst)]>, TB;
2183 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002184 def SHLD32mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002185 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002186 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002187 [(store (X86shld (loadi32 addr:$dst), GR32:$src2,
2188 (i8 imm:$src3)), addr:$dst)]>,
2189 TB;
2190 def SHRD32mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002191 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002192 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002193 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2,
2194 (i8 imm:$src3)), addr:$dst)]>,
2195 TB;
2196
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002197 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002198 def SHLD16mrCL : I<0xA5, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002199 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002200 [(store (X86shld (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002201 addr:$dst)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002202 def SHRD16mrCL : I<0xAD, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002203 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002204 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002205 addr:$dst)]>, TB, OpSize;
2206 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002207 def SHLD16mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002208 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002209 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002210 [(store (X86shld (loadi16 addr:$dst), GR16:$src2,
2211 (i8 imm:$src3)), addr:$dst)]>,
2212 TB, OpSize;
2213 def SHRD16mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002214 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002215 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002216 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2,
2217 (i8 imm:$src3)), addr:$dst)]>,
2218 TB, OpSize;
2219}
Evan Cheng55687072007-09-14 21:48:26 +00002220} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002221
2222
2223// Arithmetic.
Evan Cheng55687072007-09-14 21:48:26 +00002224let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002225let isCommutable = 1 in { // X = ADD Y, Z --> X = ADD Z, Y
Bill Wendlingae034ed2008-12-12 00:56:36 +00002226// Register-Register Addition
2227def ADD8rr : I<0x00, MRMDestReg, (outs GR8 :$dst),
2228 (ins GR8 :$src1, GR8 :$src2),
2229 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002230 [(set GR8:$dst, (add GR8:$src1, GR8:$src2)),
Bill Wendlingae034ed2008-12-12 00:56:36 +00002231 (implicit EFLAGS)]>;
2232
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002233let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002234// Register-Register Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002235def ADD16rr : I<0x01, MRMDestReg, (outs GR16:$dst),
2236 (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002237 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002238 [(set GR16:$dst, (add GR16:$src1, GR16:$src2)),
2239 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002240def ADD32rr : I<0x01, MRMDestReg, (outs GR32:$dst),
2241 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002242 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002243 [(set GR32:$dst, (add GR32:$src1, GR32:$src2)),
2244 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002245} // end isConvertibleToThreeAddress
2246} // end isCommutable
Bill Wendlingae034ed2008-12-12 00:56:36 +00002247
2248// Register-Memory Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002249def ADD8rm : I<0x02, MRMSrcMem, (outs GR8 :$dst),
2250 (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002251 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002252 [(set GR8:$dst, (add GR8:$src1, (load addr:$src2))),
2253 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002254def ADD16rm : I<0x03, MRMSrcMem, (outs GR16:$dst),
2255 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002256 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002257 [(set GR16:$dst, (add GR16:$src1, (load addr:$src2))),
2258 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002259def ADD32rm : I<0x03, MRMSrcMem, (outs GR32:$dst),
2260 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002261 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002262 [(set GR32:$dst, (add GR32:$src1, (load addr:$src2))),
2263 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002264
Bill Wendlingae034ed2008-12-12 00:56:36 +00002265// Register-Integer Addition
2266def ADD8ri : Ii8<0x80, MRM0r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2267 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002268 [(set GR8:$dst, (add GR8:$src1, imm:$src2)),
2269 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002270
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002271let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002272// Register-Integer Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002273def ADD16ri : Ii16<0x81, MRM0r, (outs GR16:$dst),
2274 (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002275 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002276 [(set GR16:$dst, (add GR16:$src1, imm:$src2)),
2277 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002278def ADD32ri : Ii32<0x81, MRM0r, (outs GR32:$dst),
2279 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002280 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002281 [(set GR32:$dst, (add GR32:$src1, imm:$src2)),
2282 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002283def ADD16ri8 : Ii8<0x83, MRM0r, (outs GR16:$dst),
2284 (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002285 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002286 [(set GR16:$dst, (add GR16:$src1, i16immSExt8:$src2)),
2287 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002288def ADD32ri8 : Ii8<0x83, MRM0r, (outs GR32:$dst),
2289 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002290 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002291 [(set GR32:$dst, (add GR32:$src1, i32immSExt8:$src2)),
2292 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002293}
2294
2295let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002296 // Memory-Register Addition
Bill Wendlingf5399032008-12-12 21:15:41 +00002297 def ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002298 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002299 [(store (add (load addr:$dst), GR8:$src2), addr:$dst),
2300 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002301 def ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002302 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002303 [(store (add (load addr:$dst), GR16:$src2), addr:$dst),
2304 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002305 def ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002306 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002307 [(store (add (load addr:$dst), GR32:$src2), addr:$dst),
2308 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002309 def ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002310 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002311 [(store (add (loadi8 addr:$dst), imm:$src2), addr:$dst),
2312 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002313 def ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002314 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002315 [(store (add (loadi16 addr:$dst), imm:$src2), addr:$dst),
2316 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002317 def ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002318 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002319 [(store (add (loadi32 addr:$dst), imm:$src2), addr:$dst),
2320 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002321 def ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002322 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002323 [(store (add (load addr:$dst), i16immSExt8:$src2),
2324 addr:$dst),
2325 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002326 def ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002327 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002328 [(store (add (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002329 addr:$dst),
2330 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002331}
2332
Evan Cheng259471d2007-10-05 17:59:57 +00002333let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002334let isCommutable = 1 in { // X = ADC Y, Z --> X = ADC Z, Y
Dale Johannesen747fe522009-06-02 03:12:52 +00002335def ADC8rr : I<0x10, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002336 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002337 [(set GR8:$dst, (adde GR8:$src1, GR8:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002338def ADC16rr : I<0x11, MRMDestReg, (outs GR16:$dst),
2339 (ins GR16:$src1, GR16:$src2),
2340 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002341 [(set GR16:$dst, (adde GR16:$src1, GR16:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002342def ADC32rr : I<0x11, MRMDestReg, (outs GR32:$dst),
2343 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002344 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002345 [(set GR32:$dst, (adde GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002346}
Dale Johannesen06b83f12009-05-18 17:44:15 +00002347def ADC8rm : I<0x12, MRMSrcMem , (outs GR8:$dst),
2348 (ins GR8:$src1, i8mem:$src2),
2349 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002350 [(set GR8:$dst, (adde GR8:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002351def ADC16rm : I<0x13, MRMSrcMem , (outs GR16:$dst),
2352 (ins GR16:$src1, i16mem:$src2),
2353 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002354 [(set GR16:$dst, (adde GR16:$src1, (load addr:$src2)))]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002355 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002356def ADC32rm : I<0x13, MRMSrcMem , (outs GR32:$dst),
2357 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002358 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002359 [(set GR32:$dst, (adde GR32:$src1, (load addr:$src2)))]>;
2360def ADC8ri : Ii8<0x80, MRM2r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002361 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002362 [(set GR8:$dst, (adde GR8:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002363def ADC16ri : Ii16<0x81, MRM2r, (outs GR16:$dst),
2364 (ins GR16:$src1, i16imm:$src2),
2365 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002366 [(set GR16:$dst, (adde GR16:$src1, imm:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002367def ADC16ri8 : Ii8<0x83, MRM2r, (outs GR16:$dst),
2368 (ins GR16:$src1, i16i8imm:$src2),
2369 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002370 [(set GR16:$dst, (adde GR16:$src1, i16immSExt8:$src2))]>,
2371 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002372def ADC32ri : Ii32<0x81, MRM2r, (outs GR32:$dst),
2373 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002374 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002375 [(set GR32:$dst, (adde GR32:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002376def ADC32ri8 : Ii8<0x83, MRM2r, (outs GR32:$dst),
2377 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002378 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002379 [(set GR32:$dst, (adde GR32:$src1, i32immSExt8:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002380
2381let isTwoAddress = 0 in {
Dale Johannesen747fe522009-06-02 03:12:52 +00002382 def ADC8mr : I<0x10, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002383 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002384 [(store (adde (load addr:$dst), GR8:$src2), addr:$dst)]>;
2385 def ADC16mr : I<0x11, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002386 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002387 [(store (adde (load addr:$dst), GR16:$src2), addr:$dst)]>,
2388 OpSize;
2389 def ADC32mr : I<0x11, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002390 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002391 [(store (adde (load addr:$dst), GR32:$src2), addr:$dst)]>;
2392 def ADC8mi : Ii8<0x80, MRM2m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002393 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002394 [(store (adde (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
2395 def ADC16mi : Ii16<0x81, MRM2m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002396 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002397 [(store (adde (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
2398 OpSize;
2399 def ADC16mi8 : Ii8<0x83, MRM2m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002400 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002401 [(store (adde (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
2402 OpSize;
2403 def ADC32mi : Ii32<0x81, MRM2m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002404 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002405 [(store (adde (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
2406 def ADC32mi8 : Ii8<0x83, MRM2m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002407 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002408 [(store (adde (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
2409}
Evan Cheng259471d2007-10-05 17:59:57 +00002410} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002411
Bill Wendlingae034ed2008-12-12 00:56:36 +00002412// Register-Register Subtraction
2413def SUB8rr : I<0x28, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
2414 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002415 [(set GR8:$dst, (sub GR8:$src1, GR8:$src2)),
2416 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002417def SUB16rr : I<0x29, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
2418 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002419 [(set GR16:$dst, (sub GR16:$src1, GR16:$src2)),
2420 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002421def SUB32rr : I<0x29, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
2422 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002423 [(set GR32:$dst, (sub GR32:$src1, GR32:$src2)),
2424 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002425
2426// Register-Memory Subtraction
2427def SUB8rm : I<0x2A, MRMSrcMem, (outs GR8 :$dst),
2428 (ins GR8 :$src1, i8mem :$src2),
2429 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002430 [(set GR8:$dst, (sub GR8:$src1, (load addr:$src2))),
2431 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002432def SUB16rm : I<0x2B, MRMSrcMem, (outs GR16:$dst),
2433 (ins GR16:$src1, i16mem:$src2),
2434 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002435 [(set GR16:$dst, (sub GR16:$src1, (load addr:$src2))),
2436 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002437def SUB32rm : I<0x2B, MRMSrcMem, (outs GR32:$dst),
2438 (ins GR32:$src1, i32mem:$src2),
2439 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002440 [(set GR32:$dst, (sub GR32:$src1, (load addr:$src2))),
2441 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002442
2443// Register-Integer Subtraction
2444def SUB8ri : Ii8 <0x80, MRM5r, (outs GR8:$dst),
2445 (ins GR8:$src1, i8imm:$src2),
2446 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002447 [(set GR8:$dst, (sub GR8:$src1, imm:$src2)),
2448 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002449def SUB16ri : Ii16<0x81, MRM5r, (outs GR16:$dst),
2450 (ins GR16:$src1, i16imm:$src2),
2451 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002452 [(set GR16:$dst, (sub GR16:$src1, imm:$src2)),
2453 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002454def SUB32ri : Ii32<0x81, MRM5r, (outs GR32:$dst),
2455 (ins GR32:$src1, i32imm:$src2),
2456 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002457 [(set GR32:$dst, (sub GR32:$src1, imm:$src2)),
2458 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002459def SUB16ri8 : Ii8<0x83, MRM5r, (outs GR16:$dst),
2460 (ins GR16:$src1, i16i8imm:$src2),
2461 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002462 [(set GR16:$dst, (sub GR16:$src1, i16immSExt8:$src2)),
2463 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002464def SUB32ri8 : Ii8<0x83, MRM5r, (outs GR32:$dst),
2465 (ins GR32:$src1, i32i8imm:$src2),
2466 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002467 [(set GR32:$dst, (sub GR32:$src1, i32immSExt8:$src2)),
2468 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002469
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002470let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002471 // Memory-Register Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002472 def SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002473 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002474 [(store (sub (load addr:$dst), GR8:$src2), addr:$dst),
2475 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002476 def SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002477 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002478 [(store (sub (load addr:$dst), GR16:$src2), addr:$dst),
2479 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002480 def SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002481 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002482 [(store (sub (load addr:$dst), GR32:$src2), addr:$dst),
2483 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002484
2485 // Memory-Integer Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002486 def SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002487 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002488 [(store (sub (loadi8 addr:$dst), imm:$src2), addr:$dst),
2489 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002490 def SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002491 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002492 [(store (sub (loadi16 addr:$dst), imm:$src2),addr:$dst),
2493 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002494 def SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002495 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002496 [(store (sub (loadi32 addr:$dst), imm:$src2),addr:$dst),
2497 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002498 def SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002499 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002500 [(store (sub (load addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002501 addr:$dst),
2502 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002503 def SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002504 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002505 [(store (sub (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002506 addr:$dst),
2507 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002508}
2509
Evan Cheng259471d2007-10-05 17:59:57 +00002510let Uses = [EFLAGS] in {
Dale Johannesen06b83f12009-05-18 17:44:15 +00002511def SBB8rr : I<0x18, MRMDestReg, (outs GR8:$dst),
2512 (ins GR8:$src1, GR8:$src2),
2513 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002514 [(set GR8:$dst, (sube GR8:$src1, GR8:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002515def SBB16rr : I<0x19, MRMDestReg, (outs GR16:$dst),
2516 (ins GR16:$src1, GR16:$src2),
2517 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002518 [(set GR16:$dst, (sube GR16:$src1, GR16:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002519def SBB32rr : I<0x19, MRMDestReg, (outs GR32:$dst),
2520 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002521 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002522 [(set GR32:$dst, (sube GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002523
2524let isTwoAddress = 0 in {
Dale Johannesen06b83f12009-05-18 17:44:15 +00002525 def SBB8mr : I<0x18, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
2526 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002527 [(store (sube (load addr:$dst), GR8:$src2), addr:$dst)]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002528 def SBB16mr : I<0x19, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
2529 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002530 [(store (sube (load addr:$dst), GR16:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002531 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002532 def SBB32mr : I<0x19, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002533 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002534 [(store (sube (load addr:$dst), GR32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002535 def SBB8mi : Ii32<0x80, MRM3m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002536 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002537 [(store (sube (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002538 def SBB16mi : Ii16<0x81, MRM3m, (outs), (ins i16mem:$dst, i16imm:$src2),
2539 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002540 [(store (sube (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002541 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002542 def SBB16mi8 : Ii8<0x83, MRM3m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
2543 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002544 [(store (sube (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002545 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002546 def SBB32mi : Ii32<0x81, MRM3m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002547 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002548 [(store (sube (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002549 def SBB32mi8 : Ii8<0x83, MRM3m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002550 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002551 [(store (sube (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002552}
Dale Johannesen06b83f12009-05-18 17:44:15 +00002553def SBB8rm : I<0x1A, MRMSrcMem, (outs GR8:$dst), (ins GR8:$src1, i8mem:$src2),
2554 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002555 [(set GR8:$dst, (sube GR8:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002556def SBB16rm : I<0x1B, MRMSrcMem, (outs GR16:$dst),
2557 (ins GR16:$src1, i16mem:$src2),
2558 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002559 [(set GR16:$dst, (sube GR16:$src1, (load addr:$src2)))]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002560 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002561def SBB32rm : I<0x1B, MRMSrcMem, (outs GR32:$dst),
2562 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002563 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002564 [(set GR32:$dst, (sube GR32:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002565def SBB8ri : Ii8<0x80, MRM3r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2566 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002567 [(set GR8:$dst, (sube GR8:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002568def SBB16ri : Ii16<0x81, MRM3r, (outs GR16:$dst),
2569 (ins GR16:$src1, i16imm:$src2),
2570 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002571 [(set GR16:$dst, (sube GR16:$src1, imm:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002572def SBB16ri8 : Ii8<0x83, MRM3r, (outs GR16:$dst),
2573 (ins GR16:$src1, i16i8imm:$src2),
2574 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002575 [(set GR16:$dst, (sube GR16:$src1, i16immSExt8:$src2))]>,
2576 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002577def SBB32ri : Ii32<0x81, MRM3r, (outs GR32:$dst),
2578 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002579 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002580 [(set GR32:$dst, (sube GR32:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002581def SBB32ri8 : Ii8<0x83, MRM3r, (outs GR32:$dst),
2582 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002583 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002584 [(set GR32:$dst, (sube GR32:$src1, i32immSExt8:$src2))]>;
Evan Cheng259471d2007-10-05 17:59:57 +00002585} // Uses = [EFLAGS]
Evan Cheng55687072007-09-14 21:48:26 +00002586} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002587
Evan Cheng55687072007-09-14 21:48:26 +00002588let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002589let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y
Bill Wendlingf5399032008-12-12 21:15:41 +00002590// Register-Register Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00002591def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002592 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002593 [(set GR16:$dst, (mul GR16:$src1, GR16:$src2)),
2594 (implicit EFLAGS)]>, TB, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002595def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002596 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002597 [(set GR32:$dst, (mul GR32:$src1, GR32:$src2)),
2598 (implicit EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002599}
Bill Wendlingae034ed2008-12-12 00:56:36 +00002600
Bill Wendlingf5399032008-12-12 21:15:41 +00002601// Register-Memory Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00002602def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst),
2603 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002604 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002605 [(set GR16:$dst, (mul GR16:$src1, (load addr:$src2))),
2606 (implicit EFLAGS)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002607def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002608 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002609 [(set GR32:$dst, (mul GR32:$src1, (load addr:$src2))),
2610 (implicit EFLAGS)]>, TB;
Evan Cheng55687072007-09-14 21:48:26 +00002611} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002612} // end Two Address instructions
2613
2614// Suprisingly enough, these are not two address instructions!
Evan Cheng55687072007-09-14 21:48:26 +00002615let Defs = [EFLAGS] in {
Bill Wendlingf5399032008-12-12 21:15:41 +00002616// Register-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002617def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16
Evan Chengb783fa32007-07-19 01:14:50 +00002618 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002619 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002620 [(set GR16:$dst, (mul GR16:$src1, imm:$src2)),
2621 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002622def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32
Evan Chengb783fa32007-07-19 01:14:50 +00002623 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002624 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002625 [(set GR32:$dst, (mul GR32:$src1, imm:$src2)),
2626 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002627def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002628 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002629 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002630 [(set GR16:$dst, (mul GR16:$src1, i16immSExt8:$src2)),
2631 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002632def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002633 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002634 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002635 [(set GR32:$dst, (mul GR32:$src1, i32immSExt8:$src2)),
2636 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002637
Bill Wendlingf5399032008-12-12 21:15:41 +00002638// Memory-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002639def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16
Evan Chengb783fa32007-07-19 01:14:50 +00002640 (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002641 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002642 [(set GR16:$dst, (mul (load addr:$src1), imm:$src2)),
2643 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002644def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32
Evan Chengb783fa32007-07-19 01:14:50 +00002645 (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002646 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002647 [(set GR32:$dst, (mul (load addr:$src1), imm:$src2)),
2648 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002649def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002650 (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002651 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002652 [(set GR16:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00002653 i16immSExt8:$src2)),
2654 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002655def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002656 (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002657 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002658 [(set GR32:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00002659 i32immSExt8:$src2)),
2660 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +00002661} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002662
2663//===----------------------------------------------------------------------===//
2664// Test instructions are just like AND, except they don't generate a result.
2665//
Evan Cheng950aac02007-09-25 01:57:46 +00002666let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002667let isCommutable = 1 in { // TEST X, Y --> TEST Y, X
Evan Chengb783fa32007-07-19 01:14:50 +00002668def TEST8rr : I<0x84, MRMDestReg, (outs), (ins GR8:$src1, GR8:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002669 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002670 [(X86cmp (and_su GR8:$src1, GR8:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002671 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002672def TEST16rr : I<0x85, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002673 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002674 [(X86cmp (and_su GR16:$src1, GR16:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002675 (implicit EFLAGS)]>,
2676 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002677def TEST32rr : I<0x85, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002678 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002679 [(X86cmp (and_su GR32:$src1, GR32:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002680 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002681}
2682
Evan Chengb783fa32007-07-19 01:14:50 +00002683def TEST8rm : I<0x84, MRMSrcMem, (outs), (ins GR8 :$src1, i8mem :$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002684 "test{b}\t{$src2, $src1|$src1, $src2}",
2685 [(X86cmp (and GR8:$src1, (loadi8 addr:$src2)), 0),
2686 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002687def TEST16rm : I<0x85, MRMSrcMem, (outs), (ins GR16:$src1, i16mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002688 "test{w}\t{$src2, $src1|$src1, $src2}",
2689 [(X86cmp (and GR16:$src1, (loadi16 addr:$src2)), 0),
2690 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002691def TEST32rm : I<0x85, MRMSrcMem, (outs), (ins GR32:$src1, i32mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002692 "test{l}\t{$src2, $src1|$src1, $src2}",
2693 [(X86cmp (and GR32:$src1, (loadi32 addr:$src2)), 0),
2694 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002695
2696def TEST8ri : Ii8 <0xF6, MRM0r, // flags = GR8 & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00002697 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002698 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002699 [(X86cmp (and_su GR8:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002700 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002701def TEST16ri : Ii16<0xF7, MRM0r, // flags = GR16 & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00002702 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002703 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002704 [(X86cmp (and_su GR16:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002705 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002706def TEST32ri : Ii32<0xF7, MRM0r, // flags = GR32 & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00002707 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002708 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002709 [(X86cmp (and_su GR32:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002710 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002711
Evan Cheng621216e2007-09-29 00:00:36 +00002712def TEST8mi : Ii8 <0xF6, MRM0m, // flags = [mem8] & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00002713 (outs), (ins i8mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002714 "test{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002715 [(X86cmp (and (loadi8 addr:$src1), imm:$src2), 0),
2716 (implicit EFLAGS)]>;
2717def TEST16mi : Ii16<0xF7, MRM0m, // flags = [mem16] & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00002718 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002719 "test{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002720 [(X86cmp (and (loadi16 addr:$src1), imm:$src2), 0),
2721 (implicit EFLAGS)]>, OpSize;
2722def TEST32mi : Ii32<0xF7, MRM0m, // flags = [mem32] & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00002723 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002724 "test{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002725 [(X86cmp (and (loadi32 addr:$src1), imm:$src2), 0),
Evan Cheng950aac02007-09-25 01:57:46 +00002726 (implicit EFLAGS)]>;
2727} // Defs = [EFLAGS]
2728
2729
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002730// Condition code ops, incl. set if equal/not equal/...
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002731let Defs = [EFLAGS], Uses = [AH], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002732def SAHF : I<0x9E, RawFrm, (outs), (ins), "sahf", []>; // flags = AH
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002733let Defs = [AH], Uses = [EFLAGS], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002734def LAHF : I<0x9F, RawFrm, (outs), (ins), "lahf", []>; // AH = flags
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002735
Evan Cheng950aac02007-09-25 01:57:46 +00002736let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002737def SETEr : I<0x94, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002738 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002739 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002740 [(set GR8:$dst, (X86setcc X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002741 TB; // GR8 = ==
2742def SETEm : I<0x94, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002743 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002744 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002745 [(store (X86setcc X86_COND_E, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002746 TB; // [mem8] = ==
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002747
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002748def SETNEr : I<0x95, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002749 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002750 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002751 [(set GR8:$dst, (X86setcc X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002752 TB; // GR8 = !=
2753def SETNEm : I<0x95, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002754 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002755 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002756 [(store (X86setcc X86_COND_NE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002757 TB; // [mem8] = !=
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002758
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002759def SETLr : I<0x9C, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002760 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002761 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002762 [(set GR8:$dst, (X86setcc X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002763 TB; // GR8 = < signed
2764def SETLm : I<0x9C, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002765 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002766 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002767 [(store (X86setcc X86_COND_L, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002768 TB; // [mem8] = < signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002769
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002770def SETGEr : I<0x9D, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002771 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002772 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002773 [(set GR8:$dst, (X86setcc X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002774 TB; // GR8 = >= signed
2775def SETGEm : I<0x9D, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002776 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002777 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002778 [(store (X86setcc X86_COND_GE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002779 TB; // [mem8] = >= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002780
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002781def SETLEr : I<0x9E, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002782 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002783 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002784 [(set GR8:$dst, (X86setcc X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002785 TB; // GR8 = <= signed
2786def SETLEm : I<0x9E, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002787 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002788 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002789 [(store (X86setcc X86_COND_LE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002790 TB; // [mem8] = <= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002791
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002792def SETGr : I<0x9F, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002793 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002794 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002795 [(set GR8:$dst, (X86setcc X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002796 TB; // GR8 = > signed
2797def SETGm : I<0x9F, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002798 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002799 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002800 [(store (X86setcc X86_COND_G, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002801 TB; // [mem8] = > signed
2802
2803def SETBr : I<0x92, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002804 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002805 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002806 [(set GR8:$dst, (X86setcc X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002807 TB; // GR8 = < unsign
2808def SETBm : I<0x92, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002809 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002810 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002811 [(store (X86setcc X86_COND_B, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002812 TB; // [mem8] = < unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002813
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002814def SETAEr : I<0x93, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002815 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002816 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002817 [(set GR8:$dst, (X86setcc X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002818 TB; // GR8 = >= unsign
2819def SETAEm : I<0x93, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002820 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002821 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002822 [(store (X86setcc X86_COND_AE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002823 TB; // [mem8] = >= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002824
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002825def SETBEr : I<0x96, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002826 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002827 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002828 [(set GR8:$dst, (X86setcc X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002829 TB; // GR8 = <= unsign
2830def SETBEm : I<0x96, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002831 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002832 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002833 [(store (X86setcc X86_COND_BE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002834 TB; // [mem8] = <= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002835
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002836def SETAr : I<0x97, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002837 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002838 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002839 [(set GR8:$dst, (X86setcc X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002840 TB; // GR8 = > signed
2841def SETAm : I<0x97, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002842 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002843 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002844 [(store (X86setcc X86_COND_A, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002845 TB; // [mem8] = > signed
2846
2847def SETSr : I<0x98, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002848 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002849 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002850 [(set GR8:$dst, (X86setcc X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002851 TB; // GR8 = <sign bit>
2852def SETSm : I<0x98, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002853 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002854 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002855 [(store (X86setcc X86_COND_S, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002856 TB; // [mem8] = <sign bit>
2857def SETNSr : I<0x99, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002858 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002859 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002860 [(set GR8:$dst, (X86setcc X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002861 TB; // GR8 = !<sign bit>
2862def SETNSm : I<0x99, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002863 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002864 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002865 [(store (X86setcc X86_COND_NS, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002866 TB; // [mem8] = !<sign bit>
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002867
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002868def SETPr : I<0x9A, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002869 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002870 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002871 [(set GR8:$dst, (X86setcc X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002872 TB; // GR8 = parity
2873def SETPm : I<0x9A, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002874 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002875 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002876 [(store (X86setcc X86_COND_P, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002877 TB; // [mem8] = parity
2878def SETNPr : I<0x9B, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002879 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002880 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002881 [(set GR8:$dst, (X86setcc X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002882 TB; // GR8 = not parity
2883def SETNPm : I<0x9B, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002884 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002885 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002886 [(store (X86setcc X86_COND_NP, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002887 TB; // [mem8] = not parity
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002888
2889def SETOr : I<0x90, MRM0r,
2890 (outs GR8 :$dst), (ins),
2891 "seto\t$dst",
2892 [(set GR8:$dst, (X86setcc X86_COND_O, EFLAGS))]>,
2893 TB; // GR8 = overflow
2894def SETOm : I<0x90, MRM0m,
2895 (outs), (ins i8mem:$dst),
2896 "seto\t$dst",
2897 [(store (X86setcc X86_COND_O, EFLAGS), addr:$dst)]>,
2898 TB; // [mem8] = overflow
2899def SETNOr : I<0x91, MRM0r,
2900 (outs GR8 :$dst), (ins),
2901 "setno\t$dst",
2902 [(set GR8:$dst, (X86setcc X86_COND_NO, EFLAGS))]>,
2903 TB; // GR8 = not overflow
2904def SETNOm : I<0x91, MRM0m,
2905 (outs), (ins i8mem:$dst),
2906 "setno\t$dst",
2907 [(store (X86setcc X86_COND_NO, EFLAGS), addr:$dst)]>,
2908 TB; // [mem8] = not overflow
Evan Cheng950aac02007-09-25 01:57:46 +00002909} // Uses = [EFLAGS]
2910
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002911
2912// Integer comparisons
Evan Cheng55687072007-09-14 21:48:26 +00002913let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002914def CMP8rr : I<0x38, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002915 (outs), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002916 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002917 [(X86cmp GR8:$src1, GR8:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002918def CMP16rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002919 (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002920 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002921 [(X86cmp GR16:$src1, GR16:$src2), (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002922def CMP32rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002923 (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002924 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002925 [(X86cmp GR32:$src1, GR32:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002926def CMP8mr : I<0x38, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002927 (outs), (ins i8mem :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002928 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002929 [(X86cmp (loadi8 addr:$src1), GR8:$src2),
2930 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002931def CMP16mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002932 (outs), (ins i16mem:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002933 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002934 [(X86cmp (loadi16 addr:$src1), GR16:$src2),
2935 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002936def CMP32mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002937 (outs), (ins i32mem:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002938 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002939 [(X86cmp (loadi32 addr:$src1), GR32:$src2),
2940 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002941def CMP8rm : I<0x3A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002942 (outs), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002943 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002944 [(X86cmp GR8:$src1, (loadi8 addr:$src2)),
2945 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002946def CMP16rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002947 (outs), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002948 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002949 [(X86cmp GR16:$src1, (loadi16 addr:$src2)),
2950 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002951def CMP32rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002952 (outs), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002953 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002954 [(X86cmp GR32:$src1, (loadi32 addr:$src2)),
2955 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002956def CMP8ri : Ii8<0x80, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002957 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002958 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002959 [(X86cmp GR8:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002960def CMP16ri : Ii16<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002961 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002962 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002963 [(X86cmp GR16:$src1, imm:$src2),
2964 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002965def CMP32ri : Ii32<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002966 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002967 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002968 [(X86cmp GR32:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002969def CMP8mi : Ii8 <0x80, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002970 (outs), (ins i8mem :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002971 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002972 [(X86cmp (loadi8 addr:$src1), imm:$src2),
2973 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002974def CMP16mi : Ii16<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002975 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002976 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002977 [(X86cmp (loadi16 addr:$src1), imm:$src2),
2978 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002979def CMP32mi : Ii32<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002980 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002981 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002982 [(X86cmp (loadi32 addr:$src1), imm:$src2),
2983 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002984def CMP16ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002985 (outs), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002986 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002987 [(X86cmp GR16:$src1, i16immSExt8:$src2),
2988 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002989def CMP16mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002990 (outs), (ins i16mem:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002991 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002992 [(X86cmp (loadi16 addr:$src1), i16immSExt8:$src2),
2993 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002994def CMP32mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002995 (outs), (ins i32mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002996 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002997 [(X86cmp (loadi32 addr:$src1), i32immSExt8:$src2),
2998 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002999def CMP32ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003000 (outs), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003001 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003002 [(X86cmp GR32:$src1, i32immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00003003 (implicit EFLAGS)]>;
3004} // Defs = [EFLAGS]
3005
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003006// Bit tests.
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003007// TODO: BTC, BTR, and BTS
3008let Defs = [EFLAGS] in {
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00003009def BT16rr : I<0xA3, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003010 "bt{w}\t{$src2, $src1|$src1, $src2}",
3011 [(X86bt GR16:$src1, GR16:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00003012 (implicit EFLAGS)]>, OpSize, TB;
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00003013def BT32rr : I<0xA3, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003014 "bt{l}\t{$src2, $src1|$src1, $src2}",
3015 [(X86bt GR32:$src1, GR32:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00003016 (implicit EFLAGS)]>, TB;
Dan Gohman85a228c2009-01-13 23:23:30 +00003017
3018// Unlike with the register+register form, the memory+register form of the
3019// bt instruction does not ignore the high bits of the index. From ISel's
3020// perspective, this is pretty bizarre. Disable these instructions for now.
3021//def BT16mr : I<0xA3, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2),
3022// "bt{w}\t{$src2, $src1|$src1, $src2}",
3023// [(X86bt (loadi16 addr:$src1), GR16:$src2),
3024// (implicit EFLAGS)]>, OpSize, TB, Requires<[FastBTMem]>;
3025//def BT32mr : I<0xA3, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2),
3026// "bt{l}\t{$src2, $src1|$src1, $src2}",
3027// [(X86bt (loadi32 addr:$src1), GR32:$src2),
3028// (implicit EFLAGS)]>, TB, Requires<[FastBTMem]>;
Dan Gohman46fb1cf2009-01-13 20:33:23 +00003029
3030def BT16ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR16:$src1, i16i8imm:$src2),
3031 "bt{w}\t{$src2, $src1|$src1, $src2}",
3032 [(X86bt GR16:$src1, i16immSExt8:$src2),
3033 (implicit EFLAGS)]>, OpSize, TB;
3034def BT32ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR32:$src1, i32i8imm:$src2),
3035 "bt{l}\t{$src2, $src1|$src1, $src2}",
3036 [(X86bt GR32:$src1, i32immSExt8:$src2),
3037 (implicit EFLAGS)]>, TB;
3038// Note that these instructions don't need FastBTMem because that
3039// only applies when the other operand is in a register. When it's
3040// an immediate, bt is still fast.
3041def BT16mi8 : Ii8<0xBA, MRM4m, (outs), (ins i16mem:$src1, i16i8imm:$src2),
3042 "bt{w}\t{$src2, $src1|$src1, $src2}",
3043 [(X86bt (loadi16 addr:$src1), i16immSExt8:$src2),
3044 (implicit EFLAGS)]>, OpSize, TB;
3045def BT32mi8 : Ii8<0xBA, MRM4m, (outs), (ins i32mem:$src1, i32i8imm:$src2),
3046 "bt{l}\t{$src2, $src1|$src1, $src2}",
3047 [(X86bt (loadi32 addr:$src1), i32immSExt8:$src2),
3048 (implicit EFLAGS)]>, TB;
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003049} // Defs = [EFLAGS]
3050
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003051// Sign/Zero extenders
Dan Gohman9203ab42008-07-30 18:09:17 +00003052// Use movsbl intead of movsbw; we don't care about the high 16 bits
3053// of the register here. This has a smaller encoding and avoids a
3054// partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003055def MOVSX16rr8 : I<0xBE, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003056 "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3057 [(set GR16:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003058def MOVSX16rm8 : I<0xBE, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003059 "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3060 [(set GR16:$dst, (sextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003061def MOVSX32rr8 : I<0xBE, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003062 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003063 [(set GR32:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003064def MOVSX32rm8 : I<0xBE, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003065 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003066 [(set GR32:$dst, (sextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003067def MOVSX32rr16: I<0xBF, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003068 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003069 [(set GR32:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003070def MOVSX32rm16: I<0xBF, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003071 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003072 [(set GR32:$dst, (sextloadi32i16 addr:$src))]>, TB;
3073
Dan Gohman9203ab42008-07-30 18:09:17 +00003074// Use movzbl intead of movzbw; we don't care about the high 16 bits
3075// of the register here. This has a smaller encoding and avoids a
3076// partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003077def MOVZX16rr8 : I<0xB6, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003078 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3079 [(set GR16:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003080def MOVZX16rm8 : I<0xB6, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003081 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3082 [(set GR16:$dst, (zextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003083def MOVZX32rr8 : I<0xB6, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003084 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003085 [(set GR32:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003086def MOVZX32rm8 : I<0xB6, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003087 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003088 [(set GR32:$dst, (zextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003089def MOVZX32rr16: I<0xB7, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003090 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003091 [(set GR32:$dst, (zext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003092def MOVZX32rm16: I<0xB7, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003093 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003094 [(set GR32:$dst, (zextloadi32i16 addr:$src))]>, TB;
3095
Dan Gohman744d4622009-04-13 16:09:41 +00003096// These are the same as the regular regular MOVZX32rr8 and MOVZX32rm8
3097// except that they use GR32_NOREX for the output operand register class
3098// instead of GR32. This allows them to operate on h registers on x86-64.
3099def MOVZX32_NOREXrr8 : I<0xB6, MRMSrcReg,
3100 (outs GR32_NOREX:$dst), (ins GR8:$src),
3101 "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX",
3102 []>, TB;
Dan Gohman89f4cda2009-04-30 03:11:48 +00003103let mayLoad = 1 in
Dan Gohman744d4622009-04-13 16:09:41 +00003104def MOVZX32_NOREXrm8 : I<0xB6, MRMSrcMem,
3105 (outs GR32_NOREX:$dst), (ins i8mem:$src),
3106 "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX",
3107 []>, TB;
3108
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003109let neverHasSideEffects = 1 in {
3110 let Defs = [AX], Uses = [AL] in
3111 def CBW : I<0x98, RawFrm, (outs), (ins),
3112 "{cbtw|cbw}", []>, OpSize; // AX = signext(AL)
3113 let Defs = [EAX], Uses = [AX] in
3114 def CWDE : I<0x98, RawFrm, (outs), (ins),
3115 "{cwtl|cwde}", []>; // EAX = signext(AX)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003116
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003117 let Defs = [AX,DX], Uses = [AX] in
3118 def CWD : I<0x99, RawFrm, (outs), (ins),
3119 "{cwtd|cwd}", []>, OpSize; // DX:AX = signext(AX)
3120 let Defs = [EAX,EDX], Uses = [EAX] in
3121 def CDQ : I<0x99, RawFrm, (outs), (ins),
3122 "{cltd|cdq}", []>; // EDX:EAX = signext(EAX)
3123}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003124
3125//===----------------------------------------------------------------------===//
3126// Alias Instructions
3127//===----------------------------------------------------------------------===//
3128
3129// Alias instructions that map movr0 to xor.
3130// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Bill Wendlingba5d5b02008-05-29 01:02:09 +00003131let Defs = [EFLAGS], isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00003132def MOV8r0 : I<0x30, MRMInitReg, (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003133 "xor{b}\t$dst, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003134 [(set GR8:$dst, 0)]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00003135// Use xorl instead of xorw since we don't care about the high 16 bits,
3136// it's smaller, and it avoids a partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003137def MOV16r0 : I<0x31, MRMInitReg, (outs GR16:$dst), (ins),
Dan Gohman9203ab42008-07-30 18:09:17 +00003138 "xor{l}\t${dst:subreg32}, ${dst:subreg32}",
3139 [(set GR16:$dst, 0)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00003140def MOV32r0 : I<0x31, MRMInitReg, (outs GR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003141 "xor{l}\t$dst, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003142 [(set GR32:$dst, 0)]>;
Dan Gohman8aef09b2007-09-07 21:32:51 +00003143}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003144
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003145//===----------------------------------------------------------------------===//
3146// Thread Local Storage Instructions
3147//
3148
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00003149// All calls clobber the non-callee saved registers. ESP is marked as
3150// a use to prevent stack-pointer assignments that appear immediately
3151// before calls from potentially appearing dead.
3152let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
3153 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
3154 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
3155 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Chris Lattnerf1940742009-06-20 20:38:48 +00003156 Uses = [ESP] in
3157def TLS_addr32 : I<0, Pseudo, (outs), (ins lea32mem:$sym),
3158 "leal\t$sym, %eax; "
Dan Gohman70a8a112009-04-27 15:13:28 +00003159 "call\t___tls_get_addr@PLT",
Chris Lattnerf1940742009-06-20 20:38:48 +00003160 [(X86tlsaddr tls32addr:$sym)]>,
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00003161 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003162
sampo9cc09a32009-01-26 01:24:32 +00003163let AddedComplexity = 5 in
3164def GS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
3165 "movl\t%gs:$src, $dst",
3166 [(set GR32:$dst, (gsload addr:$src))]>, SegGS;
3167
Chris Lattnera7c2d8a2009-05-05 18:52:19 +00003168let AddedComplexity = 5 in
3169def FS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
3170 "movl\t%fs:$src, $dst",
3171 [(set GR32:$dst, (fsload addr:$src))]>, SegFS;
3172
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003173//===----------------------------------------------------------------------===//
3174// DWARF Pseudo Instructions
3175//
3176
Evan Chengb783fa32007-07-19 01:14:50 +00003177def DWARF_LOC : I<0, Pseudo, (outs),
3178 (ins i32imm:$line, i32imm:$col, i32imm:$file),
Chris Lattner64b54552009-07-10 22:34:11 +00003179 ".loc\t$file $line $col",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003180 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
3181 (i32 imm:$file))]>;
3182
3183//===----------------------------------------------------------------------===//
3184// EH Pseudo Instructions
3185//
3186let isTerminator = 1, isReturn = 1, isBarrier = 1,
Evan Cheng37e7c752007-07-21 00:34:19 +00003187 hasCtrlDep = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00003188def EH_RETURN : I<0xC3, RawFrm, (outs), (ins GR32:$addr),
Dan Gohman91888f02007-07-31 20:11:57 +00003189 "ret\t#eh_return, addr: $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003190 [(X86ehret GR32:$addr)]>;
3191
3192}
3193
3194//===----------------------------------------------------------------------===//
Andrew Lenharthe44f3902008-02-21 06:45:13 +00003195// Atomic support
3196//
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003197
Evan Cheng3e171562008-04-19 01:20:30 +00003198// Atomic swap. These are just normal xchg instructions. But since a memory
3199// operand is referenced, the atomicity is ensured.
Dan Gohmana41a1c092008-08-06 15:52:50 +00003200let Constraints = "$val = $dst" in {
Evan Cheng3e171562008-04-19 01:20:30 +00003201def XCHG32rm : I<0x87, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
3202 "xchg{l}\t{$val, $ptr|$ptr, $val}",
3203 [(set GR32:$dst, (atomic_swap_32 addr:$ptr, GR32:$val))]>;
3204def XCHG16rm : I<0x87, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
3205 "xchg{w}\t{$val, $ptr|$ptr, $val}",
3206 [(set GR16:$dst, (atomic_swap_16 addr:$ptr, GR16:$val))]>,
3207 OpSize;
3208def XCHG8rm : I<0x86, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val),
3209 "xchg{b}\t{$val, $ptr|$ptr, $val}",
3210 [(set GR8:$dst, (atomic_swap_8 addr:$ptr, GR8:$val))]>;
3211}
3212
Evan Chengd49dbb82008-04-18 20:55:36 +00003213// Atomic compare and swap.
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003214let Defs = [EAX, EFLAGS], Uses = [EAX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003215def LCMPXCHG32 : I<0xB1, MRMDestMem, (outs), (ins i32mem:$ptr, GR32:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003216 "lock\n\t"
3217 "cmpxchg{l}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003218 [(X86cas addr:$ptr, GR32:$swap, 4)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003219}
Dale Johannesenf160d802008-10-02 18:53:47 +00003220let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX] in {
Anton Korobeynikovc4067392008-07-22 16:22:48 +00003221def LCMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i32mem:$ptr),
Dan Gohman70a8a112009-04-27 15:13:28 +00003222 "lock\n\t"
3223 "cmpxchg8b\t$ptr",
Andrew Lenharth81580822008-03-05 01:15:49 +00003224 [(X86cas8 addr:$ptr)]>, TB, LOCK;
3225}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003226
3227let Defs = [AX, EFLAGS], Uses = [AX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003228def LCMPXCHG16 : I<0xB1, MRMDestMem, (outs), (ins i16mem:$ptr, GR16:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003229 "lock\n\t"
3230 "cmpxchg{w}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003231 [(X86cas addr:$ptr, GR16:$swap, 2)]>, TB, OpSize, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003232}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003233let Defs = [AL, EFLAGS], Uses = [AL] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003234def LCMPXCHG8 : I<0xB0, MRMDestMem, (outs), (ins i8mem:$ptr, GR8:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003235 "lock\n\t"
3236 "cmpxchg{b}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003237 [(X86cas addr:$ptr, GR8:$swap, 1)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003238}
3239
Evan Chengd49dbb82008-04-18 20:55:36 +00003240// Atomic exchange and add
3241let Constraints = "$val = $dst", Defs = [EFLAGS] in {
3242def LXADD32 : I<0xC1, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003243 "lock\n\t"
3244 "xadd{l}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003245 [(set GR32:$dst, (atomic_load_add_32 addr:$ptr, GR32:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003246 TB, LOCK;
3247def LXADD16 : I<0xC1, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003248 "lock\n\t"
3249 "xadd{w}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003250 [(set GR16:$dst, (atomic_load_add_16 addr:$ptr, GR16:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003251 TB, OpSize, LOCK;
3252def LXADD8 : I<0xC0, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003253 "lock\n\t"
3254 "xadd{b}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003255 [(set GR8:$dst, (atomic_load_add_8 addr:$ptr, GR8:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003256 TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003257}
3258
Evan Chengb723fb52009-07-30 08:33:02 +00003259// Optimized codegen when the non-memory output is not used.
3260// FIXME: Use normal add / sub instructions and add lock prefix dynamically.
3261def LOCK_ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
3262 "lock\n\t"
3263 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3264def LOCK_ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3265 "lock\n\t"
3266 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3267def LOCK_ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
3268 "lock\n\t"
3269 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3270def LOCK_ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
3271 "lock\n\t"
3272 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3273def LOCK_ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
3274 "lock\n\t"
3275 "add{w}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3276def LOCK_ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
3277 "lock\n\t"
3278 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3279def LOCK_ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
3280 "lock\n\t"
3281 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3282def LOCK_ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
3283 "lock\n\t"
3284 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3285
3286def LOCK_INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst),
3287 "lock\n\t"
3288 "inc{b}\t$dst", []>, LOCK;
3289def LOCK_INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst),
3290 "lock\n\t"
3291 "inc{w}\t$dst", []>, OpSize, LOCK;
3292def LOCK_INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst),
3293 "lock\n\t"
3294 "inc{l}\t$dst", []>, LOCK;
3295
3296def LOCK_SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
3297 "lock\n\t"
3298 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3299def LOCK_SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3300 "lock\n\t"
3301 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3302def LOCK_SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
3303 "lock\n\t"
3304 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3305def LOCK_SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
3306 "lock\n\t"
3307 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3308def LOCK_SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
3309 "lock\n\t"
3310 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3311def LOCK_SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
3312 "lock\n\t"
3313 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3314def LOCK_SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
3315 "lock\n\t"
3316 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3317def LOCK_SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
3318 "lock\n\t"
3319 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3320
3321def LOCK_DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst),
3322 "lock\n\t"
3323 "dec{b}\t$dst", []>, LOCK;
3324def LOCK_DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst),
3325 "lock\n\t"
3326 "dec{w}\t$dst", []>, OpSize, LOCK;
3327def LOCK_DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst),
3328 "lock\n\t"
3329 "dec{l}\t$dst", []>, LOCK;
3330
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003331// Atomic exchange, and, or, xor
Mon P Wang078a62d2008-05-05 19:05:59 +00003332let Constraints = "$val = $dst", Defs = [EFLAGS],
3333 usesCustomDAGSchedInserter = 1 in {
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003334def ATOMAND32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003335 "#ATOMAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003336 [(set GR32:$dst, (atomic_load_and_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003337def ATOMOR32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003338 "#ATOMOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003339 [(set GR32:$dst, (atomic_load_or_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003340def ATOMXOR32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003341 "#ATOMXOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003342 [(set GR32:$dst, (atomic_load_xor_32 addr:$ptr, GR32:$val))]>;
Andrew Lenharthaf02d592008-06-14 05:48:15 +00003343def ATOMNAND32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003344 "#ATOMNAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003345 [(set GR32:$dst, (atomic_load_nand_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003346def ATOMMIN32: I<0, Pseudo, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003347 "#ATOMMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003348 [(set GR32:$dst, (atomic_load_min_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003349def ATOMMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003350 "#ATOMMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003351 [(set GR32:$dst, (atomic_load_max_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003352def ATOMUMIN32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003353 "#ATOMUMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003354 [(set GR32:$dst, (atomic_load_umin_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003355def ATOMUMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003356 "#ATOMUMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003357 [(set GR32:$dst, (atomic_load_umax_32 addr:$ptr, GR32:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003358
3359def ATOMAND16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003360 "#ATOMAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003361 [(set GR16:$dst, (atomic_load_and_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003362def ATOMOR16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003363 "#ATOMOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003364 [(set GR16:$dst, (atomic_load_or_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003365def ATOMXOR16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003366 "#ATOMXOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003367 [(set GR16:$dst, (atomic_load_xor_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003368def ATOMNAND16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003369 "#ATOMNAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003370 [(set GR16:$dst, (atomic_load_nand_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003371def ATOMMIN16: I<0, Pseudo, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003372 "#ATOMMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003373 [(set GR16:$dst, (atomic_load_min_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003374def ATOMMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003375 "#ATOMMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003376 [(set GR16:$dst, (atomic_load_max_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003377def ATOMUMIN16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003378 "#ATOMUMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003379 [(set GR16:$dst, (atomic_load_umin_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003380def ATOMUMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003381 "#ATOMUMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003382 [(set GR16:$dst, (atomic_load_umax_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003383
3384def ATOMAND8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003385 "#ATOMAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003386 [(set GR8:$dst, (atomic_load_and_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003387def ATOMOR8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003388 "#ATOMOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003389 [(set GR8:$dst, (atomic_load_or_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003390def ATOMXOR8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003391 "#ATOMXOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003392 [(set GR8:$dst, (atomic_load_xor_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003393def ATOMNAND8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003394 "#ATOMNAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003395 [(set GR8:$dst, (atomic_load_nand_8 addr:$ptr, GR8:$val))]>;
Mon P Wang078a62d2008-05-05 19:05:59 +00003396}
3397
Dale Johannesenf160d802008-10-02 18:53:47 +00003398let Constraints = "$val1 = $dst1, $val2 = $dst2",
3399 Defs = [EFLAGS, EAX, EBX, ECX, EDX],
3400 Uses = [EAX, EBX, ECX, EDX],
Dale Johannesen44eb5372008-10-03 19:41:08 +00003401 mayLoad = 1, mayStore = 1,
Dale Johannesenf160d802008-10-02 18:53:47 +00003402 usesCustomDAGSchedInserter = 1 in {
3403def ATOMAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3404 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003405 "#ATOMAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003406def ATOMOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3407 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003408 "#ATOMOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003409def ATOMXOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3410 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003411 "#ATOMXOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003412def ATOMNAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3413 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003414 "#ATOMNAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003415def ATOMADD6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3416 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003417 "#ATOMADD6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003418def ATOMSUB6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3419 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003420 "#ATOMSUB6432 PSEUDO!", []>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +00003421def ATOMSWAP6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3422 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003423 "#ATOMSWAP6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003424}
3425
Andrew Lenharthe44f3902008-02-21 06:45:13 +00003426//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003427// Non-Instruction Patterns
3428//===----------------------------------------------------------------------===//
3429
Bill Wendlingfef06052008-09-16 21:48:12 +00003430// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003431def : Pat<(i32 (X86Wrapper tconstpool :$dst)), (MOV32ri tconstpool :$dst)>;
3432def : Pat<(i32 (X86Wrapper tjumptable :$dst)), (MOV32ri tjumptable :$dst)>;
Nate Begemanb52948972008-04-12 00:47:57 +00003433def : Pat<(i32 (X86Wrapper tglobaltlsaddr:$dst)),(MOV32ri tglobaltlsaddr:$dst)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003434def : Pat<(i32 (X86Wrapper tglobaladdr :$dst)), (MOV32ri tglobaladdr :$dst)>;
3435def : Pat<(i32 (X86Wrapper texternalsym:$dst)), (MOV32ri texternalsym:$dst)>;
3436
3437def : Pat<(add GR32:$src1, (X86Wrapper tconstpool:$src2)),
3438 (ADD32ri GR32:$src1, tconstpool:$src2)>;
3439def : Pat<(add GR32:$src1, (X86Wrapper tjumptable:$src2)),
3440 (ADD32ri GR32:$src1, tjumptable:$src2)>;
3441def : Pat<(add GR32:$src1, (X86Wrapper tglobaladdr :$src2)),
3442 (ADD32ri GR32:$src1, tglobaladdr:$src2)>;
3443def : Pat<(add GR32:$src1, (X86Wrapper texternalsym:$src2)),
3444 (ADD32ri GR32:$src1, texternalsym:$src2)>;
3445
3446def : Pat<(store (i32 (X86Wrapper tglobaladdr:$src)), addr:$dst),
3447 (MOV32mi addr:$dst, tglobaladdr:$src)>;
3448def : Pat<(store (i32 (X86Wrapper texternalsym:$src)), addr:$dst),
3449 (MOV32mi addr:$dst, texternalsym:$src)>;
3450
3451// Calls
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003452// tailcall stuff
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003453def : Pat<(X86tailcall GR32:$dst),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003454 (TAILCALL)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003455
3456def : Pat<(X86tailcall (i32 tglobaladdr:$dst)),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003457 (TAILCALL)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003458def : Pat<(X86tailcall (i32 texternalsym:$dst)),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003459 (TAILCALL)>;
3460
3461def : Pat<(X86tcret GR32:$dst, imm:$off),
3462 (TCRETURNri GR32:$dst, imm:$off)>;
3463
3464def : Pat<(X86tcret (i32 tglobaladdr:$dst), imm:$off),
3465 (TCRETURNdi texternalsym:$dst, imm:$off)>;
3466
3467def : Pat<(X86tcret (i32 texternalsym:$dst), imm:$off),
3468 (TCRETURNdi texternalsym:$dst, imm:$off)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003469
Dan Gohmance5dbff2009-08-02 16:10:01 +00003470// Normal calls, with various flavors of addresses.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003471def : Pat<(X86call (i32 tglobaladdr:$dst)),
3472 (CALLpcrel32 tglobaladdr:$dst)>;
3473def : Pat<(X86call (i32 texternalsym:$dst)),
3474 (CALLpcrel32 texternalsym:$dst)>;
Evan Cheng6d35a4d2009-05-20 04:53:57 +00003475def : Pat<(X86call (i32 imm:$dst)),
3476 (CALLpcrel32 imm:$dst)>, Requires<[CallImmAddr]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003477
3478// X86 specific add which produces a flag.
3479def : Pat<(addc GR32:$src1, GR32:$src2),
3480 (ADD32rr GR32:$src1, GR32:$src2)>;
3481def : Pat<(addc GR32:$src1, (load addr:$src2)),
3482 (ADD32rm GR32:$src1, addr:$src2)>;
3483def : Pat<(addc GR32:$src1, imm:$src2),
3484 (ADD32ri GR32:$src1, imm:$src2)>;
3485def : Pat<(addc GR32:$src1, i32immSExt8:$src2),
3486 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
3487
3488def : Pat<(subc GR32:$src1, GR32:$src2),
3489 (SUB32rr GR32:$src1, GR32:$src2)>;
3490def : Pat<(subc GR32:$src1, (load addr:$src2)),
3491 (SUB32rm GR32:$src1, addr:$src2)>;
3492def : Pat<(subc GR32:$src1, imm:$src2),
3493 (SUB32ri GR32:$src1, imm:$src2)>;
3494def : Pat<(subc GR32:$src1, i32immSExt8:$src2),
3495 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
3496
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003497// Comparisons.
3498
3499// TEST R,R is smaller than CMP R,0
Evan Cheng621216e2007-09-29 00:00:36 +00003500def : Pat<(parallel (X86cmp GR8:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003501 (TEST8rr GR8:$src1, GR8:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00003502def : Pat<(parallel (X86cmp GR16:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003503 (TEST16rr GR16:$src1, GR16:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00003504def : Pat<(parallel (X86cmp GR32:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003505 (TEST32rr GR32:$src1, GR32:$src1)>;
3506
Dan Gohman0a3c5222009-01-07 01:00:24 +00003507// Conditional moves with folded loads with operands swapped and conditions
3508// inverted.
3509def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_B, EFLAGS),
3510 (CMOVAE16rm GR16:$src2, addr:$src1)>;
3511def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_B, EFLAGS),
3512 (CMOVAE32rm GR32:$src2, addr:$src1)>;
3513def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_AE, EFLAGS),
3514 (CMOVB16rm GR16:$src2, addr:$src1)>;
3515def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_AE, EFLAGS),
3516 (CMOVB32rm GR32:$src2, addr:$src1)>;
3517def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_E, EFLAGS),
3518 (CMOVNE16rm GR16:$src2, addr:$src1)>;
3519def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_E, EFLAGS),
3520 (CMOVNE32rm GR32:$src2, addr:$src1)>;
3521def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NE, EFLAGS),
3522 (CMOVE16rm GR16:$src2, addr:$src1)>;
3523def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NE, EFLAGS),
3524 (CMOVE32rm GR32:$src2, addr:$src1)>;
3525def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_BE, EFLAGS),
3526 (CMOVA16rm GR16:$src2, addr:$src1)>;
3527def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_BE, EFLAGS),
3528 (CMOVA32rm GR32:$src2, addr:$src1)>;
3529def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_A, EFLAGS),
3530 (CMOVBE16rm GR16:$src2, addr:$src1)>;
3531def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_A, EFLAGS),
3532 (CMOVBE32rm GR32:$src2, addr:$src1)>;
3533def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_L, EFLAGS),
3534 (CMOVGE16rm GR16:$src2, addr:$src1)>;
3535def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_L, EFLAGS),
3536 (CMOVGE32rm GR32:$src2, addr:$src1)>;
3537def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_GE, EFLAGS),
3538 (CMOVL16rm GR16:$src2, addr:$src1)>;
3539def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_GE, EFLAGS),
3540 (CMOVL32rm GR32:$src2, addr:$src1)>;
3541def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_LE, EFLAGS),
3542 (CMOVG16rm GR16:$src2, addr:$src1)>;
3543def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_LE, EFLAGS),
3544 (CMOVG32rm GR32:$src2, addr:$src1)>;
3545def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_G, EFLAGS),
3546 (CMOVLE16rm GR16:$src2, addr:$src1)>;
3547def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_G, EFLAGS),
3548 (CMOVLE32rm GR32:$src2, addr:$src1)>;
3549def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_P, EFLAGS),
3550 (CMOVNP16rm GR16:$src2, addr:$src1)>;
3551def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_P, EFLAGS),
3552 (CMOVNP32rm GR32:$src2, addr:$src1)>;
3553def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NP, EFLAGS),
3554 (CMOVP16rm GR16:$src2, addr:$src1)>;
3555def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NP, EFLAGS),
3556 (CMOVP32rm GR32:$src2, addr:$src1)>;
3557def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_S, EFLAGS),
3558 (CMOVNS16rm GR16:$src2, addr:$src1)>;
3559def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_S, EFLAGS),
3560 (CMOVNS32rm GR32:$src2, addr:$src1)>;
3561def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NS, EFLAGS),
3562 (CMOVS16rm GR16:$src2, addr:$src1)>;
3563def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NS, EFLAGS),
3564 (CMOVS32rm GR32:$src2, addr:$src1)>;
3565def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_O, EFLAGS),
3566 (CMOVNO16rm GR16:$src2, addr:$src1)>;
3567def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_O, EFLAGS),
3568 (CMOVNO32rm GR32:$src2, addr:$src1)>;
3569def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NO, EFLAGS),
3570 (CMOVO16rm GR16:$src2, addr:$src1)>;
3571def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NO, EFLAGS),
3572 (CMOVO32rm GR32:$src2, addr:$src1)>;
3573
Duncan Sands082524c2008-01-23 20:39:46 +00003574// zextload bool -> zextload byte
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003575def : Pat<(zextloadi8i1 addr:$src), (MOV8rm addr:$src)>;
3576def : Pat<(zextloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
3577def : Pat<(zextloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
3578
3579// extload bool -> extload byte
3580def : Pat<(extloadi8i1 addr:$src), (MOV8rm addr:$src)>;
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003581def : Pat<(extloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>,
3582 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003583def : Pat<(extloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003584def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>,
3585 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003586def : Pat<(extloadi32i8 addr:$src), (MOVZX32rm8 addr:$src)>;
3587def : Pat<(extloadi32i16 addr:$src), (MOVZX32rm16 addr:$src)>;
3588
Dan Gohmandd612bb2008-08-20 21:27:32 +00003589// anyext
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003590def : Pat<(i16 (anyext GR8 :$src)), (MOVZX16rr8 GR8 :$src)>,
3591 Requires<[In32BitMode]>;
3592def : Pat<(i32 (anyext GR8 :$src)), (MOVZX32rr8 GR8 :$src)>,
3593 Requires<[In32BitMode]>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003594def : Pat<(i32 (anyext GR16:$src)),
3595 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR16:$src, x86_subreg_16bit)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003596
Evan Chengf2abee72007-12-13 00:43:27 +00003597// (and (i32 load), 255) -> (zextload i8)
Evan Cheng1e5e5452008-09-29 17:26:18 +00003598def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 255))),
3599 (MOVZX32rm8 addr:$src)>;
3600def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 65535))),
3601 (MOVZX32rm16 addr:$src)>;
Evan Chengf2abee72007-12-13 00:43:27 +00003602
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003603//===----------------------------------------------------------------------===//
3604// Some peepholes
3605//===----------------------------------------------------------------------===//
3606
Dan Gohman5a5e6e92008-10-17 01:33:43 +00003607// Odd encoding trick: -128 fits into an 8-bit immediate field while
3608// +128 doesn't, so in this special case use a sub instead of an add.
3609def : Pat<(add GR16:$src1, 128),
3610 (SUB16ri8 GR16:$src1, -128)>;
3611def : Pat<(store (add (loadi16 addr:$dst), 128), addr:$dst),
3612 (SUB16mi8 addr:$dst, -128)>;
3613def : Pat<(add GR32:$src1, 128),
3614 (SUB32ri8 GR32:$src1, -128)>;
3615def : Pat<(store (add (loadi32 addr:$dst), 128), addr:$dst),
3616 (SUB32mi8 addr:$dst, -128)>;
3617
Dan Gohman9203ab42008-07-30 18:09:17 +00003618// r & (2^16-1) ==> movz
3619def : Pat<(and GR32:$src1, 0xffff),
Dan Gohman744d4622009-04-13 16:09:41 +00003620 (MOVZX32rr16 (EXTRACT_SUBREG GR32:$src1, x86_subreg_16bit))>;
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003621// r & (2^8-1) ==> movz
3622def : Pat<(and GR32:$src1, 0xff),
Dan Gohman6e438702009-04-27 16:33:14 +00003623 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src1, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003624 x86_subreg_8bit))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003625 Requires<[In32BitMode]>;
3626// r & (2^8-1) ==> movz
3627def : Pat<(and GR16:$src1, 0xff),
Dan Gohman6e438702009-04-27 16:33:14 +00003628 (MOVZX16rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src1, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003629 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003630 Requires<[In32BitMode]>;
3631
3632// sext_inreg patterns
3633def : Pat<(sext_inreg GR32:$src, i16),
Dan Gohman744d4622009-04-13 16:09:41 +00003634 (MOVSX32rr16 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit))>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003635def : Pat<(sext_inreg GR32:$src, i8),
Dan Gohman6e438702009-04-27 16:33:14 +00003636 (MOVSX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003637 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003638 Requires<[In32BitMode]>;
3639def : Pat<(sext_inreg GR16:$src, i8),
Dan Gohman6e438702009-04-27 16:33:14 +00003640 (MOVSX16rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003641 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003642 Requires<[In32BitMode]>;
3643
3644// trunc patterns
3645def : Pat<(i16 (trunc GR32:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00003646 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit)>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003647def : Pat<(i8 (trunc GR32:$src)),
Dan Gohman6e438702009-04-27 16:33:14 +00003648 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003649 x86_subreg_8bit)>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003650 Requires<[In32BitMode]>;
3651def : Pat<(i8 (trunc GR16:$src)),
Dan Gohman6e438702009-04-27 16:33:14 +00003652 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003653 x86_subreg_8bit)>,
3654 Requires<[In32BitMode]>;
3655
3656// h-register tricks
3657def : Pat<(i8 (trunc (srl_su GR16:$src, (i8 8)))),
Dan Gohman6e438702009-04-27 16:33:14 +00003658 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003659 x86_subreg_8bit_hi)>,
3660 Requires<[In32BitMode]>;
3661def : Pat<(i8 (trunc (srl_su GR32:$src, (i8 8)))),
Dan Gohman6e438702009-04-27 16:33:14 +00003662 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003663 x86_subreg_8bit_hi)>,
3664 Requires<[In32BitMode]>;
3665def : Pat<(srl_su GR16:$src, (i8 8)),
3666 (EXTRACT_SUBREG
3667 (MOVZX32rr8
Dan Gohman6e438702009-04-27 16:33:14 +00003668 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003669 x86_subreg_8bit_hi)),
3670 x86_subreg_16bit)>,
3671 Requires<[In32BitMode]>;
Evan Cheng957ca282009-05-29 01:44:43 +00003672def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
3673 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
3674 x86_subreg_8bit_hi))>,
3675 Requires<[In32BitMode]>;
Dan Gohman744d4622009-04-13 16:09:41 +00003676def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
Dan Gohman6e438702009-04-27 16:33:14 +00003677 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003678 x86_subreg_8bit_hi))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003679 Requires<[In32BitMode]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00003680
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003681// (shl x, 1) ==> (add x, x)
3682def : Pat<(shl GR8 :$src1, (i8 1)), (ADD8rr GR8 :$src1, GR8 :$src1)>;
3683def : Pat<(shl GR16:$src1, (i8 1)), (ADD16rr GR16:$src1, GR16:$src1)>;
3684def : Pat<(shl GR32:$src1, (i8 1)), (ADD32rr GR32:$src1, GR32:$src1)>;
3685
Evan Cheng76a64c72008-08-30 02:03:58 +00003686// (shl x (and y, 31)) ==> (shl x, y)
3687def : Pat<(shl GR8:$src1, (and CL:$amt, 31)),
3688 (SHL8rCL GR8:$src1)>;
3689def : Pat<(shl GR16:$src1, (and CL:$amt, 31)),
3690 (SHL16rCL GR16:$src1)>;
3691def : Pat<(shl GR32:$src1, (and CL:$amt, 31)),
3692 (SHL32rCL GR32:$src1)>;
3693def : Pat<(store (shl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3694 (SHL8mCL addr:$dst)>;
3695def : Pat<(store (shl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3696 (SHL16mCL addr:$dst)>;
3697def : Pat<(store (shl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3698 (SHL32mCL addr:$dst)>;
3699
3700def : Pat<(srl GR8:$src1, (and CL:$amt, 31)),
3701 (SHR8rCL GR8:$src1)>;
3702def : Pat<(srl GR16:$src1, (and CL:$amt, 31)),
3703 (SHR16rCL GR16:$src1)>;
3704def : Pat<(srl GR32:$src1, (and CL:$amt, 31)),
3705 (SHR32rCL GR32:$src1)>;
3706def : Pat<(store (srl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3707 (SHR8mCL addr:$dst)>;
3708def : Pat<(store (srl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3709 (SHR16mCL addr:$dst)>;
3710def : Pat<(store (srl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3711 (SHR32mCL addr:$dst)>;
3712
3713def : Pat<(sra GR8:$src1, (and CL:$amt, 31)),
3714 (SAR8rCL GR8:$src1)>;
3715def : Pat<(sra GR16:$src1, (and CL:$amt, 31)),
3716 (SAR16rCL GR16:$src1)>;
3717def : Pat<(sra GR32:$src1, (and CL:$amt, 31)),
3718 (SAR32rCL GR32:$src1)>;
3719def : Pat<(store (sra (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3720 (SAR8mCL addr:$dst)>;
3721def : Pat<(store (sra (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3722 (SAR16mCL addr:$dst)>;
3723def : Pat<(store (sra (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3724 (SAR32mCL addr:$dst)>;
3725
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003726// (or (x >> c) | (y << (32 - c))) ==> (shrd32 x, y, c)
3727def : Pat<(or (srl GR32:$src1, CL:$amt),
3728 (shl GR32:$src2, (sub 32, CL:$amt))),
3729 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
3730
3731def : Pat<(store (or (srl (loadi32 addr:$dst), CL:$amt),
3732 (shl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
3733 (SHRD32mrCL addr:$dst, GR32:$src2)>;
3734
Dan Gohman921581d2008-10-17 01:23:35 +00003735def : Pat<(or (srl GR32:$src1, (i8 (trunc ECX:$amt))),
3736 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3737 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
3738
3739def : Pat<(store (or (srl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
3740 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3741 addr:$dst),
3742 (SHRD32mrCL addr:$dst, GR32:$src2)>;
3743
3744def : Pat<(shrd GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
3745 (SHRD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
3746
3747def : Pat<(store (shrd (loadi32 addr:$dst), (i8 imm:$amt1),
3748 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
3749 (SHRD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
3750
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003751// (or (x << c) | (y >> (32 - c))) ==> (shld32 x, y, c)
3752def : Pat<(or (shl GR32:$src1, CL:$amt),
3753 (srl GR32:$src2, (sub 32, CL:$amt))),
3754 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
3755
3756def : Pat<(store (or (shl (loadi32 addr:$dst), CL:$amt),
3757 (srl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
3758 (SHLD32mrCL addr:$dst, GR32:$src2)>;
3759
Dan Gohman921581d2008-10-17 01:23:35 +00003760def : Pat<(or (shl GR32:$src1, (i8 (trunc ECX:$amt))),
3761 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3762 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
3763
3764def : Pat<(store (or (shl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
3765 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3766 addr:$dst),
3767 (SHLD32mrCL addr:$dst, GR32:$src2)>;
3768
3769def : Pat<(shld GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
3770 (SHLD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
3771
3772def : Pat<(store (shld (loadi32 addr:$dst), (i8 imm:$amt1),
3773 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
3774 (SHLD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
3775
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003776// (or (x >> c) | (y << (16 - c))) ==> (shrd16 x, y, c)
3777def : Pat<(or (srl GR16:$src1, CL:$amt),
3778 (shl GR16:$src2, (sub 16, CL:$amt))),
3779 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
3780
3781def : Pat<(store (or (srl (loadi16 addr:$dst), CL:$amt),
3782 (shl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
3783 (SHRD16mrCL addr:$dst, GR16:$src2)>;
3784
Dan Gohman921581d2008-10-17 01:23:35 +00003785def : Pat<(or (srl GR16:$src1, (i8 (trunc CX:$amt))),
3786 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3787 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
3788
3789def : Pat<(store (or (srl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
3790 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3791 addr:$dst),
3792 (SHRD16mrCL addr:$dst, GR16:$src2)>;
3793
3794def : Pat<(shrd GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
3795 (SHRD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
3796
3797def : Pat<(store (shrd (loadi16 addr:$dst), (i8 imm:$amt1),
3798 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
3799 (SHRD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
3800
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003801// (or (x << c) | (y >> (16 - c))) ==> (shld16 x, y, c)
3802def : Pat<(or (shl GR16:$src1, CL:$amt),
3803 (srl GR16:$src2, (sub 16, CL:$amt))),
3804 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
3805
3806def : Pat<(store (or (shl (loadi16 addr:$dst), CL:$amt),
3807 (srl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
3808 (SHLD16mrCL addr:$dst, GR16:$src2)>;
3809
Dan Gohman921581d2008-10-17 01:23:35 +00003810def : Pat<(or (shl GR16:$src1, (i8 (trunc CX:$amt))),
3811 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3812 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
3813
3814def : Pat<(store (or (shl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
3815 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3816 addr:$dst),
3817 (SHLD16mrCL addr:$dst, GR16:$src2)>;
3818
3819def : Pat<(shld GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
3820 (SHLD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
3821
3822def : Pat<(store (shld (loadi16 addr:$dst), (i8 imm:$amt1),
3823 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
3824 (SHLD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
3825
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003826//===----------------------------------------------------------------------===//
Dan Gohman99a12192009-03-04 19:44:21 +00003827// EFLAGS-defining Patterns
Bill Wendlingf5399032008-12-12 21:15:41 +00003828//===----------------------------------------------------------------------===//
3829
Dan Gohman99a12192009-03-04 19:44:21 +00003830// Register-Register Addition with EFLAGS result
3831def : Pat<(parallel (X86add_flag GR8:$src1, GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003832 (implicit EFLAGS)),
3833 (ADD8rr GR8:$src1, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003834def : Pat<(parallel (X86add_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003835 (implicit EFLAGS)),
3836 (ADD16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003837def : Pat<(parallel (X86add_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003838 (implicit EFLAGS)),
3839 (ADD32rr GR32:$src1, GR32:$src2)>;
3840
Dan Gohman99a12192009-03-04 19:44:21 +00003841// Register-Memory Addition with EFLAGS result
3842def : Pat<(parallel (X86add_flag GR8:$src1, (loadi8 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003843 (implicit EFLAGS)),
3844 (ADD8rm GR8:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003845def : Pat<(parallel (X86add_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003846 (implicit EFLAGS)),
3847 (ADD16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003848def : Pat<(parallel (X86add_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003849 (implicit EFLAGS)),
3850 (ADD32rm GR32:$src1, addr:$src2)>;
3851
Dan Gohman99a12192009-03-04 19:44:21 +00003852// Register-Integer Addition with EFLAGS result
3853def : Pat<(parallel (X86add_flag GR8:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003854 (implicit EFLAGS)),
3855 (ADD8ri GR8:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003856def : Pat<(parallel (X86add_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003857 (implicit EFLAGS)),
3858 (ADD16ri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003859def : Pat<(parallel (X86add_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003860 (implicit EFLAGS)),
3861 (ADD32ri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003862def : Pat<(parallel (X86add_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003863 (implicit EFLAGS)),
3864 (ADD16ri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003865def : Pat<(parallel (X86add_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003866 (implicit EFLAGS)),
3867 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
3868
Dan Gohman99a12192009-03-04 19:44:21 +00003869// Memory-Register Addition with EFLAGS result
3870def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003871 addr:$dst),
3872 (implicit EFLAGS)),
3873 (ADD8mr addr:$dst, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003874def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003875 addr:$dst),
3876 (implicit EFLAGS)),
3877 (ADD16mr addr:$dst, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003878def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003879 addr:$dst),
3880 (implicit EFLAGS)),
3881 (ADD32mr addr:$dst, GR32:$src2)>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003882
3883// Memory-Integer Addition with EFLAGS result
Dan Gohman99a12192009-03-04 19:44:21 +00003884def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003885 addr:$dst),
3886 (implicit EFLAGS)),
3887 (ADD8mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003888def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003889 addr:$dst),
3890 (implicit EFLAGS)),
3891 (ADD16mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003892def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003893 addr:$dst),
3894 (implicit EFLAGS)),
3895 (ADD32mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003896def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003897 addr:$dst),
3898 (implicit EFLAGS)),
3899 (ADD16mi8 addr:$dst, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003900def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003901 addr:$dst),
3902 (implicit EFLAGS)),
3903 (ADD32mi8 addr:$dst, i32immSExt8:$src2)>;
3904
Dan Gohman99a12192009-03-04 19:44:21 +00003905// Register-Register Subtraction with EFLAGS result
3906def : Pat<(parallel (X86sub_flag GR8:$src1, GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003907 (implicit EFLAGS)),
3908 (SUB8rr GR8:$src1, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003909def : Pat<(parallel (X86sub_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003910 (implicit EFLAGS)),
3911 (SUB16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003912def : Pat<(parallel (X86sub_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003913 (implicit EFLAGS)),
3914 (SUB32rr GR32:$src1, GR32:$src2)>;
3915
Dan Gohman99a12192009-03-04 19:44:21 +00003916// Register-Memory Subtraction with EFLAGS result
3917def : Pat<(parallel (X86sub_flag GR8:$src1, (loadi8 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003918 (implicit EFLAGS)),
3919 (SUB8rm GR8:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003920def : Pat<(parallel (X86sub_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003921 (implicit EFLAGS)),
3922 (SUB16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003923def : Pat<(parallel (X86sub_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003924 (implicit EFLAGS)),
3925 (SUB32rm GR32:$src1, addr:$src2)>;
3926
Dan Gohman99a12192009-03-04 19:44:21 +00003927// Register-Integer Subtraction with EFLAGS result
3928def : Pat<(parallel (X86sub_flag GR8:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003929 (implicit EFLAGS)),
3930 (SUB8ri GR8:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003931def : Pat<(parallel (X86sub_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003932 (implicit EFLAGS)),
3933 (SUB16ri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003934def : Pat<(parallel (X86sub_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003935 (implicit EFLAGS)),
3936 (SUB32ri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003937def : Pat<(parallel (X86sub_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003938 (implicit EFLAGS)),
3939 (SUB16ri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003940def : Pat<(parallel (X86sub_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003941 (implicit EFLAGS)),
3942 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
3943
Dan Gohman99a12192009-03-04 19:44:21 +00003944// Memory-Register Subtraction with EFLAGS result
3945def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003946 addr:$dst),
3947 (implicit EFLAGS)),
3948 (SUB8mr addr:$dst, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003949def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003950 addr:$dst),
3951 (implicit EFLAGS)),
3952 (SUB16mr addr:$dst, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003953def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003954 addr:$dst),
3955 (implicit EFLAGS)),
3956 (SUB32mr addr:$dst, GR32:$src2)>;
3957
Dan Gohman99a12192009-03-04 19:44:21 +00003958// Memory-Integer Subtraction with EFLAGS result
3959def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003960 addr:$dst),
3961 (implicit EFLAGS)),
3962 (SUB8mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003963def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003964 addr:$dst),
3965 (implicit EFLAGS)),
3966 (SUB16mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003967def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003968 addr:$dst),
3969 (implicit EFLAGS)),
3970 (SUB32mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003971def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003972 addr:$dst),
3973 (implicit EFLAGS)),
3974 (SUB16mi8 addr:$dst, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003975def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003976 addr:$dst),
3977 (implicit EFLAGS)),
3978 (SUB32mi8 addr:$dst, i32immSExt8:$src2)>;
3979
3980
Dan Gohman99a12192009-03-04 19:44:21 +00003981// Register-Register Signed Integer Multiply with EFLAGS result
3982def : Pat<(parallel (X86smul_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003983 (implicit EFLAGS)),
3984 (IMUL16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003985def : Pat<(parallel (X86smul_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003986 (implicit EFLAGS)),
3987 (IMUL32rr GR32:$src1, GR32:$src2)>;
3988
Dan Gohman99a12192009-03-04 19:44:21 +00003989// Register-Memory Signed Integer Multiply with EFLAGS result
3990def : Pat<(parallel (X86smul_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003991 (implicit EFLAGS)),
3992 (IMUL16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003993def : Pat<(parallel (X86smul_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003994 (implicit EFLAGS)),
3995 (IMUL32rm GR32:$src1, addr:$src2)>;
3996
Dan Gohman99a12192009-03-04 19:44:21 +00003997// Register-Integer Signed Integer Multiply with EFLAGS result
3998def : Pat<(parallel (X86smul_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003999 (implicit EFLAGS)),
4000 (IMUL16rri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004001def : Pat<(parallel (X86smul_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004002 (implicit EFLAGS)),
4003 (IMUL32rri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004004def : Pat<(parallel (X86smul_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004005 (implicit EFLAGS)),
4006 (IMUL16rri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004007def : Pat<(parallel (X86smul_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004008 (implicit EFLAGS)),
4009 (IMUL32rri8 GR32:$src1, i32immSExt8:$src2)>;
4010
Dan Gohman99a12192009-03-04 19:44:21 +00004011// Memory-Integer Signed Integer Multiply with EFLAGS result
4012def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004013 (implicit EFLAGS)),
4014 (IMUL16rmi addr:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004015def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004016 (implicit EFLAGS)),
4017 (IMUL32rmi addr:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004018def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004019 (implicit EFLAGS)),
4020 (IMUL16rmi8 addr:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004021def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004022 (implicit EFLAGS)),
4023 (IMUL32rmi8 addr:$src1, i32immSExt8:$src2)>;
4024
Dan Gohman99a12192009-03-04 19:44:21 +00004025// Optimize multiply by 2 with EFLAGS result.
Evan Cheng00cf7932009-01-27 03:30:42 +00004026let AddedComplexity = 2 in {
Dan Gohman99a12192009-03-04 19:44:21 +00004027def : Pat<(parallel (X86smul_flag GR16:$src1, 2),
Evan Cheng00cf7932009-01-27 03:30:42 +00004028 (implicit EFLAGS)),
4029 (ADD16rr GR16:$src1, GR16:$src1)>;
4030
Dan Gohman99a12192009-03-04 19:44:21 +00004031def : Pat<(parallel (X86smul_flag GR32:$src1, 2),
Evan Cheng00cf7932009-01-27 03:30:42 +00004032 (implicit EFLAGS)),
4033 (ADD32rr GR32:$src1, GR32:$src1)>;
4034}
4035
Dan Gohman99a12192009-03-04 19:44:21 +00004036// INC and DEC with EFLAGS result. Note that these do not set CF.
4037def : Pat<(parallel (X86inc_flag GR8:$src), (implicit EFLAGS)),
4038 (INC8r GR8:$src)>;
4039def : Pat<(parallel (store (i8 (X86inc_flag (loadi8 addr:$dst))), addr:$dst),
4040 (implicit EFLAGS)),
4041 (INC8m addr:$dst)>;
4042def : Pat<(parallel (X86dec_flag GR8:$src), (implicit EFLAGS)),
4043 (DEC8r GR8:$src)>;
4044def : Pat<(parallel (store (i8 (X86dec_flag (loadi8 addr:$dst))), addr:$dst),
4045 (implicit EFLAGS)),
4046 (DEC8m addr:$dst)>;
4047
4048def : Pat<(parallel (X86inc_flag GR16:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004049 (INC16r GR16:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004050def : Pat<(parallel (store (i16 (X86inc_flag (loadi16 addr:$dst))), addr:$dst),
4051 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004052 (INC16m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004053def : Pat<(parallel (X86dec_flag GR16:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004054 (DEC16r GR16:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004055def : Pat<(parallel (store (i16 (X86dec_flag (loadi16 addr:$dst))), addr:$dst),
4056 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004057 (DEC16m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004058
4059def : Pat<(parallel (X86inc_flag GR32:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004060 (INC32r GR32:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004061def : Pat<(parallel (store (i32 (X86inc_flag (loadi32 addr:$dst))), addr:$dst),
4062 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004063 (INC32m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004064def : Pat<(parallel (X86dec_flag GR32:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004065 (DEC32r GR32:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004066def : Pat<(parallel (store (i32 (X86dec_flag (loadi32 addr:$dst))), addr:$dst),
4067 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004068 (DEC32m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004069
Bill Wendlingf5399032008-12-12 21:15:41 +00004070//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004071// Floating Point Stack Support
4072//===----------------------------------------------------------------------===//
4073
4074include "X86InstrFPStack.td"
4075
4076//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +00004077// X86-64 Support
4078//===----------------------------------------------------------------------===//
4079
Chris Lattner2de8d2b2008-01-10 05:50:42 +00004080include "X86Instr64bit.td"
Evan Cheng86ab7d32007-07-31 08:04:03 +00004081
4082//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004083// XMM Floating point support (requires SSE / SSE2)
4084//===----------------------------------------------------------------------===//
4085
4086include "X86InstrSSE.td"
Evan Cheng5e4d1e72008-04-25 18:19:54 +00004087
4088//===----------------------------------------------------------------------===//
4089// MMX and XMM Packed Integer support (requires MMX, SSE, and SSE2)
4090//===----------------------------------------------------------------------===//
4091
4092include "X86InstrMMX.td"