blob: 375307b973a9795477a3b3936ba665bee47d534b [file] [log] [blame]
Chris Lattnerbc40e892003-01-13 20:01:16 +00001//===-- LiveVariables.cpp - Live Variable Analysis for Machine Code -------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00009//
Chris Lattner5cdfbad2003-05-07 20:08:36 +000010// This file implements the LiveVariable analysis pass. For each machine
11// instruction in the function, this pass calculates the set of registers that
12// are immediately dead after the instruction (i.e., the instruction calculates
13// the value, but it is never used) and the set of registers that are used by
14// the instruction, but are never used after the instruction (i.e., they are
15// killed).
16//
17// This class computes live variables using are sparse implementation based on
18// the machine code SSA form. This class computes live variable information for
19// each virtual and _register allocatable_ physical register in a function. It
20// uses the dominance properties of SSA form to efficiently compute live
21// variables for virtual registers, and assumes that physical registers are only
22// live within a single basic block (allowing it to do a single local analysis
23// to resolve physical register lifetimes in each basic block). If a physical
24// register is not register allocatable, it is not tracked. This is useful for
25// things like the stack pointer and condition codes.
26//
Chris Lattnerbc40e892003-01-13 20:01:16 +000027//===----------------------------------------------------------------------===//
28
29#include "llvm/CodeGen/LiveVariables.h"
30#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Owen Andersonbd3ba462008-08-04 23:54:43 +000032#include "llvm/CodeGen/Passes.h"
David Greene1d44df62010-01-04 23:02:10 +000033#include "llvm/Support/Debug.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000034#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000035#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerbc40e892003-01-13 20:01:16 +000036#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000037#include "llvm/ADT/DepthFirstIterator.h"
Evan Cheng04104072007-06-27 05:23:00 +000038#include "llvm/ADT/SmallPtrSet.h"
Owen Andersonbffdf662008-06-27 07:05:59 +000039#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000040#include "llvm/ADT/STLExtras.h"
Chris Lattner657b4d12005-08-24 00:09:33 +000041#include <algorithm>
Chris Lattner49a5aaa2004-01-30 22:08:53 +000042using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000043
Devang Patel19974732007-05-03 01:11:54 +000044char LiveVariables::ID = 0;
Owen Andersond13db2c2010-07-21 22:09:45 +000045INITIALIZE_PASS(LiveVariables, "livevars",
46 "Live Variable Analysis", false, false);
Chris Lattnerbc40e892003-01-13 20:01:16 +000047
Owen Andersonbd3ba462008-08-04 23:54:43 +000048
49void LiveVariables::getAnalysisUsage(AnalysisUsage &AU) const {
50 AU.addRequiredID(UnreachableMachineBlockElimID);
51 AU.setPreservesAll();
Dan Gohmanad2afc22009-07-31 18:16:33 +000052 MachineFunctionPass::getAnalysisUsage(AU);
Owen Andersonbd3ba462008-08-04 23:54:43 +000053}
54
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +000055MachineInstr *
56LiveVariables::VarInfo::findKill(const MachineBasicBlock *MBB) const {
57 for (unsigned i = 0, e = Kills.size(); i != e; ++i)
58 if (Kills[i]->getParent() == MBB)
59 return Kills[i];
60 return NULL;
61}
62
Chris Lattnerdacceef2006-01-04 05:40:30 +000063void LiveVariables::VarInfo::dump() const {
David Greene1d44df62010-01-04 23:02:10 +000064 dbgs() << " Alive in blocks: ";
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +000065 for (SparseBitVector<>::iterator I = AliveBlocks.begin(),
66 E = AliveBlocks.end(); I != E; ++I)
David Greene1d44df62010-01-04 23:02:10 +000067 dbgs() << *I << ", ";
68 dbgs() << "\n Killed by:";
Chris Lattnerdacceef2006-01-04 05:40:30 +000069 if (Kills.empty())
David Greene1d44df62010-01-04 23:02:10 +000070 dbgs() << " No instructions.\n";
Chris Lattnerdacceef2006-01-04 05:40:30 +000071 else {
72 for (unsigned i = 0, e = Kills.size(); i != e; ++i)
David Greene1d44df62010-01-04 23:02:10 +000073 dbgs() << "\n #" << i << ": " << *Kills[i];
74 dbgs() << "\n";
Chris Lattnerdacceef2006-01-04 05:40:30 +000075 }
76}
77
Bill Wendling90a38682008-02-20 06:10:21 +000078/// getVarInfo - Get (possibly creating) a VarInfo object for the given vreg.
Chris Lattnerfb2cb692003-05-12 14:24:00 +000079LiveVariables::VarInfo &LiveVariables::getVarInfo(unsigned RegIdx) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000080 assert(TargetRegisterInfo::isVirtualRegister(RegIdx) &&
Chris Lattnerfb2cb692003-05-12 14:24:00 +000081 "getVarInfo: not a virtual register!");
Dan Gohman6f0d0242008-02-10 18:45:23 +000082 RegIdx -= TargetRegisterInfo::FirstVirtualRegister;
Chris Lattnerfb2cb692003-05-12 14:24:00 +000083 if (RegIdx >= VirtRegInfo.size()) {
84 if (RegIdx >= 2*VirtRegInfo.size())
85 VirtRegInfo.resize(RegIdx*2);
86 else
87 VirtRegInfo.resize(2*VirtRegInfo.size());
88 }
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +000089 return VirtRegInfo[RegIdx];
Chris Lattnerfb2cb692003-05-12 14:24:00 +000090}
91
Owen Anderson40a627d2008-01-15 22:58:11 +000092void LiveVariables::MarkVirtRegAliveInBlock(VarInfo& VRInfo,
93 MachineBasicBlock *DefBlock,
Evan Cheng56184902007-05-08 19:00:00 +000094 MachineBasicBlock *MBB,
95 std::vector<MachineBasicBlock*> &WorkList) {
Chris Lattner8ba97712004-07-01 04:29:47 +000096 unsigned BBNum = MBB->getNumber();
Owen Anderson7047dd42008-01-15 22:02:46 +000097
Chris Lattnerbc40e892003-01-13 20:01:16 +000098 // Check to see if this basic block is one of the killing blocks. If so,
Bill Wendling90a38682008-02-20 06:10:21 +000099 // remove it.
Chris Lattnerbc40e892003-01-13 20:01:16 +0000100 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattner74de8b12004-07-19 07:04:55 +0000101 if (VRInfo.Kills[i]->getParent() == MBB) {
Chris Lattnerbc40e892003-01-13 20:01:16 +0000102 VRInfo.Kills.erase(VRInfo.Kills.begin()+i); // Erase entry
103 break;
104 }
Owen Anderson7047dd42008-01-15 22:02:46 +0000105
Owen Anderson40a627d2008-01-15 22:58:11 +0000106 if (MBB == DefBlock) return; // Terminate recursion
Chris Lattnerbc40e892003-01-13 20:01:16 +0000107
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000108 if (VRInfo.AliveBlocks.test(BBNum))
Chris Lattnerbc40e892003-01-13 20:01:16 +0000109 return; // We already know the block is live
110
111 // Mark the variable known alive in this bb
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000112 VRInfo.AliveBlocks.set(BBNum);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000113
Evan Cheng56184902007-05-08 19:00:00 +0000114 for (MachineBasicBlock::const_pred_reverse_iterator PI = MBB->pred_rbegin(),
115 E = MBB->pred_rend(); PI != E; ++PI)
116 WorkList.push_back(*PI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000117}
118
Bill Wendling420cdeb2008-02-20 07:36:31 +0000119void LiveVariables::MarkVirtRegAliveInBlock(VarInfo &VRInfo,
Owen Anderson40a627d2008-01-15 22:58:11 +0000120 MachineBasicBlock *DefBlock,
Evan Cheng56184902007-05-08 19:00:00 +0000121 MachineBasicBlock *MBB) {
122 std::vector<MachineBasicBlock*> WorkList;
Owen Anderson40a627d2008-01-15 22:58:11 +0000123 MarkVirtRegAliveInBlock(VRInfo, DefBlock, MBB, WorkList);
Bill Wendling420cdeb2008-02-20 07:36:31 +0000124
Evan Cheng56184902007-05-08 19:00:00 +0000125 while (!WorkList.empty()) {
126 MachineBasicBlock *Pred = WorkList.back();
127 WorkList.pop_back();
Owen Anderson40a627d2008-01-15 22:58:11 +0000128 MarkVirtRegAliveInBlock(VRInfo, DefBlock, Pred, WorkList);
Evan Cheng56184902007-05-08 19:00:00 +0000129 }
130}
131
Owen Anderson7047dd42008-01-15 22:02:46 +0000132void LiveVariables::HandleVirtRegUse(unsigned reg, MachineBasicBlock *MBB,
Misha Brukman09ba9062004-06-24 21:31:16 +0000133 MachineInstr *MI) {
Evan Chengea1d9cd2008-04-02 18:04:08 +0000134 assert(MRI->getVRegDef(reg) && "Register use before def!");
Alkis Evlogimenos2e58a412004-09-01 22:34:52 +0000135
Owen Andersona0185402007-11-08 01:20:48 +0000136 unsigned BBNum = MBB->getNumber();
137
Owen Anderson7047dd42008-01-15 22:02:46 +0000138 VarInfo& VRInfo = getVarInfo(reg);
Evan Cheng38b7ca62007-04-17 20:22:11 +0000139 VRInfo.NumUses++;
Evan Chengc6a24102007-03-17 09:29:54 +0000140
Bill Wendling90a38682008-02-20 06:10:21 +0000141 // Check to see if this basic block is already a kill block.
Chris Lattner74de8b12004-07-19 07:04:55 +0000142 if (!VRInfo.Kills.empty() && VRInfo.Kills.back()->getParent() == MBB) {
Bill Wendling90a38682008-02-20 06:10:21 +0000143 // Yes, this register is killed in this basic block already. Increase the
Chris Lattnerbc40e892003-01-13 20:01:16 +0000144 // live range by updating the kill instruction.
Chris Lattner74de8b12004-07-19 07:04:55 +0000145 VRInfo.Kills.back() = MI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000146 return;
147 }
148
149#ifndef NDEBUG
150 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattner74de8b12004-07-19 07:04:55 +0000151 assert(VRInfo.Kills[i]->getParent() != MBB && "entry should be at end!");
Chris Lattnerbc40e892003-01-13 20:01:16 +0000152#endif
153
Bill Wendlingebcba612008-06-23 23:41:14 +0000154 // This situation can occur:
155 //
156 // ,------.
157 // | |
158 // | v
159 // | t2 = phi ... t1 ...
160 // | |
161 // | v
162 // | t1 = ...
163 // | ... = ... t1 ...
164 // | |
165 // `------'
166 //
167 // where there is a use in a PHI node that's a predecessor to the defining
168 // block. We don't want to mark all predecessors as having the value "alive"
169 // in this case.
170 if (MBB == MRI->getVRegDef(reg)->getParent()) return;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000171
Bill Wendling90a38682008-02-20 06:10:21 +0000172 // Add a new kill entry for this basic block. If this virtual register is
173 // already marked as alive in this basic block, that means it is alive in at
174 // least one of the successor blocks, it's not a kill.
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000175 if (!VRInfo.AliveBlocks.test(BBNum))
Evan Chenge2ee9962007-03-09 09:48:56 +0000176 VRInfo.Kills.push_back(MI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000177
Bill Wendling420cdeb2008-02-20 07:36:31 +0000178 // Update all dominating blocks to mark them as "known live".
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000179 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
180 E = MBB->pred_end(); PI != E; ++PI)
Evan Chengea1d9cd2008-04-02 18:04:08 +0000181 MarkVirtRegAliveInBlock(VRInfo, MRI->getVRegDef(reg)->getParent(), *PI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000182}
183
Dan Gohman3bdf5fe2008-09-21 21:11:41 +0000184void LiveVariables::HandleVirtRegDef(unsigned Reg, MachineInstr *MI) {
185 VarInfo &VRInfo = getVarInfo(Reg);
186
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000187 if (VRInfo.AliveBlocks.empty())
Dan Gohman3bdf5fe2008-09-21 21:11:41 +0000188 // If vr is not alive in any block, then defaults to dead.
189 VRInfo.Kills.push_back(MI);
190}
191
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000192/// FindLastPartialDef - Return the last partial def of the specified register.
Evan Cheng60c7df22009-09-22 08:34:46 +0000193/// Also returns the sub-registers that're defined by the instruction.
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000194MachineInstr *LiveVariables::FindLastPartialDef(unsigned Reg,
Evan Cheng60c7df22009-09-22 08:34:46 +0000195 SmallSet<unsigned,4> &PartDefRegs) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000196 unsigned LastDefReg = 0;
197 unsigned LastDefDist = 0;
198 MachineInstr *LastDef = NULL;
199 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
200 unsigned SubReg = *SubRegs; ++SubRegs) {
201 MachineInstr *Def = PhysRegDef[SubReg];
202 if (!Def)
203 continue;
204 unsigned Dist = DistanceMap[Def];
205 if (Dist > LastDefDist) {
206 LastDefReg = SubReg;
207 LastDef = Def;
208 LastDefDist = Dist;
209 }
210 }
Evan Cheng60c7df22009-09-22 08:34:46 +0000211
212 if (!LastDef)
213 return 0;
214
215 PartDefRegs.insert(LastDefReg);
216 for (unsigned i = 0, e = LastDef->getNumOperands(); i != e; ++i) {
217 MachineOperand &MO = LastDef->getOperand(i);
218 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
219 continue;
220 unsigned DefReg = MO.getReg();
221 if (TRI->isSubRegister(Reg, DefReg)) {
222 PartDefRegs.insert(DefReg);
223 for (const unsigned *SubRegs = TRI->getSubRegisters(DefReg);
224 unsigned SubReg = *SubRegs; ++SubRegs)
225 PartDefRegs.insert(SubReg);
226 }
227 }
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000228 return LastDef;
229}
230
Bill Wendling6d794742008-02-20 09:15:16 +0000231/// HandlePhysRegUse - Turn previous partial def's into read/mod/writes. Add
232/// implicit defs to a machine instruction if there was an earlier def of its
233/// super-register.
Chris Lattnerbc40e892003-01-13 20:01:16 +0000234void LiveVariables::HandlePhysRegUse(unsigned Reg, MachineInstr *MI) {
Evan Cheng236490d2009-11-13 20:36:40 +0000235 MachineInstr *LastDef = PhysRegDef[Reg];
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000236 // If there was a previous use or a "full" def all is well.
Evan Cheng236490d2009-11-13 20:36:40 +0000237 if (!LastDef && !PhysRegUse[Reg]) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000238 // Otherwise, the last sub-register def implicitly defines this register.
239 // e.g.
240 // AH =
241 // AL = ... <imp-def EAX>, <imp-kill AH>
242 // = AH
243 // ...
244 // = EAX
245 // All of the sub-registers must have been defined before the use of Reg!
Evan Cheng60c7df22009-09-22 08:34:46 +0000246 SmallSet<unsigned, 4> PartDefRegs;
247 MachineInstr *LastPartialDef = FindLastPartialDef(Reg, PartDefRegs);
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000248 // If LastPartialDef is NULL, it must be using a livein register.
249 if (LastPartialDef) {
250 LastPartialDef->addOperand(MachineOperand::CreateReg(Reg, true/*IsDef*/,
251 true/*IsImp*/));
252 PhysRegDef[Reg] = LastPartialDef;
Owen Andersonbbf55832008-08-14 23:41:38 +0000253 SmallSet<unsigned, 8> Processed;
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000254 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
255 unsigned SubReg = *SubRegs; ++SubRegs) {
256 if (Processed.count(SubReg))
257 continue;
Evan Cheng60c7df22009-09-22 08:34:46 +0000258 if (PartDefRegs.count(SubReg))
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000259 continue;
260 // This part of Reg was defined before the last partial def. It's killed
261 // here.
262 LastPartialDef->addOperand(MachineOperand::CreateReg(SubReg,
263 false/*IsDef*/,
264 true/*IsImp*/));
265 PhysRegDef[SubReg] = LastPartialDef;
266 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
267 Processed.insert(*SS);
268 }
269 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000270 }
Evan Cheng236490d2009-11-13 20:36:40 +0000271 else if (LastDef && !PhysRegUse[Reg] &&
272 !LastDef->findRegisterDefOperand(Reg))
273 // Last def defines the super register, add an implicit def of reg.
274 LastDef->addOperand(MachineOperand::CreateReg(Reg,
275 true/*IsDef*/, true/*IsImp*/));
Bill Wendling90a38682008-02-20 06:10:21 +0000276
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000277 // Remember this use.
278 PhysRegUse[Reg] = MI;
Evan Cheng6130f662008-03-05 00:59:57 +0000279 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
Bill Wendling420cdeb2008-02-20 07:36:31 +0000280 unsigned SubReg = *SubRegs; ++SubRegs)
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000281 PhysRegUse[SubReg] = MI;
Evan Cheng4efe7412007-06-26 21:03:35 +0000282}
283
Evan Chenga4025df2009-12-01 00:44:45 +0000284/// FindLastRefOrPartRef - Return the last reference or partial reference of
285/// the specified register.
286MachineInstr *LiveVariables::FindLastRefOrPartRef(unsigned Reg) {
287 MachineInstr *LastDef = PhysRegDef[Reg];
288 MachineInstr *LastUse = PhysRegUse[Reg];
289 if (!LastDef && !LastUse)
Chris Lattner98cdfc72010-06-14 18:28:34 +0000290 return 0;
Evan Chenga4025df2009-12-01 00:44:45 +0000291
292 MachineInstr *LastRefOrPartRef = LastUse ? LastUse : LastDef;
293 unsigned LastRefOrPartRefDist = DistanceMap[LastRefOrPartRef];
Evan Chenga4025df2009-12-01 00:44:45 +0000294 unsigned LastPartDefDist = 0;
295 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
296 unsigned SubReg = *SubRegs; ++SubRegs) {
297 MachineInstr *Def = PhysRegDef[SubReg];
298 if (Def && Def != LastDef) {
299 // There was a def of this sub-register in between. This is a partial
300 // def, keep track of the last one.
301 unsigned Dist = DistanceMap[Def];
Benjamin Kramere7078ae2010-01-07 17:29:08 +0000302 if (Dist > LastPartDefDist)
Evan Chenga4025df2009-12-01 00:44:45 +0000303 LastPartDefDist = Dist;
Benjamin Kramere7078ae2010-01-07 17:29:08 +0000304 } else if (MachineInstr *Use = PhysRegUse[SubReg]) {
Evan Chenga4025df2009-12-01 00:44:45 +0000305 unsigned Dist = DistanceMap[Use];
306 if (Dist > LastRefOrPartRefDist) {
307 LastRefOrPartRefDist = Dist;
308 LastRefOrPartRef = Use;
309 }
310 }
311 }
312
313 return LastRefOrPartRef;
314}
315
Evan Chenga894ae12009-01-20 21:25:12 +0000316bool LiveVariables::HandlePhysRegKill(unsigned Reg, MachineInstr *MI) {
Evan Chengad934b82009-09-24 02:15:22 +0000317 MachineInstr *LastDef = PhysRegDef[Reg];
318 MachineInstr *LastUse = PhysRegUse[Reg];
319 if (!LastDef && !LastUse)
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000320 return false;
321
Evan Chengad934b82009-09-24 02:15:22 +0000322 MachineInstr *LastRefOrPartRef = LastUse ? LastUse : LastDef;
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000323 unsigned LastRefOrPartRefDist = DistanceMap[LastRefOrPartRef];
324 // The whole register is used.
325 // AL =
326 // AH =
327 //
328 // = AX
329 // = AL, AX<imp-use, kill>
330 // AX =
331 //
332 // Or whole register is defined, but not used at all.
333 // AX<dead> =
334 // ...
335 // AX =
336 //
337 // Or whole register is defined, but only partly used.
338 // AX<dead> = AL<imp-def>
339 // = AL<kill>
340 // AX =
Evan Chengad934b82009-09-24 02:15:22 +0000341 MachineInstr *LastPartDef = 0;
342 unsigned LastPartDefDist = 0;
Owen Andersonbbf55832008-08-14 23:41:38 +0000343 SmallSet<unsigned, 8> PartUses;
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000344 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
345 unsigned SubReg = *SubRegs; ++SubRegs) {
Evan Chengad934b82009-09-24 02:15:22 +0000346 MachineInstr *Def = PhysRegDef[SubReg];
347 if (Def && Def != LastDef) {
348 // There was a def of this sub-register in between. This is a partial
349 // def, keep track of the last one.
350 unsigned Dist = DistanceMap[Def];
351 if (Dist > LastPartDefDist) {
352 LastPartDefDist = Dist;
353 LastPartDef = Def;
354 }
355 continue;
356 }
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000357 if (MachineInstr *Use = PhysRegUse[SubReg]) {
358 PartUses.insert(SubReg);
359 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
360 PartUses.insert(*SS);
361 unsigned Dist = DistanceMap[Use];
362 if (Dist > LastRefOrPartRefDist) {
363 LastRefOrPartRefDist = Dist;
364 LastRefOrPartRef = Use;
Evan Cheng4efe7412007-06-26 21:03:35 +0000365 }
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000366 }
367 }
Evan Chenga894ae12009-01-20 21:25:12 +0000368
Jakob Stoklund Olesen53e000b2010-03-05 21:49:17 +0000369 if (!PhysRegUse[Reg]) {
Evan Chengad934b82009-09-24 02:15:22 +0000370 // Partial uses. Mark register def dead and add implicit def of
371 // sub-registers which are used.
372 // EAX<dead> = op AL<imp-def>
373 // That is, EAX def is dead but AL def extends pass it.
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000374 PhysRegDef[Reg]->addRegisterDead(Reg, TRI, true);
375 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
376 unsigned SubReg = *SubRegs; ++SubRegs) {
Evan Chengad934b82009-09-24 02:15:22 +0000377 if (!PartUses.count(SubReg))
378 continue;
379 bool NeedDef = true;
380 if (PhysRegDef[Reg] == PhysRegDef[SubReg]) {
381 MachineOperand *MO = PhysRegDef[Reg]->findRegisterDefOperand(SubReg);
382 if (MO) {
383 NeedDef = false;
384 assert(!MO->isDead());
Evan Cheng2c4d96d2009-07-06 21:34:05 +0000385 }
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000386 }
Evan Chengad934b82009-09-24 02:15:22 +0000387 if (NeedDef)
388 PhysRegDef[Reg]->addOperand(MachineOperand::CreateReg(SubReg,
389 true/*IsDef*/, true/*IsImp*/));
Evan Chenga4025df2009-12-01 00:44:45 +0000390 MachineInstr *LastSubRef = FindLastRefOrPartRef(SubReg);
391 if (LastSubRef)
392 LastSubRef->addRegisterKilled(SubReg, TRI, true);
393 else {
394 LastRefOrPartRef->addRegisterKilled(SubReg, TRI, true);
395 PhysRegUse[SubReg] = LastRefOrPartRef;
396 for (const unsigned *SSRegs = TRI->getSubRegisters(SubReg);
397 unsigned SSReg = *SSRegs; ++SSRegs)
398 PhysRegUse[SSReg] = LastRefOrPartRef;
399 }
Evan Chengad934b82009-09-24 02:15:22 +0000400 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
401 PartUses.erase(*SS);
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000402 }
Jakob Stoklund Olesen53e000b2010-03-05 21:49:17 +0000403 } else if (LastRefOrPartRef == PhysRegDef[Reg] && LastRefOrPartRef != MI) {
404 if (LastPartDef)
405 // The last partial def kills the register.
406 LastPartDef->addOperand(MachineOperand::CreateReg(Reg, false/*IsDef*/,
407 true/*IsImp*/, true/*IsKill*/));
408 else {
409 MachineOperand *MO =
410 LastRefOrPartRef->findRegisterDefOperand(Reg, false, TRI);
411 bool NeedEC = MO->isEarlyClobber() && MO->getReg() != Reg;
412 // If the last reference is the last def, then it's not used at all.
413 // That is, unless we are currently processing the last reference itself.
414 LastRefOrPartRef->addRegisterDead(Reg, TRI, true);
415 if (NeedEC) {
416 // If we are adding a subreg def and the superreg def is marked early
417 // clobber, add an early clobber marker to the subreg def.
418 MO = LastRefOrPartRef->findRegisterDefOperand(Reg);
419 if (MO)
420 MO->setIsEarlyClobber();
421 }
422 }
Evan Chengad934b82009-09-24 02:15:22 +0000423 } else
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000424 LastRefOrPartRef->addRegisterKilled(Reg, TRI, true);
425 return true;
426}
427
Evan Cheng296925d2009-09-23 06:28:31 +0000428void LiveVariables::HandlePhysRegDef(unsigned Reg, MachineInstr *MI,
Evan Chengad934b82009-09-24 02:15:22 +0000429 SmallVector<unsigned, 4> &Defs) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000430 // What parts of the register are previously defined?
Owen Andersonbffdf662008-06-27 07:05:59 +0000431 SmallSet<unsigned, 32> Live;
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000432 if (PhysRegDef[Reg] || PhysRegUse[Reg]) {
433 Live.insert(Reg);
434 for (const unsigned *SS = TRI->getSubRegisters(Reg); *SS; ++SS)
435 Live.insert(*SS);
436 } else {
437 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
438 unsigned SubReg = *SubRegs; ++SubRegs) {
439 // If a register isn't itself defined, but all parts that make up of it
440 // are defined, then consider it also defined.
441 // e.g.
442 // AL =
443 // AH =
444 // = AX
Evan Chengad934b82009-09-24 02:15:22 +0000445 if (Live.count(SubReg))
446 continue;
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000447 if (PhysRegDef[SubReg] || PhysRegUse[SubReg]) {
448 Live.insert(SubReg);
449 for (const unsigned *SS = TRI->getSubRegisters(SubReg); *SS; ++SS)
450 Live.insert(*SS);
451 }
Bill Wendling420cdeb2008-02-20 07:36:31 +0000452 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000453 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000454
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000455 // Start from the largest piece, find the last time any part of the register
456 // is referenced.
Evan Chengad934b82009-09-24 02:15:22 +0000457 HandlePhysRegKill(Reg, MI);
458 // Only some of the sub-registers are used.
459 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
460 unsigned SubReg = *SubRegs; ++SubRegs) {
461 if (!Live.count(SubReg))
462 // Skip if this sub-register isn't defined.
463 continue;
464 HandlePhysRegKill(SubReg, MI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000465 }
466
Evan Chengad934b82009-09-24 02:15:22 +0000467 if (MI)
468 Defs.push_back(Reg); // Remember this def.
Evan Cheng296925d2009-09-23 06:28:31 +0000469}
470
471void LiveVariables::UpdatePhysRegDefs(MachineInstr *MI,
472 SmallVector<unsigned, 4> &Defs) {
473 while (!Defs.empty()) {
474 unsigned Reg = Defs.back();
475 Defs.pop_back();
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000476 PhysRegDef[Reg] = MI;
477 PhysRegUse[Reg] = NULL;
Evan Cheng6130f662008-03-05 00:59:57 +0000478 for (const unsigned *SubRegs = TRI->getSubRegisters(Reg);
Evan Cheng4efe7412007-06-26 21:03:35 +0000479 unsigned SubReg = *SubRegs; ++SubRegs) {
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000480 PhysRegDef[SubReg] = MI;
481 PhysRegUse[SubReg] = NULL;
Evan Cheng4efe7412007-06-26 21:03:35 +0000482 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000483 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000484}
485
Evan Chengc6a24102007-03-17 09:29:54 +0000486bool LiveVariables::runOnMachineFunction(MachineFunction &mf) {
487 MF = &mf;
Evan Chengea1d9cd2008-04-02 18:04:08 +0000488 MRI = &mf.getRegInfo();
Evan Cheng6130f662008-03-05 00:59:57 +0000489 TRI = MF->getTarget().getRegisterInfo();
Chris Lattner96aef892004-02-09 01:35:21 +0000490
Evan Cheng6130f662008-03-05 00:59:57 +0000491 ReservedRegisters = TRI->getReservedRegs(mf);
Chris Lattner5cdfbad2003-05-07 20:08:36 +0000492
Evan Cheng6130f662008-03-05 00:59:57 +0000493 unsigned NumRegs = TRI->getNumRegs();
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000494 PhysRegDef = new MachineInstr*[NumRegs];
495 PhysRegUse = new MachineInstr*[NumRegs];
Evan Chenge96f5012007-04-25 19:34:00 +0000496 PHIVarInfo = new SmallVector<unsigned, 4>[MF->getNumBlockIDs()];
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000497 std::fill(PhysRegDef, PhysRegDef + NumRegs, (MachineInstr*)0);
498 std::fill(PhysRegUse, PhysRegUse + NumRegs, (MachineInstr*)0);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000499 PHIJoins.clear();
Chris Lattnerbc40e892003-01-13 20:01:16 +0000500
Bill Wendling6d794742008-02-20 09:15:16 +0000501 /// Get some space for a respectable number of registers.
Chris Lattnerbc40e892003-01-13 20:01:16 +0000502 VirtRegInfo.resize(64);
Chris Lattnerd493b342005-04-09 15:23:25 +0000503
Evan Chengc6a24102007-03-17 09:29:54 +0000504 analyzePHINodes(mf);
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000505
Chris Lattnerbc40e892003-01-13 20:01:16 +0000506 // Calculate live variable information in depth first order on the CFG of the
507 // function. This guarantees that we will see the definition of a virtual
508 // register before its uses due to dominance properties of SSA (except for PHI
509 // nodes, which are treated as a special case).
Evan Chengc6a24102007-03-17 09:29:54 +0000510 MachineBasicBlock *Entry = MF->begin();
Evan Cheng04104072007-06-27 05:23:00 +0000511 SmallPtrSet<MachineBasicBlock*,16> Visited;
Bill Wendling6d794742008-02-20 09:15:16 +0000512
Evan Cheng04104072007-06-27 05:23:00 +0000513 for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> >
514 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
515 DFI != E; ++DFI) {
Chris Lattnerf25fb4b2004-05-01 21:24:24 +0000516 MachineBasicBlock *MBB = *DFI;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000517
Evan Chengb371f452007-02-19 21:49:54 +0000518 // Mark live-in registers as live-in.
Evan Cheng296925d2009-09-23 06:28:31 +0000519 SmallVector<unsigned, 4> Defs;
Dan Gohman81bf03e2010-04-13 16:57:55 +0000520 for (MachineBasicBlock::livein_iterator II = MBB->livein_begin(),
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000521 EE = MBB->livein_end(); II != EE; ++II) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000522 assert(TargetRegisterInfo::isPhysicalRegister(*II) &&
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000523 "Cannot have a live-in virtual register!");
Evan Chengad934b82009-09-24 02:15:22 +0000524 HandlePhysRegDef(*II, 0, Defs);
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000525 }
526
Chris Lattnerbc40e892003-01-13 20:01:16 +0000527 // Loop over all of the instructions, processing them.
Evan Chengea1d9cd2008-04-02 18:04:08 +0000528 DistanceMap.clear();
529 unsigned Dist = 0;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000530 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
Misha Brukman09ba9062004-06-24 21:31:16 +0000531 I != E; ++I) {
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000532 MachineInstr *MI = I;
Chris Lattner518bb532010-02-09 19:54:29 +0000533 if (MI->isDebugValue())
Dale Johannesend94998f2010-02-09 02:01:46 +0000534 continue;
Evan Chengea1d9cd2008-04-02 18:04:08 +0000535 DistanceMap.insert(std::make_pair(MI, Dist++));
Chris Lattnerbc40e892003-01-13 20:01:16 +0000536
537 // Process all of the operands of the instruction...
538 unsigned NumOperandsToProcess = MI->getNumOperands();
539
540 // Unless it is a PHI node. In this case, ONLY process the DEF, not any
541 // of the uses. They will be handled in other basic blocks.
Chris Lattner518bb532010-02-09 19:54:29 +0000542 if (MI->isPHI())
Misha Brukman09ba9062004-06-24 21:31:16 +0000543 NumOperandsToProcess = 1;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000544
Evan Chengd05e8052010-03-26 02:12:24 +0000545 // Clear kill and dead markers. LV will recompute them.
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000546 SmallVector<unsigned, 4> UseRegs;
547 SmallVector<unsigned, 4> DefRegs;
Chris Lattnerbc40e892003-01-13 20:01:16 +0000548 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Evan Chengd05e8052010-03-26 02:12:24 +0000549 MachineOperand &MO = MI->getOperand(i);
Evan Chenga894ae12009-01-20 21:25:12 +0000550 if (!MO.isReg() || MO.getReg() == 0)
551 continue;
552 unsigned MOReg = MO.getReg();
Evan Chengd05e8052010-03-26 02:12:24 +0000553 if (MO.isUse()) {
554 MO.setIsKill(false);
Evan Chenga894ae12009-01-20 21:25:12 +0000555 UseRegs.push_back(MOReg);
Evan Chengd05e8052010-03-26 02:12:24 +0000556 } else /*MO.isDef()*/ {
557 MO.setIsDead(false);
Evan Chenga894ae12009-01-20 21:25:12 +0000558 DefRegs.push_back(MOReg);
Evan Chengd05e8052010-03-26 02:12:24 +0000559 }
Chris Lattnerbc40e892003-01-13 20:01:16 +0000560 }
561
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000562 // Process all uses.
563 for (unsigned i = 0, e = UseRegs.size(); i != e; ++i) {
564 unsigned MOReg = UseRegs[i];
565 if (TargetRegisterInfo::isVirtualRegister(MOReg))
566 HandleVirtRegUse(MOReg, MBB, MI);
Dan Gohman3bdf5fe2008-09-21 21:11:41 +0000567 else if (!ReservedRegisters[MOReg])
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000568 HandlePhysRegUse(MOReg, MI);
569 }
570
Bill Wendling6d794742008-02-20 09:15:16 +0000571 // Process all defs.
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000572 for (unsigned i = 0, e = DefRegs.size(); i != e; ++i) {
573 unsigned MOReg = DefRegs[i];
Dan Gohman3bdf5fe2008-09-21 21:11:41 +0000574 if (TargetRegisterInfo::isVirtualRegister(MOReg))
575 HandleVirtRegDef(MOReg, MI);
Evan Chengad934b82009-09-24 02:15:22 +0000576 else if (!ReservedRegisters[MOReg])
577 HandlePhysRegDef(MOReg, MI, Defs);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000578 }
Evan Cheng296925d2009-09-23 06:28:31 +0000579 UpdatePhysRegDefs(MI, Defs);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000580 }
581
582 // Handle any virtual assignments from PHI nodes which might be at the
583 // bottom of this basic block. We check all of our successor blocks to see
584 // if they have PHI nodes, and if so, we simulate an assignment at the end
585 // of the current block.
Evan Chenge96f5012007-04-25 19:34:00 +0000586 if (!PHIVarInfo[MBB->getNumber()].empty()) {
587 SmallVector<unsigned, 4>& VarInfoVec = PHIVarInfo[MBB->getNumber()];
Misha Brukmanedf128a2005-04-21 22:36:52 +0000588
Evan Chenge96f5012007-04-25 19:34:00 +0000589 for (SmallVector<unsigned, 4>::iterator I = VarInfoVec.begin(),
Bill Wendling420cdeb2008-02-20 07:36:31 +0000590 E = VarInfoVec.end(); I != E; ++I)
591 // Mark it alive only in the block we are representing.
Evan Chengea1d9cd2008-04-02 18:04:08 +0000592 MarkVirtRegAliveInBlock(getVarInfo(*I),MRI->getVRegDef(*I)->getParent(),
Owen Anderson40a627d2008-01-15 22:58:11 +0000593 MBB);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000594 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000595
Bill Wendling6d794742008-02-20 09:15:16 +0000596 // Finally, if the last instruction in the block is a return, make sure to
597 // mark it as using all of the live-out values in the function.
Dale Johannesen88004c22010-06-05 00:30:45 +0000598 // Things marked both call and return are tail calls; do not do this for
599 // them. The tail callee need not take the same registers as input
600 // that it produces as output, and there are dependencies for its input
601 // registers elsewhere.
602 if (!MBB->empty() && MBB->back().getDesc().isReturn()
603 && !MBB->back().getDesc().isCall()) {
Chris Lattnerd493b342005-04-09 15:23:25 +0000604 MachineInstr *Ret = &MBB->back();
Bill Wendling420cdeb2008-02-20 07:36:31 +0000605
Chris Lattner84bc5422007-12-31 04:13:23 +0000606 for (MachineRegisterInfo::liveout_iterator
607 I = MF->getRegInfo().liveout_begin(),
608 E = MF->getRegInfo().liveout_end(); I != E; ++I) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000609 assert(TargetRegisterInfo::isPhysicalRegister(*I) &&
Dan Gohman48b0b882008-06-25 22:14:43 +0000610 "Cannot have a live-out virtual register!");
Chris Lattnerd493b342005-04-09 15:23:25 +0000611 HandlePhysRegUse(*I, Ret);
Bill Wendling420cdeb2008-02-20 07:36:31 +0000612
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000613 // Add live-out registers as implicit uses.
Evan Cheng6130f662008-03-05 00:59:57 +0000614 if (!Ret->readsRegister(*I))
Chris Lattner8019f412007-12-30 00:41:17 +0000615 Ret->addOperand(MachineOperand::CreateReg(*I, false, true));
Chris Lattnerd493b342005-04-09 15:23:25 +0000616 }
617 }
618
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000619 // Loop over PhysRegDef / PhysRegUse, killing any registers that are
620 // available at the end of the basic block.
Evan Chenge96f5012007-04-25 19:34:00 +0000621 for (unsigned i = 0; i != NumRegs; ++i)
Evan Chengad934b82009-09-24 02:15:22 +0000622 if (PhysRegDef[i] || PhysRegUse[i])
623 HandlePhysRegDef(i, 0, Defs);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000624
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000625 std::fill(PhysRegDef, PhysRegDef + NumRegs, (MachineInstr*)0);
626 std::fill(PhysRegUse, PhysRegUse + NumRegs, (MachineInstr*)0);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000627 }
628
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000629 // Convert and transfer the dead / killed information we have gathered into
630 // VirtRegInfo onto MI's.
Evan Chengf0e3bb12007-03-09 06:02:17 +0000631 for (unsigned i = 0, e1 = VirtRegInfo.size(); i != e1; ++i)
Bill Wendling420cdeb2008-02-20 07:36:31 +0000632 for (unsigned j = 0, e2 = VirtRegInfo[i].Kills.size(); j != e2; ++j)
633 if (VirtRegInfo[i].Kills[j] ==
Evan Chengea1d9cd2008-04-02 18:04:08 +0000634 MRI->getVRegDef(i + TargetRegisterInfo::FirstVirtualRegister))
Bill Wendling420cdeb2008-02-20 07:36:31 +0000635 VirtRegInfo[i]
636 .Kills[j]->addRegisterDead(i +
637 TargetRegisterInfo::FirstVirtualRegister,
Evan Cheng6130f662008-03-05 00:59:57 +0000638 TRI);
Chris Lattnerbc40e892003-01-13 20:01:16 +0000639 else
Bill Wendling420cdeb2008-02-20 07:36:31 +0000640 VirtRegInfo[i]
641 .Kills[j]->addRegisterKilled(i +
642 TargetRegisterInfo::FirstVirtualRegister,
Evan Cheng6130f662008-03-05 00:59:57 +0000643 TRI);
Chris Lattnera5287a62004-07-01 04:24:29 +0000644
Chris Lattner9fb6cf12004-07-09 16:44:37 +0000645 // Check to make sure there are no unreachable blocks in the MC CFG for the
646 // function. If so, it is due to a bug in the instruction selector or some
647 // other part of the code generator if this happens.
648#ifndef NDEBUG
Evan Chengc6a24102007-03-17 09:29:54 +0000649 for(MachineFunction::iterator i = MF->begin(), e = MF->end(); i != e; ++i)
Chris Lattner9fb6cf12004-07-09 16:44:37 +0000650 assert(Visited.count(&*i) != 0 && "unreachable basic block found");
651#endif
652
Evan Cheng0d4bdde2008-04-16 09:46:40 +0000653 delete[] PhysRegDef;
654 delete[] PhysRegUse;
Evan Chenge96f5012007-04-25 19:34:00 +0000655 delete[] PHIVarInfo;
656
Chris Lattnerbc40e892003-01-13 20:01:16 +0000657 return false;
658}
Chris Lattner5ed001b2004-02-19 18:28:02 +0000659
Evan Chengbe04dc12008-07-03 00:07:19 +0000660/// replaceKillInstruction - Update register kill info by replacing a kill
661/// instruction with a new one.
662void LiveVariables::replaceKillInstruction(unsigned Reg, MachineInstr *OldMI,
663 MachineInstr *NewMI) {
664 VarInfo &VI = getVarInfo(Reg);
Evan Cheng5b9f60b2008-07-03 00:28:27 +0000665 std::replace(VI.Kills.begin(), VI.Kills.end(), OldMI, NewMI);
Evan Chengbe04dc12008-07-03 00:07:19 +0000666}
667
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000668/// removeVirtualRegistersKilled - Remove all killed info for the specified
669/// instruction.
670void LiveVariables::removeVirtualRegistersKilled(MachineInstr *MI) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000671 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
672 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000673 if (MO.isReg() && MO.isKill()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000674 MO.setIsKill(false);
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000675 unsigned Reg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000676 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000677 bool removed = getVarInfo(Reg).removeKill(MI);
678 assert(removed && "kill not in register's VarInfo?");
Devang Patel59500c82008-11-21 20:00:59 +0000679 removed = true;
Evan Chenga6c4c1e2006-11-15 20:51:59 +0000680 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000681 }
682 }
Chris Lattner7a3abdc2006-09-03 00:05:09 +0000683}
684
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000685/// analyzePHINodes - Gather information about the PHI nodes in here. In
Bill Wendling6d794742008-02-20 09:15:16 +0000686/// particular, we want to map the variable information of a virtual register
687/// which is used in a PHI node. We map that to the BB the vreg is coming from.
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000688///
689void LiveVariables::analyzePHINodes(const MachineFunction& Fn) {
690 for (MachineFunction::const_iterator I = Fn.begin(), E = Fn.end();
691 I != E; ++I)
692 for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end();
Chris Lattner518bb532010-02-09 19:54:29 +0000693 BBI != BBE && BBI->isPHI(); ++BBI)
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000694 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
Bill Wendling90a38682008-02-20 06:10:21 +0000695 PHIVarInfo[BBI->getOperand(i + 1).getMBB()->getNumber()]
696 .push_back(BBI->getOperand(i).getReg());
Bill Wendlingf7da4e92006-10-03 07:20:20 +0000697}
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000698
Jakob Stoklund Olesen323d8c32009-11-21 02:05:21 +0000699bool LiveVariables::VarInfo::isLiveIn(const MachineBasicBlock &MBB,
700 unsigned Reg,
701 MachineRegisterInfo &MRI) {
702 unsigned Num = MBB.getNumber();
703
704 // Reg is live-through.
705 if (AliveBlocks.test(Num))
706 return true;
707
708 // Registers defined in MBB cannot be live in.
709 const MachineInstr *Def = MRI.getVRegDef(Reg);
710 if (Def && Def->getParent() == &MBB)
711 return false;
712
713 // Reg was not defined in MBB, was it killed here?
714 return findKill(&MBB);
715}
716
Jakob Stoklund Olesen8f722352009-12-01 17:13:31 +0000717bool LiveVariables::isLiveOut(unsigned Reg, const MachineBasicBlock &MBB) {
718 LiveVariables::VarInfo &VI = getVarInfo(Reg);
719
720 // Loop over all of the successors of the basic block, checking to see if
721 // the value is either live in the block, or if it is killed in the block.
722 std::vector<MachineBasicBlock*> OpSuccBlocks;
723 for (MachineBasicBlock::const_succ_iterator SI = MBB.succ_begin(),
724 E = MBB.succ_end(); SI != E; ++SI) {
725 MachineBasicBlock *SuccMBB = *SI;
726
727 // Is it alive in this successor?
728 unsigned SuccIdx = SuccMBB->getNumber();
729 if (VI.AliveBlocks.test(SuccIdx))
730 return true;
731 OpSuccBlocks.push_back(SuccMBB);
732 }
733
734 // Check to see if this value is live because there is a use in a successor
735 // that kills it.
736 switch (OpSuccBlocks.size()) {
737 case 1: {
738 MachineBasicBlock *SuccMBB = OpSuccBlocks[0];
739 for (unsigned i = 0, e = VI.Kills.size(); i != e; ++i)
740 if (VI.Kills[i]->getParent() == SuccMBB)
741 return true;
742 break;
743 }
744 case 2: {
745 MachineBasicBlock *SuccMBB1 = OpSuccBlocks[0], *SuccMBB2 = OpSuccBlocks[1];
746 for (unsigned i = 0, e = VI.Kills.size(); i != e; ++i)
747 if (VI.Kills[i]->getParent() == SuccMBB1 ||
748 VI.Kills[i]->getParent() == SuccMBB2)
749 return true;
750 break;
751 }
752 default:
753 std::sort(OpSuccBlocks.begin(), OpSuccBlocks.end());
754 for (unsigned i = 0, e = VI.Kills.size(); i != e; ++i)
755 if (std::binary_search(OpSuccBlocks.begin(), OpSuccBlocks.end(),
756 VI.Kills[i]->getParent()))
757 return true;
758 }
759 return false;
760}
761
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000762/// addNewBlock - Add a new basic block BB as an empty succcessor to DomBB. All
763/// variables that are live out of DomBB will be marked as passing live through
764/// BB.
765void LiveVariables::addNewBlock(MachineBasicBlock *BB,
Jakob Stoklund Olesen323d8c32009-11-21 02:05:21 +0000766 MachineBasicBlock *DomBB,
767 MachineBasicBlock *SuccBB) {
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000768 const unsigned NumNew = BB->getNumber();
Jakob Stoklund Olesen323d8c32009-11-21 02:05:21 +0000769
770 // All registers used by PHI nodes in SuccBB must be live through BB.
771 for (MachineBasicBlock::const_iterator BBI = SuccBB->begin(),
Chris Lattner518bb532010-02-09 19:54:29 +0000772 BBE = SuccBB->end(); BBI != BBE && BBI->isPHI(); ++BBI)
Jakob Stoklund Olesen323d8c32009-11-21 02:05:21 +0000773 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
774 if (BBI->getOperand(i+1).getMBB() == BB)
775 getVarInfo(BBI->getOperand(i).getReg()).AliveBlocks.set(NumNew);
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000776
777 // Update info for all live variables
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000778 for (unsigned Reg = TargetRegisterInfo::FirstVirtualRegister,
779 E = MRI->getLastVirtReg()+1; Reg != E; ++Reg) {
780 VarInfo &VI = getVarInfo(Reg);
Jakob Stoklund Olesen323d8c32009-11-21 02:05:21 +0000781 if (!VI.AliveBlocks.test(NumNew) && VI.isLiveIn(*SuccBB, Reg, *MRI))
Jakob Stoklund Olesen3e204752009-11-11 19:31:31 +0000782 VI.AliveBlocks.set(NumNew);
Jakob Stoklund Olesenf235f132009-11-10 22:01:05 +0000783 }
784}