blob: 3812abaee109e299c63c39816939f1ad6d981ee9 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisInt<2>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000049
Jim Grosbach7c03dbd2009-12-14 21:24:16 +000050def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>;
51def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>;
52def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
53def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000054
Evan Chenga8e29892007-01-19 07:51:42 +000055// Node definitions.
56def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000057def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
58
Bill Wendlingc69107c2007-11-13 09:19:02 +000059def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000060 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000061def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000062 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000063
64def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
65 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000066def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
67 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000068def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
69 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
70
Chris Lattner48be23c2008-01-15 22:02:54 +000071def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000072 [SDNPHasChain, SDNPOptInFlag]>;
73
74def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
75 [SDNPInFlag]>;
76def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
77 [SDNPInFlag]>;
78
79def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
80 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
81
82def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
83 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000084def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
85 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086
87def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
88 [SDNPOutFlag]>;
89
David Goodwinc0309b42009-06-29 15:33:01 +000090def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
91 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000092
Evan Chenga8e29892007-01-19 07:51:42 +000093def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
94
95def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
96def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
97def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000098
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000099def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +0000100def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000101
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000102def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7,
Jim Grosbach3728e962009-12-10 00:11:09 +0000103 [SDNPHasChain]>;
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000104def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7,
105 [SDNPHasChain]>;
106def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6,
107 [SDNPHasChain]>;
108def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6,
Jim Grosbach3728e962009-12-10 00:11:09 +0000109 [SDNPHasChain]>;
110
Evan Chengf609bb82010-01-19 00:44:15 +0000111def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
112
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000113//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000114// ARM Instruction Predicate Definitions.
115//
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000116def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
117def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000118def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
119def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
120def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000121def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000122def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000123def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
124def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
125def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
126def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000127def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
128def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000129def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000130def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000131def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000132def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000133def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
134def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000135
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000136// FIXME: Eventually this will be just "hasV6T2Ops".
137def UseMovt : Predicate<"Subtarget->useMovt()">;
138def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
139
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000140//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000141// ARM Flag Definitions.
142
143class RegConstraint<string C> {
144 string Constraints = C;
145}
146
147//===----------------------------------------------------------------------===//
148// ARM specific transformation functions and pattern fragments.
149//
150
Evan Chenga8e29892007-01-19 07:51:42 +0000151// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
152// so_imm_neg def below.
153def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000155}]>;
156
157// so_imm_not_XFORM - Return a so_imm value packed into the format described for
158// so_imm_not def below.
159def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000161}]>;
162
163// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
164def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000165 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000166 return v == 8 || v == 16 || v == 24;
167}]>;
168
169/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
170def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000171 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000172}]>;
173
174/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
175def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000176 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000177}]>;
178
Jim Grosbach64171712010-02-16 21:07:46 +0000179def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000180 PatLeaf<(imm), [{
181 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
182 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000183
Evan Chenga2515702007-03-19 07:09:02 +0000184def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000185 PatLeaf<(imm), [{
186 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
187 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000188
189// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
190def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000191 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000192}]>;
193
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000194/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
195/// e.g., 0xf000ffff
196def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000197 PatLeaf<(imm), [{
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000198 uint32_t v = (uint32_t)N->getZExtValue();
199 if (v == 0xffffffff)
200 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000201 // there can be 1's on either or both "outsides", all the "inside"
202 // bits must be 0's
203 unsigned int lsb = 0, msb = 31;
204 while (v & (1 << msb)) --msb;
205 while (v & (1 << lsb)) ++lsb;
206 for (unsigned int i = lsb; i <= msb; ++i) {
207 if (v & (1 << i))
208 return 0;
209 }
210 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000211}] > {
212 let PrintMethod = "printBitfieldInvMaskImmOperand";
213}
214
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000215/// Split a 32-bit immediate into two 16 bit parts.
216def lo16 : SDNodeXForm<imm, [{
217 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
218 MVT::i32);
219}]>;
220
221def hi16 : SDNodeXForm<imm, [{
222 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
223}]>;
224
225def lo16AllZero : PatLeaf<(i32 imm), [{
226 // Returns true if all low 16-bits are 0.
227 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000228}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000229
Jim Grosbach64171712010-02-16 21:07:46 +0000230/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000231/// [0.65535].
232def imm0_65535 : PatLeaf<(i32 imm), [{
233 return (uint32_t)N->getZExtValue() < 65536;
234}]>;
235
Evan Cheng37f25d92008-08-28 23:39:26 +0000236class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
237class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000238
Jim Grosbach0a145f32010-02-16 20:17:57 +0000239/// adde and sube predicates - True based on whether the carry flag output
240/// will be needed or not.
241def adde_dead_carry :
242 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
243 [{return !N->hasAnyUseOfValue(1);}]>;
244def sube_dead_carry :
245 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
246 [{return !N->hasAnyUseOfValue(1);}]>;
247def adde_live_carry :
248 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
249 [{return N->hasAnyUseOfValue(1);}]>;
250def sube_live_carry :
251 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
252 [{return N->hasAnyUseOfValue(1);}]>;
253
Evan Chenga8e29892007-01-19 07:51:42 +0000254//===----------------------------------------------------------------------===//
255// Operand Definitions.
256//
257
258// Branch target.
259def brtarget : Operand<OtherVT>;
260
Evan Chenga8e29892007-01-19 07:51:42 +0000261// A list of registers separated by comma. Used by load/store multiple.
262def reglist : Operand<i32> {
263 let PrintMethod = "printRegisterList";
264}
265
266// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
267def cpinst_operand : Operand<i32> {
268 let PrintMethod = "printCPInstOperand";
269}
270
271def jtblock_operand : Operand<i32> {
272 let PrintMethod = "printJTBlockOperand";
273}
Evan Cheng66ac5312009-07-25 00:33:29 +0000274def jt2block_operand : Operand<i32> {
275 let PrintMethod = "printJT2BlockOperand";
276}
Evan Chenga8e29892007-01-19 07:51:42 +0000277
278// Local PC labels.
279def pclabel : Operand<i32> {
280 let PrintMethod = "printPCLabel";
281}
282
283// shifter_operand operands: so_reg and so_imm.
284def so_reg : Operand<i32>, // reg reg imm
285 ComplexPattern<i32, 3, "SelectShifterOperandReg",
286 [shl,srl,sra,rotr]> {
287 let PrintMethod = "printSORegOperand";
288 let MIOperandInfo = (ops GPR, GPR, i32imm);
289}
290
291// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
292// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
293// represented in the imm field in the same 12-bit form that they are encoded
294// into so_imm instructions: the 8-bit immediate is the least significant bits
295// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
296def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000297 PatLeaf<(imm), [{
298 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
299 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000300 let PrintMethod = "printSOImmOperand";
301}
302
Evan Chengc70d1842007-03-20 08:11:30 +0000303// Break so_imm's up into two pieces. This handles immediates with up to 16
304// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
305// get the first/second pieces.
306def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000307 PatLeaf<(imm), [{
308 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
309 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000310 let PrintMethod = "printSOImm2PartOperand";
311}
312
313def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000314 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000316}]>;
317
318def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000319 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000321}]>;
322
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000323def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
324 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
325 }]> {
326 let PrintMethod = "printSOImm2PartOperand";
327}
328
329def so_neg_imm2part_1 : SDNodeXForm<imm, [{
330 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
331 return CurDAG->getTargetConstant(V, MVT::i32);
332}]>;
333
334def so_neg_imm2part_2 : SDNodeXForm<imm, [{
335 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
336 return CurDAG->getTargetConstant(V, MVT::i32);
337}]>;
338
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000339/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
340def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
341 return (int32_t)N->getZExtValue() < 32;
342}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000343
344// Define ARM specific addressing modes.
345
346// addrmode2 := reg +/- reg shop imm
347// addrmode2 := reg +/- imm12
348//
349def addrmode2 : Operand<i32>,
350 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
351 let PrintMethod = "printAddrMode2Operand";
352 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
353}
354
355def am2offset : Operand<i32>,
356 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
357 let PrintMethod = "printAddrMode2OffsetOperand";
358 let MIOperandInfo = (ops GPR, i32imm);
359}
360
361// addrmode3 := reg +/- reg
362// addrmode3 := reg +/- imm8
363//
364def addrmode3 : Operand<i32>,
365 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
366 let PrintMethod = "printAddrMode3Operand";
367 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
368}
369
370def am3offset : Operand<i32>,
371 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
372 let PrintMethod = "printAddrMode3OffsetOperand";
373 let MIOperandInfo = (ops GPR, i32imm);
374}
375
376// addrmode4 := reg, <mode|W>
377//
378def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000379 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000380 let PrintMethod = "printAddrMode4Operand";
381 let MIOperandInfo = (ops GPR, i32imm);
382}
383
384// addrmode5 := reg +/- imm8*4
385//
386def addrmode5 : Operand<i32>,
387 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
388 let PrintMethod = "printAddrMode5Operand";
389 let MIOperandInfo = (ops GPR, i32imm);
390}
391
Bob Wilson8b024a52009-07-01 23:16:05 +0000392// addrmode6 := reg with optional writeback
393//
394def addrmode6 : Operand<i32>,
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000395 ComplexPattern<i32, 4, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000396 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000397 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm, i32imm);
Bob Wilson8b024a52009-07-01 23:16:05 +0000398}
399
Evan Chenga8e29892007-01-19 07:51:42 +0000400// addrmodepc := pc + reg
401//
402def addrmodepc : Operand<i32>,
403 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
404 let PrintMethod = "printAddrModePCOperand";
405 let MIOperandInfo = (ops GPR, i32imm);
406}
407
Bob Wilson4f38b382009-08-21 21:58:55 +0000408def nohash_imm : Operand<i32> {
409 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000410}
411
Evan Chenga8e29892007-01-19 07:51:42 +0000412//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000413
Evan Cheng37f25d92008-08-28 23:39:26 +0000414include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000415
416//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000417// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000418//
419
Evan Cheng3924f782008-08-29 07:36:24 +0000420/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000421/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000422multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
423 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000424 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000425 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000426 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
427 let Inst{25} = 1;
428 }
Evan Chengedda31c2008-11-05 18:35:52 +0000429 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000430 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000431 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000432 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000433 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000434 let isCommutable = Commutable;
435 }
Evan Chengedda31c2008-11-05 18:35:52 +0000436 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000437 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000438 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
439 let Inst{25} = 0;
440 }
Evan Chenga8e29892007-01-19 07:51:42 +0000441}
442
Evan Cheng1e249e32009-06-25 20:59:23 +0000443/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000444/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000445let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000446multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
447 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000448 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000449 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000450 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000451 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000452 let Inst{25} = 1;
453 }
Evan Chengedda31c2008-11-05 18:35:52 +0000454 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000455 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000456 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
457 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000458 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000459 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000460 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000461 }
Evan Chengedda31c2008-11-05 18:35:52 +0000462 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000463 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000464 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000465 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000466 let Inst{25} = 0;
467 }
Evan Cheng071a2792007-09-11 19:55:27 +0000468}
Evan Chengc85e8322007-07-05 07:13:32 +0000469}
470
471/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000472/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000473/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000474let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000475multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
476 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000477 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000478 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000479 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000480 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000481 let Inst{25} = 1;
482 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000483 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000484 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000485 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000486 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000487 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000488 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000489 let isCommutable = Commutable;
490 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000491 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000492 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000493 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000494 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000495 let Inst{25} = 0;
496 }
Evan Cheng071a2792007-09-11 19:55:27 +0000497}
Evan Chenga8e29892007-01-19 07:51:42 +0000498}
499
Evan Chenga8e29892007-01-19 07:51:42 +0000500/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
501/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000502/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
503multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000504 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000505 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000506 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000507 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000508 let Inst{11-10} = 0b00;
509 let Inst{19-16} = 0b1111;
510 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000511 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000512 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000513 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000514 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000515 let Inst{19-16} = 0b1111;
516 }
Evan Chenga8e29892007-01-19 07:51:42 +0000517}
518
Johnny Chen2ec5e492010-02-22 21:50:40 +0000519multiclass AI_unary_rrot_np<bits<8> opcod, string opc> {
520 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
521 IIC_iUNAr, opc, "\t$dst, $src",
522 [/* For disassembly only; pattern left blank */]>,
523 Requires<[IsARM, HasV6]> {
524 let Inst{11-10} = 0b00;
525 let Inst{19-16} = 0b1111;
526 }
527 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
528 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
529 [/* For disassembly only; pattern left blank */]>,
530 Requires<[IsARM, HasV6]> {
531 let Inst{19-16} = 0b1111;
532 }
533}
534
Evan Chenga8e29892007-01-19 07:51:42 +0000535/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
536/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000537multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
538 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000539 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000540 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000541 Requires<[IsARM, HasV6]> {
542 let Inst{11-10} = 0b00;
543 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000544 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
545 i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000546 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000547 [(set GPR:$dst, (opnode GPR:$LHS,
548 (rotr GPR:$RHS, rot_imm:$rot)))]>,
549 Requires<[IsARM, HasV6]>;
550}
551
Johnny Chen2ec5e492010-02-22 21:50:40 +0000552// For disassembly only.
553multiclass AI_bin_rrot_np<bits<8> opcod, string opc> {
554 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
555 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
556 [/* For disassembly only; pattern left blank */]>,
557 Requires<[IsARM, HasV6]> {
558 let Inst{11-10} = 0b00;
559 }
560 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
561 i32imm:$rot),
562 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
563 [/* For disassembly only; pattern left blank */]>,
564 Requires<[IsARM, HasV6]>;
565}
566
Evan Cheng62674222009-06-25 23:34:10 +0000567/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
568let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000569multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
570 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000571 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000572 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000573 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000574 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000575 let Inst{25} = 1;
576 }
Evan Cheng62674222009-06-25 23:34:10 +0000577 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000578 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000579 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000580 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000581 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000582 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000583 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000584 }
Evan Cheng62674222009-06-25 23:34:10 +0000585 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000586 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000587 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000588 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000589 let Inst{25} = 0;
590 }
Jim Grosbache5165492009-11-09 00:11:35 +0000591}
592// Carry setting variants
593let Defs = [CPSR] in {
594multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
595 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000596 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000597 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000598 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000599 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000600 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000601 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000602 }
Evan Cheng62674222009-06-25 23:34:10 +0000603 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000604 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000605 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000606 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000607 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000608 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000609 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000610 }
Evan Cheng62674222009-06-25 23:34:10 +0000611 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000612 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000613 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000614 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000615 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000616 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000617 }
Evan Cheng071a2792007-09-11 19:55:27 +0000618}
Evan Chengc85e8322007-07-05 07:13:32 +0000619}
Jim Grosbache5165492009-11-09 00:11:35 +0000620}
Evan Chengc85e8322007-07-05 07:13:32 +0000621
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000622//===----------------------------------------------------------------------===//
623// Instructions
624//===----------------------------------------------------------------------===//
625
Evan Chenga8e29892007-01-19 07:51:42 +0000626//===----------------------------------------------------------------------===//
627// Miscellaneous Instructions.
628//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000629
Evan Chenga8e29892007-01-19 07:51:42 +0000630/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
631/// the function. The first operand is the ID# for this instruction, the second
632/// is the index into the MachineConstantPool that this is, the third is the
633/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000634let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000635def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000636PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000637 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000638 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000639
Jim Grosbach4642ad32010-02-22 23:10:38 +0000640// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
641// from removing one half of the matched pairs. That breaks PEI, which assumes
642// these will always be in pairs, and asserts if it finds otherwise. Better way?
643let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000644def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000645PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000646 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000647 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000648
Jim Grosbach64171712010-02-16 21:07:46 +0000649def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000650PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000651 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000652 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000653}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000654
Johnny Chenf4d81052010-02-12 22:53:19 +0000655def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000656 [/* For disassembly only; pattern left blank */]>,
657 Requires<[IsARM, HasV6T2]> {
658 let Inst{27-16} = 0b001100100000;
659 let Inst{7-0} = 0b00000000;
660}
661
Johnny Chenf4d81052010-02-12 22:53:19 +0000662def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
663 [/* For disassembly only; pattern left blank */]>,
664 Requires<[IsARM, HasV6T2]> {
665 let Inst{27-16} = 0b001100100000;
666 let Inst{7-0} = 0b00000001;
667}
668
669def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
670 [/* For disassembly only; pattern left blank */]>,
671 Requires<[IsARM, HasV6T2]> {
672 let Inst{27-16} = 0b001100100000;
673 let Inst{7-0} = 0b00000010;
674}
675
676def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
677 [/* For disassembly only; pattern left blank */]>,
678 Requires<[IsARM, HasV6T2]> {
679 let Inst{27-16} = 0b001100100000;
680 let Inst{7-0} = 0b00000011;
681}
682
Johnny Chen2ec5e492010-02-22 21:50:40 +0000683def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
684 "\t$dst, $a, $b",
685 [/* For disassembly only; pattern left blank */]>,
686 Requires<[IsARM, HasV6]> {
687 let Inst{27-20} = 0b01101000;
688 let Inst{7-4} = 0b1011;
689}
690
Johnny Chenf4d81052010-02-12 22:53:19 +0000691def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
692 [/* For disassembly only; pattern left blank */]>,
693 Requires<[IsARM, HasV6T2]> {
694 let Inst{27-16} = 0b001100100000;
695 let Inst{7-0} = 0b00000100;
696}
697
Johnny Chenc6f7b272010-02-11 18:12:29 +0000698// The i32imm operand $val can be used by a debugger to store more information
699// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000700def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000701 [/* For disassembly only; pattern left blank */]>,
702 Requires<[IsARM]> {
703 let Inst{27-20} = 0b00010010;
704 let Inst{7-4} = 0b0111;
705}
706
Johnny Chenb98e1602010-02-12 18:55:33 +0000707// Change Processor State is a system instruction -- for disassembly only.
708// The singleton $opt operand contains the following information:
709// opt{4-0} = mode from Inst{4-0}
710// opt{5} = changemode from Inst{17}
711// opt{8-6} = AIF from Inst{8-6}
712// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chenf4d81052010-02-12 22:53:19 +0000713def CPS : AXI<(outs),(ins i32imm:$opt), MiscFrm, NoItinerary, "cps${opt:cps}",
Johnny Chenb98e1602010-02-12 18:55:33 +0000714 [/* For disassembly only; pattern left blank */]>,
715 Requires<[IsARM]> {
716 let Inst{31-28} = 0b1111;
717 let Inst{27-20} = 0b00010000;
718 let Inst{16} = 0;
719 let Inst{5} = 0;
720}
721
Johnny Chenb92a23f2010-02-21 04:42:01 +0000722// Preload signals the memory system of possible future data/instruction access.
723// These are for disassembly only.
724multiclass APreLoad<bit data, bit read, string opc> {
725
726 def i : AXI<(outs), (ins GPR:$base, i32imm:$imm), MiscFrm, NoItinerary,
727 !strconcat(opc, "\t[$base, $imm]"), []> {
728 let Inst{31-26} = 0b111101;
729 let Inst{25} = 0; // 0 for immediate form
730 let Inst{24} = data;
731 let Inst{22} = read;
732 let Inst{21-20} = 0b01;
733 }
734
735 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
736 !strconcat(opc, "\t$addr"), []> {
737 let Inst{31-26} = 0b111101;
738 let Inst{25} = 1; // 1 for register form
739 let Inst{24} = data;
740 let Inst{22} = read;
741 let Inst{21-20} = 0b01;
742 let Inst{4} = 0;
743 }
744}
745
746defm PLD : APreLoad<1, 1, "pld">;
747defm PLDW : APreLoad<1, 0, "pldw">;
748defm PLI : APreLoad<0, 1, "pli">;
749
Johnny Chena1e76212010-02-13 02:51:09 +0000750def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
751 [/* For disassembly only; pattern left blank */]>,
752 Requires<[IsARM]> {
753 let Inst{31-28} = 0b1111;
754 let Inst{27-20} = 0b00010000;
755 let Inst{16} = 1;
756 let Inst{9} = 1;
757 let Inst{7-4} = 0b0000;
758}
759
760def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
761 [/* For disassembly only; pattern left blank */]>,
762 Requires<[IsARM]> {
763 let Inst{31-28} = 0b1111;
764 let Inst{27-20} = 0b00010000;
765 let Inst{16} = 1;
766 let Inst{9} = 0;
767 let Inst{7-4} = 0b0000;
768}
769
Johnny Chenf4d81052010-02-12 22:53:19 +0000770def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000771 [/* For disassembly only; pattern left blank */]>,
772 Requires<[IsARM, HasV7]> {
773 let Inst{27-16} = 0b001100100000;
774 let Inst{7-4} = 0b1111;
775}
776
Johnny Chenba6e0332010-02-11 17:14:31 +0000777// A5.4 Permanently UNDEFINED instructions.
Johnny Chenf4d81052010-02-12 22:53:19 +0000778def TRAP : AI<(outs), (ins), MiscFrm, NoItinerary, "trap", "",
Johnny Chenba6e0332010-02-11 17:14:31 +0000779 [/* For disassembly only; pattern left blank */]>,
780 Requires<[IsARM]> {
781 let Inst{27-25} = 0b011;
782 let Inst{24-20} = 0b11111;
783 let Inst{7-5} = 0b111;
784 let Inst{4} = 0b1;
785}
786
Evan Cheng12c3a532008-11-06 17:48:05 +0000787// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000788let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000789def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000790 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000791 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000792
Evan Cheng325474e2008-01-07 23:56:57 +0000793let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000794def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000795 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000796 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000797
Evan Chengd87293c2008-11-06 08:47:38 +0000798def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000799 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000800 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
801
Evan Chengd87293c2008-11-06 08:47:38 +0000802def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000803 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000804 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
805
Evan Chengd87293c2008-11-06 08:47:38 +0000806def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000807 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000808 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
809
Evan Chengd87293c2008-11-06 08:47:38 +0000810def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000811 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000812 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
813}
Chris Lattner13c63102008-01-06 05:55:01 +0000814let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000815def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000816 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000817 [(store GPR:$src, addrmodepc:$addr)]>;
818
Evan Chengd87293c2008-11-06 08:47:38 +0000819def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000820 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000821 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
822
Evan Chengd87293c2008-11-06 08:47:38 +0000823def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000824 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000825 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
826}
Evan Cheng12c3a532008-11-06 17:48:05 +0000827} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000828
Evan Chenge07715c2009-06-23 05:25:29 +0000829
830// LEApcrel - Load a pc-relative address into a register without offending the
831// assembler.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000832def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000833 Pseudo, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +0000834 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
835 "${:private}PCRELL${:uid}+8))\n"),
836 !strconcat("${:private}PCRELL${:uid}:\n\t",
837 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenge07715c2009-06-23 05:25:29 +0000838 []>;
839
Evan Cheng023dd3f2009-06-24 23:14:45 +0000840def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000841 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000842 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000843 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000844 "(${label}_${id}-(",
Evan Chengeadf0492009-07-22 22:03:29 +0000845 "${:private}PCRELL${:uid}+8))\n"),
846 !strconcat("${:private}PCRELL${:uid}:\n\t",
Jim Grosbach80dc1162010-02-16 21:23:02 +0000847 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000848 []> {
849 let Inst{25} = 1;
850}
Evan Chenge07715c2009-06-23 05:25:29 +0000851
Evan Chenga8e29892007-01-19 07:51:42 +0000852//===----------------------------------------------------------------------===//
853// Control Flow Instructions.
854//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000855
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000856let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
857 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +0000858 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000859 "bx", "\tlr", [(ARMretflag)]>,
860 Requires<[IsARM, HasV4T]> {
861 let Inst{3-0} = 0b1110;
862 let Inst{7-4} = 0b0001;
863 let Inst{19-8} = 0b111111111111;
864 let Inst{27-20} = 0b00010010;
865 }
866
867 // ARMV4 only
868 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
869 "mov", "\tpc, lr", [(ARMretflag)]>,
870 Requires<[IsARM, NoV4T]> {
871 let Inst{11-0} = 0b000000001110;
872 let Inst{15-12} = 0b1111;
873 let Inst{19-16} = 0b0000;
874 let Inst{27-20} = 0b00011010;
875 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000876}
Rafael Espindola27185192006-09-29 21:20:16 +0000877
Bob Wilson04ea6e52009-10-28 00:37:03 +0000878// Indirect branches
879let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000880 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000881 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000882 [(brind GPR:$dst)]>,
883 Requires<[IsARM, HasV4T]> {
Bob Wilson04ea6e52009-10-28 00:37:03 +0000884 let Inst{7-4} = 0b0001;
885 let Inst{19-8} = 0b111111111111;
886 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000887 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000888 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000889
890 // ARMV4 only
891 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
892 [(brind GPR:$dst)]>,
893 Requires<[IsARM, NoV4T]> {
894 let Inst{11-4} = 0b00000000;
895 let Inst{15-12} = 0b1111;
896 let Inst{19-16} = 0b0000;
897 let Inst{27-20} = 0b00011010;
898 let Inst{31-28} = 0b1110;
899 }
Bob Wilson04ea6e52009-10-28 00:37:03 +0000900}
901
Evan Chenga8e29892007-01-19 07:51:42 +0000902// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000903// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000904let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
905 hasExtraDefRegAllocReq = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000906 def LDM_RET : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000907 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +0000908 LdStMulFrm, IIC_Br, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000909 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000910
Bob Wilson54fc1242009-06-22 21:01:46 +0000911// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000912let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000913 Defs = [R0, R1, R2, R3, R12, LR,
914 D0, D1, D2, D3, D4, D5, D6, D7,
915 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000916 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000917 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000918 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000919 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000920 Requires<[IsARM, IsNotDarwin]> {
921 let Inst{31-28} = 0b1110;
922 }
Evan Cheng277f0742007-06-19 21:05:09 +0000923
Evan Cheng12c3a532008-11-06 17:48:05 +0000924 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000925 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000926 [(ARMcall_pred tglobaladdr:$func)]>,
927 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000928
Evan Chenga8e29892007-01-19 07:51:42 +0000929 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000930 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000931 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000932 [(ARMcall GPR:$func)]>,
933 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000934 let Inst{7-4} = 0b0011;
935 let Inst{19-8} = 0b111111111111;
936 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000937 }
938
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000939 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000940 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
941 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000942 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000943 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000944 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000945 let Inst{7-4} = 0b0001;
946 let Inst{19-8} = 0b111111111111;
947 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000948 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000949
950 // ARMv4
951 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
952 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
953 [(ARMcall_nolink tGPR:$func)]>,
954 Requires<[IsARM, NoV4T, IsNotDarwin]> {
955 let Inst{11-4} = 0b00000000;
956 let Inst{15-12} = 0b1111;
957 let Inst{19-16} = 0b0000;
958 let Inst{27-20} = 0b00011010;
959 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000960}
961
962// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000963let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000964 Defs = [R0, R1, R2, R3, R9, R12, LR,
965 D0, D1, D2, D3, D4, D5, D6, D7,
966 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000967 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000968 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000969 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000970 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
971 let Inst{31-28} = 0b1110;
972 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000973
974 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000975 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000976 [(ARMcall_pred tglobaladdr:$func)]>,
977 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000978
979 // ARMv5T and above
980 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000981 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000982 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
983 let Inst{7-4} = 0b0011;
984 let Inst{19-8} = 0b111111111111;
985 let Inst{27-20} = 0b00010010;
986 }
987
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000988 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000989 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
990 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000991 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000992 [(ARMcall_nolink tGPR:$func)]>,
993 Requires<[IsARM, HasV4T, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000994 let Inst{7-4} = 0b0001;
995 let Inst{19-8} = 0b111111111111;
996 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000997 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000998
999 // ARMv4
1000 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1001 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1002 [(ARMcall_nolink tGPR:$func)]>,
1003 Requires<[IsARM, NoV4T, IsDarwin]> {
1004 let Inst{11-4} = 0b00000000;
1005 let Inst{15-12} = 0b1111;
1006 let Inst{19-16} = 0b0000;
1007 let Inst{27-20} = 0b00011010;
1008 }
Rafael Espindola35574632006-07-18 17:00:30 +00001009}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001010
David Goodwin1a8f36e2009-08-12 18:31:53 +00001011let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001012 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001013 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001014 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001015 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001016 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001017
Owen Anderson20ab2902007-11-12 07:39:39 +00001018 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001019 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001020 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001021 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001022 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001023 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001024 let Inst{20} = 0; // S Bit
1025 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001026 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001027 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001028 def BR_JTm : JTI<(outs),
1029 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001030 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001031 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1032 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001033 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001034 let Inst{20} = 1; // L bit
1035 let Inst{21} = 0; // W bit
1036 let Inst{22} = 0; // B bit
1037 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001038 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001039 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001040 def BR_JTadd : JTI<(outs),
1041 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +00001042 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001043 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1044 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001045 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001046 let Inst{20} = 0; // S bit
1047 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001048 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001049 }
1050 } // isNotDuplicable = 1, isIndirectBranch = 1
1051 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001052
Evan Chengc85e8322007-07-05 07:13:32 +00001053 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001054 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001055 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001056 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001057 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001058}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001059
Johnny Chena1e76212010-02-13 02:51:09 +00001060// Branch and Exchange Jazelle -- for disassembly only
1061def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1062 [/* For disassembly only; pattern left blank */]> {
1063 let Inst{23-20} = 0b0010;
1064 //let Inst{19-8} = 0xfff;
1065 let Inst{7-4} = 0b0010;
1066}
1067
Johnny Chen0296f3e2010-02-16 21:59:54 +00001068// Secure Monitor Call is a system instruction -- for disassembly only
1069def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1070 [/* For disassembly only; pattern left blank */]> {
1071 let Inst{23-20} = 0b0110;
1072 let Inst{7-4} = 0b0111;
1073}
1074
Johnny Chen64dfb782010-02-16 20:04:27 +00001075// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001076let isCall = 1 in {
1077def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
1078 [/* For disassembly only; pattern left blank */]>;
1079}
1080
Johnny Chenfb566792010-02-17 21:39:10 +00001081// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001082def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1083 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001084 [/* For disassembly only; pattern left blank */]> {
1085 let Inst{31-28} = 0b1111;
1086 let Inst{22-20} = 0b110; // W = 1
1087}
1088
1089def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1090 NoItinerary, "srs${addr:submode}\tsp, $mode",
1091 [/* For disassembly only; pattern left blank */]> {
1092 let Inst{31-28} = 0b1111;
1093 let Inst{22-20} = 0b100; // W = 0
1094}
1095
Johnny Chenfb566792010-02-17 21:39:10 +00001096// Return From Exception is a system instruction -- for disassembly only
1097def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1098 NoItinerary, "rfe${addr:submode}\t$base!",
1099 [/* For disassembly only; pattern left blank */]> {
1100 let Inst{31-28} = 0b1111;
1101 let Inst{22-20} = 0b011; // W = 1
1102}
1103
1104def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1105 NoItinerary, "rfe${addr:submode}\t$base",
1106 [/* For disassembly only; pattern left blank */]> {
1107 let Inst{31-28} = 0b1111;
1108 let Inst{22-20} = 0b001; // W = 0
1109}
1110
Evan Chenga8e29892007-01-19 07:51:42 +00001111//===----------------------------------------------------------------------===//
1112// Load / store Instructions.
1113//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001114
Evan Chenga8e29892007-01-19 07:51:42 +00001115// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001116let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001117def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001118 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001119 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001120
Evan Chengfa775d02007-03-19 07:20:03 +00001121// Special LDR for loads from non-pc-relative constpools.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001122let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001123def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +00001124 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +00001125
Evan Chenga8e29892007-01-19 07:51:42 +00001126// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001127def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001128 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001129 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001130
Jim Grosbach64171712010-02-16 21:07:46 +00001131def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001132 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001133 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001134
Evan Chenga8e29892007-01-19 07:51:42 +00001135// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001136def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001137 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001138 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001139
David Goodwin5d598aa2009-08-19 18:00:44 +00001140def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001141 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001142 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001143
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001144let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001145// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001146def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001147 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001148 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001149
Evan Chenga8e29892007-01-19 07:51:42 +00001150// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001151def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001152 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001153 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001154
Evan Chengd87293c2008-11-06 08:47:38 +00001155def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001156 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001157 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001158
Evan Chengd87293c2008-11-06 08:47:38 +00001159def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001160 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001161 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001162
Evan Chengd87293c2008-11-06 08:47:38 +00001163def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001164 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001165 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001166
Evan Chengd87293c2008-11-06 08:47:38 +00001167def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001168 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001169 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001170
Evan Chengd87293c2008-11-06 08:47:38 +00001171def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001172 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001173 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001174
Evan Chengd87293c2008-11-06 08:47:38 +00001175def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001176 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001177 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001178
Evan Chengd87293c2008-11-06 08:47:38 +00001179def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001180 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001181 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001182
Evan Chengd87293c2008-11-06 08:47:38 +00001183def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001184 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001185 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001186
Evan Chengd87293c2008-11-06 08:47:38 +00001187def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001188 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001189 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001190
1191// For disassembly only
1192def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1193 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadr,
1194 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1195 Requires<[IsARM, HasV5TE]>;
1196
1197// For disassembly only
1198def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
1199 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadr,
1200 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1201 Requires<[IsARM, HasV5TE]>;
1202
Chris Lattner9b37aaf2008-01-10 05:12:37 +00001203}
Evan Chenga8e29892007-01-19 07:51:42 +00001204
Johnny Chenadb561d2010-02-18 03:27:42 +00001205// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001206
1207def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1208 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1209 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1210 let Inst{21} = 1; // overwrite
1211}
1212
1213def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Johnny Chenadb561d2010-02-18 03:27:42 +00001214 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1215 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1216 let Inst{21} = 1; // overwrite
1217}
1218
1219def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
1220 (ins GPR:$base,am2offset:$offset), LdMiscFrm, IIC_iLoadru,
1221 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1222 let Inst{21} = 1; // overwrite
1223}
1224
1225def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
1226 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1227 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1228 let Inst{21} = 1; // overwrite
1229}
1230
1231def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
1232 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
1233 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001234 let Inst{21} = 1; // overwrite
1235}
1236
Evan Chenga8e29892007-01-19 07:51:42 +00001237// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001238def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001239 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001240 [(store GPR:$src, addrmode2:$addr)]>;
1241
1242// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001243def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1244 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001245 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1246
David Goodwin5d598aa2009-08-19 18:00:44 +00001247def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001248 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001249 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1250
1251// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001252let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001253def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001254 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001255 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001256
1257// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001258def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001259 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001260 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001261 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001262 [(set GPR:$base_wb,
1263 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1264
Evan Chengd87293c2008-11-06 08:47:38 +00001265def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001266 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001267 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001268 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001269 [(set GPR:$base_wb,
1270 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1271
Evan Chengd87293c2008-11-06 08:47:38 +00001272def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001273 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001274 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001275 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001276 [(set GPR:$base_wb,
1277 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1278
Evan Chengd87293c2008-11-06 08:47:38 +00001279def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001280 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001281 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001282 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001283 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1284 GPR:$base, am3offset:$offset))]>;
1285
Evan Chengd87293c2008-11-06 08:47:38 +00001286def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001287 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001288 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001289 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001290 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1291 GPR:$base, am2offset:$offset))]>;
1292
Evan Chengd87293c2008-11-06 08:47:38 +00001293def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001294 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001295 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001296 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001297 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1298 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001299
Johnny Chen39a4bb32010-02-18 22:31:18 +00001300// For disassembly only
1301def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1302 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1303 StMiscFrm, IIC_iStoreru,
1304 "strd", "\t$src1, $src2, [$base, $offset]!",
1305 "$base = $base_wb", []>;
1306
1307// For disassembly only
1308def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1309 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
1310 StMiscFrm, IIC_iStoreru,
1311 "strd", "\t$src1, $src2, [$base], $offset",
1312 "$base = $base_wb", []>;
1313
Johnny Chenad4df4c2010-03-01 19:22:00 +00001314// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001315
1316def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001317 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001318 StFrm, IIC_iStoreru,
1319 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1320 [/* For disassembly only; pattern left blank */]> {
1321 let Inst{21} = 1; // overwrite
1322}
1323
1324def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001325 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001326 StFrm, IIC_iStoreru,
1327 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1328 [/* For disassembly only; pattern left blank */]> {
1329 let Inst{21} = 1; // overwrite
1330}
1331
Johnny Chenad4df4c2010-03-01 19:22:00 +00001332def STRHT: AI3sthpo<(outs GPR:$base_wb),
1333 (ins GPR:$src, GPR:$base,am3offset:$offset),
1334 StMiscFrm, IIC_iStoreru,
1335 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1336 [/* For disassembly only; pattern left blank */]> {
1337 let Inst{21} = 1; // overwrite
1338}
1339
Evan Chenga8e29892007-01-19 07:51:42 +00001340//===----------------------------------------------------------------------===//
1341// Load / store multiple Instructions.
1342//
1343
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001344let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001345def LDM : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001346 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +00001347 LdStMulFrm, IIC_iLoadm, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +00001348 []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001349
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001350let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001351def STM : AXI4st<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001352 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +00001353 LdStMulFrm, IIC_iStorem, "stm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +00001354 []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001355
1356//===----------------------------------------------------------------------===//
1357// Move Instructions.
1358//
1359
Evan Chengcd799b92009-06-12 20:46:18 +00001360let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001361def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001362 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001363 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001364 let Inst{25} = 0;
1365}
1366
Jim Grosbach64171712010-02-16 21:07:46 +00001367def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001368 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001369 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001370 let Inst{25} = 0;
1371}
Evan Chenga2515702007-03-19 07:09:02 +00001372
Evan Chengb3379fb2009-02-05 08:42:55 +00001373let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001374def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001375 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001376 let Inst{25} = 1;
1377}
1378
1379let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001380def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001381 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001382 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001383 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001384 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001385 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001386 let Inst{25} = 1;
1387}
1388
Evan Cheng5adb66a2009-09-28 09:14:39 +00001389let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001390def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1391 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001392 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001393 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001394 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001395 lo16AllZero:$imm))]>, UnaryDP,
1396 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001397 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001398 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001399}
Evan Cheng13ab0202007-07-10 18:08:01 +00001400
Evan Cheng20956592009-10-21 08:15:52 +00001401def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1402 Requires<[IsARM, HasV6T2]>;
1403
David Goodwinca01a8d2009-09-01 18:32:09 +00001404let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001405def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001406 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001407 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001408
1409// These aren't really mov instructions, but we have to define them this way
1410// due to flag operands.
1411
Evan Cheng071a2792007-09-11 19:55:27 +00001412let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001413def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001414 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001415 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001416def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001417 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001418 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001419}
Evan Chenga8e29892007-01-19 07:51:42 +00001420
Evan Chenga8e29892007-01-19 07:51:42 +00001421//===----------------------------------------------------------------------===//
1422// Extend Instructions.
1423//
1424
1425// Sign extenders
1426
Evan Cheng97f48c32008-11-06 22:15:19 +00001427defm SXTB : AI_unary_rrot<0b01101010,
1428 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1429defm SXTH : AI_unary_rrot<0b01101011,
1430 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001431
Evan Cheng97f48c32008-11-06 22:15:19 +00001432defm SXTAB : AI_bin_rrot<0b01101010,
1433 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1434defm SXTAH : AI_bin_rrot<0b01101011,
1435 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001436
Johnny Chen2ec5e492010-02-22 21:50:40 +00001437// For disassembly only
1438defm SXTB16 : AI_unary_rrot_np<0b01101000, "sxtb16">;
1439
1440// For disassembly only
1441defm SXTAB16 : AI_bin_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001442
1443// Zero extenders
1444
1445let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001446defm UXTB : AI_unary_rrot<0b01101110,
1447 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1448defm UXTH : AI_unary_rrot<0b01101111,
1449 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1450defm UXTB16 : AI_unary_rrot<0b01101100,
1451 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001452
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001453def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001454 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001455def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001456 (UXTB16r_rot GPR:$Src, 8)>;
1457
Evan Cheng97f48c32008-11-06 22:15:19 +00001458defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001459 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001460defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001461 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001462}
1463
Evan Chenga8e29892007-01-19 07:51:42 +00001464// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001465// For disassembly only
1466defm UXTAB16 : AI_bin_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001467
Evan Chenga8e29892007-01-19 07:51:42 +00001468
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001469def SBFX : I<(outs GPR:$dst),
1470 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1471 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001472 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001473 Requires<[IsARM, HasV6T2]> {
1474 let Inst{27-21} = 0b0111101;
1475 let Inst{6-4} = 0b101;
1476}
1477
1478def UBFX : I<(outs GPR:$dst),
1479 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1480 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001481 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001482 Requires<[IsARM, HasV6T2]> {
1483 let Inst{27-21} = 0b0111111;
1484 let Inst{6-4} = 0b101;
1485}
1486
Evan Chenga8e29892007-01-19 07:51:42 +00001487//===----------------------------------------------------------------------===//
1488// Arithmetic Instructions.
1489//
1490
Jim Grosbach26421962008-10-14 20:36:24 +00001491defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001492 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001493defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001494 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001495
Evan Chengc85e8322007-07-05 07:13:32 +00001496// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001497defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1498 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1499defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001500 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001501
Evan Cheng62674222009-06-25 23:34:10 +00001502defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001503 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001504defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001505 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001506defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001507 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001508defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001509 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001510
Evan Chengc85e8322007-07-05 07:13:32 +00001511// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001512def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001513 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001514 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1515 let Inst{25} = 1;
1516}
Evan Cheng13ab0202007-07-10 18:08:01 +00001517
Evan Chengedda31c2008-11-05 18:35:52 +00001518def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001519 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001520 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001521 let Inst{25} = 0;
1522}
Evan Chengc85e8322007-07-05 07:13:32 +00001523
1524// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001525let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001526def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001527 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001528 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001529 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001530 let Inst{25} = 1;
1531}
Evan Chengedda31c2008-11-05 18:35:52 +00001532def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001533 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001534 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001535 let Inst{20} = 1;
1536 let Inst{25} = 0;
1537}
Evan Cheng071a2792007-09-11 19:55:27 +00001538}
Evan Chengc85e8322007-07-05 07:13:32 +00001539
Evan Cheng62674222009-06-25 23:34:10 +00001540let Uses = [CPSR] in {
1541def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001542 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001543 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1544 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001545 let Inst{25} = 1;
1546}
Evan Cheng62674222009-06-25 23:34:10 +00001547def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001548 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001549 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1550 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001551 let Inst{25} = 0;
1552}
Evan Cheng62674222009-06-25 23:34:10 +00001553}
1554
1555// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001556let Defs = [CPSR], Uses = [CPSR] in {
1557def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001558 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001559 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1560 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001561 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001562 let Inst{25} = 1;
1563}
Evan Cheng1e249e32009-06-25 20:59:23 +00001564def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001565 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001566 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1567 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001568 let Inst{20} = 1;
1569 let Inst{25} = 0;
1570}
Evan Cheng071a2792007-09-11 19:55:27 +00001571}
Evan Cheng2c614c52007-06-06 10:17:05 +00001572
Evan Chenga8e29892007-01-19 07:51:42 +00001573// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1574def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1575 (SUBri GPR:$src, so_imm_neg:$imm)>;
1576
1577//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1578// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1579//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1580// (SBCri GPR:$src, so_imm_neg:$imm)>;
1581
1582// Note: These are implemented in C++ code, because they have to generate
1583// ADD/SUBrs instructions, which use a complex pattern that a xform function
1584// cannot produce.
1585// (mul X, 2^n+1) -> (add (X << n), X)
1586// (mul X, 2^n-1) -> (rsb X, (X << n))
1587
Johnny Chen667d1272010-02-22 18:50:54 +00001588// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00001589// GPR:$dst = GPR:$a op GPR:$b
Johnny Chen667d1272010-02-22 18:50:54 +00001590class AAI<bits<8> op27_20, bits<4> op7_4, string opc>
Johnny Chen2faf3912010-02-14 06:32:20 +00001591 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Bob Wilson7dc97472010-02-15 23:43:47 +00001592 opc, "\t$dst, $a, $b",
1593 [/* For disassembly only; pattern left blank */]> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001594 let Inst{27-20} = op27_20;
1595 let Inst{7-4} = op7_4;
1596}
1597
Johnny Chen667d1272010-02-22 18:50:54 +00001598// Saturating add/subtract -- for disassembly only
1599
1600def QADD : AAI<0b00010000, 0b0101, "qadd">;
1601def QADD16 : AAI<0b01100010, 0b0001, "qadd16">;
1602def QADD8 : AAI<0b01100010, 0b1001, "qadd8">;
1603def QASX : AAI<0b01100010, 0b0011, "qasx">;
1604def QDADD : AAI<0b00010100, 0b0101, "qdadd">;
1605def QDSUB : AAI<0b00010110, 0b0101, "qdsub">;
1606def QSAX : AAI<0b01100010, 0b0101, "qsax">;
1607def QSUB : AAI<0b00010010, 0b0101, "qsub">;
1608def QSUB16 : AAI<0b01100010, 0b0111, "qsub16">;
1609def QSUB8 : AAI<0b01100010, 0b1111, "qsub8">;
1610def UQADD16 : AAI<0b01100110, 0b0001, "uqadd16">;
1611def UQADD8 : AAI<0b01100110, 0b1001, "uqadd8">;
1612def UQASX : AAI<0b01100110, 0b0011, "uqasx">;
1613def UQSAX : AAI<0b01100110, 0b0101, "uqsax">;
1614def UQSUB16 : AAI<0b01100110, 0b0111, "uqsub16">;
1615def UQSUB8 : AAI<0b01100110, 0b1111, "uqsub8">;
1616
1617// Signed/Unsigned add/subtract -- for disassembly only
1618
1619def SASX : AAI<0b01100001, 0b0011, "sasx">;
1620def SADD16 : AAI<0b01100001, 0b0001, "sadd16">;
1621def SADD8 : AAI<0b01100001, 0b1001, "sadd8">;
1622def SSAX : AAI<0b01100001, 0b0101, "ssax">;
1623def SSUB16 : AAI<0b01100001, 0b0111, "ssub16">;
1624def SSUB8 : AAI<0b01100001, 0b1111, "ssub8">;
1625def UASX : AAI<0b01100101, 0b0011, "uasx">;
1626def UADD16 : AAI<0b01100101, 0b0001, "uadd16">;
1627def UADD8 : AAI<0b01100101, 0b1001, "uadd8">;
1628def USAX : AAI<0b01100101, 0b0101, "usax">;
1629def USUB16 : AAI<0b01100101, 0b0111, "usub16">;
1630def USUB8 : AAI<0b01100101, 0b1111, "usub8">;
1631
1632// Signed/Unsigned halving add/subtract -- for disassembly only
1633
1634def SHASX : AAI<0b01100011, 0b0011, "shasx">;
1635def SHADD16 : AAI<0b01100011, 0b0001, "shadd16">;
1636def SHADD8 : AAI<0b01100011, 0b1001, "shadd8">;
1637def SHSAX : AAI<0b01100011, 0b0101, "shsax">;
1638def SHSUB16 : AAI<0b01100011, 0b0111, "shsub16">;
1639def SHSUB8 : AAI<0b01100011, 0b1111, "shsub8">;
1640def UHASX : AAI<0b01100111, 0b0011, "uhasx">;
1641def UHADD16 : AAI<0b01100111, 0b0001, "uhadd16">;
1642def UHADD8 : AAI<0b01100111, 0b1001, "uhadd8">;
1643def UHSAX : AAI<0b01100111, 0b0101, "uhsax">;
1644def UHSUB16 : AAI<0b01100111, 0b0111, "uhsub16">;
1645def UHSUB8 : AAI<0b01100111, 0b1111, "uhsub8">;
1646
Johnny Chenadc77332010-02-26 22:04:29 +00001647// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00001648
Johnny Chenadc77332010-02-26 22:04:29 +00001649def USAD8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Johnny Chen667d1272010-02-22 18:50:54 +00001650 MulFrm /* for convenience */, NoItinerary, "usad8",
1651 "\t$dst, $a, $b", []>,
1652 Requires<[IsARM, HasV6]> {
1653 let Inst{27-20} = 0b01111000;
1654 let Inst{15-12} = 0b1111;
1655 let Inst{7-4} = 0b0001;
1656}
1657def USADA8 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
1658 MulFrm /* for convenience */, NoItinerary, "usada8",
1659 "\t$dst, $a, $b, $acc", []>,
1660 Requires<[IsARM, HasV6]> {
1661 let Inst{27-20} = 0b01111000;
1662 let Inst{7-4} = 0b0001;
1663}
1664
1665// Signed/Unsigned saturate -- for disassembly only
1666
1667def SSATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001668 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001669 [/* For disassembly only; pattern left blank */]> {
1670 let Inst{27-21} = 0b0110101;
1671 let Inst{6-4} = 0b001;
1672}
1673
1674def SSATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001675 DPFrm, NoItinerary, "ssat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001676 [/* For disassembly only; pattern left blank */]> {
1677 let Inst{27-21} = 0b0110101;
1678 let Inst{6-4} = 0b101;
1679}
1680
1681def SSAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1682 NoItinerary, "ssat16", "\t$dst, $bit_pos, $a",
1683 [/* For disassembly only; pattern left blank */]> {
1684 let Inst{27-20} = 0b01101010;
1685 let Inst{7-4} = 0b0011;
1686}
1687
1688def USATlsl : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001689 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, lsl $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001690 [/* For disassembly only; pattern left blank */]> {
1691 let Inst{27-21} = 0b0110111;
1692 let Inst{6-4} = 0b001;
1693}
1694
1695def USATasr : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00001696 DPFrm, NoItinerary, "usat", "\t$dst, $bit_pos, $a, asr $shamt",
Johnny Chen667d1272010-02-22 18:50:54 +00001697 [/* For disassembly only; pattern left blank */]> {
1698 let Inst{27-21} = 0b0110111;
1699 let Inst{6-4} = 0b101;
1700}
1701
1702def USAT16 : AI<(outs GPR:$dst), (ins i32imm:$bit_pos, GPR:$a), DPFrm,
1703 NoItinerary, "usat16", "\t$dst, $bit_pos, $a",
1704 [/* For disassembly only; pattern left blank */]> {
1705 let Inst{27-20} = 0b01101110;
1706 let Inst{7-4} = 0b0011;
1707}
Evan Chenga8e29892007-01-19 07:51:42 +00001708
1709//===----------------------------------------------------------------------===//
1710// Bitwise Instructions.
1711//
1712
Jim Grosbach26421962008-10-14 20:36:24 +00001713defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001714 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001715defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001716 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001717defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001718 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001719defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001720 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001721
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001722def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001723 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001724 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001725 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1726 Requires<[IsARM, HasV6T2]> {
1727 let Inst{27-21} = 0b0111110;
1728 let Inst{6-0} = 0b0011111;
1729}
1730
Johnny Chenb2503c02010-02-17 06:31:48 +00001731// A8.6.18 BFI - Bitfield insert (Encoding A1)
1732// Added for disassembler with the pattern field purposely left blank.
1733def BFI : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
1734 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
1735 "bfi", "\t$dst, $src, $imm", "",
1736 [/* For disassembly only; pattern left blank */]>,
1737 Requires<[IsARM, HasV6T2]> {
1738 let Inst{27-21} = 0b0111110;
1739 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1740}
1741
David Goodwin5d598aa2009-08-19 18:00:44 +00001742def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001743 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001744 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001745 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001746 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001747}
Evan Chengedda31c2008-11-05 18:35:52 +00001748def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001749 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001750 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1751 let Inst{25} = 0;
1752}
Evan Chengb3379fb2009-02-05 08:42:55 +00001753let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001754def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001755 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001756 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1757 let Inst{25} = 1;
1758}
Evan Chenga8e29892007-01-19 07:51:42 +00001759
1760def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1761 (BICri GPR:$src, so_imm_not:$imm)>;
1762
1763//===----------------------------------------------------------------------===//
1764// Multiply Instructions.
1765//
1766
Evan Cheng8de898a2009-06-26 00:19:44 +00001767let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001768def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001769 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001770 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001771
Evan Chengfbc9d412008-11-06 01:21:28 +00001772def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001773 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001774 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001775
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001776def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001777 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001778 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1779 Requires<[IsARM, HasV6T2]>;
1780
Evan Chenga8e29892007-01-19 07:51:42 +00001781// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001782let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001783let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001784def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001785 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001786 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001787
Evan Chengfbc9d412008-11-06 01:21:28 +00001788def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001789 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001790 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001791}
Evan Chenga8e29892007-01-19 07:51:42 +00001792
1793// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001794def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001795 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001796 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001797
Evan Chengfbc9d412008-11-06 01:21:28 +00001798def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001799 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001800 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001801
Evan Chengfbc9d412008-11-06 01:21:28 +00001802def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001803 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001804 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001805 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001806} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001807
1808// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001809def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001810 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001811 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001812 Requires<[IsARM, HasV6]> {
1813 let Inst{7-4} = 0b0001;
1814 let Inst{15-12} = 0b1111;
1815}
Evan Cheng13ab0202007-07-10 18:08:01 +00001816
Johnny Chen2ec5e492010-02-22 21:50:40 +00001817def SMMULR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
1818 IIC_iMUL32, "smmulr", "\t$dst, $a, $b",
1819 [/* For disassembly only; pattern left blank */]>,
1820 Requires<[IsARM, HasV6]> {
1821 let Inst{7-4} = 0b0011; // R = 1
1822 let Inst{15-12} = 0b1111;
1823}
1824
Evan Chengfbc9d412008-11-06 01:21:28 +00001825def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001826 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001827 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001828 Requires<[IsARM, HasV6]> {
1829 let Inst{7-4} = 0b0001;
1830}
Evan Chenga8e29892007-01-19 07:51:42 +00001831
Johnny Chen2ec5e492010-02-22 21:50:40 +00001832def SMMLAR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1833 IIC_iMAC32, "smmlar", "\t$dst, $a, $b, $c",
1834 [/* For disassembly only; pattern left blank */]>,
1835 Requires<[IsARM, HasV6]> {
1836 let Inst{7-4} = 0b0011; // R = 1
1837}
Evan Chenga8e29892007-01-19 07:51:42 +00001838
Evan Chengfbc9d412008-11-06 01:21:28 +00001839def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001840 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001841 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001842 Requires<[IsARM, HasV6]> {
1843 let Inst{7-4} = 0b1101;
1844}
Evan Chenga8e29892007-01-19 07:51:42 +00001845
Johnny Chen2ec5e492010-02-22 21:50:40 +00001846def SMMLSR : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
1847 IIC_iMAC32, "smmlsr", "\t$dst, $a, $b, $c",
1848 [/* For disassembly only; pattern left blank */]>,
1849 Requires<[IsARM, HasV6]> {
1850 let Inst{7-4} = 0b1111; // R = 1
1851}
1852
Raul Herbster37fb5b12007-08-30 23:25:47 +00001853multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001854 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001855 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001856 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1857 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001858 Requires<[IsARM, HasV5TE]> {
1859 let Inst{5} = 0;
1860 let Inst{6} = 0;
1861 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001862
Evan Chengeb4f52e2008-11-06 03:35:07 +00001863 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001864 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001865 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001866 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001867 Requires<[IsARM, HasV5TE]> {
1868 let Inst{5} = 0;
1869 let Inst{6} = 1;
1870 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001871
Evan Chengeb4f52e2008-11-06 03:35:07 +00001872 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001873 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001874 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001875 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001876 Requires<[IsARM, HasV5TE]> {
1877 let Inst{5} = 1;
1878 let Inst{6} = 0;
1879 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001880
Evan Chengeb4f52e2008-11-06 03:35:07 +00001881 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001882 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001883 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1884 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001885 Requires<[IsARM, HasV5TE]> {
1886 let Inst{5} = 1;
1887 let Inst{6} = 1;
1888 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001889
Evan Chengeb4f52e2008-11-06 03:35:07 +00001890 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001891 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001892 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001893 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001894 Requires<[IsARM, HasV5TE]> {
1895 let Inst{5} = 1;
1896 let Inst{6} = 0;
1897 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001898
Evan Chengeb4f52e2008-11-06 03:35:07 +00001899 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001900 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001901 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001902 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001903 Requires<[IsARM, HasV5TE]> {
1904 let Inst{5} = 1;
1905 let Inst{6} = 1;
1906 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001907}
1908
Raul Herbster37fb5b12007-08-30 23:25:47 +00001909
1910multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001911 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001912 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001913 [(set GPR:$dst, (add GPR:$acc,
1914 (opnode (sext_inreg GPR:$a, i16),
1915 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001916 Requires<[IsARM, HasV5TE]> {
1917 let Inst{5} = 0;
1918 let Inst{6} = 0;
1919 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001920
Evan Chengeb4f52e2008-11-06 03:35:07 +00001921 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001922 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001923 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001924 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001925 Requires<[IsARM, HasV5TE]> {
1926 let Inst{5} = 0;
1927 let Inst{6} = 1;
1928 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001929
Evan Chengeb4f52e2008-11-06 03:35:07 +00001930 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001931 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001932 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001933 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001934 Requires<[IsARM, HasV5TE]> {
1935 let Inst{5} = 1;
1936 let Inst{6} = 0;
1937 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001938
Evan Chengeb4f52e2008-11-06 03:35:07 +00001939 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001940 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
1941 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1942 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001943 Requires<[IsARM, HasV5TE]> {
1944 let Inst{5} = 1;
1945 let Inst{6} = 1;
1946 }
Evan Chenga8e29892007-01-19 07:51:42 +00001947
Evan Chengeb4f52e2008-11-06 03:35:07 +00001948 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001949 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001950 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001951 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001952 Requires<[IsARM, HasV5TE]> {
1953 let Inst{5} = 0;
1954 let Inst{6} = 0;
1955 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001956
Evan Chengeb4f52e2008-11-06 03:35:07 +00001957 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001958 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001959 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001960 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001961 Requires<[IsARM, HasV5TE]> {
1962 let Inst{5} = 0;
1963 let Inst{6} = 1;
1964 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001965}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001966
Raul Herbster37fb5b12007-08-30 23:25:47 +00001967defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1968defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001969
Johnny Chen83498e52010-02-12 21:59:23 +00001970// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
1971def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1972 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
1973 [/* For disassembly only; pattern left blank */]>,
1974 Requires<[IsARM, HasV5TE]> {
1975 let Inst{5} = 0;
1976 let Inst{6} = 0;
1977}
1978
1979def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1980 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
1981 [/* For disassembly only; pattern left blank */]>,
1982 Requires<[IsARM, HasV5TE]> {
1983 let Inst{5} = 0;
1984 let Inst{6} = 1;
1985}
1986
1987def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1988 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
1989 [/* For disassembly only; pattern left blank */]>,
1990 Requires<[IsARM, HasV5TE]> {
1991 let Inst{5} = 1;
1992 let Inst{6} = 0;
1993}
1994
1995def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1996 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
1997 [/* For disassembly only; pattern left blank */]>,
1998 Requires<[IsARM, HasV5TE]> {
1999 let Inst{5} = 1;
2000 let Inst{6} = 1;
2001}
2002
Johnny Chen667d1272010-02-22 18:50:54 +00002003// Helper class for AI_smld -- for disassembly only
2004class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2005 InstrItinClass itin, string opc, string asm>
2006 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
2007 let Inst{4} = 1;
2008 let Inst{5} = swap;
2009 let Inst{6} = sub;
2010 let Inst{7} = 0;
2011 let Inst{21-20} = 0b00;
2012 let Inst{22} = long;
2013 let Inst{27-23} = 0b01110;
2014}
2015
2016multiclass AI_smld<bit sub, string opc> {
2017
2018 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2019 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b, $acc">;
2020
2021 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
2022 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b, $acc">;
2023
2024 def LD : AMulDualI<1, sub, 0, (outs GPR:$ldst,GPR:$hdst), (ins GPR:$a,GPR:$b),
2025 NoItinerary, !strconcat(opc, "ld"), "\t$ldst, $hdst, $a, $b">;
2026
2027 def LDX : AMulDualI<1, sub, 1, (outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
2028 NoItinerary, !strconcat(opc, "ldx"),"\t$ldst, $hdst, $a, $b">;
2029
2030}
2031
2032defm SMLA : AI_smld<0, "smla">;
2033defm SMLS : AI_smld<1, "smls">;
2034
Johnny Chen2ec5e492010-02-22 21:50:40 +00002035multiclass AI_sdml<bit sub, string opc> {
2036
2037 def D : AMulDualI<0, sub, 0, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2038 NoItinerary, !strconcat(opc, "d"), "\t$dst, $a, $b"> {
2039 let Inst{15-12} = 0b1111;
2040 }
2041
2042 def DX : AMulDualI<0, sub, 1, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
2043 NoItinerary, !strconcat(opc, "dx"), "\t$dst, $a, $b"> {
2044 let Inst{15-12} = 0b1111;
2045 }
2046
2047}
2048
2049defm SMUA : AI_sdml<0, "smua">;
2050defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002051
Evan Chenga8e29892007-01-19 07:51:42 +00002052//===----------------------------------------------------------------------===//
2053// Misc. Arithmetic Instructions.
2054//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002055
David Goodwin5d598aa2009-08-19 18:00:44 +00002056def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002057 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002058 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
2059 let Inst{7-4} = 0b0001;
2060 let Inst{11-8} = 0b1111;
2061 let Inst{19-16} = 0b1111;
2062}
Rafael Espindola199dd672006-10-17 13:13:23 +00002063
Jim Grosbach3482c802010-01-18 19:58:49 +00002064def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00002065 "rbit", "\t$dst, $src",
2066 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
2067 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00002068 let Inst{7-4} = 0b0011;
2069 let Inst{11-8} = 0b1111;
2070 let Inst{19-16} = 0b1111;
2071}
2072
David Goodwin5d598aa2009-08-19 18:00:44 +00002073def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002074 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00002075 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
2076 let Inst{7-4} = 0b0011;
2077 let Inst{11-8} = 0b1111;
2078 let Inst{19-16} = 0b1111;
2079}
Rafael Espindola199dd672006-10-17 13:13:23 +00002080
David Goodwin5d598aa2009-08-19 18:00:44 +00002081def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002082 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002083 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002084 (or (and (srl GPR:$src, (i32 8)), 0xFF),
2085 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
2086 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
2087 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002088 Requires<[IsARM, HasV6]> {
2089 let Inst{7-4} = 0b1011;
2090 let Inst{11-8} = 0b1111;
2091 let Inst{19-16} = 0b1111;
2092}
Rafael Espindola27185192006-09-29 21:20:16 +00002093
David Goodwin5d598aa2009-08-19 18:00:44 +00002094def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00002095 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00002096 [(set GPR:$dst,
2097 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002098 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
2099 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002100 Requires<[IsARM, HasV6]> {
2101 let Inst{7-4} = 0b1011;
2102 let Inst{11-8} = 0b1111;
2103 let Inst{19-16} = 0b1111;
2104}
Rafael Espindola27185192006-09-29 21:20:16 +00002105
Evan Cheng8b59db32008-11-07 01:41:35 +00002106def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
2107 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002108 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, lsl $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002109 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
2110 (and (shl GPR:$src2, (i32 imm:$shamt)),
2111 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00002112 Requires<[IsARM, HasV6]> {
2113 let Inst{6-4} = 0b001;
2114}
Rafael Espindola27185192006-09-29 21:20:16 +00002115
Evan Chenga8e29892007-01-19 07:51:42 +00002116// Alternate cases for PKHBT where identities eliminate some nodes.
2117def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
2118 (PKHBT GPR:$src1, GPR:$src2, 0)>;
2119def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
2120 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002121
Rafael Espindolaa2845842006-10-05 16:48:49 +00002122
Evan Cheng8b59db32008-11-07 01:41:35 +00002123def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
2124 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Johnny Chen7cfa51e2010-03-02 17:03:18 +00002125 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, asr $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00002126 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
2127 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00002128 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
2129 let Inst{6-4} = 0b101;
2130}
Rafael Espindola9e071f02006-10-02 19:30:56 +00002131
Evan Chenga8e29892007-01-19 07:51:42 +00002132// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2133// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002134def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00002135 (PKHTB GPR:$src1, GPR:$src2, 16)>;
2136def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
2137 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
2138 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002139
Evan Chenga8e29892007-01-19 07:51:42 +00002140//===----------------------------------------------------------------------===//
2141// Comparison Instructions...
2142//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002143
Jim Grosbach26421962008-10-14 20:36:24 +00002144defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00002145 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002146//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2147// Compare-to-zero still works out, just not the relationals
2148//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2149// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002150
Evan Chenga8e29892007-01-19 07:51:42 +00002151// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002152defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00002153 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002154defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00002155 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002156
David Goodwinc0309b42009-06-29 15:33:01 +00002157defm CMPz : AI1_cmp_irs<0b1010, "cmp",
2158 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2159defm CMNz : AI1_cmp_irs<0b1011, "cmn",
2160 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002161
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002162//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2163// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002164
David Goodwinc0309b42009-06-29 15:33:01 +00002165def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002166 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002167
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002168
Evan Chenga8e29892007-01-19 07:51:42 +00002169// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002170// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002171// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00002172def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00002173 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002174 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002175 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00002176 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002177 let Inst{25} = 0;
2178}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002179
Evan Chengd87293c2008-11-06 08:47:38 +00002180def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002181 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002182 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002183 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002184 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002185 let Inst{25} = 0;
2186}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002187
Evan Chengd87293c2008-11-06 08:47:38 +00002188def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002189 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002190 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002191 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002192 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002193 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002194}
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002195
Jim Grosbach3728e962009-12-10 00:11:09 +00002196//===----------------------------------------------------------------------===//
2197// Atomic operations intrinsics
2198//
2199
2200// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002201let hasSideEffects = 1 in {
2202def Int_MemBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002203 Pseudo, NoItinerary,
2204 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002205 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002206 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002207 let Inst{31-4} = 0xf57ff05;
2208 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002209 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002210 let Inst{3-0} = 0b1111;
2211}
Jim Grosbach3728e962009-12-10 00:11:09 +00002212
Jim Grosbachf6b28622009-12-14 18:31:20 +00002213def Int_SyncBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00002214 Pseudo, NoItinerary,
2215 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002216 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00002217 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002218 let Inst{31-4} = 0xf57ff04;
2219 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002220 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002221 let Inst{3-0} = 0b1111;
2222}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002223
2224def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2225 Pseudo, NoItinerary,
2226 "mcr", "\tp15, 0, $zero, c7, c10, 5",
2227 [(ARMMemBarrierV6 GPR:$zero)]>,
2228 Requires<[IsARM, HasV6]> {
2229 // FIXME: add support for options other than a full system DMB
2230 // FIXME: add encoding
2231}
2232
2233def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero),
2234 Pseudo, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002235 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002236 [(ARMSyncBarrierV6 GPR:$zero)]>,
2237 Requires<[IsARM, HasV6]> {
2238 // FIXME: add support for options other than a full system DSB
2239 // FIXME: add encoding
2240}
Jim Grosbach3728e962009-12-10 00:11:09 +00002241}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002242
Johnny Chenfd6037d2010-02-18 00:19:08 +00002243// Helper class for multiclass MemB -- for disassembly only
2244class AMBI<string opc, string asm>
2245 : AInoP<(outs), (ins), MiscFrm, NoItinerary, opc, asm,
2246 [/* For disassembly only; pattern left blank */]>,
2247 Requires<[IsARM, HasV7]> {
2248 let Inst{31-20} = 0xf57;
2249}
2250
2251multiclass MemB<bits<4> op7_4, string opc> {
2252
2253 def st : AMBI<opc, "\tst"> {
2254 let Inst{7-4} = op7_4;
2255 let Inst{3-0} = 0b1110;
2256 }
2257
2258 def ish : AMBI<opc, "\tish"> {
2259 let Inst{7-4} = op7_4;
2260 let Inst{3-0} = 0b1011;
2261 }
2262
2263 def ishst : AMBI<opc, "\tishst"> {
2264 let Inst{7-4} = op7_4;
2265 let Inst{3-0} = 0b1010;
2266 }
2267
2268 def nsh : AMBI<opc, "\tnsh"> {
2269 let Inst{7-4} = op7_4;
2270 let Inst{3-0} = 0b0111;
2271 }
2272
2273 def nshst : AMBI<opc, "\tnshst"> {
2274 let Inst{7-4} = op7_4;
2275 let Inst{3-0} = 0b0110;
2276 }
2277
2278 def osh : AMBI<opc, "\tosh"> {
2279 let Inst{7-4} = op7_4;
2280 let Inst{3-0} = 0b0011;
2281 }
2282
2283 def oshst : AMBI<opc, "\toshst"> {
2284 let Inst{7-4} = op7_4;
2285 let Inst{3-0} = 0b0010;
2286 }
2287}
2288
2289// These DMB variants are for disassembly only.
2290defm DMB : MemB<0b0101, "dmb">;
2291
2292// These DSB variants are for disassembly only.
2293defm DSB : MemB<0b0100, "dsb">;
2294
2295// ISB has only full system option -- for disassembly only
2296def ISBsy : AMBI<"isb", ""> {
2297 let Inst{7-4} = 0b0110;
2298 let Inst{3-0} = 0b1111;
2299}
2300
Jim Grosbach66869102009-12-11 18:52:41 +00002301let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002302 let Uses = [CPSR] in {
2303 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
2304 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2305 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
2306 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2307 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
2308 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2309 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
2310 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2311 def ATOMIC_LOAD_AND_I8 : PseudoInst<
2312 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2313 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
2314 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2315 def ATOMIC_LOAD_OR_I8 : PseudoInst<
2316 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2317 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
2318 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2319 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
2320 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2321 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
2322 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2323 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
2324 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2325 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
2326 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2327 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
2328 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2329 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
2330 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2331 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
2332 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2333 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
2334 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2335 def ATOMIC_LOAD_AND_I16 : PseudoInst<
2336 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2337 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
2338 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2339 def ATOMIC_LOAD_OR_I16 : PseudoInst<
2340 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2341 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
2342 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2343 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
2344 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2345 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
2346 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2347 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
2348 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2349 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
2350 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2351 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
2352 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2353 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
2354 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2355 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
2356 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2357 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
2358 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2359 def ATOMIC_LOAD_AND_I32 : PseudoInst<
2360 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2361 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
2362 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2363 def ATOMIC_LOAD_OR_I32 : PseudoInst<
2364 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2365 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
2366 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2367 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
2368 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2369 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
2370 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2371 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
2372 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
2373 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
2374 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2375
2376 def ATOMIC_SWAP_I8 : PseudoInst<
2377 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2378 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
2379 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2380 def ATOMIC_SWAP_I16 : PseudoInst<
2381 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2382 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
2383 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2384 def ATOMIC_SWAP_I32 : PseudoInst<
2385 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
2386 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
2387 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2388
Jim Grosbache801dc42009-12-12 01:40:06 +00002389 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
2390 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2391 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
2392 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2393 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
2394 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2395 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
2396 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2397 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
2398 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
2399 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
2400 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2401}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002402}
2403
2404let mayLoad = 1 in {
2405def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2406 "ldrexb", "\t$dest, [$ptr]",
2407 []>;
2408def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2409 "ldrexh", "\t$dest, [$ptr]",
2410 []>;
2411def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2412 "ldrex", "\t$dest, [$ptr]",
2413 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002414def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002415 NoItinerary,
2416 "ldrexd", "\t$dest, $dest2, [$ptr]",
2417 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002418}
2419
Jim Grosbach587b0722009-12-16 19:44:06 +00002420let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002421def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002422 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002423 "strexb", "\t$success, $src, [$ptr]",
2424 []>;
2425def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2426 NoItinerary,
2427 "strexh", "\t$success, $src, [$ptr]",
2428 []>;
2429def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002430 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002431 "strex", "\t$success, $src, [$ptr]",
2432 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002433def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002434 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2435 NoItinerary,
2436 "strexd", "\t$success, $src, $src2, [$ptr]",
2437 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002438}
2439
Johnny Chenb9436272010-02-17 22:37:58 +00002440// Clear-Exclusive is for disassembly only.
2441def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
2442 [/* For disassembly only; pattern left blank */]>,
2443 Requires<[IsARM, HasV7]> {
2444 let Inst{31-20} = 0xf57;
2445 let Inst{7-4} = 0b0001;
2446}
2447
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002448// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2449let mayLoad = 1 in {
2450def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2451 "swp", "\t$dst, $src, [$ptr]",
2452 [/* For disassembly only; pattern left blank */]> {
2453 let Inst{27-23} = 0b00010;
2454 let Inst{22} = 0; // B = 0
2455 let Inst{21-20} = 0b00;
2456 let Inst{7-4} = 0b1001;
2457}
2458
2459def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2460 "swpb", "\t$dst, $src, [$ptr]",
2461 [/* For disassembly only; pattern left blank */]> {
2462 let Inst{27-23} = 0b00010;
2463 let Inst{22} = 1; // B = 1
2464 let Inst{21-20} = 0b00;
2465 let Inst{7-4} = 0b1001;
2466}
2467}
2468
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002469//===----------------------------------------------------------------------===//
2470// TLS Instructions
2471//
2472
2473// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002474let isCall = 1,
2475 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002476 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002477 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002478 [(set R0, ARMthread_pointer)]>;
2479}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002480
Evan Chenga8e29892007-01-19 07:51:42 +00002481//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002482// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002483// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002484// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002485// Since by its nature we may be coming from some other function to get
2486// here, and we're using the stack frame for the containing function to
2487// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002488// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002489// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002490// except for our own input by listing the relevant registers in Defs. By
2491// doing so, we also cause the prologue/epilogue code to actively preserve
2492// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002493// A constant value is passed in $val, and we use the location as a scratch.
2494let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002495 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2496 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002497 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00002498 D31 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002499 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002500 AddrModeNone, SizeSpecial, IndexModeNone,
2501 Pseudo, NoItinerary,
Evan Cheng162e3092009-10-26 23:45:59 +00002502 "str\tsp, [$src, #+8] @ eh_setjmp begin\n\t"
Jim Grosbacha87ded22010-02-08 23:22:00 +00002503 "add\t$val, pc, #8\n\t"
2504 "str\t$val, [$src, #+4]\n\t"
Evan Cheng162e3092009-10-26 23:45:59 +00002505 "mov\tr0, #0\n\t"
2506 "add\tpc, pc, #0\n\t"
2507 "mov\tr0, #1 @ eh_setjmp end", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +00002508 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002509}
2510
2511//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002512// Non-Instruction Patterns
2513//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002514
Evan Chenga8e29892007-01-19 07:51:42 +00002515// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002516
Evan Chenga8e29892007-01-19 07:51:42 +00002517// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002518let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002519def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002520 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002521 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002522 [(set GPR:$dst, so_imm2part:$src)]>,
2523 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002524
Evan Chenga8e29892007-01-19 07:51:42 +00002525def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002526 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2527 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002528def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002529 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2530 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002531def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2532 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2533 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002534def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2535 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2536 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002537
Evan Cheng5adb66a2009-09-28 09:14:39 +00002538// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002539// This is a single pseudo instruction, the benefit is that it can be remat'd
2540// as a single unit instead of having to handle reg inputs.
2541// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002542let isReMaterializable = 1 in
2543def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002544 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002545 [(set GPR:$dst, (i32 imm:$src))]>,
2546 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002547
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002548// ConstantPool, GlobalAddress, and JumpTable
2549def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2550 Requires<[IsARM, DontUseMovt]>;
2551def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2552def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2553 Requires<[IsARM, UseMovt]>;
2554def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2555 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2556
Evan Chenga8e29892007-01-19 07:51:42 +00002557// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002558
Rafael Espindola24357862006-10-19 17:05:03 +00002559
Evan Chenga8e29892007-01-19 07:51:42 +00002560// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002561def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002562 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002563def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002564 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002565
Evan Chenga8e29892007-01-19 07:51:42 +00002566// zextload i1 -> zextload i8
2567def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002568
Evan Chenga8e29892007-01-19 07:51:42 +00002569// extload -> zextload
2570def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2571def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2572def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002573
Evan Cheng83b5cf02008-11-05 23:22:34 +00002574def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2575def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2576
Evan Cheng34b12d22007-01-19 20:27:35 +00002577// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002578def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2579 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002580 (SMULBB GPR:$a, GPR:$b)>;
2581def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2582 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002583def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2584 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002585 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002586def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002587 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002588def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2589 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002590 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002591def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002592 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002593def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2594 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002595 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002596def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002597 (SMULWB GPR:$a, GPR:$b)>;
2598
2599def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002600 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2601 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002602 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2603def : ARMV5TEPat<(add GPR:$acc,
2604 (mul sext_16_node:$a, sext_16_node:$b)),
2605 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2606def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002607 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2608 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002609 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2610def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002611 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002612 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2613def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002614 (mul (sra GPR:$a, (i32 16)),
2615 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002616 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2617def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002618 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002619 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2620def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002621 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2622 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002623 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2624def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002625 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002626 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2627
Evan Chenga8e29892007-01-19 07:51:42 +00002628//===----------------------------------------------------------------------===//
2629// Thumb Support
2630//
2631
2632include "ARMInstrThumb.td"
2633
2634//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002635// Thumb2 Support
2636//
2637
2638include "ARMInstrThumb2.td"
2639
2640//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002641// Floating Point Support
2642//
2643
2644include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002645
2646//===----------------------------------------------------------------------===//
2647// Advanced SIMD (NEON) Support
2648//
2649
2650include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002651
2652//===----------------------------------------------------------------------===//
2653// Coprocessor Instructions. For disassembly only.
2654//
2655
2656def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2657 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2658 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2659 [/* For disassembly only; pattern left blank */]> {
2660 let Inst{4} = 0;
2661}
2662
2663def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2664 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2665 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2666 [/* For disassembly only; pattern left blank */]> {
2667 let Inst{31-28} = 0b1111;
2668 let Inst{4} = 0;
2669}
2670
Johnny Chen64dfb782010-02-16 20:04:27 +00002671class ACI<dag oops, dag iops, string opc, string asm>
2672 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2673 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2674 let Inst{27-25} = 0b110;
2675}
2676
2677multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2678
2679 def _OFFSET : ACI<(outs),
2680 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2681 opc, "\tp$cop, cr$CRd, $addr"> {
2682 let Inst{31-28} = op31_28;
2683 let Inst{24} = 1; // P = 1
2684 let Inst{21} = 0; // W = 0
2685 let Inst{22} = 0; // D = 0
2686 let Inst{20} = load;
2687 }
2688
2689 def _PRE : ACI<(outs),
2690 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2691 opc, "\tp$cop, cr$CRd, $addr!"> {
2692 let Inst{31-28} = op31_28;
2693 let Inst{24} = 1; // P = 1
2694 let Inst{21} = 1; // W = 1
2695 let Inst{22} = 0; // D = 0
2696 let Inst{20} = load;
2697 }
2698
2699 def _POST : ACI<(outs),
2700 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2701 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2702 let Inst{31-28} = op31_28;
2703 let Inst{24} = 0; // P = 0
2704 let Inst{21} = 1; // W = 1
2705 let Inst{22} = 0; // D = 0
2706 let Inst{20} = load;
2707 }
2708
2709 def _OPTION : ACI<(outs),
2710 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2711 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2712 let Inst{31-28} = op31_28;
2713 let Inst{24} = 0; // P = 0
2714 let Inst{23} = 1; // U = 1
2715 let Inst{21} = 0; // W = 0
2716 let Inst{22} = 0; // D = 0
2717 let Inst{20} = load;
2718 }
2719
2720 def L_OFFSET : ACI<(outs),
2721 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2722 opc, "l\tp$cop, cr$CRd, $addr"> {
2723 let Inst{31-28} = op31_28;
2724 let Inst{24} = 1; // P = 1
2725 let Inst{21} = 0; // W = 0
2726 let Inst{22} = 1; // D = 1
2727 let Inst{20} = load;
2728 }
2729
2730 def L_PRE : ACI<(outs),
2731 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2732 opc, "l\tp$cop, cr$CRd, $addr!"> {
2733 let Inst{31-28} = op31_28;
2734 let Inst{24} = 1; // P = 1
2735 let Inst{21} = 1; // W = 1
2736 let Inst{22} = 1; // D = 1
2737 let Inst{20} = load;
2738 }
2739
2740 def L_POST : ACI<(outs),
2741 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2742 opc, "l\tp$cop, cr$CRd, [$base], $offset"> {
2743 let Inst{31-28} = op31_28;
2744 let Inst{24} = 0; // P = 0
2745 let Inst{21} = 1; // W = 1
2746 let Inst{22} = 1; // D = 1
2747 let Inst{20} = load;
2748 }
2749
2750 def L_OPTION : ACI<(outs),
2751 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
2752 opc, "l\tp$cop, cr$CRd, [$base], $option"> {
2753 let Inst{31-28} = op31_28;
2754 let Inst{24} = 0; // P = 0
2755 let Inst{23} = 1; // U = 1
2756 let Inst{21} = 0; // W = 0
2757 let Inst{22} = 1; // D = 1
2758 let Inst{20} = load;
2759 }
2760}
2761
2762defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2763defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2764defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2765defm STC2 : LdStCop<0b1111, 0, "stc2">;
2766
Johnny Chen906d57f2010-02-12 01:44:23 +00002767def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2768 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2769 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2770 [/* For disassembly only; pattern left blank */]> {
2771 let Inst{20} = 0;
2772 let Inst{4} = 1;
2773}
2774
2775def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2776 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2777 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2778 [/* For disassembly only; pattern left blank */]> {
2779 let Inst{31-28} = 0b1111;
2780 let Inst{20} = 0;
2781 let Inst{4} = 1;
2782}
2783
2784def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2785 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2786 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2787 [/* For disassembly only; pattern left blank */]> {
2788 let Inst{20} = 1;
2789 let Inst{4} = 1;
2790}
2791
2792def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2793 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2794 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2795 [/* For disassembly only; pattern left blank */]> {
2796 let Inst{31-28} = 0b1111;
2797 let Inst{20} = 1;
2798 let Inst{4} = 1;
2799}
2800
2801def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2802 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2803 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2804 [/* For disassembly only; pattern left blank */]> {
2805 let Inst{23-20} = 0b0100;
2806}
2807
2808def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2809 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2810 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2811 [/* For disassembly only; pattern left blank */]> {
2812 let Inst{31-28} = 0b1111;
2813 let Inst{23-20} = 0b0100;
2814}
2815
2816def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2817 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2818 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2819 [/* For disassembly only; pattern left blank */]> {
2820 let Inst{23-20} = 0b0101;
2821}
2822
2823def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2824 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2825 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2826 [/* For disassembly only; pattern left blank */]> {
2827 let Inst{31-28} = 0b1111;
2828 let Inst{23-20} = 0b0101;
2829}
2830
Johnny Chenb98e1602010-02-12 18:55:33 +00002831//===----------------------------------------------------------------------===//
2832// Move between special register and ARM core register -- for disassembly only
2833//
2834
2835def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
2836 [/* For disassembly only; pattern left blank */]> {
2837 let Inst{23-20} = 0b0000;
2838 let Inst{7-4} = 0b0000;
2839}
2840
2841def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
2842 [/* For disassembly only; pattern left blank */]> {
2843 let Inst{23-20} = 0b0100;
2844 let Inst{7-4} = 0b0000;
2845}
2846
2847// FIXME: mask is ignored for the time being.
Johnny Chen64dfb782010-02-16 20:04:27 +00002848def MSR : ABI<0b0001,(outs),(ins GPR:$src), NoItinerary, "msr", "\tcpsr, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00002849 [/* For disassembly only; pattern left blank */]> {
2850 let Inst{23-20} = 0b0010;
2851 let Inst{7-4} = 0b0000;
2852}
2853
2854// FIXME: mask is ignored for the time being.
Johnny Chen64dfb782010-02-16 20:04:27 +00002855def MSRi : ABI<0b0011,(outs),(ins so_imm:$a), NoItinerary, "msr", "\tcpsr, $a",
2856 [/* For disassembly only; pattern left blank */]> {
2857 let Inst{23-20} = 0b0010;
2858 let Inst{7-4} = 0b0000;
2859}
2860
2861// FIXME: mask is ignored for the time being.
2862def MSRsys : ABI<0b0001,(outs),(ins GPR:$src),NoItinerary,"msr","\tspsr, $src",
2863 [/* For disassembly only; pattern left blank */]> {
2864 let Inst{23-20} = 0b0110;
2865 let Inst{7-4} = 0b0000;
2866}
2867
2868// FIXME: mask is ignored for the time being.
2869def MSRsysi : ABI<0b0011,(outs),(ins so_imm:$a),NoItinerary,"msr","\tspsr, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00002870 [/* For disassembly only; pattern left blank */]> {
2871 let Inst{23-20} = 0b0110;
2872 let Inst{7-4} = 0b0000;
2873}