blob: c95dd7e6652b7a331580b6254beff65d10a2b1f0 [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===-- MipsAsmPrinter.cpp - Mips LLVM assembly writer --------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format MIPS assembly language.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-asm-printer"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "Mips.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000017#include "MipsAsmPrinter.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsInstrInfo.h"
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +000019#include "MipsMachineFunction.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000020#include "MipsMCInstLower.h"
21#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000022#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000023#include "llvm/ADT/SmallString.h"
24#include "llvm/ADT/StringExtras.h"
25#include "llvm/ADT/Twine.h"
26#include "llvm/Analysis/DebugInfo.h"
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +000027#include "llvm/BasicBlock.h"
28#include "llvm/Instructions.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineConstantPool.h"
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/MachineInstr.h"
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +000033#include "llvm/CodeGen/MachineMemOperand.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000034#include "llvm/Instructions.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000035#include "llvm/MC/MCStreamer.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000036#include "llvm/MC/MCAsmInfo.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000037#include "llvm/MC/MCInst.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000038#include "llvm/MC/MCSymbol.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000039#include "llvm/Support/TargetRegistry.h"
40#include "llvm/Support/raw_ostream.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000041#include "llvm/Target/Mangler.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000042#include "llvm/Target/TargetData.h"
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000043#include "llvm/Target/TargetLoweringObjectFile.h"
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +000044#include "llvm/Target/TargetOptions.h"
Akira Hatanakac4f24eb2011-07-01 01:04:43 +000045
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000046using namespace llvm;
47
Akira Hatanakacb518ee2011-10-08 02:24:10 +000048static bool isUnalignedLoadStore(unsigned Opc) {
Akira Hatanaka68ad5672011-10-11 22:04:01 +000049 return Opc == Mips::ULW || Opc == Mips::ULH || Opc == Mips::ULHu ||
50 Opc == Mips::USW || Opc == Mips::USH ||
51 Opc == Mips::ULW_P8 || Opc == Mips::ULH_P8 || Opc == Mips::ULHu_P8 ||
Akira Hatanaka9dfd4392011-12-24 03:07:37 +000052 Opc == Mips::USW_P8 || Opc == Mips::USH_P8 ||
53 Opc == Mips::ULD || Opc == Mips::ULW64 || Opc == Mips::ULH64 ||
54 Opc == Mips::ULHu64 || Opc == Mips::USD || Opc == Mips::USW64 ||
55 Opc == Mips::USH64 ||
56 Opc == Mips::ULD_P8 || Opc == Mips::ULW64_P8 ||
57 Opc == Mips::ULH64_P8 || Opc == Mips::ULHu64_P8 ||
58 Opc == Mips::USD_P8 || Opc == Mips::USW64_P8 ||
59 Opc == Mips::USH64_P8;
Akira Hatanakacb518ee2011-10-08 02:24:10 +000060}
61
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000062static bool isDirective(unsigned Opc) {
63 return Opc == Mips::MACRO || Opc == Mips::NOMACRO ||
64 Opc == Mips::REORDER || Opc == Mips::NOREORDER ||
65 Opc == Mips::ATMACRO || Opc == Mips::NOAT;
66}
67
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000068void MipsAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000069 if (MI->isDebugValue()) {
Bruno Cardoso Lopesce8524c2011-12-30 21:09:41 +000070 SmallString<128> Str;
71 raw_svector_ostream OS(Str);
72
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000073 PrintDebugValueComment(MI, OS);
74 return;
75 }
76
Akira Hatanaka794bf172011-07-07 23:56:50 +000077 MipsMCInstLower MCInstLowering(Mang, *MF, *this);
Akira Hatanaka614051a2011-08-16 03:51:51 +000078 unsigned Opc = MI->getOpcode();
Akira Hatanaka794bf172011-07-07 23:56:50 +000079 MCInst TmpInst0;
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000080 SmallVector<MCInst, 4> MCInsts;
Akira Hatanaka794bf172011-07-07 23:56:50 +000081 MCInstLowering.Lower(MI, TmpInst0);
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000082
83 if (!OutStreamer.hasRawTextSupport() && isDirective(Opc))
84 return;
85
Akira Hatanakacb518ee2011-10-08 02:24:10 +000086 // Enclose unaligned load or store with .macro & .nomacro directives.
87 if (isUnalignedLoadStore(Opc)) {
Akira Hatanaka421455f2011-11-23 22:19:28 +000088 if (OutStreamer.hasRawTextSupport()) {
89 MCInst Directive;
90 Directive.setOpcode(Mips::MACRO);
91 OutStreamer.EmitInstruction(Directive);
92 OutStreamer.EmitInstruction(TmpInst0);
93 Directive.setOpcode(Mips::NOMACRO);
94 OutStreamer.EmitInstruction(Directive);
95 } else {
96 MCInstLowering.LowerUnalignedLoadStore(MI, MCInsts);
97 for (SmallVector<MCInst, 4>::iterator I = MCInsts.begin(); I
98 != MCInsts.end(); ++I)
99 OutStreamer.EmitInstruction(*I);
100 }
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000101 return;
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000102 }
103
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000104 if (!OutStreamer.hasRawTextSupport()) {
105 // Lower CPLOAD and CPRESTORE
Akira Hatanaka044a7842011-12-13 03:09:05 +0000106 if (Opc == Mips::CPLOAD)
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000107 MCInstLowering.LowerCPLOAD(MI, MCInsts);
Akira Hatanaka044a7842011-12-13 03:09:05 +0000108 else if (Opc == Mips::CPRESTORE)
109 MCInstLowering.LowerCPRESTORE(MI, MCInsts);
110
111 if (!MCInsts.empty()) {
112 for (SmallVector<MCInst, 4>::iterator I = MCInsts.begin();
113 I != MCInsts.end(); ++I)
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000114 OutStreamer.EmitInstruction(*I);
115 return;
116 }
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000117 }
118
Akira Hatanaka794bf172011-07-07 23:56:50 +0000119 OutStreamer.EmitInstruction(TmpInst0);
Akira Hatanakaaa08ea02011-07-07 20:10:52 +0000120}
121
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000122//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000123//
124// Mips Asm Directives
125//
126// -- Frame directive "frame Stackpointer, Stacksize, RARegister"
127// Describe the stack frame.
128//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000129// -- Mask directives "(f)mask bitmask, offset"
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000130// Tells the assembler which registers are saved and where.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000131// bitmask - contain a little endian bitset indicating which registers are
132// saved on function prologue (e.g. with a 0x80000000 mask, the
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000133// assembler knows the register 31 (RA) is saved at prologue.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000134// offset - the position before stack pointer subtraction indicating where
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000135// the first saved register on prologue is located. (e.g. with a
136//
137// Consider the following function prologue:
138//
Bill Wendling6ef781f2008-02-27 06:33:05 +0000139// .frame $fp,48,$ra
140// .mask 0xc0000000,-8
141// addiu $sp, $sp, -48
142// sw $ra, 40($sp)
143// sw $fp, 36($sp)
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000144//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000145// With a 0xc0000000 mask, the assembler knows the register 31 (RA) and
146// 30 (FP) are saved at prologue. As the save order on prologue is from
147// left to right, RA is saved first. A -8 offset means that after the
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000148// stack pointer subtration, the first register in the mask (RA) will be
149// saved at address 48-8=40.
150//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000151//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000152
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000153//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000154// Mask directives
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000155//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000156
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000157// Create a bitmask with all callee saved registers for CPU or Floating Point
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000158// registers. For CPU registers consider RA, GP and FP for saving if necessary.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000159void MipsAsmPrinter::printSavedRegsBitmask(raw_ostream &O) {
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000160 // CPU and FPU Saved Registers Bitmasks
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000161 unsigned CPUBitmask = 0, FPUBitmask = 0;
162 int CPUTopSavedRegOff, FPUTopSavedRegOff;
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000163
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000164 // Set the CPU and FPU Bitmasks
Chris Lattnera34103f2010-01-28 06:22:43 +0000165 const MachineFrameInfo *MFI = MF->getFrameInfo();
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000166 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000167 // size of stack area to which FP callee-saved regs are saved.
168 unsigned CPURegSize = Mips::CPURegsRegisterClass->getSize();
169 unsigned FGR32RegSize = Mips::FGR32RegisterClass->getSize();
170 unsigned AFGR64RegSize = Mips::AFGR64RegisterClass->getSize();
171 bool HasAFGR64Reg = false;
172 unsigned CSFPRegsSize = 0;
173 unsigned i, e = CSI.size();
174
175 // Set FPU Bitmask.
176 for (i = 0; i != e; ++i) {
Rafael Espindola42d075c2010-06-02 20:02:30 +0000177 unsigned Reg = CSI[i].getReg();
Rafael Espindola42d075c2010-06-02 20:02:30 +0000178 if (Mips::CPURegsRegisterClass->contains(Reg))
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000179 break;
180
Bruno Cardoso Lopesce8524c2011-12-30 21:09:41 +0000181 unsigned RegNum = getMipsRegisterNumbering(Reg);
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000182 if (Mips::AFGR64RegisterClass->contains(Reg)) {
183 FPUBitmask |= (3 << RegNum);
184 CSFPRegsSize += AFGR64RegSize;
185 HasAFGR64Reg = true;
186 continue;
187 }
188
189 FPUBitmask |= (1 << RegNum);
190 CSFPRegsSize += FGR32RegSize;
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000191 }
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000192
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000193 // Set CPU Bitmask.
194 for (; i != e; ++i) {
195 unsigned Reg = CSI[i].getReg();
Bruno Cardoso Lopesce8524c2011-12-30 21:09:41 +0000196 unsigned RegNum = getMipsRegisterNumbering(Reg);
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000197 CPUBitmask |= (1 << RegNum);
198 }
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000199
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000200 // FP Regs are saved right below where the virtual frame pointer points to.
201 FPUTopSavedRegOff = FPUBitmask ?
202 (HasAFGR64Reg ? -AFGR64RegSize : -FGR32RegSize) : 0;
203
204 // CPU Regs are saved below FP Regs.
205 CPUTopSavedRegOff = CPUBitmask ? -CSFPRegsSize - CPURegSize : 0;
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000206
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000207 // Print CPUBitmask
Chris Lattner35c33bd2010-04-04 04:47:45 +0000208 O << "\t.mask \t"; printHex32(CPUBitmask, O);
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000209 O << ',' << CPUTopSavedRegOff << '\n';
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000210
211 // Print FPUBitmask
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000212 O << "\t.fmask\t"; printHex32(FPUBitmask, O);
213 O << "," << FPUTopSavedRegOff << '\n';
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000214}
215
216// Print a 32 bit hex number with all numbers.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000217void MipsAsmPrinter::printHex32(unsigned Value, raw_ostream &O) {
Owen Andersoncb371882008-08-21 00:14:44 +0000218 O << "0x";
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000219 for (int i = 7; i >= 0; i--)
Benjamin Kramer59085362011-11-06 20:37:06 +0000220 O.write_hex((Value & (0xF << (i*4))) >> (i*4));
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +0000221}
222
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000223//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000224// Frame and Set directives
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000225//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000226
227/// Frame Directive
Chris Lattner9d7efd32010-04-04 07:05:53 +0000228void MipsAsmPrinter::emitFrameDirective() {
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000229 const TargetRegisterInfo &RI = *TM.getRegisterInfo();
230
Chris Lattnera34103f2010-01-28 06:22:43 +0000231 unsigned stackReg = RI.getFrameRegister(*MF);
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000232 unsigned returnReg = RI.getRARegister();
Chris Lattnera34103f2010-01-28 06:22:43 +0000233 unsigned stackSize = MF->getFrameInfo()->getStackSize();
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000234
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000235 if (OutStreamer.hasRawTextSupport())
236 OutStreamer.EmitRawText("\t.frame\t$" +
Benjamin Kramer59085362011-11-06 20:37:06 +0000237 StringRef(MipsInstPrinter::getRegisterName(stackReg)).lower() +
Akira Hatanaka794bf172011-07-07 23:56:50 +0000238 "," + Twine(stackSize) + ",$" +
Benjamin Kramer59085362011-11-06 20:37:06 +0000239 StringRef(MipsInstPrinter::getRegisterName(returnReg)).lower());
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000240}
241
242/// Emit Set directives.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000243const char *MipsAsmPrinter::getCurrentABIString() const {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000244 switch (Subtarget->getTargetABI()) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000245 case MipsSubtarget::O32: return "abi32";
Chris Lattner9d7efd32010-04-04 07:05:53 +0000246 case MipsSubtarget::N32: return "abiN32";
247 case MipsSubtarget::N64: return "abi64";
248 case MipsSubtarget::EABI: return "eabi32"; // TODO: handle eabi64
249 default: break;
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000250 }
251
Torok Edwinc23197a2009-07-14 16:55:14 +0000252 llvm_unreachable("Unknown Mips ABI");
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000253 return NULL;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000254}
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000255
Chris Lattner50060712010-01-27 23:23:58 +0000256void MipsAsmPrinter::EmitFunctionEntryLabel() {
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000257 if (OutStreamer.hasRawTextSupport())
258 OutStreamer.EmitRawText("\t.ent\t" + Twine(CurrentFnSym->getName()));
Chris Lattner50060712010-01-27 23:23:58 +0000259 OutStreamer.EmitLabel(CurrentFnSym);
260}
261
Chris Lattnera34103f2010-01-28 06:22:43 +0000262/// EmitFunctionBodyStart - Targets can override this to emit stuff before
263/// the first basic block in the function.
264void MipsAsmPrinter::EmitFunctionBodyStart() {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000265 emitFrameDirective();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000266
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000267 if (OutStreamer.hasRawTextSupport()) {
268 SmallString<128> Str;
269 raw_svector_ostream OS(Str);
270 printSavedRegsBitmask(OS);
271 OutStreamer.EmitRawText(OS.str());
272 }
Chris Lattnera34103f2010-01-28 06:22:43 +0000273}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000274
Chris Lattnera34103f2010-01-28 06:22:43 +0000275/// EmitFunctionBodyEnd - Targets can override this to emit stuff after
276/// the last basic block in the function.
277void MipsAsmPrinter::EmitFunctionBodyEnd() {
Chris Lattner745ec062010-01-28 01:48:52 +0000278 // There are instruction for this macros, but they must
279 // always be at the function end, and we can't emit and
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000280 // break with BB logic.
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000281 if (OutStreamer.hasRawTextSupport()) {
282 OutStreamer.EmitRawText(StringRef("\t.set\tmacro"));
283 OutStreamer.EmitRawText(StringRef("\t.set\treorder"));
284 OutStreamer.EmitRawText("\t.end\t" + Twine(CurrentFnSym->getName()));
285 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000286}
287
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000288/// isBlockOnlyReachableByFallthough - Return true if the basic block has
289/// exactly one predecessor and the control transfer mechanism between
290/// the predecessor and this block is a fall-through.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000291bool MipsAsmPrinter::isBlockOnlyReachableByFallthrough(const MachineBasicBlock*
292 MBB) const {
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000293 // The predecessor has to be immediately before this block.
294 const MachineBasicBlock *Pred = *MBB->pred_begin();
295
296 // If the predecessor is a switch statement, assume a jump table
297 // implementation, so it is not a fall through.
298 if (const BasicBlock *bb = Pred->getBasicBlock())
299 if (isa<SwitchInst>(bb->getTerminator()))
300 return false;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000301
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000302 // If this is a landing pad, it isn't a fall through. If it has no preds,
303 // then nothing falls through to it.
304 if (MBB->isLandingPad() || MBB->pred_empty())
305 return false;
306
307 // If there isn't exactly one predecessor, it can't be a fall through.
308 MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), PI2 = PI;
309 ++PI2;
310
311 if (PI2 != MBB->pred_end())
312 return false;
313
314 // The predecessor has to be immediately before this block.
315 if (!Pred->isLayoutSuccessor(MBB))
316 return false;
317
318 // If the block is completely empty, then it definitely does fall through.
319 if (Pred->empty())
320 return true;
321
322 // Otherwise, check the last instruction.
323 // Check if the last terminator is an unconditional branch.
324 MachineBasicBlock::const_iterator I = Pred->end();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000325 while (I != Pred->begin() && !(--I)->isTerminator()) ;
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000326
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000327 return !I->isBarrier();
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000328}
329
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000330// Print out an operand for an inline asm expression.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000331bool MipsAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000332 unsigned AsmVariant,const char *ExtraCode,
333 raw_ostream &O) {
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000334 // Does this asm operand have a single letter operand modifier?
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000335 if (ExtraCode && ExtraCode[0])
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000336 return true; // Unknown modifier.
337
Chris Lattner35c33bd2010-04-04 04:47:45 +0000338 printOperand(MI, OpNo, O);
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000339 return false;
340}
341
Akira Hatanaka21afc632011-06-21 00:40:49 +0000342bool MipsAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
343 unsigned OpNum, unsigned AsmVariant,
344 const char *ExtraCode,
345 raw_ostream &O) {
346 if (ExtraCode && ExtraCode[0])
347 return true; // Unknown modifier.
348
349 const MachineOperand &MO = MI->getOperand(OpNum);
350 assert(MO.isReg() && "unexpected inline asm memory operand");
Akira Hatanaka794bf172011-07-07 23:56:50 +0000351 O << "0($" << MipsInstPrinter::getRegisterName(MO.getReg()) << ")";
Akira Hatanaka21afc632011-06-21 00:40:49 +0000352 return false;
353}
354
Chris Lattner35c33bd2010-04-04 04:47:45 +0000355void MipsAsmPrinter::printOperand(const MachineInstr *MI, int opNum,
356 raw_ostream &O) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000357 const MachineOperand &MO = MI->getOperand(opNum);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000358 bool closeP = false;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000359
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000360 if (MO.getTargetFlags())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000361 closeP = true;
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000362
363 switch(MO.getTargetFlags()) {
364 case MipsII::MO_GPREL: O << "%gp_rel("; break;
365 case MipsII::MO_GOT_CALL: O << "%call16("; break;
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000366 case MipsII::MO_GOT: O << "%got("; break;
367 case MipsII::MO_ABS_HI: O << "%hi("; break;
368 case MipsII::MO_ABS_LO: O << "%lo("; break;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000369 case MipsII::MO_TLSGD: O << "%tlsgd("; break;
370 case MipsII::MO_GOTTPREL: O << "%gottprel("; break;
371 case MipsII::MO_TPREL_HI: O << "%tprel_hi("; break;
372 case MipsII::MO_TPREL_LO: O << "%tprel_lo("; break;
Akira Hatanakae33ca9c2011-09-22 03:09:07 +0000373 case MipsII::MO_GPOFF_HI: O << "%hi(%neg(%gp_rel("; break;
374 case MipsII::MO_GPOFF_LO: O << "%lo(%neg(%gp_rel("; break;
375 case MipsII::MO_GOT_DISP: O << "%got_disp("; break;
376 case MipsII::MO_GOT_PAGE: O << "%got_page("; break;
377 case MipsII::MO_GOT_OFST: O << "%got_ofst("; break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000378 }
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000379
Chris Lattner762ccea2009-09-13 20:31:40 +0000380 switch (MO.getType()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000381 case MachineOperand::MO_Register:
Akira Hatanaka794bf172011-07-07 23:56:50 +0000382 O << '$'
Benjamin Kramer59085362011-11-06 20:37:06 +0000383 << StringRef(MipsInstPrinter::getRegisterName(MO.getReg())).lower();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000384 break;
385
386 case MachineOperand::MO_Immediate:
Akira Hatanakace98deb2011-05-24 21:22:21 +0000387 O << MO.getImm();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000388 break;
389
390 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000391 O << *MO.getMBB()->getSymbol();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000392 return;
393
394 case MachineOperand::MO_GlobalAddress:
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000395 O << *Mang->getSymbol(MO.getGlobal());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000396 break;
397
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000398 case MachineOperand::MO_BlockAddress: {
399 MCSymbol* BA = GetBlockAddressSymbol(MO.getBlockAddress());
400 O << BA->getName();
401 break;
402 }
403
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000404 case MachineOperand::MO_ExternalSymbol:
Chris Lattner10b318b2010-01-17 21:43:43 +0000405 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000406 break;
407
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000408 case MachineOperand::MO_JumpTableIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000409 O << MAI->getPrivateGlobalPrefix() << "JTI" << getFunctionNumber()
Chris Lattner12164412010-01-16 00:21:18 +0000410 << '_' << MO.getIndex();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000411 break;
412
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000413 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000414 O << MAI->getPrivateGlobalPrefix() << "CPI"
Chris Lattner8aa797a2007-12-30 23:10:15 +0000415 << getFunctionNumber() << "_" << MO.getIndex();
Bruno Cardoso Lopes2045c472009-11-19 06:06:13 +0000416 if (MO.getOffset())
417 O << "+" << MO.getOffset();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000418 break;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000419
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000420 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000421 llvm_unreachable("<unknown operand type>");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000422 }
423
424 if (closeP) O << ")";
425}
426
Chris Lattner35c33bd2010-04-04 04:47:45 +0000427void MipsAsmPrinter::printUnsignedImm(const MachineInstr *MI, int opNum,
428 raw_ostream &O) {
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000429 const MachineOperand &MO = MI->getOperand(opNum);
Devang Patela00adba2010-04-27 22:24:37 +0000430 if (MO.isImm())
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000431 O << (unsigned short int)MO.getImm();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000432 else
Chris Lattner35c33bd2010-04-04 04:47:45 +0000433 printOperand(MI, opNum, O);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000434}
435
436void MipsAsmPrinter::
Akira Hatanaka03236be2011-07-07 20:54:20 +0000437printMemOperand(const MachineInstr *MI, int opNum, raw_ostream &O) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000438 // Load/Store memory operands -- imm($reg)
439 // If PIC target the target is loaded as the
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000440 // pattern lw $25,%call16($28)
Chris Lattner35c33bd2010-04-04 04:47:45 +0000441 printOperand(MI, opNum+1, O);
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000442 O << "(";
443 printOperand(MI, opNum, O);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000444 O << ")";
445}
446
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000447void MipsAsmPrinter::
Akira Hatanaka03236be2011-07-07 20:54:20 +0000448printMemOperandEA(const MachineInstr *MI, int opNum, raw_ostream &O) {
449 // when using stack locations for not load/store instructions
450 // print the same way as all normal 3 operand instructions.
451 printOperand(MI, opNum, O);
452 O << ", ";
453 printOperand(MI, opNum+1, O);
454 return;
455}
456
457void MipsAsmPrinter::
Chris Lattner35c33bd2010-04-04 04:47:45 +0000458printFCCOperand(const MachineInstr *MI, int opNum, raw_ostream &O,
459 const char *Modifier) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000460 const MachineOperand& MO = MI->getOperand(opNum);
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000461 O << Mips::MipsFCCToString((Mips::CondCode)MO.getImm());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000462}
463
Bob Wilson812209a2009-09-30 22:06:26 +0000464void MipsAsmPrinter::EmitStartOfAsmFile(Module &M) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000465 // FIXME: Use SwitchSection.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000466
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000467 // Tell the assembler which ABI we are using
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000468 if (OutStreamer.hasRawTextSupport())
Akira Hatanaka82099682011-12-19 19:52:25 +0000469 OutStreamer.EmitRawText("\t.section .mdebug." +
470 Twine(getCurrentABIString()));
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000471
472 // TODO: handle O64 ABI
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000473 if (OutStreamer.hasRawTextSupport()) {
474 if (Subtarget->isABI_EABI()) {
475 if (Subtarget->isGP32bit())
476 OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long32"));
477 else
478 OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long64"));
479 }
Benjamin Kramer75e818a2010-04-05 10:17:15 +0000480 }
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000481
482 // return to previous section
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000483 if (OutStreamer.hasRawTextSupport())
484 OutStreamer.EmitRawText(StringRef("\t.previous"));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000485}
486
Akira Hatanakac4f24eb2011-07-01 01:04:43 +0000487MachineLocation
488MipsAsmPrinter::getDebugValueLocation(const MachineInstr *MI) const {
489 // Handles frame addresses emitted in MipsInstrInfo::emitFrameIndexDebugValue.
490 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
491 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm() &&
492 "Unexpected MachineOperand types");
493 return MachineLocation(MI->getOperand(0).getReg(),
494 MI->getOperand(1).getImm());
495}
496
497void MipsAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
498 raw_ostream &OS) {
499 // TODO: implement
500}
501
Bob Wilsona96751f2009-06-23 23:59:40 +0000502// Force static initialization.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000503extern "C" void LLVMInitializeMipsAsmPrinter() {
Daniel Dunbar0c795d62009-07-25 06:49:55 +0000504 RegisterAsmPrinter<MipsAsmPrinter> X(TheMipsTarget);
505 RegisterAsmPrinter<MipsAsmPrinter> Y(TheMipselTarget);
Akira Hatanaka24648102011-09-21 03:00:58 +0000506 RegisterAsmPrinter<MipsAsmPrinter> A(TheMips64Target);
507 RegisterAsmPrinter<MipsAsmPrinter> B(TheMips64elTarget);
Daniel Dunbar51b198a2009-07-15 20:24:03 +0000508}