blob: 60086ce224e8550946c15f58be72a248b2780a5a [file] [log] [blame]
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001//===-- TwoAddressInstructionPass.cpp - Two-Address instruction pass ------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00007//
8//===----------------------------------------------------------------------===//
9//
Alkis Evlogimenos50c047d2004-01-04 23:09:24 +000010// This file implements the TwoAddress instruction pass which is used
11// by most register allocators. Two-Address instructions are rewritten
12// from:
13//
14// A = B op C
15//
16// to:
17//
18// A = B
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000019// A op= C
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000020//
Alkis Evlogimenos14be6402004-02-04 22:17:40 +000021// Note that if a register allocator chooses to use this pass, that it
22// has to be capable of handling the non-SSA nature of these rewritten
23// virtual registers.
24//
25// It is also worth noting that the duplicate operand of the two
26// address instruction is removed.
Chris Lattnerbd91c1c2004-01-31 21:07:15 +000027//
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000028//===----------------------------------------------------------------------===//
29
30#define DEBUG_TYPE "twoaddrinstr"
Chris Lattnerbd91c1c2004-01-31 21:07:15 +000031#include "llvm/CodeGen/Passes.h"
Chris Lattner1e313632004-07-21 23:17:57 +000032#include "llvm/Function.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000033#include "llvm/CodeGen/LiveVariables.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000034#include "llvm/CodeGen/MachineFunctionPass.h"
35#include "llvm/CodeGen/MachineInstr.h"
Bob Wilson852a7e32010-06-15 05:56:31 +000036#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmana70dca12009-10-09 23:27:56 +000038#include "llvm/Analysis/AliasAnalysis.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000039#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000040#include "llvm/Target/TargetInstrInfo.h"
41#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000042#include "llvm/Target/TargetOptions.h"
Evan Cheng875357d2008-03-13 06:37:55 +000043#include "llvm/Support/Debug.h"
Evan Cheng3d720fb2010-05-05 18:45:40 +000044#include "llvm/Support/ErrorHandling.h"
Evan Cheng7543e582008-06-18 07:49:14 +000045#include "llvm/ADT/BitVector.h"
46#include "llvm/ADT/DenseMap.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000047#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000048#include "llvm/ADT/Statistic.h"
49#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos71499de2003-12-18 13:06:04 +000050using namespace llvm;
51
Chris Lattnercd3245a2006-12-19 22:41:21 +000052STATISTIC(NumTwoAddressInstrs, "Number of two-address instructions");
53STATISTIC(NumCommuted , "Number of instructions commuted to coalesce");
Evan Chengd498c8f2009-01-25 03:53:59 +000054STATISTIC(NumAggrCommuted , "Number of instructions aggressively commuted");
Chris Lattnercd3245a2006-12-19 22:41:21 +000055STATISTIC(NumConvertedTo3Addr, "Number of instructions promoted to 3-address");
Evan Cheng875357d2008-03-13 06:37:55 +000056STATISTIC(Num3AddrSunk, "Number of 3-address instructions sunk");
Evan Cheng7543e582008-06-18 07:49:14 +000057STATISTIC(NumReMats, "Number of instructions re-materialized");
Evan Cheng28c7ce32009-02-21 03:14:25 +000058STATISTIC(NumDeletes, "Number of dead instructions deleted");
Evan Cheng875357d2008-03-13 06:37:55 +000059
60namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000061 class TwoAddressInstructionPass : public MachineFunctionPass {
Evan Cheng875357d2008-03-13 06:37:55 +000062 const TargetInstrInfo *TII;
63 const TargetRegisterInfo *TRI;
64 MachineRegisterInfo *MRI;
65 LiveVariables *LV;
Dan Gohmana70dca12009-10-09 23:27:56 +000066 AliasAnalysis *AA;
Evan Cheng875357d2008-03-13 06:37:55 +000067
Evan Cheng870b8072009-03-01 02:03:43 +000068 // DistanceMap - Keep track the distance of a MI from the start of the
69 // current basic block.
70 DenseMap<MachineInstr*, unsigned> DistanceMap;
71
72 // SrcRegMap - A map from virtual registers to physical registers which
73 // are likely targets to be coalesced to due to copies from physical
74 // registers to virtual registers. e.g. v1024 = move r0.
75 DenseMap<unsigned, unsigned> SrcRegMap;
76
77 // DstRegMap - A map from virtual registers to physical registers which
78 // are likely targets to be coalesced to due to copies to physical
79 // registers from virtual registers. e.g. r1 = move v1024.
80 DenseMap<unsigned, unsigned> DstRegMap;
81
Evan Cheng3d720fb2010-05-05 18:45:40 +000082 /// RegSequences - Keep track the list of REG_SEQUENCE instructions seen
83 /// during the initial walk of the machine function.
84 SmallVector<MachineInstr*, 16> RegSequences;
85
Bill Wendling637980e2008-05-10 00:12:52 +000086 bool Sink3AddrInstruction(MachineBasicBlock *MBB, MachineInstr *MI,
87 unsigned Reg,
88 MachineBasicBlock::iterator OldPos);
Evan Cheng7543e582008-06-18 07:49:14 +000089
Evan Cheng7543e582008-06-18 07:49:14 +000090 bool isProfitableToReMat(unsigned Reg, const TargetRegisterClass *RC,
Evan Cheng601ca4b2008-06-25 01:16:38 +000091 MachineInstr *MI, MachineInstr *DefMI,
Evan Cheng870b8072009-03-01 02:03:43 +000092 MachineBasicBlock *MBB, unsigned Loc);
Evan Cheng81913712009-01-23 23:27:33 +000093
Evan Chengd498c8f2009-01-25 03:53:59 +000094 bool NoUseAfterLastDef(unsigned Reg, MachineBasicBlock *MBB, unsigned Dist,
Evan Chengd498c8f2009-01-25 03:53:59 +000095 unsigned &LastDef);
96
Evan Chenge9ccb3a2009-04-28 02:12:36 +000097 MachineInstr *FindLastUseInMBB(unsigned Reg, MachineBasicBlock *MBB,
98 unsigned Dist);
99
Evan Chengd498c8f2009-01-25 03:53:59 +0000100 bool isProfitableToCommute(unsigned regB, unsigned regC,
101 MachineInstr *MI, MachineBasicBlock *MBB,
Evan Cheng870b8072009-03-01 02:03:43 +0000102 unsigned Dist);
Evan Chengd498c8f2009-01-25 03:53:59 +0000103
Evan Cheng81913712009-01-23 23:27:33 +0000104 bool CommuteInstruction(MachineBasicBlock::iterator &mi,
105 MachineFunction::iterator &mbbi,
Evan Cheng870b8072009-03-01 02:03:43 +0000106 unsigned RegB, unsigned RegC, unsigned Dist);
107
Evan Chenge6f350d2009-03-30 21:34:07 +0000108 bool isProfitableToConv3Addr(unsigned RegA);
109
110 bool ConvertInstTo3Addr(MachineBasicBlock::iterator &mi,
111 MachineBasicBlock::iterator &nmi,
112 MachineFunction::iterator &mbbi,
113 unsigned RegB, unsigned Dist);
114
Bob Wilson326f4382009-09-01 22:51:08 +0000115 typedef std::pair<std::pair<unsigned, bool>, MachineInstr*> NewKill;
116 bool canUpdateDeletedKills(SmallVector<unsigned, 4> &Kills,
117 SmallVector<NewKill, 4> &NewKills,
118 MachineBasicBlock *MBB, unsigned Dist);
119 bool DeleteUnusedInstr(MachineBasicBlock::iterator &mi,
120 MachineBasicBlock::iterator &nmi,
Jakob Stoklund Olesen0b25ae12009-11-18 21:33:35 +0000121 MachineFunction::iterator &mbbi, unsigned Dist);
Bob Wilson326f4382009-09-01 22:51:08 +0000122
Bob Wilsoncc80df92009-09-03 20:58:42 +0000123 bool TryInstructionTransform(MachineBasicBlock::iterator &mi,
124 MachineBasicBlock::iterator &nmi,
125 MachineFunction::iterator &mbbi,
126 unsigned SrcIdx, unsigned DstIdx,
127 unsigned Dist);
128
Evan Cheng870b8072009-03-01 02:03:43 +0000129 void ProcessCopy(MachineInstr *MI, MachineBasicBlock *MBB,
130 SmallPtrSet<MachineInstr*, 8> &Processed);
Evan Cheng3a3cce52009-08-07 00:28:58 +0000131
Evan Cheng53c779b2010-05-17 20:57:12 +0000132 void CoalesceExtSubRegs(SmallVector<unsigned,4> &Srcs, unsigned DstReg);
133
Evan Cheng3d720fb2010-05-05 18:45:40 +0000134 /// EliminateRegSequences - Eliminate REG_SEQUENCE instructions as part
135 /// of the de-ssa process. This replaces sources of REG_SEQUENCE as
136 /// sub-register references of the register defined by REG_SEQUENCE.
137 bool EliminateRegSequences();
Evan Chengc6dcce32010-05-17 23:24:12 +0000138
Evan Cheng875357d2008-03-13 06:37:55 +0000139 public:
Nick Lewyckyecd94c82007-05-06 13:37:16 +0000140 static char ID; // Pass identification, replacement for typeid
Owen Anderson081c34b2010-10-19 17:21:58 +0000141 TwoAddressInstructionPass() : MachineFunctionPass(ID) {
142 initializeTwoAddressInstructionPassPass(*PassRegistry::getPassRegistry());
143 }
Devang Patel794fd752007-05-01 21:15:47 +0000144
Bill Wendling637980e2008-05-10 00:12:52 +0000145 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +0000146 AU.setPreservesCFG();
Dan Gohmana70dca12009-10-09 23:27:56 +0000147 AU.addRequired<AliasAnalysis>();
Bill Wendling637980e2008-05-10 00:12:52 +0000148 AU.addPreserved<LiveVariables>();
149 AU.addPreservedID(MachineLoopInfoID);
150 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +0000151 if (StrongPHIElim)
152 AU.addPreservedID(StrongPHIEliminationID);
153 else
154 AU.addPreservedID(PHIEliminationID);
Bill Wendling637980e2008-05-10 00:12:52 +0000155 MachineFunctionPass::getAnalysisUsage(AU);
156 }
Alkis Evlogimenos4c080862003-12-18 22:40:24 +0000157
Bill Wendling637980e2008-05-10 00:12:52 +0000158 /// runOnMachineFunction - Pass entry point.
Misha Brukman75fa4e42004-07-22 15:26:23 +0000159 bool runOnMachineFunction(MachineFunction&);
160 };
Chris Lattnerd74ea2b2006-05-24 17:04:05 +0000161}
Alkis Evlogimenos71499de2003-12-18 13:06:04 +0000162
Dan Gohman844731a2008-05-13 00:00:25 +0000163char TwoAddressInstructionPass::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +0000164INITIALIZE_PASS_BEGIN(TwoAddressInstructionPass, "twoaddressinstruction",
165 "Two-Address instruction pass", false, false)
166INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
167INITIALIZE_PASS_END(TwoAddressInstructionPass, "twoaddressinstruction",
Owen Andersonce665bd2010-10-07 22:25:06 +0000168 "Two-Address instruction pass", false, false)
Dan Gohman844731a2008-05-13 00:00:25 +0000169
Owen Anderson90c579d2010-08-06 18:33:48 +0000170char &llvm::TwoAddressInstructionPassID = TwoAddressInstructionPass::ID;
Alkis Evlogimenos4c080862003-12-18 22:40:24 +0000171
Evan Cheng875357d2008-03-13 06:37:55 +0000172/// Sink3AddrInstruction - A two-address instruction has been converted to a
173/// three-address instruction to avoid clobbering a register. Try to sink it
Bill Wendling637980e2008-05-10 00:12:52 +0000174/// past the instruction that would kill the above mentioned register to reduce
175/// register pressure.
Evan Cheng875357d2008-03-13 06:37:55 +0000176bool TwoAddressInstructionPass::Sink3AddrInstruction(MachineBasicBlock *MBB,
177 MachineInstr *MI, unsigned SavedReg,
178 MachineBasicBlock::iterator OldPos) {
179 // Check if it's safe to move this instruction.
180 bool SeenStore = true; // Be conservative.
Evan Chengac1abde2010-03-02 19:03:01 +0000181 if (!MI->isSafeToMove(TII, AA, SeenStore))
Evan Cheng875357d2008-03-13 06:37:55 +0000182 return false;
183
184 unsigned DefReg = 0;
185 SmallSet<unsigned, 4> UseRegs;
Bill Wendling637980e2008-05-10 00:12:52 +0000186
Evan Cheng875357d2008-03-13 06:37:55 +0000187 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
188 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000189 if (!MO.isReg())
Evan Cheng875357d2008-03-13 06:37:55 +0000190 continue;
191 unsigned MOReg = MO.getReg();
192 if (!MOReg)
193 continue;
194 if (MO.isUse() && MOReg != SavedReg)
195 UseRegs.insert(MO.getReg());
196 if (!MO.isDef())
197 continue;
198 if (MO.isImplicit())
199 // Don't try to move it if it implicitly defines a register.
200 return false;
201 if (DefReg)
202 // For now, don't move any instructions that define multiple registers.
203 return false;
204 DefReg = MO.getReg();
205 }
206
207 // Find the instruction that kills SavedReg.
208 MachineInstr *KillMI = NULL;
Evan Chengf1250ee2010-03-23 20:36:12 +0000209 for (MachineRegisterInfo::use_nodbg_iterator
210 UI = MRI->use_nodbg_begin(SavedReg),
211 UE = MRI->use_nodbg_end(); UI != UE; ++UI) {
Evan Cheng875357d2008-03-13 06:37:55 +0000212 MachineOperand &UseMO = UI.getOperand();
213 if (!UseMO.isKill())
214 continue;
215 KillMI = UseMO.getParent();
216 break;
217 }
Bill Wendling637980e2008-05-10 00:12:52 +0000218
Dan Gohman97121ba2009-04-08 00:15:30 +0000219 if (!KillMI || KillMI->getParent() != MBB || KillMI == MI)
Evan Cheng875357d2008-03-13 06:37:55 +0000220 return false;
221
Bill Wendling637980e2008-05-10 00:12:52 +0000222 // If any of the definitions are used by another instruction between the
223 // position and the kill use, then it's not safe to sink it.
224 //
225 // FIXME: This can be sped up if there is an easy way to query whether an
Evan Cheng7543e582008-06-18 07:49:14 +0000226 // instruction is before or after another instruction. Then we can use
Bill Wendling637980e2008-05-10 00:12:52 +0000227 // MachineRegisterInfo def / use instead.
Evan Cheng875357d2008-03-13 06:37:55 +0000228 MachineOperand *KillMO = NULL;
229 MachineBasicBlock::iterator KillPos = KillMI;
230 ++KillPos;
Bill Wendling637980e2008-05-10 00:12:52 +0000231
Evan Cheng7543e582008-06-18 07:49:14 +0000232 unsigned NumVisited = 0;
Chris Lattner7896c9f2009-12-03 00:50:42 +0000233 for (MachineBasicBlock::iterator I = llvm::next(OldPos); I != KillPos; ++I) {
Evan Cheng875357d2008-03-13 06:37:55 +0000234 MachineInstr *OtherMI = I;
Dale Johannesen3bfef032010-02-11 18:22:31 +0000235 // DBG_VALUE cannot be counted against the limit.
236 if (OtherMI->isDebugValue())
237 continue;
Evan Cheng7543e582008-06-18 07:49:14 +0000238 if (NumVisited > 30) // FIXME: Arbitrary limit to reduce compile time cost.
239 return false;
240 ++NumVisited;
Evan Cheng875357d2008-03-13 06:37:55 +0000241 for (unsigned i = 0, e = OtherMI->getNumOperands(); i != e; ++i) {
242 MachineOperand &MO = OtherMI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000243 if (!MO.isReg())
Evan Cheng875357d2008-03-13 06:37:55 +0000244 continue;
245 unsigned MOReg = MO.getReg();
246 if (!MOReg)
247 continue;
248 if (DefReg == MOReg)
249 return false;
Bill Wendling637980e2008-05-10 00:12:52 +0000250
Evan Cheng875357d2008-03-13 06:37:55 +0000251 if (MO.isKill()) {
252 if (OtherMI == KillMI && MOReg == SavedReg)
Evan Cheng7543e582008-06-18 07:49:14 +0000253 // Save the operand that kills the register. We want to unset the kill
254 // marker if we can sink MI past it.
Evan Cheng875357d2008-03-13 06:37:55 +0000255 KillMO = &MO;
256 else if (UseRegs.count(MOReg))
257 // One of the uses is killed before the destination.
258 return false;
259 }
260 }
261 }
262
Evan Cheng875357d2008-03-13 06:37:55 +0000263 // Update kill and LV information.
264 KillMO->setIsKill(false);
265 KillMO = MI->findRegisterUseOperand(SavedReg, false, TRI);
266 KillMO->setIsKill(true);
Owen Anderson802af112008-07-02 21:28:58 +0000267
Evan Cheng9f1c8312008-07-03 09:09:37 +0000268 if (LV)
269 LV->replaceKillInstruction(SavedReg, KillMI, MI);
Evan Cheng875357d2008-03-13 06:37:55 +0000270
271 // Move instruction to its destination.
272 MBB->remove(MI);
273 MBB->insert(KillPos, MI);
274
275 ++Num3AddrSunk;
276 return true;
277}
278
Evan Cheng7543e582008-06-18 07:49:14 +0000279/// isTwoAddrUse - Return true if the specified MI is using the specified
280/// register as a two-address operand.
281static bool isTwoAddrUse(MachineInstr *UseMI, unsigned Reg) {
282 const TargetInstrDesc &TID = UseMI->getDesc();
283 for (unsigned i = 0, e = TID.getNumOperands(); i != e; ++i) {
284 MachineOperand &MO = UseMI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000285 if (MO.isReg() && MO.getReg() == Reg &&
Evan Chenga24752f2009-03-19 20:30:06 +0000286 (MO.isDef() || UseMI->isRegTiedToDefOperand(i)))
Evan Cheng7543e582008-06-18 07:49:14 +0000287 // Earlier use is a two-address one.
288 return true;
289 }
290 return false;
291}
292
293/// isProfitableToReMat - Return true if the heuristics determines it is likely
294/// to be profitable to re-materialize the definition of Reg rather than copy
295/// the register.
296bool
297TwoAddressInstructionPass::isProfitableToReMat(unsigned Reg,
Evan Cheng870b8072009-03-01 02:03:43 +0000298 const TargetRegisterClass *RC,
299 MachineInstr *MI, MachineInstr *DefMI,
300 MachineBasicBlock *MBB, unsigned Loc) {
Evan Cheng7543e582008-06-18 07:49:14 +0000301 bool OtherUse = false;
Evan Chengf1250ee2010-03-23 20:36:12 +0000302 for (MachineRegisterInfo::use_nodbg_iterator UI = MRI->use_nodbg_begin(Reg),
303 UE = MRI->use_nodbg_end(); UI != UE; ++UI) {
Evan Cheng7543e582008-06-18 07:49:14 +0000304 MachineOperand &UseMO = UI.getOperand();
Evan Cheng7543e582008-06-18 07:49:14 +0000305 MachineInstr *UseMI = UseMO.getParent();
Evan Cheng601ca4b2008-06-25 01:16:38 +0000306 MachineBasicBlock *UseMBB = UseMI->getParent();
307 if (UseMBB == MBB) {
308 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UseMI);
309 if (DI != DistanceMap.end() && DI->second == Loc)
310 continue; // Current use.
311 OtherUse = true;
312 // There is at least one other use in the MBB that will clobber the
313 // register.
314 if (isTwoAddrUse(UseMI, Reg))
315 return true;
316 }
Evan Cheng7543e582008-06-18 07:49:14 +0000317 }
Evan Cheng601ca4b2008-06-25 01:16:38 +0000318
319 // If other uses in MBB are not two-address uses, then don't remat.
320 if (OtherUse)
321 return false;
322
323 // No other uses in the same block, remat if it's defined in the same
324 // block so it does not unnecessarily extend the live range.
325 return MBB == DefMI->getParent();
Evan Cheng7543e582008-06-18 07:49:14 +0000326}
327
Evan Chengd498c8f2009-01-25 03:53:59 +0000328/// NoUseAfterLastDef - Return true if there are no intervening uses between the
329/// last instruction in the MBB that defines the specified register and the
330/// two-address instruction which is being processed. It also returns the last
331/// def location by reference
332bool TwoAddressInstructionPass::NoUseAfterLastDef(unsigned Reg,
Evan Cheng870b8072009-03-01 02:03:43 +0000333 MachineBasicBlock *MBB, unsigned Dist,
334 unsigned &LastDef) {
Evan Chengd498c8f2009-01-25 03:53:59 +0000335 LastDef = 0;
336 unsigned LastUse = Dist;
337 for (MachineRegisterInfo::reg_iterator I = MRI->reg_begin(Reg),
338 E = MRI->reg_end(); I != E; ++I) {
339 MachineOperand &MO = I.getOperand();
340 MachineInstr *MI = MO.getParent();
Chris Lattner518bb532010-02-09 19:54:29 +0000341 if (MI->getParent() != MBB || MI->isDebugValue())
Dale Johannesend94998f2010-02-09 02:01:46 +0000342 continue;
Evan Chengd498c8f2009-01-25 03:53:59 +0000343 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(MI);
344 if (DI == DistanceMap.end())
345 continue;
346 if (MO.isUse() && DI->second < LastUse)
347 LastUse = DI->second;
348 if (MO.isDef() && DI->second > LastDef)
349 LastDef = DI->second;
350 }
351
352 return !(LastUse > LastDef && LastUse < Dist);
353}
354
Evan Chenge9ccb3a2009-04-28 02:12:36 +0000355MachineInstr *TwoAddressInstructionPass::FindLastUseInMBB(unsigned Reg,
356 MachineBasicBlock *MBB,
357 unsigned Dist) {
Lang Hamesa7c9dea2009-05-14 04:26:30 +0000358 unsigned LastUseDist = 0;
Evan Chenge9ccb3a2009-04-28 02:12:36 +0000359 MachineInstr *LastUse = 0;
360 for (MachineRegisterInfo::reg_iterator I = MRI->reg_begin(Reg),
361 E = MRI->reg_end(); I != E; ++I) {
362 MachineOperand &MO = I.getOperand();
363 MachineInstr *MI = MO.getParent();
Chris Lattner518bb532010-02-09 19:54:29 +0000364 if (MI->getParent() != MBB || MI->isDebugValue())
Dale Johannesend94998f2010-02-09 02:01:46 +0000365 continue;
Evan Chenge9ccb3a2009-04-28 02:12:36 +0000366 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(MI);
367 if (DI == DistanceMap.end())
368 continue;
Lang Hamesa7c9dea2009-05-14 04:26:30 +0000369 if (DI->second >= Dist)
370 continue;
371
372 if (MO.isUse() && DI->second > LastUseDist) {
Evan Chenge9ccb3a2009-04-28 02:12:36 +0000373 LastUse = DI->first;
374 LastUseDist = DI->second;
375 }
376 }
377 return LastUse;
378}
379
Evan Cheng870b8072009-03-01 02:03:43 +0000380/// isCopyToReg - Return true if the specified MI is a copy instruction or
381/// a extract_subreg instruction. It also returns the source and destination
382/// registers and whether they are physical registers by reference.
383static bool isCopyToReg(MachineInstr &MI, const TargetInstrInfo *TII,
384 unsigned &SrcReg, unsigned &DstReg,
385 bool &IsSrcPhys, bool &IsDstPhys) {
386 SrcReg = 0;
387 DstReg = 0;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000388 if (MI.isCopy()) {
389 DstReg = MI.getOperand(0).getReg();
390 SrcReg = MI.getOperand(1).getReg();
391 } else if (MI.isInsertSubreg() || MI.isSubregToReg()) {
392 DstReg = MI.getOperand(0).getReg();
393 SrcReg = MI.getOperand(2).getReg();
394 } else
395 return false;
Evan Cheng870b8072009-03-01 02:03:43 +0000396
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000397 IsSrcPhys = TargetRegisterInfo::isPhysicalRegister(SrcReg);
398 IsDstPhys = TargetRegisterInfo::isPhysicalRegister(DstReg);
399 return true;
Evan Cheng870b8072009-03-01 02:03:43 +0000400}
401
Dan Gohman97121ba2009-04-08 00:15:30 +0000402/// isKilled - Test if the given register value, which is used by the given
403/// instruction, is killed by the given instruction. This looks through
404/// coalescable copies to see if the original value is potentially not killed.
405///
406/// For example, in this code:
407///
408/// %reg1034 = copy %reg1024
409/// %reg1035 = copy %reg1025<kill>
410/// %reg1036 = add %reg1034<kill>, %reg1035<kill>
411///
412/// %reg1034 is not considered to be killed, since it is copied from a
413/// register which is not killed. Treating it as not killed lets the
414/// normal heuristics commute the (two-address) add, which lets
415/// coalescing eliminate the extra copy.
416///
417static bool isKilled(MachineInstr &MI, unsigned Reg,
418 const MachineRegisterInfo *MRI,
419 const TargetInstrInfo *TII) {
420 MachineInstr *DefMI = &MI;
421 for (;;) {
422 if (!DefMI->killsRegister(Reg))
423 return false;
424 if (TargetRegisterInfo::isPhysicalRegister(Reg))
425 return true;
426 MachineRegisterInfo::def_iterator Begin = MRI->def_begin(Reg);
427 // If there are multiple defs, we can't do a simple analysis, so just
428 // go with what the kill flag says.
Chris Lattner7896c9f2009-12-03 00:50:42 +0000429 if (llvm::next(Begin) != MRI->def_end())
Dan Gohman97121ba2009-04-08 00:15:30 +0000430 return true;
431 DefMI = &*Begin;
432 bool IsSrcPhys, IsDstPhys;
433 unsigned SrcReg, DstReg;
434 // If the def is something other than a copy, then it isn't going to
435 // be coalesced, so follow the kill flag.
436 if (!isCopyToReg(*DefMI, TII, SrcReg, DstReg, IsSrcPhys, IsDstPhys))
437 return true;
438 Reg = SrcReg;
439 }
440}
441
Evan Cheng870b8072009-03-01 02:03:43 +0000442/// isTwoAddrUse - Return true if the specified MI uses the specified register
443/// as a two-address use. If so, return the destination register by reference.
444static bool isTwoAddrUse(MachineInstr &MI, unsigned Reg, unsigned &DstReg) {
445 const TargetInstrDesc &TID = MI.getDesc();
Chris Lattner518bb532010-02-09 19:54:29 +0000446 unsigned NumOps = MI.isInlineAsm() ? MI.getNumOperands():TID.getNumOperands();
Evan Chenge6f350d2009-03-30 21:34:07 +0000447 for (unsigned i = 0; i != NumOps; ++i) {
Evan Cheng870b8072009-03-01 02:03:43 +0000448 const MachineOperand &MO = MI.getOperand(i);
449 if (!MO.isReg() || !MO.isUse() || MO.getReg() != Reg)
450 continue;
Evan Chenga24752f2009-03-19 20:30:06 +0000451 unsigned ti;
452 if (MI.isRegTiedToDefOperand(i, &ti)) {
Evan Cheng870b8072009-03-01 02:03:43 +0000453 DstReg = MI.getOperand(ti).getReg();
454 return true;
455 }
456 }
457 return false;
458}
459
460/// findOnlyInterestingUse - Given a register, if has a single in-basic block
461/// use, return the use instruction if it's a copy or a two-address use.
462static
463MachineInstr *findOnlyInterestingUse(unsigned Reg, MachineBasicBlock *MBB,
464 MachineRegisterInfo *MRI,
465 const TargetInstrInfo *TII,
Evan Cheng87d696a2009-04-14 00:32:25 +0000466 bool &IsCopy,
Evan Cheng870b8072009-03-01 02:03:43 +0000467 unsigned &DstReg, bool &IsDstPhys) {
Evan Cheng1423c702010-03-03 21:18:38 +0000468 if (!MRI->hasOneNonDBGUse(Reg))
469 // None or more than one use.
Evan Cheng870b8072009-03-01 02:03:43 +0000470 return 0;
Evan Cheng1423c702010-03-03 21:18:38 +0000471 MachineInstr &UseMI = *MRI->use_nodbg_begin(Reg);
Evan Cheng870b8072009-03-01 02:03:43 +0000472 if (UseMI.getParent() != MBB)
473 return 0;
474 unsigned SrcReg;
475 bool IsSrcPhys;
Evan Cheng87d696a2009-04-14 00:32:25 +0000476 if (isCopyToReg(UseMI, TII, SrcReg, DstReg, IsSrcPhys, IsDstPhys)) {
477 IsCopy = true;
Evan Cheng870b8072009-03-01 02:03:43 +0000478 return &UseMI;
Evan Cheng87d696a2009-04-14 00:32:25 +0000479 }
Evan Cheng870b8072009-03-01 02:03:43 +0000480 IsDstPhys = false;
Evan Cheng87d696a2009-04-14 00:32:25 +0000481 if (isTwoAddrUse(UseMI, Reg, DstReg)) {
482 IsDstPhys = TargetRegisterInfo::isPhysicalRegister(DstReg);
Evan Cheng870b8072009-03-01 02:03:43 +0000483 return &UseMI;
Evan Cheng87d696a2009-04-14 00:32:25 +0000484 }
Evan Cheng870b8072009-03-01 02:03:43 +0000485 return 0;
486}
487
488/// getMappedReg - Return the physical register the specified virtual register
489/// might be mapped to.
490static unsigned
491getMappedReg(unsigned Reg, DenseMap<unsigned, unsigned> &RegMap) {
492 while (TargetRegisterInfo::isVirtualRegister(Reg)) {
493 DenseMap<unsigned, unsigned>::iterator SI = RegMap.find(Reg);
494 if (SI == RegMap.end())
495 return 0;
496 Reg = SI->second;
497 }
498 if (TargetRegisterInfo::isPhysicalRegister(Reg))
499 return Reg;
500 return 0;
501}
502
503/// regsAreCompatible - Return true if the two registers are equal or aliased.
504///
505static bool
506regsAreCompatible(unsigned RegA, unsigned RegB, const TargetRegisterInfo *TRI) {
507 if (RegA == RegB)
508 return true;
509 if (!RegA || !RegB)
510 return false;
511 return TRI->regsOverlap(RegA, RegB);
512}
513
514
Evan Chengd498c8f2009-01-25 03:53:59 +0000515/// isProfitableToReMat - Return true if it's potentially profitable to commute
516/// the two-address instruction that's being processed.
517bool
518TwoAddressInstructionPass::isProfitableToCommute(unsigned regB, unsigned regC,
Evan Cheng870b8072009-03-01 02:03:43 +0000519 MachineInstr *MI, MachineBasicBlock *MBB,
520 unsigned Dist) {
Evan Chengd498c8f2009-01-25 03:53:59 +0000521 // Determine if it's profitable to commute this two address instruction. In
522 // general, we want no uses between this instruction and the definition of
523 // the two-address register.
524 // e.g.
525 // %reg1028<def> = EXTRACT_SUBREG %reg1027<kill>, 1
526 // %reg1029<def> = MOV8rr %reg1028
527 // %reg1029<def> = SHR8ri %reg1029, 7, %EFLAGS<imp-def,dead>
528 // insert => %reg1030<def> = MOV8rr %reg1028
529 // %reg1030<def> = ADD8rr %reg1028<kill>, %reg1029<kill>, %EFLAGS<imp-def,dead>
530 // In this case, it might not be possible to coalesce the second MOV8rr
531 // instruction if the first one is coalesced. So it would be profitable to
532 // commute it:
533 // %reg1028<def> = EXTRACT_SUBREG %reg1027<kill>, 1
534 // %reg1029<def> = MOV8rr %reg1028
535 // %reg1029<def> = SHR8ri %reg1029, 7, %EFLAGS<imp-def,dead>
536 // insert => %reg1030<def> = MOV8rr %reg1029
537 // %reg1030<def> = ADD8rr %reg1029<kill>, %reg1028<kill>, %EFLAGS<imp-def,dead>
538
539 if (!MI->killsRegister(regC))
540 return false;
541
542 // Ok, we have something like:
543 // %reg1030<def> = ADD8rr %reg1028<kill>, %reg1029<kill>, %EFLAGS<imp-def,dead>
544 // let's see if it's worth commuting it.
545
Evan Cheng870b8072009-03-01 02:03:43 +0000546 // Look for situations like this:
547 // %reg1024<def> = MOV r1
548 // %reg1025<def> = MOV r0
549 // %reg1026<def> = ADD %reg1024, %reg1025
550 // r0 = MOV %reg1026
551 // Commute the ADD to hopefully eliminate an otherwise unavoidable copy.
552 unsigned FromRegB = getMappedReg(regB, SrcRegMap);
553 unsigned FromRegC = getMappedReg(regC, SrcRegMap);
554 unsigned ToRegB = getMappedReg(regB, DstRegMap);
555 unsigned ToRegC = getMappedReg(regC, DstRegMap);
556 if (!regsAreCompatible(FromRegB, ToRegB, TRI) &&
Evan Chengbbc726d2010-12-14 21:34:53 +0000557 ((!FromRegC && !ToRegC) ||
558 regsAreCompatible(FromRegB, ToRegC, TRI) ||
Evan Cheng870b8072009-03-01 02:03:43 +0000559 regsAreCompatible(FromRegC, ToRegB, TRI)))
560 return true;
561
Evan Chengd498c8f2009-01-25 03:53:59 +0000562 // If there is a use of regC between its last def (could be livein) and this
563 // instruction, then bail.
564 unsigned LastDefC = 0;
Evan Cheng870b8072009-03-01 02:03:43 +0000565 if (!NoUseAfterLastDef(regC, MBB, Dist, LastDefC))
Evan Chengd498c8f2009-01-25 03:53:59 +0000566 return false;
567
568 // If there is a use of regB between its last def (could be livein) and this
569 // instruction, then go ahead and make this transformation.
570 unsigned LastDefB = 0;
Evan Cheng870b8072009-03-01 02:03:43 +0000571 if (!NoUseAfterLastDef(regB, MBB, Dist, LastDefB))
Evan Chengd498c8f2009-01-25 03:53:59 +0000572 return true;
573
574 // Since there are no intervening uses for both registers, then commute
575 // if the def of regC is closer. Its live interval is shorter.
576 return LastDefB && LastDefC && LastDefC > LastDefB;
577}
578
Evan Cheng81913712009-01-23 23:27:33 +0000579/// CommuteInstruction - Commute a two-address instruction and update the basic
580/// block, distance map, and live variables if needed. Return true if it is
581/// successful.
582bool
583TwoAddressInstructionPass::CommuteInstruction(MachineBasicBlock::iterator &mi,
Evan Cheng870b8072009-03-01 02:03:43 +0000584 MachineFunction::iterator &mbbi,
585 unsigned RegB, unsigned RegC, unsigned Dist) {
Evan Cheng81913712009-01-23 23:27:33 +0000586 MachineInstr *MI = mi;
David Greeneeb00b182010-01-05 01:24:21 +0000587 DEBUG(dbgs() << "2addr: COMMUTING : " << *MI);
Evan Cheng81913712009-01-23 23:27:33 +0000588 MachineInstr *NewMI = TII->commuteInstruction(MI);
589
590 if (NewMI == 0) {
David Greeneeb00b182010-01-05 01:24:21 +0000591 DEBUG(dbgs() << "2addr: COMMUTING FAILED!\n");
Evan Cheng81913712009-01-23 23:27:33 +0000592 return false;
593 }
594
David Greeneeb00b182010-01-05 01:24:21 +0000595 DEBUG(dbgs() << "2addr: COMMUTED TO: " << *NewMI);
Evan Cheng81913712009-01-23 23:27:33 +0000596 // If the instruction changed to commute it, update livevar.
597 if (NewMI != MI) {
598 if (LV)
599 // Update live variables
600 LV->replaceKillInstruction(RegC, MI, NewMI);
601
602 mbbi->insert(mi, NewMI); // Insert the new inst
603 mbbi->erase(mi); // Nuke the old inst.
604 mi = NewMI;
605 DistanceMap.insert(std::make_pair(NewMI, Dist));
606 }
Evan Cheng870b8072009-03-01 02:03:43 +0000607
608 // Update source register map.
609 unsigned FromRegC = getMappedReg(RegC, SrcRegMap);
610 if (FromRegC) {
611 unsigned RegA = MI->getOperand(0).getReg();
612 SrcRegMap[RegA] = FromRegC;
613 }
614
Evan Cheng81913712009-01-23 23:27:33 +0000615 return true;
616}
617
Evan Chenge6f350d2009-03-30 21:34:07 +0000618/// isProfitableToConv3Addr - Return true if it is profitable to convert the
619/// given 2-address instruction to a 3-address one.
620bool
621TwoAddressInstructionPass::isProfitableToConv3Addr(unsigned RegA) {
622 // Look for situations like this:
623 // %reg1024<def> = MOV r1
624 // %reg1025<def> = MOV r0
625 // %reg1026<def> = ADD %reg1024, %reg1025
626 // r2 = MOV %reg1026
627 // Turn ADD into a 3-address instruction to avoid a copy.
628 unsigned FromRegA = getMappedReg(RegA, SrcRegMap);
629 unsigned ToRegA = getMappedReg(RegA, DstRegMap);
630 return (FromRegA && ToRegA && !regsAreCompatible(FromRegA, ToRegA, TRI));
631}
632
633/// ConvertInstTo3Addr - Convert the specified two-address instruction into a
634/// three address one. Return true if this transformation was successful.
635bool
636TwoAddressInstructionPass::ConvertInstTo3Addr(MachineBasicBlock::iterator &mi,
637 MachineBasicBlock::iterator &nmi,
638 MachineFunction::iterator &mbbi,
639 unsigned RegB, unsigned Dist) {
640 MachineInstr *NewMI = TII->convertToThreeAddress(mbbi, mi, LV);
641 if (NewMI) {
David Greeneeb00b182010-01-05 01:24:21 +0000642 DEBUG(dbgs() << "2addr: CONVERTING 2-ADDR: " << *mi);
643 DEBUG(dbgs() << "2addr: TO 3-ADDR: " << *NewMI);
Evan Chenge6f350d2009-03-30 21:34:07 +0000644 bool Sunk = false;
645
646 if (NewMI->findRegisterUseOperand(RegB, false, TRI))
647 // FIXME: Temporary workaround. If the new instruction doesn't
648 // uses RegB, convertToThreeAddress must have created more
649 // then one instruction.
650 Sunk = Sink3AddrInstruction(mbbi, NewMI, RegB, mi);
651
652 mbbi->erase(mi); // Nuke the old inst.
653
654 if (!Sunk) {
655 DistanceMap.insert(std::make_pair(NewMI, Dist));
656 mi = NewMI;
Chris Lattner7896c9f2009-12-03 00:50:42 +0000657 nmi = llvm::next(mi);
Evan Chenge6f350d2009-03-30 21:34:07 +0000658 }
659 return true;
660 }
661
662 return false;
663}
664
Evan Cheng870b8072009-03-01 02:03:43 +0000665/// ProcessCopy - If the specified instruction is not yet processed, process it
666/// if it's a copy. For a copy instruction, we find the physical registers the
667/// source and destination registers might be mapped to. These are kept in
668/// point-to maps used to determine future optimizations. e.g.
669/// v1024 = mov r0
670/// v1025 = mov r1
671/// v1026 = add v1024, v1025
672/// r1 = mov r1026
673/// If 'add' is a two-address instruction, v1024, v1026 are both potentially
674/// coalesced to r0 (from the input side). v1025 is mapped to r1. v1026 is
675/// potentially joined with r1 on the output side. It's worthwhile to commute
676/// 'add' to eliminate a copy.
677void TwoAddressInstructionPass::ProcessCopy(MachineInstr *MI,
678 MachineBasicBlock *MBB,
679 SmallPtrSet<MachineInstr*, 8> &Processed) {
680 if (Processed.count(MI))
681 return;
682
683 bool IsSrcPhys, IsDstPhys;
684 unsigned SrcReg, DstReg;
685 if (!isCopyToReg(*MI, TII, SrcReg, DstReg, IsSrcPhys, IsDstPhys))
686 return;
687
688 if (IsDstPhys && !IsSrcPhys)
689 DstRegMap.insert(std::make_pair(SrcReg, DstReg));
690 else if (!IsDstPhys && IsSrcPhys) {
Evan Cheng3005ed62009-04-13 20:04:24 +0000691 bool isNew = SrcRegMap.insert(std::make_pair(DstReg, SrcReg)).second;
692 if (!isNew)
693 assert(SrcRegMap[DstReg] == SrcReg &&
694 "Can't map to two src physical registers!");
Evan Cheng870b8072009-03-01 02:03:43 +0000695
696 SmallVector<unsigned, 4> VirtRegPairs;
Evan Cheng87d696a2009-04-14 00:32:25 +0000697 bool IsCopy = false;
Evan Cheng870b8072009-03-01 02:03:43 +0000698 unsigned NewReg = 0;
699 while (MachineInstr *UseMI = findOnlyInterestingUse(DstReg, MBB, MRI,TII,
Evan Cheng87d696a2009-04-14 00:32:25 +0000700 IsCopy, NewReg, IsDstPhys)) {
701 if (IsCopy) {
702 if (!Processed.insert(UseMI))
Evan Cheng870b8072009-03-01 02:03:43 +0000703 break;
704 }
705
706 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UseMI);
707 if (DI != DistanceMap.end())
708 // Earlier in the same MBB.Reached via a back edge.
709 break;
710
711 if (IsDstPhys) {
712 VirtRegPairs.push_back(NewReg);
713 break;
714 }
715 bool isNew = SrcRegMap.insert(std::make_pair(NewReg, DstReg)).second;
Evan Cheng3005ed62009-04-13 20:04:24 +0000716 if (!isNew)
Evan Cheng87d696a2009-04-14 00:32:25 +0000717 assert(SrcRegMap[NewReg] == DstReg &&
718 "Can't map to two src physical registers!");
Evan Cheng870b8072009-03-01 02:03:43 +0000719 VirtRegPairs.push_back(NewReg);
720 DstReg = NewReg;
721 }
722
723 if (!VirtRegPairs.empty()) {
724 unsigned ToReg = VirtRegPairs.back();
725 VirtRegPairs.pop_back();
726 while (!VirtRegPairs.empty()) {
727 unsigned FromReg = VirtRegPairs.back();
728 VirtRegPairs.pop_back();
729 bool isNew = DstRegMap.insert(std::make_pair(FromReg, ToReg)).second;
Evan Cheng3005ed62009-04-13 20:04:24 +0000730 if (!isNew)
731 assert(DstRegMap[FromReg] == ToReg &&
732 "Can't map to two dst physical registers!");
Evan Cheng870b8072009-03-01 02:03:43 +0000733 ToReg = FromReg;
734 }
735 }
736 }
737
738 Processed.insert(MI);
739}
740
Evan Cheng28c7ce32009-02-21 03:14:25 +0000741/// isSafeToDelete - If the specified instruction does not produce any side
742/// effects and all of its defs are dead, then it's safe to delete.
Jakob Stoklund Olesen0b25ae12009-11-18 21:33:35 +0000743static bool isSafeToDelete(MachineInstr *MI,
Evan Chenge9ccb3a2009-04-28 02:12:36 +0000744 const TargetInstrInfo *TII,
745 SmallVector<unsigned, 4> &Kills) {
Evan Cheng28c7ce32009-02-21 03:14:25 +0000746 const TargetInstrDesc &TID = MI->getDesc();
747 if (TID.mayStore() || TID.isCall())
748 return false;
749 if (TID.isTerminator() || TID.hasUnmodeledSideEffects())
750 return false;
751
752 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
753 MachineOperand &MO = MI->getOperand(i);
Evan Chenge9ccb3a2009-04-28 02:12:36 +0000754 if (!MO.isReg())
Evan Cheng28c7ce32009-02-21 03:14:25 +0000755 continue;
Evan Chenge9ccb3a2009-04-28 02:12:36 +0000756 if (MO.isDef() && !MO.isDead())
Evan Cheng28c7ce32009-02-21 03:14:25 +0000757 return false;
Jakob Stoklund Olesen0b25ae12009-11-18 21:33:35 +0000758 if (MO.isUse() && MO.isKill())
Evan Chenge9ccb3a2009-04-28 02:12:36 +0000759 Kills.push_back(MO.getReg());
Evan Cheng28c7ce32009-02-21 03:14:25 +0000760 }
Evan Cheng28c7ce32009-02-21 03:14:25 +0000761 return true;
762}
763
Bob Wilson326f4382009-09-01 22:51:08 +0000764/// canUpdateDeletedKills - Check if all the registers listed in Kills are
765/// killed by instructions in MBB preceding the current instruction at
766/// position Dist. If so, return true and record information about the
767/// preceding kills in NewKills.
768bool TwoAddressInstructionPass::
769canUpdateDeletedKills(SmallVector<unsigned, 4> &Kills,
770 SmallVector<NewKill, 4> &NewKills,
771 MachineBasicBlock *MBB, unsigned Dist) {
772 while (!Kills.empty()) {
773 unsigned Kill = Kills.back();
774 Kills.pop_back();
775 if (TargetRegisterInfo::isPhysicalRegister(Kill))
776 return false;
777
778 MachineInstr *LastKill = FindLastUseInMBB(Kill, MBB, Dist);
779 if (!LastKill)
780 return false;
781
Evan Cheng1015ba72010-05-21 20:53:24 +0000782 bool isModRef = LastKill->definesRegister(Kill);
Bob Wilson326f4382009-09-01 22:51:08 +0000783 NewKills.push_back(std::make_pair(std::make_pair(Kill, isModRef),
784 LastKill));
785 }
786 return true;
787}
788
789/// DeleteUnusedInstr - If an instruction with a tied register operand can
790/// be safely deleted, just delete it.
791bool
792TwoAddressInstructionPass::DeleteUnusedInstr(MachineBasicBlock::iterator &mi,
793 MachineBasicBlock::iterator &nmi,
794 MachineFunction::iterator &mbbi,
Bob Wilson326f4382009-09-01 22:51:08 +0000795 unsigned Dist) {
796 // Check if the instruction has no side effects and if all its defs are dead.
797 SmallVector<unsigned, 4> Kills;
Jakob Stoklund Olesen0b25ae12009-11-18 21:33:35 +0000798 if (!isSafeToDelete(mi, TII, Kills))
Bob Wilson326f4382009-09-01 22:51:08 +0000799 return false;
800
801 // If this instruction kills some virtual registers, we need to
802 // update the kill information. If it's not possible to do so,
803 // then bail out.
804 SmallVector<NewKill, 4> NewKills;
805 if (!canUpdateDeletedKills(Kills, NewKills, &*mbbi, Dist))
806 return false;
807
808 if (LV) {
809 while (!NewKills.empty()) {
810 MachineInstr *NewKill = NewKills.back().second;
811 unsigned Kill = NewKills.back().first.first;
812 bool isDead = NewKills.back().first.second;
813 NewKills.pop_back();
814 if (LV->removeVirtualRegisterKilled(Kill, mi)) {
815 if (isDead)
816 LV->addVirtualRegisterDead(Kill, NewKill);
817 else
818 LV->addVirtualRegisterKilled(Kill, NewKill);
819 }
820 }
Bob Wilson326f4382009-09-01 22:51:08 +0000821 }
822
823 mbbi->erase(mi); // Nuke the old inst.
824 mi = nmi;
825 return true;
826}
827
Bob Wilsoncc80df92009-09-03 20:58:42 +0000828/// TryInstructionTransform - For the case where an instruction has a single
829/// pair of tied register operands, attempt some transformations that may
830/// either eliminate the tied operands or improve the opportunities for
831/// coalescing away the register copy. Returns true if the tied operands
832/// are eliminated altogether.
833bool TwoAddressInstructionPass::
834TryInstructionTransform(MachineBasicBlock::iterator &mi,
835 MachineBasicBlock::iterator &nmi,
836 MachineFunction::iterator &mbbi,
837 unsigned SrcIdx, unsigned DstIdx, unsigned Dist) {
838 const TargetInstrDesc &TID = mi->getDesc();
839 unsigned regA = mi->getOperand(DstIdx).getReg();
840 unsigned regB = mi->getOperand(SrcIdx).getReg();
841
842 assert(TargetRegisterInfo::isVirtualRegister(regB) &&
843 "cannot make instruction into two-address form");
844
845 // If regA is dead and the instruction can be deleted, just delete
846 // it so it doesn't clobber regB.
847 bool regBKilled = isKilled(*mi, regB, MRI, TII);
848 if (!regBKilled && mi->getOperand(DstIdx).isDead() &&
Jakob Stoklund Olesen0b25ae12009-11-18 21:33:35 +0000849 DeleteUnusedInstr(mi, nmi, mbbi, Dist)) {
Bob Wilsoncc80df92009-09-03 20:58:42 +0000850 ++NumDeletes;
851 return true; // Done with this instruction.
852 }
853
854 // Check if it is profitable to commute the operands.
855 unsigned SrcOp1, SrcOp2;
856 unsigned regC = 0;
857 unsigned regCIdx = ~0U;
858 bool TryCommute = false;
859 bool AggressiveCommute = false;
860 if (TID.isCommutable() && mi->getNumOperands() >= 3 &&
861 TII->findCommutedOpIndices(mi, SrcOp1, SrcOp2)) {
862 if (SrcIdx == SrcOp1)
863 regCIdx = SrcOp2;
864 else if (SrcIdx == SrcOp2)
865 regCIdx = SrcOp1;
866
867 if (regCIdx != ~0U) {
868 regC = mi->getOperand(regCIdx).getReg();
869 if (!regBKilled && isKilled(*mi, regC, MRI, TII))
870 // If C dies but B does not, swap the B and C operands.
871 // This makes the live ranges of A and C joinable.
872 TryCommute = true;
873 else if (isProfitableToCommute(regB, regC, mi, mbbi, Dist)) {
874 TryCommute = true;
875 AggressiveCommute = true;
876 }
877 }
878 }
879
880 // If it's profitable to commute, try to do so.
881 if (TryCommute && CommuteInstruction(mi, mbbi, regB, regC, Dist)) {
882 ++NumCommuted;
883 if (AggressiveCommute)
884 ++NumAggrCommuted;
885 return false;
886 }
887
888 if (TID.isConvertibleTo3Addr()) {
889 // This instruction is potentially convertible to a true
890 // three-address instruction. Check if it is profitable.
891 if (!regBKilled || isProfitableToConv3Addr(regA)) {
892 // Try to convert it.
893 if (ConvertInstTo3Addr(mi, nmi, mbbi, regB, Dist)) {
894 ++NumConvertedTo3Addr;
895 return true; // Done with this instruction.
896 }
897 }
898 }
Dan Gohman584fedf2010-06-21 22:17:20 +0000899
900 // If this is an instruction with a load folded into it, try unfolding
901 // the load, e.g. avoid this:
902 // movq %rdx, %rcx
903 // addq (%rax), %rcx
904 // in favor of this:
905 // movq (%rax), %rcx
906 // addq %rdx, %rcx
907 // because it's preferable to schedule a load than a register copy.
908 if (TID.mayLoad() && !regBKilled) {
909 // Determine if a load can be unfolded.
910 unsigned LoadRegIndex;
911 unsigned NewOpc =
912 TII->getOpcodeAfterMemoryUnfold(mi->getOpcode(),
913 /*UnfoldLoad=*/true,
914 /*UnfoldStore=*/false,
915 &LoadRegIndex);
916 if (NewOpc != 0) {
917 const TargetInstrDesc &UnfoldTID = TII->get(NewOpc);
918 if (UnfoldTID.getNumDefs() == 1) {
919 MachineFunction &MF = *mbbi->getParent();
920
921 // Unfold the load.
922 DEBUG(dbgs() << "2addr: UNFOLDING: " << *mi);
923 const TargetRegisterClass *RC =
924 UnfoldTID.OpInfo[LoadRegIndex].getRegClass(TRI);
925 unsigned Reg = MRI->createVirtualRegister(RC);
926 SmallVector<MachineInstr *, 2> NewMIs;
Evan Cheng98ec91e2010-07-02 20:36:18 +0000927 if (!TII->unfoldMemoryOperand(MF, mi, Reg,
928 /*UnfoldLoad=*/true,/*UnfoldStore=*/false,
929 NewMIs)) {
930 DEBUG(dbgs() << "2addr: ABANDONING UNFOLD\n");
931 return false;
932 }
Dan Gohman584fedf2010-06-21 22:17:20 +0000933 assert(NewMIs.size() == 2 &&
934 "Unfolded a load into multiple instructions!");
935 // The load was previously folded, so this is the only use.
936 NewMIs[1]->addRegisterKilled(Reg, TRI);
937
938 // Tentatively insert the instructions into the block so that they
939 // look "normal" to the transformation logic.
940 mbbi->insert(mi, NewMIs[0]);
941 mbbi->insert(mi, NewMIs[1]);
942
943 DEBUG(dbgs() << "2addr: NEW LOAD: " << *NewMIs[0]
944 << "2addr: NEW INST: " << *NewMIs[1]);
945
946 // Transform the instruction, now that it no longer has a load.
947 unsigned NewDstIdx = NewMIs[1]->findRegisterDefOperandIdx(regA);
948 unsigned NewSrcIdx = NewMIs[1]->findRegisterUseOperandIdx(regB);
949 MachineBasicBlock::iterator NewMI = NewMIs[1];
950 bool TransformSuccess =
951 TryInstructionTransform(NewMI, mi, mbbi,
952 NewSrcIdx, NewDstIdx, Dist);
953 if (TransformSuccess ||
954 NewMIs[1]->getOperand(NewSrcIdx).isKill()) {
955 // Success, or at least we made an improvement. Keep the unfolded
956 // instructions and discard the original.
957 if (LV) {
958 for (unsigned i = 0, e = mi->getNumOperands(); i != e; ++i) {
959 MachineOperand &MO = mi->getOperand(i);
Dan Gohman7aa7bc72010-06-22 00:32:04 +0000960 if (MO.isReg() && MO.getReg() != 0 &&
961 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
962 if (MO.isUse()) {
Dan Gohmancc1ca982010-06-22 02:07:21 +0000963 if (MO.isKill()) {
964 if (NewMIs[0]->killsRegister(MO.getReg()))
965 LV->replaceKillInstruction(MO.getReg(), mi, NewMIs[0]);
966 else {
967 assert(NewMIs[1]->killsRegister(MO.getReg()) &&
968 "Kill missing after load unfold!");
969 LV->replaceKillInstruction(MO.getReg(), mi, NewMIs[1]);
970 }
971 }
972 } else if (LV->removeVirtualRegisterDead(MO.getReg(), mi)) {
973 if (NewMIs[1]->registerDefIsDead(MO.getReg()))
974 LV->addVirtualRegisterDead(MO.getReg(), NewMIs[1]);
975 else {
976 assert(NewMIs[0]->registerDefIsDead(MO.getReg()) &&
977 "Dead flag missing after load unfold!");
978 LV->addVirtualRegisterDead(MO.getReg(), NewMIs[0]);
979 }
980 }
Dan Gohman7aa7bc72010-06-22 00:32:04 +0000981 }
Dan Gohman584fedf2010-06-21 22:17:20 +0000982 }
983 LV->addVirtualRegisterKilled(Reg, NewMIs[1]);
984 }
985 mi->eraseFromParent();
986 mi = NewMIs[1];
987 if (TransformSuccess)
988 return true;
989 } else {
990 // Transforming didn't eliminate the tie and didn't lead to an
991 // improvement. Clean up the unfolded instructions and keep the
992 // original.
993 DEBUG(dbgs() << "2addr: ABANDONING UNFOLD\n");
994 NewMIs[0]->eraseFromParent();
995 NewMIs[1]->eraseFromParent();
996 }
997 }
998 }
999 }
1000
Bob Wilsoncc80df92009-09-03 20:58:42 +00001001 return false;
1002}
1003
Bill Wendling637980e2008-05-10 00:12:52 +00001004/// runOnMachineFunction - Reduce two-address instructions to two operands.
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001005///
Chris Lattner163c1e72004-01-31 21:14:04 +00001006bool TwoAddressInstructionPass::runOnMachineFunction(MachineFunction &MF) {
David Greeneeb00b182010-01-05 01:24:21 +00001007 DEBUG(dbgs() << "Machine Function\n");
Misha Brukman75fa4e42004-07-22 15:26:23 +00001008 const TargetMachine &TM = MF.getTarget();
Evan Cheng875357d2008-03-13 06:37:55 +00001009 MRI = &MF.getRegInfo();
1010 TII = TM.getInstrInfo();
1011 TRI = TM.getRegisterInfo();
Duncan Sands1465d612009-01-28 13:14:17 +00001012 LV = getAnalysisIfAvailable<LiveVariables>();
Dan Gohmana70dca12009-10-09 23:27:56 +00001013 AA = &getAnalysis<AliasAnalysis>();
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001014
Misha Brukman75fa4e42004-07-22 15:26:23 +00001015 bool MadeChange = false;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001016
David Greeneeb00b182010-01-05 01:24:21 +00001017 DEBUG(dbgs() << "********** REWRITING TWO-ADDR INSTRS **********\n");
1018 DEBUG(dbgs() << "********** Function: "
Daniel Dunbarce63ffb2009-07-25 00:23:56 +00001019 << MF.getFunction()->getName() << '\n');
Alkis Evlogimenos3a9986f2004-02-18 00:35:06 +00001020
Evan Cheng7543e582008-06-18 07:49:14 +00001021 // ReMatRegs - Keep track of the registers whose def's are remat'ed.
1022 BitVector ReMatRegs;
1023 ReMatRegs.resize(MRI->getLastVirtReg()+1);
1024
Bob Wilsoncc80df92009-09-03 20:58:42 +00001025 typedef DenseMap<unsigned, SmallVector<std::pair<unsigned, unsigned>, 4> >
1026 TiedOperandMap;
1027 TiedOperandMap TiedOperands(4);
1028
Evan Cheng870b8072009-03-01 02:03:43 +00001029 SmallPtrSet<MachineInstr*, 8> Processed;
Misha Brukman75fa4e42004-07-22 15:26:23 +00001030 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
1031 mbbi != mbbe; ++mbbi) {
Evan Cheng7543e582008-06-18 07:49:14 +00001032 unsigned Dist = 0;
1033 DistanceMap.clear();
Evan Cheng870b8072009-03-01 02:03:43 +00001034 SrcRegMap.clear();
1035 DstRegMap.clear();
1036 Processed.clear();
Misha Brukman75fa4e42004-07-22 15:26:23 +00001037 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
Evan Cheng7a963fa2008-03-27 01:27:25 +00001038 mi != me; ) {
Chris Lattner7896c9f2009-12-03 00:50:42 +00001039 MachineBasicBlock::iterator nmi = llvm::next(mi);
Dale Johannesenb8ff9342010-02-10 21:47:48 +00001040 if (mi->isDebugValue()) {
1041 mi = nmi;
1042 continue;
1043 }
Evan Chengf1250ee2010-03-23 20:36:12 +00001044
Evan Cheng3d720fb2010-05-05 18:45:40 +00001045 // Remember REG_SEQUENCE instructions, we'll deal with them later.
1046 if (mi->isRegSequence())
1047 RegSequences.push_back(&*mi);
1048
Chris Lattner749c6f62008-01-07 07:27:27 +00001049 const TargetInstrDesc &TID = mi->getDesc();
Evan Cheng360c2dd2006-11-01 23:06:55 +00001050 bool FirstTied = true;
Bill Wendling637980e2008-05-10 00:12:52 +00001051
Evan Cheng7543e582008-06-18 07:49:14 +00001052 DistanceMap.insert(std::make_pair(mi, ++Dist));
Evan Cheng870b8072009-03-01 02:03:43 +00001053
1054 ProcessCopy(&*mi, &*mbbi, Processed);
1055
Bob Wilsoncc80df92009-09-03 20:58:42 +00001056 // First scan through all the tied register uses in this instruction
1057 // and record a list of pairs of tied operands for each register.
Chris Lattner518bb532010-02-09 19:54:29 +00001058 unsigned NumOps = mi->isInlineAsm()
Evan Chengfb112882009-03-23 08:01:15 +00001059 ? mi->getNumOperands() : TID.getNumOperands();
Bob Wilsoncc80df92009-09-03 20:58:42 +00001060 for (unsigned SrcIdx = 0; SrcIdx < NumOps; ++SrcIdx) {
1061 unsigned DstIdx = 0;
1062 if (!mi->isRegTiedToDefOperand(SrcIdx, &DstIdx))
Evan Cheng360c2dd2006-11-01 23:06:55 +00001063 continue;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001064
Evan Cheng360c2dd2006-11-01 23:06:55 +00001065 if (FirstTied) {
Bob Wilsoncc80df92009-09-03 20:58:42 +00001066 FirstTied = false;
Evan Cheng360c2dd2006-11-01 23:06:55 +00001067 ++NumTwoAddressInstrs;
David Greeneeb00b182010-01-05 01:24:21 +00001068 DEBUG(dbgs() << '\t' << *mi);
Evan Cheng360c2dd2006-11-01 23:06:55 +00001069 }
Bill Wendling637980e2008-05-10 00:12:52 +00001070
Bob Wilsoncc80df92009-09-03 20:58:42 +00001071 assert(mi->getOperand(SrcIdx).isReg() &&
1072 mi->getOperand(SrcIdx).getReg() &&
1073 mi->getOperand(SrcIdx).isUse() &&
1074 "two address instruction invalid");
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001075
Bob Wilsoncc80df92009-09-03 20:58:42 +00001076 unsigned regB = mi->getOperand(SrcIdx).getReg();
1077 TiedOperandMap::iterator OI = TiedOperands.find(regB);
1078 if (OI == TiedOperands.end()) {
1079 SmallVector<std::pair<unsigned, unsigned>, 4> TiedPair;
1080 OI = TiedOperands.insert(std::make_pair(regB, TiedPair)).first;
1081 }
1082 OI->second.push_back(std::make_pair(SrcIdx, DstIdx));
1083 }
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001084
Bob Wilsoncc80df92009-09-03 20:58:42 +00001085 // Now iterate over the information collected above.
1086 for (TiedOperandMap::iterator OI = TiedOperands.begin(),
1087 OE = TiedOperands.end(); OI != OE; ++OI) {
1088 SmallVector<std::pair<unsigned, unsigned>, 4> &TiedPairs = OI->second;
Evan Cheng360c2dd2006-11-01 23:06:55 +00001089
Bob Wilsoncc80df92009-09-03 20:58:42 +00001090 // If the instruction has a single pair of tied operands, try some
1091 // transformations that may either eliminate the tied operands or
1092 // improve the opportunities for coalescing away the register copy.
1093 if (TiedOperands.size() == 1 && TiedPairs.size() == 1) {
1094 unsigned SrcIdx = TiedPairs[0].first;
1095 unsigned DstIdx = TiedPairs[0].second;
Bob Wilson43449792009-08-31 21:54:55 +00001096
Bob Wilsoncc80df92009-09-03 20:58:42 +00001097 // If the registers are already equal, nothing needs to be done.
1098 if (mi->getOperand(SrcIdx).getReg() ==
1099 mi->getOperand(DstIdx).getReg())
1100 break; // Done with this instruction.
1101
1102 if (TryInstructionTransform(mi, nmi, mbbi, SrcIdx, DstIdx, Dist))
1103 break; // The tied operands have been eliminated.
1104 }
1105
1106 bool RemovedKillFlag = false;
1107 bool AllUsesCopied = true;
1108 unsigned LastCopiedReg = 0;
1109 unsigned regB = OI->first;
1110 for (unsigned tpi = 0, tpe = TiedPairs.size(); tpi != tpe; ++tpi) {
1111 unsigned SrcIdx = TiedPairs[tpi].first;
1112 unsigned DstIdx = TiedPairs[tpi].second;
1113 unsigned regA = mi->getOperand(DstIdx).getReg();
1114 // Grab regB from the instruction because it may have changed if the
1115 // instruction was commuted.
1116 regB = mi->getOperand(SrcIdx).getReg();
1117
1118 if (regA == regB) {
1119 // The register is tied to multiple destinations (or else we would
1120 // not have continued this far), but this use of the register
1121 // already matches the tied destination. Leave it.
1122 AllUsesCopied = false;
1123 continue;
1124 }
1125 LastCopiedReg = regA;
1126
1127 assert(TargetRegisterInfo::isVirtualRegister(regB) &&
1128 "cannot make instruction into two-address form");
Chris Lattner6b507672004-01-31 21:21:43 +00001129
Chris Lattner1e313632004-07-21 23:17:57 +00001130#ifndef NDEBUG
Bob Wilsoncc80df92009-09-03 20:58:42 +00001131 // First, verify that we don't have a use of "a" in the instruction
1132 // (a = b + a for example) because our transformation will not
1133 // work. This should never occur because we are in SSA form.
1134 for (unsigned i = 0; i != mi->getNumOperands(); ++i)
1135 assert(i == DstIdx ||
1136 !mi->getOperand(i).isReg() ||
1137 mi->getOperand(i).getReg() != regA);
Chris Lattner1e313632004-07-21 23:17:57 +00001138#endif
Alkis Evlogimenos14be6402004-02-04 22:17:40 +00001139
Bob Wilsoncc80df92009-09-03 20:58:42 +00001140 // Emit a copy or rematerialize the definition.
1141 const TargetRegisterClass *rc = MRI->getRegClass(regB);
1142 MachineInstr *DefMI = MRI->getVRegDef(regB);
1143 // If it's safe and profitable, remat the definition instead of
1144 // copying it.
1145 if (DefMI &&
1146 DefMI->getDesc().isAsCheapAsAMove() &&
Evan Chengac1abde2010-03-02 19:03:01 +00001147 DefMI->isSafeToReMat(TII, AA, regB) &&
Bob Wilsoncc80df92009-09-03 20:58:42 +00001148 isProfitableToReMat(regB, rc, mi, DefMI, mbbi, Dist)){
David Greeneeb00b182010-01-05 01:24:21 +00001149 DEBUG(dbgs() << "2addr: REMATTING : " << *DefMI << "\n");
Bob Wilsoncc80df92009-09-03 20:58:42 +00001150 unsigned regASubIdx = mi->getOperand(DstIdx).getSubReg();
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001151 TII->reMaterialize(*mbbi, mi, regA, regASubIdx, DefMI, *TRI);
Bob Wilsoncc80df92009-09-03 20:58:42 +00001152 ReMatRegs.set(regB);
1153 ++NumReMats;
Bob Wilson71124f62009-09-01 04:18:40 +00001154 } else {
Jakob Stoklund Olesen92c1f722010-07-10 19:08:25 +00001155 BuildMI(*mbbi, mi, mi->getDebugLoc(), TII->get(TargetOpcode::COPY),
1156 regA).addReg(regB);
Bob Wilsoncc80df92009-09-03 20:58:42 +00001157 }
1158
1159 MachineBasicBlock::iterator prevMI = prior(mi);
1160 // Update DistanceMap.
1161 DistanceMap.insert(std::make_pair(prevMI, Dist));
1162 DistanceMap[mi] = ++Dist;
1163
David Greeneeb00b182010-01-05 01:24:21 +00001164 DEBUG(dbgs() << "\t\tprepend:\t" << *prevMI);
Bob Wilsoncc80df92009-09-03 20:58:42 +00001165
1166 MachineOperand &MO = mi->getOperand(SrcIdx);
1167 assert(MO.isReg() && MO.getReg() == regB && MO.isUse() &&
1168 "inconsistent operand info for 2-reg pass");
1169 if (MO.isKill()) {
1170 MO.setIsKill(false);
1171 RemovedKillFlag = true;
1172 }
1173 MO.setReg(regA);
1174 }
1175
1176 if (AllUsesCopied) {
1177 // Replace other (un-tied) uses of regB with LastCopiedReg.
1178 for (unsigned i = 0, e = mi->getNumOperands(); i != e; ++i) {
1179 MachineOperand &MO = mi->getOperand(i);
1180 if (MO.isReg() && MO.getReg() == regB && MO.isUse()) {
1181 if (MO.isKill()) {
1182 MO.setIsKill(false);
1183 RemovedKillFlag = true;
1184 }
1185 MO.setReg(LastCopiedReg);
1186 }
1187 }
1188
1189 // Update live variables for regB.
1190 if (RemovedKillFlag && LV && LV->getVarInfo(regB).removeKill(mi))
1191 LV->addVirtualRegisterKilled(regB, prior(mi));
1192
1193 } else if (RemovedKillFlag) {
1194 // Some tied uses of regB matched their destination registers, so
1195 // regB is still used in this instruction, but a kill flag was
1196 // removed from a different tied use of regB, so now we need to add
1197 // a kill flag to one of the remaining uses of regB.
1198 for (unsigned i = 0, e = mi->getNumOperands(); i != e; ++i) {
1199 MachineOperand &MO = mi->getOperand(i);
1200 if (MO.isReg() && MO.getReg() == regB && MO.isUse()) {
1201 MO.setIsKill(true);
1202 break;
Bob Wilson71124f62009-09-01 04:18:40 +00001203 }
1204 }
Bob Wilson43449792009-08-31 21:54:55 +00001205 }
Evan Cheng68fc2da2010-06-09 19:26:01 +00001206
1207 // Schedule the source copy / remat inserted to form two-address
1208 // instruction. FIXME: Does it matter the distance map may not be
1209 // accurate after it's scheduled?
1210 TII->scheduleTwoAddrSource(prior(mi), mi, *TRI);
1211
Bob Wilson43449792009-08-31 21:54:55 +00001212 MadeChange = true;
1213
David Greeneeb00b182010-01-05 01:24:21 +00001214 DEBUG(dbgs() << "\t\trewrite to:\t" << *mi);
Misha Brukman75fa4e42004-07-22 15:26:23 +00001215 }
Bill Wendling637980e2008-05-10 00:12:52 +00001216
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +00001217 // Rewrite INSERT_SUBREG as COPY now that we no longer need SSA form.
1218 if (mi->isInsertSubreg()) {
1219 // From %reg = INSERT_SUBREG %reg, %subreg, subidx
1220 // To %reg:subidx = COPY %subreg
1221 unsigned SubIdx = mi->getOperand(3).getImm();
1222 mi->RemoveOperand(3);
1223 assert(mi->getOperand(0).getSubReg() == 0 && "Unexpected subreg idx");
1224 mi->getOperand(0).setSubReg(SubIdx);
1225 mi->RemoveOperand(1);
1226 mi->setDesc(TII->get(TargetOpcode::COPY));
1227 DEBUG(dbgs() << "\t\tconvert to:\t" << *mi);
1228 }
1229
Bob Wilsoncc80df92009-09-03 20:58:42 +00001230 // Clear TiedOperands here instead of at the top of the loop
1231 // since most instructions do not have tied operands.
1232 TiedOperands.clear();
Evan Cheng7a963fa2008-03-27 01:27:25 +00001233 mi = nmi;
Misha Brukman75fa4e42004-07-22 15:26:23 +00001234 }
1235 }
1236
Evan Cheng601ca4b2008-06-25 01:16:38 +00001237 // Some remat'ed instructions are dead.
1238 int VReg = ReMatRegs.find_first();
1239 while (VReg != -1) {
Evan Chengf1250ee2010-03-23 20:36:12 +00001240 if (MRI->use_nodbg_empty(VReg)) {
Evan Cheng601ca4b2008-06-25 01:16:38 +00001241 MachineInstr *DefMI = MRI->getVRegDef(VReg);
1242 DefMI->eraseFromParent();
Bill Wendlinga16157a2008-05-26 05:49:49 +00001243 }
Evan Cheng601ca4b2008-06-25 01:16:38 +00001244 VReg = ReMatRegs.find_next(VReg);
Bill Wendling48f7f232008-05-26 05:18:34 +00001245 }
1246
Evan Cheng3d720fb2010-05-05 18:45:40 +00001247 // Eliminate REG_SEQUENCE instructions. Their whole purpose was to preseve
1248 // SSA form. It's now safe to de-SSA.
1249 MadeChange |= EliminateRegSequences();
1250
Misha Brukman75fa4e42004-07-22 15:26:23 +00001251 return MadeChange;
Alkis Evlogimenos71499de2003-12-18 13:06:04 +00001252}
Evan Cheng3d720fb2010-05-05 18:45:40 +00001253
1254static void UpdateRegSequenceSrcs(unsigned SrcReg,
Evan Cheng53c779b2010-05-17 20:57:12 +00001255 unsigned DstReg, unsigned SubIdx,
Jakob Stoklund Olesen5a0d4fc2010-05-29 00:14:14 +00001256 MachineRegisterInfo *MRI,
1257 const TargetRegisterInfo &TRI) {
Evan Cheng3d720fb2010-05-05 18:45:40 +00001258 for (MachineRegisterInfo::reg_iterator RI = MRI->reg_begin(SrcReg),
Evan Cheng3ae56bc2010-05-12 01:27:49 +00001259 RE = MRI->reg_end(); RI != RE; ) {
Evan Cheng3d720fb2010-05-05 18:45:40 +00001260 MachineOperand &MO = RI.getOperand();
1261 ++RI;
Jakob Stoklund Olesen5a0d4fc2010-05-29 00:14:14 +00001262 MO.substVirtReg(DstReg, SubIdx, TRI);
Evan Cheng53c779b2010-05-17 20:57:12 +00001263 }
1264}
1265
1266/// CoalesceExtSubRegs - If a number of sources of the REG_SEQUENCE are
1267/// EXTRACT_SUBREG from the same register and to the same virtual register
1268/// with different sub-register indices, attempt to combine the
1269/// EXTRACT_SUBREGs and pre-coalesce them. e.g.
1270/// %reg1026<def> = VLDMQ %reg1025<kill>, 260, pred:14, pred:%reg0
1271/// %reg1029:6<def> = EXTRACT_SUBREG %reg1026, 6
1272/// %reg1029:5<def> = EXTRACT_SUBREG %reg1026<kill>, 5
1273/// Since D subregs 5, 6 can combine to a Q register, we can coalesce
1274/// reg1026 to reg1029.
1275void
1276TwoAddressInstructionPass::CoalesceExtSubRegs(SmallVector<unsigned,4> &Srcs,
1277 unsigned DstReg) {
1278 SmallSet<unsigned, 4> Seen;
1279 for (unsigned i = 0, e = Srcs.size(); i != e; ++i) {
1280 unsigned SrcReg = Srcs[i];
1281 if (!Seen.insert(SrcReg))
1282 continue;
1283
Bob Wilson26bf8f92010-06-03 23:53:58 +00001284 // Check that the instructions are all in the same basic block.
1285 MachineInstr *SrcDefMI = MRI->getVRegDef(SrcReg);
1286 MachineInstr *DstDefMI = MRI->getVRegDef(DstReg);
1287 if (SrcDefMI->getParent() != DstDefMI->getParent())
1288 continue;
1289
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001290 // If there are no other uses than copies which feed into
Evan Cheng53c779b2010-05-17 20:57:12 +00001291 // the reg_sequence, then we might be able to coalesce them.
1292 bool CanCoalesce = true;
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001293 SmallVector<unsigned, 4> SrcSubIndices, DstSubIndices;
Evan Cheng53c779b2010-05-17 20:57:12 +00001294 for (MachineRegisterInfo::use_nodbg_iterator
1295 UI = MRI->use_nodbg_begin(SrcReg),
1296 UE = MRI->use_nodbg_end(); UI != UE; ++UI) {
1297 MachineInstr *UseMI = &*UI;
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001298 if (!UseMI->isCopy() || UseMI->getOperand(0).getReg() != DstReg) {
Evan Cheng53c779b2010-05-17 20:57:12 +00001299 CanCoalesce = false;
1300 break;
1301 }
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001302 SrcSubIndices.push_back(UseMI->getOperand(1).getSubReg());
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001303 DstSubIndices.push_back(UseMI->getOperand(0).getSubReg());
Evan Cheng53c779b2010-05-17 20:57:12 +00001304 }
1305
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001306 if (!CanCoalesce || SrcSubIndices.size() < 2)
Evan Cheng53c779b2010-05-17 20:57:12 +00001307 continue;
1308
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001309 // Check that the source subregisters can be combined.
1310 std::sort(SrcSubIndices.begin(), SrcSubIndices.end());
Bob Wilson852a7e32010-06-15 05:56:31 +00001311 unsigned NewSrcSubIdx = 0;
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001312 if (!TRI->canCombineSubRegIndices(MRI->getRegClass(SrcReg), SrcSubIndices,
Bob Wilson852a7e32010-06-15 05:56:31 +00001313 NewSrcSubIdx))
Bob Wilson26bf8f92010-06-03 23:53:58 +00001314 continue;
1315
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001316 // Check that the destination subregisters can also be combined.
1317 std::sort(DstSubIndices.begin(), DstSubIndices.end());
1318 unsigned NewDstSubIdx = 0;
1319 if (!TRI->canCombineSubRegIndices(MRI->getRegClass(DstReg), DstSubIndices,
1320 NewDstSubIdx))
1321 continue;
1322
1323 // If neither source nor destination can be combined to the full register,
1324 // just give up. This could be improved if it ever matters.
1325 if (NewSrcSubIdx != 0 && NewDstSubIdx != 0)
1326 continue;
1327
Bob Wilson852a7e32010-06-15 05:56:31 +00001328 // Now that we know that all the uses are extract_subregs and that those
1329 // subregs can somehow be combined, scan all the extract_subregs again to
1330 // make sure the subregs are in the right order and can be composed.
Bob Wilson852a7e32010-06-15 05:56:31 +00001331 MachineInstr *SomeMI = 0;
1332 CanCoalesce = true;
1333 for (MachineRegisterInfo::use_nodbg_iterator
1334 UI = MRI->use_nodbg_begin(SrcReg),
1335 UE = MRI->use_nodbg_end(); UI != UE; ++UI) {
1336 MachineInstr *UseMI = &*UI;
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001337 assert(UseMI->isCopy());
Bob Wilson852a7e32010-06-15 05:56:31 +00001338 unsigned DstSubIdx = UseMI->getOperand(0).getSubReg();
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001339 unsigned SrcSubIdx = UseMI->getOperand(1).getSubReg();
Bob Wilson852a7e32010-06-15 05:56:31 +00001340 assert(DstSubIdx != 0 && "missing subreg from RegSequence elimination");
Bob Wilson4ffd22d2010-06-15 17:27:54 +00001341 if ((NewDstSubIdx == 0 &&
1342 TRI->composeSubRegIndices(NewSrcSubIdx, DstSubIdx) != SrcSubIdx) ||
1343 (NewSrcSubIdx == 0 &&
1344 TRI->composeSubRegIndices(NewDstSubIdx, SrcSubIdx) != DstSubIdx)) {
Bob Wilson852a7e32010-06-15 05:56:31 +00001345 CanCoalesce = false;
1346 break;
Evan Cheng53c779b2010-05-17 20:57:12 +00001347 }
Bob Wilson852a7e32010-06-15 05:56:31 +00001348 // Keep track of one of the uses.
1349 SomeMI = UseMI;
1350 }
1351 if (!CanCoalesce)
1352 continue;
1353
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001354 // Insert a copy to replace the original.
Jakob Stoklund Olesen5c00e072010-07-08 16:40:15 +00001355 MachineInstr *CopyMI = BuildMI(*SomeMI->getParent(), SomeMI,
1356 SomeMI->getDebugLoc(),
1357 TII->get(TargetOpcode::COPY))
1358 .addReg(DstReg, RegState::Define, NewDstSubIdx)
1359 .addReg(SrcReg, 0, NewSrcSubIdx);
Bob Wilson852a7e32010-06-15 05:56:31 +00001360
1361 // Remove all the old extract instructions.
1362 for (MachineRegisterInfo::use_nodbg_iterator
1363 UI = MRI->use_nodbg_begin(SrcReg),
1364 UE = MRI->use_nodbg_end(); UI != UE; ) {
1365 MachineInstr *UseMI = &*UI;
1366 ++UI;
1367 if (UseMI == CopyMI)
1368 continue;
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001369 assert(UseMI->isCopy());
Bob Wilson852a7e32010-06-15 05:56:31 +00001370 // Move any kills to the new copy or extract instruction.
1371 if (UseMI->getOperand(1).isKill()) {
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001372 CopyMI->getOperand(1).setIsKill();
Bob Wilson852a7e32010-06-15 05:56:31 +00001373 if (LV)
1374 // Update live variables
1375 LV->replaceKillInstruction(SrcReg, UseMI, &*CopyMI);
1376 }
1377 UseMI->eraseFromParent();
1378 }
Evan Cheng3d720fb2010-05-05 18:45:40 +00001379 }
1380}
1381
Evan Chengc6dcce32010-05-17 23:24:12 +00001382static bool HasOtherRegSequenceUses(unsigned Reg, MachineInstr *RegSeq,
1383 MachineRegisterInfo *MRI) {
1384 for (MachineRegisterInfo::use_iterator UI = MRI->use_begin(Reg),
1385 UE = MRI->use_end(); UI != UE; ++UI) {
1386 MachineInstr *UseMI = &*UI;
1387 if (UseMI != RegSeq && UseMI->isRegSequence())
1388 return true;
1389 }
1390 return false;
1391}
1392
Evan Cheng3d720fb2010-05-05 18:45:40 +00001393/// EliminateRegSequences - Eliminate REG_SEQUENCE instructions as part
1394/// of the de-ssa process. This replaces sources of REG_SEQUENCE as
1395/// sub-register references of the register defined by REG_SEQUENCE. e.g.
1396///
1397/// %reg1029<def>, %reg1030<def> = VLD1q16 %reg1024<kill>, ...
1398/// %reg1031<def> = REG_SEQUENCE %reg1029<kill>, 5, %reg1030<kill>, 6
1399/// =>
1400/// %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
1401bool TwoAddressInstructionPass::EliminateRegSequences() {
1402 if (RegSequences.empty())
1403 return false;
1404
1405 for (unsigned i = 0, e = RegSequences.size(); i != e; ++i) {
1406 MachineInstr *MI = RegSequences[i];
1407 unsigned DstReg = MI->getOperand(0).getReg();
1408 if (MI->getOperand(0).getSubReg() ||
1409 TargetRegisterInfo::isPhysicalRegister(DstReg) ||
1410 !(MI->getNumOperands() & 1)) {
1411 DEBUG(dbgs() << "Illegal REG_SEQUENCE instruction:" << *MI);
1412 llvm_unreachable(0);
1413 }
Evan Cheng0bcccac2010-05-11 00:04:31 +00001414
Evan Cheng44bfdd32010-05-17 22:09:49 +00001415 bool IsImpDef = true;
Evan Chengb990a2f2010-05-14 23:21:14 +00001416 SmallVector<unsigned, 4> RealSrcs;
Evan Cheng0bcccac2010-05-11 00:04:31 +00001417 SmallSet<unsigned, 4> Seen;
Evan Cheng3d720fb2010-05-05 18:45:40 +00001418 for (unsigned i = 1, e = MI->getNumOperands(); i < e; i += 2) {
1419 unsigned SrcReg = MI->getOperand(i).getReg();
1420 if (MI->getOperand(i).getSubReg() ||
1421 TargetRegisterInfo::isPhysicalRegister(SrcReg)) {
1422 DEBUG(dbgs() << "Illegal REG_SEQUENCE instruction:" << *MI);
1423 llvm_unreachable(0);
1424 }
Evan Cheng0bcccac2010-05-11 00:04:31 +00001425
Evan Cheng054dbb82010-05-13 00:00:35 +00001426 MachineInstr *DefMI = MRI->getVRegDef(SrcReg);
Evan Chengb990a2f2010-05-14 23:21:14 +00001427 if (DefMI->isImplicitDef()) {
1428 DefMI->eraseFromParent();
1429 continue;
1430 }
Evan Cheng44bfdd32010-05-17 22:09:49 +00001431 IsImpDef = false;
Evan Chengb990a2f2010-05-14 23:21:14 +00001432
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001433 // Remember COPY sources. These might be candidate for coalescing.
Jakob Stoklund Olesenc0075cc2010-07-10 22:42:53 +00001434 if (DefMI->isCopy() && DefMI->getOperand(1).getSubReg())
Evan Chengb990a2f2010-05-14 23:21:14 +00001435 RealSrcs.push_back(DefMI->getOperand(1).getReg());
1436
Jakob Stoklund Olesen1e1098c2010-07-10 22:42:59 +00001437 bool isKill = MI->getOperand(i).isKill();
1438 if (!Seen.insert(SrcReg) || MI->getParent() != DefMI->getParent() ||
1439 !isKill || HasOtherRegSequenceUses(SrcReg, MI, MRI)) {
Evan Cheng054dbb82010-05-13 00:00:35 +00001440 // REG_SEQUENCE cannot have duplicated operands, add a copy.
Jakob Stoklund Olesen34373522010-05-19 20:08:00 +00001441 // Also add an copy if the source is live-in the block. We don't want
Evan Cheng054dbb82010-05-13 00:00:35 +00001442 // to end up with a partial-redef of a livein, e.g.
1443 // BB0:
1444 // reg1051:10<def> =
1445 // ...
1446 // BB1:
1447 // ... = reg1051:10
1448 // BB2:
1449 // reg1051:9<def> =
1450 // LiveIntervalAnalysis won't like it.
Jakob Stoklund Olesen34373522010-05-19 20:08:00 +00001451 //
1452 // If the REG_SEQUENCE doesn't kill its source, keeping live variables
1453 // correctly up to date becomes very difficult. Insert a copy.
Jakob Stoklund Olesene4b9c4f2010-08-09 20:19:16 +00001454
1455 // Defer any kill flag to the last operand using SrcReg. Otherwise, we
1456 // might insert a COPY that uses SrcReg after is was killed.
1457 if (isKill)
1458 for (unsigned j = i + 2; j < e; j += 2)
1459 if (MI->getOperand(j).getReg() == SrcReg) {
1460 MI->getOperand(j).setIsKill();
1461 isKill = false;
1462 break;
1463 }
1464
Evan Cheng054dbb82010-05-13 00:00:35 +00001465 MachineBasicBlock::iterator InsertLoc = MI;
Jakob Stoklund Olesen1e1098c2010-07-10 22:42:59 +00001466 MachineInstr *CopyMI = BuildMI(*MI->getParent(), InsertLoc,
1467 MI->getDebugLoc(), TII->get(TargetOpcode::COPY))
1468 .addReg(DstReg, RegState::Define, MI->getOperand(i+1).getImm())
1469 .addReg(SrcReg, getKillRegState(isKill));
1470 MI->getOperand(i).setReg(0);
1471 if (LV && isKill)
1472 LV->replaceKillInstruction(SrcReg, MI, CopyMI);
1473 DEBUG(dbgs() << "Inserted: " << *CopyMI);
Evan Cheng0bcccac2010-05-11 00:04:31 +00001474 }
1475 }
1476
1477 for (unsigned i = 1, e = MI->getNumOperands(); i < e; i += 2) {
1478 unsigned SrcReg = MI->getOperand(i).getReg();
Jakob Stoklund Olesen1e1098c2010-07-10 22:42:59 +00001479 if (!SrcReg) continue;
Evan Cheng53c779b2010-05-17 20:57:12 +00001480 unsigned SubIdx = MI->getOperand(i+1).getImm();
Jakob Stoklund Olesen5a0d4fc2010-05-29 00:14:14 +00001481 UpdateRegSequenceSrcs(SrcReg, DstReg, SubIdx, MRI, *TRI);
Evan Cheng3d720fb2010-05-05 18:45:40 +00001482 }
1483
Evan Cheng44bfdd32010-05-17 22:09:49 +00001484 if (IsImpDef) {
1485 DEBUG(dbgs() << "Turned: " << *MI << " into an IMPLICIT_DEF");
1486 MI->setDesc(TII->get(TargetOpcode::IMPLICIT_DEF));
1487 for (int j = MI->getNumOperands() - 1, ee = 0; j > ee; --j)
1488 MI->RemoveOperand(j);
1489 } else {
1490 DEBUG(dbgs() << "Eliminated: " << *MI);
1491 MI->eraseFromParent();
1492 }
Evan Chengb990a2f2010-05-14 23:21:14 +00001493
Jakob Stoklund Olesenfe181f42010-06-18 23:10:20 +00001494 // Try coalescing some EXTRACT_SUBREG instructions. This can create
1495 // INSERT_SUBREG instructions that must have <undef> flags added by
1496 // LiveIntervalAnalysis, so only run it when LiveVariables is available.
1497 if (LV)
1498 CoalesceExtSubRegs(RealSrcs, DstReg);
Evan Cheng3d720fb2010-05-05 18:45:40 +00001499 }
1500
Evan Chengfc6e6a92010-05-10 21:24:55 +00001501 RegSequences.clear();
Evan Cheng3d720fb2010-05-05 18:45:40 +00001502 return true;
1503}