blob: d797d909c86640ca9ee312b30efd5213f1df54f4 [file] [log] [blame]
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000046#include "llvm/CodeGen/FastISel.h"
47#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000048#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000049#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000050#include "llvm/CodeGen/DwarfWriter.h"
51#include "llvm/Analysis/DebugInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000052#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000053#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000054#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000055#include "llvm/Target/TargetMachine.h"
Dan Gohmandd5b58a2008-10-14 23:54:11 +000056#include "SelectionDAGBuild.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000057using namespace llvm;
58
Dan Gohman3df24e62008-09-03 23:12:08 +000059unsigned FastISel::getRegForValue(Value *V) {
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000060 MVT::SimpleValueType VT = TLI.getValueType(V->getType()).getSimpleVT();
61
62 // Ignore illegal types. We must do this before looking up the value
63 // in ValueMap because Arguments are given virtual registers regardless
64 // of whether FastISel can handle them.
65 if (!TLI.isTypeLegal(VT)) {
66 // Promote MVT::i1 to a legal type though, because it's common and easy.
67 if (VT == MVT::i1)
68 VT = TLI.getTypeToTransformTo(VT).getSimpleVT();
69 else
70 return 0;
71 }
72
Dan Gohman104e4ce2008-09-03 23:32:19 +000073 // Look up the value to see if we already have a register for it. We
74 // cache values defined by Instructions across blocks, and other values
75 // only locally. This is because Instructions already have the SSA
76 // def-dominatess-use requirement enforced.
Owen Anderson99aaf102008-09-03 17:37:03 +000077 if (ValueMap.count(V))
78 return ValueMap[V];
Dan Gohman104e4ce2008-09-03 23:32:19 +000079 unsigned Reg = LocalValueMap[V];
80 if (Reg != 0)
81 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +000082
Dan Gohmanad368ac2008-08-27 18:10:19 +000083 if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000084 if (CI->getValue().getActiveBits() <= 64)
85 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +000086 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000087 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +000088 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +000089 // Translate this as an integer zero so that it can be
90 // local-CSE'd with actual integer zeros.
91 Reg = getRegForValue(Constant::getNullValue(TD.getIntPtrType()));
Dan Gohmanad368ac2008-08-27 18:10:19 +000092 } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +000093 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +000094
95 if (!Reg) {
96 const APFloat &Flt = CF->getValueAPF();
97 MVT IntVT = TLI.getPointerTy();
98
99 uint64_t x[2];
100 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000101 bool isExact;
102 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
103 APFloat::rmTowardZero, &isExact);
104 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000105 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000106
Dan Gohman1e9e8c32008-10-07 22:03:27 +0000107 unsigned IntegerReg = getRegForValue(ConstantInt::get(IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000108 if (IntegerReg != 0)
109 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg);
110 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000111 }
Dan Gohman40b189e2008-09-05 18:18:20 +0000112 } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(V)) {
113 if (!SelectOperator(CE, CE->getOpcode())) return 0;
114 Reg = LocalValueMap[CE];
Dan Gohman205d9252008-08-28 21:19:07 +0000115 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000116 Reg = createResultReg(TLI.getRegClassFor(VT));
Dan Gohman205d9252008-08-28 21:19:07 +0000117 BuildMI(MBB, TII.get(TargetInstrInfo::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000118 }
Owen Andersond5d81a42008-09-03 17:51:57 +0000119
Dan Gohmandceffe62008-09-25 01:28:51 +0000120 // If target-independent code couldn't handle the value, give target-specific
121 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000122 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000123 Reg = TargetMaterializeConstant(cast<Constant>(V));
Owen Anderson6e607452008-09-05 23:36:01 +0000124
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000125 // Don't cache constant materializations in the general ValueMap.
126 // To do so would require tracking what uses they dominate.
Dan Gohmandceffe62008-09-25 01:28:51 +0000127 if (Reg != 0)
128 LocalValueMap[V] = Reg;
Dan Gohman104e4ce2008-09-03 23:32:19 +0000129 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000130}
131
Evan Cheng59fbc802008-09-09 01:26:59 +0000132unsigned FastISel::lookUpRegForValue(Value *V) {
133 // Look up the value to see if we already have a register for it. We
134 // cache values defined by Instructions across blocks, and other values
135 // only locally. This is because Instructions already have the SSA
136 // def-dominatess-use requirement enforced.
137 if (ValueMap.count(V))
138 return ValueMap[V];
139 return LocalValueMap[V];
140}
141
Owen Andersoncc54e762008-08-30 00:38:46 +0000142/// UpdateValueMap - Update the value map to include the new mapping for this
143/// instruction, or insert an extra copy to get the result in a previous
144/// determined register.
145/// NOTE: This is only necessary because we might select a block that uses
146/// a value before we select the block that defines the value. It might be
147/// possible to fix this by selecting blocks in reverse postorder.
Owen Anderson95267a12008-09-05 00:06:23 +0000148void FastISel::UpdateValueMap(Value* I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000149 if (!isa<Instruction>(I)) {
150 LocalValueMap[I] = Reg;
151 return;
152 }
Owen Andersoncc54e762008-08-30 00:38:46 +0000153 if (!ValueMap.count(I))
154 ValueMap[I] = Reg;
155 else
Evan Chengf0991782008-09-07 09:04:52 +0000156 TII.copyRegToReg(*MBB, MBB->end(), ValueMap[I],
157 Reg, MRI.getRegClass(Reg), MRI.getRegClass(Reg));
Owen Andersoncc54e762008-08-30 00:38:46 +0000158}
159
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000160unsigned FastISel::getRegForGEPIndex(Value *Idx) {
161 unsigned IdxN = getRegForValue(Idx);
162 if (IdxN == 0)
163 // Unhandled operand. Halt "fast" selection and bail.
164 return 0;
165
166 // If the index is smaller or larger than intptr_t, truncate or extend it.
167 MVT PtrVT = TLI.getPointerTy();
168 MVT IdxVT = MVT::getMVT(Idx->getType(), /*HandleUnknown=*/false);
169 if (IdxVT.bitsLT(PtrVT))
170 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT.getSimpleVT(),
171 ISD::SIGN_EXTEND, IdxN);
172 else if (IdxVT.bitsGT(PtrVT))
173 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT.getSimpleVT(),
174 ISD::TRUNCATE, IdxN);
175 return IdxN;
176}
177
Dan Gohmanbdedd442008-08-20 00:11:48 +0000178/// SelectBinaryOp - Select and emit code for a binary operator instruction,
179/// which has an opcode which directly corresponds to the given ISD opcode.
180///
Dan Gohman40b189e2008-09-05 18:18:20 +0000181bool FastISel::SelectBinaryOp(User *I, ISD::NodeType ISDOpcode) {
Dan Gohmanbdedd442008-08-20 00:11:48 +0000182 MVT VT = MVT::getMVT(I->getType(), /*HandleUnknown=*/true);
183 if (VT == MVT::Other || !VT.isSimple())
184 // Unhandled type. Halt "fast" selection and bail.
185 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000186
Dan Gohmanb71fea22008-08-26 20:52:40 +0000187 // We only handle legal types. For example, on x86-32 the instruction
188 // selector contains all of the 64-bit instructions from x86-64,
189 // under the assumption that i64 won't be used if the target doesn't
190 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000191 if (!TLI.isTypeLegal(VT)) {
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000192 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000193 // don't require additional zeroing, which makes them easy.
194 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000195 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
196 ISDOpcode == ISD::XOR))
Dan Gohman638c6832008-09-05 18:44:22 +0000197 VT = TLI.getTypeToTransformTo(VT);
198 else
199 return false;
200 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000201
Dan Gohman3df24e62008-09-03 23:12:08 +0000202 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000203 if (Op0 == 0)
204 // Unhandled operand. Halt "fast" selection and bail.
205 return false;
206
207 // Check if the second operand is a constant and handle it appropriately.
208 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000209 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
210 ISDOpcode, Op0, CI->getZExtValue());
211 if (ResultReg != 0) {
212 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000213 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000214 return true;
215 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000216 }
217
Dan Gohman10df0fa2008-08-27 01:09:54 +0000218 // Check if the second operand is a constant float.
219 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000220 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
221 ISDOpcode, Op0, CF);
222 if (ResultReg != 0) {
223 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000224 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000225 return true;
226 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000227 }
228
Dan Gohman3df24e62008-09-03 23:12:08 +0000229 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000230 if (Op1 == 0)
231 // Unhandled operand. Halt "fast" selection and bail.
232 return false;
233
Dan Gohmanad368ac2008-08-27 18:10:19 +0000234 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000235 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
236 ISDOpcode, Op0, Op1);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000237 if (ResultReg == 0)
238 // Target-specific code wasn't able to find a machine opcode for
239 // the given ISD opcode and type. Halt "fast" selection and bail.
240 return false;
241
Dan Gohman8014e862008-08-20 00:23:20 +0000242 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000243 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000244 return true;
245}
246
Dan Gohman40b189e2008-09-05 18:18:20 +0000247bool FastISel::SelectGetElementPtr(User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000248 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000249 if (N == 0)
250 // Unhandled operand. Halt "fast" selection and bail.
251 return false;
252
253 const Type *Ty = I->getOperand(0)->getType();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000254 MVT::SimpleValueType VT = TLI.getPointerTy().getSimpleVT();
Evan Cheng83785c82008-08-20 22:45:34 +0000255 for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end();
256 OI != E; ++OI) {
257 Value *Idx = *OI;
258 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
259 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
260 if (Field) {
261 // N = N + Offset
262 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
263 // FIXME: This can be optimized by combining the add with a
264 // subsequent one.
Dan Gohman7a0e6592008-08-21 17:25:26 +0000265 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000266 if (N == 0)
267 // Unhandled operand. Halt "fast" selection and bail.
268 return false;
269 }
270 Ty = StTy->getElementType(Field);
271 } else {
272 Ty = cast<SequentialType>(Ty)->getElementType();
273
274 // If this is a constant subscript, handle it quickly.
275 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
276 if (CI->getZExtValue() == 0) continue;
277 uint64_t Offs =
Duncan Sandsceb4d1a2009-01-12 20:38:59 +0000278 TD.getTypePaddedSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000279 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000280 if (N == 0)
281 // Unhandled operand. Halt "fast" selection and bail.
282 return false;
283 continue;
284 }
285
286 // N = N + Idx * ElementSize;
Duncan Sandsceb4d1a2009-01-12 20:38:59 +0000287 uint64_t ElementSize = TD.getTypePaddedSize(Ty);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000288 unsigned IdxN = getRegForGEPIndex(Idx);
Evan Cheng83785c82008-08-20 22:45:34 +0000289 if (IdxN == 0)
290 // Unhandled operand. Halt "fast" selection and bail.
291 return false;
292
Dan Gohman80bc6e22008-08-26 20:57:08 +0000293 if (ElementSize != 1) {
Dan Gohmanf93cf792008-08-21 17:37:05 +0000294 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000295 if (IdxN == 0)
296 // Unhandled operand. Halt "fast" selection and bail.
297 return false;
298 }
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000299 N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000300 if (N == 0)
301 // Unhandled operand. Halt "fast" selection and bail.
302 return false;
303 }
304 }
305
306 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000307 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000308 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000309}
310
Dan Gohman33134c42008-09-25 17:05:24 +0000311bool FastISel::SelectCall(User *I) {
312 Function *F = cast<CallInst>(I)->getCalledFunction();
313 if (!F) return false;
314
315 unsigned IID = F->getIntrinsicID();
316 switch (IID) {
317 default: break;
318 case Intrinsic::dbg_stoppoint: {
319 DbgStopPointInst *SPI = cast<DbgStopPointInst>(I);
Devang Patelcf3a4482009-01-15 23:41:32 +0000320 if (DW && SPI->getContext() && DW->ValidDebugInfo(SPI->getContext())) {
Devang Patel83489bb2009-01-13 00:35:13 +0000321 DICompileUnit CU(cast<GlobalVariable>(SPI->getContext()));
322 unsigned SrcFile = DW->RecordSource(CU.getDirectory(),
323 CU.getFilename());
Dan Gohman33134c42008-09-25 17:05:24 +0000324 unsigned Line = SPI->getLine();
325 unsigned Col = SPI->getColumn();
Devang Patel83489bb2009-01-13 00:35:13 +0000326 unsigned ID = DW->RecordSourceLine(Line, Col, SrcFile);
Dan Gohman33134c42008-09-25 17:05:24 +0000327 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
328 BuildMI(MBB, II).addImm(ID);
329 }
330 return true;
331 }
332 case Intrinsic::dbg_region_start: {
333 DbgRegionStartInst *RSI = cast<DbgRegionStartInst>(I);
Devang Patelcf3a4482009-01-15 23:41:32 +0000334 if (DW && RSI->getContext() && DW->ValidDebugInfo(RSI->getContext())) {
Devang Patel83489bb2009-01-13 00:35:13 +0000335 unsigned ID =
336 DW->RecordRegionStart(cast<GlobalVariable>(RSI->getContext()));
Dan Gohman33134c42008-09-25 17:05:24 +0000337 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
338 BuildMI(MBB, II).addImm(ID);
339 }
340 return true;
341 }
342 case Intrinsic::dbg_region_end: {
343 DbgRegionEndInst *REI = cast<DbgRegionEndInst>(I);
Devang Patelcf3a4482009-01-15 23:41:32 +0000344 if (DW && REI->getContext() && DW->ValidDebugInfo(REI->getContext())) {
Devang Patel83489bb2009-01-13 00:35:13 +0000345 unsigned ID =
346 DW->RecordRegionEnd(cast<GlobalVariable>(REI->getContext()));
Dan Gohman33134c42008-09-25 17:05:24 +0000347 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
348 BuildMI(MBB, II).addImm(ID);
349 }
350 return true;
351 }
352 case Intrinsic::dbg_func_start: {
Devang Patel83489bb2009-01-13 00:35:13 +0000353 if (!DW) return true;
Dan Gohman33134c42008-09-25 17:05:24 +0000354 DbgFuncStartInst *FSI = cast<DbgFuncStartInst>(I);
355 Value *SP = FSI->getSubprogram();
Devang Patelcf3a4482009-01-15 23:41:32 +0000356 if (SP && DW->ValidDebugInfo(SP)) {
Dan Gohman33134c42008-09-25 17:05:24 +0000357 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is
358 // what (most?) gdb expects.
Devang Patel83489bb2009-01-13 00:35:13 +0000359 DISubprogram Subprogram(cast<GlobalVariable>(SP));
360 DICompileUnit CompileUnit = Subprogram.getCompileUnit();
361 unsigned SrcFile = DW->RecordSource(CompileUnit.getDirectory(),
362 CompileUnit.getFilename());
Devang Patele75808c2008-11-06 21:28:20 +0000363 // Record the source line but does not create a label for the normal
364 // function start. It will be emitted at asm emission time. However,
365 // create a label if this is a beginning of inlined function.
Devang Patel83489bb2009-01-13 00:35:13 +0000366 unsigned LabelID =
367 DW->RecordSourceLine(Subprogram.getLineNumber(), 0, SrcFile);
368 if (DW->getRecordSourceLineCount() != 1) {
Devang Patele75808c2008-11-06 21:28:20 +0000369 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
370 BuildMI(MBB, II).addImm(LabelID);
371 }
Dan Gohman33134c42008-09-25 17:05:24 +0000372 }
373 return true;
374 }
375 case Intrinsic::dbg_declare: {
376 DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
377 Value *Variable = DI->getVariable();
Devang Patelcf3a4482009-01-15 23:41:32 +0000378 if (DW && Variable && DW->ValidDebugInfo(Variable)) {
Dan Gohman33134c42008-09-25 17:05:24 +0000379 // Determine the address of the declared object.
380 Value *Address = DI->getAddress();
381 if (BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
382 Address = BCI->getOperand(0);
383 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
384 // Don't handle byval struct arguments, for example.
385 if (!AI) break;
386 DenseMap<const AllocaInst*, int>::iterator SI =
387 StaticAllocaMap.find(AI);
388 assert(SI != StaticAllocaMap.end() && "Invalid dbg.declare!");
389 int FI = SI->second;
390
391 // Determine the debug globalvariable.
392 GlobalValue *GV = cast<GlobalVariable>(Variable);
393
394 // Build the DECLARE instruction.
395 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DECLARE);
396 BuildMI(MBB, II).addFrameIndex(FI).addGlobalAddress(GV);
397 }
398 return true;
399 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000400 case Intrinsic::eh_exception: {
401 MVT VT = TLI.getValueType(I->getType());
402 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
403 default: break;
404 case TargetLowering::Expand: {
405 if (!MBB->isLandingPad()) {
406 // FIXME: Mark exception register as live in. Hack for PR1508.
407 unsigned Reg = TLI.getExceptionAddressRegister();
408 if (Reg) MBB->addLiveIn(Reg);
409 }
410 unsigned Reg = TLI.getExceptionAddressRegister();
411 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
412 unsigned ResultReg = createResultReg(RC);
413 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
414 Reg, RC, RC);
415 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000416 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000417 UpdateValueMap(I, ResultReg);
418 return true;
419 }
420 }
421 break;
422 }
423 case Intrinsic::eh_selector_i32:
424 case Intrinsic::eh_selector_i64: {
425 MVT VT = TLI.getValueType(I->getType());
426 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
427 default: break;
428 case TargetLowering::Expand: {
429 MVT VT = (IID == Intrinsic::eh_selector_i32 ?
430 MVT::i32 : MVT::i64);
431
432 if (MMI) {
433 if (MBB->isLandingPad())
434 AddCatchInfo(*cast<CallInst>(I), MMI, MBB);
435 else {
436#ifndef NDEBUG
437 CatchInfoLost.insert(cast<CallInst>(I));
438#endif
439 // FIXME: Mark exception selector register as live in. Hack for PR1508.
440 unsigned Reg = TLI.getExceptionSelectorRegister();
441 if (Reg) MBB->addLiveIn(Reg);
442 }
443
444 unsigned Reg = TLI.getExceptionSelectorRegister();
445 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
446 unsigned ResultReg = createResultReg(RC);
447 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
448 Reg, RC, RC);
449 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000450 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000451 UpdateValueMap(I, ResultReg);
452 } else {
453 unsigned ResultReg =
454 getRegForValue(Constant::getNullValue(I->getType()));
455 UpdateValueMap(I, ResultReg);
456 }
457 return true;
458 }
459 }
460 break;
461 }
Dan Gohman33134c42008-09-25 17:05:24 +0000462 }
463 return false;
464}
465
Dan Gohman40b189e2008-09-05 18:18:20 +0000466bool FastISel::SelectCast(User *I, ISD::NodeType Opcode) {
Owen Anderson6336b702008-08-27 18:58:30 +0000467 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
468 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000469
470 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
471 DstVT == MVT::Other || !DstVT.isSimple() ||
Dan Gohman91b6f972008-10-03 01:28:47 +0000472 !TLI.isTypeLegal(DstVT))
Owen Andersond0533c92008-08-26 23:46:32 +0000473 // Unhandled type. Halt "fast" selection and bail.
474 return false;
475
Dan Gohman91b6f972008-10-03 01:28:47 +0000476 // Check if the source operand is legal. Or as a special case,
477 // it may be i1 if we're doing zero-extension because that's
478 // trivially easy and somewhat common.
479 if (!TLI.isTypeLegal(SrcVT)) {
480 if (SrcVT == MVT::i1 && Opcode == ISD::ZERO_EXTEND)
481 SrcVT = TLI.getTypeToTransformTo(SrcVT);
482 else
483 // Unhandled type. Halt "fast" selection and bail.
484 return false;
485 }
486
Dan Gohman3df24e62008-09-03 23:12:08 +0000487 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000488 if (!InputReg)
489 // Unhandled operand. Halt "fast" selection and bail.
490 return false;
491
492 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
493 DstVT.getSimpleVT(),
494 Opcode,
495 InputReg);
496 if (!ResultReg)
497 return false;
498
Dan Gohman3df24e62008-09-03 23:12:08 +0000499 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000500 return true;
501}
502
Dan Gohman40b189e2008-09-05 18:18:20 +0000503bool FastISel::SelectBitCast(User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000504 // If the bitcast doesn't change the type, just use the operand value.
505 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000506 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000507 if (Reg == 0)
508 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000509 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000510 return true;
511 }
512
513 // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators.
Owen Anderson6336b702008-08-27 18:58:30 +0000514 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
515 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000516
517 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
518 DstVT == MVT::Other || !DstVT.isSimple() ||
519 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
520 // Unhandled type. Halt "fast" selection and bail.
521 return false;
522
Dan Gohman3df24e62008-09-03 23:12:08 +0000523 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000524 if (Op0 == 0)
525 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000526 return false;
527
Dan Gohmanad368ac2008-08-27 18:10:19 +0000528 // First, try to perform the bitcast by inserting a reg-reg copy.
529 unsigned ResultReg = 0;
530 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
531 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
532 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
533 ResultReg = createResultReg(DstClass);
534
535 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
536 Op0, DstClass, SrcClass);
537 if (!InsertedCopy)
538 ResultReg = 0;
539 }
540
541 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
542 if (!ResultReg)
543 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
544 ISD::BIT_CONVERT, Op0);
545
546 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000547 return false;
548
Dan Gohman3df24e62008-09-03 23:12:08 +0000549 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000550 return true;
551}
552
Dan Gohman3df24e62008-09-03 23:12:08 +0000553bool
554FastISel::SelectInstruction(Instruction *I) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000555 return SelectOperator(I, I->getOpcode());
556}
557
Dan Gohmand98d6202008-10-02 22:15:21 +0000558/// FastEmitBranch - Emit an unconditional branch to the given block,
559/// unless it is the immediate (fall-through) successor, and update
560/// the CFG.
561void
562FastISel::FastEmitBranch(MachineBasicBlock *MSucc) {
563 MachineFunction::iterator NextMBB =
564 next(MachineFunction::iterator(MBB));
565
566 if (MBB->isLayoutSuccessor(MSucc)) {
567 // The unconditional fall-through case, which needs no instructions.
568 } else {
569 // The unconditional branch case.
570 TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>());
571 }
572 MBB->addSuccessor(MSucc);
573}
574
Dan Gohman40b189e2008-09-05 18:18:20 +0000575bool
576FastISel::SelectOperator(User *I, unsigned Opcode) {
577 switch (Opcode) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000578 case Instruction::Add: {
579 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FADD : ISD::ADD;
580 return SelectBinaryOp(I, Opc);
581 }
582 case Instruction::Sub: {
583 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FSUB : ISD::SUB;
584 return SelectBinaryOp(I, Opc);
585 }
586 case Instruction::Mul: {
587 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FMUL : ISD::MUL;
588 return SelectBinaryOp(I, Opc);
589 }
590 case Instruction::SDiv:
591 return SelectBinaryOp(I, ISD::SDIV);
592 case Instruction::UDiv:
593 return SelectBinaryOp(I, ISD::UDIV);
594 case Instruction::FDiv:
595 return SelectBinaryOp(I, ISD::FDIV);
596 case Instruction::SRem:
597 return SelectBinaryOp(I, ISD::SREM);
598 case Instruction::URem:
599 return SelectBinaryOp(I, ISD::UREM);
600 case Instruction::FRem:
601 return SelectBinaryOp(I, ISD::FREM);
602 case Instruction::Shl:
603 return SelectBinaryOp(I, ISD::SHL);
604 case Instruction::LShr:
605 return SelectBinaryOp(I, ISD::SRL);
606 case Instruction::AShr:
607 return SelectBinaryOp(I, ISD::SRA);
608 case Instruction::And:
609 return SelectBinaryOp(I, ISD::AND);
610 case Instruction::Or:
611 return SelectBinaryOp(I, ISD::OR);
612 case Instruction::Xor:
613 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000614
Dan Gohman3df24e62008-09-03 23:12:08 +0000615 case Instruction::GetElementPtr:
616 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000617
Dan Gohman3df24e62008-09-03 23:12:08 +0000618 case Instruction::Br: {
619 BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000620
Dan Gohman3df24e62008-09-03 23:12:08 +0000621 if (BI->isUnconditional()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000622 BasicBlock *LLVMSucc = BI->getSuccessor(0);
623 MachineBasicBlock *MSucc = MBBMap[LLVMSucc];
Dan Gohmand98d6202008-10-02 22:15:21 +0000624 FastEmitBranch(MSucc);
Dan Gohman3df24e62008-09-03 23:12:08 +0000625 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000626 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000627
628 // Conditional branches are not handed yet.
629 // Halt "fast" selection and bail.
630 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000631 }
632
Dan Gohman087c8502008-09-05 01:08:41 +0000633 case Instruction::Unreachable:
634 // Nothing to emit.
635 return true;
636
Dan Gohman3df24e62008-09-03 23:12:08 +0000637 case Instruction::PHI:
638 // PHI nodes are already emitted.
639 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000640
641 case Instruction::Alloca:
642 // FunctionLowering has the static-sized case covered.
643 if (StaticAllocaMap.count(cast<AllocaInst>(I)))
644 return true;
645
646 // Dynamic-sized alloca is not handled yet.
647 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000648
Dan Gohman33134c42008-09-25 17:05:24 +0000649 case Instruction::Call:
650 return SelectCall(I);
651
Dan Gohman3df24e62008-09-03 23:12:08 +0000652 case Instruction::BitCast:
653 return SelectBitCast(I);
654
655 case Instruction::FPToSI:
656 return SelectCast(I, ISD::FP_TO_SINT);
657 case Instruction::ZExt:
658 return SelectCast(I, ISD::ZERO_EXTEND);
659 case Instruction::SExt:
660 return SelectCast(I, ISD::SIGN_EXTEND);
661 case Instruction::Trunc:
662 return SelectCast(I, ISD::TRUNCATE);
663 case Instruction::SIToFP:
664 return SelectCast(I, ISD::SINT_TO_FP);
665
666 case Instruction::IntToPtr: // Deliberate fall-through.
667 case Instruction::PtrToInt: {
668 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
669 MVT DstVT = TLI.getValueType(I->getType());
670 if (DstVT.bitsGT(SrcVT))
671 return SelectCast(I, ISD::ZERO_EXTEND);
672 if (DstVT.bitsLT(SrcVT))
673 return SelectCast(I, ISD::TRUNCATE);
674 unsigned Reg = getRegForValue(I->getOperand(0));
675 if (Reg == 0) return false;
676 UpdateValueMap(I, Reg);
677 return true;
678 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000679
Dan Gohman3df24e62008-09-03 23:12:08 +0000680 default:
681 // Unhandled instruction. Halt "fast" selection and bail.
682 return false;
683 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000684}
685
Dan Gohman3df24e62008-09-03 23:12:08 +0000686FastISel::FastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000687 MachineModuleInfo *mmi,
Devang Patel83489bb2009-01-13 00:35:13 +0000688 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +0000689 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +0000690 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000691 DenseMap<const AllocaInst *, int> &am
692#ifndef NDEBUG
693 , SmallSet<Instruction*, 8> &cil
694#endif
695 )
Dan Gohman3df24e62008-09-03 23:12:08 +0000696 : MBB(0),
697 ValueMap(vm),
698 MBBMap(bm),
Dan Gohman0586d912008-09-10 20:11:02 +0000699 StaticAllocaMap(am),
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000700#ifndef NDEBUG
701 CatchInfoLost(cil),
702#endif
Dan Gohman3df24e62008-09-03 23:12:08 +0000703 MF(mf),
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000704 MMI(mmi),
Devang Patel83489bb2009-01-13 00:35:13 +0000705 DW(dw),
Dan Gohman3df24e62008-09-03 23:12:08 +0000706 MRI(MF.getRegInfo()),
Dan Gohman0586d912008-09-10 20:11:02 +0000707 MFI(*MF.getFrameInfo()),
708 MCP(*MF.getConstantPool()),
Dan Gohman3df24e62008-09-03 23:12:08 +0000709 TM(MF.getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000710 TD(*TM.getTargetData()),
711 TII(*TM.getInstrInfo()),
712 TLI(*TM.getTargetLowering()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000713}
714
Dan Gohmane285a742008-08-14 21:51:29 +0000715FastISel::~FastISel() {}
716
Evan Cheng36fd9412008-09-02 21:59:13 +0000717unsigned FastISel::FastEmit_(MVT::SimpleValueType, MVT::SimpleValueType,
718 ISD::NodeType) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000719 return 0;
720}
721
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000722unsigned FastISel::FastEmit_r(MVT::SimpleValueType, MVT::SimpleValueType,
723 ISD::NodeType, unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000724 return 0;
725}
726
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000727unsigned FastISel::FastEmit_rr(MVT::SimpleValueType, MVT::SimpleValueType,
728 ISD::NodeType, unsigned /*Op0*/,
729 unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000730 return 0;
731}
732
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000733unsigned FastISel::FastEmit_i(MVT::SimpleValueType, MVT::SimpleValueType,
734 ISD::NodeType, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000735 return 0;
736}
737
Dan Gohman10df0fa2008-08-27 01:09:54 +0000738unsigned FastISel::FastEmit_f(MVT::SimpleValueType, MVT::SimpleValueType,
739 ISD::NodeType, ConstantFP * /*FPImm*/) {
740 return 0;
741}
742
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000743unsigned FastISel::FastEmit_ri(MVT::SimpleValueType, MVT::SimpleValueType,
744 ISD::NodeType, unsigned /*Op0*/,
745 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000746 return 0;
747}
748
Dan Gohman10df0fa2008-08-27 01:09:54 +0000749unsigned FastISel::FastEmit_rf(MVT::SimpleValueType, MVT::SimpleValueType,
750 ISD::NodeType, unsigned /*Op0*/,
751 ConstantFP * /*FPImm*/) {
752 return 0;
753}
754
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000755unsigned FastISel::FastEmit_rri(MVT::SimpleValueType, MVT::SimpleValueType,
756 ISD::NodeType,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000757 unsigned /*Op0*/, unsigned /*Op1*/,
758 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000759 return 0;
760}
761
762/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
763/// to emit an instruction with an immediate operand using FastEmit_ri.
764/// If that fails, it materializes the immediate into a register and try
765/// FastEmit_rr instead.
766unsigned FastISel::FastEmit_ri_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000767 unsigned Op0, uint64_t Imm,
768 MVT::SimpleValueType ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000769 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohman151ed612008-08-27 18:15:05 +0000770 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000771 if (ResultReg != 0)
772 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000773 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000774 if (MaterialReg == 0)
775 return 0;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000776 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000777}
778
Dan Gohman10df0fa2008-08-27 01:09:54 +0000779/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
780/// to emit an instruction with a floating-point immediate operand using
781/// FastEmit_rf. If that fails, it materializes the immediate into a register
782/// and try FastEmit_rr instead.
783unsigned FastISel::FastEmit_rf_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
784 unsigned Op0, ConstantFP *FPImm,
785 MVT::SimpleValueType ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000786 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohman151ed612008-08-27 18:15:05 +0000787 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +0000788 if (ResultReg != 0)
789 return ResultReg;
790
791 // Materialize the constant in a register.
792 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
793 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +0000794 // If the target doesn't have a way to directly enter a floating-point
795 // value into a register, use an alternate approach.
796 // TODO: The current approach only supports floating-point constants
797 // that can be constructed by conversion from integer values. This should
798 // be replaced by code that creates a load from a constant-pool entry,
799 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +0000800 const APFloat &Flt = FPImm->getValueAPF();
801 MVT IntVT = TLI.getPointerTy();
802
803 uint64_t x[2];
804 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000805 bool isExact;
806 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
807 APFloat::rmTowardZero, &isExact);
808 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +0000809 return 0;
810 APInt IntVal(IntBitWidth, 2, x);
811
812 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
813 ISD::Constant, IntVal.getZExtValue());
814 if (IntegerReg == 0)
815 return 0;
816 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
817 ISD::SINT_TO_FP, IntegerReg);
818 if (MaterialReg == 0)
819 return 0;
820 }
821 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
822}
823
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000824unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
825 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +0000826}
827
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000828unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +0000829 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000830 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000831 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000832
Dan Gohmanfd903942008-08-20 23:53:10 +0000833 BuildMI(MBB, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000834 return ResultReg;
835}
836
837unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
838 const TargetRegisterClass *RC,
839 unsigned Op0) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000840 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000841 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000842
Evan Cheng5960e4e2008-09-08 08:38:20 +0000843 if (II.getNumDefs() >= 1)
844 BuildMI(MBB, II, ResultReg).addReg(Op0);
845 else {
846 BuildMI(MBB, II).addReg(Op0);
847 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
848 II.ImplicitDefs[0], RC, RC);
849 if (!InsertedCopy)
850 ResultReg = 0;
851 }
852
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000853 return ResultReg;
854}
855
856unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
857 const TargetRegisterClass *RC,
858 unsigned Op0, unsigned Op1) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000859 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000860 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000861
Evan Cheng5960e4e2008-09-08 08:38:20 +0000862 if (II.getNumDefs() >= 1)
863 BuildMI(MBB, II, ResultReg).addReg(Op0).addReg(Op1);
864 else {
865 BuildMI(MBB, II).addReg(Op0).addReg(Op1);
866 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
867 II.ImplicitDefs[0], RC, RC);
868 if (!InsertedCopy)
869 ResultReg = 0;
870 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000871 return ResultReg;
872}
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000873
874unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
875 const TargetRegisterClass *RC,
876 unsigned Op0, uint64_t Imm) {
877 unsigned ResultReg = createResultReg(RC);
878 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
879
Evan Cheng5960e4e2008-09-08 08:38:20 +0000880 if (II.getNumDefs() >= 1)
881 BuildMI(MBB, II, ResultReg).addReg(Op0).addImm(Imm);
882 else {
883 BuildMI(MBB, II).addReg(Op0).addImm(Imm);
884 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
885 II.ImplicitDefs[0], RC, RC);
886 if (!InsertedCopy)
887 ResultReg = 0;
888 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000889 return ResultReg;
890}
891
Dan Gohman10df0fa2008-08-27 01:09:54 +0000892unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
893 const TargetRegisterClass *RC,
894 unsigned Op0, ConstantFP *FPImm) {
895 unsigned ResultReg = createResultReg(RC);
896 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
897
Evan Cheng5960e4e2008-09-08 08:38:20 +0000898 if (II.getNumDefs() >= 1)
899 BuildMI(MBB, II, ResultReg).addReg(Op0).addFPImm(FPImm);
900 else {
901 BuildMI(MBB, II).addReg(Op0).addFPImm(FPImm);
902 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
903 II.ImplicitDefs[0], RC, RC);
904 if (!InsertedCopy)
905 ResultReg = 0;
906 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000907 return ResultReg;
908}
909
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000910unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
911 const TargetRegisterClass *RC,
912 unsigned Op0, unsigned Op1, uint64_t Imm) {
913 unsigned ResultReg = createResultReg(RC);
914 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
915
Evan Cheng5960e4e2008-09-08 08:38:20 +0000916 if (II.getNumDefs() >= 1)
917 BuildMI(MBB, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
918 else {
919 BuildMI(MBB, II).addReg(Op0).addReg(Op1).addImm(Imm);
920 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
921 II.ImplicitDefs[0], RC, RC);
922 if (!InsertedCopy)
923 ResultReg = 0;
924 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000925 return ResultReg;
926}
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000927
928unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
929 const TargetRegisterClass *RC,
930 uint64_t Imm) {
931 unsigned ResultReg = createResultReg(RC);
932 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
933
Evan Cheng5960e4e2008-09-08 08:38:20 +0000934 if (II.getNumDefs() >= 1)
935 BuildMI(MBB, II, ResultReg).addImm(Imm);
936 else {
937 BuildMI(MBB, II).addImm(Imm);
938 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
939 II.ImplicitDefs[0], RC, RC);
940 if (!InsertedCopy)
941 ResultReg = 0;
942 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000943 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +0000944}
Owen Anderson8970f002008-08-27 22:30:02 +0000945
Owen Anderson40a468f2008-08-28 17:47:37 +0000946unsigned FastISel::FastEmitInst_extractsubreg(unsigned Op0, uint32_t Idx) {
947 const TargetRegisterClass* RC = MRI.getRegClass(Op0);
Owen Anderson8970f002008-08-27 22:30:02 +0000948 const TargetRegisterClass* SRC = *(RC->subregclasses_begin()+Idx-1);
949
950 unsigned ResultReg = createResultReg(SRC);
951 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EXTRACT_SUBREG);
952
Evan Cheng5960e4e2008-09-08 08:38:20 +0000953 if (II.getNumDefs() >= 1)
954 BuildMI(MBB, II, ResultReg).addReg(Op0).addImm(Idx);
955 else {
956 BuildMI(MBB, II).addReg(Op0).addImm(Idx);
957 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
958 II.ImplicitDefs[0], RC, RC);
959 if (!InsertedCopy)
960 ResultReg = 0;
961 }
Owen Anderson8970f002008-08-27 22:30:02 +0000962 return ResultReg;
963}