blob: 7557979ec9bb852cd05a823467570de47dc23951 [file] [log] [blame]
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner8c4d88d2004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
Dan Gohmanf451cb82010-02-10 16:03:48 +000012// It also contains implementations of the Spiller interface, which, given a
Chris Lattner8c4d88d2004-09-30 01:54:45 +000013// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Owen Anderson1ed5b712009-03-11 22:31:21 +000019#define DEBUG_TYPE "virtregmap"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000020#include "VirtRegMap.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000021#include "llvm/Function.h"
Evan Chengc781a242009-05-03 18:32:42 +000022#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner8c4d88d2004-09-30 01:54:45 +000024#include "llvm/CodeGen/MachineFunction.h"
Evan Cheng4cce6b42008-04-11 17:53:36 +000025#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +000027#include "llvm/CodeGen/SlotIndexes.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000028#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000029#include "llvm/Target/TargetInstrInfo.h"
Mike Stumpfe095f32009-05-04 18:40:41 +000030#include "llvm/Target/TargetRegisterInfo.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/CommandLine.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000032#include "llvm/Support/Compiler.h"
Evan Cheng752272a2009-02-11 08:24:21 +000033#include "llvm/Support/Debug.h"
Daniel Dunbar1cd1d982009-07-24 10:36:58 +000034#include "llvm/Support/raw_ostream.h"
Evan Cheng957840b2007-02-21 02:22:03 +000035#include "llvm/ADT/BitVector.h"
Evan Chengcb742662008-06-04 09:16:33 +000036#include "llvm/ADT/DenseMap.h"
Evan Cheng752272a2009-02-11 08:24:21 +000037#include "llvm/ADT/DepthFirstIterator.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000038#include "llvm/ADT/Statistic.h"
39#include "llvm/ADT/STLExtras.h"
Chris Lattner08a4d5a2007-01-23 00:59:48 +000040#include "llvm/ADT/SmallSet.h"
Chris Lattner27f29162004-10-26 15:35:58 +000041#include <algorithm>
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000042using namespace llvm;
43
Evan Cheng87bb9912008-06-13 23:58:02 +000044STATISTIC(NumSpills , "Number of register spills");
Jakob Stoklund Olesencf5e5f32011-05-06 17:59:57 +000045STATISTIC(NumIdCopies, "Number of identity moves eliminated after rewriting");
Dan Gohman844731a2008-05-13 00:00:25 +000046
Chris Lattner8c4d88d2004-09-30 01:54:45 +000047//===----------------------------------------------------------------------===//
48// VirtRegMap implementation
49//===----------------------------------------------------------------------===//
50
Owen Anderson49c8aa02009-03-13 05:55:11 +000051char VirtRegMap::ID = 0;
52
Owen Andersonce665bd2010-10-07 22:25:06 +000053INITIALIZE_PASS(VirtRegMap, "virtregmap", "Virtual Register Map", false, false)
Owen Anderson49c8aa02009-03-13 05:55:11 +000054
55bool VirtRegMap::runOnMachineFunction(MachineFunction &mf) {
Evan Cheng90f95f82009-06-14 20:22:55 +000056 MRI = &mf.getRegInfo();
Owen Anderson49c8aa02009-03-13 05:55:11 +000057 TII = mf.getTarget().getInstrInfo();
Mike Stumpfe095f32009-05-04 18:40:41 +000058 TRI = mf.getTarget().getRegisterInfo();
Owen Anderson49c8aa02009-03-13 05:55:11 +000059 MF = &mf;
Lang Hames233a60e2009-11-03 23:52:08 +000060
Owen Anderson49c8aa02009-03-13 05:55:11 +000061 ReMatId = MAX_STACK_SLOT+1;
62 LowSpillSlot = HighSpillSlot = NO_STACK_SLOT;
63
64 Virt2PhysMap.clear();
65 Virt2StackSlotMap.clear();
66 Virt2ReMatIdMap.clear();
67 Virt2SplitMap.clear();
68 Virt2SplitKillMap.clear();
69 ReMatMap.clear();
70 ImplicitDefed.clear();
71 SpillSlotToUsesMap.clear();
72 MI2VirtMap.clear();
73 SpillPt2VirtMap.clear();
74 RestorePt2VirtMap.clear();
75 EmergencySpillMap.clear();
76 EmergencySpillSlots.clear();
77
Evan Chengd3653122008-02-27 03:04:06 +000078 SpillSlotToUsesMap.resize(8);
Jakob Stoklund Olesenc7d67f92011-01-08 23:11:07 +000079 ImplicitDefed.resize(MF->getRegInfo().getNumVirtRegs());
Mike Stumpfe095f32009-05-04 18:40:41 +000080
81 allocatableRCRegs.clear();
82 for (TargetRegisterInfo::regclass_iterator I = TRI->regclass_begin(),
83 E = TRI->regclass_end(); I != E; ++I)
84 allocatableRCRegs.insert(std::make_pair(*I,
85 TRI->getAllocatableSet(mf, *I)));
86
Chris Lattner29268692006-09-05 02:12:02 +000087 grow();
Owen Anderson49c8aa02009-03-13 05:55:11 +000088
89 return false;
Chris Lattner29268692006-09-05 02:12:02 +000090}
91
Chris Lattner8c4d88d2004-09-30 01:54:45 +000092void VirtRegMap::grow() {
Jakob Stoklund Olesen42e9c962011-01-09 21:58:20 +000093 unsigned NumRegs = MF->getRegInfo().getNumVirtRegs();
94 Virt2PhysMap.resize(NumRegs);
95 Virt2StackSlotMap.resize(NumRegs);
96 Virt2ReMatIdMap.resize(NumRegs);
97 Virt2SplitMap.resize(NumRegs);
98 Virt2SplitKillMap.resize(NumRegs);
99 ReMatMap.resize(NumRegs);
100 ImplicitDefed.resize(NumRegs);
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000101}
102
Jakob Stoklund Olesenb55e91e2010-11-16 00:41:01 +0000103unsigned VirtRegMap::createSpillSlot(const TargetRegisterClass *RC) {
104 int SS = MF->getFrameInfo()->CreateSpillStackObject(RC->getSize(),
105 RC->getAlignment());
106 if (LowSpillSlot == NO_STACK_SLOT)
107 LowSpillSlot = SS;
108 if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot)
109 HighSpillSlot = SS;
110 assert(SS >= LowSpillSlot && "Unexpected low spill slot");
111 unsigned Idx = SS-LowSpillSlot;
112 while (Idx >= SpillSlotToUsesMap.size())
113 SpillSlotToUsesMap.resize(SpillSlotToUsesMap.size()*2);
114 return SS;
115}
116
Evan Cheng90f95f82009-06-14 20:22:55 +0000117unsigned VirtRegMap::getRegAllocPref(unsigned virtReg) {
Evan Cheng358dec52009-06-15 08:28:29 +0000118 std::pair<unsigned, unsigned> Hint = MRI->getRegAllocationHint(virtReg);
119 unsigned physReg = Hint.second;
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000120 if (TargetRegisterInfo::isVirtualRegister(physReg) && hasPhys(physReg))
Evan Cheng358dec52009-06-15 08:28:29 +0000121 physReg = getPhys(physReg);
122 if (Hint.first == 0)
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000123 return (TargetRegisterInfo::isPhysicalRegister(physReg))
Evan Cheng358dec52009-06-15 08:28:29 +0000124 ? physReg : 0;
125 return TRI->ResolveRegAllocHint(Hint.first, physReg, *MF);
Evan Cheng90f95f82009-06-14 20:22:55 +0000126}
127
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000128int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000129 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +0000130 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000131 "attempt to assign stack slot to already spilled register");
Owen Anderson49c8aa02009-03-13 05:55:11 +0000132 const TargetRegisterClass* RC = MF->getRegInfo().getRegClass(virtReg);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000133 ++NumSpills;
Jakob Stoklund Olesenb55e91e2010-11-16 00:41:01 +0000134 return Virt2StackSlotMap[virtReg] = createSpillSlot(RC);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000135}
136
Evan Chengd3653122008-02-27 03:04:06 +0000137void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int SS) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000138 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +0000139 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000140 "attempt to assign stack slot to already spilled register");
Evan Chengd3653122008-02-27 03:04:06 +0000141 assert((SS >= 0 ||
Owen Anderson49c8aa02009-03-13 05:55:11 +0000142 (SS >= MF->getFrameInfo()->getObjectIndexBegin())) &&
Evan Cheng91935142007-04-04 07:40:01 +0000143 "illegal fixed frame index");
Evan Chengd3653122008-02-27 03:04:06 +0000144 Virt2StackSlotMap[virtReg] = SS;
Alkis Evlogimenos38af59a2004-05-29 20:38:05 +0000145}
146
Evan Cheng2638e1a2007-03-20 08:13:50 +0000147int VirtRegMap::assignVirtReMatId(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000148 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000149 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
Evan Cheng2638e1a2007-03-20 08:13:50 +0000150 "attempt to assign re-mat id to already spilled register");
Evan Cheng549f27d32007-08-13 23:45:17 +0000151 Virt2ReMatIdMap[virtReg] = ReMatId;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000152 return ReMatId++;
153}
154
Evan Cheng549f27d32007-08-13 23:45:17 +0000155void VirtRegMap::assignVirtReMatId(unsigned virtReg, int id) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000156 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000157 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
158 "attempt to assign re-mat id to already spilled register");
159 Virt2ReMatIdMap[virtReg] = id;
160}
161
Evan Cheng676dd7c2008-03-11 07:19:34 +0000162int VirtRegMap::getEmergencySpillSlot(const TargetRegisterClass *RC) {
163 std::map<const TargetRegisterClass*, int>::iterator I =
164 EmergencySpillSlots.find(RC);
165 if (I != EmergencySpillSlots.end())
166 return I->second;
Jakob Stoklund Olesenb55e91e2010-11-16 00:41:01 +0000167 return EmergencySpillSlots[RC] = createSpillSlot(RC);
Evan Cheng676dd7c2008-03-11 07:19:34 +0000168}
169
Evan Chengd3653122008-02-27 03:04:06 +0000170void VirtRegMap::addSpillSlotUse(int FI, MachineInstr *MI) {
Owen Anderson49c8aa02009-03-13 05:55:11 +0000171 if (!MF->getFrameInfo()->isFixedObjectIndex(FI)) {
David Greenecff86082008-05-22 21:12:21 +0000172 // If FI < LowSpillSlot, this stack reference was produced by
173 // instruction selection and is not a spill
174 if (FI >= LowSpillSlot) {
175 assert(FI >= 0 && "Spill slot index should not be negative!");
Bill Wendlingf3061f82008-05-23 01:29:08 +0000176 assert((unsigned)FI-LowSpillSlot < SpillSlotToUsesMap.size()
David Greenecff86082008-05-22 21:12:21 +0000177 && "Invalid spill slot");
178 SpillSlotToUsesMap[FI-LowSpillSlot].insert(MI);
179 }
Evan Chengd3653122008-02-27 03:04:06 +0000180 }
181}
182
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000183void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *OldMI,
Evan Chengaee4af62007-12-02 08:30:39 +0000184 MachineInstr *NewMI, ModRef MRInfo) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000185 // Move previous memory references folded to new instruction.
186 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(NewMI);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000187 for (MI2VirtMapTy::iterator I = MI2VirtMap.lower_bound(OldMI),
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000188 E = MI2VirtMap.end(); I != E && I->first == OldMI; ) {
189 MI2VirtMap.insert(IP, std::make_pair(NewMI, I->second));
Chris Lattnerdbea9732004-09-30 16:35:08 +0000190 MI2VirtMap.erase(I++);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000191 }
Chris Lattnerdbea9732004-09-30 16:35:08 +0000192
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000193 // add new memory reference
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000194 MI2VirtMap.insert(IP, std::make_pair(NewMI, std::make_pair(VirtReg, MRInfo)));
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000195}
196
Evan Cheng7f566252007-10-13 02:50:24 +0000197void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *MI, ModRef MRInfo) {
198 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(MI);
199 MI2VirtMap.insert(IP, std::make_pair(MI, std::make_pair(VirtReg, MRInfo)));
200}
201
Evan Chengd3653122008-02-27 03:04:06 +0000202void VirtRegMap::RemoveMachineInstrFromMaps(MachineInstr *MI) {
203 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
204 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000205 if (!MO.isFI())
Evan Chengd3653122008-02-27 03:04:06 +0000206 continue;
207 int FI = MO.getIndex();
Owen Anderson49c8aa02009-03-13 05:55:11 +0000208 if (MF->getFrameInfo()->isFixedObjectIndex(FI))
Evan Chengd3653122008-02-27 03:04:06 +0000209 continue;
David Greenecff86082008-05-22 21:12:21 +0000210 // This stack reference was produced by instruction selection and
Bill Wendlinge67f5e42009-03-31 08:41:31 +0000211 // is not a spill
David Greenecff86082008-05-22 21:12:21 +0000212 if (FI < LowSpillSlot)
213 continue;
Bill Wendlingf3061f82008-05-23 01:29:08 +0000214 assert((unsigned)FI-LowSpillSlot < SpillSlotToUsesMap.size()
David Greenecff86082008-05-22 21:12:21 +0000215 && "Invalid spill slot");
Evan Chengd3653122008-02-27 03:04:06 +0000216 SpillSlotToUsesMap[FI-LowSpillSlot].erase(MI);
217 }
218 MI2VirtMap.erase(MI);
219 SpillPt2VirtMap.erase(MI);
220 RestorePt2VirtMap.erase(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +0000221 EmergencySpillMap.erase(MI);
Evan Chengd3653122008-02-27 03:04:06 +0000222}
223
Evan Chengc781a242009-05-03 18:32:42 +0000224/// FindUnusedRegisters - Gather a list of allocatable registers that
225/// have not been allocated to any virtual register.
Evan Cheng90f95f82009-06-14 20:22:55 +0000226bool VirtRegMap::FindUnusedRegisters(LiveIntervals* LIs) {
Evan Chengc781a242009-05-03 18:32:42 +0000227 unsigned NumRegs = TRI->getNumRegs();
228 UnusedRegs.reset();
229 UnusedRegs.resize(NumRegs);
230
231 BitVector Used(NumRegs);
Jakob Stoklund Olesenc7d67f92011-01-08 23:11:07 +0000232 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
233 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
234 if (Virt2PhysMap[Reg] != (unsigned)VirtRegMap::NO_PHYS_REG)
235 Used.set(Virt2PhysMap[Reg]);
236 }
Evan Chengc781a242009-05-03 18:32:42 +0000237
238 BitVector Allocatable = TRI->getAllocatableSet(*MF);
239 bool AnyUnused = false;
240 for (unsigned Reg = 1; Reg < NumRegs; ++Reg) {
241 if (Allocatable[Reg] && !Used[Reg] && !LIs->hasInterval(Reg)) {
242 bool ReallyUnused = true;
243 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS) {
244 if (Used[*AS] || LIs->hasInterval(*AS)) {
245 ReallyUnused = false;
246 break;
247 }
248 }
249 if (ReallyUnused) {
250 AnyUnused = true;
251 UnusedRegs.set(Reg);
252 }
253 }
254 }
255
256 return AnyUnused;
257}
258
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000259void VirtRegMap::rewrite(SlotIndexes *Indexes) {
260 DEBUG(dbgs() << "********** REWRITE VIRTUAL REGISTERS **********\n"
261 << "********** Function: "
262 << MF->getFunction()->getName() << '\n');
Jakob Stoklund Olesenbf824ef2011-03-23 04:32:49 +0000263 DEBUG(dump());
Jakob Stoklund Olesen93e110b2011-04-27 17:42:31 +0000264 SmallVector<unsigned, 8> SuperDeads;
265 SmallVector<unsigned, 8> SuperDefs;
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000266 SmallVector<unsigned, 8> SuperKills;
267
268 for (MachineFunction::iterator MBBI = MF->begin(), MBBE = MF->end();
269 MBBI != MBBE; ++MBBI) {
270 DEBUG(MBBI->print(dbgs(), Indexes));
271 for (MachineBasicBlock::iterator MII = MBBI->begin(), MIE = MBBI->end();
272 MII != MIE;) {
273 MachineInstr *MI = MII;
274 ++MII;
275
276 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
277 MOE = MI->operands_end(); MOI != MOE; ++MOI) {
278 MachineOperand &MO = *MOI;
279 if (!MO.isReg() || !TargetRegisterInfo::isVirtualRegister(MO.getReg()))
280 continue;
281 unsigned VirtReg = MO.getReg();
282 unsigned PhysReg = getPhys(VirtReg);
283 assert(PhysReg != NO_PHYS_REG && "Instruction uses unmapped VirtReg");
284
285 // Preserve semantics of sub-register operands.
286 if (MO.getSubReg()) {
287 // A virtual register kill refers to the whole register, so we may
288 // have to add <imp-use,kill> operands for the super-register.
Jakob Stoklund Olesen93e110b2011-04-27 17:42:31 +0000289 if (MO.isUse()) {
290 if (MO.isKill() && !MO.isUndef())
291 SuperKills.push_back(PhysReg);
292 } else if (MO.isDead())
293 SuperDeads.push_back(PhysReg);
294 else
295 SuperDefs.push_back(PhysReg);
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000296
297 // PhysReg operands cannot have subregister indexes.
298 PhysReg = TRI->getSubReg(PhysReg, MO.getSubReg());
299 assert(PhysReg && "Invalid SubReg for physical register");
300 MO.setSubReg(0);
301 }
302 // Rewrite. Note we could have used MachineOperand::substPhysReg(), but
303 // we need the inlining here.
304 MO.setReg(PhysReg);
305 }
306
307 // Add any missing super-register kills after rewriting the whole
308 // instruction.
309 while (!SuperKills.empty())
310 MI->addRegisterKilled(SuperKills.pop_back_val(), TRI, true);
311
Jakob Stoklund Olesen93e110b2011-04-27 17:42:31 +0000312 while (!SuperDeads.empty())
313 MI->addRegisterDead(SuperDeads.pop_back_val(), TRI, true);
314
315 while (!SuperDefs.empty())
316 MI->addRegisterDefined(SuperDefs.pop_back_val(), TRI);
317
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000318 DEBUG(dbgs() << "> " << *MI);
319
320 // Finally, remove any identity copies.
321 if (MI->isIdentityCopy()) {
Jakob Stoklund Olesencf5e5f32011-05-06 17:59:57 +0000322 ++NumIdCopies;
Jakob Stoklund Olesen280ea1a2011-03-31 17:55:25 +0000323 if (MI->getNumOperands() == 2) {
324 DEBUG(dbgs() << "Deleting identity copy.\n");
325 RemoveMachineInstrFromMaps(MI);
326 if (Indexes)
327 Indexes->removeMachineInstrFromMaps(MI);
328 // It's safe to erase MI because MII has already been incremented.
329 MI->eraseFromParent();
330 } else {
331 // Transform identity copy to a KILL to deal with subregisters.
332 MI->setDesc(TII->get(TargetOpcode::KILL));
333 DEBUG(dbgs() << "Identity copy: " << *MI);
334 }
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000335 }
336 }
337 }
338
339 // Tell MRI about physical registers in use.
340 for (unsigned Reg = 1, RegE = TRI->getNumRegs(); Reg != RegE; ++Reg)
341 if (!MRI->reg_nodbg_empty(Reg))
342 MRI->setPhysRegUsed(Reg);
343}
344
Daniel Dunbar1cd1d982009-07-24 10:36:58 +0000345void VirtRegMap::print(raw_ostream &OS, const Module* M) const {
Owen Anderson49c8aa02009-03-13 05:55:11 +0000346 const TargetRegisterInfo* TRI = MF->getTarget().getRegisterInfo();
Jakob Stoklund Olesen24329662010-02-26 21:09:24 +0000347 const MachineRegisterInfo &MRI = MF->getRegInfo();
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000348
Chris Lattner7f690e62004-09-30 02:15:18 +0000349 OS << "********** REGISTER MAP **********\n";
Jakob Stoklund Olesenc7d67f92011-01-08 23:11:07 +0000350 for (unsigned i = 0, e = MRI.getNumVirtRegs(); i != e; ++i) {
351 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
352 if (Virt2PhysMap[Reg] != (unsigned)VirtRegMap::NO_PHYS_REG) {
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000353 OS << '[' << PrintReg(Reg, TRI) << " -> "
354 << PrintReg(Virt2PhysMap[Reg], TRI) << "] "
355 << MRI.getRegClass(Reg)->getName() << "\n";
Jakob Stoklund Olesenc7d67f92011-01-08 23:11:07 +0000356 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000357 }
358
Jakob Stoklund Olesenc7d67f92011-01-08 23:11:07 +0000359 for (unsigned i = 0, e = MRI.getNumVirtRegs(); i != e; ++i) {
360 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
361 if (Virt2StackSlotMap[Reg] != VirtRegMap::NO_STACK_SLOT) {
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000362 OS << '[' << PrintReg(Reg, TRI) << " -> fi#" << Virt2StackSlotMap[Reg]
Jakob Stoklund Olesenc7d67f92011-01-08 23:11:07 +0000363 << "] " << MRI.getRegClass(Reg)->getName() << "\n";
364 }
365 }
Chris Lattner7f690e62004-09-30 02:15:18 +0000366 OS << '\n';
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000367}
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000368
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000369void VirtRegMap::dump() const {
David Greene0080b1a2010-01-05 01:25:45 +0000370 print(dbgs());
Daniel Dunbarcfbf05e2009-03-14 01:53:05 +0000371}