blob: 82ade478eafd019dd8bd3cf57ddb45a171fe9eb2 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilson7e3f0d22010-07-14 06:31:50 +000068def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
69def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
70def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
71
Bob Wilsonc1d287b2009-08-14 05:13:08 +000072def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
73
Bob Wilson0ce37102009-08-14 05:08:32 +000074// VDUPLANE can produce a quad-register result from a double-register source,
75// so the result is not constrained to match the source.
76def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
77 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
78 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000079
Bob Wilsonde95c1b82009-08-19 17:03:43 +000080def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
81 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
82def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
83
Bob Wilsond8e17572009-08-12 22:31:50 +000084def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
85def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
86def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
87def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
88
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000089def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000090 SDTCisSameAs<0, 2>,
91 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000092def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
93def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
94def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000095
Bob Wilsond0b69cf2010-09-01 23:50:19 +000096def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
97 SDTCisSameAs<1, 2>]>;
98def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
99def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
100
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000101def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
102 SDTCisSameAs<0, 2>]>;
103def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
104def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
105
Bob Wilsoncba270d2010-07-13 21:16:48 +0000106def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
107 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000108 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000109 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
110 return (EltBits == 32 && EltVal == 0);
111}]>;
112
113def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
114 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000115 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000116 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
117 return (EltBits == 8 && EltVal == 0xff);
118}]>;
119
Bob Wilson5bafff32009-06-22 23:27:02 +0000120//===----------------------------------------------------------------------===//
121// NEON operand definitions
122//===----------------------------------------------------------------------===//
123
Bob Wilson1a913ed2010-06-11 21:34:50 +0000124def nModImm : Operand<i32> {
125 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000126}
127
Bob Wilson5bafff32009-06-22 23:27:02 +0000128//===----------------------------------------------------------------------===//
129// NEON load / store instructions
130//===----------------------------------------------------------------------===//
131
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000132// Use VLDM to load a Q register as a D register pair.
133// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000134def VLDMQ
Evan Cheng5a50cee2010-10-07 01:50:48 +0000135 : PseudoVFPLdStM<(outs QPR:$dst), (ins addrmode4:$addr), IIC_fpLoad_m, "",
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000136 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000137
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000138// Use VSTM to store a Q register as a D register pair.
139// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000140def VSTMQ
Evan Cheng5a50cee2010-10-07 01:50:48 +0000141 : PseudoVFPLdStM<(outs), (ins QPR:$src, addrmode4:$addr), IIC_fpStore_m, "",
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000142 [(store (v2f64 QPR:$src), addrmode4:$addr)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000143
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000144let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson621f1952010-03-23 05:25:43 +0000145
Bob Wilsonffde0802010-09-02 16:00:54 +0000146// Classes for VLD* pseudo-instructions with multi-register operands.
147// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000148class VLDQPseudo<InstrItinClass itin>
149 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
150class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000151 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000152 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000153 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000154class VLDQQPseudo<InstrItinClass itin>
155 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
156class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000157 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000158 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000159 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000160class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000161 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000162 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000163 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000164
Bob Wilson205a5ca2009-07-08 18:11:30 +0000165// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000166class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000167 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
168 (ins addrmode6:$Rn), IIC_VLD1,
169 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
170 let Rm = 0b1111;
171 let Inst{4} = Rn{4};
172}
Bob Wilson621f1952010-03-23 05:25:43 +0000173class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000174 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
175 (ins addrmode6:$Rn), IIC_VLD1x2,
176 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
177 let Rm = 0b1111;
178 let Inst{5-4} = Rn{5-4};
179}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000180
Owen Andersond9aa7d32010-11-02 00:05:05 +0000181def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
182def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
183def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
184def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000185
Owen Andersond9aa7d32010-11-02 00:05:05 +0000186def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
187def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
188def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
189def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000190
Evan Chengd2ca8132010-10-09 01:03:04 +0000191def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
192def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
193def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
194def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000195
Bob Wilson99493b22010-03-20 17:59:03 +0000196// ...with address register writeback:
197class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000198 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
199 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
200 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
201 "$Rn.addr = $wb", []> {
202 let Inst{4} = Rn{4};
203}
Bob Wilson99493b22010-03-20 17:59:03 +0000204class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000205 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
206 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
207 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
208 "$Rn.addr = $wb", []> {
209 let Inst{5-4} = Rn{5-4};
210}
Bob Wilson99493b22010-03-20 17:59:03 +0000211
Owen Andersone85bd772010-11-02 00:24:52 +0000212def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
213def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
214def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
215def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000216
Owen Andersone85bd772010-11-02 00:24:52 +0000217def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
218def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
219def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
220def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000221
Evan Chengd2ca8132010-10-09 01:03:04 +0000222def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
223def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
224def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
225def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000226
Bob Wilson052ba452010-03-22 18:22:06 +0000227// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000228class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000229 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
230 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
231 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
232 let Rm = 0b1111;
233 let Inst{4} = Rn{4};
234}
Bob Wilson99493b22010-03-20 17:59:03 +0000235class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000236 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
237 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
238 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
239 let Inst{4} = Rn{4};
240}
Bob Wilson052ba452010-03-22 18:22:06 +0000241
Owen Andersone85bd772010-11-02 00:24:52 +0000242def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
243def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
244def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
245def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000246
Owen Andersone85bd772010-11-02 00:24:52 +0000247def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
248def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
249def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
250def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000251
Evan Chengd2ca8132010-10-09 01:03:04 +0000252def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
253def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000254
Bob Wilson052ba452010-03-22 18:22:06 +0000255// ...with 4 registers (some of these are only for the disassembler):
256class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000257 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
258 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
259 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
260 let Rm = 0b1111;
261 let Inst{5-4} = Rn{5-4};
262}
Bob Wilson99493b22010-03-20 17:59:03 +0000263class VLD1D4WB<bits<4> op7_4, string Dt>
264 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000265 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
266 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4, "vld1", Dt,
267 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
268 []> {
269 let Inst{5-4} = Rn{5-4};
270}
Johnny Chend7283d92010-02-23 20:51:23 +0000271
Owen Andersone85bd772010-11-02 00:24:52 +0000272def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
273def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
274def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
275def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000276
Owen Andersone85bd772010-11-02 00:24:52 +0000277def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
278def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
279def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
280def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000281
Evan Chengd2ca8132010-10-09 01:03:04 +0000282def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
283def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000284
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000285// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000286class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000287 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
288 (ins addrmode6:$Rn), IIC_VLD2,
289 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
290 let Rm = 0b1111;
291 let Inst{5-4} = Rn{5-4};
292}
Bob Wilson95808322010-03-18 20:18:39 +0000293class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000294 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000295 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
296 (ins addrmode6:$Rn), IIC_VLD2x2,
297 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
298 let Rm = 0b1111;
299 let Inst{5-4} = Rn{5-4};
300}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000301
Owen Andersoncf667be2010-11-02 01:24:55 +0000302def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
303def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
304def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000305
Owen Andersoncf667be2010-11-02 01:24:55 +0000306def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
307def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
308def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000309
Bob Wilson9d84fb32010-09-14 20:59:49 +0000310def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
311def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
312def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000313
Evan Chengd2ca8132010-10-09 01:03:04 +0000314def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
315def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
316def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000317
Bob Wilson92cb9322010-03-20 20:10:51 +0000318// ...with address register writeback:
319class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000320 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
321 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
322 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
323 "$Rn.addr = $wb", []> {
324 let Inst{5-4} = Rn{5-4};
325}
Bob Wilson92cb9322010-03-20 20:10:51 +0000326class VLD2QWB<bits<4> op7_4, string Dt>
327 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000328 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
329 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
330 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
331 "$Rn.addr = $wb", []> {
332 let Inst{5-4} = Rn{5-4};
333}
Bob Wilson92cb9322010-03-20 20:10:51 +0000334
Owen Andersoncf667be2010-11-02 01:24:55 +0000335def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
336def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
337def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000338
Owen Andersoncf667be2010-11-02 01:24:55 +0000339def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
340def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
341def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000342
Evan Chengd2ca8132010-10-09 01:03:04 +0000343def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
344def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
345def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000346
Evan Chengd2ca8132010-10-09 01:03:04 +0000347def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
348def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
349def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000350
Bob Wilson00bf1d92010-03-20 18:14:26 +0000351// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000352def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
353def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
354def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
355def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
356def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
357def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000358
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000359// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000360class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000361 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
362 (ins addrmode6:$Rn), IIC_VLD3,
363 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
364 let Rm = 0b1111;
365 let Inst{4} = Rn{4};
366}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000367
Owen Andersoncf667be2010-11-02 01:24:55 +0000368def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
369def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
370def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000371
Bob Wilson9d84fb32010-09-14 20:59:49 +0000372def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
373def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
374def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000375
Bob Wilson92cb9322010-03-20 20:10:51 +0000376// ...with address register writeback:
377class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
378 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000379 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
380 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
381 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
382 "$Rn.addr = $wb", []> {
383 let Inst{4} = Rn{4};
384}
Bob Wilson92cb9322010-03-20 20:10:51 +0000385
Owen Andersoncf667be2010-11-02 01:24:55 +0000386def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
387def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
388def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000389
Evan Cheng84f69e82010-10-09 01:45:34 +0000390def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
391def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
392def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000393
Bob Wilson92cb9322010-03-20 20:10:51 +0000394// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000395def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
396def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
397def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
398def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
399def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
400def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000401
Evan Cheng84f69e82010-10-09 01:45:34 +0000402def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
403def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
404def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000405
Bob Wilson92cb9322010-03-20 20:10:51 +0000406// ...alternate versions to be allocated odd register numbers:
Evan Cheng84f69e82010-10-09 01:45:34 +0000407def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
408def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
409def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000410
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000411// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000412class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
413 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000414 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
415 (ins addrmode6:$Rn), IIC_VLD4,
416 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
417 let Rm = 0b1111;
418 let Inst{5-4} = Rn{5-4};
419}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000420
Owen Andersoncf667be2010-11-02 01:24:55 +0000421def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
422def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
423def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000424
Bob Wilson9d84fb32010-09-14 20:59:49 +0000425def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
426def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
427def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000428
Bob Wilson92cb9322010-03-20 20:10:51 +0000429// ...with address register writeback:
430class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
431 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000432 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
433 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4,
434 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
435 "$Rn.addr = $wb", []> {
436 let Inst{5-4} = Rn{5-4};
437}
Bob Wilson92cb9322010-03-20 20:10:51 +0000438
Owen Andersoncf667be2010-11-02 01:24:55 +0000439def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
440def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
441def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000442
Bob Wilson9d84fb32010-09-14 20:59:49 +0000443def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
444def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
445def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000446
Bob Wilson92cb9322010-03-20 20:10:51 +0000447// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000448def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
449def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
450def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
451def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
452def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
453def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000454
Bob Wilson9d84fb32010-09-14 20:59:49 +0000455def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
456def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
457def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000458
Bob Wilson92cb9322010-03-20 20:10:51 +0000459// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000460def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
461def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
462def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000463
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000464} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
465
Bob Wilson8466fa12010-09-13 23:01:35 +0000466// Classes for VLD*LN pseudo-instructions with multi-register operands.
467// These are expanded to real instructions after register allocation.
468class VLDQLNPseudo<InstrItinClass itin>
469 : PseudoNLdSt<(outs QPR:$dst),
470 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
471 itin, "$src = $dst">;
472class VLDQLNWBPseudo<InstrItinClass itin>
473 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
474 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
475 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
476class VLDQQLNPseudo<InstrItinClass itin>
477 : PseudoNLdSt<(outs QQPR:$dst),
478 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
479 itin, "$src = $dst">;
480class VLDQQLNWBPseudo<InstrItinClass itin>
481 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
482 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
483 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
484class VLDQQQQLNPseudo<InstrItinClass itin>
485 : PseudoNLdSt<(outs QQQQPR:$dst),
486 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
487 itin, "$src = $dst">;
488class VLDQQQQLNWBPseudo<InstrItinClass itin>
489 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
490 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
491 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
492
Bob Wilsonb07c1712009-10-07 21:53:04 +0000493// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000494class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
495 PatFrag LoadOp>
496 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst),
497 (ins addrmode6:$addr, DPR:$src, nohash_imm:$lane),
498 IIC_VLD1ln, "vld1", Dt, "\\{$dst[$lane]\\}, $addr",
499 "$src = $dst",
500 [(set DPR:$dst, (vector_insert (Ty DPR:$src),
501 (i32 (LoadOp addrmode6:$addr)),
502 imm:$lane))]>;
503class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
504 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
505 (i32 (LoadOp addrmode6:$addr)),
506 imm:$lane))];
507}
508
509def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8>;
510def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16>;
511def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load>;
512
513def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
514def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
515def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
516
517let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
518
519// ...with address register writeback:
520class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
521 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst, GPR:$wb),
522 (ins addrmode6:$addr, am6offset:$offset,
523 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
524 "\\{$dst[$lane]\\}, $addr$offset",
525 "$src = $dst, $addr.addr = $wb", []>;
526
527def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8">;
528def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16">;
529def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32">;
530
531def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
532def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
533def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000534
Bob Wilson243fcc52009-09-01 04:26:28 +0000535// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000536class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
537 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilson41315282010-03-20 20:39:53 +0000538 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Evan Chengd2ca8132010-10-09 01:03:04 +0000539 IIC_VLD2ln, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000540 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000541
Bob Wilson39842552010-03-22 16:43:10 +0000542def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8">;
543def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16">;
544def VLD2LNd32 : VLD2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000545
Evan Chengd2ca8132010-10-09 01:03:04 +0000546def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
547def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
548def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000549
Bob Wilson41315282010-03-20 20:39:53 +0000550// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000551def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16">;
552def VLD2LNq32 : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000553
Evan Chengd2ca8132010-10-09 01:03:04 +0000554def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
555def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000556
Bob Wilsona1023642010-03-20 20:47:18 +0000557// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000558class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
559 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000560 (ins addrmode6:$addr, am6offset:$offset,
Evan Chengd2ca8132010-10-09 01:03:04 +0000561 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000562 "\\{$dst1[$lane], $dst2[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000563 "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>;
564
Bob Wilson39842552010-03-22 16:43:10 +0000565def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8">;
566def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16">;
567def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000568
Evan Chengd2ca8132010-10-09 01:03:04 +0000569def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
570def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
571def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000572
Bob Wilson39842552010-03-22 16:43:10 +0000573def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16">;
574def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000575
Evan Chengd2ca8132010-10-09 01:03:04 +0000576def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
577def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000578
Bob Wilson243fcc52009-09-01 04:26:28 +0000579// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000580class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
581 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson41315282010-03-20 20:39:53 +0000582 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000583 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Bob Wilson41315282010-03-20 20:39:53 +0000584 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
585 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000586
Bob Wilson39842552010-03-22 16:43:10 +0000587def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8">;
588def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16">;
589def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000590
Evan Cheng84f69e82010-10-09 01:45:34 +0000591def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
592def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
593def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000594
Bob Wilson41315282010-03-20 20:39:53 +0000595// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000596def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16">;
597def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000598
Evan Cheng84f69e82010-10-09 01:45:34 +0000599def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
600def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000601
Bob Wilsona1023642010-03-20 20:47:18 +0000602// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000603class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
604 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000605 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000606 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000607 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000608 IIC_VLD3lnu, "vld3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000609 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000610 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb",
611 []>;
612
Bob Wilson39842552010-03-22 16:43:10 +0000613def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8">;
614def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16">;
615def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000616
Evan Cheng84f69e82010-10-09 01:45:34 +0000617def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
618def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
619def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000620
Bob Wilson39842552010-03-22 16:43:10 +0000621def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16">;
622def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000623
Evan Cheng84f69e82010-10-09 01:45:34 +0000624def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
625def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000626
Bob Wilson243fcc52009-09-01 04:26:28 +0000627// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000628class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
629 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilson41315282010-03-20 20:39:53 +0000630 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
631 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000632 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000633 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000634 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000635
Bob Wilson39842552010-03-22 16:43:10 +0000636def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8">;
637def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16">;
638def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000639
Evan Cheng10dc63f2010-10-09 04:07:58 +0000640def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
641def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
642def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000643
Bob Wilson41315282010-03-20 20:39:53 +0000644// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000645def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16">;
646def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000647
Evan Cheng10dc63f2010-10-09 04:07:58 +0000648def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
649def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000650
Bob Wilsona1023642010-03-20 20:47:18 +0000651// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000652class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
653 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000654 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000655 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000656 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng10dc63f2010-10-09 04:07:58 +0000657 IIC_VLD4ln, "vld4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000658"\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000659"$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb",
660 []>;
661
Bob Wilson39842552010-03-22 16:43:10 +0000662def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8">;
663def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16">;
664def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000665
Evan Cheng10dc63f2010-10-09 04:07:58 +0000666def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
667def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
668def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000669
Bob Wilson39842552010-03-22 16:43:10 +0000670def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16">;
671def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000672
Evan Cheng10dc63f2010-10-09 04:07:58 +0000673def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
674def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000675
Bob Wilsonb07c1712009-10-07 21:53:04 +0000676// VLD1DUP : Vector Load (single element to all lanes)
677// VLD2DUP : Vector Load (single 2-element structure to all lanes)
678// VLD3DUP : Vector Load (single 3-element structure to all lanes)
679// VLD4DUP : Vector Load (single 4-element structure to all lanes)
680// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000681} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000682
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000683let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000684
Bob Wilson709d5922010-08-25 23:27:42 +0000685// Classes for VST* pseudo-instructions with multi-register operands.
686// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000687class VSTQPseudo<InstrItinClass itin>
688 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
689class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000690 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000691 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000692 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000693class VSTQQPseudo<InstrItinClass itin>
694 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
695class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000696 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000697 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000698 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000699class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000700 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +0000701 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000702 "$addr.addr = $wb">;
703
Bob Wilson11d98992010-03-23 06:20:33 +0000704// VST1 : Vector Store (multiple single elements)
705class VST1D<bits<4> op7_4, string Dt>
Jim Grosbach95369592010-10-13 23:34:31 +0000706 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src),
707 IIC_VST1, "vst1", Dt, "\\{$src\\}, $addr", "", []>;
Bob Wilson11d98992010-03-23 06:20:33 +0000708class VST1Q<bits<4> op7_4, string Dt>
709 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Evan Cheng60ff8792010-10-11 22:03:18 +0000710 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST1x2,
Bob Wilson11d98992010-03-23 06:20:33 +0000711 "vst1", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
712
713def VST1d8 : VST1D<0b0000, "8">;
714def VST1d16 : VST1D<0b0100, "16">;
715def VST1d32 : VST1D<0b1000, "32">;
716def VST1d64 : VST1D<0b1100, "64">;
717
718def VST1q8 : VST1Q<0b0000, "8">;
719def VST1q16 : VST1Q<0b0100, "16">;
720def VST1q32 : VST1Q<0b1000, "32">;
721def VST1q64 : VST1Q<0b1100, "64">;
722
Evan Cheng60ff8792010-10-11 22:03:18 +0000723def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
724def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
725def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
726def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000727
Bob Wilson25eb5012010-03-20 20:54:36 +0000728// ...with address register writeback:
729class VST1DWB<bits<4> op7_4, string Dt>
730 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +0000731 (ins addrmode6:$addr, am6offset:$offset, DPR:$src), IIC_VST1u,
Bob Wilson226036e2010-03-20 22:13:40 +0000732 "vst1", Dt, "\\{$src\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000733class VST1QWB<bits<4> op7_4, string Dt>
734 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Jim Grosbach05ae0c62010-09-14 23:54:06 +0000735 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
Evan Cheng60ff8792010-10-11 22:03:18 +0000736 IIC_VST1x2u, "vst1", Dt, "\\{$src1, $src2\\}, $addr$offset",
Jim Grosbach05ae0c62010-09-14 23:54:06 +0000737 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000738
739def VST1d8_UPD : VST1DWB<0b0000, "8">;
740def VST1d16_UPD : VST1DWB<0b0100, "16">;
741def VST1d32_UPD : VST1DWB<0b1000, "32">;
742def VST1d64_UPD : VST1DWB<0b1100, "64">;
743
744def VST1q8_UPD : VST1QWB<0b0000, "8">;
745def VST1q16_UPD : VST1QWB<0b0100, "16">;
746def VST1q32_UPD : VST1QWB<0b1000, "32">;
747def VST1q64_UPD : VST1QWB<0b1100, "64">;
748
Evan Cheng60ff8792010-10-11 22:03:18 +0000749def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
750def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
751def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
752def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000753
Bob Wilson052ba452010-03-22 18:22:06 +0000754// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000755class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000756 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Bob Wilson667a13e2010-03-20 19:57:03 +0000757 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
Evan Cheng60ff8792010-10-11 22:03:18 +0000758 IIC_VST1x3, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000759class VST1D3WB<bits<4> op7_4, string Dt>
760 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000761 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000762 DPR:$src1, DPR:$src2, DPR:$src3),
Evan Cheng60ff8792010-10-11 22:03:18 +0000763 IIC_VST1x3u, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000764 "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000765
766def VST1d8T : VST1D3<0b0000, "8">;
767def VST1d16T : VST1D3<0b0100, "16">;
768def VST1d32T : VST1D3<0b1000, "32">;
769def VST1d64T : VST1D3<0b1100, "64">;
770
771def VST1d8T_UPD : VST1D3WB<0b0000, "8">;
772def VST1d16T_UPD : VST1D3WB<0b0100, "16">;
773def VST1d32T_UPD : VST1D3WB<0b1000, "32">;
774def VST1d64T_UPD : VST1D3WB<0b1100, "64">;
775
Evan Cheng60ff8792010-10-11 22:03:18 +0000776def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
777def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000778
Bob Wilson052ba452010-03-22 18:22:06 +0000779// ...with 4 registers (some of these are only for the disassembler):
780class VST1D4<bits<4> op7_4, string Dt>
781 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
782 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Evan Cheng60ff8792010-10-11 22:03:18 +0000783 IIC_VST1x4, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
Bob Wilson052ba452010-03-22 18:22:06 +0000784 []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000785class VST1D4WB<bits<4> op7_4, string Dt>
786 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000787 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000788 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
789 "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000790 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000791
Bob Wilson052ba452010-03-22 18:22:06 +0000792def VST1d8Q : VST1D4<0b0000, "8">;
793def VST1d16Q : VST1D4<0b0100, "16">;
794def VST1d32Q : VST1D4<0b1000, "32">;
795def VST1d64Q : VST1D4<0b1100, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000796
797def VST1d8Q_UPD : VST1D4WB<0b0000, "8">;
798def VST1d16Q_UPD : VST1D4WB<0b0100, "16">;
799def VST1d32Q_UPD : VST1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000800def VST1d64Q_UPD : VST1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000801
Evan Cheng60ff8792010-10-11 22:03:18 +0000802def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
803def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +0000804
Bob Wilsonb36ec862009-08-06 18:47:44 +0000805// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000806class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
807 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
808 (ins addrmode6:$addr, DPR:$src1, DPR:$src2),
Evan Cheng60ff8792010-10-11 22:03:18 +0000809 IIC_VST2, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilson95808322010-03-18 20:18:39 +0000810class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000811 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000812 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Evan Cheng60ff8792010-10-11 22:03:18 +0000813 IIC_VST2x2, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000814 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000815
Bob Wilson068b18b2010-03-20 21:15:48 +0000816def VST2d8 : VST2D<0b1000, 0b0000, "8">;
817def VST2d16 : VST2D<0b1000, 0b0100, "16">;
818def VST2d32 : VST2D<0b1000, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000819
Bob Wilson95808322010-03-18 20:18:39 +0000820def VST2q8 : VST2Q<0b0000, "8">;
821def VST2q16 : VST2Q<0b0100, "16">;
822def VST2q32 : VST2Q<0b1000, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000823
Evan Cheng60ff8792010-10-11 22:03:18 +0000824def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
825def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
826def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000827
Evan Cheng60ff8792010-10-11 22:03:18 +0000828def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
829def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
830def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000831
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000832// ...with address register writeback:
833class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
834 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000835 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
Evan Cheng60ff8792010-10-11 22:03:18 +0000836 IIC_VST2u, "vst2", Dt, "\\{$src1, $src2\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000837 "$addr.addr = $wb", []>;
838class VST2QWB<bits<4> op7_4, string Dt>
839 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000840 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000841 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
842 "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000843 "$addr.addr = $wb", []>;
844
845def VST2d8_UPD : VST2DWB<0b1000, 0b0000, "8">;
846def VST2d16_UPD : VST2DWB<0b1000, 0b0100, "16">;
847def VST2d32_UPD : VST2DWB<0b1000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000848
849def VST2q8_UPD : VST2QWB<0b0000, "8">;
850def VST2q16_UPD : VST2QWB<0b0100, "16">;
851def VST2q32_UPD : VST2QWB<0b1000, "32">;
852
Evan Cheng60ff8792010-10-11 22:03:18 +0000853def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
854def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
855def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000856
Evan Cheng60ff8792010-10-11 22:03:18 +0000857def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
858def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
859def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000860
Bob Wilson068b18b2010-03-20 21:15:48 +0000861// ...with double-spaced registers (for disassembly only):
862def VST2b8 : VST2D<0b1001, 0b0000, "8">;
863def VST2b16 : VST2D<0b1001, 0b0100, "16">;
864def VST2b32 : VST2D<0b1001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000865def VST2b8_UPD : VST2DWB<0b1001, 0b0000, "8">;
866def VST2b16_UPD : VST2DWB<0b1001, 0b0100, "16">;
867def VST2b32_UPD : VST2DWB<0b1001, 0b1000, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000868
Bob Wilsonb36ec862009-08-06 18:47:44 +0000869// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000870class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
871 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Evan Cheng60ff8792010-10-11 22:03:18 +0000872 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST3,
Bob Wilson95808322010-03-18 20:18:39 +0000873 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000874
Bob Wilson068b18b2010-03-20 21:15:48 +0000875def VST3d8 : VST3D<0b0100, 0b0000, "8">;
876def VST3d16 : VST3D<0b0100, 0b0100, "16">;
877def VST3d32 : VST3D<0b0100, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000878
Evan Cheng60ff8792010-10-11 22:03:18 +0000879def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
880def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
881def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000882
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000883// ...with address register writeback:
884class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
885 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000886 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000887 DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST3u,
Bob Wilson226036e2010-03-20 22:13:40 +0000888 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000889 "$addr.addr = $wb", []>;
890
891def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">;
892def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">;
893def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000894
Evan Cheng60ff8792010-10-11 22:03:18 +0000895def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
896def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
897def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000898
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000899// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000900def VST3q8 : VST3D<0b0101, 0b0000, "8">;
901def VST3q16 : VST3D<0b0101, 0b0100, "16">;
902def VST3q32 : VST3D<0b0101, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000903def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">;
904def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">;
905def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000906
Evan Cheng60ff8792010-10-11 22:03:18 +0000907def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
908def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
909def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000910
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000911// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +0000912def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
913def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
914def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +0000915
Bob Wilsonb36ec862009-08-06 18:47:44 +0000916// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000917class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
918 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000919 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Evan Cheng60ff8792010-10-11 22:03:18 +0000920 IIC_VST4, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000921 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000922
Bob Wilson068b18b2010-03-20 21:15:48 +0000923def VST4d8 : VST4D<0b0000, 0b0000, "8">;
924def VST4d16 : VST4D<0b0000, 0b0100, "16">;
925def VST4d32 : VST4D<0b0000, 0b1000, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000926
Evan Cheng60ff8792010-10-11 22:03:18 +0000927def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
928def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
929def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +0000930
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000931// ...with address register writeback:
932class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
933 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000934 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +0000935 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Bob Wilson226036e2010-03-20 22:13:40 +0000936 "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000937 "$addr.addr = $wb", []>;
938
939def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">;
940def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">;
941def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000942
Evan Cheng60ff8792010-10-11 22:03:18 +0000943def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
944def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
945def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +0000946
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000947// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000948def VST4q8 : VST4D<0b0001, 0b0000, "8">;
949def VST4q16 : VST4D<0b0001, 0b0100, "16">;
950def VST4q32 : VST4D<0b0001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000951def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">;
952def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">;
953def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000954
Evan Cheng60ff8792010-10-11 22:03:18 +0000955def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
956def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
957def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +0000958
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000959// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +0000960def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
961def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
962def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000963
Bob Wilson8466fa12010-09-13 23:01:35 +0000964// Classes for VST*LN pseudo-instructions with multi-register operands.
965// These are expanded to real instructions after register allocation.
966class VSTQLNPseudo<InstrItinClass itin>
967 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
968 itin, "">;
969class VSTQLNWBPseudo<InstrItinClass itin>
970 : PseudoNLdSt<(outs GPR:$wb),
971 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
972 nohash_imm:$lane), itin, "$addr.addr = $wb">;
973class VSTQQLNPseudo<InstrItinClass itin>
974 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
975 itin, "">;
976class VSTQQLNWBPseudo<InstrItinClass itin>
977 : PseudoNLdSt<(outs GPR:$wb),
978 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
979 nohash_imm:$lane), itin, "$addr.addr = $wb">;
980class VSTQQQQLNPseudo<InstrItinClass itin>
981 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
982 itin, "">;
983class VSTQQQQLNWBPseudo<InstrItinClass itin>
984 : PseudoNLdSt<(outs GPR:$wb),
985 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
986 nohash_imm:$lane), itin, "$addr.addr = $wb">;
987
Bob Wilsonb07c1712009-10-07 21:53:04 +0000988// VST1LN : Vector Store (single element from one lane)
989// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000990
Bob Wilson8a3198b2009-09-01 18:51:56 +0000991// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000992class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
993 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000994 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +0000995 IIC_VST2ln, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000996 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000997
Bob Wilson39842552010-03-22 16:43:10 +0000998def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">;
999def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">;
1000def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001001
Evan Cheng60ff8792010-10-11 22:03:18 +00001002def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1003def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1004def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001005
Bob Wilson41315282010-03-20 20:39:53 +00001006// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +00001007def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">;
1008def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001009
Evan Cheng60ff8792010-10-11 22:03:18 +00001010def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1011def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001012
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001013// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001014class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1015 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001016 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001017 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001018 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001019 "$addr.addr = $wb", []>;
1020
Bob Wilson39842552010-03-22 16:43:10 +00001021def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">;
1022def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">;
1023def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001024
Evan Cheng60ff8792010-10-11 22:03:18 +00001025def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1026def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1027def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001028
Bob Wilson39842552010-03-22 16:43:10 +00001029def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">;
1030def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001031
Evan Cheng60ff8792010-10-11 22:03:18 +00001032def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1033def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001034
Bob Wilson8a3198b2009-09-01 18:51:56 +00001035// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001036class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
1037 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001038 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001039 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001040 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001041
Bob Wilson39842552010-03-22 16:43:10 +00001042def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">;
1043def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">;
1044def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +00001045
Evan Cheng60ff8792010-10-11 22:03:18 +00001046def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1047def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1048def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001049
Bob Wilson41315282010-03-20 20:39:53 +00001050// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +00001051def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">;
1052def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +00001053
Evan Cheng60ff8792010-10-11 22:03:18 +00001054def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1055def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001056
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001057// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001058class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1059 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001060 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001061 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001062 IIC_VST3lnu, "vst3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001063 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001064 "$addr.addr = $wb", []>;
1065
Bob Wilson39842552010-03-22 16:43:10 +00001066def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">;
1067def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">;
1068def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001069
Evan Cheng60ff8792010-10-11 22:03:18 +00001070def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1071def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1072def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001073
Bob Wilson39842552010-03-22 16:43:10 +00001074def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">;
1075def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001076
Evan Cheng60ff8792010-10-11 22:03:18 +00001077def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1078def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001079
Bob Wilson8a3198b2009-09-01 18:51:56 +00001080// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001081class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
1082 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001083 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001084 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +00001085 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001086 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001087
Bob Wilson39842552010-03-22 16:43:10 +00001088def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">;
1089def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">;
1090def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +00001091
Evan Cheng60ff8792010-10-11 22:03:18 +00001092def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1093def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1094def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001095
Bob Wilson41315282010-03-20 20:39:53 +00001096// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +00001097def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">;
1098def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +00001099
Evan Cheng60ff8792010-10-11 22:03:18 +00001100def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1101def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001102
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001103// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001104class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1105 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001106 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001107 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001108 IIC_VST4lnu, "vst4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001109 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001110 "$addr.addr = $wb", []>;
1111
Bob Wilson39842552010-03-22 16:43:10 +00001112def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">;
1113def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">;
1114def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001115
Evan Cheng60ff8792010-10-11 22:03:18 +00001116def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1117def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1118def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001119
Bob Wilson39842552010-03-22 16:43:10 +00001120def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">;
1121def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001122
Evan Cheng60ff8792010-10-11 22:03:18 +00001123def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1124def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001125
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001126} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001127
Bob Wilson205a5ca2009-07-08 18:11:30 +00001128
Bob Wilson5bafff32009-06-22 23:27:02 +00001129//===----------------------------------------------------------------------===//
1130// NEON pattern fragments
1131//===----------------------------------------------------------------------===//
1132
1133// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001134def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001135 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1136 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001137}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001138def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001139 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1140 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001141}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001142def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001143 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1144 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001145}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001146def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001147 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1148 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001149}]>;
1150
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001151// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001152def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001153 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1154 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001155}]>;
1156
Bob Wilson5bafff32009-06-22 23:27:02 +00001157// Translate lane numbers from Q registers to D subregs.
1158def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001159 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001160}]>;
1161def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001162 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001163}]>;
1164def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001165 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001166}]>;
1167
1168//===----------------------------------------------------------------------===//
1169// Instruction Classes
1170//===----------------------------------------------------------------------===//
1171
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001172// Basic 2-register operations: single-, double- and quad-register.
1173class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1174 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1175 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001176 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
1177 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
1178 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001179class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001180 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1181 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001182 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
1183 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
1184 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001185class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001186 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1187 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001188 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
1189 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
1190 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001191
Bob Wilson69bfbd62010-02-17 22:42:54 +00001192// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001193class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001194 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001195 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001196 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1197 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001198 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001199 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1200class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001201 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001202 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001203 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1204 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001205 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001206 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1207
Bob Wilson973a0742010-08-30 20:02:30 +00001208// Narrow 2-register operations.
1209class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1210 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1211 InstrItinClass itin, string OpcodeStr, string Dt,
1212 ValueType TyD, ValueType TyQ, SDNode OpNode>
1213 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
1214 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
1215 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
1216
Bob Wilson5bafff32009-06-22 23:27:02 +00001217// Narrow 2-register intrinsics.
1218class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1219 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001220 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001221 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001222 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001223 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001224 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
1225
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001226// Long 2-register operations (currently only used for VMOVL).
1227class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1228 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1229 InstrItinClass itin, string OpcodeStr, string Dt,
1230 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001231 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001232 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001233 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001234
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001235// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001236class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001237 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +00001238 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +00001239 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001240 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001241class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001242 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001243 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001244 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001245 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001246
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001247// Basic 3-register operations: single-, double- and quad-register.
1248class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1249 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1250 SDNode OpNode, bit Commutable>
1251 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001252 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1253 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001254 let isCommutable = Commutable;
1255}
1256
Bob Wilson5bafff32009-06-22 23:27:02 +00001257class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001258 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001259 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001260 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001261 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1262 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1263 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001264 let isCommutable = Commutable;
1265}
1266// Same as N3VD but no data type.
1267class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1268 InstrItinClass itin, string OpcodeStr,
1269 ValueType ResTy, ValueType OpTy,
1270 SDNode OpNode, bit Commutable>
1271 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001272 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001273 OpcodeStr, "$dst, $src1, $src2", "",
1274 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001275 let isCommutable = Commutable;
1276}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001277
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001278class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001279 InstrItinClass itin, string OpcodeStr, string Dt,
1280 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001281 : N3V<0, 1, op21_20, op11_8, 1, 0,
1282 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1283 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1284 [(set (Ty DPR:$dst),
1285 (Ty (ShOp (Ty DPR:$src1),
1286 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001287 let isCommutable = 0;
1288}
1289class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001290 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001291 : N3V<0, 1, op21_20, op11_8, 1, 0,
1292 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1293 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1294 [(set (Ty DPR:$dst),
1295 (Ty (ShOp (Ty DPR:$src1),
1296 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001297 let isCommutable = 0;
1298}
1299
Bob Wilson5bafff32009-06-22 23:27:02 +00001300class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001301 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001302 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001303 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001304 (outs QPR:$Qd), (ins QPR:$Qn, QPR:$Qm), N3RegFrm, itin,
1305 OpcodeStr, Dt, "$Qd, $Qn, $Qm", "",
1306 [(set QPR:$Qd, (ResTy (OpNode (OpTy QPR:$Qn), (OpTy QPR:$Qm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001307 let isCommutable = Commutable;
1308}
1309class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1310 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001311 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001312 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001313 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001314 OpcodeStr, "$dst, $src1, $src2", "",
1315 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001316 let isCommutable = Commutable;
1317}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001318class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001319 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001320 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001321 : N3V<1, 1, op21_20, op11_8, 1, 0,
1322 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1323 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1324 [(set (ResTy QPR:$dst),
1325 (ResTy (ShOp (ResTy QPR:$src1),
1326 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1327 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001328 let isCommutable = 0;
1329}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001330class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001331 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001332 : N3V<1, 1, op21_20, op11_8, 1, 0,
1333 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1334 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1335 [(set (ResTy QPR:$dst),
1336 (ResTy (ShOp (ResTy QPR:$src1),
1337 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1338 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001339 let isCommutable = 0;
1340}
Bob Wilson5bafff32009-06-22 23:27:02 +00001341
1342// Basic 3-register intrinsics, both double- and quad-register.
1343class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001344 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001345 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001346 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001347 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1348 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1349 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001350 let isCommutable = Commutable;
1351}
David Goodwin658ea602009-09-25 18:38:29 +00001352class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001353 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001354 : N3V<0, 1, op21_20, op11_8, 1, 0,
1355 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1356 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1357 [(set (Ty DPR:$dst),
1358 (Ty (IntOp (Ty DPR:$src1),
1359 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1360 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001361 let isCommutable = 0;
1362}
David Goodwin658ea602009-09-25 18:38:29 +00001363class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001364 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001365 : N3V<0, 1, op21_20, op11_8, 1, 0,
1366 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1367 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1368 [(set (Ty DPR:$dst),
1369 (Ty (IntOp (Ty DPR:$src1),
1370 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001371 let isCommutable = 0;
1372}
Owen Anderson3557d002010-10-26 20:56:57 +00001373class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1374 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001375 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001376 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1377 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1378 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1379 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001380 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001381}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001382
Bob Wilson5bafff32009-06-22 23:27:02 +00001383class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001384 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001385 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001386 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001387 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1388 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1389 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001390 let isCommutable = Commutable;
1391}
David Goodwin658ea602009-09-25 18:38:29 +00001392class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001393 string OpcodeStr, string Dt,
1394 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001395 : N3V<1, 1, op21_20, op11_8, 1, 0,
1396 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1397 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1398 [(set (ResTy QPR:$dst),
1399 (ResTy (IntOp (ResTy QPR:$src1),
1400 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1401 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001402 let isCommutable = 0;
1403}
David Goodwin658ea602009-09-25 18:38:29 +00001404class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001405 string OpcodeStr, string Dt,
1406 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001407 : N3V<1, 1, op21_20, op11_8, 1, 0,
1408 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1409 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1410 [(set (ResTy QPR:$dst),
1411 (ResTy (IntOp (ResTy QPR:$src1),
1412 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1413 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001414 let isCommutable = 0;
1415}
Owen Anderson3557d002010-10-26 20:56:57 +00001416class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1417 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001418 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001419 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1420 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1421 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1422 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001423 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001424}
Bob Wilson5bafff32009-06-22 23:27:02 +00001425
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001426// Multiply-Add/Sub operations: single-, double- and quad-register.
1427class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1428 InstrItinClass itin, string OpcodeStr, string Dt,
1429 ValueType Ty, SDNode MulOp, SDNode OpNode>
1430 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1431 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001432 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001433 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1434
Bob Wilson5bafff32009-06-22 23:27:02 +00001435class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001436 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001437 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001438 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001439 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1440 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1441 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1442 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1443
David Goodwin658ea602009-09-25 18:38:29 +00001444class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001445 string OpcodeStr, string Dt,
1446 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001447 : N3V<0, 1, op21_20, op11_8, 1, 0,
1448 (outs DPR:$dst),
1449 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1450 NVMulSLFrm, itin,
1451 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1452 [(set (Ty DPR:$dst),
1453 (Ty (ShOp (Ty DPR:$src1),
1454 (Ty (MulOp DPR:$src2,
1455 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1456 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001457class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001458 string OpcodeStr, string Dt,
1459 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001460 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00001461 (outs DPR:$Vd),
1462 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001463 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00001464 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1465 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001466 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00001467 (Ty (MulOp DPR:$Vn,
1468 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001469 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001470
Bob Wilson5bafff32009-06-22 23:27:02 +00001471class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001472 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001473 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001474 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001475 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1476 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1477 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1478 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001479class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001480 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001481 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001482 : N3V<1, 1, op21_20, op11_8, 1, 0,
1483 (outs QPR:$dst),
1484 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1485 NVMulSLFrm, itin,
1486 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1487 [(set (ResTy QPR:$dst),
1488 (ResTy (ShOp (ResTy QPR:$src1),
1489 (ResTy (MulOp QPR:$src2,
1490 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1491 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001492class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001493 string OpcodeStr, string Dt,
1494 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001495 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001496 : N3V<1, 1, op21_20, op11_8, 1, 0,
1497 (outs QPR:$dst),
1498 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1499 NVMulSLFrm, itin,
1500 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1501 [(set (ResTy QPR:$dst),
1502 (ResTy (ShOp (ResTy QPR:$src1),
1503 (ResTy (MulOp QPR:$src2,
1504 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1505 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001506
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001507// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1508class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1509 InstrItinClass itin, string OpcodeStr, string Dt,
1510 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1511 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001512 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1513 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1514 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1515 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001516class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1517 InstrItinClass itin, string OpcodeStr, string Dt,
1518 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1519 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001520 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1521 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1522 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1523 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001524
Bob Wilson5bafff32009-06-22 23:27:02 +00001525// Neon 3-argument intrinsics, both double- and quad-register.
1526// The destination register is also used as the first source operand register.
1527class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001528 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001529 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001530 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001531 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001532 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001533 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1534 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1535class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001536 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001537 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001538 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001539 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001540 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001541 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1542 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1543
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001544// Long Multiply-Add/Sub operations.
1545class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1546 InstrItinClass itin, string OpcodeStr, string Dt,
1547 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1548 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00001549 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1550 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1551 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1552 (TyQ (MulOp (TyD DPR:$Vn),
1553 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001554class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1555 InstrItinClass itin, string OpcodeStr, string Dt,
1556 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1557 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1558 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1559 NVMulSLFrm, itin,
1560 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1561 [(set QPR:$dst,
1562 (OpNode (TyQ QPR:$src1),
1563 (TyQ (MulOp (TyD DPR:$src2),
1564 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
1565 imm:$lane))))))]>;
1566class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1567 InstrItinClass itin, string OpcodeStr, string Dt,
1568 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1569 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1570 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1571 NVMulSLFrm, itin,
1572 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1573 [(set QPR:$dst,
1574 (OpNode (TyQ QPR:$src1),
1575 (TyQ (MulOp (TyD DPR:$src2),
1576 (TyD (NEONvduplane (TyD DPR_8:$src3),
1577 imm:$lane))))))]>;
1578
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001579// Long Intrinsic-Op vector operations with explicit extend (VABAL).
1580class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1581 InstrItinClass itin, string OpcodeStr, string Dt,
1582 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1583 SDNode OpNode>
1584 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00001585 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1586 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1587 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1588 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
1589 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001590
Bob Wilson5bafff32009-06-22 23:27:02 +00001591// Neon Long 3-argument intrinsic. The destination register is
1592// a quad-register and is also used as the first source operand register.
1593class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001594 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001595 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001596 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00001597 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1598 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1599 [(set QPR:$Vd,
1600 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001601class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001602 string OpcodeStr, string Dt,
1603 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001604 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1605 (outs QPR:$dst),
1606 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1607 NVMulSLFrm, itin,
1608 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1609 [(set (ResTy QPR:$dst),
1610 (ResTy (IntOp (ResTy QPR:$src1),
1611 (OpTy DPR:$src2),
1612 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1613 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001614class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1615 InstrItinClass itin, string OpcodeStr, string Dt,
1616 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001617 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1618 (outs QPR:$dst),
1619 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1620 NVMulSLFrm, itin,
1621 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1622 [(set (ResTy QPR:$dst),
1623 (ResTy (IntOp (ResTy QPR:$src1),
1624 (OpTy DPR:$src2),
1625 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1626 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001627
Bob Wilson5bafff32009-06-22 23:27:02 +00001628// Narrowing 3-register intrinsics.
1629class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001630 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001631 Intrinsic IntOp, bit Commutable>
1632 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001633 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001634 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001635 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1636 let isCommutable = Commutable;
1637}
1638
Bob Wilson04d6c282010-08-29 05:57:34 +00001639// Long 3-register operations.
1640class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1641 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001642 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
1643 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1644 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1645 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1646 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1647 let isCommutable = Commutable;
1648}
1649class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1650 InstrItinClass itin, string OpcodeStr, string Dt,
1651 ValueType TyQ, ValueType TyD, SDNode OpNode>
1652 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1653 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1654 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1655 [(set QPR:$dst,
1656 (TyQ (OpNode (TyD DPR:$src1),
1657 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
1658class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1659 InstrItinClass itin, string OpcodeStr, string Dt,
1660 ValueType TyQ, ValueType TyD, SDNode OpNode>
1661 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1662 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1663 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1664 [(set QPR:$dst,
1665 (TyQ (OpNode (TyD DPR:$src1),
1666 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
1667
1668// Long 3-register operations with explicitly extended operands.
1669class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1670 InstrItinClass itin, string OpcodeStr, string Dt,
1671 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
1672 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00001673 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001674 (outs QPR:$Qd), (ins DPR:$Dn, DPR:$Dm), N3RegFrm, itin,
1675 OpcodeStr, Dt, "$Qd, $Dn, $Dm", "",
1676 [(set QPR:$Qd, (OpNode (TyQ (ExtOp (TyD DPR:$Dn))),
1677 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
1678 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00001679}
1680
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001681// Long 3-register intrinsics with explicit extend (VABDL).
1682class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1683 InstrItinClass itin, string OpcodeStr, string Dt,
1684 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1685 bit Commutable>
1686 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1687 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
1688 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1689 [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1),
1690 (TyD DPR:$src2))))))]> {
1691 let isCommutable = Commutable;
1692}
1693
Bob Wilson5bafff32009-06-22 23:27:02 +00001694// Long 3-register intrinsics.
1695class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001696 InstrItinClass itin, string OpcodeStr, string Dt,
1697 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001698 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001699 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001700 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001701 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1702 let isCommutable = Commutable;
1703}
David Goodwin658ea602009-09-25 18:38:29 +00001704class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001705 string OpcodeStr, string Dt,
1706 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001707 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1708 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1709 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1710 [(set (ResTy QPR:$dst),
1711 (ResTy (IntOp (OpTy DPR:$src1),
1712 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1713 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001714class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1715 InstrItinClass itin, string OpcodeStr, string Dt,
1716 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001717 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1718 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1719 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1720 [(set (ResTy QPR:$dst),
1721 (ResTy (IntOp (OpTy DPR:$src1),
1722 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1723 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001724
Bob Wilson04d6c282010-08-29 05:57:34 +00001725// Wide 3-register operations.
1726class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1727 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
1728 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001729 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9d505592010-10-21 18:20:25 +00001730 (outs QPR:$Qd), (ins QPR:$Qn, DPR:$Dm), N3RegFrm, IIC_VSUBiD,
1731 OpcodeStr, Dt, "$Qd, $Qn, $Dm", "",
1732 [(set QPR:$Qd, (OpNode (TyQ QPR:$Qn),
1733 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001734 let isCommutable = Commutable;
1735}
1736
1737// Pairwise long 2-register intrinsics, both double- and quad-register.
1738class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001739 bits<2> op17_16, bits<5> op11_7, bit op4,
1740 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001741 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1742 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001743 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001744 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1745class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001746 bits<2> op17_16, bits<5> op11_7, bit op4,
1747 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001748 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1749 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001750 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001751 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1752
1753// Pairwise long 2-register accumulate intrinsics,
1754// both double- and quad-register.
1755// The destination register is also used as the first source operand register.
1756class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001757 bits<2> op17_16, bits<5> op11_7, bit op4,
1758 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001759 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1760 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00001761 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
1762 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
1763 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001764class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001765 bits<2> op17_16, bits<5> op11_7, bit op4,
1766 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001767 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1768 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00001769 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
1770 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
1771 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001772
1773// Shift by immediate,
1774// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001775class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001776 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001777 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001778 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001779 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001780 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001781 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001782class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001783 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001784 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001785 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001786 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001787 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001788 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1789
Johnny Chen6c8648b2010-03-17 23:26:50 +00001790// Long shift by immediate.
1791class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1792 string OpcodeStr, string Dt,
1793 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1794 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001795 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001796 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001797 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1798 (i32 imm:$SIMM))))]>;
1799
Bob Wilson5bafff32009-06-22 23:27:02 +00001800// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001801class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001802 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001803 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001804 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001805 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001806 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001807 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1808 (i32 imm:$SIMM))))]>;
1809
1810// Shift right by immediate and accumulate,
1811// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001812class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001813 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00001814 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
1815 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
1816 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1817 [(set DPR:$Vd, (Ty (add DPR:$src1,
1818 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001819class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001820 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00001821 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
1822 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
1823 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1824 [(set QPR:$Vd, (Ty (add QPR:$src1,
1825 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001826
1827// Shift by immediate and insert,
1828// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001829class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001830 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00001831 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
1832 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiD,
1833 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1834 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001835class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001836 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00001837 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
1838 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiQ,
1839 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
1840 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001841
1842// Convert, with fractional bits immediate,
1843// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001844class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001845 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001846 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001847 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00001848 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
1849 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
1850 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001851class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001852 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001853 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001854 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00001855 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
1856 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
1857 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001858
1859//===----------------------------------------------------------------------===//
1860// Multiclasses
1861//===----------------------------------------------------------------------===//
1862
Bob Wilson916ac5b2009-10-03 04:44:16 +00001863// Abbreviations used in multiclass suffixes:
1864// Q = quarter int (8 bit) elements
1865// H = half int (16 bit) elements
1866// S = single int (32 bit) elements
1867// D = double int (64 bit) elements
1868
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001869// Neon 2-register vector operations -- for disassembly only.
1870
1871// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001872multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1873 bits<5> op11_7, bit op4, string opc, string Dt,
1874 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001875 // 64-bit vector types.
1876 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1877 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001878 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001879 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1880 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001881 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001882 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1883 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001884 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001885 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1886 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1887 opc, "f32", asm, "", []> {
1888 let Inst{10} = 1; // overwrite F = 1
1889 }
1890
1891 // 128-bit vector types.
1892 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1893 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001894 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001895 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1896 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001897 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001898 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1899 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001900 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001901 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1902 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1903 opc, "f32", asm, "", []> {
1904 let Inst{10} = 1; // overwrite F = 1
1905 }
1906}
1907
Bob Wilson5bafff32009-06-22 23:27:02 +00001908// Neon 3-register vector operations.
1909
1910// First with only element sizes of 8, 16 and 32 bits:
1911multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001912 InstrItinClass itinD16, InstrItinClass itinD32,
1913 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001914 string OpcodeStr, string Dt,
1915 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001916 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001917 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001918 OpcodeStr, !strconcat(Dt, "8"),
1919 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001920 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001921 OpcodeStr, !strconcat(Dt, "16"),
1922 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001923 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001924 OpcodeStr, !strconcat(Dt, "32"),
1925 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001926
1927 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001928 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001929 OpcodeStr, !strconcat(Dt, "8"),
1930 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001931 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001932 OpcodeStr, !strconcat(Dt, "16"),
1933 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001934 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001935 OpcodeStr, !strconcat(Dt, "32"),
1936 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001937}
1938
Evan Chengf81bf152009-11-23 21:57:23 +00001939multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1940 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1941 v4i16, ShOp>;
1942 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001943 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001944 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001945 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001946 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001947 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001948}
1949
Bob Wilson5bafff32009-06-22 23:27:02 +00001950// ....then also with element size 64 bits:
1951multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001952 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001953 string OpcodeStr, string Dt,
1954 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001955 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001956 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001957 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001958 OpcodeStr, !strconcat(Dt, "64"),
1959 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001960 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001961 OpcodeStr, !strconcat(Dt, "64"),
1962 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001963}
1964
1965
Bob Wilson973a0742010-08-30 20:02:30 +00001966// Neon Narrowing 2-register vector operations,
1967// source operand element sizes of 16, 32 and 64 bits:
1968multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1969 bits<5> op11_7, bit op6, bit op4,
1970 InstrItinClass itin, string OpcodeStr, string Dt,
1971 SDNode OpNode> {
1972 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
1973 itin, OpcodeStr, !strconcat(Dt, "16"),
1974 v8i8, v8i16, OpNode>;
1975 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
1976 itin, OpcodeStr, !strconcat(Dt, "32"),
1977 v4i16, v4i32, OpNode>;
1978 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
1979 itin, OpcodeStr, !strconcat(Dt, "64"),
1980 v2i32, v2i64, OpNode>;
1981}
1982
Bob Wilson5bafff32009-06-22 23:27:02 +00001983// Neon Narrowing 2-register vector intrinsics,
1984// source operand element sizes of 16, 32 and 64 bits:
1985multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001986 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001987 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001988 Intrinsic IntOp> {
1989 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001990 itin, OpcodeStr, !strconcat(Dt, "16"),
1991 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001992 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001993 itin, OpcodeStr, !strconcat(Dt, "32"),
1994 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001995 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001996 itin, OpcodeStr, !strconcat(Dt, "64"),
1997 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001998}
1999
2000
2001// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2002// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002003multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2004 string OpcodeStr, string Dt, SDNode OpNode> {
2005 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2006 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2007 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2008 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2009 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2010 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002011}
2012
2013
2014// Neon 3-register vector intrinsics.
2015
2016// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002017multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002018 InstrItinClass itinD16, InstrItinClass itinD32,
2019 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002020 string OpcodeStr, string Dt,
2021 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002022 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002023 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002024 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002025 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002026 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002027 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002028 v2i32, v2i32, IntOp, Commutable>;
2029
2030 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002031 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002032 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002033 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002034 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002035 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002036 v4i32, v4i32, IntOp, Commutable>;
2037}
Owen Anderson3557d002010-10-26 20:56:57 +00002038multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2039 InstrItinClass itinD16, InstrItinClass itinD32,
2040 InstrItinClass itinQ16, InstrItinClass itinQ32,
2041 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002042 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002043 // 64-bit vector types.
2044 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2045 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002046 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002047 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2048 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002049 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002050
2051 // 128-bit vector types.
2052 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2053 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002054 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002055 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2056 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002057 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002058}
Bob Wilson5bafff32009-06-22 23:27:02 +00002059
David Goodwin658ea602009-09-25 18:38:29 +00002060multiclass N3VIntSL_HS<bits<4> op11_8,
2061 InstrItinClass itinD16, InstrItinClass itinD32,
2062 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002063 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002064 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002065 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002066 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002067 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002068 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002069 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002070 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002071 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002072}
2073
Bob Wilson5bafff32009-06-22 23:27:02 +00002074// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002075multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002076 InstrItinClass itinD16, InstrItinClass itinD32,
2077 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002078 string OpcodeStr, string Dt,
2079 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002080 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002081 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002082 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002083 OpcodeStr, !strconcat(Dt, "8"),
2084 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002085 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002086 OpcodeStr, !strconcat(Dt, "8"),
2087 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002088}
Owen Anderson3557d002010-10-26 20:56:57 +00002089multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2090 InstrItinClass itinD16, InstrItinClass itinD32,
2091 InstrItinClass itinQ16, InstrItinClass itinQ32,
2092 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002093 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002094 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002095 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002096 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2097 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002098 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002099 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2100 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002101 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002102}
2103
Bob Wilson5bafff32009-06-22 23:27:02 +00002104
2105// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002106multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002107 InstrItinClass itinD16, InstrItinClass itinD32,
2108 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002109 string OpcodeStr, string Dt,
2110 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002111 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002112 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002113 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002114 OpcodeStr, !strconcat(Dt, "64"),
2115 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002116 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002117 OpcodeStr, !strconcat(Dt, "64"),
2118 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002119}
Owen Anderson3557d002010-10-26 20:56:57 +00002120multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2121 InstrItinClass itinD16, InstrItinClass itinD32,
2122 InstrItinClass itinQ16, InstrItinClass itinQ32,
2123 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002124 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002125 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002126 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002127 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2128 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002129 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002130 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2131 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002132 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002133}
Bob Wilson5bafff32009-06-22 23:27:02 +00002134
Bob Wilson5bafff32009-06-22 23:27:02 +00002135// Neon Narrowing 3-register vector intrinsics,
2136// source operand element sizes of 16, 32 and 64 bits:
2137multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002138 string OpcodeStr, string Dt,
2139 Intrinsic IntOp, bit Commutable = 0> {
2140 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2141 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002142 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002143 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2144 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002145 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002146 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2147 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002148 v2i32, v2i64, IntOp, Commutable>;
2149}
2150
2151
Bob Wilson04d6c282010-08-29 05:57:34 +00002152// Neon Long 3-register vector operations.
2153
2154multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2155 InstrItinClass itin16, InstrItinClass itin32,
2156 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002157 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002158 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2159 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002160 v8i16, v8i8, OpNode, Commutable>;
2161 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
2162 OpcodeStr, !strconcat(Dt, "16"),
2163 v4i32, v4i16, OpNode, Commutable>;
2164 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2165 OpcodeStr, !strconcat(Dt, "32"),
2166 v2i64, v2i32, OpNode, Commutable>;
2167}
2168
2169multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2170 InstrItinClass itin, string OpcodeStr, string Dt,
2171 SDNode OpNode> {
2172 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2173 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2174 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2175 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2176}
2177
2178multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2179 InstrItinClass itin16, InstrItinClass itin32,
2180 string OpcodeStr, string Dt,
2181 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2182 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2183 OpcodeStr, !strconcat(Dt, "8"),
2184 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2185 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
2186 OpcodeStr, !strconcat(Dt, "16"),
2187 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2188 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2189 OpcodeStr, !strconcat(Dt, "32"),
2190 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002191}
2192
Bob Wilson5bafff32009-06-22 23:27:02 +00002193// Neon Long 3-register vector intrinsics.
2194
2195// First with only element sizes of 16 and 32 bits:
2196multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002197 InstrItinClass itin16, InstrItinClass itin32,
2198 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002199 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002200 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002201 OpcodeStr, !strconcat(Dt, "16"),
2202 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002203 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002204 OpcodeStr, !strconcat(Dt, "32"),
2205 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002206}
2207
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002208multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002209 InstrItinClass itin, string OpcodeStr, string Dt,
2210 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002211 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002212 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002213 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002214 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002215}
2216
Bob Wilson5bafff32009-06-22 23:27:02 +00002217// ....then also with element size of 8 bits:
2218multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002219 InstrItinClass itin16, InstrItinClass itin32,
2220 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002221 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002222 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002223 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002224 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002225 OpcodeStr, !strconcat(Dt, "8"),
2226 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002227}
2228
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002229// ....with explicit extend (VABDL).
2230multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2231 InstrItinClass itin, string OpcodeStr, string Dt,
2232 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2233 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2234 OpcodeStr, !strconcat(Dt, "8"),
2235 v8i16, v8i8, IntOp, ExtOp, Commutable>;
2236 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
2237 OpcodeStr, !strconcat(Dt, "16"),
2238 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2239 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2240 OpcodeStr, !strconcat(Dt, "32"),
2241 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2242}
2243
Bob Wilson5bafff32009-06-22 23:27:02 +00002244
2245// Neon Wide 3-register vector intrinsics,
2246// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002247multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2248 string OpcodeStr, string Dt,
2249 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2250 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2251 OpcodeStr, !strconcat(Dt, "8"),
2252 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2253 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2254 OpcodeStr, !strconcat(Dt, "16"),
2255 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2256 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2257 OpcodeStr, !strconcat(Dt, "32"),
2258 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002259}
2260
2261
2262// Neon Multiply-Op vector operations,
2263// element sizes of 8, 16 and 32 bits:
2264multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002265 InstrItinClass itinD16, InstrItinClass itinD32,
2266 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002267 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002268 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002269 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002270 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002271 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002272 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002273 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002274 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002275
2276 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002277 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002278 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002279 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002280 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002281 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002282 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002283}
2284
David Goodwin658ea602009-09-25 18:38:29 +00002285multiclass N3VMulOpSL_HS<bits<4> op11_8,
2286 InstrItinClass itinD16, InstrItinClass itinD32,
2287 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002288 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002289 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002290 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002291 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002292 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002293 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002294 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2295 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002296 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002297 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2298 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002299}
Bob Wilson5bafff32009-06-22 23:27:02 +00002300
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002301// Neon Intrinsic-Op vector operations,
2302// element sizes of 8, 16 and 32 bits:
2303multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2304 InstrItinClass itinD, InstrItinClass itinQ,
2305 string OpcodeStr, string Dt, Intrinsic IntOp,
2306 SDNode OpNode> {
2307 // 64-bit vector types.
2308 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2309 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2310 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2311 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2312 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2313 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2314
2315 // 128-bit vector types.
2316 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2317 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2318 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2319 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2320 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2321 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2322}
2323
Bob Wilson5bafff32009-06-22 23:27:02 +00002324// Neon 3-argument intrinsics,
2325// element sizes of 8, 16 and 32 bits:
2326multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002327 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002328 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002329 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002330 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002331 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002332 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002333 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002334 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002335 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002336
2337 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002338 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002339 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002340 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002341 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002342 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002343 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002344}
2345
2346
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002347// Neon Long Multiply-Op vector operations,
2348// element sizes of 8, 16 and 32 bits:
2349multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2350 InstrItinClass itin16, InstrItinClass itin32,
2351 string OpcodeStr, string Dt, SDNode MulOp,
2352 SDNode OpNode> {
2353 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2354 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2355 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2356 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2357 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2358 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2359}
2360
2361multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2362 string Dt, SDNode MulOp, SDNode OpNode> {
2363 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2364 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2365 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2366 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2367}
2368
2369
Bob Wilson5bafff32009-06-22 23:27:02 +00002370// Neon Long 3-argument intrinsics.
2371
2372// First with only element sizes of 16 and 32 bits:
2373multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002374 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002375 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002376 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002377 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002378 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002379 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002380}
2381
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002382multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002383 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002384 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002385 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002386 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002387 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002388}
2389
Bob Wilson5bafff32009-06-22 23:27:02 +00002390// ....then also with element size of 8 bits:
2391multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002392 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002393 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002394 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2395 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002396 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002397}
2398
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002399// ....with explicit extend (VABAL).
2400multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2401 InstrItinClass itin, string OpcodeStr, string Dt,
2402 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2403 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2404 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2405 IntOp, ExtOp, OpNode>;
2406 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2407 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2408 IntOp, ExtOp, OpNode>;
2409 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2410 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2411 IntOp, ExtOp, OpNode>;
2412}
2413
Bob Wilson5bafff32009-06-22 23:27:02 +00002414
2415// Neon 2-register vector intrinsics,
2416// element sizes of 8, 16 and 32 bits:
2417multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002418 bits<5> op11_7, bit op4,
2419 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002420 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002421 // 64-bit vector types.
2422 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002423 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002424 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002425 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002426 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002427 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002428
2429 // 128-bit vector types.
2430 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002431 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002432 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002433 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002434 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002435 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002436}
2437
2438
2439// Neon Pairwise long 2-register intrinsics,
2440// element sizes of 8, 16 and 32 bits:
2441multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2442 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002443 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002444 // 64-bit vector types.
2445 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002446 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002447 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002448 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002449 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002450 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002451
2452 // 128-bit vector types.
2453 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002454 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002455 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002456 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002457 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002458 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002459}
2460
2461
2462// Neon Pairwise long 2-register accumulate intrinsics,
2463// element sizes of 8, 16 and 32 bits:
2464multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2465 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002466 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002467 // 64-bit vector types.
2468 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002469 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002470 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002471 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002472 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002473 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002474
2475 // 128-bit vector types.
2476 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002477 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002478 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002479 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002480 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002481 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002482}
2483
2484
2485// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002486// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002487// element sizes of 8, 16, 32 and 64 bits:
2488multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002489 InstrItinClass itin, string OpcodeStr, string Dt,
2490 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002491 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002492 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002493 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002494 let Inst{21-19} = 0b001; // imm6 = 001xxx
2495 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002496 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002497 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002498 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2499 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002500 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002501 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002502 let Inst{21} = 0b1; // imm6 = 1xxxxx
2503 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002504 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002505 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002506 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002507
2508 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002509 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002510 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002511 let Inst{21-19} = 0b001; // imm6 = 001xxx
2512 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002513 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002514 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002515 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2516 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002517 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002518 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002519 let Inst{21} = 0b1; // imm6 = 1xxxxx
2520 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002521 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002522 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002523 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002524}
2525
Bob Wilson5bafff32009-06-22 23:27:02 +00002526// Neon Shift-Accumulate vector operations,
2527// element sizes of 8, 16, 32 and 64 bits:
2528multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002529 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002530 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002531 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002532 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002533 let Inst{21-19} = 0b001; // imm6 = 001xxx
2534 }
2535 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002536 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002537 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2538 }
2539 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002540 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002541 let Inst{21} = 0b1; // imm6 = 1xxxxx
2542 }
2543 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002544 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002545 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002546
2547 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002548 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002549 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002550 let Inst{21-19} = 0b001; // imm6 = 001xxx
2551 }
2552 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002553 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002554 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2555 }
2556 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002557 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002558 let Inst{21} = 0b1; // imm6 = 1xxxxx
2559 }
2560 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002561 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002562 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002563}
2564
2565
2566// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002567// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002568// element sizes of 8, 16, 32 and 64 bits:
2569multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002570 string OpcodeStr, SDNode ShOp,
2571 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002572 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002573 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002574 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002575 let Inst{21-19} = 0b001; // imm6 = 001xxx
2576 }
2577 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002578 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002579 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2580 }
2581 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002582 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002583 let Inst{21} = 0b1; // imm6 = 1xxxxx
2584 }
2585 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002586 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002587 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002588
2589 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002590 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002591 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002592 let Inst{21-19} = 0b001; // imm6 = 001xxx
2593 }
2594 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002595 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002596 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2597 }
2598 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002599 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002600 let Inst{21} = 0b1; // imm6 = 1xxxxx
2601 }
2602 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002603 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002604 // imm6 = xxxxxx
2605}
2606
2607// Neon Shift Long operations,
2608// element sizes of 8, 16, 32 bits:
2609multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002610 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002611 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002612 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002613 let Inst{21-19} = 0b001; // imm6 = 001xxx
2614 }
2615 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002616 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002617 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2618 }
2619 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002620 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002621 let Inst{21} = 0b1; // imm6 = 1xxxxx
2622 }
2623}
2624
2625// Neon Shift Narrow operations,
2626// element sizes of 16, 32, 64 bits:
2627multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002628 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002629 SDNode OpNode> {
2630 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002631 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002632 let Inst{21-19} = 0b001; // imm6 = 001xxx
2633 }
2634 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002635 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002636 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2637 }
2638 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002639 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002640 let Inst{21} = 0b1; // imm6 = 1xxxxx
2641 }
Bob Wilson5bafff32009-06-22 23:27:02 +00002642}
2643
2644//===----------------------------------------------------------------------===//
2645// Instruction Definitions.
2646//===----------------------------------------------------------------------===//
2647
2648// Vector Add Operations.
2649
2650// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00002651defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00002652 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002653def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002654 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002655def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002656 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002657// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002658defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2659 "vaddl", "s", add, sext, 1>;
2660defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2661 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002662// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002663defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
2664defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002665// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002666defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
2667 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2668 "vhadd", "s", int_arm_neon_vhadds, 1>;
2669defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
2670 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2671 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002672// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002673defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
2674 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2675 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
2676defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2677 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2678 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002679// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002680defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2681 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2682 "vqadd", "s", int_arm_neon_vqadds, 1>;
2683defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2684 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2685 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002686// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002687defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2688 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002689// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002690defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2691 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002692
2693// Vector Multiply Operations.
2694
2695// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002696defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002697 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002698def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2699 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2700def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2701 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002702def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002703 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00002704def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002705 v4f32, v4f32, fmul, 1>;
2706defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2707def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2708def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2709 v2f32, fmul>;
2710
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002711def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2712 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2713 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2714 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002715 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002716 (SubReg_i16_lane imm:$lane)))>;
2717def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2718 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2719 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2720 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002721 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002722 (SubReg_i32_lane imm:$lane)))>;
2723def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2724 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2725 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2726 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002727 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002728 (SubReg_i32_lane imm:$lane)))>;
2729
Bob Wilson5bafff32009-06-22 23:27:02 +00002730// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002731defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00002732 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002733 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002734defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2735 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002736 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002737def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002738 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2739 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002740 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2741 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002742 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002743 (SubReg_i16_lane imm:$lane)))>;
2744def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002745 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2746 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002747 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2748 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002749 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002750 (SubReg_i32_lane imm:$lane)))>;
2751
Bob Wilson5bafff32009-06-22 23:27:02 +00002752// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002753defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
2754 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002755 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002756defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2757 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002758 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002759def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002760 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2761 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002762 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2763 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002764 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002765 (SubReg_i16_lane imm:$lane)))>;
2766def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002767 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2768 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002769 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2770 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002771 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002772 (SubReg_i32_lane imm:$lane)))>;
2773
Bob Wilson5bafff32009-06-22 23:27:02 +00002774// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002775defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2776 "vmull", "s", NEONvmulls, 1>;
2777defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2778 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002779def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002780 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002781defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
2782defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002783
Bob Wilson5bafff32009-06-22 23:27:02 +00002784// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002785defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
2786 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
2787defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
2788 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002789
2790// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2791
2792// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002793defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002794 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2795def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002796 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002797def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002798 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002799defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002800 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2801def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002802 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002803def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002804 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002805
2806def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002807 (mul (v8i16 QPR:$src2),
2808 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2809 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002810 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002811 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002812 (SubReg_i16_lane imm:$lane)))>;
2813
2814def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002815 (mul (v4i32 QPR:$src2),
2816 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2817 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002818 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002819 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002820 (SubReg_i32_lane imm:$lane)))>;
2821
2822def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002823 (fmul (v4f32 QPR:$src2),
2824 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002825 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2826 (v4f32 QPR:$src2),
2827 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002828 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002829 (SubReg_i32_lane imm:$lane)))>;
2830
Bob Wilson5bafff32009-06-22 23:27:02 +00002831// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002832defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2833 "vmlal", "s", NEONvmulls, add>;
2834defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
2835 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002836
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002837defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
2838defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002839
Bob Wilson5bafff32009-06-22 23:27:02 +00002840// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002841defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002842 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00002843defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002844
Bob Wilson5bafff32009-06-22 23:27:02 +00002845// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002846defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002847 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2848def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002849 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002850def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002851 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002852defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002853 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2854def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002855 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002856def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002857 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002858
2859def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002860 (mul (v8i16 QPR:$src2),
2861 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2862 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002863 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002864 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002865 (SubReg_i16_lane imm:$lane)))>;
2866
2867def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002868 (mul (v4i32 QPR:$src2),
2869 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2870 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002871 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002872 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002873 (SubReg_i32_lane imm:$lane)))>;
2874
2875def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002876 (fmul (v4f32 QPR:$src2),
2877 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
2878 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002879 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002880 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002881 (SubReg_i32_lane imm:$lane)))>;
2882
Bob Wilson5bafff32009-06-22 23:27:02 +00002883// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002884defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
2885 "vmlsl", "s", NEONvmulls, sub>;
2886defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
2887 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002888
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002889defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
2890defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002891
Bob Wilson5bafff32009-06-22 23:27:02 +00002892// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002893defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002894 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00002895defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002896
2897// Vector Subtract Operations.
2898
2899// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002900defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002901 "vsub", "i", sub, 0>;
2902def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002903 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002904def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002905 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002906// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002907defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2908 "vsubl", "s", sub, sext, 0>;
2909defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2910 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002911// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00002912defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
2913defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002914// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002915defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002916 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002917 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002918defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002919 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002920 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002921// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002922defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002923 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002924 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002925defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002926 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002927 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002928// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002929defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2930 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002931// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002932defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2933 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002934
2935// Vector Comparisons.
2936
2937// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002938defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2939 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002940def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002941 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002942def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002943 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002944// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002945defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Bob Wilson8c605c62010-06-25 20:54:44 +00002946 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002947
Bob Wilson5bafff32009-06-22 23:27:02 +00002948// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002949defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2950 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
2951defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2952 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00002953def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
2954 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002955def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002956 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002957// For disassembly only.
Owen Anderson10c15e52010-10-25 17:49:32 +00002958// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00002959defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2960 "$dst, $src, #0">;
2961// For disassembly only.
Owen Anderson4fe20bb2010-10-25 17:33:02 +00002962// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00002963defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2964 "$dst, $src, #0">;
2965
Bob Wilson5bafff32009-06-22 23:27:02 +00002966// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002967defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2968 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
2969defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2970 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002971def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002972 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002973def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002974 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002975// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00002976// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00002977defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2978 "$dst, $src, #0">;
2979// For disassembly only.
Owen Andersond0c5b612010-10-25 18:03:59 +00002980// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen363ac582010-02-23 01:42:58 +00002981defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2982 "$dst, $src, #0">;
2983
Bob Wilson5bafff32009-06-22 23:27:02 +00002984// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002985def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
2986 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
2987def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
2988 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002989// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002990def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
2991 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
2992def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
2993 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002994// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002995defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002996 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002997
2998// Vector Bitwise Operations.
2999
Bob Wilsoncba270d2010-07-13 21:16:48 +00003000def vnotd : PatFrag<(ops node:$in),
3001 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3002def vnotq : PatFrag<(ops node:$in),
3003 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003004
3005
Bob Wilson5bafff32009-06-22 23:27:02 +00003006// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003007def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3008 v2i32, v2i32, and, 1>;
3009def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3010 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003011
3012// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003013def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3014 v2i32, v2i32, xor, 1>;
3015def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3016 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003017
3018// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003019def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3020 v2i32, v2i32, or, 1>;
3021def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3022 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003023
3024// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00003025def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003026 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3027 "vbic", "$dst, $src1, $src2", "",
3028 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003029 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003030def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003031 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3032 "vbic", "$dst, $src1, $src2", "",
3033 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003034 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003035
3036// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003037def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003038 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3039 "vorn", "$dst, $src1, $src2", "",
3040 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003041 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003042def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003043 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3044 "vorn", "$dst, $src1, $src2", "",
3045 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003046 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003047
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003048// VMVN : Vector Bitwise NOT (Immediate)
3049
3050let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003051
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003052def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
3053 (ins nModImm:$SIMM), IIC_VMOVImm,
3054 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003055 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
3056 let Inst{9} = SIMM{9};
3057}
3058
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003059def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
3060 (ins nModImm:$SIMM), IIC_VMOVImm,
3061 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003062 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
3063 let Inst{9} = SIMM{9};
3064}
3065
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003066def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
3067 (ins nModImm:$SIMM), IIC_VMOVImm,
3068 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003069 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
3070 let Inst{11-8} = SIMM{11-8};
3071}
3072
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003073def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
3074 (ins nModImm:$SIMM), IIC_VMOVImm,
3075 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003076 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
3077 let Inst{11-8} = SIMM{11-8};
3078}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003079}
3080
Bob Wilson5bafff32009-06-22 23:27:02 +00003081// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003082def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003083 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003084 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003085 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003086def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003087 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003088 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003089 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
3090def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3091def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003092
3093// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003094def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3095 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003096 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003097 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3098 [(set DPR:$Vd,
3099 (v2i32 (or (and DPR:$Vn, DPR:$src1),
3100 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
3101def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3102 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003103 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003104 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3105 [(set QPR:$Vd,
3106 (v4i32 (or (and QPR:$Vn, QPR:$src1),
3107 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003108
3109// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003110// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003111// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003112def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003113 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003114 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003115 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003116 [/* For disassembly only; pattern left blank */]>;
3117def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003118 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003119 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003120 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003121 [/* For disassembly only; pattern left blank */]>;
3122
Bob Wilson5bafff32009-06-22 23:27:02 +00003123// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003124// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003125// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003126def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003127 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003128 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003129 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003130 [/* For disassembly only; pattern left blank */]>;
3131def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003132 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003133 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003134 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003135 [/* For disassembly only; pattern left blank */]>;
3136
3137// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003138// for equivalent operations with different register constraints; it just
3139// inserts copies.
3140
3141// Vector Absolute Differences.
3142
3143// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003144defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003145 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003146 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003147defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003148 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003149 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003150def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003151 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003152def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003153 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003154
3155// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003156defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3157 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3158defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3159 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003160
3161// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003162defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3163 "vaba", "s", int_arm_neon_vabds, add>;
3164defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3165 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003166
3167// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003168defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3169 "vabal", "s", int_arm_neon_vabds, zext, add>;
3170defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3171 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003172
3173// Vector Maximum and Minimum.
3174
3175// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003176defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003177 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003178 "vmax", "s", int_arm_neon_vmaxs, 1>;
3179defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003180 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003181 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003182def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3183 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003184 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003185def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3186 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003187 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3188
3189// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003190defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3191 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3192 "vmin", "s", int_arm_neon_vmins, 1>;
3193defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3194 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3195 "vmin", "u", int_arm_neon_vminu, 1>;
3196def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3197 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003198 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003199def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3200 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003201 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003202
3203// Vector Pairwise Operations.
3204
3205// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003206def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3207 "vpadd", "i8",
3208 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3209def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3210 "vpadd", "i16",
3211 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3212def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3213 "vpadd", "i32",
3214 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00003215def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00003216 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003217 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003218
3219// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003220defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003221 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003222defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003223 int_arm_neon_vpaddlu>;
3224
3225// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003226defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003227 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003228defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003229 int_arm_neon_vpadalu>;
3230
3231// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003232def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003233 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003234def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003235 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003236def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003237 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003238def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003239 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003240def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003241 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003242def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003243 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003244def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003245 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003246
3247// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003248def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003249 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003250def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003251 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003252def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003253 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003254def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003255 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003256def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003257 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003258def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003259 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003260def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003261 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003262
3263// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3264
3265// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003266def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003267 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003268 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003269def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003270 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003271 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003272def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003273 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003274 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003275def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003276 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003277 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003278
3279// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003280def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003281 IIC_VRECSD, "vrecps", "f32",
3282 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003283def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003284 IIC_VRECSQ, "vrecps", "f32",
3285 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003286
3287// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003288def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003289 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003290 v2i32, v2i32, int_arm_neon_vrsqrte>;
3291def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003292 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003293 v4i32, v4i32, int_arm_neon_vrsqrte>;
3294def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003295 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003296 v2f32, v2f32, int_arm_neon_vrsqrte>;
3297def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003298 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003299 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003300
3301// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003302def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003303 IIC_VRECSD, "vrsqrts", "f32",
3304 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003305def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003306 IIC_VRECSQ, "vrsqrts", "f32",
3307 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003308
3309// Vector Shifts.
3310
3311// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00003312defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003313 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003314 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00003315defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003316 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003317 "vshl", "u", int_arm_neon_vshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003318// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003319defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3320 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003321// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003322defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3323 N2RegVShRFrm>;
3324defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3325 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003326
3327// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003328defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3329defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003330
3331// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003332class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003333 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003334 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003335 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3336 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003337 let Inst{21-16} = op21_16;
3338}
Evan Chengf81bf152009-11-23 21:57:23 +00003339def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003340 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003341def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003342 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003343def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003344 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003345
3346// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00003347defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003348 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003349
3350// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00003351defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003352 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003353 "vrshl", "s", int_arm_neon_vrshifts>;
3354defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003355 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003356 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003357// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003358defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3359 N2RegVShRFrm>;
3360defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3361 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003362
3363// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003364defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003365 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003366
3367// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003368defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003369 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003370 "vqshl", "s", int_arm_neon_vqshifts>;
3371defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003372 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003373 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003374// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003375defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3376 N2RegVShLFrm>;
3377defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3378 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003379// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003380defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3381 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003382
3383// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003384defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003385 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003386defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003387 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003388
3389// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003390defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003391 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003392
3393// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003394defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003395 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003396 "vqrshl", "s", int_arm_neon_vqrshifts>;
3397defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003398 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003399 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003400
3401// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003402defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003403 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003404defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003405 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003406
3407// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003408defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003409 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003410
3411// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003412defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3413defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003414// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003415defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3416defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003417
3418// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003419defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003420// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003421defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003422
3423// Vector Absolute and Saturating Absolute.
3424
3425// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003426defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003427 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003428 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003429def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003430 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003431 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003432def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003433 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003434 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003435
3436// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00003437defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003438 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003439 int_arm_neon_vqabs>;
3440
3441// Vector Negate.
3442
Bob Wilsoncba270d2010-07-13 21:16:48 +00003443def vnegd : PatFrag<(ops node:$in),
3444 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
3445def vnegq : PatFrag<(ops node:$in),
3446 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003447
Evan Chengf81bf152009-11-23 21:57:23 +00003448class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003449 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003450 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003451 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003452class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003453 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003454 IIC_VSHLiQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003455 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003456
Chris Lattner0a00ed92010-03-28 08:39:10 +00003457// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00003458def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
3459def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
3460def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
3461def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
3462def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
3463def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003464
3465// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003466def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003467 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00003468 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003469 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
3470def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003471 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003472 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003473 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
3474
Bob Wilsoncba270d2010-07-13 21:16:48 +00003475def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
3476def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
3477def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
3478def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
3479def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
3480def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003481
3482// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00003483defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003484 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003485 int_arm_neon_vqneg>;
3486
3487// Vector Bit Counting Operations.
3488
3489// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00003490defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003491 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003492 int_arm_neon_vcls>;
3493// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00003494defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003495 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00003496 int_arm_neon_vclz>;
3497// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00003498def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003499 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003500 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00003501def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003502 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003503 v16i8, v16i8, int_arm_neon_vcnt>;
3504
Johnny Chend8836042010-02-24 20:06:07 +00003505// Vector Swap -- for disassembly only.
3506def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
3507 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
3508 "vswp", "$dst, $src", "", []>;
3509def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
3510 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
3511 "vswp", "$dst, $src", "", []>;
3512
Bob Wilson5bafff32009-06-22 23:27:02 +00003513// Vector Move Operations.
3514
3515// VMOV : Vector Move (Register)
3516
Evan Cheng020cc1b2010-05-13 00:16:46 +00003517let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00003518def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003519 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00003520def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003521 N3RegFrm, IIC_VMOV, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003522
Evan Cheng22c687b2010-05-14 02:13:41 +00003523// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00003524// be expanded after register allocation is completed.
3525def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003526 NoItinerary, "", []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00003527
3528def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbach78890f42010-10-01 23:21:38 +00003529 NoItinerary, "", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00003530} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00003531
Bob Wilson5bafff32009-06-22 23:27:02 +00003532// VMOV : Vector Move (Immediate)
3533
Evan Cheng47006be2010-05-17 21:54:50 +00003534let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00003535def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003536 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003537 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003538 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003539def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003540 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003541 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003542 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003543
Bob Wilson1a913ed2010-06-11 21:34:50 +00003544def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
3545 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003546 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003547 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
3548 let Inst{9} = SIMM{9};
3549}
3550
Bob Wilson1a913ed2010-06-11 21:34:50 +00003551def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
3552 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003553 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003554 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
3555 let Inst{9} = SIMM{9};
3556}
Bob Wilson5bafff32009-06-22 23:27:02 +00003557
Bob Wilson046afdb2010-07-14 06:30:44 +00003558def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003559 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003560 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003561 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
3562 let Inst{11-8} = SIMM{11-8};
3563}
3564
Bob Wilson046afdb2010-07-14 06:30:44 +00003565def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003566 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003567 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003568 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
3569 let Inst{11-8} = SIMM{11-8};
3570}
Bob Wilson5bafff32009-06-22 23:27:02 +00003571
3572def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003573 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003574 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003575 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003576def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003577 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003578 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003579 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00003580} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00003581
3582// VMOV : Vector Get Lane (move scalar to ARM core register)
3583
Johnny Chen131c4a52009-11-23 17:48:17 +00003584def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003585 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3586 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
3587 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
3588 imm:$lane))]> {
3589 let Inst{21} = lane{2};
3590 let Inst{6-5} = lane{1-0};
3591}
Johnny Chen131c4a52009-11-23 17:48:17 +00003592def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003593 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3594 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
3595 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
3596 imm:$lane))]> {
3597 let Inst{21} = lane{1};
3598 let Inst{6} = lane{0};
3599}
Johnny Chen131c4a52009-11-23 17:48:17 +00003600def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003601 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3602 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
3603 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
3604 imm:$lane))]> {
3605 let Inst{21} = lane{2};
3606 let Inst{6-5} = lane{1-0};
3607}
Johnny Chen131c4a52009-11-23 17:48:17 +00003608def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00003609 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3610 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
3611 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
3612 imm:$lane))]> {
3613 let Inst{21} = lane{1};
3614 let Inst{6} = lane{0};
3615}
Johnny Chen131c4a52009-11-23 17:48:17 +00003616def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00003617 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
3618 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
3619 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
3620 imm:$lane))]> {
3621 let Inst{21} = lane{0};
3622}
Bob Wilson5bafff32009-06-22 23:27:02 +00003623// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
3624def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
3625 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003626 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003627 (SubReg_i8_lane imm:$lane))>;
3628def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
3629 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003630 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003631 (SubReg_i16_lane imm:$lane))>;
3632def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
3633 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003634 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003635 (SubReg_i8_lane imm:$lane))>;
3636def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
3637 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003638 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003639 (SubReg_i16_lane imm:$lane))>;
3640def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
3641 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003642 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00003643 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00003644def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003645 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003646 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003647def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003648 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00003649 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003650//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003651// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003652def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003653 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003654
3655
3656// VMOV : Vector Set Lane (move ARM core register to scalar)
3657
Owen Andersond2fbdb72010-10-27 21:28:09 +00003658let Constraints = "$src1 = $V" in {
3659def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
3660 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3661 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
3662 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
3663 GPR:$R, imm:$lane))]> {
3664 let Inst{21} = lane{2};
3665 let Inst{6-5} = lane{1-0};
3666}
3667def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
3668 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3669 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
3670 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
3671 GPR:$R, imm:$lane))]> {
3672 let Inst{21} = lane{1};
3673 let Inst{6} = lane{0};
3674}
3675def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
3676 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
3677 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
3678 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
3679 GPR:$R, imm:$lane))]> {
3680 let Inst{21} = lane{0};
3681}
Bob Wilson5bafff32009-06-22 23:27:02 +00003682}
3683def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
3684 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003685 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003686 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003687 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003688 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003689def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
3690 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003691 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003692 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003693 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003694 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003695def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
3696 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003697 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003698 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003699 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003700 (DSubReg_i32_reg imm:$lane)))>;
3701
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00003702def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003703 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
3704 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003705def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00003706 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
3707 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003708
3709//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003710// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003711def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00003712 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003713
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003714def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003715 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00003716def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003717 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003718def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003719 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00003720
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003721def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
3722 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3723def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
3724 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3725def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
3726 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
3727
3728def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3729 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3730 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003731 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003732def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3733 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3734 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003735 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003736def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
3737 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
3738 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003739 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003740
Bob Wilson5bafff32009-06-22 23:27:02 +00003741// VDUP : Vector Duplicate (from ARM core register to all elements)
3742
Evan Chengf81bf152009-11-23 21:57:23 +00003743class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003744 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003745 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003746 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003747class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003748 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003749 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003750 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003751
Evan Chengf81bf152009-11-23 21:57:23 +00003752def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
3753def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
3754def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
3755def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
3756def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
3757def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003758
3759def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003760 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003761 [(set DPR:$dst, (v2f32 (NEONvdup
3762 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003763def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003764 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003765 [(set QPR:$dst, (v4f32 (NEONvdup
3766 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003767
3768// VDUP : Vector Duplicate Lane (from scalar to all elements)
3769
Johnny Chene4614f72010-03-25 17:01:27 +00003770class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
3771 ValueType Ty>
3772 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3773 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3774 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003775
Johnny Chene4614f72010-03-25 17:01:27 +00003776class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003777 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00003778 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengcae6a122010-10-01 20:50:58 +00003779 IIC_VMOVQ, OpcodeStr, Dt, "$dst, $src[$lane]",
Johnny Chene4614f72010-03-25 17:01:27 +00003780 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
3781 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003782
Bob Wilson507df402009-10-21 02:15:46 +00003783// Inst{19-16} is partially specified depending on the element size.
3784
Owen Andersonf587a932010-10-27 19:25:54 +00003785def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
3786 let Inst{19-17} = lane{2-0};
3787}
3788def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
3789 let Inst{19-18} = lane{1-0};
3790}
3791def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
3792 let Inst{19} = lane{0};
3793}
3794def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32> {
3795 let Inst{19} = lane{0};
3796}
3797def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
3798 let Inst{19-17} = lane{2-0};
3799}
3800def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
3801 let Inst{19-18} = lane{1-0};
3802}
3803def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
3804 let Inst{19} = lane{0};
3805}
3806def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32> {
3807 let Inst{19} = lane{0};
3808}
Bob Wilson5bafff32009-06-22 23:27:02 +00003809
Bob Wilson0ce37102009-08-14 05:08:32 +00003810def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3811 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3812 (DSubReg_i8_reg imm:$lane))),
3813 (SubReg_i8_lane imm:$lane)))>;
3814def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3815 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3816 (DSubReg_i16_reg imm:$lane))),
3817 (SubReg_i16_lane imm:$lane)))>;
3818def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3819 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3820 (DSubReg_i32_reg imm:$lane))),
3821 (SubReg_i32_lane imm:$lane)))>;
3822def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3823 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3824 (DSubReg_i32_reg imm:$lane))),
3825 (SubReg_i32_lane imm:$lane)))>;
3826
Jim Grosbach65dc3032010-10-06 21:16:16 +00003827def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003828 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00003829def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003830 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003831
Bob Wilson5bafff32009-06-22 23:27:02 +00003832// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00003833defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00003834 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003835// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003836defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3837 "vqmovn", "s", int_arm_neon_vqmovns>;
3838defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3839 "vqmovn", "u", int_arm_neon_vqmovnu>;
3840defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3841 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003842// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00003843defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
3844defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003845
3846// Vector Conversions.
3847
Johnny Chen9e088762010-03-17 17:52:21 +00003848// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00003849def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3850 v2i32, v2f32, fp_to_sint>;
3851def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3852 v2i32, v2f32, fp_to_uint>;
3853def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3854 v2f32, v2i32, sint_to_fp>;
3855def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3856 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00003857
Johnny Chen6c8648b2010-03-17 23:26:50 +00003858def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3859 v4i32, v4f32, fp_to_sint>;
3860def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3861 v4i32, v4f32, fp_to_uint>;
3862def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3863 v4f32, v4i32, sint_to_fp>;
3864def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3865 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003866
3867// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003868def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003869 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003870def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003871 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003872def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003873 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003874def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003875 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
3876
Evan Chengf81bf152009-11-23 21:57:23 +00003877def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003878 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003879def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003880 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003881def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003882 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003883def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003884 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
3885
Bob Wilsond8e17572009-08-12 22:31:50 +00003886// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00003887
3888// VREV64 : Vector Reverse elements within 64-bit doublewords
3889
Evan Chengf81bf152009-11-23 21:57:23 +00003890class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003891 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003892 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003893 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003894 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003895class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003896 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00003897 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003898 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003899 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003900
Evan Chengf81bf152009-11-23 21:57:23 +00003901def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
3902def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
3903def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
3904def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003905
Evan Chengf81bf152009-11-23 21:57:23 +00003906def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
3907def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
3908def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
3909def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003910
3911// VREV32 : Vector Reverse elements within 32-bit words
3912
Evan Chengf81bf152009-11-23 21:57:23 +00003913class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003914 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003915 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003916 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003917 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003918class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003919 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00003920 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003921 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003922 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003923
Evan Chengf81bf152009-11-23 21:57:23 +00003924def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
3925def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003926
Evan Chengf81bf152009-11-23 21:57:23 +00003927def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
3928def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003929
3930// VREV16 : Vector Reverse elements within 16-bit halfwords
3931
Evan Chengf81bf152009-11-23 21:57:23 +00003932class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003933 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003934 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003935 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003936 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003937class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003938 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
Evan Chengcae6a122010-10-01 20:50:58 +00003939 (ins QPR:$src), IIC_VMOVQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003940 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003941 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003942
Evan Chengf81bf152009-11-23 21:57:23 +00003943def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
3944def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003945
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003946// Other Vector Shuffles.
3947
3948// VEXT : Vector Extract
3949
Evan Chengf81bf152009-11-23 21:57:23 +00003950class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003951 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
3952 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
3953 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3954 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
Owen Anderson3eff4af2010-10-27 23:56:39 +00003955 (Ty DPR:$rhs), imm:$index)))]> {
3956 bits<4> index;
3957 let Inst{11-8} = index{3-0};
3958}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003959
Evan Chengf81bf152009-11-23 21:57:23 +00003960class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003961 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
3962 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
3963 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3964 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
Owen Anderson3eff4af2010-10-27 23:56:39 +00003965 (Ty QPR:$rhs), imm:$index)))]> {
3966 bits<4> index;
3967 let Inst{11-8} = index{3-0};
3968}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003969
Evan Chengf81bf152009-11-23 21:57:23 +00003970def VEXTd8 : VEXTd<"vext", "8", v8i8>;
3971def VEXTd16 : VEXTd<"vext", "16", v4i16>;
3972def VEXTd32 : VEXTd<"vext", "32", v2i32>;
3973def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003974
Evan Chengf81bf152009-11-23 21:57:23 +00003975def VEXTq8 : VEXTq<"vext", "8", v16i8>;
3976def VEXTq16 : VEXTq<"vext", "16", v8i16>;
3977def VEXTq32 : VEXTq<"vext", "32", v4i32>;
3978def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003979
Bob Wilson64efd902009-08-08 05:53:00 +00003980// VTRN : Vector Transpose
3981
Evan Chengf81bf152009-11-23 21:57:23 +00003982def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
3983def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
3984def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003985
Evan Chengf81bf152009-11-23 21:57:23 +00003986def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
3987def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
3988def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003989
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003990// VUZP : Vector Unzip (Deinterleave)
3991
Evan Chengf81bf152009-11-23 21:57:23 +00003992def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
3993def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
3994def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003995
Evan Chengf81bf152009-11-23 21:57:23 +00003996def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3997def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3998def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003999
4000// VZIP : Vector Zip (Interleave)
4001
Evan Chengf81bf152009-11-23 21:57:23 +00004002def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4003def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4004def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004005
Evan Chengf81bf152009-11-23 21:57:23 +00004006def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4007def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4008def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004009
Bob Wilson114a2662009-08-12 20:51:55 +00004010// Vector Table Lookup and Table Extension.
4011
4012// VTBL : Vector Table Lookup
4013def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004014 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4015 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4016 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4017 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004018let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004019def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004020 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4021 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4022 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004023def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004024 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4025 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4026 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004027def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004028 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4029 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004030 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004031 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004032} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004033
Bob Wilsonbd916c52010-09-13 23:55:10 +00004034def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004035 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004036def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004037 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004038def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004039 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004040
Bob Wilson114a2662009-08-12 20:51:55 +00004041// VTBX : Vector Table Extension
4042def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004043 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4044 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4045 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4046 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4047 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004048let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004049def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004050 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4051 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4052 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004053def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004054 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4055 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004056 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004057 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4058 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004059def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004060 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4061 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4062 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4063 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004064} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004065
Bob Wilsonbd916c52010-09-13 23:55:10 +00004066def VTBX2Pseudo
4067 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004068 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004069def VTBX3Pseudo
4070 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004071 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004072def VTBX4Pseudo
4073 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004074 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004075
Bob Wilson5bafff32009-06-22 23:27:02 +00004076//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004077// NEON instructions for single-precision FP math
4078//===----------------------------------------------------------------------===//
4079
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004080class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
4081 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004082 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004083 SPR:$a, ssub_0))),
4084 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004085
4086class N3VSPat<SDNode OpNode, NeonI Inst>
4087 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004088 (EXTRACT_SUBREG (v2f32
4089 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004090 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004091 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004092 SPR:$b, ssub_0))),
4093 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004094
4095class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4096 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
4097 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004098 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004099 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004100 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004101 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004102 SPR:$b, ssub_0)),
4103 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004104
Evan Cheng1d2426c2009-08-07 19:30:41 +00004105// These need separate instructions because they must use DPR_VFP2 register
4106// class which have SPR sub-registers.
4107
4108// Vector Add Operations used for single-precision FP
4109let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004110def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
4111def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004112
David Goodwin338268c2009-08-10 22:17:39 +00004113// Vector Sub Operations used for single-precision FP
4114let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004115def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
4116def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004117
Evan Cheng1d2426c2009-08-07 19:30:41 +00004118// Vector Multiply Operations used for single-precision FP
4119let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004120def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
4121def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004122
4123// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004124// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
4125// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00004126
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004127//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004128//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004129// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004130//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004131
4132//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004133//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004134// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004135//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004136
David Goodwin338268c2009-08-10 22:17:39 +00004137// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004138let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00004139def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
4140 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4141 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004142def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004143
David Goodwin338268c2009-08-10 22:17:39 +00004144// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004145let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004146def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
4147 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4148 "vneg", "f32", "$dst, $src", "", []>;
4149def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004150
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004151// Vector Maximum used for single-precision FP
4152let neverHasSideEffects = 1 in
4153def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004154 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004155 "vmax", "f32", "$dst, $src1, $src2", "", []>;
4156def : N3VSPat<NEONfmax, VMAXfd_sfp>;
4157
4158// Vector Minimum used for single-precision FP
4159let neverHasSideEffects = 1 in
4160def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004161 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004162 "vmin", "f32", "$dst, $src1, $src2", "", []>;
4163def : N3VSPat<NEONfmin, VMINfd_sfp>;
4164
David Goodwin338268c2009-08-10 22:17:39 +00004165// Vector Convert between single-precision FP and integer
4166let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004167def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4168 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004169def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004170
4171let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004172def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4173 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004174def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004175
4176let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004177def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4178 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004179def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004180
4181let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004182def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4183 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004184def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004185
Evan Cheng1d2426c2009-08-07 19:30:41 +00004186//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004187// Non-Instruction Patterns
4188//===----------------------------------------------------------------------===//
4189
4190// bit_convert
4191def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4192def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4193def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4194def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4195def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4196def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4197def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4198def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4199def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4200def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4201def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4202def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4203def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4204def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4205def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4206def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4207def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4208def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4209def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4210def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4211def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4212def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4213def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4214def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4215def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4216def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4217def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4218def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4219def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4220def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4221
4222def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4223def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4224def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4225def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4226def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4227def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4228def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4229def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4230def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4231def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4232def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4233def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4234def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4235def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4236def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4237def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4238def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4239def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4240def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4241def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4242def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4243def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4244def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4245def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4246def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4247def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4248def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4249def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4250def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4251def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;