blob: f204f0d9e8cc1f874a8be23796145edbf06daa1f [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
Jim Grosbach89df9962011-08-26 21:43:41 +000015def it_pred_asmoperand : AsmOperandClass {
16 let Name = "ITCondCode";
17 let ParserMethod = "parseITCondCode";
18}
Evan Cheng06e16582009-07-10 01:54:42 +000019def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000020 let PrintMethod = "printMandatoryPredicateOperand";
Jim Grosbach89df9962011-08-26 21:43:41 +000021 let ParserMatchClass = it_pred_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000022}
23
24// IT block condition mask
Jim Grosbach89df9962011-08-26 21:43:41 +000025def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; }
Evan Cheng06e16582009-07-10 01:54:42 +000026def it_mask : Operand<i32> {
27 let PrintMethod = "printThumbITMask";
Jim Grosbach89df9962011-08-26 21:43:41 +000028 let ParserMatchClass = it_mask_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000029}
30
Owen Anderson0afa0092011-09-26 21:06:22 +000031// t2_shift_imm: An integer that encodes a shift amount and the type of shift
32// (asr or lsl). The 6-bit immediate encodes as:
33// {5} 0 ==> lsl
34// 1 asr
35// {4-0} imm5 shift amount.
36// asr #32 not allowed
37def t2_shift_imm : Operand<i32> {
38 let PrintMethod = "printShiftImmOperand";
39 let ParserMatchClass = ShifterImmAsmOperand;
40 let DecoderMethod = "DecodeT2ShifterImmOperand";
41}
42
Anton Korobeynikov52237112009-06-17 18:13:58 +000043// Shifted operands. No register controlled shifts for Thumb2.
44// Note: We do not support rrx shifted operands yet.
45def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000046 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000047 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000048 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000049 let PrintMethod = "printT2SOOperand";
Owen Anderson2c9f8352011-08-22 23:10:16 +000050 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach72335d52011-08-31 18:23:08 +000051 let ParserMatchClass = ShiftedImmAsmOperand;
52 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000053}
54
Evan Chengf49810c2009-06-23 17:48:47 +000055// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
56def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000057 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000058}]>;
59
Evan Chengf49810c2009-06-23 17:48:47 +000060// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
61def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000063}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000064
Evan Chengf49810c2009-06-23 17:48:47 +000065// t2_so_imm - Match a 32-bit immediate operand, which is an
66// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000067// immediate splatted into multiple bytes of the word.
Jim Grosbach9588c102011-11-12 00:58:43 +000068def t2_so_imm_asmoperand : ImmAsmOperand { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000069def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
70 return ARM_AM::getT2SOImmVal(Imm) != -1;
71 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000072 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000073 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000074 let DecoderMethod = "DecodeT2SOImm";
Owen Anderson5de6d842010-11-12 21:12:40 +000075}
Anton Korobeynikov52237112009-06-17 18:13:58 +000076
Jim Grosbach64171712010-02-16 21:07:46 +000077// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000078// of a t2_so_imm.
Jim Grosbach89a63372011-10-28 22:36:30 +000079// Note: this pattern doesn't require an encoder method and such, as it's
80// only used on aliases (Pat<> and InstAlias<>). The actual encoding
81// is handled by the destination instructions, which use t2_so_imm.
82def t2_so_imm_not_asmoperand : AsmOperandClass { let Name = "T2SOImmNot"; }
Evan Chengf49810c2009-06-23 17:48:47 +000083def t2_so_imm_not : Operand<i32>,
84 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000085 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
Jim Grosbach89a63372011-10-28 22:36:30 +000086}], t2_so_imm_not_XFORM> {
87 let ParserMatchClass = t2_so_imm_not_asmoperand;
88}
Evan Chengf49810c2009-06-23 17:48:47 +000089
90// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
91def t2_so_imm_neg : Operand<i32>,
92 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000093 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000094}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000095
96/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000097def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000098 ImmLeaf<i32, [{
99 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +0000100}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000101
Jim Grosbach64171712010-02-16 21:07:46 +0000102def imm0_4095_neg : PatLeaf<(i32 imm), [{
103 return (uint32_t)(-N->getZExtValue()) < 4096;
104}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000105
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000106def imm0_255_neg : PatLeaf<(i32 imm), [{
107 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000108}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000109
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000110def imm0_255_not : PatLeaf<(i32 imm), [{
111 return (uint32_t)(~N->getZExtValue()) < 255;
112}], imm_comp_XFORM>;
113
Andrew Trickd49ffe82011-04-29 14:18:15 +0000114def lo5AllOne : PatLeaf<(i32 imm), [{
115 // Returns true if all low 5-bits are 1.
116 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
117}]>;
118
Evan Cheng055b0312009-06-29 07:51:04 +0000119// Define Thumb2 specific addressing modes.
120
121// t2addrmode_imm12 := reg + imm12
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000122def t2addrmode_imm12_asmoperand : AsmOperandClass {let Name="MemUImm12Offset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000123def t2addrmode_imm12 : Operand<i32>,
124 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000125 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000126 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000127 let DecoderMethod = "DecodeT2AddrModeImm12";
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000128 let ParserMatchClass = t2addrmode_imm12_asmoperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000129 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
130}
131
Owen Andersonc9bd4962011-03-18 17:42:55 +0000132// t2ldrlabel := imm12
133def t2ldrlabel : Operand<i32> {
134 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Andersone1368722011-09-21 23:44:46 +0000135 let PrintMethod = "printT2LdrLabelOperand";
Owen Andersonc9bd4962011-03-18 17:42:55 +0000136}
137
138
Owen Andersona838a252010-12-14 00:36:49 +0000139// ADR instruction labels.
140def t2adrlabel : Operand<i32> {
141 let EncoderMethod = "getT2AdrLabelOpValue";
142}
143
144
Jim Grosbachf0eee6e2011-09-07 23:39:14 +0000145// t2addrmode_posimm8 := reg + imm8
146def MemPosImm8OffsetAsmOperand : AsmOperandClass {let Name="MemPosImm8Offset";}
147def t2addrmode_posimm8 : Operand<i32> {
148 let PrintMethod = "printT2AddrModeImm8Operand";
149 let EncoderMethod = "getT2AddrModeImm8OpValue";
150 let DecoderMethod = "DecodeT2AddrModeImm8";
151 let ParserMatchClass = MemPosImm8OffsetAsmOperand;
152 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
153}
154
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000155// t2addrmode_negimm8 := reg - imm8
156def MemNegImm8OffsetAsmOperand : AsmOperandClass {let Name="MemNegImm8Offset";}
157def t2addrmode_negimm8 : Operand<i32>,
158 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
159 let PrintMethod = "printT2AddrModeImm8Operand";
160 let EncoderMethod = "getT2AddrModeImm8OpValue";
161 let DecoderMethod = "DecodeT2AddrModeImm8";
162 let ParserMatchClass = MemNegImm8OffsetAsmOperand;
163 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
164}
165
Johnny Chen0635fc52010-03-04 17:40:44 +0000166// t2addrmode_imm8 := reg +/- imm8
Jim Grosbach7ce05792011-08-03 23:50:40 +0000167def MemImm8OffsetAsmOperand : AsmOperandClass { let Name = "MemImm8Offset"; }
Evan Cheng055b0312009-06-29 07:51:04 +0000168def t2addrmode_imm8 : Operand<i32>,
169 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
170 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000171 let EncoderMethod = "getT2AddrModeImm8OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000172 let DecoderMethod = "DecodeT2AddrModeImm8";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000173 let ParserMatchClass = MemImm8OffsetAsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000174 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
175}
176
Evan Cheng6d94f112009-07-03 00:06:39 +0000177def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000178 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
179 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000180 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000181 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000182 let DecoderMethod = "DecodeT2Imm8";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000183}
184
Evan Cheng5c874172009-07-09 22:21:59 +0000185// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Jim Grosbacha77295d2011-09-08 22:07:06 +0000186def MemImm8s4OffsetAsmOperand : AsmOperandClass {let Name = "MemImm8s4Offset";}
Chris Lattner979b0612010-09-05 22:51:11 +0000187def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000188 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000189 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000190 let DecoderMethod = "DecodeT2AddrModeImm8s4";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000191 let ParserMatchClass = MemImm8s4OffsetAsmOperand;
David Goodwin6647cea2009-06-30 22:50:01 +0000192 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
193}
194
Jim Grosbacha77295d2011-09-08 22:07:06 +0000195def t2am_imm8s4_offset_asmoperand : AsmOperandClass { let Name = "Imm8s4"; }
Johnny Chenae1757b2010-03-11 01:13:36 +0000196def t2am_imm8s4_offset : Operand<i32> {
197 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000198 let EncoderMethod = "getT2Imm8s4OpValue";
Owen Anderson14c903a2011-08-04 23:18:05 +0000199 let DecoderMethod = "DecodeT2Imm8S4";
Johnny Chenae1757b2010-03-11 01:13:36 +0000200}
201
Jim Grosbachb6aed502011-09-09 18:37:27 +0000202// t2addrmode_imm0_1020s4 := reg + (imm8 << 2)
203def MemImm0_1020s4OffsetAsmOperand : AsmOperandClass {
204 let Name = "MemImm0_1020s4Offset";
205}
206def t2addrmode_imm0_1020s4 : Operand<i32> {
207 let PrintMethod = "printT2AddrModeImm0_1020s4Operand";
208 let EncoderMethod = "getT2AddrModeImm0_1020s4OpValue";
209 let DecoderMethod = "DecodeT2AddrModeImm0_1020s4";
210 let ParserMatchClass = MemImm0_1020s4OffsetAsmOperand;
211 let MIOperandInfo = (ops GPRnopc:$base, i32imm:$offsimm);
212}
213
Evan Chengcba962d2009-07-09 20:40:44 +0000214// t2addrmode_so_reg := reg + (reg << imm2)
Jim Grosbachab899c12011-09-07 23:10:15 +0000215def t2addrmode_so_reg_asmoperand : AsmOperandClass {let Name="T2MemRegOffset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000216def t2addrmode_so_reg : Operand<i32>,
217 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
218 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000219 let EncoderMethod = "getT2AddrModeSORegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000220 let DecoderMethod = "DecodeT2AddrModeSOReg";
Jim Grosbachab899c12011-09-07 23:10:15 +0000221 let ParserMatchClass = t2addrmode_so_reg_asmoperand;
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000222 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000223}
224
Jim Grosbach7f739be2011-09-19 22:21:13 +0000225// Addresses for the TBB/TBH instructions.
226def addrmode_tbb_asmoperand : AsmOperandClass { let Name = "MemTBB"; }
227def addrmode_tbb : Operand<i32> {
228 let PrintMethod = "printAddrModeTBB";
229 let ParserMatchClass = addrmode_tbb_asmoperand;
230 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
231}
232def addrmode_tbh_asmoperand : AsmOperandClass { let Name = "MemTBH"; }
233def addrmode_tbh : Operand<i32> {
234 let PrintMethod = "printAddrModeTBH";
235 let ParserMatchClass = addrmode_tbh_asmoperand;
236 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
237}
238
Anton Korobeynikov52237112009-06-17 18:13:58 +0000239//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000240// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000241//
242
Owen Andersona99e7782010-11-15 18:45:17 +0000243
244class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000245 string opc, string asm, list<dag> pattern>
246 : T2I<oops, iops, itin, opc, asm, pattern> {
247 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000248 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000249
Jim Grosbach86386922010-12-08 22:10:43 +0000250 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000251 let Inst{26} = imm{11};
252 let Inst{14-12} = imm{10-8};
253 let Inst{7-0} = imm{7-0};
254}
255
Owen Andersonbb6315d2010-11-15 19:58:36 +0000256
Owen Andersona99e7782010-11-15 18:45:17 +0000257class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
258 string opc, string asm, list<dag> pattern>
259 : T2sI<oops, iops, itin, opc, asm, pattern> {
260 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000261 bits<4> Rn;
262 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000263
Jim Grosbach86386922010-12-08 22:10:43 +0000264 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000265 let Inst{26} = imm{11};
266 let Inst{14-12} = imm{10-8};
267 let Inst{7-0} = imm{7-0};
268}
269
Owen Andersonbb6315d2010-11-15 19:58:36 +0000270class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
271 string opc, string asm, list<dag> pattern>
272 : T2I<oops, iops, itin, opc, asm, pattern> {
273 bits<4> Rn;
274 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000275
Jim Grosbach86386922010-12-08 22:10:43 +0000276 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000277 let Inst{26} = imm{11};
278 let Inst{14-12} = imm{10-8};
279 let Inst{7-0} = imm{7-0};
280}
281
282
Owen Andersona99e7782010-11-15 18:45:17 +0000283class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
284 string opc, string asm, list<dag> pattern>
285 : T2I<oops, iops, itin, opc, asm, pattern> {
286 bits<4> Rd;
287 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000288
Jim Grosbach86386922010-12-08 22:10:43 +0000289 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000290 let Inst{3-0} = ShiftedRm{3-0};
291 let Inst{5-4} = ShiftedRm{6-5};
292 let Inst{14-12} = ShiftedRm{11-9};
293 let Inst{7-6} = ShiftedRm{8-7};
294}
295
296class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
297 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000298 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000299 bits<4> Rd;
300 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000301
Jim Grosbach86386922010-12-08 22:10:43 +0000302 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000303 let Inst{3-0} = ShiftedRm{3-0};
304 let Inst{5-4} = ShiftedRm{6-5};
305 let Inst{14-12} = ShiftedRm{11-9};
306 let Inst{7-6} = ShiftedRm{8-7};
307}
308
Owen Andersonbb6315d2010-11-15 19:58:36 +0000309class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
310 string opc, string asm, list<dag> pattern>
311 : T2I<oops, iops, itin, opc, asm, pattern> {
312 bits<4> Rn;
313 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000314
Jim Grosbach86386922010-12-08 22:10:43 +0000315 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000316 let Inst{3-0} = ShiftedRm{3-0};
317 let Inst{5-4} = ShiftedRm{6-5};
318 let Inst{14-12} = ShiftedRm{11-9};
319 let Inst{7-6} = ShiftedRm{8-7};
320}
321
Owen Andersona99e7782010-11-15 18:45:17 +0000322class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
323 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000324 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000325 bits<4> Rd;
326 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000327
Jim Grosbach86386922010-12-08 22:10:43 +0000328 let Inst{11-8} = Rd;
329 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000330}
331
332class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
333 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000334 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000335 bits<4> Rd;
336 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000337
Jim Grosbach86386922010-12-08 22:10:43 +0000338 let Inst{11-8} = Rd;
339 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000340}
341
Owen Andersonbb6315d2010-11-15 19:58:36 +0000342class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
343 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000344 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000345 bits<4> Rn;
346 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000347
Jim Grosbach86386922010-12-08 22:10:43 +0000348 let Inst{19-16} = Rn;
349 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000350}
351
Owen Andersona99e7782010-11-15 18:45:17 +0000352
353class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
354 string opc, string asm, list<dag> pattern>
355 : T2I<oops, iops, itin, opc, asm, pattern> {
356 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000357 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000358 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000359
Jim Grosbach86386922010-12-08 22:10:43 +0000360 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000361 let Inst{19-16} = Rn;
362 let Inst{26} = imm{11};
363 let Inst{14-12} = imm{10-8};
364 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000365}
366
Owen Anderson83da6cd2010-11-14 05:37:38 +0000367class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000368 string opc, string asm, list<dag> pattern>
369 : T2sI<oops, iops, itin, opc, asm, pattern> {
370 bits<4> Rd;
371 bits<4> Rn;
372 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000373
Jim Grosbach86386922010-12-08 22:10:43 +0000374 let Inst{11-8} = Rd;
375 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000376 let Inst{26} = imm{11};
377 let Inst{14-12} = imm{10-8};
378 let Inst{7-0} = imm{7-0};
379}
380
Owen Andersonbb6315d2010-11-15 19:58:36 +0000381class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
382 string opc, string asm, list<dag> pattern>
383 : T2I<oops, iops, itin, opc, asm, pattern> {
384 bits<4> Rd;
385 bits<4> Rm;
386 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000387
Jim Grosbach86386922010-12-08 22:10:43 +0000388 let Inst{11-8} = Rd;
389 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000390 let Inst{14-12} = imm{4-2};
391 let Inst{7-6} = imm{1-0};
392}
393
394class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
395 string opc, string asm, list<dag> pattern>
396 : T2sI<oops, iops, itin, opc, asm, pattern> {
397 bits<4> Rd;
398 bits<4> Rm;
399 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000400
Jim Grosbach86386922010-12-08 22:10:43 +0000401 let Inst{11-8} = Rd;
402 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000403 let Inst{14-12} = imm{4-2};
404 let Inst{7-6} = imm{1-0};
405}
406
Owen Anderson5de6d842010-11-12 21:12:40 +0000407class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
408 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000409 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000410 bits<4> Rd;
411 bits<4> Rn;
412 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000413
Jim Grosbach86386922010-12-08 22:10:43 +0000414 let Inst{11-8} = Rd;
415 let Inst{19-16} = Rn;
416 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000417}
418
419class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
420 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000421 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000422 bits<4> Rd;
423 bits<4> Rn;
424 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000425
Jim Grosbach86386922010-12-08 22:10:43 +0000426 let Inst{11-8} = Rd;
427 let Inst{19-16} = Rn;
428 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000429}
430
431class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
432 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000433 : T2I<oops, iops, itin, opc, asm, pattern> {
434 bits<4> Rd;
435 bits<4> Rn;
436 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000437
Jim Grosbach86386922010-12-08 22:10:43 +0000438 let Inst{11-8} = Rd;
439 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000440 let Inst{3-0} = ShiftedRm{3-0};
441 let Inst{5-4} = ShiftedRm{6-5};
442 let Inst{14-12} = ShiftedRm{11-9};
443 let Inst{7-6} = ShiftedRm{8-7};
444}
445
446class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
447 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000448 : T2sI<oops, iops, itin, opc, asm, pattern> {
449 bits<4> Rd;
450 bits<4> Rn;
451 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000452
Jim Grosbach86386922010-12-08 22:10:43 +0000453 let Inst{11-8} = Rd;
454 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000455 let Inst{3-0} = ShiftedRm{3-0};
456 let Inst{5-4} = ShiftedRm{6-5};
457 let Inst{14-12} = ShiftedRm{11-9};
458 let Inst{7-6} = ShiftedRm{8-7};
459}
460
Owen Anderson35141a92010-11-18 01:08:42 +0000461class T2FourReg<dag oops, dag iops, InstrItinClass itin,
462 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000463 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000464 bits<4> Rd;
465 bits<4> Rn;
466 bits<4> Rm;
467 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000468
Jim Grosbach86386922010-12-08 22:10:43 +0000469 let Inst{19-16} = Rn;
470 let Inst{15-12} = Ra;
471 let Inst{11-8} = Rd;
472 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000473}
474
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000475class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
476 dag oops, dag iops, InstrItinClass itin,
477 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000478 : T2I<oops, iops, itin, opc, asm, pattern> {
479 bits<4> RdLo;
480 bits<4> RdHi;
481 bits<4> Rn;
482 bits<4> Rm;
483
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000484 let Inst{31-23} = 0b111110111;
485 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000486 let Inst{19-16} = Rn;
487 let Inst{15-12} = RdLo;
488 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000489 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000490 let Inst{3-0} = Rm;
491}
492
Owen Anderson35141a92010-11-18 01:08:42 +0000493
Evan Chenga67efd12009-06-23 19:39:13 +0000494/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000495/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000496/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000497multiclass T2I_bin_irs<bits<4> opcod, string opc,
498 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000499 PatFrag opnode, string baseOpc, bit Commutable = 0,
500 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000501 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000502 def ri : T2sTwoRegImm<
503 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
504 opc, "\t$Rd, $Rn, $imm",
505 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000506 let Inst{31-27} = 0b11110;
507 let Inst{25} = 0;
508 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000509 let Inst{15} = 0;
510 }
Evan Chenga67efd12009-06-23 19:39:13 +0000511 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000512 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
513 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
514 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000515 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000516 let Inst{31-27} = 0b11101;
517 let Inst{26-25} = 0b01;
518 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000519 let Inst{14-12} = 0b000; // imm3
520 let Inst{7-6} = 0b00; // imm2
521 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000522 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000523 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000524 def rs : T2sTwoRegShiftedReg<
525 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
526 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
527 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000528 let Inst{31-27} = 0b11101;
529 let Inst{26-25} = 0b01;
530 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000531 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000532 // Assembly aliases for optional destination operand when it's the same
533 // as the source operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000534 def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000535 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
536 t2_so_imm:$imm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000537 cc_out:$s)>;
538 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000539 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
540 rGPR:$Rm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000541 cc_out:$s)>;
542 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000543 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
544 t2_so_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000545 cc_out:$s)>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000546}
547
David Goodwin1f096272009-07-27 23:34:12 +0000548/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000549// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000550multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
551 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000552 PatFrag opnode, string baseOpc, bit Commutable = 0> :
Jim Grosbach5c1ac552011-09-02 18:41:35 +0000553 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w"> {
554 // Assembler aliases w/o the ".w" suffix.
555 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
556 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
557 rGPR:$Rm, pred:$p,
558 cc_out:$s)>;
559 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $shift"),
560 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rd, rGPR:$Rn,
561 t2_so_reg:$shift, pred:$p,
562 cc_out:$s)>;
563
564 // and with the optional destination operand, too.
565 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
566 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
567 rGPR:$Rm, pred:$p,
568 cc_out:$s)>;
569 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $shift"),
570 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
571 t2_so_reg:$shift, pred:$p,
572 cc_out:$s)>;
573}
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000574
Evan Cheng1e249e32009-06-25 20:59:23 +0000575/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000576/// reversed. The 'rr' form is only defined for the disassembler; for codegen
577/// it is equivalent to the T2I_bin_irs counterpart.
578multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000579 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000580 def ri : T2sTwoRegImm<
581 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
582 opc, ".w\t$Rd, $Rn, $imm",
583 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000584 let Inst{31-27} = 0b11110;
585 let Inst{25} = 0;
586 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000587 let Inst{15} = 0;
588 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000589 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000590 def rr : T2sThreeReg<
591 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
592 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000593 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000594 let Inst{31-27} = 0b11101;
595 let Inst{26-25} = 0b01;
596 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000597 let Inst{14-12} = 0b000; // imm3
598 let Inst{7-6} = 0b00; // imm2
599 let Inst{5-4} = 0b00; // type
600 }
Evan Chengf49810c2009-06-23 17:48:47 +0000601 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000602 def rs : T2sTwoRegShiftedReg<
603 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
604 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
605 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000606 let Inst{31-27} = 0b11101;
607 let Inst{26-25} = 0b01;
608 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000609 }
Evan Chengf49810c2009-06-23 17:48:47 +0000610}
611
Evan Chenga67efd12009-06-23 19:39:13 +0000612/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000613/// instruction modifies the CPSR register.
Andrew Trick3be654f2011-09-21 02:20:46 +0000614///
615/// These opcodes will be converted to the real non-S opcodes by
616/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
Andrew Trick90b7b122011-10-18 19:18:52 +0000617let hasPostISelHook = 1, Defs = [CPSR] in {
618multiclass T2I_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
619 InstrItinClass iis, PatFrag opnode,
620 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000621 // shifted imm
Andrew Trick90b7b122011-10-18 19:18:52 +0000622 def ri : t2PseudoInst<(outs rGPR:$Rd),
623 (ins GPRnopc:$Rn, t2_so_imm:$imm, pred:$p),
624 4, iii,
625 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
626 t2_so_imm:$imm))]>;
Evan Chenga67efd12009-06-23 19:39:13 +0000627 // register
Andrew Trick90b7b122011-10-18 19:18:52 +0000628 def rr : t2PseudoInst<(outs rGPR:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm, pred:$p),
629 4, iir,
630 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
631 rGPR:$Rm))]> {
632 let isCommutable = Commutable;
633 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000634 // shifted register
Andrew Trick90b7b122011-10-18 19:18:52 +0000635 def rs : t2PseudoInst<(outs rGPR:$Rd),
636 (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm, pred:$p),
637 4, iis,
638 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
639 t2_so_reg:$ShiftedRm))]>;
640}
641}
642
643/// T2I_rbin_s_is - Same as T2I_bin_s_irs, except selection DAG
644/// operands are reversed.
645let hasPostISelHook = 1, Defs = [CPSR] in {
646multiclass T2I_rbin_s_is<PatFrag opnode> {
647 // shifted imm
648 def ri : t2PseudoInst<(outs rGPR:$Rd),
649 (ins GPRnopc:$Rn, t2_so_imm:$imm, pred:$p),
650 4, IIC_iALUi,
651 [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm,
652 GPRnopc:$Rn))]>;
653 // shifted register
654 def rs : t2PseudoInst<(outs rGPR:$Rd),
655 (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm, pred:$p),
656 4, IIC_iALUsi,
657 [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm,
658 GPRnopc:$Rn))]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000659}
660}
661
Evan Chenga67efd12009-06-23 19:39:13 +0000662/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
663/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000664multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
665 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000666 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000667 // The register-immediate version is re-materializable. This is useful
668 // in particular for taking the address of a local.
669 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000670 def ri : T2sTwoRegImm<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000671 (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iALUi,
672 opc, ".w\t$Rd, $Rn, $imm",
673 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000674 let Inst{31-27} = 0b11110;
675 let Inst{25} = 0;
676 let Inst{24} = 1;
677 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000678 let Inst{15} = 0;
679 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000680 }
Evan Chengf49810c2009-06-23 17:48:47 +0000681 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000682 def ri12 : T2I<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000683 (outs GPRnopc:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000684 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000685 [(set GPRnopc:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000686 bits<4> Rd;
687 bits<4> Rn;
688 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000689 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000690 let Inst{26} = imm{11};
691 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000692 let Inst{23-21} = op23_21;
693 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000694 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000695 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000696 let Inst{14-12} = imm{10-8};
697 let Inst{11-8} = Rd;
698 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000699 }
Evan Chenga67efd12009-06-23 19:39:13 +0000700 // register
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000701 def rr : T2sThreeReg<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm),
702 IIC_iALUr, opc, ".w\t$Rd, $Rn, $Rm",
703 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000704 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000705 let Inst{31-27} = 0b11101;
706 let Inst{26-25} = 0b01;
707 let Inst{24} = 1;
708 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000709 let Inst{14-12} = 0b000; // imm3
710 let Inst{7-6} = 0b00; // imm2
711 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000712 }
Evan Chengf49810c2009-06-23 17:48:47 +0000713 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000714 def rs : T2sTwoRegShiftedReg<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000715 (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000716 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000717 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000718 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000719 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000720 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000721 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000722 }
Evan Chengf49810c2009-06-23 17:48:47 +0000723}
724
Jim Grosbach6935efc2009-11-24 00:20:27 +0000725/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000726/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000727/// bit. It's not predicable.
Evan Cheng342e3162011-08-30 01:34:54 +0000728let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000729multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
730 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000731 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000732 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000733 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000734 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000735 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000736 let Inst{31-27} = 0b11110;
737 let Inst{25} = 0;
738 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000739 let Inst{15} = 0;
740 }
Evan Chenga67efd12009-06-23 19:39:13 +0000741 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000742 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000743 opc, ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000744 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000745 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000746 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000747 let Inst{31-27} = 0b11101;
748 let Inst{26-25} = 0b01;
749 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000750 let Inst{14-12} = 0b000; // imm3
751 let Inst{7-6} = 0b00; // imm2
752 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000753 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000754 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000755 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000756 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000757 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000758 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000759 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000760 let Inst{31-27} = 0b11101;
761 let Inst{26-25} = 0b01;
762 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000763 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000764}
Andrew Trick1c3af772011-04-23 03:55:32 +0000765}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000766
Evan Chenga67efd12009-06-23 19:39:13 +0000767/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
768// rotate operation that produces a value.
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000769multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, PatFrag opnode,
770 string baseOpc> {
Evan Chenga67efd12009-06-23 19:39:13 +0000771 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000772 def ri : T2sTwoRegShiftImm<
Owen Anderson6d746312011-08-08 20:42:17 +0000773 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000774 opc, ".w\t$Rd, $Rm, $imm",
Jim Grosbach70939ee2011-08-17 21:51:27 +0000775 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000776 let Inst{31-27} = 0b11101;
777 let Inst{26-21} = 0b010010;
778 let Inst{19-16} = 0b1111; // Rn
779 let Inst{5-4} = opcod;
780 }
Evan Chenga67efd12009-06-23 19:39:13 +0000781 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000782 def rr : T2sThreeReg<
783 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
784 opc, ".w\t$Rd, $Rn, $Rm",
785 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000786 let Inst{31-27} = 0b11111;
787 let Inst{26-23} = 0b0100;
788 let Inst{22-21} = opcod;
789 let Inst{15-12} = 0b1111;
790 let Inst{7-4} = 0b0000;
791 }
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000792
793 // Optional destination register
794 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $imm"),
795 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
796 ty:$imm, pred:$p,
797 cc_out:$s)>;
798 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $Rm"),
799 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
800 rGPR:$Rm, pred:$p,
801 cc_out:$s)>;
802
803 // Assembler aliases w/o the ".w" suffix.
804 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $imm"),
805 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rd, rGPR:$Rn,
806 ty:$imm, pred:$p,
Jim Grosbachef88a922011-09-06 21:44:58 +0000807 cc_out:$s)>;
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000808 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
809 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
810 rGPR:$Rm, pred:$p,
811 cc_out:$s)>;
812
813 // and with the optional destination operand, too.
814 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $imm"),
815 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
816 ty:$imm, pred:$p,
817 cc_out:$s)>;
818 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
819 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
820 rGPR:$Rm, pred:$p,
821 cc_out:$s)>;
Evan Chenga67efd12009-06-23 19:39:13 +0000822}
Evan Chengf49810c2009-06-23 17:48:47 +0000823
Johnny Chend68e1192009-12-15 17:24:14 +0000824/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000825/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000826/// a explicit result, only implicitly set CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000827multiclass T2I_cmp_irs<bits<4> opcod, string opc,
828 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachef88a922011-09-06 21:44:58 +0000829 PatFrag opnode, string baseOpc> {
830let isCompare = 1, Defs = [CPSR] in {
Evan Chengf49810c2009-06-23 17:48:47 +0000831 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000832 def ri : T2OneRegCmpImm<
Jim Grosbachef88a922011-09-06 21:44:58 +0000833 (outs), (ins GPRnopc:$Rn, t2_so_imm:$imm), iii,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000834 opc, ".w\t$Rn, $imm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000835 [(opnode GPRnopc:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000836 let Inst{31-27} = 0b11110;
837 let Inst{25} = 0;
838 let Inst{24-21} = opcod;
839 let Inst{20} = 1; // The S bit.
840 let Inst{15} = 0;
841 let Inst{11-8} = 0b1111; // Rd
842 }
Evan Chenga67efd12009-06-23 19:39:13 +0000843 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000844 def rr : T2TwoRegCmp<
Jim Grosbachef88a922011-09-06 21:44:58 +0000845 (outs), (ins GPRnopc:$Rn, rGPR:$Rm), iir,
Owen Andersone732cb02011-08-23 17:37:32 +0000846 opc, ".w\t$Rn, $Rm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000847 [(opnode GPRnopc:$Rn, rGPR:$Rm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000848 let Inst{31-27} = 0b11101;
849 let Inst{26-25} = 0b01;
850 let Inst{24-21} = opcod;
851 let Inst{20} = 1; // The S bit.
852 let Inst{14-12} = 0b000; // imm3
853 let Inst{11-8} = 0b1111; // Rd
854 let Inst{7-6} = 0b00; // imm2
855 let Inst{5-4} = 0b00; // type
856 }
Evan Chengf49810c2009-06-23 17:48:47 +0000857 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000858 def rs : T2OneRegCmpShiftedReg<
Jim Grosbachef88a922011-09-06 21:44:58 +0000859 (outs), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), iis,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000860 opc, ".w\t$Rn, $ShiftedRm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000861 [(opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000862 let Inst{31-27} = 0b11101;
863 let Inst{26-25} = 0b01;
864 let Inst{24-21} = opcod;
865 let Inst{20} = 1; // The S bit.
866 let Inst{11-8} = 0b1111; // Rd
867 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000868}
Jim Grosbachef88a922011-09-06 21:44:58 +0000869
870 // Assembler aliases w/o the ".w" suffix.
871 // No alias here for 'rr' version as not all instantiations of this
872 // multiclass want one (CMP in particular, does not).
873 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $imm"),
874 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPRnopc:$Rn,
875 t2_so_imm:$imm, pred:$p)>;
876 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $shift"),
877 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPRnopc:$Rn,
878 t2_so_reg:$shift,
879 pred:$p)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000880}
881
Evan Chengf3c21b82009-06-30 02:15:48 +0000882/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000883multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000884 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
885 PatFrag opnode> {
886 def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000887 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000888 [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000889 bits<4> Rt;
890 bits<17> addr;
891 let Inst{31-25} = 0b1111100;
Johnny Chend68e1192009-12-15 17:24:14 +0000892 let Inst{24} = signed;
893 let Inst{23} = 1;
894 let Inst{22-21} = opcod;
895 let Inst{20} = 1; // load
Owen Anderson80dd3e02010-11-30 22:45:47 +0000896 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000897 let Inst{15-12} = Rt;
Owen Anderson80dd3e02010-11-30 22:45:47 +0000898 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000899 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000900 def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000901 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000902 [(set target:$Rt, (opnode t2addrmode_negimm8:$addr))]> {
903 bits<4> Rt;
904 bits<13> addr;
Johnny Chend68e1192009-12-15 17:24:14 +0000905 let Inst{31-27} = 0b11111;
906 let Inst{26-25} = 0b00;
907 let Inst{24} = signed;
908 let Inst{23} = 0;
909 let Inst{22-21} = opcod;
910 let Inst{20} = 1; // load
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000911 let Inst{19-16} = addr{12-9}; // Rn
912 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +0000913 let Inst{11} = 1;
914 // Offset: index==TRUE, wback==FALSE
915 let Inst{10} = 1; // The P bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000916 let Inst{9} = addr{8}; // U
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000917 let Inst{8} = 0; // The W bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000918 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000919 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000920 def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000921 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000922 [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000923 let Inst{31-27} = 0b11111;
924 let Inst{26-25} = 0b00;
925 let Inst{24} = signed;
926 let Inst{23} = 0;
927 let Inst{22-21} = opcod;
928 let Inst{20} = 1; // load
929 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000930
Owen Anderson75579f72010-11-29 22:44:32 +0000931 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000932 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000933
Owen Anderson75579f72010-11-29 22:44:32 +0000934 bits<10> addr;
935 let Inst{19-16} = addr{9-6}; // Rn
936 let Inst{3-0} = addr{5-2}; // Rm
937 let Inst{5-4} = addr{1-0}; // imm
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000938
939 let DecoderMethod = "DecodeT2LoadShift";
Johnny Chend68e1192009-12-15 17:24:14 +0000940 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000941
Owen Anderson971b83b2011-02-08 22:39:40 +0000942 // FIXME: Is the pci variant actually needed?
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000943 def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000944 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000945 [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Owen Anderson971b83b2011-02-08 22:39:40 +0000946 let isReMaterializable = 1;
947 let Inst{31-27} = 0b11111;
948 let Inst{26-25} = 0b00;
949 let Inst{24} = signed;
950 let Inst{23} = ?; // add = (U == '1')
951 let Inst{22-21} = opcod;
952 let Inst{20} = 1; // load
953 let Inst{19-16} = 0b1111; // Rn
954 bits<4> Rt;
955 bits<12> addr;
956 let Inst{15-12} = Rt{3-0};
957 let Inst{11-0} = addr{11-0};
958 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000959}
960
David Goodwin73b8f162009-06-30 22:11:34 +0000961/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000962multiclass T2I_st<bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000963 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
964 PatFrag opnode> {
965 def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000966 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000967 [(opnode target:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000968 let Inst{31-27} = 0b11111;
969 let Inst{26-23} = 0b0001;
970 let Inst{22-21} = opcod;
971 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000972
Owen Anderson75579f72010-11-29 22:44:32 +0000973 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000974 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000975
Owen Anderson80dd3e02010-11-30 22:45:47 +0000976 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000977 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000978 let Inst{19-16} = addr{16-13}; // Rn
979 let Inst{23} = addr{12}; // U
980 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000981 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000982 def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000983 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000984 [(opnode target:$Rt, t2addrmode_negimm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000985 let Inst{31-27} = 0b11111;
986 let Inst{26-23} = 0b0000;
987 let Inst{22-21} = opcod;
988 let Inst{20} = 0; // !load
989 let Inst{11} = 1;
990 // Offset: index==TRUE, wback==FALSE
991 let Inst{10} = 1; // The P bit.
992 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000993
Owen Anderson75579f72010-11-29 22:44:32 +0000994 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000995 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000996
Owen Anderson75579f72010-11-29 22:44:32 +0000997 bits<13> addr;
998 let Inst{19-16} = addr{12-9}; // Rn
999 let Inst{9} = addr{8}; // U
1000 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001001 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001002 def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +00001003 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001004 [(opnode target:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001005 let Inst{31-27} = 0b11111;
1006 let Inst{26-23} = 0b0000;
1007 let Inst{22-21} = opcod;
1008 let Inst{20} = 0; // !load
1009 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001010
Owen Anderson75579f72010-11-29 22:44:32 +00001011 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00001012 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001013
Owen Anderson75579f72010-11-29 22:44:32 +00001014 bits<10> addr;
1015 let Inst{19-16} = addr{9-6}; // Rn
1016 let Inst{3-0} = addr{5-2}; // Rm
1017 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001018 }
David Goodwin73b8f162009-06-30 22:11:34 +00001019}
1020
Evan Cheng0e55fd62010-09-30 01:08:25 +00001021/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001022/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001023class T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode>
1024 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1025 opc, ".w\t$Rd, $Rm$rot",
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00001026 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
1027 Requires<[IsThumb2]> {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001028 let Inst{31-27} = 0b11111;
1029 let Inst{26-23} = 0b0100;
1030 let Inst{22-20} = opcod;
1031 let Inst{19-16} = 0b1111; // Rn
1032 let Inst{15-12} = 0b1111;
1033 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001034
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001035 bits<2> rot;
1036 let Inst{5-4} = rot{1-0}; // rotate
Evan Chengd27c9fc2009-07-03 01:43:10 +00001037}
1038
Eli Friedman761fa7a2010-06-24 18:20:04 +00001039// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Jim Grosbach70327412011-07-27 17:48:13 +00001040class T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode>
Owen Andersone732cb02011-08-23 17:37:32 +00001041 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot),
1042 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1043 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001044 Requires<[HasT2ExtractPack, IsThumb2]> {
1045 bits<2> rot;
1046 let Inst{31-27} = 0b11111;
1047 let Inst{26-23} = 0b0100;
1048 let Inst{22-20} = opcod;
1049 let Inst{19-16} = 0b1111; // Rn
1050 let Inst{15-12} = 0b1111;
1051 let Inst{7} = 1;
1052 let Inst{5-4} = rot;
Johnny Chen267124c2010-03-04 22:24:41 +00001053}
1054
Eli Friedman761fa7a2010-06-24 18:20:04 +00001055// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1056// supported yet.
Jim Grosbach70327412011-07-27 17:48:13 +00001057class T2I_ext_rrot_sxtb16<bits<3> opcod, string opc>
1058 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1059 opc, "\t$Rd, $Rm$rot", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00001060 Requires<[IsThumb2, HasT2ExtractPack]> {
Jim Grosbach70327412011-07-27 17:48:13 +00001061 bits<2> rot;
1062 let Inst{31-27} = 0b11111;
1063 let Inst{26-23} = 0b0100;
1064 let Inst{22-20} = opcod;
1065 let Inst{19-16} = 0b1111; // Rn
1066 let Inst{15-12} = 0b1111;
1067 let Inst{7} = 1;
1068 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001069}
1070
Evan Cheng0e55fd62010-09-30 01:08:25 +00001071/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001072/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001073class T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode>
1074 : T2ThreeReg<(outs rGPR:$Rd),
1075 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
1076 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot",
1077 [(set rGPR:$Rd, (opnode rGPR:$Rn, (rotr rGPR:$Rm,rot_imm:$rot)))]>,
1078 Requires<[HasT2ExtractPack, IsThumb2]> {
1079 bits<2> rot;
1080 let Inst{31-27} = 0b11111;
1081 let Inst{26-23} = 0b0100;
1082 let Inst{22-20} = opcod;
1083 let Inst{15-12} = 0b1111;
1084 let Inst{7} = 1;
1085 let Inst{5-4} = rot;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001086}
1087
Jim Grosbach70327412011-07-27 17:48:13 +00001088class T2I_exta_rrot_np<bits<3> opcod, string opc>
1089 : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm,rot_imm:$rot),
1090 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []> {
1091 bits<2> rot;
1092 let Inst{31-27} = 0b11111;
1093 let Inst{26-23} = 0b0100;
1094 let Inst{22-20} = opcod;
1095 let Inst{15-12} = 0b1111;
1096 let Inst{7} = 1;
1097 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001098}
1099
Anton Korobeynikov52237112009-06-17 18:13:58 +00001100//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001101// Instructions
1102//===----------------------------------------------------------------------===//
1103
1104//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001105// Miscellaneous Instructions.
1106//
1107
Owen Andersonda663f72010-11-15 21:30:39 +00001108class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1109 string asm, list<dag> pattern>
1110 : T2XI<oops, iops, itin, asm, pattern> {
1111 bits<4> Rd;
1112 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001113
Jim Grosbach86386922010-12-08 22:10:43 +00001114 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001115 let Inst{26} = label{11};
1116 let Inst{14-12} = label{10-8};
1117 let Inst{7-0} = label{7-0};
1118}
1119
Evan Chenga09b9ca2009-06-24 23:47:58 +00001120// LEApcrel - Load a pc-relative address into a register without offending the
1121// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001122def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1123 (ins t2adrlabel:$addr, pred:$p),
Owen Anderson08fef882011-09-09 22:24:36 +00001124 IIC_iALUi, "adr{$p}.w\t$Rd, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001125 let Inst{31-27} = 0b11110;
1126 let Inst{25-24} = 0b10;
1127 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1128 let Inst{22} = 0;
1129 let Inst{20} = 0;
1130 let Inst{19-16} = 0b1111; // Rn
1131 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001132
Owen Andersona838a252010-12-14 00:36:49 +00001133 bits<4> Rd;
1134 bits<13> addr;
1135 let Inst{11-8} = Rd;
1136 let Inst{23} = addr{12};
1137 let Inst{21} = addr{12};
1138 let Inst{26} = addr{11};
1139 let Inst{14-12} = addr{10-8};
1140 let Inst{7-0} = addr{7-0};
Owen Anderson08fef882011-09-09 22:24:36 +00001141
1142 let DecoderMethod = "DecodeT2Adr";
Owen Anderson6b8719f2010-12-13 22:51:08 +00001143}
Owen Andersona838a252010-12-14 00:36:49 +00001144
1145let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001146def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001147 4, IIC_iALUi, []>;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001148def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1149 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001150 4, IIC_iALUi,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001151 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001152
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001153
Evan Chenga09b9ca2009-06-24 23:47:58 +00001154//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001155// Load / store Instructions.
1156//
1157
Evan Cheng055b0312009-06-29 07:51:04 +00001158// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001159let canFoldAsLoad = 1, isReMaterializable = 1 in
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001160defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001161 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001162
Evan Chengf3c21b82009-06-30 02:15:48 +00001163// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001164defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001165 rGPR, UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001166defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001167 rGPR, UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001168
Evan Chengf3c21b82009-06-30 02:15:48 +00001169// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001170defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001171 rGPR, UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001172defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001173 rGPR, UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001174
Owen Anderson9d63d902010-12-01 19:18:46 +00001175let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001176// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001177def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001178 (ins t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001179 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001180} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001181
1182// zextload i1 -> zextload i8
1183def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1184 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001185def : T2Pat<(zextloadi1 t2addrmode_negimm8:$addr),
1186 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001187def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1188 (t2LDRBs t2addrmode_so_reg:$addr)>;
1189def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1190 (t2LDRBpci tconstpool:$addr)>;
1191
1192// extload -> zextload
1193// FIXME: Reduce the number of patterns by legalizing extload to zextload
1194// earlier?
1195def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1196 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001197def : T2Pat<(extloadi1 t2addrmode_negimm8:$addr),
1198 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001199def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1200 (t2LDRBs t2addrmode_so_reg:$addr)>;
1201def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1202 (t2LDRBpci tconstpool:$addr)>;
1203
1204def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1205 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001206def : T2Pat<(extloadi8 t2addrmode_negimm8:$addr),
1207 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001208def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1209 (t2LDRBs t2addrmode_so_reg:$addr)>;
1210def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1211 (t2LDRBpci tconstpool:$addr)>;
1212
1213def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1214 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001215def : T2Pat<(extloadi16 t2addrmode_negimm8:$addr),
1216 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001217def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1218 (t2LDRHs t2addrmode_so_reg:$addr)>;
1219def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1220 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001221
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001222// FIXME: The destination register of the loads and stores can't be PC, but
1223// can be SP. We need another regclass (similar to rGPR) to represent
1224// that. Not a pressing issue since these are selected manually,
1225// not via pattern.
1226
Evan Chenge88d5ce2009-07-02 07:28:31 +00001227// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001228
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001229let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbacheeec0252011-09-08 00:39:19 +00001230def t2LDR_PRE : T2Ipreldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001231 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001232 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001233 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1234 []> {
1235 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1236}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001237
Jim Grosbacheeec0252011-09-08 00:39:19 +00001238def t2LDR_POST : T2Ipostldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001239 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1240 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001241 "ldr", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001242
Jim Grosbacheeec0252011-09-08 00:39:19 +00001243def t2LDRB_PRE : T2Ipreldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001244 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001245 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001246 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1247 []> {
1248 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1249}
1250def t2LDRB_POST : T2Ipostldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001251 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1252 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001253 "ldrb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001254
Jim Grosbacheeec0252011-09-08 00:39:19 +00001255def t2LDRH_PRE : T2Ipreldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001256 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001257 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001258 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1259 []> {
1260 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1261}
1262def t2LDRH_POST : T2Ipostldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001263 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1264 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001265 "ldrh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001266
Jim Grosbacheeec0252011-09-08 00:39:19 +00001267def t2LDRSB_PRE : T2Ipreldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001268 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001269 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001270 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1271 []> {
1272 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1273}
1274def t2LDRSB_POST : T2Ipostldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001275 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1276 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001277 "ldrsb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Cheng4fbb9962009-07-02 23:16:11 +00001278
Jim Grosbacheeec0252011-09-08 00:39:19 +00001279def t2LDRSH_PRE : T2Ipreldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001280 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001281 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001282 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1283 []> {
1284 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1285}
1286def t2LDRSH_POST : T2Ipostldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001287 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1288 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001289 "ldrsh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001290} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001291
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001292// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110).
Johnny Chene54a3ef2010-03-03 18:45:36 +00001293// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001294class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001295 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_posimm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001296 "\t$Rt, $addr", []> {
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001297 bits<4> Rt;
1298 bits<13> addr;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001299 let Inst{31-27} = 0b11111;
1300 let Inst{26-25} = 0b00;
1301 let Inst{24} = signed;
1302 let Inst{23} = 0;
1303 let Inst{22-21} = type;
1304 let Inst{20} = 1; // load
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001305 let Inst{19-16} = addr{12-9};
1306 let Inst{15-12} = Rt;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001307 let Inst{11} = 1;
1308 let Inst{10-8} = 0b110; // PUW.
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001309 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001310}
1311
Evan Cheng0e55fd62010-09-30 01:08:25 +00001312def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1313def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1314def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1315def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1316def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001317
David Goodwin73b8f162009-06-30 22:11:34 +00001318// Store
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001319defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001320 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001321defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001322 rGPR, BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001323defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001324 rGPR, BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001325
David Goodwin6647cea2009-06-30 22:50:01 +00001326// Store doubleword
Cameron Zwarichd5751372011-10-16 06:38:06 +00001327let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001328def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001329 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001330 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", "", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001331
Evan Cheng6d94f112009-07-03 00:06:39 +00001332// Indexed stores
Cameron Zwarichdaada342011-10-16 06:38:10 +00001333
1334let mayStore = 1, neverHasSideEffects = 1 in {
Jim Grosbacheeec0252011-09-08 00:39:19 +00001335def t2STR_PRE : T2Ipreldst<0, 0b10, 0, 1, (outs GPRnopc:$Rn_wb),
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001336 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001337 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001338 "str", "\t$Rt, $addr!",
1339 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1340 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1341}
1342def t2STRH_PRE : T2Ipreldst<0, 0b01, 0, 1, (outs GPRnopc:$Rn_wb),
1343 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
1344 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
1345 "strh", "\t$Rt, $addr!",
1346 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1347 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1348}
1349
1350def t2STRB_PRE : T2Ipreldst<0, 0b00, 0, 1, (outs GPRnopc:$Rn_wb),
1351 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
1352 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
1353 "strb", "\t$Rt, $addr!",
1354 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1355 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1356}
Eli Friedman0851a292011-10-18 03:17:34 +00001357} // mayStore = 1, neverHasSideEffects = 1
Evan Cheng6d94f112009-07-03 00:06:39 +00001358
Jim Grosbacheeec0252011-09-08 00:39:19 +00001359def t2STR_POST : T2Ipostldst<0, 0b10, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001360 (ins rGPR:$Rt, addr_offset_none:$Rn,
1361 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001362 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001363 "str", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001364 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1365 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001366 (post_store rGPR:$Rt, addr_offset_none:$Rn,
1367 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001368
Jim Grosbacheeec0252011-09-08 00:39:19 +00001369def t2STRH_POST : T2Ipostldst<0, 0b01, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001370 (ins rGPR:$Rt, addr_offset_none:$Rn,
1371 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001372 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001373 "strh", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001374 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1375 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001376 (post_truncsti16 rGPR:$Rt, addr_offset_none:$Rn,
1377 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001378
Jim Grosbacheeec0252011-09-08 00:39:19 +00001379def t2STRB_POST : T2Ipostldst<0, 0b00, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001380 (ins rGPR:$Rt, addr_offset_none:$Rn,
1381 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001382 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001383 "strb", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001384 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1385 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001386 (post_truncsti8 rGPR:$Rt, addr_offset_none:$Rn,
1387 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001388
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001389// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
1390// put the patterns on the instruction definitions directly as ISel wants
1391// the address base and offset to be separate operands, not a single
1392// complex operand like we represent the instructions themselves. The
1393// pseudos map between the two.
1394let usesCustomInserter = 1,
1395 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
1396def t2STR_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1397 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1398 4, IIC_iStore_ru,
1399 [(set GPRnopc:$Rn_wb,
1400 (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1401def t2STRB_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1402 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1403 4, IIC_iStore_ru,
1404 [(set GPRnopc:$Rn_wb,
1405 (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1406def t2STRH_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1407 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1408 4, IIC_iStore_ru,
1409 [(set GPRnopc:$Rn_wb,
1410 (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1411}
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001412
Johnny Chene54a3ef2010-03-03 18:45:36 +00001413// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1414// only.
1415// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001416class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001417 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001418 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001419 let Inst{31-27} = 0b11111;
1420 let Inst{26-25} = 0b00;
1421 let Inst{24} = 0; // not signed
1422 let Inst{23} = 0;
1423 let Inst{22-21} = type;
1424 let Inst{20} = 0; // store
1425 let Inst{11} = 1;
1426 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001427
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001428 bits<4> Rt;
1429 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001430 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001431 let Inst{19-16} = addr{12-9};
1432 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001433}
1434
Evan Cheng0e55fd62010-09-30 01:08:25 +00001435def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1436def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1437def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001438
Johnny Chenae1757b2010-03-11 01:13:36 +00001439// ldrd / strd pre / post variants
1440// For disassembly only.
1441
Jim Grosbacha77295d2011-09-08 22:07:06 +00001442def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1443 (ins t2addrmode_imm8s4:$addr), IIC_iLoad_d_ru,
1444 "ldrd", "\t$Rt, $Rt2, $addr!", "$addr.base = $wb", []> {
1445 let AsmMatchConverter = "cvtT2LdrdPre";
1446 let DecoderMethod = "DecodeT2LDRDPreInstruction";
1447}
Johnny Chenae1757b2010-03-11 01:13:36 +00001448
Jim Grosbacha77295d2011-09-08 22:07:06 +00001449def t2LDRD_POST : T2Ii8s4post<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1450 (ins addr_offset_none:$addr, t2am_imm8s4_offset:$imm),
Owen Anderson7782a582011-09-13 20:46:26 +00001451 IIC_iLoad_d_ru, "ldrd", "\t$Rt, $Rt2, $addr$imm",
Jim Grosbacha77295d2011-09-08 22:07:06 +00001452 "$addr.base = $wb", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001453
Jim Grosbacha77295d2011-09-08 22:07:06 +00001454def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs GPR:$wb),
1455 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4:$addr),
1456 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr!",
1457 "$addr.base = $wb", []> {
1458 let AsmMatchConverter = "cvtT2StrdPre";
1459 let DecoderMethod = "DecodeT2STRDPreInstruction";
1460}
Johnny Chenae1757b2010-03-11 01:13:36 +00001461
Jim Grosbacha77295d2011-09-08 22:07:06 +00001462def t2STRD_POST : T2Ii8s4post<0, 1, 0, (outs GPR:$wb),
1463 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr,
1464 t2am_imm8s4_offset:$imm),
Owen Anderson7782a582011-09-13 20:46:26 +00001465 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr$imm",
Jim Grosbacha77295d2011-09-08 22:07:06 +00001466 "$addr.base = $wb", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001467
Johnny Chen0635fc52010-03-04 17:40:44 +00001468// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
Jim Grosbacha5813282011-10-26 22:22:01 +00001469// data/instruction access.
Evan Chengdfed19f2010-11-03 06:34:55 +00001470// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1471// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001472multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001473
Evan Chengdfed19f2010-11-03 06:34:55 +00001474 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001475 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001476 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001477 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001478 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001479 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001480 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001481 let Inst{20} = 1;
1482 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001483
Owen Anderson80dd3e02010-11-30 22:45:47 +00001484 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001485 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001486 let Inst{19-16} = addr{16-13}; // Rn
1487 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001488 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001489 }
1490
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001491 def i8 : T2Ii8<(outs), (ins t2addrmode_negimm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001492 "\t$addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001493 [(ARMPreload t2addrmode_negimm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001494 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001495 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001496 let Inst{23} = 0; // U = 0
1497 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001498 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001499 let Inst{20} = 1;
1500 let Inst{15-12} = 0b1111;
1501 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001502
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001503 bits<13> addr;
1504 let Inst{19-16} = addr{12-9}; // Rn
1505 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001506 }
1507
Evan Chengdfed19f2010-11-03 06:34:55 +00001508 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001509 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001510 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001511 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001512 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001513 let Inst{23} = 0; // add = TRUE for T1
1514 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001515 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001516 let Inst{20} = 1;
1517 let Inst{15-12} = 0b1111;
1518 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001519
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001520 bits<10> addr;
1521 let Inst{19-16} = addr{9-6}; // Rn
1522 let Inst{3-0} = addr{5-2}; // Rm
1523 let Inst{5-4} = addr{1-0}; // imm2
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001524
1525 let DecoderMethod = "DecodeT2LoadShift";
Evan Chengbc7deb02010-11-03 05:14:24 +00001526 }
Jim Grosbacha5813282011-10-26 22:22:01 +00001527 // FIXME: We should have a separate 'pci' variant here. As-is we represent
1528 // it via the i12 variant, which it's related to, but that means we can
1529 // represent negative immediates, which aren't legal for anything except
1530 // the 'pci' case (Rn == 15).
Johnny Chen0635fc52010-03-04 17:40:44 +00001531}
1532
Evan Cheng416941d2010-11-04 05:19:35 +00001533defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1534defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1535defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001536
Evan Cheng2889cce2009-07-03 00:18:36 +00001537//===----------------------------------------------------------------------===//
1538// Load / store multiple Instructions.
1539//
1540
Owen Andersoncd00dc62011-09-12 21:28:46 +00001541multiclass thumb2_ld_mult<string asm, InstrItinClass itin,
Bill Wendling6c470b82010-11-13 09:09:38 +00001542 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001543 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001544 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001545 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001546 bits<4> Rn;
1547 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001548
Bill Wendling6c470b82010-11-13 09:09:38 +00001549 let Inst{31-27} = 0b11101;
1550 let Inst{26-25} = 0b00;
1551 let Inst{24-23} = 0b01; // Increment After
1552 let Inst{22} = 0;
1553 let Inst{21} = 0; // No writeback
1554 let Inst{20} = L_bit;
1555 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001556 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001557 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001558 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001559 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001560 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001561 bits<4> Rn;
1562 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001563
Bill Wendling6c470b82010-11-13 09:09:38 +00001564 let Inst{31-27} = 0b11101;
1565 let Inst{26-25} = 0b00;
1566 let Inst{24-23} = 0b01; // Increment After
1567 let Inst{22} = 0;
1568 let Inst{21} = 1; // Writeback
1569 let Inst{20} = L_bit;
1570 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001571 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001572 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001573 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001574 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001575 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001576 bits<4> Rn;
1577 bits<16> regs;
1578
1579 let Inst{31-27} = 0b11101;
1580 let Inst{26-25} = 0b00;
1581 let Inst{24-23} = 0b10; // Decrement Before
1582 let Inst{22} = 0;
1583 let Inst{21} = 0; // No writeback
1584 let Inst{20} = L_bit;
1585 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001586 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001587 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001588 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001589 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001590 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001591 bits<4> Rn;
1592 bits<16> regs;
1593
1594 let Inst{31-27} = 0b11101;
1595 let Inst{26-25} = 0b00;
1596 let Inst{24-23} = 0b10; // Decrement Before
1597 let Inst{22} = 0;
1598 let Inst{21} = 1; // Writeback
1599 let Inst{20} = L_bit;
1600 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001601 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001602 }
1603}
1604
Bill Wendlingc93989a2010-11-13 11:20:05 +00001605let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001606
1607let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001608defm t2LDM : thumb2_ld_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1609
1610multiclass thumb2_st_mult<string asm, InstrItinClass itin,
1611 InstrItinClass itin_upd, bit L_bit> {
1612 def IA :
1613 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1614 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
1615 bits<4> Rn;
1616 bits<16> regs;
1617
1618 let Inst{31-27} = 0b11101;
1619 let Inst{26-25} = 0b00;
1620 let Inst{24-23} = 0b01; // Increment After
1621 let Inst{22} = 0;
1622 let Inst{21} = 0; // No writeback
1623 let Inst{20} = L_bit;
1624 let Inst{19-16} = Rn;
1625 let Inst{15} = 0;
1626 let Inst{14} = regs{14};
1627 let Inst{13} = 0;
1628 let Inst{12-0} = regs{12-0};
1629 }
1630 def IA_UPD :
1631 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1632 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
1633 bits<4> Rn;
1634 bits<16> regs;
1635
1636 let Inst{31-27} = 0b11101;
1637 let Inst{26-25} = 0b00;
1638 let Inst{24-23} = 0b01; // Increment After
1639 let Inst{22} = 0;
1640 let Inst{21} = 1; // Writeback
1641 let Inst{20} = L_bit;
1642 let Inst{19-16} = Rn;
1643 let Inst{15} = 0;
1644 let Inst{14} = regs{14};
1645 let Inst{13} = 0;
1646 let Inst{12-0} = regs{12-0};
1647 }
1648 def DB :
1649 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1650 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
1651 bits<4> Rn;
1652 bits<16> regs;
1653
1654 let Inst{31-27} = 0b11101;
1655 let Inst{26-25} = 0b00;
1656 let Inst{24-23} = 0b10; // Decrement Before
1657 let Inst{22} = 0;
1658 let Inst{21} = 0; // No writeback
1659 let Inst{20} = L_bit;
1660 let Inst{19-16} = Rn;
1661 let Inst{15} = 0;
1662 let Inst{14} = regs{14};
1663 let Inst{13} = 0;
1664 let Inst{12-0} = regs{12-0};
1665 }
1666 def DB_UPD :
1667 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1668 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1669 bits<4> Rn;
1670 bits<16> regs;
1671
1672 let Inst{31-27} = 0b11101;
1673 let Inst{26-25} = 0b00;
1674 let Inst{24-23} = 0b10; // Decrement Before
1675 let Inst{22} = 0;
1676 let Inst{21} = 1; // Writeback
1677 let Inst{20} = L_bit;
1678 let Inst{19-16} = Rn;
1679 let Inst{15} = 0;
1680 let Inst{14} = regs{14};
1681 let Inst{13} = 0;
1682 let Inst{12-0} = regs{12-0};
1683 }
1684}
1685
Bill Wendlingddc918b2010-11-13 10:57:02 +00001686
1687let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001688defm t2STM : thumb2_st_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00001689
1690} // neverHasSideEffects
1691
Bob Wilson815baeb2010-03-13 01:08:20 +00001692
Evan Cheng9cb9e672009-06-27 02:26:13 +00001693//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001694// Move Instructions.
1695//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001696
Evan Chengf49810c2009-06-23 17:48:47 +00001697let neverHasSideEffects = 1 in
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001698def t2MOVr : T2sTwoReg<(outs GPRnopc:$Rd), (ins GPR:$Rm), IIC_iMOVr,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001699 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001700 let Inst{31-27} = 0b11101;
1701 let Inst{26-25} = 0b01;
1702 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001703 let Inst{19-16} = 0b1111; // Rn
1704 let Inst{14-12} = 0b000;
1705 let Inst{7-4} = 0b0000;
1706}
Jim Grosbach9858a482011-10-18 17:09:35 +00001707def : t2InstAlias<"mov${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1708 pred:$p, zero_reg)>;
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001709def : t2InstAlias<"movs${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1710 pred:$p, CPSR)>;
1711def : t2InstAlias<"movs${p} $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1712 pred:$p, CPSR)>;
Evan Chengf49810c2009-06-23 17:48:47 +00001713
Evan Cheng5adb66a2009-09-28 09:14:39 +00001714// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001715let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1716 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001717def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1718 "mov", ".w\t$Rd, $imm",
1719 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001720 let Inst{31-27} = 0b11110;
1721 let Inst{25} = 0;
1722 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001723 let Inst{19-16} = 0b1111; // Rn
1724 let Inst{15} = 0;
1725}
David Goodwin83b35932009-06-26 16:10:07 +00001726
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001727// cc_out is handled as part of the explicit mnemonic in the parser for 'mov'.
1728// Use aliases to get that to play nice here.
1729def : t2InstAlias<"movs${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1730 pred:$p, CPSR)>;
1731def : t2InstAlias<"movs${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1732 pred:$p, CPSR)>;
1733
1734def : t2InstAlias<"mov${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1735 pred:$p, zero_reg)>;
1736def : t2InstAlias<"mov${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1737 pred:$p, zero_reg)>;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001738
Evan Chengc4af4632010-11-17 20:13:28 +00001739let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00001740def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001741 "movw", "\t$Rd, $imm",
1742 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001743 let Inst{31-27} = 0b11110;
1744 let Inst{25} = 1;
1745 let Inst{24-21} = 0b0010;
1746 let Inst{20} = 0; // The S bit.
1747 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001748
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001749 bits<4> Rd;
1750 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001751
Jim Grosbach86386922010-12-08 22:10:43 +00001752 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001753 let Inst{19-16} = imm{15-12};
1754 let Inst{26} = imm{11};
1755 let Inst{14-12} = imm{10-8};
1756 let Inst{7-0} = imm{7-0};
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001757 let DecoderMethod = "DecodeT2MOVTWInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00001758}
Evan Chengf49810c2009-06-23 17:48:47 +00001759
Evan Cheng53519f02011-01-21 18:55:51 +00001760def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001761 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1762
1763let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001764def t2MOVTi16 : T2I<(outs rGPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00001765 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001766 "movt", "\t$Rd, $imm",
1767 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001768 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001769 let Inst{31-27} = 0b11110;
1770 let Inst{25} = 1;
1771 let Inst{24-21} = 0b0110;
1772 let Inst{20} = 0; // The S bit.
1773 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001774
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001775 bits<4> Rd;
1776 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001777
Jim Grosbach86386922010-12-08 22:10:43 +00001778 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001779 let Inst{19-16} = imm{15-12};
1780 let Inst{26} = imm{11};
1781 let Inst{14-12} = imm{10-8};
1782 let Inst{7-0} = imm{7-0};
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001783 let DecoderMethod = "DecodeT2MOVTWInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00001784}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001785
Evan Cheng53519f02011-01-21 18:55:51 +00001786def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001787 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1788} // Constraints
1789
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001790def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001791
Anton Korobeynikov52237112009-06-17 18:13:58 +00001792//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001793// Extend Instructions.
1794//
1795
1796// Sign extenders
1797
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001798def t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001799 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001800def t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001801 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001802def t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001803
Jim Grosbach70327412011-07-27 17:48:13 +00001804def t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001805 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001806def t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001807 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001808def t2SXTAB16 : T2I_exta_rrot_np<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001809
Evan Chengd27c9fc2009-07-03 01:43:10 +00001810// Zero extenders
1811
1812let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001813def t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001814 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001815def t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001816 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001817def t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001818 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001819
Jim Grosbach79464942010-07-28 23:17:45 +00001820// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1821// The transformation should probably be done as a combiner action
1822// instead so we can include a check for masking back in the upper
1823// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001824//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001825// (t2UXTB16 rGPR:$Src, 3)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001826// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001827def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001828 (t2UXTB16 rGPR:$Src, 1)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001829 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001830
Jim Grosbach70327412011-07-27 17:48:13 +00001831def t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001832 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001833def t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001834 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001835def t2UXTAB16 : T2I_exta_rrot_np<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001836}
1837
1838//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001839// Arithmetic Instructions.
1840//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001841
Johnny Chend68e1192009-12-15 17:24:14 +00001842defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1843 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1844defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1845 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001846
Evan Chengf49810c2009-06-23 17:48:47 +00001847// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Andrew Trick3be654f2011-09-21 02:20:46 +00001848//
1849// Currently, t2ADDS/t2SUBS are pseudo opcodes that exist only in the
1850// selection DAG. They are "lowered" to real t2ADD/t2SUB opcodes by
1851// AdjustInstrPostInstrSelection where we determine whether or not to
1852// set the "s" bit based on CPSR liveness.
1853//
1854// FIXME: Eliminate t2ADDS/t2SUBS pseudo opcodes after adding tablegen
1855// support for an optional CPSR definition that corresponds to the DAG
1856// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00001857defm t2ADDS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001858 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Andrew Trick90b7b122011-10-18 19:18:52 +00001859defm t2SUBS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001860 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001861
Andrew Trick83a80312011-09-20 18:22:31 +00001862let hasPostISelHook = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001863defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00001864 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001865defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00001866 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>>;
Andrew Trick83a80312011-09-20 18:22:31 +00001867}
Evan Chengf49810c2009-06-23 17:48:47 +00001868
David Goodwin752aa7d2009-07-27 16:39:05 +00001869// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001870defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001871 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Cheng4a517082011-09-06 18:52:20 +00001872
1873// FIXME: Eliminate them if we can write def : Pat patterns which defines
1874// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00001875defm t2RSBS : T2I_rbin_s_is <BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001876
1877// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001878// The assume-no-carry-in form uses the negation of the input since add/sub
1879// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1880// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1881// details.
1882// The AddedComplexity preferences the first variant over the others since
1883// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001884let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001885def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1886 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1887def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1888 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1889def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1890 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1891let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001892def : T2Pat<(ARMaddc rGPR:$src, imm0_255_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001893 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001894def : T2Pat<(ARMaddc rGPR:$src, t2_so_imm_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001895 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001896// The with-carry-in form matches bitwise not instead of the negation.
1897// Effectively, the inverse interpretation of the carry flag already accounts
1898// for part of the negation.
1899let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001900def : T2Pat<(ARMadde rGPR:$src, imm0_255_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001901 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001902def : T2Pat<(ARMadde rGPR:$src, t2_so_imm_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001903 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001904
Johnny Chen93042d12010-03-02 18:14:57 +00001905// Select Bytes -- for disassembly only
1906
Owen Andersonc7373f82010-11-30 20:00:01 +00001907def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001908 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>,
1909 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001910 let Inst{31-27} = 0b11111;
1911 let Inst{26-24} = 0b010;
1912 let Inst{23} = 0b1;
1913 let Inst{22-20} = 0b010;
1914 let Inst{15-12} = 0b1111;
1915 let Inst{7} = 0b1;
1916 let Inst{6-4} = 0b000;
1917}
1918
Johnny Chenadc77332010-02-26 22:04:29 +00001919// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1920// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001921class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001922 list<dag> pat = [/* For disassembly only; pattern left blank */],
1923 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1924 string asm = "\t$Rd, $Rn, $Rm">
Jim Grosbacha7603982011-07-01 21:12:19 +00001925 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
1926 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001927 let Inst{31-27} = 0b11111;
1928 let Inst{26-23} = 0b0101;
1929 let Inst{22-20} = op22_20;
1930 let Inst{15-12} = 0b1111;
1931 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001932
Owen Anderson46c478e2010-11-17 19:57:38 +00001933 bits<4> Rd;
1934 bits<4> Rn;
1935 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001936
Jim Grosbach86386922010-12-08 22:10:43 +00001937 let Inst{11-8} = Rd;
1938 let Inst{19-16} = Rn;
1939 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001940}
1941
1942// Saturating add/subtract -- for disassembly only
1943
Nate Begeman692433b2010-07-29 17:56:55 +00001944def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001945 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1946 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001947def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1948def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1949def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001950def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1951 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1952def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1953 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001954def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001955def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001956 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1957 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001958def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1959def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1960def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1961def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1962def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1963def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1964def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1965def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1966
1967// Signed/Unsigned add/subtract -- for disassembly only
1968
1969def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1970def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1971def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1972def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1973def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1974def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1975def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1976def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1977def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1978def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1979def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1980def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1981
1982// Signed/Unsigned halving add/subtract -- for disassembly only
1983
1984def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1985def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1986def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1987def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1988def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1989def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1990def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1991def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1992def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1993def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1994def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1995def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1996
Owen Anderson821752e2010-11-18 20:32:18 +00001997// Helper class for disassembly only
1998// A6.3.16 & A6.3.17
1999// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
2000class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
2001 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
2002 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
2003 let Inst{31-27} = 0b11111;
2004 let Inst{26-24} = 0b011;
2005 let Inst{23} = long;
2006 let Inst{22-20} = op22_20;
2007 let Inst{7-4} = op7_4;
2008}
2009
2010class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
2011 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
2012 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
2013 let Inst{31-27} = 0b11111;
2014 let Inst{26-24} = 0b011;
2015 let Inst{23} = long;
2016 let Inst{22-20} = op22_20;
2017 let Inst{7-4} = op7_4;
2018}
2019
Jim Grosbach8c989842011-09-20 00:26:34 +00002020// Unsigned Sum of Absolute Differences [and Accumulate].
Owen Anderson821752e2010-11-18 20:32:18 +00002021def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
2022 (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002023 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>,
2024 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002025 let Inst{15-12} = 0b1111;
2026}
Owen Anderson821752e2010-11-18 20:32:18 +00002027def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00002028 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Jim Grosbacha7603982011-07-01 21:12:19 +00002029 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>,
2030 Requires<[IsThumb2, HasThumb2DSP]>;
Johnny Chenadc77332010-02-26 22:04:29 +00002031
Jim Grosbach8c989842011-09-20 00:26:34 +00002032// Signed/Unsigned saturate.
Owen Anderson46c478e2010-11-17 19:57:38 +00002033class T2SatI<dag oops, dag iops, InstrItinClass itin,
2034 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002035 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00002036 bits<4> Rd;
2037 bits<4> Rn;
2038 bits<5> sat_imm;
2039 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00002040
Jim Grosbach86386922010-12-08 22:10:43 +00002041 let Inst{11-8} = Rd;
2042 let Inst{19-16} = Rn;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002043 let Inst{4-0} = sat_imm;
2044 let Inst{21} = sh{5};
Owen Anderson46c478e2010-11-17 19:57:38 +00002045 let Inst{14-12} = sh{4-2};
2046 let Inst{7-6} = sh{1-0};
2047}
2048
Owen Andersonc7373f82010-11-30 20:00:01 +00002049def t2SSAT: T2SatI<
Owen Anderson0afa0092011-09-26 21:06:22 +00002050 (outs rGPR:$Rd),
2051 (ins imm1_32:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh),
Jim Grosbach8c989842011-09-20 00:26:34 +00002052 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002053 let Inst{31-27} = 0b11110;
2054 let Inst{25-22} = 0b1100;
2055 let Inst{20} = 0;
2056 let Inst{15} = 0;
Owen Anderson061c3c42011-09-19 20:00:02 +00002057 let Inst{5} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002058}
2059
Owen Andersonc7373f82010-11-30 20:00:01 +00002060def t2SSAT16: T2SatI<
Jim Grosbachf4943352011-07-25 23:09:14 +00002061 (outs rGPR:$Rd), (ins imm1_16:$sat_imm, rGPR:$Rn), NoItinerary,
Jim Grosbach8c989842011-09-20 00:26:34 +00002062 "ssat16", "\t$Rd, $sat_imm, $Rn", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002063 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002064 let Inst{31-27} = 0b11110;
2065 let Inst{25-22} = 0b1100;
2066 let Inst{20} = 0;
2067 let Inst{15} = 0;
2068 let Inst{21} = 1; // sh = '1'
2069 let Inst{14-12} = 0b000; // imm3 = '000'
2070 let Inst{7-6} = 0b00; // imm2 = '00'
Owen Anderson8a28bdc2011-09-16 22:17:02 +00002071 let Inst{5-4} = 0b00;
Johnny Chenadc77332010-02-26 22:04:29 +00002072}
2073
Owen Andersonc7373f82010-11-30 20:00:01 +00002074def t2USAT: T2SatI<
Owen Anderson0afa0092011-09-26 21:06:22 +00002075 (outs rGPR:$Rd),
2076 (ins imm0_31:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh),
Jim Grosbach8c989842011-09-20 00:26:34 +00002077 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002078 let Inst{31-27} = 0b11110;
2079 let Inst{25-22} = 0b1110;
2080 let Inst{20} = 0;
2081 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002082}
2083
Jim Grosbachb105b992011-09-16 18:32:30 +00002084def t2USAT16: T2SatI<(outs rGPR:$Rd), (ins imm0_15:$sat_imm, rGPR:$Rn),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002085 NoItinerary,
Jim Grosbach8c989842011-09-20 00:26:34 +00002086 "usat16", "\t$Rd, $sat_imm, $Rn", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002087 Requires<[IsThumb2, HasThumb2DSP]> {
Owen Anderson4a713572011-09-23 21:57:50 +00002088 let Inst{31-22} = 0b1111001110;
Johnny Chenadc77332010-02-26 22:04:29 +00002089 let Inst{20} = 0;
2090 let Inst{15} = 0;
2091 let Inst{21} = 1; // sh = '1'
2092 let Inst{14-12} = 0b000; // imm3 = '000'
2093 let Inst{7-6} = 0b00; // imm2 = '00'
Owen Anderson4a713572011-09-23 21:57:50 +00002094 let Inst{5-4} = 0b00;
Johnny Chenadc77332010-02-26 22:04:29 +00002095}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002096
Bob Wilson38aa2872010-08-13 21:48:10 +00002097def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2098def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002099
Evan Chengf49810c2009-06-23 17:48:47 +00002100//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002101// Shift and rotate Instructions.
2102//
2103
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002104defm t2LSL : T2I_sh_ir<0b00, "lsl", imm0_31,
2105 BinOpFrag<(shl node:$LHS, node:$RHS)>, "t2LSL">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002106defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002107 BinOpFrag<(srl node:$LHS, node:$RHS)>, "t2LSR">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002108defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002109 BinOpFrag<(sra node:$LHS, node:$RHS)>, "t2ASR">;
2110defm t2ROR : T2I_sh_ir<0b11, "ror", imm0_31,
2111 BinOpFrag<(rotr node:$LHS, node:$RHS)>, "t2ROR">;
Evan Chenga67efd12009-06-23 19:39:13 +00002112
Andrew Trickd49ffe82011-04-29 14:18:15 +00002113// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
2114def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
2115 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
2116
David Goodwinca01a8d2009-09-01 18:32:09 +00002117let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002118def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2119 "rrx", "\t$Rd, $Rm",
2120 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002121 let Inst{31-27} = 0b11101;
2122 let Inst{26-25} = 0b01;
2123 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002124 let Inst{19-16} = 0b1111; // Rn
2125 let Inst{14-12} = 0b000;
2126 let Inst{7-4} = 0b0011;
2127}
David Goodwinca01a8d2009-09-01 18:32:09 +00002128}
Evan Chenga67efd12009-06-23 19:39:13 +00002129
Daniel Dunbar8d66b782011-01-10 15:26:39 +00002130let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002131def t2MOVsrl_flag : T2TwoRegShiftImm<
2132 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2133 "lsrs", ".w\t$Rd, $Rm, #1",
2134 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002135 let Inst{31-27} = 0b11101;
2136 let Inst{26-25} = 0b01;
2137 let Inst{24-21} = 0b0010;
2138 let Inst{20} = 1; // The S bit.
2139 let Inst{19-16} = 0b1111; // Rn
2140 let Inst{5-4} = 0b01; // Shift type.
2141 // Shift amount = Inst{14-12:7-6} = 1.
2142 let Inst{14-12} = 0b000;
2143 let Inst{7-6} = 0b01;
2144}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002145def t2MOVsra_flag : T2TwoRegShiftImm<
2146 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2147 "asrs", ".w\t$Rd, $Rm, #1",
2148 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002149 let Inst{31-27} = 0b11101;
2150 let Inst{26-25} = 0b01;
2151 let Inst{24-21} = 0b0010;
2152 let Inst{20} = 1; // The S bit.
2153 let Inst{19-16} = 0b1111; // Rn
2154 let Inst{5-4} = 0b10; // Shift type.
2155 // Shift amount = Inst{14-12:7-6} = 1.
2156 let Inst{14-12} = 0b000;
2157 let Inst{7-6} = 0b01;
2158}
David Goodwin3583df72009-07-28 17:06:49 +00002159}
2160
Evan Chenga67efd12009-06-23 19:39:13 +00002161//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002162// Bitwise Instructions.
2163//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002164
Johnny Chend68e1192009-12-15 17:24:14 +00002165defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002166 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002167 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002168defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002169 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002170 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002171defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002172 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002173 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002174
Johnny Chend68e1192009-12-15 17:24:14 +00002175defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002176 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002177 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
2178 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00002179
Owen Anderson2f7aed32010-11-17 22:16:31 +00002180class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2181 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002182 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002183 bits<4> Rd;
2184 bits<5> msb;
2185 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002186
Jim Grosbach86386922010-12-08 22:10:43 +00002187 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002188 let Inst{4-0} = msb{4-0};
2189 let Inst{14-12} = lsb{4-2};
2190 let Inst{7-6} = lsb{1-0};
2191}
2192
2193class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2194 string opc, string asm, list<dag> pattern>
2195 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2196 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002197
Jim Grosbach86386922010-12-08 22:10:43 +00002198 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002199}
2200
2201let Constraints = "$src = $Rd" in
2202def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2203 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2204 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002205 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002206 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002207 let Inst{25} = 1;
2208 let Inst{24-20} = 0b10110;
2209 let Inst{19-16} = 0b1111; // Rn
2210 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002211 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002212
Owen Anderson2f7aed32010-11-17 22:16:31 +00002213 bits<10> imm;
2214 let msb{4-0} = imm{9-5};
2215 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002216}
Evan Chengf49810c2009-06-23 17:48:47 +00002217
Owen Anderson2f7aed32010-11-17 22:16:31 +00002218def t2SBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002219 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002220 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002221 let Inst{31-27} = 0b11110;
2222 let Inst{25} = 1;
2223 let Inst{24-20} = 0b10100;
2224 let Inst{15} = 0;
2225}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002226
Owen Anderson2f7aed32010-11-17 22:16:31 +00002227def t2UBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002228 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002229 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002230 let Inst{31-27} = 0b11110;
2231 let Inst{25} = 1;
2232 let Inst{24-20} = 0b11100;
2233 let Inst{15} = 0;
2234}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002235
Johnny Chen9474d552010-02-02 19:31:58 +00002236// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002237let Constraints = "$src = $Rd" in {
2238 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2239 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2240 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2241 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2242 bf_inv_mask_imm:$imm))]> {
2243 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002244 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002245 let Inst{25} = 1;
2246 let Inst{24-20} = 0b10110;
2247 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002248 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002249
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002250 bits<10> imm;
2251 let msb{4-0} = imm{9-5};
2252 let lsb{4-0} = imm{4-0};
2253 }
Johnny Chen9474d552010-02-02 19:31:58 +00002254}
Evan Chengf49810c2009-06-23 17:48:47 +00002255
Evan Cheng7e1bf302010-09-29 00:27:46 +00002256defm t2ORN : T2I_bin_irs<0b0011, "orn",
2257 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002258 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2259 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002260
Jim Grosbachd32872f2011-09-14 21:24:41 +00002261/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
2262/// unary operation that produces a value. These are predicable and can be
2263/// changed to modify CPSR.
2264multiclass T2I_un_irs<bits<4> opcod, string opc,
2265 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
2266 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
2267 // shifted imm
2268 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
2269 opc, "\t$Rd, $imm",
2270 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
2271 let isAsCheapAsAMove = Cheap;
2272 let isReMaterializable = ReMat;
2273 let Inst{31-27} = 0b11110;
2274 let Inst{25} = 0;
2275 let Inst{24-21} = opcod;
2276 let Inst{19-16} = 0b1111; // Rn
2277 let Inst{15} = 0;
2278 }
2279 // register
2280 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
2281 opc, ".w\t$Rd, $Rm",
2282 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
2283 let Inst{31-27} = 0b11101;
2284 let Inst{26-25} = 0b01;
2285 let Inst{24-21} = opcod;
2286 let Inst{19-16} = 0b1111; // Rn
2287 let Inst{14-12} = 0b000; // imm3
2288 let Inst{7-6} = 0b00; // imm2
2289 let Inst{5-4} = 0b00; // type
2290 }
2291 // shifted register
2292 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
2293 opc, ".w\t$Rd, $ShiftedRm",
2294 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
2295 let Inst{31-27} = 0b11101;
2296 let Inst{26-25} = 0b01;
2297 let Inst{24-21} = opcod;
2298 let Inst{19-16} = 0b1111; // Rn
2299 }
2300}
2301
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002302// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2303let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002304defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002305 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002306 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002307
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002308let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002309def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2310 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002311
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002312// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002313def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2314 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002315 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002316
2317def : T2Pat<(t2_so_imm_not:$src),
2318 (t2MVNi t2_so_imm_not:$src)>;
2319
Evan Chengf49810c2009-06-23 17:48:47 +00002320//===----------------------------------------------------------------------===//
2321// Multiply Instructions.
2322//
Evan Cheng8de898a2009-06-26 00:19:44 +00002323let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002324def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2325 "mul", "\t$Rd, $Rn, $Rm",
2326 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002327 let Inst{31-27} = 0b11111;
2328 let Inst{26-23} = 0b0110;
2329 let Inst{22-20} = 0b000;
2330 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2331 let Inst{7-4} = 0b0000; // Multiply
2332}
Evan Chengf49810c2009-06-23 17:48:47 +00002333
Owen Anderson35141a92010-11-18 01:08:42 +00002334def t2MLA: T2FourReg<
2335 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2336 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2337 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002338 let Inst{31-27} = 0b11111;
2339 let Inst{26-23} = 0b0110;
2340 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002341 let Inst{7-4} = 0b0000; // Multiply
2342}
Evan Chengf49810c2009-06-23 17:48:47 +00002343
Owen Anderson35141a92010-11-18 01:08:42 +00002344def t2MLS: T2FourReg<
2345 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2346 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2347 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002348 let Inst{31-27} = 0b11111;
2349 let Inst{26-23} = 0b0110;
2350 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002351 let Inst{7-4} = 0b0001; // Multiply and Subtract
2352}
Evan Chengf49810c2009-06-23 17:48:47 +00002353
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002354// Extra precision multiplies with low / high results
2355let neverHasSideEffects = 1 in {
2356let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002357def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson796c3652011-08-22 23:16:48 +00002358 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002359 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Owen Anderson796c3652011-08-22 23:16:48 +00002360 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002361
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002362def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002363 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002364 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002365 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002366} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002367
2368// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002369def t2SMLAL : T2MulLong<0b100, 0b0000,
2370 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002371 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002372 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002373
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002374def t2UMLAL : T2MulLong<0b110, 0b0000,
2375 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002376 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002377 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002378
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002379def t2UMAAL : T2MulLong<0b110, 0b0110,
2380 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002381 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbacha7603982011-07-01 21:12:19 +00002382 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2383 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002384} // neverHasSideEffects
2385
Johnny Chen93042d12010-03-02 18:14:57 +00002386// Rounding variants of the below included for disassembly only
2387
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002388// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002389def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2390 "smmul", "\t$Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002391 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>,
2392 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002393 let Inst{31-27} = 0b11111;
2394 let Inst{26-23} = 0b0110;
2395 let Inst{22-20} = 0b101;
2396 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2397 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2398}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002399
Owen Anderson821752e2010-11-18 20:32:18 +00002400def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002401 "smmulr", "\t$Rd, $Rn, $Rm", []>,
2402 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002403 let Inst{31-27} = 0b11111;
2404 let Inst{26-23} = 0b0110;
2405 let Inst{22-20} = 0b101;
2406 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2407 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2408}
2409
Owen Anderson821752e2010-11-18 20:32:18 +00002410def t2SMMLA : T2FourReg<
2411 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2412 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002413 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>,
2414 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002415 let Inst{31-27} = 0b11111;
2416 let Inst{26-23} = 0b0110;
2417 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002418 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2419}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002420
Owen Anderson821752e2010-11-18 20:32:18 +00002421def t2SMMLAR: T2FourReg<
2422 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002423 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
2424 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002425 let Inst{31-27} = 0b11111;
2426 let Inst{26-23} = 0b0110;
2427 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002428 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2429}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002430
Owen Anderson821752e2010-11-18 20:32:18 +00002431def t2SMMLS: T2FourReg<
2432 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2433 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002434 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>,
2435 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002436 let Inst{31-27} = 0b11111;
2437 let Inst{26-23} = 0b0110;
2438 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002439 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2440}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002441
Owen Anderson821752e2010-11-18 20:32:18 +00002442def t2SMMLSR:T2FourReg<
2443 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002444 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
2445 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002446 let Inst{31-27} = 0b11111;
2447 let Inst{26-23} = 0b0110;
2448 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002449 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2450}
2451
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002452multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002453 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2454 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2455 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002456 (sext_inreg rGPR:$Rm, i16)))]>,
2457 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002458 let Inst{31-27} = 0b11111;
2459 let Inst{26-23} = 0b0110;
2460 let Inst{22-20} = 0b001;
2461 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2462 let Inst{7-6} = 0b00;
2463 let Inst{5-4} = 0b00;
2464 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002465
Owen Anderson821752e2010-11-18 20:32:18 +00002466 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2467 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2468 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002469 (sra rGPR:$Rm, (i32 16))))]>,
2470 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002471 let Inst{31-27} = 0b11111;
2472 let Inst{26-23} = 0b0110;
2473 let Inst{22-20} = 0b001;
2474 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2475 let Inst{7-6} = 0b00;
2476 let Inst{5-4} = 0b01;
2477 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002478
Owen Anderson821752e2010-11-18 20:32:18 +00002479 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2480 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2481 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002482 (sext_inreg rGPR:$Rm, i16)))]>,
2483 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002484 let Inst{31-27} = 0b11111;
2485 let Inst{26-23} = 0b0110;
2486 let Inst{22-20} = 0b001;
2487 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2488 let Inst{7-6} = 0b00;
2489 let Inst{5-4} = 0b10;
2490 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002491
Owen Anderson821752e2010-11-18 20:32:18 +00002492 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2493 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2494 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002495 (sra rGPR:$Rm, (i32 16))))]>,
2496 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002497 let Inst{31-27} = 0b11111;
2498 let Inst{26-23} = 0b0110;
2499 let Inst{22-20} = 0b001;
2500 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2501 let Inst{7-6} = 0b00;
2502 let Inst{5-4} = 0b11;
2503 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002504
Owen Anderson821752e2010-11-18 20:32:18 +00002505 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2506 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2507 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002508 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]>,
2509 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002510 let Inst{31-27} = 0b11111;
2511 let Inst{26-23} = 0b0110;
2512 let Inst{22-20} = 0b011;
2513 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2514 let Inst{7-6} = 0b00;
2515 let Inst{5-4} = 0b00;
2516 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002517
Owen Anderson821752e2010-11-18 20:32:18 +00002518 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2519 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2520 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002521 (sra rGPR:$Rm, (i32 16))), (i32 16)))]>,
2522 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002523 let Inst{31-27} = 0b11111;
2524 let Inst{26-23} = 0b0110;
2525 let Inst{22-20} = 0b011;
2526 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2527 let Inst{7-6} = 0b00;
2528 let Inst{5-4} = 0b01;
2529 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002530}
2531
2532
2533multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002534 def BB : T2FourReg<
2535 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2536 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2537 [(set rGPR:$Rd, (add rGPR:$Ra,
2538 (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002539 (sext_inreg rGPR:$Rm, i16))))]>,
2540 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002541 let Inst{31-27} = 0b11111;
2542 let Inst{26-23} = 0b0110;
2543 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002544 let Inst{7-6} = 0b00;
2545 let Inst{5-4} = 0b00;
2546 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002547
Owen Anderson821752e2010-11-18 20:32:18 +00002548 def BT : T2FourReg<
2549 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2550 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2551 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002552 (sra rGPR:$Rm, (i32 16)))))]>,
2553 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002554 let Inst{31-27} = 0b11111;
2555 let Inst{26-23} = 0b0110;
2556 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002557 let Inst{7-6} = 0b00;
2558 let Inst{5-4} = 0b01;
2559 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002560
Owen Anderson821752e2010-11-18 20:32:18 +00002561 def TB : T2FourReg<
2562 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2563 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2564 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002565 (sext_inreg rGPR:$Rm, i16))))]>,
2566 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002567 let Inst{31-27} = 0b11111;
2568 let Inst{26-23} = 0b0110;
2569 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002570 let Inst{7-6} = 0b00;
2571 let Inst{5-4} = 0b10;
2572 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002573
Owen Anderson821752e2010-11-18 20:32:18 +00002574 def TT : T2FourReg<
2575 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2576 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2577 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002578 (sra rGPR:$Rm, (i32 16)))))]>,
2579 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002580 let Inst{31-27} = 0b11111;
2581 let Inst{26-23} = 0b0110;
2582 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002583 let Inst{7-6} = 0b00;
2584 let Inst{5-4} = 0b11;
2585 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002586
Owen Anderson821752e2010-11-18 20:32:18 +00002587 def WB : T2FourReg<
2588 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2589 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2590 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002591 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]>,
2592 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002593 let Inst{31-27} = 0b11111;
2594 let Inst{26-23} = 0b0110;
2595 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002596 let Inst{7-6} = 0b00;
2597 let Inst{5-4} = 0b00;
2598 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002599
Owen Anderson821752e2010-11-18 20:32:18 +00002600 def WT : T2FourReg<
2601 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2602 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2603 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002604 (sra rGPR:$Rm, (i32 16))), (i32 16))))]>,
2605 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002606 let Inst{31-27} = 0b11111;
2607 let Inst{26-23} = 0b0110;
2608 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002609 let Inst{7-6} = 0b00;
2610 let Inst{5-4} = 0b01;
2611 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002612}
2613
2614defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2615defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2616
Jim Grosbacheeca7582011-09-15 23:45:50 +00002617// Halfword multiple accumulate long: SMLAL<x><y>
Owen Anderson821752e2010-11-18 20:32:18 +00002618def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2619 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002620 [/* For disassembly only; pattern left blank */]>,
2621 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002622def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2623 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002624 [/* For disassembly only; pattern left blank */]>,
2625 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002626def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2627 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002628 [/* For disassembly only; pattern left blank */]>,
2629 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002630def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2631 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002632 [/* For disassembly only; pattern left blank */]>,
2633 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002634
Johnny Chenadc77332010-02-26 22:04:29 +00002635// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Owen Anderson821752e2010-11-18 20:32:18 +00002636def t2SMUAD: T2ThreeReg_mac<
2637 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002638 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
2639 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002640 let Inst{15-12} = 0b1111;
2641}
Owen Anderson821752e2010-11-18 20:32:18 +00002642def t2SMUADX:T2ThreeReg_mac<
2643 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002644 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>,
2645 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002646 let Inst{15-12} = 0b1111;
2647}
Owen Anderson821752e2010-11-18 20:32:18 +00002648def t2SMUSD: T2ThreeReg_mac<
2649 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002650 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>,
2651 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002652 let Inst{15-12} = 0b1111;
2653}
Owen Anderson821752e2010-11-18 20:32:18 +00002654def t2SMUSDX:T2ThreeReg_mac<
2655 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002656 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>,
2657 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002658 let Inst{15-12} = 0b1111;
2659}
Owen Andersonc6788c82011-08-22 23:31:45 +00002660def t2SMLAD : T2FourReg_mac<
Owen Anderson821752e2010-11-18 20:32:18 +00002661 0, 0b010, 0b0000, (outs rGPR:$Rd),
2662 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
Jim Grosbacha7603982011-07-01 21:12:19 +00002663 "\t$Rd, $Rn, $Rm, $Ra", []>,
2664 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002665def t2SMLADX : T2FourReg_mac<
2666 0, 0b010, 0b0001, (outs rGPR:$Rd),
2667 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002668 "\t$Rd, $Rn, $Rm, $Ra", []>,
2669 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002670def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2671 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
Jim Grosbacha7603982011-07-01 21:12:19 +00002672 "\t$Rd, $Rn, $Rm, $Ra", []>,
2673 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002674def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2675 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002676 "\t$Rd, $Rn, $Rm, $Ra", []>,
2677 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002678def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach231948f2011-09-16 16:58:03 +00002679 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64, "smlald",
2680 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002681 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002682def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach231948f2011-09-16 16:58:03 +00002683 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaldx",
2684 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002685 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002686def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach7ff24722011-09-16 17:10:44 +00002687 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlsld",
2688 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002689 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002690def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2691 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
Jim Grosbach7ff24722011-09-16 17:10:44 +00002692 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002693 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002694
2695//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002696// Division Instructions.
2697// Signed and unsigned division on v7-M
2698//
2699def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2700 "sdiv", "\t$Rd, $Rn, $Rm",
2701 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2702 Requires<[HasDivide, IsThumb2]> {
2703 let Inst{31-27} = 0b11111;
2704 let Inst{26-21} = 0b011100;
2705 let Inst{20} = 0b1;
2706 let Inst{15-12} = 0b1111;
2707 let Inst{7-4} = 0b1111;
2708}
2709
2710def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2711 "udiv", "\t$Rd, $Rn, $Rm",
2712 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2713 Requires<[HasDivide, IsThumb2]> {
2714 let Inst{31-27} = 0b11111;
2715 let Inst{26-21} = 0b011101;
2716 let Inst{20} = 0b1;
2717 let Inst{15-12} = 0b1111;
2718 let Inst{7-4} = 0b1111;
2719}
2720
2721//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002722// Misc. Arithmetic Instructions.
2723//
2724
Jim Grosbach80dc1162010-02-16 21:23:02 +00002725class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2726 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002727 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002728 let Inst{31-27} = 0b11111;
2729 let Inst{26-22} = 0b01010;
2730 let Inst{21-20} = op1;
2731 let Inst{15-12} = 0b1111;
2732 let Inst{7-6} = 0b10;
2733 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002734 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002735}
Evan Chengf49810c2009-06-23 17:48:47 +00002736
Owen Anderson612fb5b2010-11-18 21:15:19 +00002737def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2738 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002739
Owen Anderson612fb5b2010-11-18 21:15:19 +00002740def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2741 "rbit", "\t$Rd, $Rm",
2742 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002743
Owen Anderson612fb5b2010-11-18 21:15:19 +00002744def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2745 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002746
Owen Anderson612fb5b2010-11-18 21:15:19 +00002747def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2748 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002749 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002750
Owen Anderson612fb5b2010-11-18 21:15:19 +00002751def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2752 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002753 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002754
Evan Chengf60ceac2011-06-15 17:17:48 +00002755def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002756 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002757 (t2REVSH rGPR:$Rm)>;
2758
Owen Anderson612fb5b2010-11-18 21:15:19 +00002759def t2PKHBT : T2ThreeReg<
Jim Grosbach0b692472011-09-14 23:16:41 +00002760 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_lsl_amt:$sh),
2761 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002762 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002763 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002764 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002765 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002766 let Inst{31-27} = 0b11101;
2767 let Inst{26-25} = 0b01;
2768 let Inst{24-20} = 0b01100;
2769 let Inst{5} = 0; // BT form
2770 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002771
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002772 bits<5> sh;
2773 let Inst{14-12} = sh{4-2};
2774 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002775}
Evan Cheng40289b02009-07-07 05:35:52 +00002776
2777// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002778def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2779 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002780 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002781def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002782 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002783 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002784
Bob Wilsondc66eda2010-08-16 22:26:55 +00002785// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2786// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002787def t2PKHTB : T2ThreeReg<
Jim Grosbach0b692472011-09-14 23:16:41 +00002788 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_asr_amt:$sh),
2789 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002790 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002791 (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002792 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002793 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002794 let Inst{31-27} = 0b11101;
2795 let Inst{26-25} = 0b01;
2796 let Inst{24-20} = 0b01100;
2797 let Inst{5} = 1; // TB form
2798 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002799
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002800 bits<5> sh;
2801 let Inst{14-12} = sh{4-2};
2802 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002803}
Evan Cheng40289b02009-07-07 05:35:52 +00002804
2805// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2806// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002807def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002808 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002809 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002810def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002811 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002812 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002813 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002814
2815//===----------------------------------------------------------------------===//
2816// Comparison Instructions...
2817//
Johnny Chend68e1192009-12-15 17:24:14 +00002818defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002819 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002820 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>, "t2CMP">;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002821
Jim Grosbachef88a922011-09-06 21:44:58 +00002822def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_imm:$imm),
2823 (t2CMPri GPRnopc:$lhs, t2_so_imm:$imm)>;
2824def : T2Pat<(ARMcmpZ GPRnopc:$lhs, rGPR:$rhs),
2825 (t2CMPrr GPRnopc:$lhs, rGPR:$rhs)>;
2826def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_reg:$rhs),
2827 (t2CMPrs GPRnopc:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002828
Dan Gohman4b7dff92010-08-26 15:50:25 +00002829//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2830// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002831//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2832// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002833defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002834 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002835 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>,
2836 "t2CMNz">;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002837
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002838//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2839// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002840
Jim Grosbachef88a922011-09-06 21:44:58 +00002841def : T2Pat<(ARMcmpZ GPRnopc:$src, t2_so_imm_neg:$imm),
2842 (t2CMNzri GPRnopc:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002843
Johnny Chend68e1192009-12-15 17:24:14 +00002844defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002845 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002846 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>,
2847 "t2TST">;
Johnny Chend68e1192009-12-15 17:24:14 +00002848defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002849 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002850 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>,
2851 "t2TEQ">;
Evan Chengf49810c2009-06-23 17:48:47 +00002852
Evan Chenge253c952009-07-07 20:39:03 +00002853// Conditional moves
2854// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002855// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002856let neverHasSideEffects = 1 in {
Jim Grosbachefeedce2011-07-01 17:14:11 +00002857def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
2858 (ins rGPR:$false, rGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002859 4, IIC_iCMOVr,
Owen Anderson8ee97792010-11-18 21:46:31 +00002860 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002861 RegConstraint<"$false = $Rd">;
2862
2863let isMoveImm = 1 in
2864def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd),
2865 (ins rGPR:$false, t2_so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002866 4, IIC_iCMOVi,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002867[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2868 RegConstraint<"$false = $Rd">;
Evan Chenge253c952009-07-07 20:39:03 +00002869
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002870// FIXME: Pseudo-ize these. For now, just mark codegen only.
2871let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002872let isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002873def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, imm0_65535_expr:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002874 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002875 "movw", "\t$Rd, $imm", []>,
2876 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002877 let Inst{31-27} = 0b11110;
2878 let Inst{25} = 1;
2879 let Inst{24-21} = 0b0010;
2880 let Inst{20} = 0; // The S bit.
2881 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002882
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002883 bits<4> Rd;
2884 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002885
Jim Grosbach86386922010-12-08 22:10:43 +00002886 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002887 let Inst{19-16} = imm{15-12};
2888 let Inst{26} = imm{11};
2889 let Inst{14-12} = imm{10-8};
2890 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002891}
2892
Evan Chengc4af4632010-11-17 20:13:28 +00002893let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002894def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2895 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002896 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002897
Evan Chengc4af4632010-11-17 20:13:28 +00002898let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002899def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
Jim Grosbach9c5edc02011-10-26 17:28:15 +00002900 IIC_iCMOVi, "mvn", "\t$Rd, $imm",
Owen Anderson8ee97792010-11-18 21:46:31 +00002901[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002902 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002903 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002904 let Inst{31-27} = 0b11110;
2905 let Inst{25} = 0;
2906 let Inst{24-21} = 0b0011;
2907 let Inst{20} = 0; // The S bit.
2908 let Inst{19-16} = 0b1111; // Rn
2909 let Inst{15} = 0;
2910}
2911
Johnny Chend68e1192009-12-15 17:24:14 +00002912class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2913 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002914 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002915 let Inst{31-27} = 0b11101;
2916 let Inst{26-25} = 0b01;
2917 let Inst{24-21} = 0b0010;
2918 let Inst{20} = 0; // The S bit.
2919 let Inst{19-16} = 0b1111; // Rn
2920 let Inst{5-4} = opcod; // Shift type.
2921}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002922def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2923 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2924 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2925 RegConstraint<"$false = $Rd">;
2926def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2927 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2928 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2929 RegConstraint<"$false = $Rd">;
2930def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2931 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2932 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2933 RegConstraint<"$false = $Rd">;
2934def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2935 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2936 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2937 RegConstraint<"$false = $Rd">;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002938} // isCodeGenOnly = 1
Jim Grosbachefeedce2011-07-01 17:14:11 +00002939} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002940
David Goodwin5e47a9a2009-06-30 18:04:13 +00002941//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002942// Atomic operations intrinsics
2943//
2944
2945// memory barriers protect the atomic sequences
2946let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002947def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2948 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2949 Requires<[IsThumb, HasDB]> {
2950 bits<4> opt;
2951 let Inst{31-4} = 0xf3bf8f5;
2952 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002953}
2954}
2955
Bob Wilsonf74a4292010-10-30 00:54:37 +00002956def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
Jim Grosbachaa833e52011-09-06 22:53:27 +00002957 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00002958 Requires<[IsThumb, HasDB]> {
2959 bits<4> opt;
2960 let Inst{31-4} = 0xf3bf8f4;
2961 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002962}
2963
Jim Grosbachaa833e52011-09-06 22:53:27 +00002964def t2ISB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2965 "isb", "\t$opt",
Jim Grosbach218affc2011-09-06 23:09:19 +00002966 []>, Requires<[IsThumb2, HasDB]> {
Jim Grosbachaa833e52011-09-06 22:53:27 +00002967 bits<4> opt;
Bob Wilsonf74a4292010-10-30 00:54:37 +00002968 let Inst{31-4} = 0xf3bf8f6;
Jim Grosbachaa833e52011-09-06 22:53:27 +00002969 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002970}
2971
Owen Anderson16884412011-07-13 23:22:26 +00002972class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002973 InstrItinClass itin, string opc, string asm, string cstr,
2974 list<dag> pattern, bits<4> rt2 = 0b1111>
2975 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2976 let Inst{31-27} = 0b11101;
2977 let Inst{26-20} = 0b0001101;
2978 let Inst{11-8} = rt2;
2979 let Inst{7-6} = 0b01;
2980 let Inst{5-4} = opcod;
2981 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002982
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002983 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002984 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002985 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002986 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002987}
Owen Anderson16884412011-07-13 23:22:26 +00002988class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002989 InstrItinClass itin, string opc, string asm, string cstr,
2990 list<dag> pattern, bits<4> rt2 = 0b1111>
2991 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2992 let Inst{31-27} = 0b11101;
2993 let Inst{26-20} = 0b0001100;
2994 let Inst{11-8} = rt2;
2995 let Inst{7-6} = 0b01;
2996 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002997
Owen Anderson91a7c592010-11-19 00:28:38 +00002998 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002999 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00003000 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003001 let Inst{3-0} = Rd;
3002 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00003003 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00003004}
3005
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003006let mayLoad = 1 in {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003007def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003008 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003009 "ldrexb", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003010def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003011 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003012 "ldrexh", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003013def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003014 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003015 "ldrex", "\t$Rt, $addr", "", []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003016 bits<4> Rt;
3017 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00003018 let Inst{31-27} = 0b11101;
3019 let Inst{26-20} = 0b0000101;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003020 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00003021 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003022 let Inst{11-8} = 0b1111;
3023 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003024}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003025let hasExtraDefRegAllocReq = 1 in
3026def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003027 (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003028 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003029 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00003030 [], {?, ?, ?, ?}> {
3031 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003032 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003033}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003034}
3035
Owen Anderson91a7c592010-11-19 00:28:38 +00003036let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003037def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003038 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003039 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003040 "strexb", "\t$Rd, $Rt, $addr", "", []>;
3041def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003042 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003043 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003044 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003045def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt,
3046 t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003047 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003048 "strex", "\t$Rd, $Rt, $addr", "",
3049 []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003050 bits<4> Rd;
3051 bits<4> Rt;
3052 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00003053 let Inst{31-27} = 0b11101;
3054 let Inst{26-20} = 0b0000100;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003055 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00003056 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003057 let Inst{11-8} = Rd;
3058 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003059}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003060}
3061
3062let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Owen Anderson91a7c592010-11-19 00:28:38 +00003063def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003064 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003065 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003066 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00003067 {?, ?, ?, ?}> {
3068 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003069 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003070}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003071
Jim Grosbachad2dad92011-09-06 20:27:04 +00003072def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "", []>,
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003073 Requires<[IsThumb2, HasV7]> {
3074 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00003075 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003076 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00003077 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003078 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003079 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003080 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003081}
3082
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003083//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00003084// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003085// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00003086// address and save #0 in R0 for the non-longjmp case.
3087// Since by its nature we may be coming from some other function to get
3088// here, and we're using the stack frame for the containing function to
3089// save/restore registers, we can't keep anything live in regs across
3090// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003091// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00003092// except for our own input by listing the relevant registers in Defs. By
3093// doing so, we also cause the prologue/epilogue code to actively preserve
3094// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00003095// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003096let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003097 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00003098 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ],
Bill Wendling13a71212011-10-17 22:26:23 +00003099 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
3100 usesCustomInserter = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003101 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003102 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003103 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003104 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00003105}
3106
Bob Wilsonec80e262010-04-09 20:41:18 +00003107let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003108 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Bill Wendling13a71212011-10-17 22:26:23 +00003109 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
3110 usesCustomInserter = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003111 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003112 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003113 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003114 Requires<[IsThumb2, NoVFP]>;
3115}
Jim Grosbach5aa16842009-08-11 19:42:21 +00003116
3117
3118//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00003119// Control-Flow Instructions
3120//
3121
Evan Chengc50a1cb2009-07-09 22:58:39 +00003122// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengc50a1cb2009-07-09 22:58:39 +00003123// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003124let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00003125 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003126def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Jim Grosbach16f99242011-06-30 18:25:42 +00003127 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003128 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003129 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbach16f99242011-06-30 18:25:42 +00003130 RegConstraint<"$Rn = $wb">;
Evan Chengc50a1cb2009-07-09 22:58:39 +00003131
David Goodwin5e47a9a2009-06-30 18:04:13 +00003132let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
3133let isPredicable = 1 in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003134def t2B : T2I<(outs), (ins uncondbrtarget:$target), IIC_Br,
3135 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003136 [(br bb:$target)]> {
3137 let Inst{31-27} = 0b11110;
3138 let Inst{15-14} = 0b10;
3139 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00003140
3141 bits<20> target;
3142 let Inst{26} = target{19};
3143 let Inst{11} = target{18};
3144 let Inst{13} = target{17};
3145 let Inst{21-16} = target{16-11};
3146 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003147}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003148
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003149let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00003150def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003151 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00003152 0, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003153 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003154
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003155// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003156def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbachbc80e942011-09-19 20:31:59 +00003157 (ins GPR:$index, i32imm:$jt, i32imm:$id), 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003158
Jim Grosbachd4811102010-12-15 19:03:16 +00003159def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbachbc80e942011-09-19 20:31:59 +00003160 (ins GPR:$index, i32imm:$jt, i32imm:$id), 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003161
Jim Grosbach7f739be2011-09-19 22:21:13 +00003162def t2TBB : T2I<(outs), (ins addrmode_tbb:$addr), IIC_Br,
3163 "tbb", "\t$addr", []> {
Jim Grosbach5ca66692010-11-29 22:37:40 +00003164 bits<4> Rn;
3165 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003166 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003167 let Inst{19-16} = Rn;
3168 let Inst{15-5} = 0b11110000000;
3169 let Inst{4} = 0; // B form
3170 let Inst{3-0} = Rm;
Jim Grosbach7f739be2011-09-19 22:21:13 +00003171
3172 let DecoderMethod = "DecodeThumbTableBranch";
Johnny Chend68e1192009-12-15 17:24:14 +00003173}
Evan Cheng5657c012009-07-29 02:18:14 +00003174
Jim Grosbach7f739be2011-09-19 22:21:13 +00003175def t2TBH : T2I<(outs), (ins addrmode_tbh:$addr), IIC_Br,
3176 "tbh", "\t$addr", []> {
Jim Grosbach5ca66692010-11-29 22:37:40 +00003177 bits<4> Rn;
3178 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003179 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003180 let Inst{19-16} = Rn;
3181 let Inst{15-5} = 0b11110000000;
3182 let Inst{4} = 1; // H form
3183 let Inst{3-0} = Rm;
Jim Grosbach7f739be2011-09-19 22:21:13 +00003184
3185 let DecoderMethod = "DecodeThumbTableBranch";
Johnny Chen93042d12010-03-02 18:14:57 +00003186}
Evan Cheng5657c012009-07-29 02:18:14 +00003187} // isNotDuplicable, isIndirectBranch
3188
David Goodwinc9a59b52009-06-30 19:50:22 +00003189} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003190
3191// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003192// a two-value operand where a dag node expects ", "two operands. :(
David Goodwin5e47a9a2009-06-30 18:04:13 +00003193let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003194def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003195 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003196 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3197 let Inst{31-27} = 0b11110;
3198 let Inst{15-14} = 0b10;
3199 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003200
Owen Andersonfb20d892010-12-09 00:27:41 +00003201 bits<4> p;
3202 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003203
Owen Andersonfb20d892010-12-09 00:27:41 +00003204 bits<21> target;
3205 let Inst{26} = target{20};
3206 let Inst{11} = target{19};
3207 let Inst{13} = target{18};
3208 let Inst{21-16} = target{17-12};
3209 let Inst{10-0} = target{11-1};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003210
3211 let DecoderMethod = "DecodeThumb2BCCInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00003212}
Evan Chengf49810c2009-06-23 17:48:47 +00003213
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003214// Tail calls. The Darwin version of thumb tail calls uses a t2 branch, so
3215// it goes here.
3216let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
3217 // Darwin version.
3218 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
3219 Uses = [SP] in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003220 def tTAILJMPd: tPseudoExpand<(outs),
3221 (ins uncondbrtarget:$dst, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003222 4, IIC_Br, [],
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003223 (t2B uncondbrtarget:$dst, pred:$p)>,
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003224 Requires<[IsThumb2, IsDarwin]>;
3225}
Evan Cheng06e16582009-07-10 01:54:42 +00003226
3227// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003228let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003229def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
Owen Anderson16884412011-07-13 23:22:26 +00003230 AddrModeNone, 2, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003231 "it$mask\t$cc", "", []> {
3232 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003233 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003234 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003235
3236 bits<4> cc;
3237 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003238 let Inst{7-4} = cc;
3239 let Inst{3-0} = mask;
Owen Andersoneaca9282011-08-30 22:58:27 +00003240
3241 let DecoderMethod = "DecodeIT";
Johnny Chend68e1192009-12-15 17:24:14 +00003242}
Evan Cheng06e16582009-07-10 01:54:42 +00003243
Johnny Chence6275f2010-02-25 19:05:29 +00003244// Branch and Exchange Jazelle -- for disassembly only
3245// Rm = Inst{19-16}
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003246def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func", []> {
3247 bits<4> func;
Johnny Chence6275f2010-02-25 19:05:29 +00003248 let Inst{31-27} = 0b11110;
3249 let Inst{26} = 0;
3250 let Inst{25-20} = 0b111100;
Jim Grosbach86386922010-12-08 22:10:43 +00003251 let Inst{19-16} = func;
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003252 let Inst{15-0} = 0b1000111100000000;
Johnny Chence6275f2010-02-25 19:05:29 +00003253}
3254
Jim Grosbach11cca7a2011-08-18 17:51:36 +00003255// Compare and branch on zero / non-zero
3256let isBranch = 1, isTerminator = 1 in {
3257 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3258 "cbz\t$Rn, $target", []>,
3259 T1Misc<{0,0,?,1,?,?,?}>,
3260 Requires<[IsThumb2]> {
3261 // A8.6.27
3262 bits<6> target;
3263 bits<3> Rn;
3264 let Inst{9} = target{5};
3265 let Inst{7-3} = target{4-0};
3266 let Inst{2-0} = Rn;
3267 }
3268
3269 def tCBNZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3270 "cbnz\t$Rn, $target", []>,
3271 T1Misc<{1,0,?,1,?,?,?}>,
3272 Requires<[IsThumb2]> {
3273 // A8.6.27
3274 bits<6> target;
3275 bits<3> Rn;
3276 let Inst{9} = target{5};
3277 let Inst{7-3} = target{4-0};
3278 let Inst{2-0} = Rn;
3279 }
3280}
3281
3282
Jim Grosbach32f36892011-09-19 23:38:34 +00003283// Change Processor State is a system instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003284// FIXME: Since the asm parser has currently no clean way to handle optional
3285// operands, create 3 versions of the same instruction. Once there's a clean
3286// framework to represent optional operands, change this behavior.
3287class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
Jim Grosbach32f36892011-09-19 23:38:34 +00003288 !strconcat("cps", asm_op), []> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003289 bits<2> imod;
3290 bits<3> iflags;
3291 bits<5> mode;
3292 bit M;
3293
Johnny Chen93042d12010-03-02 18:14:57 +00003294 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003295 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003296 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003297 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003298 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003299 let Inst{12} = 0;
3300 let Inst{10-9} = imod;
3301 let Inst{8} = M;
3302 let Inst{7-5} = iflags;
3303 let Inst{4-0} = mode;
Owen Anderson6153a032011-08-23 17:45:18 +00003304 let DecoderMethod = "DecodeT2CPSInstruction";
Johnny Chen93042d12010-03-02 18:14:57 +00003305}
3306
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003307let M = 1 in
3308 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3309 "$imod.w\t$iflags, $mode">;
3310let mode = 0, M = 0 in
3311 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3312 "$imod.w\t$iflags">;
3313let imod = 0, iflags = 0, M = 1 in
Jim Grosbach0efe2132011-09-19 23:58:31 +00003314 def t2CPS1p : t2CPS<(ins imm0_31:$mode), "\t$mode">;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003315
Johnny Chen0f7866e2010-03-03 02:09:43 +00003316// A6.3.4 Branches and miscellaneous control
3317// Table A6-14 Change Processor State, and hint instructions
Johnny Chen0f7866e2010-03-03 02:09:43 +00003318class T2I_hint<bits<8> op7_0, string opc, string asm>
Jim Grosbach32f36892011-09-19 23:38:34 +00003319 : T2I<(outs), (ins), NoItinerary, opc, asm, []> {
Johnny Chen0f7866e2010-03-03 02:09:43 +00003320 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003321 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003322 let Inst{15-14} = 0b10;
3323 let Inst{12} = 0;
3324 let Inst{10-8} = 0b000;
3325 let Inst{7-0} = op7_0;
3326}
3327
3328def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3329def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3330def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3331def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3332def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3333
Jim Grosbach6f9f8842011-07-13 22:59:38 +00003334def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", []> {
Owen Andersonc7373f82010-11-30 20:00:01 +00003335 bits<4> opt;
Jim Grosbach77951902011-09-06 22:06:40 +00003336 let Inst{31-20} = 0b111100111010;
3337 let Inst{19-16} = 0b1111;
3338 let Inst{15-8} = 0b10000000;
3339 let Inst{7-4} = 0b1111;
Jim Grosbach86386922010-12-08 22:10:43 +00003340 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003341}
3342
Jim Grosbach32f36892011-09-19 23:38:34 +00003343// Secure Monitor Call is a system instruction.
Johnny Chen6341c5a2010-02-25 20:25:24 +00003344// Option = Inst{19-16}
Jim Grosbach32f36892011-09-19 23:38:34 +00003345def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt", []> {
Johnny Chen6341c5a2010-02-25 20:25:24 +00003346 let Inst{31-27} = 0b11110;
3347 let Inst{26-20} = 0b1111111;
3348 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003349
Owen Andersond18a9c92010-11-29 19:22:08 +00003350 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003351 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003352}
3353
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003354class T2SRS<bits<2> Op, bit W, dag oops, dag iops, InstrItinClass itin,
3355 string opc, string asm, list<dag> pattern>
Owen Andersond18a9c92010-11-29 19:22:08 +00003356 : T2I<oops, iops, itin, opc, asm, pattern> {
3357 bits<5> mode;
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003358 let Inst{31-25} = 0b1110100;
3359 let Inst{24-23} = Op;
3360 let Inst{22} = 0;
3361 let Inst{21} = W;
3362 let Inst{20-16} = 0b01101;
3363 let Inst{15-5} = 0b11000000000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003364 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003365}
3366
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003367// Store Return State is a system instruction.
3368def t2SRSDB_UPD : T2SRS<0b00, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3369 "srsdb", "\tsp!, $mode", []>;
3370def t2SRSDB : T2SRS<0b00, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3371 "srsdb","\tsp, $mode", []>;
3372def t2SRSIA_UPD : T2SRS<0b11, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3373 "srsia","\tsp!, $mode", []>;
3374def t2SRSIA : T2SRS<0b11, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3375 "srsia","\tsp, $mode", []>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003376
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003377// Return From Exception is a system instruction.
Owen Anderson5404c2b2010-11-29 20:38:48 +00003378class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003379 string opc, string asm, list<dag> pattern>
3380 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003381 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003382
Owen Andersond18a9c92010-11-29 19:22:08 +00003383 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003384 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003385 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003386}
3387
Owen Anderson5404c2b2010-11-29 20:38:48 +00003388def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003389 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003390 [/* For disassembly only; pattern left blank */]>;
3391def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003392 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003393 [/* For disassembly only; pattern left blank */]>;
3394def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003395 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003396 [/* For disassembly only; pattern left blank */]>;
3397def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003398 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003399 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003400
Evan Chengf49810c2009-06-23 17:48:47 +00003401//===----------------------------------------------------------------------===//
3402// Non-Instruction Patterns
3403//
3404
Evan Cheng5adb66a2009-09-28 09:14:39 +00003405// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003406// This is a single pseudo instruction to make it re-materializable.
3407// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003408let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003409def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003410 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003411 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003412
Evan Cheng53519f02011-01-21 18:55:51 +00003413// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003414// It also makes it possible to rematerialize the instructions.
3415// FIXME: Remove this when we can do generalized remat and when machine licm
3416// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003417let isReMaterializable = 1 in {
3418def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3419 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003420 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3421 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003422
Evan Cheng53519f02011-01-21 18:55:51 +00003423def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3424 IIC_iMOVix2,
3425 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3426 Requires<[IsThumb2, UseMovt]>;
3427}
3428
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003429// ConstantPool, GlobalAddress, and JumpTable
3430def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3431 Requires<[IsThumb2, DontUseMovt]>;
3432def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3433def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3434 Requires<[IsThumb2, UseMovt]>;
3435
3436def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3437 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3438
Evan Chengb9803a82009-11-06 23:52:48 +00003439// Pseudo instruction that combines ldr from constpool and add pc. This should
3440// be expanded into two instructions late to allow if-conversion and
3441// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003442let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003443def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003444 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003445 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003446 imm:$cp))]>,
3447 Requires<[IsThumb2]>;
Bill Wendlingef2c86f2011-10-10 22:59:55 +00003448
Andrew Trick7f5f0da2011-10-18 18:40:53 +00003449// Pseudo isntruction that combines movs + predicated rsbmi
Bill Wendlingef2c86f2011-10-10 22:59:55 +00003450// to implement integer ABS
3451let usesCustomInserter = 1, Defs = [CPSR] in {
3452def t2ABS : PseudoInst<(outs rGPR:$dst), (ins rGPR:$src),
3453 NoItinerary, []>, Requires<[IsThumb2]>;
3454}
3455
Owen Anderson8a83f712011-09-07 21:10:42 +00003456//===----------------------------------------------------------------------===//
3457// Coprocessor load/store -- for disassembly only
3458//
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003459class T2CI<bits<4> op31_28, dag oops, dag iops, string opc, string asm>
Owen Anderson8a83f712011-09-07 21:10:42 +00003460 : T2I<oops, iops, NoItinerary, opc, asm, []> {
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003461 let Inst{31-28} = op31_28;
Owen Anderson8a83f712011-09-07 21:10:42 +00003462 let Inst{27-25} = 0b110;
3463}
3464
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003465multiclass t2LdStCop<bits<4> op31_28, bit load, bit Dbit, string asm> {
3466 def _OFFSET : T2CI<op31_28,
3467 (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
3468 asm, "\t$cop, $CRd, $addr"> {
3469 bits<13> addr;
3470 bits<4> cop;
3471 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003472 let Inst{24} = 1; // P = 1
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003473 let Inst{23} = addr{8};
3474 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003475 let Inst{21} = 0; // W = 0
Owen Anderson8a83f712011-09-07 21:10:42 +00003476 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003477 let Inst{19-16} = addr{12-9};
3478 let Inst{15-12} = CRd;
3479 let Inst{11-8} = cop;
3480 let Inst{7-0} = addr{7-0};
Owen Anderson8a83f712011-09-07 21:10:42 +00003481 let DecoderMethod = "DecodeCopMemInstruction";
3482 }
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003483 def _PRE : T2CI<op31_28,
3484 (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
3485 asm, "\t$cop, $CRd, $addr!"> {
3486 bits<13> addr;
3487 bits<4> cop;
3488 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003489 let Inst{24} = 1; // P = 1
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003490 let Inst{23} = addr{8};
3491 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003492 let Inst{21} = 1; // W = 1
Owen Anderson8a83f712011-09-07 21:10:42 +00003493 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003494 let Inst{19-16} = addr{12-9};
3495 let Inst{15-12} = CRd;
3496 let Inst{11-8} = cop;
3497 let Inst{7-0} = addr{7-0};
Owen Anderson8a83f712011-09-07 21:10:42 +00003498 let DecoderMethod = "DecodeCopMemInstruction";
3499 }
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003500 def _POST: T2CI<op31_28,
3501 (outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
3502 postidx_imm8s4:$offset),
3503 asm, "\t$cop, $CRd, $addr, $offset"> {
3504 bits<9> offset;
3505 bits<4> addr;
3506 bits<4> cop;
3507 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003508 let Inst{24} = 0; // P = 0
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003509 let Inst{23} = offset{8};
3510 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003511 let Inst{21} = 1; // W = 1
Owen Anderson8a83f712011-09-07 21:10:42 +00003512 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003513 let Inst{19-16} = addr;
3514 let Inst{15-12} = CRd;
3515 let Inst{11-8} = cop;
3516 let Inst{7-0} = offset{7-0};
Owen Anderson8a83f712011-09-07 21:10:42 +00003517 let DecoderMethod = "DecodeCopMemInstruction";
3518 }
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003519 def _OPTION : T2CI<op31_28, (outs),
3520 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
3521 coproc_option_imm:$option),
3522 asm, "\t$cop, $CRd, $addr, $option"> {
3523 bits<8> option;
3524 bits<4> addr;
3525 bits<4> cop;
3526 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003527 let Inst{24} = 0; // P = 0
3528 let Inst{23} = 1; // U = 1
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003529 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003530 let Inst{21} = 0; // W = 0
Owen Anderson8a83f712011-09-07 21:10:42 +00003531 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003532 let Inst{19-16} = addr;
3533 let Inst{15-12} = CRd;
3534 let Inst{11-8} = cop;
3535 let Inst{7-0} = option;
Owen Anderson8a83f712011-09-07 21:10:42 +00003536 let DecoderMethod = "DecodeCopMemInstruction";
3537 }
3538}
3539
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003540defm t2LDC : t2LdStCop<0b1110, 1, 0, "ldc">;
3541defm t2LDCL : t2LdStCop<0b1110, 1, 1, "ldcl">;
3542defm t2STC : t2LdStCop<0b1110, 0, 0, "stc">;
3543defm t2STCL : t2LdStCop<0b1110, 0, 1, "stcl">;
3544defm t2LDC2 : t2LdStCop<0b1111, 1, 0, "ldc2">;
3545defm t2LDC2L : t2LdStCop<0b1111, 1, 1, "ldc2l">;
3546defm t2STC2 : t2LdStCop<0b1111, 0, 0, "stc2">;
3547defm t2STC2L : t2LdStCop<0b1111, 0, 1, "stc2l">;
Owen Anderson8a83f712011-09-07 21:10:42 +00003548
Johnny Chen23336552010-02-25 18:46:43 +00003549
3550//===----------------------------------------------------------------------===//
3551// Move between special register and ARM core register -- for disassembly only
3552//
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003553// Move to ARM core register from Special Register
James Molloyacad68d2011-09-28 14:21:38 +00003554
3555// A/R class MRS.
3556//
3557// A/R class can only move from CPSR or SPSR.
3558def t2MRS_AR : T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, apsr", []>,
3559 Requires<[IsThumb2,IsARClass]> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003560 bits<4> Rd;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003561 let Inst{31-12} = 0b11110011111011111000;
Jim Grosbach86386922010-12-08 22:10:43 +00003562 let Inst{11-8} = Rd;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003563 let Inst{7-0} = 0b0000;
Owen Anderson00a035f2010-11-29 19:29:15 +00003564}
3565
James Molloyacad68d2011-09-28 14:21:38 +00003566def : t2InstAlias<"mrs${p} $Rd, cpsr", (t2MRS_AR GPR:$Rd, pred:$p)>;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003567
James Molloyacad68d2011-09-28 14:21:38 +00003568def t2MRSsys_AR: T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr", []>,
3569 Requires<[IsThumb2,IsARClass]> {
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003570 bits<4> Rd;
3571 let Inst{31-12} = 0b11110011111111111000;
3572 let Inst{11-8} = Rd;
3573 let Inst{7-0} = 0b0000;
3574}
Johnny Chen23336552010-02-25 18:46:43 +00003575
James Molloyacad68d2011-09-28 14:21:38 +00003576// M class MRS.
3577//
3578// This MRS has a mask field in bits 7-0 and can take more values than
3579// the A/R class (a full msr_mask).
3580def t2MRS_M : T2I<(outs rGPR:$Rd), (ins msr_mask:$mask), NoItinerary,
3581 "mrs", "\t$Rd, $mask", []>,
3582 Requires<[IsThumb2,IsMClass]> {
3583 bits<4> Rd;
3584 bits<8> mask;
3585 let Inst{31-12} = 0b11110011111011111000;
3586 let Inst{11-8} = Rd;
3587 let Inst{19-16} = 0b1111;
3588 let Inst{7-0} = mask;
3589}
3590
3591
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003592// Move from ARM core register to Special Register
3593//
James Molloyacad68d2011-09-28 14:21:38 +00003594// A/R class MSR.
3595//
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003596// No need to have both system and application versions, the encodings are the
3597// same and the assembly parser has no way to distinguish between them. The mask
3598// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3599// the mask with the fields to be accessed in the special register.
James Molloyacad68d2011-09-28 14:21:38 +00003600def t2MSR_AR : T2I<(outs), (ins msr_mask:$mask, rGPR:$Rn),
3601 NoItinerary, "msr", "\t$mask, $Rn", []>,
3602 Requires<[IsThumb2,IsARClass]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003603 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003604 bits<4> Rn;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003605 let Inst{31-21} = 0b11110011100;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003606 let Inst{20} = mask{4}; // R Bit
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003607 let Inst{19-16} = Rn;
3608 let Inst{15-12} = 0b1000;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003609 let Inst{11-8} = mask{3-0};
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003610 let Inst{7-0} = 0;
Owen Anderson00a035f2010-11-29 19:29:15 +00003611}
3612
James Molloyacad68d2011-09-28 14:21:38 +00003613// M class MSR.
3614//
3615// Move from ARM core register to Special Register
3616def t2MSR_M : T2I<(outs), (ins msr_mask:$SYSm, rGPR:$Rn),
3617 NoItinerary, "msr", "\t$SYSm, $Rn", []>,
3618 Requires<[IsThumb2,IsMClass]> {
3619 bits<8> SYSm;
3620 bits<4> Rn;
3621 let Inst{31-21} = 0b11110011100;
3622 let Inst{20} = 0b0;
3623 let Inst{19-16} = Rn;
3624 let Inst{15-12} = 0b1000;
3625 let Inst{7-0} = SYSm;
3626}
3627
3628
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003629//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003630// Move between coprocessor and ARM core register
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003631//
3632
Jim Grosbache35c5e02011-07-13 21:35:10 +00003633class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
3634 list<dag> pattern>
3635 : T2Cop<Op, oops, iops,
Jim Grosbach0d8dae22011-07-13 21:17:59 +00003636 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003637 pattern> {
3638 let Inst{27-24} = 0b1110;
3639 let Inst{20} = direction;
3640 let Inst{4} = 1;
3641
3642 bits<4> Rt;
3643 bits<4> cop;
3644 bits<3> opc1;
3645 bits<3> opc2;
3646 bits<4> CRm;
3647 bits<4> CRn;
3648
3649 let Inst{15-12} = Rt;
3650 let Inst{11-8} = cop;
3651 let Inst{23-21} = opc1;
3652 let Inst{7-5} = opc2;
3653 let Inst{3-0} = CRm;
3654 let Inst{19-16} = CRn;
3655}
3656
Jim Grosbache35c5e02011-07-13 21:35:10 +00003657class t2MovRRCopro<bits<4> Op, string opc, bit direction,
3658 list<dag> pattern = []>
3659 : T2Cop<Op, (outs),
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003660 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Jim Grosbache35c5e02011-07-13 21:35:10 +00003661 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
3662 let Inst{27-24} = 0b1100;
3663 let Inst{23-21} = 0b010;
3664 let Inst{20} = direction;
3665
3666 bits<4> Rt;
3667 bits<4> Rt2;
3668 bits<4> cop;
3669 bits<4> opc1;
3670 bits<4> CRm;
3671
3672 let Inst{15-12} = Rt;
3673 let Inst{19-16} = Rt2;
3674 let Inst{11-8} = cop;
3675 let Inst{7-4} = opc1;
3676 let Inst{3-0} = CRm;
3677}
3678
3679/* from ARM core register to coprocessor */
3680def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003681 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003682 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3683 c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003684 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3685 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003686def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
Jim Grosbache540c742011-07-14 21:19:17 +00003687 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3688 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003689 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3690 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003691
3692/* from coprocessor to ARM core register */
3693def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003694 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3695 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003696
3697def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003698 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3699 c_imm:$CRm, imm0_7:$opc2), []>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003700
Jim Grosbache35c5e02011-07-13 21:35:10 +00003701def : T2v6Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3702 (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3703
3704def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003705 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3706
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003707
Jim Grosbache35c5e02011-07-13 21:35:10 +00003708/* from ARM core register to coprocessor */
3709def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0,
3710 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3711 imm:$CRm)]>;
3712def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003713 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3714 GPR:$Rt2, imm:$CRm)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003715/* from coprocessor to ARM core register */
3716def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1>;
3717
3718def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003719
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003720//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003721// Other Coprocessor Instructions.
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003722//
3723
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003724def tCDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003725 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003726 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3727 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3728 imm:$CRm, imm:$opc2)]> {
3729 let Inst{27-24} = 0b1110;
3730
3731 bits<4> opc1;
3732 bits<4> CRn;
3733 bits<4> CRd;
3734 bits<4> cop;
3735 bits<3> opc2;
3736 bits<4> CRm;
3737
3738 let Inst{3-0} = CRm;
3739 let Inst{4} = 0;
3740 let Inst{7-5} = opc2;
3741 let Inst{11-8} = cop;
3742 let Inst{15-12} = CRd;
3743 let Inst{19-16} = CRn;
3744 let Inst{23-20} = opc1;
3745}
3746
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003747def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003748 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003749 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003750 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3751 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003752 let Inst{27-24} = 0b1110;
3753
3754 bits<4> opc1;
3755 bits<4> CRn;
3756 bits<4> CRd;
3757 bits<4> cop;
3758 bits<3> opc2;
3759 bits<4> CRm;
3760
3761 let Inst{3-0} = CRm;
3762 let Inst{4} = 0;
3763 let Inst{7-5} = opc2;
3764 let Inst{11-8} = cop;
3765 let Inst{15-12} = CRd;
3766 let Inst{19-16} = CRn;
3767 let Inst{23-20} = opc1;
3768}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003769
3770
3771
3772//===----------------------------------------------------------------------===//
3773// Non-Instruction Patterns
3774//
3775
3776// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00003777let AddedComplexity = 16 in {
3778def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003779 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003780def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003781 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003782def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
3783 Requires<[HasT2ExtractPack, IsThumb2]>;
3784def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
3785 (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3786 Requires<[HasT2ExtractPack, IsThumb2]>;
3787def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
3788 (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3789 Requires<[HasT2ExtractPack, IsThumb2]>;
3790}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003791
Jim Grosbach70327412011-07-27 17:48:13 +00003792def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003793 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003794def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003795 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003796def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
3797 (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3798 Requires<[HasT2ExtractPack, IsThumb2]>;
3799def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
3800 (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3801 Requires<[HasT2ExtractPack, IsThumb2]>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003802
3803// Atomic load/store patterns
3804def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr),
3805 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003806def : T2Pat<(atomic_load_8 t2addrmode_negimm8:$addr),
3807 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003808def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr),
3809 (t2LDRBs t2addrmode_so_reg:$addr)>;
3810def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr),
3811 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003812def : T2Pat<(atomic_load_16 t2addrmode_negimm8:$addr),
3813 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003814def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr),
3815 (t2LDRHs t2addrmode_so_reg:$addr)>;
3816def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr),
3817 (t2LDRi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003818def : T2Pat<(atomic_load_32 t2addrmode_negimm8:$addr),
3819 (t2LDRi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003820def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr),
3821 (t2LDRs t2addrmode_so_reg:$addr)>;
3822def : T2Pat<(atomic_store_8 t2addrmode_imm12:$addr, GPR:$val),
3823 (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003824def : T2Pat<(atomic_store_8 t2addrmode_negimm8:$addr, GPR:$val),
3825 (t2STRBi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003826def : T2Pat<(atomic_store_8 t2addrmode_so_reg:$addr, GPR:$val),
3827 (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>;
3828def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val),
3829 (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003830def : T2Pat<(atomic_store_16 t2addrmode_negimm8:$addr, GPR:$val),
3831 (t2STRHi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003832def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val),
3833 (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>;
3834def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val),
3835 (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003836def : T2Pat<(atomic_store_32 t2addrmode_negimm8:$addr, GPR:$val),
3837 (t2STRi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003838def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val),
3839 (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>;
Jim Grosbach72335d52011-08-31 18:23:08 +00003840
3841
3842//===----------------------------------------------------------------------===//
3843// Assembler aliases
3844//
3845
3846// Aliases for ADC without the ".w" optional width specifier.
3847def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $Rm",
3848 (t2ADCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3849def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $ShiftedRm",
3850 (t2ADCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3851 pred:$p, cc_out:$s)>;
3852
3853// Aliases for SBC without the ".w" optional width specifier.
3854def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $Rm",
3855 (t2SBCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3856def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $ShiftedRm",
3857 (t2SBCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3858 pred:$p, cc_out:$s)>;
3859
Jim Grosbachf0851e52011-09-02 18:14:46 +00003860// Aliases for ADD without the ".w" optional width specifier.
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003861def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003862 (t2ADDri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003863def : t2InstAlias<"add${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003864 (t2ADDri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
Jim Grosbachf0851e52011-09-02 18:14:46 +00003865def : t2InstAlias<"add${s}${p} $Rd, $Rn, $Rm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003866 (t2ADDrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbachf0851e52011-09-02 18:14:46 +00003867def : t2InstAlias<"add${s}${p} $Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003868 (t2ADDrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
Jim Grosbachf0851e52011-09-02 18:14:46 +00003869 pred:$p, cc_out:$s)>;
Jim Grosbach5d0492c2011-10-28 16:57:07 +00003870// ... and with the destination and source register combined.
3871def : t2InstAlias<"add${s}${p} $Rdn, $imm",
3872 (t2ADDri GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3873def : t2InstAlias<"add${p} $Rdn, $imm",
3874 (t2ADDri12 GPRnopc:$Rdn, GPRnopc:$Rdn, imm0_4095:$imm, pred:$p)>;
3875def : t2InstAlias<"add${s}${p} $Rdn, $Rm",
3876 (t2ADDrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3877def : t2InstAlias<"add${s}${p} $Rdn, $ShiftedRm",
3878 (t2ADDrs GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_reg:$ShiftedRm,
3879 pred:$p, cc_out:$s)>;
Jim Grosbachef88a922011-09-06 21:44:58 +00003880
Jim Grosbachf67e8552011-09-16 22:58:42 +00003881// Aliases for SUB without the ".w" optional width specifier.
3882def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003883 (t2SUBri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00003884def : t2InstAlias<"sub${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003885 (t2SUBri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00003886def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $Rm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003887 (t2SUBrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00003888def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003889 (t2SUBrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
Jim Grosbachf67e8552011-09-16 22:58:42 +00003890 pred:$p, cc_out:$s)>;
Jim Grosbach5d0492c2011-10-28 16:57:07 +00003891// ... and with the destination and source register combined.
3892def : t2InstAlias<"sub${s}${p} $Rdn, $imm",
3893 (t2SUBri GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3894def : t2InstAlias<"sub${p} $Rdn, $imm",
3895 (t2SUBri12 GPRnopc:$Rdn, GPRnopc:$Rdn, imm0_4095:$imm, pred:$p)>;
3896def : t2InstAlias<"sub${s}${p} $Rdn, $Rm",
3897 (t2SUBrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3898def : t2InstAlias<"sub${s}${p} $Rdn, $ShiftedRm",
3899 (t2SUBrs GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_reg:$ShiftedRm,
3900 pred:$p, cc_out:$s)>;
3901
Jim Grosbachf67e8552011-09-16 22:58:42 +00003902
Jim Grosbachef88a922011-09-06 21:44:58 +00003903// Alias for compares without the ".w" optional width specifier.
3904def : t2InstAlias<"cmn${p} $Rn, $Rm",
3905 (t2CMNzrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3906def : t2InstAlias<"teq${p} $Rn, $Rm",
3907 (t2TEQrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3908def : t2InstAlias<"tst${p} $Rn, $Rm",
3909 (t2TSTrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3910
Jim Grosbach06c1a512011-09-06 22:14:58 +00003911// Memory barriers
3912def : InstAlias<"dmb", (t2DMB 0xf)>, Requires<[IsThumb2, HasDB]>;
3913def : InstAlias<"dsb", (t2DSB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbachaa833e52011-09-06 22:53:27 +00003914def : InstAlias<"isb", (t2ISB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003915
Jim Grosbach0811fe12011-09-09 19:42:40 +00003916// Alias for LDR, LDRB, LDRH, LDRSB, and LDRSH without the ".w" optional
3917// width specifier.
Jim Grosbach8bb5a862011-09-07 21:41:25 +00003918def : t2InstAlias<"ldr${p} $Rt, $addr",
3919 (t2LDRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3920def : t2InstAlias<"ldrb${p} $Rt, $addr",
3921 (t2LDRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3922def : t2InstAlias<"ldrh${p} $Rt, $addr",
3923 (t2LDRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00003924def : t2InstAlias<"ldrsb${p} $Rt, $addr",
3925 (t2LDRSBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3926def : t2InstAlias<"ldrsh${p} $Rt, $addr",
3927 (t2LDRSHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3928
Jim Grosbachab899c12011-09-07 23:10:15 +00003929def : t2InstAlias<"ldr${p} $Rt, $addr",
3930 (t2LDRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3931def : t2InstAlias<"ldrb${p} $Rt, $addr",
3932 (t2LDRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3933def : t2InstAlias<"ldrh${p} $Rt, $addr",
3934 (t2LDRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00003935def : t2InstAlias<"ldrsb${p} $Rt, $addr",
3936 (t2LDRSBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3937def : t2InstAlias<"ldrsh${p} $Rt, $addr",
3938 (t2LDRSHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbachd32872f2011-09-14 21:24:41 +00003939
Jim Grosbacha5813282011-10-26 22:22:01 +00003940def : t2InstAlias<"ldr${p} $Rt, $addr",
3941 (t2LDRpci GPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
3942def : t2InstAlias<"ldrb${p} $Rt, $addr",
3943 (t2LDRBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
3944def : t2InstAlias<"ldrh${p} $Rt, $addr",
3945 (t2LDRHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
3946def : t2InstAlias<"ldrsb${p} $Rt, $addr",
3947 (t2LDRSBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
3948def : t2InstAlias<"ldrsh${p} $Rt, $addr",
3949 (t2LDRSHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
3950
Jim Grosbach036a67d2011-10-27 17:16:55 +00003951// Alias for MVN with(out) the ".w" optional width specifier.
3952def : t2InstAlias<"mvn${s}${p}.w $Rd, $imm",
3953 (t2MVNi rGPR:$Rd, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachd32872f2011-09-14 21:24:41 +00003954def : t2InstAlias<"mvn${s}${p} $Rd, $Rm",
3955 (t2MVNr rGPR:$Rd, rGPR:$Rm, pred:$p, cc_out:$s)>;
3956def : t2InstAlias<"mvn${s}${p} $Rd, $ShiftedRm",
3957 (t2MVNs rGPR:$Rd, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s)>;
Jim Grosbach0b692472011-09-14 23:16:41 +00003958
3959// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
3960// shift amount is zero (i.e., unspecified).
3961def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
3962 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>,
3963 Requires<[HasT2ExtractPack, IsThumb2]>;
3964def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
3965 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>,
3966 Requires<[HasT2ExtractPack, IsThumb2]>;
3967
Jim Grosbach57b21e42011-09-15 15:55:04 +00003968// PUSH/POP aliases for STM/LDM
3969def : t2InstAlias<"push${p}.w $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
3970def : t2InstAlias<"push${p} $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
3971def : t2InstAlias<"pop${p}.w $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
3972def : t2InstAlias<"pop${p} $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
3973
Jim Grosbach3c5d6e42011-11-09 23:44:23 +00003974// STMDB/STMDB_UPD aliases w/ the optional .w suffix
3975def : t2InstAlias<"stmdb${p}.w $Rn, $regs",
3976 (t2STMDB GPR:$Rn, pred:$p, reglist:$regs)>;
3977def : t2InstAlias<"stmdb${p}.w $Rn!, $regs",
3978 (t2STMDB_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
3979
Jim Grosbach88484c02011-10-27 17:33:59 +00003980// LDMDB/LDMDB_UPD aliases w/ the optional .w suffix
3981def : t2InstAlias<"ldmdb${p}.w $Rn, $regs",
3982 (t2LDMDB GPR:$Rn, pred:$p, reglist:$regs)>;
3983def : t2InstAlias<"ldmdb${p}.w $Rn!, $regs",
3984 (t2LDMDB_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
3985
Jim Grosbach689b86e2011-09-15 19:46:13 +00003986// Alias for REV/REV16/REVSH without the ".w" optional width specifier.
Jim Grosbach1b69a122011-09-15 18:13:30 +00003987def : t2InstAlias<"rev${p} $Rd, $Rm", (t2REV rGPR:$Rd, rGPR:$Rm, pred:$p)>;
Jim Grosbach689b86e2011-09-15 19:46:13 +00003988def : t2InstAlias<"rev16${p} $Rd, $Rm", (t2REV16 rGPR:$Rd, rGPR:$Rm, pred:$p)>;
3989def : t2InstAlias<"revsh${p} $Rd, $Rm", (t2REVSH rGPR:$Rd, rGPR:$Rm, pred:$p)>;
Jim Grosbach191d33f2011-09-15 20:54:14 +00003990
3991
3992// Alias for RSB without the ".w" optional width specifier, and with optional
3993// implied destination register.
3994def : t2InstAlias<"rsb${s}${p} $Rd, $Rn, $imm",
3995 (t2RSBri rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3996def : t2InstAlias<"rsb${s}${p} $Rdn, $imm",
3997 (t2RSBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3998def : t2InstAlias<"rsb${s}${p} $Rdn, $Rm",
3999 (t2RSBrr rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4000def : t2InstAlias<"rsb${s}${p} $Rdn, $ShiftedRm",
4001 (t2RSBrs rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$ShiftedRm, pred:$p,
4002 cc_out:$s)>;
Jim Grosbachb105b992011-09-16 18:32:30 +00004003
4004// SSAT/USAT optional shift operand.
4005def : t2InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
4006 (t2SSAT rGPR:$Rd, imm1_32:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
4007def : t2InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
4008 (t2USAT rGPR:$Rd, imm0_31:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
4009
Jim Grosbach8213c962011-09-16 20:50:13 +00004010// STM w/o the .w suffix.
4011def : t2InstAlias<"stm${p} $Rn, $regs",
4012 (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>;
Jim Grosbach642caea2011-09-16 21:06:12 +00004013
4014// Alias for STR, STRB, and STRH without the ".w" optional
4015// width specifier.
4016def : t2InstAlias<"str${p} $Rt, $addr",
4017 (t2STRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4018def : t2InstAlias<"strb${p} $Rt, $addr",
4019 (t2STRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4020def : t2InstAlias<"strh${p} $Rt, $addr",
4021 (t2STRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4022
4023def : t2InstAlias<"str${p} $Rt, $addr",
4024 (t2STRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4025def : t2InstAlias<"strb${p} $Rt, $addr",
4026 (t2STRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4027def : t2InstAlias<"strh${p} $Rt, $addr",
4028 (t2STRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach8a8d28b2011-09-19 17:56:37 +00004029
4030// Extend instruction optional rotate operand.
4031def : t2InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
4032 (t2SXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4033def : t2InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
4034 (t2SXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4035def : t2InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
4036 (t2SXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00004037
Jim Grosbach326efe52011-09-19 20:29:33 +00004038def : t2InstAlias<"sxtb${p} $Rd, $Rm",
4039 (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4040def : t2InstAlias<"sxtb16${p} $Rd, $Rm",
4041 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4042def : t2InstAlias<"sxth${p} $Rd, $Rm",
4043 (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00004044def : t2InstAlias<"sxtb${p}.w $Rd, $Rm",
4045 (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4046def : t2InstAlias<"sxth${p}.w $Rd, $Rm",
4047 (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach326efe52011-09-19 20:29:33 +00004048
Jim Grosbach50f1c372011-09-20 00:46:54 +00004049def : t2InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
4050 (t2UXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4051def : t2InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
4052 (t2UXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4053def : t2InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
4054 (t2UXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4055def : t2InstAlias<"uxtb${p} $Rd, $Rm",
4056 (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4057def : t2InstAlias<"uxtb16${p} $Rd, $Rm",
4058 (t2UXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4059def : t2InstAlias<"uxth${p} $Rd, $Rm",
4060 (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4061
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00004062def : t2InstAlias<"uxtb${p}.w $Rd, $Rm",
4063 (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4064def : t2InstAlias<"uxth${p}.w $Rd, $Rm",
4065 (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4066
Jim Grosbach326efe52011-09-19 20:29:33 +00004067// Extend instruction w/o the ".w" optional width specifier.
Jim Grosbach50f1c372011-09-20 00:46:54 +00004068def : t2InstAlias<"uxtb${p} $Rd, $Rm$rot",
4069 (t2UXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4070def : t2InstAlias<"uxtb16${p} $Rd, $Rm$rot",
4071 (t2UXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4072def : t2InstAlias<"uxth${p} $Rd, $Rm$rot",
4073 (t2UXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4074
Jim Grosbach326efe52011-09-19 20:29:33 +00004075def : t2InstAlias<"sxtb${p} $Rd, $Rm$rot",
4076 (t2SXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4077def : t2InstAlias<"sxtb16${p} $Rd, $Rm$rot",
4078 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4079def : t2InstAlias<"sxth${p} $Rd, $Rm$rot",
4080 (t2SXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
Jim Grosbach89a63372011-10-28 22:36:30 +00004081
4082
4083// "mov Rd, t2_so_imm_not" can be handled via "mvn" in assembly, just like
4084// for isel.
4085def : t2InstAlias<"mov${p} $Rd, $imm",
4086 (t2MVNi rGPR:$Rd, t2_so_imm_not:$imm, pred:$p, zero_reg)>;
Jim Grosbach7f1ec952011-11-15 19:55:16 +00004087
4088
4089// Wide 'mul' encoding can be specified with only two operands.
4090def : t2InstAlias<"mul${p} $Rn, $Rm",
Jim Grosbachcf9814d2011-12-06 05:03:45 +00004091 (t2MUL rGPR:$Rn, rGPR:$Rm, rGPR:$Rn, pred:$p)>;