blob: 02a0ed624dca56dac9af9157551e169644b9d9ad [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
20#include "ARMRegisterInfo.h"
21#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
23#include "llvm/CallingConv.h"
24#include "llvm/Constants.h"
Evan Cheng27707472007-03-16 08:43:56 +000025#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000026#include "llvm/Intrinsics.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/GlobalValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000028#include "llvm/CodeGen/MachineBasicBlock.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000034#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000035#include "llvm/ADT/VectorExtras.h"
Evan Chengb01fad62007-03-12 23:30:29 +000036#include "llvm/Support/MathExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037using namespace llvm;
38
39ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
40 : TargetLowering(TM), ARMPCLabelIndex(0) {
41 Subtarget = &TM.getSubtarget<ARMSubtarget>();
42
Evan Chengb1df8f22007-04-27 08:15:43 +000043 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +000044 // Uses VFP for Thumb libfuncs if available.
45 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
46 // Single-precision floating-point arithmetic.
47 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
48 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
49 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
50 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +000051
Evan Chengb1df8f22007-04-27 08:15:43 +000052 // Double-precision floating-point arithmetic.
53 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
54 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
55 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
56 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +000057
Evan Chengb1df8f22007-04-27 08:15:43 +000058 // Single-precision comparisons.
59 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
60 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
61 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
62 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
63 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
64 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
65 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
66 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +000067
Evan Chengb1df8f22007-04-27 08:15:43 +000068 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
69 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
70 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
71 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
72 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
73 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
74 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
75 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +000076
Evan Chengb1df8f22007-04-27 08:15:43 +000077 // Double-precision comparisons.
78 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
79 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
80 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
81 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
82 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
83 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
84 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
85 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +000086
Evan Chengb1df8f22007-04-27 08:15:43 +000087 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
88 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
89 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
90 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
91 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
92 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
93 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
94 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +000095
Evan Chengb1df8f22007-04-27 08:15:43 +000096 // Floating-point to integer conversions.
97 // i64 conversions are done via library routines even when generating VFP
98 // instructions, so use the same ones.
99 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
100 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
101 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
102 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000103
Evan Chengb1df8f22007-04-27 08:15:43 +0000104 // Conversions between floating types.
105 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
106 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
107
108 // Integer to floating-point conversions.
109 // i64 conversions are done via library routines even when generating VFP
110 // instructions, so use the same ones.
111 // FIXME: There appears to be some naming inconsistency in ARM libgcc: e.g.
112 // __floatunsidf vs. __floatunssidfvfp.
113 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
114 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
115 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
116 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
117 }
Evan Chenga8e29892007-01-19 07:51:42 +0000118 }
119
120 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
Evan Chengb6ab2542007-01-31 08:40:13 +0000121 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000122 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
123 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Chris Lattnerddf89562008-01-17 19:59:44 +0000124
125 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000126 }
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000127 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000128
129 // ARM does not have f32 extending load.
Evan Cheng03294662008-10-14 21:26:46 +0000130 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000131
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000132 // ARM does not have i1 sign extending load.
Evan Cheng03294662008-10-14 21:26:46 +0000133 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000134
Evan Chenga8e29892007-01-19 07:51:42 +0000135 // ARM supports all 4 flavors of integer indexed load / store.
136 for (unsigned im = (unsigned)ISD::PRE_INC;
137 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
138 setIndexedLoadAction(im, MVT::i1, Legal);
139 setIndexedLoadAction(im, MVT::i8, Legal);
140 setIndexedLoadAction(im, MVT::i16, Legal);
141 setIndexedLoadAction(im, MVT::i32, Legal);
142 setIndexedStoreAction(im, MVT::i1, Legal);
143 setIndexedStoreAction(im, MVT::i8, Legal);
144 setIndexedStoreAction(im, MVT::i16, Legal);
145 setIndexedStoreAction(im, MVT::i32, Legal);
146 }
147
148 // i64 operation support.
149 if (Subtarget->isThumb()) {
150 setOperationAction(ISD::MUL, MVT::i64, Expand);
151 setOperationAction(ISD::MULHU, MVT::i32, Expand);
152 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000153 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
154 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000155 } else {
Dan Gohman525178c2007-10-08 18:33:35 +0000156 setOperationAction(ISD::MUL, MVT::i64, Expand);
157 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000158 if (!Subtarget->hasV6Ops())
Dan Gohman525178c2007-10-08 18:33:35 +0000159 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000160 }
161 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
162 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
163 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
164 setOperationAction(ISD::SRL, MVT::i64, Custom);
165 setOperationAction(ISD::SRA, MVT::i64, Custom);
166
167 // ARM does not have ROTL.
168 setOperationAction(ISD::ROTL, MVT::i32, Expand);
169 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
170 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Evan Chengb0636152007-02-01 23:34:03 +0000171 if (!Subtarget->hasV5TOps() || Subtarget->isThumb())
Evan Chenga8e29892007-01-19 07:51:42 +0000172 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
173
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000174 // Only ARMv6 has BSWAP.
175 if (!Subtarget->hasV6Ops())
Chris Lattner1719e132007-03-20 02:25:53 +0000176 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000177
Evan Chenga8e29892007-01-19 07:51:42 +0000178 // These are expanded into libcalls.
179 setOperationAction(ISD::SDIV, MVT::i32, Expand);
180 setOperationAction(ISD::UDIV, MVT::i32, Expand);
181 setOperationAction(ISD::SREM, MVT::i32, Expand);
182 setOperationAction(ISD::UREM, MVT::i32, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000183 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
184 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000185
186 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000187 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000188 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000189
190 setOperationAction(ISD::RET, MVT::Other, Custom);
191 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
192 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000193 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000194 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000195
Evan Chenga8e29892007-01-19 07:51:42 +0000196 // Use the default implementation.
Nate Begeman48a65512008-02-04 21:44:06 +0000197 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000198 setOperationAction(ISD::VAARG , MVT::Other, Expand);
199 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
200 setOperationAction(ISD::VAEND , MVT::Other, Expand);
201 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
202 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
203 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000204 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000205
206 if (!Subtarget->hasV6Ops()) {
207 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
208 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
209 }
210 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
211
Evan Chengb6ab2542007-01-31 08:40:13 +0000212 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb())
Evan Chengc7c77292008-11-04 19:57:48 +0000213 // Turn f64->i64 into FMRRD, i64 -> f64 to FMDRR iff target supports vfp2.
Evan Chenga8e29892007-01-19 07:51:42 +0000214 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000215
216 // We want to custom lower some of our intrinsics.
217 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
218
Evan Chenga8e29892007-01-19 07:51:42 +0000219 setOperationAction(ISD::SETCC , MVT::i32, Expand);
220 setOperationAction(ISD::SETCC , MVT::f32, Expand);
221 setOperationAction(ISD::SETCC , MVT::f64, Expand);
222 setOperationAction(ISD::SELECT , MVT::i32, Expand);
223 setOperationAction(ISD::SELECT , MVT::f32, Expand);
224 setOperationAction(ISD::SELECT , MVT::f64, Expand);
225 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
226 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
227 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
228
229 setOperationAction(ISD::BRCOND , MVT::Other, Expand);
230 setOperationAction(ISD::BR_CC , MVT::i32, Custom);
231 setOperationAction(ISD::BR_CC , MVT::f32, Custom);
232 setOperationAction(ISD::BR_CC , MVT::f64, Custom);
233 setOperationAction(ISD::BR_JT , MVT::Other, Custom);
234
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000235 // We don't support sin/cos/fmod/copysign/pow
Evan Chenga8e29892007-01-19 07:51:42 +0000236 setOperationAction(ISD::FSIN , MVT::f64, Expand);
237 setOperationAction(ISD::FSIN , MVT::f32, Expand);
238 setOperationAction(ISD::FCOS , MVT::f32, Expand);
239 setOperationAction(ISD::FCOS , MVT::f64, Expand);
240 setOperationAction(ISD::FREM , MVT::f64, Expand);
241 setOperationAction(ISD::FREM , MVT::f32, Expand);
Evan Cheng110cf482008-04-01 01:50:16 +0000242 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) {
243 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
244 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
245 }
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000246 setOperationAction(ISD::FPOW , MVT::f64, Expand);
247 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000248
249 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
Evan Cheng110cf482008-04-01 01:50:16 +0000250 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb()) {
251 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
252 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
253 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
254 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
255 }
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000257 // We have target-specific dag combine patterns for the following nodes:
258 // ARMISD::FMRRD - No need to call setTargetDAGCombine
259
Evan Chenga8e29892007-01-19 07:51:42 +0000260 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000261 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000262 setIfCvtBlockSizeLimit(Subtarget->isThumb() ? 0 : 10);
Evan Cheng97e604e2007-06-19 23:55:02 +0000263 setIfCvtDupBlockSizeLimit(Subtarget->isThumb() ? 0 : 2);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000264
265 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Evan Chenga8e29892007-01-19 07:51:42 +0000266}
267
268
269const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
270 switch (Opcode) {
271 default: return 0;
272 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000273 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
274 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000275 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000276 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
277 case ARMISD::tCALL: return "ARMISD::tCALL";
278 case ARMISD::BRCOND: return "ARMISD::BRCOND";
279 case ARMISD::BR_JT: return "ARMISD::BR_JT";
280 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
281 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
282 case ARMISD::CMP: return "ARMISD::CMP";
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000283 case ARMISD::CMPNZ: return "ARMISD::CMPNZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000284 case ARMISD::CMPFP: return "ARMISD::CMPFP";
285 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
286 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
287 case ARMISD::CMOV: return "ARMISD::CMOV";
288 case ARMISD::CNEG: return "ARMISD::CNEG";
289
290 case ARMISD::FTOSI: return "ARMISD::FTOSI";
291 case ARMISD::FTOUI: return "ARMISD::FTOUI";
292 case ARMISD::SITOF: return "ARMISD::SITOF";
293 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000294
295 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
296 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
297 case ARMISD::RRX: return "ARMISD::RRX";
298
299 case ARMISD::FMRRD: return "ARMISD::FMRRD";
300 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000301
302 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Evan Chenga8e29892007-01-19 07:51:42 +0000303 }
304}
305
306//===----------------------------------------------------------------------===//
307// Lowering Code
308//===----------------------------------------------------------------------===//
309
310
311/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
312static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
313 switch (CC) {
314 default: assert(0 && "Unknown condition code!");
315 case ISD::SETNE: return ARMCC::NE;
316 case ISD::SETEQ: return ARMCC::EQ;
317 case ISD::SETGT: return ARMCC::GT;
318 case ISD::SETGE: return ARMCC::GE;
319 case ISD::SETLT: return ARMCC::LT;
320 case ISD::SETLE: return ARMCC::LE;
321 case ISD::SETUGT: return ARMCC::HI;
322 case ISD::SETUGE: return ARMCC::HS;
323 case ISD::SETULT: return ARMCC::LO;
324 case ISD::SETULE: return ARMCC::LS;
325 }
326}
327
328/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC. It
329/// returns true if the operands should be inverted to form the proper
330/// comparison.
331static bool FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
332 ARMCC::CondCodes &CondCode2) {
333 bool Invert = false;
334 CondCode2 = ARMCC::AL;
335 switch (CC) {
336 default: assert(0 && "Unknown FP condition!");
337 case ISD::SETEQ:
338 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
339 case ISD::SETGT:
340 case ISD::SETOGT: CondCode = ARMCC::GT; break;
341 case ISD::SETGE:
342 case ISD::SETOGE: CondCode = ARMCC::GE; break;
343 case ISD::SETOLT: CondCode = ARMCC::MI; break;
344 case ISD::SETOLE: CondCode = ARMCC::GT; Invert = true; break;
345 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
346 case ISD::SETO: CondCode = ARMCC::VC; break;
347 case ISD::SETUO: CondCode = ARMCC::VS; break;
348 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
349 case ISD::SETUGT: CondCode = ARMCC::HI; break;
350 case ISD::SETUGE: CondCode = ARMCC::PL; break;
351 case ISD::SETLT:
352 case ISD::SETULT: CondCode = ARMCC::LT; break;
353 case ISD::SETLE:
354 case ISD::SETULE: CondCode = ARMCC::LE; break;
355 case ISD::SETNE:
356 case ISD::SETUNE: CondCode = ARMCC::NE; break;
357 }
358 return Invert;
359}
360
361static void
Duncan Sands83ec4b62008-06-06 12:08:01 +0000362HowToPassArgument(MVT ObjectVT, unsigned NumGPRs,
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000363 unsigned StackOffset, unsigned &NeededGPRs,
364 unsigned &NeededStackSize, unsigned &GPRPad,
Duncan Sands276dcbd2008-03-21 09:14:45 +0000365 unsigned &StackPad, ISD::ArgFlagsTy Flags) {
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000366 NeededStackSize = 0;
367 NeededGPRs = 0;
368 StackPad = 0;
369 GPRPad = 0;
Duncan Sands276dcbd2008-03-21 09:14:45 +0000370 unsigned align = Flags.getOrigAlign();
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000371 GPRPad = NumGPRs % ((align + 3)/4);
372 StackPad = StackOffset % align;
373 unsigned firstGPR = NumGPRs + GPRPad;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000374 switch (ObjectVT.getSimpleVT()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000375 default: assert(0 && "Unhandled argument type!");
376 case MVT::i32:
377 case MVT::f32:
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000378 if (firstGPR < 4)
379 NeededGPRs = 1;
Evan Chenga8e29892007-01-19 07:51:42 +0000380 else
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000381 NeededStackSize = 4;
Evan Chenga8e29892007-01-19 07:51:42 +0000382 break;
383 case MVT::i64:
384 case MVT::f64:
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000385 if (firstGPR < 3)
386 NeededGPRs = 2;
387 else if (firstGPR == 3) {
388 NeededGPRs = 1;
389 NeededStackSize = 4;
Evan Chenga8e29892007-01-19 07:51:42 +0000390 } else
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000391 NeededStackSize = 8;
Evan Chenga8e29892007-01-19 07:51:42 +0000392 }
393}
394
Evan Chengfc403422007-02-03 08:53:01 +0000395/// LowerCALL - Lowering a ISD::CALL node into a callseq_start <-
396/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
397/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +0000398SDValue ARMTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) {
Dan Gohman095cc292008-09-13 01:54:27 +0000399 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
400 MVT RetVT = TheCall->getRetValType(0);
401 SDValue Chain = TheCall->getChain();
402 unsigned CallConv = TheCall->getCallingConv();
Evan Chenga8e29892007-01-19 07:51:42 +0000403 assert((CallConv == CallingConv::C ||
Evan Chenga8e29892007-01-19 07:51:42 +0000404 CallConv == CallingConv::Fast) && "unknown calling convention");
Dan Gohman095cc292008-09-13 01:54:27 +0000405 SDValue Callee = TheCall->getCallee();
406 unsigned NumOps = TheCall->getNumArgs();
Evan Chenga8e29892007-01-19 07:51:42 +0000407 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
408 unsigned NumGPRs = 0; // GPRs used for parameter passing.
409
410 // Count how many bytes are to be pushed on the stack.
411 unsigned NumBytes = 0;
412
413 // Add up all the space actually used.
414 for (unsigned i = 0; i < NumOps; ++i) {
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000415 unsigned ObjSize;
416 unsigned ObjGPRs;
417 unsigned StackPad;
418 unsigned GPRPad;
Dan Gohman095cc292008-09-13 01:54:27 +0000419 MVT ObjectVT = TheCall->getArg(i).getValueType();
420 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000421 HowToPassArgument(ObjectVT, NumGPRs, NumBytes, ObjGPRs, ObjSize,
422 GPRPad, StackPad, Flags);
423 NumBytes += ObjSize + StackPad;
424 NumGPRs += ObjGPRs + GPRPad;
Evan Chenga8e29892007-01-19 07:51:42 +0000425 }
426
427 // Adjust the stack pointer for the new arguments...
428 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000429 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000430
Dan Gohman475871a2008-07-27 21:46:04 +0000431 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000432
433 static const unsigned GPRArgRegs[] = {
434 ARM::R0, ARM::R1, ARM::R2, ARM::R3
435 };
436
437 NumGPRs = 0;
Dan Gohman475871a2008-07-27 21:46:04 +0000438 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
439 std::vector<SDValue> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000440 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +0000441 SDValue Arg = TheCall->getArg(i);
442 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000443 MVT ArgVT = Arg.getValueType();
Evan Chenga8e29892007-01-19 07:51:42 +0000444
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000445 unsigned ObjSize;
446 unsigned ObjGPRs;
447 unsigned GPRPad;
448 unsigned StackPad;
449 HowToPassArgument(ArgVT, NumGPRs, ArgOffset, ObjGPRs,
450 ObjSize, GPRPad, StackPad, Flags);
451 NumGPRs += GPRPad;
452 ArgOffset += StackPad;
Evan Chenga8e29892007-01-19 07:51:42 +0000453 if (ObjGPRs > 0) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000454 switch (ArgVT.getSimpleVT()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000455 default: assert(0 && "Unexpected ValueType for argument!");
456 case MVT::i32:
457 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs], Arg));
458 break;
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000459 case MVT::f32:
Evan Chenga8e29892007-01-19 07:51:42 +0000460 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs],
461 DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Arg)));
462 break;
463 case MVT::i64: {
Dan Gohman475871a2008-07-27 21:46:04 +0000464 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Arg,
Evan Chenga8e29892007-01-19 07:51:42 +0000465 DAG.getConstant(0, getPointerTy()));
Dan Gohman475871a2008-07-27 21:46:04 +0000466 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Arg,
Evan Chenga8e29892007-01-19 07:51:42 +0000467 DAG.getConstant(1, getPointerTy()));
468 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs], Lo));
469 if (ObjGPRs == 2)
470 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs+1], Hi));
471 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000472 SDValue PtrOff= DAG.getConstant(ArgOffset, StackPtr.getValueType());
Evan Chenga8e29892007-01-19 07:51:42 +0000473 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
474 MemOpChains.push_back(DAG.getStore(Chain, Hi, PtrOff, NULL, 0));
475 }
476 break;
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000477 }
Evan Chenga8e29892007-01-19 07:51:42 +0000478 case MVT::f64: {
Dan Gohman475871a2008-07-27 21:46:04 +0000479 SDValue Cvt = DAG.getNode(ARMISD::FMRRD,
Evan Chenga8e29892007-01-19 07:51:42 +0000480 DAG.getVTList(MVT::i32, MVT::i32),
481 &Arg, 1);
482 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs], Cvt));
483 if (ObjGPRs == 2)
484 RegsToPass.push_back(std::make_pair(GPRArgRegs[NumGPRs+1],
485 Cvt.getValue(1)));
486 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000487 SDValue PtrOff= DAG.getConstant(ArgOffset, StackPtr.getValueType());
Evan Chenga8e29892007-01-19 07:51:42 +0000488 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
489 MemOpChains.push_back(DAG.getStore(Chain, Cvt.getValue(1), PtrOff,
490 NULL, 0));
491 }
492 break;
493 }
494 }
495 } else {
496 assert(ObjSize != 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000497 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Evan Chenga8e29892007-01-19 07:51:42 +0000498 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
499 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
500 }
501
502 NumGPRs += ObjGPRs;
503 ArgOffset += ObjSize;
504 }
505
506 if (!MemOpChains.empty())
507 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
508 &MemOpChains[0], MemOpChains.size());
509
510 // Build a sequence of copy-to-reg nodes chained together with token chain
511 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000512 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000513 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
514 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
515 InFlag);
516 InFlag = Chain.getValue(1);
517 }
518
Bill Wendling056292f2008-09-16 21:48:12 +0000519 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
520 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
521 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +0000522 bool isDirect = false;
523 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +0000524 bool isLocalARMFunc = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000525 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
526 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +0000527 isDirect = true;
Reid Spencer5cbf9852007-01-30 20:08:39 +0000528 bool isExt = (GV->isDeclaration() || GV->hasWeakLinkage() ||
Evan Chenga8e29892007-01-19 07:51:42 +0000529 GV->hasLinkOnceLinkage());
Evan Cheng970a4192007-01-19 19:28:01 +0000530 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000531 getTargetMachine().getRelocationModel() != Reloc::Static;
532 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +0000533 // ARM call to a local ARM function is predicable.
534 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +0000535 // tBX takes a register source operand.
536 if (isARMFunc && Subtarget->isThumb() && !Subtarget->hasV5TOps()) {
537 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
538 ARMCP::CPStub, 4);
Dan Gohman475871a2008-07-27 21:46:04 +0000539 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 2);
Evan Chengc60e76d2007-01-30 20:37:08 +0000540 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
541 Callee = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000542 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Evan Chengc60e76d2007-01-30 20:37:08 +0000543 Callee = DAG.getNode(ARMISD::PIC_ADD, getPointerTy(), Callee, PICLabel);
544 } else
545 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +0000546 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000547 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +0000548 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000549 getTargetMachine().getRelocationModel() != Reloc::Static;
550 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +0000551 // tBX takes a register source operand.
552 const char *Sym = S->getSymbol();
553 if (isARMFunc && Subtarget->isThumb() && !Subtarget->hasV5TOps()) {
554 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(Sym, ARMPCLabelIndex,
555 ARMCP::CPStub, 4);
Dan Gohman475871a2008-07-27 21:46:04 +0000556 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 2);
Evan Chengc60e76d2007-01-30 20:37:08 +0000557 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
558 Callee = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000559 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Evan Chengc60e76d2007-01-30 20:37:08 +0000560 Callee = DAG.getNode(ARMISD::PIC_ADD, getPointerTy(), Callee, PICLabel);
561 } else
Bill Wendling056292f2008-09-16 21:48:12 +0000562 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000563 }
564
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000565 // FIXME: handle tail calls differently.
566 unsigned CallOpc;
567 if (Subtarget->isThumb()) {
568 if (!Subtarget->hasV5TOps() && (!isDirect || isARMFunc))
569 CallOpc = ARMISD::CALL_NOLINK;
570 else
571 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
572 } else {
573 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +0000574 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
575 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000576 }
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000577 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb()) {
578 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000579 Chain = DAG.getCopyToReg(Chain, ARM::LR,
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000580 DAG.getNode(ISD::UNDEF, MVT::i32), InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000581 InFlag = Chain.getValue(1);
582 }
583
Dan Gohman475871a2008-07-27 21:46:04 +0000584 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +0000585 Ops.push_back(Chain);
586 Ops.push_back(Callee);
587
588 // Add argument registers to the end of the list so that they are known live
589 // into the call.
590 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
591 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
592 RegsToPass[i].second.getValueType()));
593
Gabor Greifba36cb52008-08-28 21:40:38 +0000594 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +0000595 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +0000596 // Returns a chain and a flag for retval copy to use.
597 Chain = DAG.getNode(CallOpc, DAG.getVTList(MVT::Other, MVT::Flag),
598 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +0000599 InFlag = Chain.getValue(1);
600
Chris Lattnere563bbc2008-10-11 22:08:30 +0000601 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
602 DAG.getIntPtrConstant(0, true), InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000603 if (RetVT != MVT::Other)
604 InFlag = Chain.getValue(1);
605
Dan Gohman475871a2008-07-27 21:46:04 +0000606 std::vector<SDValue> ResultVals;
Evan Chenga8e29892007-01-19 07:51:42 +0000607
608 // If the call has results, copy the values out of the ret val registers.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000609 switch (RetVT.getSimpleVT()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000610 default: assert(0 && "Unexpected ret value!");
611 case MVT::Other:
612 break;
613 case MVT::i32:
614 Chain = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag).getValue(1);
615 ResultVals.push_back(Chain.getValue(0));
Dan Gohman095cc292008-09-13 01:54:27 +0000616 if (TheCall->getNumRetVals() > 1 &&
617 TheCall->getRetValType(1) == MVT::i32) {
Evan Chenga8e29892007-01-19 07:51:42 +0000618 // Returns a i64 value.
619 Chain = DAG.getCopyFromReg(Chain, ARM::R1, MVT::i32,
620 Chain.getValue(2)).getValue(1);
621 ResultVals.push_back(Chain.getValue(0));
Evan Chenga8e29892007-01-19 07:51:42 +0000622 }
Evan Chenga8e29892007-01-19 07:51:42 +0000623 break;
624 case MVT::f32:
625 Chain = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag).getValue(1);
626 ResultVals.push_back(DAG.getNode(ISD::BIT_CONVERT, MVT::f32,
627 Chain.getValue(0)));
Evan Chenga8e29892007-01-19 07:51:42 +0000628 break;
629 case MVT::f64: {
Dan Gohman475871a2008-07-27 21:46:04 +0000630 SDValue Lo = DAG.getCopyFromReg(Chain, ARM::R0, MVT::i32, InFlag);
631 SDValue Hi = DAG.getCopyFromReg(Lo, ARM::R1, MVT::i32, Lo.getValue(2));
Evan Chenga8e29892007-01-19 07:51:42 +0000632 ResultVals.push_back(DAG.getNode(ARMISD::FMDRR, MVT::f64, Lo, Hi));
Evan Chenga8e29892007-01-19 07:51:42 +0000633 break;
634 }
635 }
636
Evan Chenga8e29892007-01-19 07:51:42 +0000637 if (ResultVals.empty())
638 return Chain;
639
640 ResultVals.push_back(Chain);
Dan Gohman475871a2008-07-27 21:46:04 +0000641 SDValue Res = DAG.getMergeValues(&ResultVals[0], ResultVals.size());
Gabor Greif99a6cb92008-08-26 22:36:50 +0000642 return Res.getValue(Op.getResNo());
Evan Chenga8e29892007-01-19 07:51:42 +0000643}
644
Dan Gohman475871a2008-07-27 21:46:04 +0000645static SDValue LowerRET(SDValue Op, SelectionDAG &DAG) {
646 SDValue Copy;
647 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000648 switch(Op.getNumOperands()) {
649 default:
650 assert(0 && "Do not know how to return this many arguments!");
651 abort();
652 case 1: {
Dan Gohman475871a2008-07-27 21:46:04 +0000653 SDValue LR = DAG.getRegister(ARM::LR, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000654 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Chain);
655 }
656 case 3:
657 Op = Op.getOperand(1);
658 if (Op.getValueType() == MVT::f32) {
659 Op = DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Op);
660 } else if (Op.getValueType() == MVT::f64) {
Chris Lattner65a33232007-10-18 06:17:07 +0000661 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
662 // available.
663 Op = DAG.getNode(ARMISD::FMRRD, DAG.getVTList(MVT::i32, MVT::i32), &Op,1);
Dan Gohman475871a2008-07-27 21:46:04 +0000664 SDValue Sign = DAG.getConstant(0, MVT::i32);
Chris Lattner65a33232007-10-18 06:17:07 +0000665 return DAG.getNode(ISD::RET, MVT::Other, Chain, Op, Sign,
666 Op.getValue(1), Sign);
Evan Chenga8e29892007-01-19 07:51:42 +0000667 }
Dan Gohman475871a2008-07-27 21:46:04 +0000668 Copy = DAG.getCopyToReg(Chain, ARM::R0, Op, SDValue());
Chris Lattner84bc5422007-12-31 04:13:23 +0000669 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
670 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R0);
Evan Chenga8e29892007-01-19 07:51:42 +0000671 break;
672 case 5:
Dan Gohman475871a2008-07-27 21:46:04 +0000673 Copy = DAG.getCopyToReg(Chain, ARM::R1, Op.getOperand(3), SDValue());
Evan Chenga8e29892007-01-19 07:51:42 +0000674 Copy = DAG.getCopyToReg(Copy, ARM::R0, Op.getOperand(1), Copy.getValue(1));
675 // If we haven't noted the R0+R1 are live out, do so now.
Chris Lattner84bc5422007-12-31 04:13:23 +0000676 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
677 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R0);
678 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R1);
Evan Chenga8e29892007-01-19 07:51:42 +0000679 }
680 break;
Chris Lattner78d60452008-07-11 20:53:00 +0000681 case 9: // i128 -> 4 regs
Dan Gohman475871a2008-07-27 21:46:04 +0000682 Copy = DAG.getCopyToReg(Chain, ARM::R3, Op.getOperand(7), SDValue());
Chris Lattner78d60452008-07-11 20:53:00 +0000683 Copy = DAG.getCopyToReg(Copy , ARM::R2, Op.getOperand(5), Copy.getValue(1));
684 Copy = DAG.getCopyToReg(Copy , ARM::R1, Op.getOperand(3), Copy.getValue(1));
685 Copy = DAG.getCopyToReg(Copy , ARM::R0, Op.getOperand(1), Copy.getValue(1));
686 // If we haven't noted the R0+R1 are live out, do so now.
687 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
688 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R0);
689 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R1);
690 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R2);
691 DAG.getMachineFunction().getRegInfo().addLiveOut(ARM::R3);
692 }
693 break;
694
Evan Chenga8e29892007-01-19 07:51:42 +0000695 }
696
697 //We must use RET_FLAG instead of BRIND because BRIND doesn't have a flag
698 return DAG.getNode(ARMISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
699}
700
Bill Wendling056292f2008-09-16 21:48:12 +0000701// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
702// their target countpart wrapped in the ARMISD::Wrapper node. Suppose N is
703// one of the above mentioned nodes. It has to be wrapped because otherwise
704// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
705// be used to form addressing mode. These wrapped nodes will be selected
706// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +0000707static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000708 MVT PtrVT = Op.getValueType();
Evan Chenga8e29892007-01-19 07:51:42 +0000709 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000710 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +0000711 if (CP->isMachineConstantPoolEntry())
712 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
713 CP->getAlignment());
714 else
715 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
716 CP->getAlignment());
717 return DAG.getNode(ARMISD::Wrapper, MVT::i32, Res);
718}
719
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000720// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +0000721SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000722ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
723 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000724 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000725 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
726 ARMConstantPoolValue *CPV =
727 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
728 PCAdj, "tlsgd", true);
Dan Gohman475871a2008-07-27 21:46:04 +0000729 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 2);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000730 Argument = DAG.getNode(ARMISD::Wrapper, MVT::i32, Argument);
731 Argument = DAG.getLoad(PtrVT, DAG.getEntryNode(), Argument, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +0000732 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000733
Dan Gohman475871a2008-07-27 21:46:04 +0000734 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000735 Argument = DAG.getNode(ARMISD::PIC_ADD, PtrVT, Argument, PICLabel);
736
737 // call __tls_get_addr.
738 ArgListTy Args;
739 ArgListEntry Entry;
740 Entry.Node = Argument;
741 Entry.Ty = (const Type *) Type::Int32Ty;
742 Args.push_back(Entry);
Dan Gohman475871a2008-07-27 21:46:04 +0000743 std::pair<SDValue, SDValue> CallResult =
Dale Johannesen86098bd2008-09-26 19:31:26 +0000744 LowerCallTo(Chain, (const Type *) Type::Int32Ty, false, false, false, false,
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000745 CallingConv::C, false,
Bill Wendling056292f2008-09-16 21:48:12 +0000746 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000747 return CallResult.first;
748}
749
750// Lower ISD::GlobalTLSAddress using the "initial exec" or
751// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +0000752SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000753ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
754 SelectionDAG &DAG) {
755 GlobalValue *GV = GA->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +0000756 SDValue Offset;
757 SDValue Chain = DAG.getEntryNode();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000758 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000759 // Get the Thread Pointer
Dan Gohman475871a2008-07-27 21:46:04 +0000760 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000761
762 if (GV->isDeclaration()){
763 // initial exec model
764 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
765 ARMConstantPoolValue *CPV =
766 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
767 PCAdj, "gottpoff", true);
768 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 2);
769 Offset = DAG.getNode(ARMISD::Wrapper, MVT::i32, Offset);
770 Offset = DAG.getLoad(PtrVT, Chain, Offset, NULL, 0);
771 Chain = Offset.getValue(1);
772
Dan Gohman475871a2008-07-27 21:46:04 +0000773 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000774 Offset = DAG.getNode(ARMISD::PIC_ADD, PtrVT, Offset, PICLabel);
775
776 Offset = DAG.getLoad(PtrVT, Chain, Offset, NULL, 0);
777 } else {
778 // local exec model
779 ARMConstantPoolValue *CPV =
780 new ARMConstantPoolValue(GV, ARMCP::CPValue, "tpoff");
781 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 2);
782 Offset = DAG.getNode(ARMISD::Wrapper, MVT::i32, Offset);
783 Offset = DAG.getLoad(PtrVT, Chain, Offset, NULL, 0);
784 }
785
786 // The address of the thread local variable is the add of the thread
787 // pointer with the offset of the variable.
788 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
789}
790
Dan Gohman475871a2008-07-27 21:46:04 +0000791SDValue
792ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000793 // TODO: implement the "local dynamic" model
794 assert(Subtarget->isTargetELF() &&
795 "TLS not implemented for non-ELF targets");
796 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
797 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
798 // otherwise use the "Local Exec" TLS Model
799 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
800 return LowerToTLSGeneralDynamicModel(GA, DAG);
801 else
802 return LowerToTLSExecModels(GA, DAG);
803}
804
Dan Gohman475871a2008-07-27 21:46:04 +0000805SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000806 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000807 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000808 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
809 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
810 if (RelocM == Reloc::PIC_) {
Lauro Ramos Venancio5d3d44a2007-05-14 23:20:21 +0000811 bool UseGOTOFF = GV->hasInternalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000812 ARMConstantPoolValue *CPV =
813 new ARMConstantPoolValue(GV, ARMCP::CPValue, UseGOTOFF ? "GOTOFF":"GOT");
Dan Gohman475871a2008-07-27 21:46:04 +0000814 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 2);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000815 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
Dan Gohman475871a2008-07-27 21:46:04 +0000816 SDValue Result = DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0);
817 SDValue Chain = Result.getValue(1);
818 SDValue GOT = DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, PtrVT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000819 Result = DAG.getNode(ISD::ADD, PtrVT, Result, GOT);
820 if (!UseGOTOFF)
821 Result = DAG.getLoad(PtrVT, Chain, Result, NULL, 0);
822 return Result;
823 } else {
Dan Gohman475871a2008-07-27 21:46:04 +0000824 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 2);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000825 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
826 return DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0);
827 }
828}
829
Evan Chenga8e29892007-01-19 07:51:42 +0000830/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol
Evan Cheng97c9bb52007-05-04 00:26:58 +0000831/// even in non-static mode.
832static bool GVIsIndirectSymbol(GlobalValue *GV, Reloc::Model RelocM) {
Evan Chengae94e592008-12-05 01:06:39 +0000833 // If symbol visibility is hidden, the extra load is not needed if
834 // the symbol is definitely defined in the current translation unit.
835 bool isDecl = GV->isDeclaration() && !GV->hasNotBeenReadFromBitcode();
836 if (GV->hasHiddenVisibility() && (!isDecl && !GV->hasCommonLinkage()))
837 return false;
838 return RelocM != Reloc::Static && (isDecl || GV->mayBeOverridden());
Evan Chenga8e29892007-01-19 07:51:42 +0000839}
840
Dan Gohman475871a2008-07-27 21:46:04 +0000841SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000842 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000843 MVT PtrVT = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +0000844 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
845 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng97c9bb52007-05-04 00:26:58 +0000846 bool IsIndirect = GVIsIndirectSymbol(GV, RelocM);
Dan Gohman475871a2008-07-27 21:46:04 +0000847 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +0000848 if (RelocM == Reloc::Static)
849 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 2);
850 else {
851 unsigned PCAdj = (RelocM != Reloc::PIC_)
852 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Chengc60e76d2007-01-30 20:37:08 +0000853 ARMCP::ARMCPKind Kind = IsIndirect ? ARMCP::CPNonLazyPtr
854 : ARMCP::CPValue;
Evan Chenga8e29892007-01-19 07:51:42 +0000855 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
Evan Chengc60e76d2007-01-30 20:37:08 +0000856 Kind, PCAdj);
Evan Chenga8e29892007-01-19 07:51:42 +0000857 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 2);
858 }
859 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
860
Dan Gohman475871a2008-07-27 21:46:04 +0000861 SDValue Result = DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0);
862 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +0000863
864 if (RelocM == Reloc::PIC_) {
Dan Gohman475871a2008-07-27 21:46:04 +0000865 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000866 Result = DAG.getNode(ARMISD::PIC_ADD, PtrVT, Result, PICLabel);
867 }
868 if (IsIndirect)
869 Result = DAG.getLoad(PtrVT, Chain, Result, NULL, 0);
870
871 return Result;
872}
873
Dan Gohman475871a2008-07-27 21:46:04 +0000874SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000875 SelectionDAG &DAG){
876 assert(Subtarget->isTargetELF() &&
877 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Duncan Sands83ec4b62008-06-06 12:08:01 +0000878 MVT PtrVT = getPointerTy();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000879 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
880 ARMConstantPoolValue *CPV = new ARMConstantPoolValue("_GLOBAL_OFFSET_TABLE_",
881 ARMPCLabelIndex,
882 ARMCP::CPValue, PCAdj);
Dan Gohman475871a2008-07-27 21:46:04 +0000883 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 2);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000884 CPAddr = DAG.getNode(ARMISD::Wrapper, MVT::i32, CPAddr);
Dan Gohman475871a2008-07-27 21:46:04 +0000885 SDValue Result = DAG.getLoad(PtrVT, DAG.getEntryNode(), CPAddr, NULL, 0);
886 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000887 return DAG.getNode(ARMISD::PIC_ADD, PtrVT, Result, PICLabel);
888}
889
Dan Gohman475871a2008-07-27 21:46:04 +0000890static SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000891 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000892 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000893 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +0000894 default: return SDValue(); // Don't custom lower most intrinsics.
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000895 case Intrinsic::arm_thread_pointer:
896 return DAG.getNode(ARMISD::THREAD_POINTER, PtrVT);
897 }
898}
899
Dan Gohman475871a2008-07-27 21:46:04 +0000900static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +0000901 unsigned VarArgsFrameIndex) {
902 // vastart just stores the address of the VarArgsFrameIndex slot into the
903 // memory location argument.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000904 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +0000905 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +0000906 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
907 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000908}
909
Dan Gohman475871a2008-07-27 21:46:04 +0000910static SDValue LowerFORMAL_ARGUMENT(SDValue Op, SelectionDAG &DAG,
Nate Begemanbf1caa92008-02-12 22:54:40 +0000911 unsigned ArgNo, unsigned &NumGPRs,
912 unsigned &ArgOffset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000913 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000914 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000915 SDValue Root = Op.getOperand(0);
Chris Lattner84bc5422007-12-31 04:13:23 +0000916 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000917
918 static const unsigned GPRArgRegs[] = {
919 ARM::R0, ARM::R1, ARM::R2, ARM::R3
920 };
921
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000922 unsigned ObjSize;
923 unsigned ObjGPRs;
924 unsigned GPRPad;
925 unsigned StackPad;
Duncan Sands276dcbd2008-03-21 09:14:45 +0000926 ISD::ArgFlagsTy Flags =
927 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo + 3))->getArgFlags();
Lauro Ramos Venancio876eaf12007-02-13 14:07:13 +0000928 HowToPassArgument(ObjectVT, NumGPRs, ArgOffset, ObjGPRs,
929 ObjSize, GPRPad, StackPad, Flags);
930 NumGPRs += GPRPad;
931 ArgOffset += StackPad;
Evan Chenga8e29892007-01-19 07:51:42 +0000932
Dan Gohman475871a2008-07-27 21:46:04 +0000933 SDValue ArgValue;
Evan Chenga8e29892007-01-19 07:51:42 +0000934 if (ObjGPRs == 1) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000935 unsigned VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
936 RegInfo.addLiveIn(GPRArgRegs[NumGPRs], VReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000937 ArgValue = DAG.getCopyFromReg(Root, VReg, MVT::i32);
938 if (ObjectVT == MVT::f32)
939 ArgValue = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, ArgValue);
940 } else if (ObjGPRs == 2) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000941 unsigned VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
942 RegInfo.addLiveIn(GPRArgRegs[NumGPRs], VReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000943 ArgValue = DAG.getCopyFromReg(Root, VReg, MVT::i32);
944
Chris Lattner84bc5422007-12-31 04:13:23 +0000945 VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
946 RegInfo.addLiveIn(GPRArgRegs[NumGPRs+1], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +0000947 SDValue ArgValue2 = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000948
Chris Lattner27a6c732007-11-24 07:07:01 +0000949 assert(ObjectVT != MVT::i64 && "i64 should already be lowered");
950 ArgValue = DAG.getNode(ARMISD::FMDRR, MVT::f64, ArgValue, ArgValue2);
Evan Chenga8e29892007-01-19 07:51:42 +0000951 }
952 NumGPRs += ObjGPRs;
953
954 if (ObjSize) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +0000955 MachineFrameInfo *MFI = MF.getFrameInfo();
956 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +0000957 SDValue FIN = DAG.getFrameIndex(FI, MVT::i32);
Chris Lattner9f72d1a2008-02-13 07:35:30 +0000958 if (ObjGPRs == 0)
959 ArgValue = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
960 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000961 SDValue ArgValue2 = DAG.getLoad(MVT::i32, Root, FIN, NULL, 0);
Chris Lattner9f72d1a2008-02-13 07:35:30 +0000962 assert(ObjectVT != MVT::i64 && "i64 should already be lowered");
963 ArgValue = DAG.getNode(ARMISD::FMDRR, MVT::f64, ArgValue, ArgValue2);
Evan Chenga8e29892007-01-19 07:51:42 +0000964 }
965
966 ArgOffset += ObjSize; // Move on to the next argument.
967 }
968
969 return ArgValue;
970}
971
Dan Gohman475871a2008-07-27 21:46:04 +0000972SDValue
973ARMTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) {
974 std::vector<SDValue> ArgValues;
975 SDValue Root = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000976 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
977 unsigned NumGPRs = 0; // GPRs used for parameter passing.
Evan Chenga8e29892007-01-19 07:51:42 +0000978
Gabor Greifba36cb52008-08-28 21:40:38 +0000979 unsigned NumArgs = Op.getNode()->getNumValues()-1;
Evan Chenga8e29892007-01-19 07:51:42 +0000980 for (unsigned ArgNo = 0; ArgNo < NumArgs; ++ArgNo)
Nate Begemanbf1caa92008-02-12 22:54:40 +0000981 ArgValues.push_back(LowerFORMAL_ARGUMENT(Op, DAG, ArgNo,
Evan Chenga8e29892007-01-19 07:51:42 +0000982 NumGPRs, ArgOffset));
983
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000984 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000985 if (isVarArg) {
986 static const unsigned GPRArgRegs[] = {
987 ARM::R0, ARM::R1, ARM::R2, ARM::R3
988 };
989
990 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +0000991 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000992 MachineFrameInfo *MFI = MF.getFrameInfo();
993 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +0000994 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
995 unsigned VARegSize = (4 - NumGPRs) * 4;
996 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Evan Chenga8e29892007-01-19 07:51:42 +0000997 if (VARegSaveSize) {
998 // If this function is vararg, store any remaining integer argument regs
999 // to their spots on the stack so that they may be loaded by deferencing
1000 // the result of va_next.
1001 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001002 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
1003 VARegSaveSize - VARegSize);
Dan Gohman475871a2008-07-27 21:46:04 +00001004 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001005
Dan Gohman475871a2008-07-27 21:46:04 +00001006 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001007 for (; NumGPRs < 4; ++NumGPRs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001008 unsigned VReg = RegInfo.createVirtualRegister(&ARM::GPRRegClass);
1009 RegInfo.addLiveIn(GPRArgRegs[NumGPRs], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +00001010 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::i32);
1011 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001012 MemOps.push_back(Store);
1013 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1014 DAG.getConstant(4, getPointerTy()));
1015 }
1016 if (!MemOps.empty())
1017 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1018 &MemOps[0], MemOps.size());
1019 } else
1020 // This will point to the next argument passed via stack.
1021 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1022 }
1023
1024 ArgValues.push_back(Root);
1025
1026 // Return the new list of results.
Duncan Sandsaaffa052008-12-01 11:41:29 +00001027 return DAG.getNode(ISD::MERGE_VALUES, Op.getNode()->getVTList(),
1028 &ArgValues[0], ArgValues.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001029}
1030
1031/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001032static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001033 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001034 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001035 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001036 // Maybe this has already been legalized into the constant pool?
1037 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001038 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001039 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1040 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001041 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001042 }
1043 }
1044 return false;
1045}
1046
Evan Cheng9a2ef952007-02-02 01:53:26 +00001047static bool isLegalCmpImmediate(unsigned C, bool isThumb) {
Evan Chenga8e29892007-01-19 07:51:42 +00001048 return ( isThumb && (C & ~255U) == 0) ||
1049 (!isThumb && ARM_AM::getSOImmVal(C) != -1);
1050}
1051
1052/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1053/// the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001054static SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
1055 SDValue &ARMCC, SelectionDAG &DAG, bool isThumb) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001056 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001057 unsigned C = RHSC->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001058 if (!isLegalCmpImmediate(C, isThumb)) {
1059 // Constant does not fit, try adjusting it by one?
1060 switch (CC) {
1061 default: break;
1062 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001063 case ISD::SETGE:
Evan Chenga8e29892007-01-19 07:51:42 +00001064 if (isLegalCmpImmediate(C-1, isThumb)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001065 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
1066 RHS = DAG.getConstant(C-1, MVT::i32);
1067 }
1068 break;
1069 case ISD::SETULT:
1070 case ISD::SETUGE:
1071 if (C > 0 && isLegalCmpImmediate(C-1, isThumb)) {
1072 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Evan Chenga8e29892007-01-19 07:51:42 +00001073 RHS = DAG.getConstant(C-1, MVT::i32);
1074 }
1075 break;
1076 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001077 case ISD::SETGT:
Evan Chenga8e29892007-01-19 07:51:42 +00001078 if (isLegalCmpImmediate(C+1, isThumb)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001079 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
1080 RHS = DAG.getConstant(C+1, MVT::i32);
1081 }
1082 break;
1083 case ISD::SETULE:
1084 case ISD::SETUGT:
1085 if (C < 0xffffffff && isLegalCmpImmediate(C+1, isThumb)) {
1086 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Evan Chenga8e29892007-01-19 07:51:42 +00001087 RHS = DAG.getConstant(C+1, MVT::i32);
1088 }
1089 break;
1090 }
1091 }
1092 }
1093
1094 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001095 ARMISD::NodeType CompareType;
1096 switch (CondCode) {
1097 default:
1098 CompareType = ARMISD::CMP;
1099 break;
1100 case ARMCC::EQ:
1101 case ARMCC::NE:
1102 case ARMCC::MI:
1103 case ARMCC::PL:
1104 // Uses only N and Z Flags
1105 CompareType = ARMISD::CMPNZ;
1106 break;
1107 }
Evan Chenga8e29892007-01-19 07:51:42 +00001108 ARMCC = DAG.getConstant(CondCode, MVT::i32);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001109 return DAG.getNode(CompareType, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001110}
1111
1112/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001113static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG) {
1114 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001115 if (!isFloatingPointZero(RHS))
1116 Cmp = DAG.getNode(ARMISD::CMPFP, MVT::Flag, LHS, RHS);
1117 else
1118 Cmp = DAG.getNode(ARMISD::CMPFPw0, MVT::Flag, LHS);
1119 return DAG.getNode(ARMISD::FMSTAT, MVT::Flag, Cmp);
1120}
1121
Dan Gohman475871a2008-07-27 21:46:04 +00001122static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00001123 const ARMSubtarget *ST) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001124 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001125 SDValue LHS = Op.getOperand(0);
1126 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001127 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001128 SDValue TrueVal = Op.getOperand(2);
1129 SDValue FalseVal = Op.getOperand(3);
Evan Chenga8e29892007-01-19 07:51:42 +00001130
1131 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001132 SDValue ARMCC;
1133 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1134 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb());
Evan Cheng0e1d3792007-07-05 07:18:20 +00001135 return DAG.getNode(ARMISD::CMOV, VT, FalseVal, TrueVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001136 }
1137
1138 ARMCC::CondCodes CondCode, CondCode2;
1139 if (FPCCToARMCC(CC, CondCode, CondCode2))
1140 std::swap(TrueVal, FalseVal);
1141
Dan Gohman475871a2008-07-27 21:46:04 +00001142 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1143 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1144 SDValue Cmp = getVFPCmp(LHS, RHS, DAG);
1145 SDValue Result = DAG.getNode(ARMISD::CMOV, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001146 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001147 if (CondCode2 != ARMCC::AL) {
Dan Gohman475871a2008-07-27 21:46:04 +00001148 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001149 // FIXME: Needs another CMP because flag can have but one use.
Dan Gohman475871a2008-07-27 21:46:04 +00001150 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG);
Evan Cheng0e1d3792007-07-05 07:18:20 +00001151 Result = DAG.getNode(ARMISD::CMOV, VT, Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001152 }
1153 return Result;
1154}
1155
Dan Gohman475871a2008-07-27 21:46:04 +00001156static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00001157 const ARMSubtarget *ST) {
Dan Gohman475871a2008-07-27 21:46:04 +00001158 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001159 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001160 SDValue LHS = Op.getOperand(2);
1161 SDValue RHS = Op.getOperand(3);
1162 SDValue Dest = Op.getOperand(4);
Evan Chenga8e29892007-01-19 07:51:42 +00001163
1164 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001165 SDValue ARMCC;
1166 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1167 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb());
Evan Cheng0e1d3792007-07-05 07:18:20 +00001168 return DAG.getNode(ARMISD::BRCOND, MVT::Other, Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001169 }
1170
1171 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
1172 ARMCC::CondCodes CondCode, CondCode2;
1173 if (FPCCToARMCC(CC, CondCode, CondCode2))
1174 // Swap the LHS/RHS of the comparison if needed.
1175 std::swap(LHS, RHS);
1176
Dan Gohman475871a2008-07-27 21:46:04 +00001177 SDValue Cmp = getVFPCmp(LHS, RHS, DAG);
1178 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1179 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001180 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001181 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
1182 SDValue Res = DAG.getNode(ARMISD::BRCOND, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001183 if (CondCode2 != ARMCC::AL) {
1184 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001185 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Evan Cheng0e1d3792007-07-05 07:18:20 +00001186 Res = DAG.getNode(ARMISD::BRCOND, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001187 }
1188 return Res;
1189}
1190
Dan Gohman475871a2008-07-27 21:46:04 +00001191SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1192 SDValue Chain = Op.getOperand(0);
1193 SDValue Table = Op.getOperand(1);
1194 SDValue Index = Op.getOperand(2);
Evan Chenga8e29892007-01-19 07:51:42 +00001195
Duncan Sands83ec4b62008-06-06 12:08:01 +00001196 MVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001197 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1198 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Dan Gohman475871a2008-07-27 21:46:04 +00001199 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
1200 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Evan Chenga8e29892007-01-19 07:51:42 +00001201 Table = DAG.getNode(ARMISD::WrapperJT, MVT::i32, JTI, UId);
1202 Index = DAG.getNode(ISD::MUL, PTy, Index, DAG.getConstant(4, PTy));
Dan Gohman475871a2008-07-27 21:46:04 +00001203 SDValue Addr = DAG.getNode(ISD::ADD, PTy, Index, Table);
Evan Chenga8e29892007-01-19 07:51:42 +00001204 bool isPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001205 Addr = DAG.getLoad(isPIC ? (MVT)MVT::i32 : PTy,
Evan Chenge2446c62007-06-26 18:31:22 +00001206 Chain, Addr, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001207 Chain = Addr.getValue(1);
1208 if (isPIC)
1209 Addr = DAG.getNode(ISD::ADD, PTy, Addr, Table);
1210 return DAG.getNode(ARMISD::BR_JT, MVT::Other, Chain, Addr, JTI, UId);
1211}
1212
Dan Gohman475871a2008-07-27 21:46:04 +00001213static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001214 unsigned Opc =
1215 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
1216 Op = DAG.getNode(Opc, MVT::f32, Op.getOperand(0));
1217 return DAG.getNode(ISD::BIT_CONVERT, MVT::i32, Op);
1218}
1219
Dan Gohman475871a2008-07-27 21:46:04 +00001220static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001221 MVT VT = Op.getValueType();
Evan Chenga8e29892007-01-19 07:51:42 +00001222 unsigned Opc =
1223 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1224
1225 Op = DAG.getNode(ISD::BIT_CONVERT, MVT::f32, Op.getOperand(0));
1226 return DAG.getNode(Opc, VT, Op);
1227}
1228
Dan Gohman475871a2008-07-27 21:46:04 +00001229static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001230 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001231 SDValue Tmp0 = Op.getOperand(0);
1232 SDValue Tmp1 = Op.getOperand(1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001233 MVT VT = Op.getValueType();
1234 MVT SrcVT = Tmp1.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001235 SDValue AbsVal = DAG.getNode(ISD::FABS, VT, Tmp0);
1236 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG);
1237 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1238 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng0e1d3792007-07-05 07:18:20 +00001239 return DAG.getNode(ARMISD::CNEG, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001240}
1241
Dan Gohman475871a2008-07-27 21:46:04 +00001242SDValue
Dan Gohman707e0182008-04-12 04:36:06 +00001243ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001244 SDValue Chain,
1245 SDValue Dst, SDValue Src,
1246 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001247 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001248 const Value *DstSV, uint64_t DstSVOff,
1249 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00001250 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00001251 // This requires 4-byte alignment.
1252 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00001253 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001254 // This requires the copy size to be a constant, preferrably
1255 // within a subtarget-specific limit.
1256 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
1257 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00001258 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001259 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001260 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00001261 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001262
1263 unsigned BytesLeft = SizeVal & 3;
1264 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001265 unsigned EmittedNumMemOps = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001266 MVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001267 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00001268 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00001269 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00001270 SDValue TFOps[MAX_LOADS_IN_LDM];
1271 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00001272 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001273
Evan Cheng4102eb52007-10-22 22:11:27 +00001274 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
1275 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001276 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00001277 while (EmittedNumMemOps < NumMemOps) {
1278 for (i = 0;
1279 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001280 Loads[i] = DAG.getLoad(VT, Chain,
Dan Gohman707e0182008-04-12 04:36:06 +00001281 DAG.getNode(ISD::ADD, MVT::i32, Src,
Evan Cheng4102eb52007-10-22 22:11:27 +00001282 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001283 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001284 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001285 SrcOff += VTSize;
1286 }
Evan Cheng4102eb52007-10-22 22:11:27 +00001287 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001288
Evan Cheng4102eb52007-10-22 22:11:27 +00001289 for (i = 0;
1290 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
1291 TFOps[i] = DAG.getStore(Chain, Loads[i],
Dan Gohman707e0182008-04-12 04:36:06 +00001292 DAG.getNode(ISD::ADD, MVT::i32, Dst,
Evan Cheng4102eb52007-10-22 22:11:27 +00001293 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001294 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001295 DstOff += VTSize;
1296 }
Evan Cheng4102eb52007-10-22 22:11:27 +00001297 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i);
1298
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001299 EmittedNumMemOps += i;
1300 }
1301
Evan Cheng4102eb52007-10-22 22:11:27 +00001302 if (BytesLeft == 0)
1303 return Chain;
1304
1305 // Issue loads / stores for the trailing (1 - 3) bytes.
1306 unsigned BytesLeftSave = BytesLeft;
1307 i = 0;
1308 while (BytesLeft) {
1309 if (BytesLeft >= 2) {
1310 VT = MVT::i16;
1311 VTSize = 2;
1312 } else {
1313 VT = MVT::i8;
1314 VTSize = 1;
1315 }
1316
1317 Loads[i] = DAG.getLoad(VT, Chain,
Dan Gohman707e0182008-04-12 04:36:06 +00001318 DAG.getNode(ISD::ADD, MVT::i32, Src,
Evan Cheng4102eb52007-10-22 22:11:27 +00001319 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001320 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001321 TFOps[i] = Loads[i].getValue(1);
1322 ++i;
1323 SrcOff += VTSize;
1324 BytesLeft -= VTSize;
1325 }
1326 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i);
1327
1328 i = 0;
1329 BytesLeft = BytesLeftSave;
1330 while (BytesLeft) {
1331 if (BytesLeft >= 2) {
1332 VT = MVT::i16;
1333 VTSize = 2;
1334 } else {
1335 VT = MVT::i8;
1336 VTSize = 1;
1337 }
1338
1339 TFOps[i] = DAG.getStore(Chain, Loads[i],
Dan Gohman707e0182008-04-12 04:36:06 +00001340 DAG.getNode(ISD::ADD, MVT::i32, Dst,
Evan Cheng4102eb52007-10-22 22:11:27 +00001341 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001342 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001343 ++i;
1344 DstOff += VTSize;
1345 BytesLeft -= VTSize;
1346 }
1347 return DAG.getNode(ISD::TokenFactor, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001348}
1349
Duncan Sands1607f052008-12-01 11:39:25 +00001350static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00001351 SDValue Op = N->getOperand(0);
Evan Chengc7c77292008-11-04 19:57:48 +00001352 if (N->getValueType(0) == MVT::f64) {
1353 // Turn i64->f64 into FMDRR.
1354 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op,
1355 DAG.getConstant(0, MVT::i32));
1356 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op,
1357 DAG.getConstant(1, MVT::i32));
Duncan Sands1607f052008-12-01 11:39:25 +00001358 return DAG.getNode(ARMISD::FMDRR, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00001359 }
1360
1361 // Turn f64->i64 into FMRRD.
Dan Gohman475871a2008-07-27 21:46:04 +00001362 SDValue Cvt = DAG.getNode(ARMISD::FMRRD, DAG.getVTList(MVT::i32, MVT::i32),
Evan Chengc7c77292008-11-04 19:57:48 +00001363 &Op, 1);
Chris Lattner27a6c732007-11-24 07:07:01 +00001364
1365 // Merge the pieces into a single i64 value.
Duncan Sands1607f052008-12-01 11:39:25 +00001366 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00001367}
1368
Duncan Sands1607f052008-12-01 11:39:25 +00001369static SDValue ExpandSRx(SDNode *N, SelectionDAG &DAG, const ARMSubtarget *ST) {
Chris Lattner27a6c732007-11-24 07:07:01 +00001370 assert(N->getValueType(0) == MVT::i64 &&
1371 (N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
1372 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00001373
Chris Lattner27a6c732007-11-24 07:07:01 +00001374 // We only lower SRA, SRL of 1 here, all others use generic lowering.
1375 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001376 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00001377 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00001378
1379 // If we are in thumb mode, we don't have RRX.
Duncan Sands1607f052008-12-01 11:39:25 +00001380 if (ST->isThumb()) return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00001381
1382 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Dan Gohman475871a2008-07-27 21:46:04 +00001383 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, N->getOperand(0),
Chris Lattner27a6c732007-11-24 07:07:01 +00001384 DAG.getConstant(0, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00001385 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, N->getOperand(0),
Chris Lattner27a6c732007-11-24 07:07:01 +00001386 DAG.getConstant(1, MVT::i32));
1387
1388 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
1389 // captures the result into a carry flag.
1390 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
1391 Hi = DAG.getNode(Opc, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
1392
1393 // The low part is an ARMISD::RRX operand, which shifts the carry in.
1394 Lo = DAG.getNode(ARMISD::RRX, MVT::i32, Lo, Hi.getValue(1));
1395
1396 // Merge the pieces into a single i64 value.
Duncan Sands1607f052008-12-01 11:39:25 +00001397 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00001398}
1399
1400
Dan Gohman475871a2008-07-27 21:46:04 +00001401SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001402 switch (Op.getOpcode()) {
1403 default: assert(0 && "Don't know how to custom lower this!"); abort();
1404 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001405 case ISD::GlobalAddress:
1406 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
1407 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001408 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00001409 case ISD::CALL: return LowerCALL(Op, DAG);
1410 case ISD::RET: return LowerRET(Op, DAG);
1411 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, Subtarget);
1412 case ISD::BR_CC: return LowerBR_CC(Op, DAG, Subtarget);
1413 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
1414 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
1415 case ISD::SINT_TO_FP:
1416 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
1417 case ISD::FP_TO_SINT:
1418 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
1419 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +00001420 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00001421 case ISD::RETURNADDR: break;
1422 case ISD::FRAMEADDR: break;
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001423 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001424 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00001425 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +00001426 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00001427 case ISD::SRA: return ExpandSRx(Op.getNode(), DAG,Subtarget);
Evan Chenga8e29892007-01-19 07:51:42 +00001428 }
Dan Gohman475871a2008-07-27 21:46:04 +00001429 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001430}
1431
Chris Lattner27a6c732007-11-24 07:07:01 +00001432
Duncan Sands1607f052008-12-01 11:39:25 +00001433/// ReplaceNodeResults - Replace the results of node with an illegal result
1434/// type with new values built out of custom code.
1435///
1436void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
1437 SmallVectorImpl<SDValue>&Results,
1438 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00001439 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00001440 default:
1441 assert(0 && "Don't know how to custom expand this!");
1442 return;
1443 case ISD::BIT_CONVERT:
1444 Results.push_back(ExpandBIT_CONVERT(N, DAG));
1445 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00001446 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00001447 case ISD::SRA: {
1448 SDValue Res = ExpandSRx(N, DAG, Subtarget);
1449 if (Res.getNode())
1450 Results.push_back(Res);
1451 return;
1452 }
Chris Lattner27a6c732007-11-24 07:07:01 +00001453 }
1454}
1455
1456
Evan Chenga8e29892007-01-19 07:51:42 +00001457//===----------------------------------------------------------------------===//
1458// ARM Scheduler Hooks
1459//===----------------------------------------------------------------------===//
1460
1461MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00001462ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chenga8e29892007-01-19 07:51:42 +00001463 MachineBasicBlock *BB) {
1464 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1465 switch (MI->getOpcode()) {
1466 default: assert(false && "Unexpected instr type to insert");
1467 case ARM::tMOVCCr: {
1468 // To "insert" a SELECT_CC instruction, we actually have to insert the
1469 // diamond control-flow pattern. The incoming instruction knows the
1470 // destination vreg to set, the condition code register to branch on, the
1471 // true/false values to select between, and a branch opcode to use.
1472 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001473 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00001474 ++It;
1475
1476 // thisMBB:
1477 // ...
1478 // TrueVal = ...
1479 // cmpTY ccX, r1, r2
1480 // bCC copy1MBB
1481 // fallthrough --> copy0MBB
1482 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001483 MachineFunction *F = BB->getParent();
1484 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
1485 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Chenga8e29892007-01-19 07:51:42 +00001486 BuildMI(BB, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00001487 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001488 F->insert(It, copy0MBB);
1489 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00001490 // Update machine-CFG edges by first adding all successors of the current
1491 // block to the new block which will contain the Phi node for the select.
1492 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
1493 e = BB->succ_end(); i != e; ++i)
1494 sinkMBB->addSuccessor(*i);
1495 // Next, remove all successors of the current block, and add the true
1496 // and fallthrough blocks as its successors.
1497 while(!BB->succ_empty())
1498 BB->removeSuccessor(BB->succ_begin());
1499 BB->addSuccessor(copy0MBB);
1500 BB->addSuccessor(sinkMBB);
1501
1502 // copy0MBB:
1503 // %FalseValue = ...
1504 // # fallthrough to sinkMBB
1505 BB = copy0MBB;
1506
1507 // Update machine-CFG edges
1508 BB->addSuccessor(sinkMBB);
1509
1510 // sinkMBB:
1511 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1512 // ...
1513 BB = sinkMBB;
1514 BuildMI(BB, TII->get(ARM::PHI), MI->getOperand(0).getReg())
1515 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
1516 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
1517
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001518 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00001519 return BB;
1520 }
1521 }
1522}
1523
1524//===----------------------------------------------------------------------===//
1525// ARM Optimization Hooks
1526//===----------------------------------------------------------------------===//
1527
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001528/// PerformFMRRDCombine - Target-specific dag combine xforms for ARMISD::FMRRD.
Dan Gohman475871a2008-07-27 21:46:04 +00001529static SDValue PerformFMRRDCombine(SDNode *N,
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001530 TargetLowering::DAGCombinerInfo &DCI) {
1531 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00001532 SDValue InDouble = N->getOperand(0);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001533 if (InDouble.getOpcode() == ARMISD::FMDRR)
1534 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00001535 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001536}
1537
Dan Gohman475871a2008-07-27 21:46:04 +00001538SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001539 DAGCombinerInfo &DCI) const {
1540 switch (N->getOpcode()) {
1541 default: break;
1542 case ARMISD::FMRRD: return PerformFMRRDCombine(N, DCI);
1543 }
1544
Dan Gohman475871a2008-07-27 21:46:04 +00001545 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00001546}
1547
1548
Evan Chengb01fad62007-03-12 23:30:29 +00001549/// isLegalAddressImmediate - Return true if the integer value can be used
1550/// as the offset of the target addressing mode for load / store of the
1551/// given type.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001552static bool isLegalAddressImmediate(int64_t V, MVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00001553 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00001554 if (V == 0)
1555 return true;
1556
Evan Chengb01fad62007-03-12 23:30:29 +00001557 if (Subtarget->isThumb()) {
1558 if (V < 0)
1559 return false;
1560
1561 unsigned Scale = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001562 switch (VT.getSimpleVT()) {
Evan Chengb01fad62007-03-12 23:30:29 +00001563 default: return false;
1564 case MVT::i1:
1565 case MVT::i8:
1566 // Scale == 1;
1567 break;
1568 case MVT::i16:
1569 // Scale == 2;
1570 Scale = 2;
1571 break;
1572 case MVT::i32:
1573 // Scale == 4;
1574 Scale = 4;
1575 break;
1576 }
1577
1578 if ((V & (Scale - 1)) != 0)
1579 return false;
1580 V /= Scale;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001581 return V == (V & ((1LL << 5) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001582 }
1583
1584 if (V < 0)
1585 V = - V;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001586 switch (VT.getSimpleVT()) {
Evan Chengb01fad62007-03-12 23:30:29 +00001587 default: return false;
1588 case MVT::i1:
1589 case MVT::i8:
1590 case MVT::i32:
1591 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001592 return V == (V & ((1LL << 12) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001593 case MVT::i16:
1594 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001595 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001596 case MVT::f32:
1597 case MVT::f64:
1598 if (!Subtarget->hasVFP2())
1599 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00001600 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00001601 return false;
1602 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001603 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00001604 }
Evan Chenga8e29892007-01-19 07:51:42 +00001605}
1606
Chris Lattner37caf8c2007-04-09 23:33:39 +00001607/// isLegalAddressingMode - Return true if the addressing mode represented
1608/// by AM is legal for this target, for a load/store of the specified type.
1609bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
1610 const Type *Ty) const {
Evan Chengd1b3da62008-07-25 00:55:17 +00001611 if (!isLegalAddressImmediate(AM.BaseOffs, getValueType(Ty, true), Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00001612 return false;
Chris Lattner37caf8c2007-04-09 23:33:39 +00001613
1614 // Can never fold addr of global into load/store.
1615 if (AM.BaseGV)
1616 return false;
1617
1618 switch (AM.Scale) {
1619 case 0: // no scale reg, must be "r+i" or "r", or "i".
1620 break;
1621 case 1:
1622 if (Subtarget->isThumb())
1623 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00001624 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00001625 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00001626 // ARM doesn't support any R+R*scale+imm addr modes.
1627 if (AM.BaseOffs)
1628 return false;
1629
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001630 int Scale = AM.Scale;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001631 switch (getValueType(Ty).getSimpleVT()) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00001632 default: return false;
1633 case MVT::i1:
1634 case MVT::i8:
1635 case MVT::i32:
1636 case MVT::i64:
1637 // This assumes i64 is legalized to a pair of i32. If not (i.e.
1638 // ldrd / strd are used, then its address mode is same as i16.
1639 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001640 if (Scale < 0) Scale = -Scale;
1641 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00001642 return true;
1643 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00001644 return isPowerOf2_32(Scale & ~1);
Chris Lattner37caf8c2007-04-09 23:33:39 +00001645 case MVT::i16:
1646 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00001647 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00001648 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00001649 return false;
1650
Chris Lattner37caf8c2007-04-09 23:33:39 +00001651 case MVT::isVoid:
1652 // Note, we allow "void" uses (basically, uses that aren't loads or
1653 // stores), because arm allows folding a scale into many arithmetic
1654 // operations. This should be made more precise and revisited later.
Chris Lattnerb2c594f2007-04-03 00:13:57 +00001655
Chris Lattner37caf8c2007-04-09 23:33:39 +00001656 // Allow r << imm, but the imm has to be a multiple of two.
1657 if (AM.Scale & 1) return false;
1658 return isPowerOf2_32(AM.Scale);
1659 }
1660 break;
Evan Chengb01fad62007-03-12 23:30:29 +00001661 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00001662 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00001663}
1664
Chris Lattner37caf8c2007-04-09 23:33:39 +00001665
Duncan Sands83ec4b62008-06-06 12:08:01 +00001666static bool getIndexedAddressParts(SDNode *Ptr, MVT VT,
Dan Gohman475871a2008-07-27 21:46:04 +00001667 bool isSEXTLoad, SDValue &Base,
1668 SDValue &Offset, bool &isInc,
Evan Chenga8e29892007-01-19 07:51:42 +00001669 SelectionDAG &DAG) {
1670 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
1671 return false;
1672
1673 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
1674 // AddressingMode 3
1675 Base = Ptr->getOperand(0);
1676 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001677 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001678 if (RHSC < 0 && RHSC > -256) {
1679 isInc = false;
1680 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
1681 return true;
1682 }
1683 }
1684 isInc = (Ptr->getOpcode() == ISD::ADD);
1685 Offset = Ptr->getOperand(1);
1686 return true;
1687 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
1688 // AddressingMode 2
1689 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001690 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001691 if (RHSC < 0 && RHSC > -0x1000) {
1692 isInc = false;
1693 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
1694 Base = Ptr->getOperand(0);
1695 return true;
1696 }
1697 }
1698
1699 if (Ptr->getOpcode() == ISD::ADD) {
1700 isInc = true;
1701 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
1702 if (ShOpcVal != ARM_AM::no_shift) {
1703 Base = Ptr->getOperand(1);
1704 Offset = Ptr->getOperand(0);
1705 } else {
1706 Base = Ptr->getOperand(0);
1707 Offset = Ptr->getOperand(1);
1708 }
1709 return true;
1710 }
1711
1712 isInc = (Ptr->getOpcode() == ISD::ADD);
1713 Base = Ptr->getOperand(0);
1714 Offset = Ptr->getOperand(1);
1715 return true;
1716 }
1717
1718 // FIXME: Use FLDM / FSTM to emulate indexed FP load / store.
1719 return false;
1720}
1721
1722/// getPreIndexedAddressParts - returns true by value, base pointer and
1723/// offset pointer and addressing mode by reference if the node's address
1724/// can be legally represented as pre-indexed load / store address.
1725bool
Dan Gohman475871a2008-07-27 21:46:04 +00001726ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1727 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00001728 ISD::MemIndexedMode &AM,
1729 SelectionDAG &DAG) {
1730 if (Subtarget->isThumb())
1731 return false;
1732
Duncan Sands83ec4b62008-06-06 12:08:01 +00001733 MVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00001734 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00001735 bool isSEXTLoad = false;
1736 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1737 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001738 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001739 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
1740 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
1741 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001742 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001743 } else
1744 return false;
1745
1746 bool isInc;
Gabor Greifba36cb52008-08-28 21:40:38 +00001747 bool isLegal = getIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00001748 isInc, DAG);
1749 if (isLegal) {
1750 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
1751 return true;
1752 }
1753 return false;
1754}
1755
1756/// getPostIndexedAddressParts - returns true by value, base pointer and
1757/// offset pointer and addressing mode by reference if this node can be
1758/// combined with a load / store to form a post-indexed load / store.
1759bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00001760 SDValue &Base,
1761 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00001762 ISD::MemIndexedMode &AM,
1763 SelectionDAG &DAG) {
1764 if (Subtarget->isThumb())
1765 return false;
1766
Duncan Sands83ec4b62008-06-06 12:08:01 +00001767 MVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00001768 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00001769 bool isSEXTLoad = false;
1770 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001771 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001772 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
1773 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001774 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00001775 } else
1776 return false;
1777
1778 bool isInc;
1779 bool isLegal = getIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
1780 isInc, DAG);
1781 if (isLegal) {
1782 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
1783 return true;
1784 }
1785 return false;
1786}
1787
Dan Gohman475871a2008-07-27 21:46:04 +00001788void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001789 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001790 APInt &KnownZero,
1791 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001792 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00001793 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001794 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001795 switch (Op.getOpcode()) {
1796 default: break;
1797 case ARMISD::CMOV: {
1798 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00001799 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00001800 if (KnownZero == 0 && KnownOne == 0) return;
1801
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001802 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00001803 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
1804 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00001805 KnownZero &= KnownZeroRHS;
1806 KnownOne &= KnownOneRHS;
1807 return;
1808 }
1809 }
1810}
1811
1812//===----------------------------------------------------------------------===//
1813// ARM Inline Assembly Support
1814//===----------------------------------------------------------------------===//
1815
1816/// getConstraintType - Given a constraint letter, return the type of
1817/// constraint it is for this target.
1818ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00001819ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
1820 if (Constraint.size() == 1) {
1821 switch (Constraint[0]) {
1822 default: break;
1823 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001824 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00001825 }
Evan Chenga8e29892007-01-19 07:51:42 +00001826 }
Chris Lattner4234f572007-03-25 02:14:49 +00001827 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00001828}
1829
1830std::pair<unsigned, const TargetRegisterClass*>
1831ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001832 MVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00001833 if (Constraint.size() == 1) {
1834 // GCC RS6000 Constraint Letters
1835 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001836 case 'l':
1837 // FIXME: in thumb mode, 'l' is only low-regs.
1838 // FALL THROUGH.
1839 case 'r':
1840 return std::make_pair(0U, ARM::GPRRegisterClass);
1841 case 'w':
1842 if (VT == MVT::f32)
1843 return std::make_pair(0U, ARM::SPRRegisterClass);
Evan Cheng0a7baa22007-04-04 00:06:07 +00001844 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001845 return std::make_pair(0U, ARM::DPRRegisterClass);
1846 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001847 }
1848 }
1849 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1850}
1851
1852std::vector<unsigned> ARMTargetLowering::
1853getRegClassForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001854 MVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00001855 if (Constraint.size() != 1)
1856 return std::vector<unsigned>();
1857
1858 switch (Constraint[0]) { // GCC ARM Constraint Letters
1859 default: break;
1860 case 'l':
1861 case 'r':
1862 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
1863 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
1864 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
1865 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00001866 case 'w':
1867 if (VT == MVT::f32)
1868 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
1869 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
1870 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
1871 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
1872 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
1873 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
1874 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
1875 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
1876 if (VT == MVT::f64)
1877 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
1878 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
1879 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
1880 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
1881 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001882 }
1883
1884 return std::vector<unsigned>();
1885}