Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 1 | //===---- ScheduleDAG.cpp - Implement the ScheduleDAG class ---------------===// |
Chris Lattner | d32b236 | 2005-08-18 18:45:24 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Chris Lattner | d32b236 | 2005-08-18 18:45:24 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 10 | // This implements a simple two pass scheduler. The first pass attempts to push |
| 11 | // backward any lengthy instructions and critical paths. The second pass packs |
| 12 | // instructions into semi-optimal time slots. |
Chris Lattner | d32b236 | 2005-08-18 18:45:24 +0000 | [diff] [blame] | 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
Dale Johannesen | e7e7d0d | 2007-07-13 17:13:54 +0000 | [diff] [blame] | 16 | #define DEBUG_TYPE "pre-RA-sched" |
Nate Begeman | e179584 | 2008-02-14 08:57:00 +0000 | [diff] [blame] | 17 | #include "llvm/Constants.h" |
Reid Spencer | e5530da | 2007-01-12 23:31:12 +0000 | [diff] [blame] | 18 | #include "llvm/Type.h" |
Chris Lattner | b0d21ef | 2006-03-08 04:25:59 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/ScheduleDAG.h" |
Chris Lattner | 5839bf2 | 2005-08-26 17:15:30 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineConstantPool.h" |
Chris Lattner | 4ccd406 | 2005-08-19 20:45:43 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineFunction.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Owen Anderson | 07000c6 | 2006-05-12 06:33:49 +0000 | [diff] [blame] | 23 | #include "llvm/Target/TargetData.h" |
Chris Lattner | 2d973e4 | 2005-08-18 20:07:59 +0000 | [diff] [blame] | 24 | #include "llvm/Target/TargetMachine.h" |
| 25 | #include "llvm/Target/TargetInstrInfo.h" |
Chris Lattner | 025c39b | 2005-08-26 20:54:47 +0000 | [diff] [blame] | 26 | #include "llvm/Target/TargetLowering.h" |
Evan Cheng | 643afa5 | 2008-02-28 07:40:24 +0000 | [diff] [blame] | 27 | #include "llvm/ADT/Statistic.h" |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 28 | #include "llvm/Support/CommandLine.h" |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 29 | #include "llvm/Support/Debug.h" |
Chris Lattner | 54a30b9 | 2006-03-20 01:51:46 +0000 | [diff] [blame] | 30 | #include "llvm/Support/MathExtras.h" |
Chris Lattner | d32b236 | 2005-08-18 18:45:24 +0000 | [diff] [blame] | 31 | using namespace llvm; |
| 32 | |
Evan Cheng | 643afa5 | 2008-02-28 07:40:24 +0000 | [diff] [blame] | 33 | STATISTIC(NumCommutes, "Number of instructions commuted"); |
| 34 | |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 35 | namespace { |
| 36 | static cl::opt<bool> |
| 37 | SchedLiveInCopies("schedule-livein-copies", |
| 38 | cl::desc("Schedule copies of livein registers"), |
| 39 | cl::init(false)); |
| 40 | } |
| 41 | |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 42 | ScheduleDAG::ScheduleDAG(SelectionDAG &dag, MachineBasicBlock *bb, |
| 43 | const TargetMachine &tm) |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 44 | : DAG(dag), BB(bb), TM(tm), MRI(BB->getParent()->getRegInfo()) { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 45 | TII = TM.getInstrInfo(); |
Evan Cheng | 6b2cf28 | 2008-01-30 19:35:32 +0000 | [diff] [blame] | 46 | MF = &DAG.getMachineFunction(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 47 | TRI = TM.getRegisterInfo(); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 48 | ConstPool = BB->getParent()->getConstantPool(); |
| 49 | } |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 50 | |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 51 | /// CheckForPhysRegDependency - Check if the dependency between def and use of |
| 52 | /// a specified operand is a physical register dependency. If so, returns the |
| 53 | /// register and the cost of copying the register. |
| 54 | static void CheckForPhysRegDependency(SDNode *Def, SDNode *Use, unsigned Op, |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 55 | const TargetRegisterInfo *TRI, |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 56 | const TargetInstrInfo *TII, |
| 57 | unsigned &PhysReg, int &Cost) { |
| 58 | if (Op != 2 || Use->getOpcode() != ISD::CopyToReg) |
| 59 | return; |
| 60 | |
| 61 | unsigned Reg = cast<RegisterSDNode>(Use->getOperand(1))->getReg(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 62 | if (TargetRegisterInfo::isVirtualRegister(Reg)) |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 63 | return; |
| 64 | |
| 65 | unsigned ResNo = Use->getOperand(2).ResNo; |
| 66 | if (Def->isTargetOpcode()) { |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 67 | const TargetInstrDesc &II = TII->get(Def->getTargetOpcode()); |
Chris Lattner | 349c495 | 2008-01-07 03:13:06 +0000 | [diff] [blame] | 68 | if (ResNo >= II.getNumDefs() && |
| 69 | II.ImplicitDefs[ResNo - II.getNumDefs()] == Reg) { |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 70 | PhysReg = Reg; |
| 71 | const TargetRegisterClass *RC = |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 72 | TRI->getPhysicalRegisterRegClass(Reg, Def->getValueType(ResNo)); |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 73 | Cost = RC->getCopyCost(); |
| 74 | } |
| 75 | } |
| 76 | } |
| 77 | |
| 78 | SUnit *ScheduleDAG::Clone(SUnit *Old) { |
| 79 | SUnit *SU = NewSUnit(Old->Node); |
Dan Gohman | 45f36ea | 2008-03-10 23:48:14 +0000 | [diff] [blame] | 80 | SU->FlaggedNodes = Old->FlaggedNodes; |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 81 | SU->InstanceNo = SUnitMap[Old->Node].size(); |
| 82 | SU->Latency = Old->Latency; |
| 83 | SU->isTwoAddress = Old->isTwoAddress; |
| 84 | SU->isCommutable = Old->isCommutable; |
Evan Cheng | 22a5299 | 2007-09-28 22:32:30 +0000 | [diff] [blame] | 85 | SU->hasPhysRegDefs = Old->hasPhysRegDefs; |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 86 | SUnitMap[Old->Node].push_back(SU); |
| 87 | return SU; |
| 88 | } |
| 89 | |
Evan Cheng | f10c973 | 2007-10-05 01:39:18 +0000 | [diff] [blame] | 90 | |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 91 | /// BuildSchedUnits - Build SUnits from the selection dag that we are input. |
| 92 | /// This SUnit graph is similar to the SelectionDAG, but represents flagged |
| 93 | /// together nodes with a single SUnit. |
| 94 | void ScheduleDAG::BuildSchedUnits() { |
| 95 | // Reserve entries in the vector for each of the SUnits we are creating. This |
| 96 | // ensure that reallocation of the vector won't happen, so SUnit*'s won't get |
| 97 | // invalidated. |
| 98 | SUnits.reserve(std::distance(DAG.allnodes_begin(), DAG.allnodes_end())); |
| 99 | |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 100 | for (SelectionDAG::allnodes_iterator NI = DAG.allnodes_begin(), |
| 101 | E = DAG.allnodes_end(); NI != E; ++NI) { |
| 102 | if (isPassiveNode(NI)) // Leaf node, e.g. a TargetImmediate. |
| 103 | continue; |
| 104 | |
| 105 | // If this node has already been processed, stop now. |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 106 | if (SUnitMap[NI].size()) continue; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 107 | |
| 108 | SUnit *NodeSUnit = NewSUnit(NI); |
| 109 | |
| 110 | // See if anything is flagged to this node, if so, add them to flagged |
| 111 | // nodes. Nodes can have at most one flag input and one flag output. Flags |
| 112 | // are required the be the last operand and result of a node. |
| 113 | |
| 114 | // Scan up, adding flagged preds to FlaggedNodes. |
| 115 | SDNode *N = NI; |
Evan Cheng | 3b97acd | 2006-08-07 22:12:12 +0000 | [diff] [blame] | 116 | if (N->getNumOperands() && |
| 117 | N->getOperand(N->getNumOperands()-1).getValueType() == MVT::Flag) { |
| 118 | do { |
| 119 | N = N->getOperand(N->getNumOperands()-1).Val; |
| 120 | NodeSUnit->FlaggedNodes.push_back(N); |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 121 | SUnitMap[N].push_back(NodeSUnit); |
Evan Cheng | 3b97acd | 2006-08-07 22:12:12 +0000 | [diff] [blame] | 122 | } while (N->getNumOperands() && |
| 123 | N->getOperand(N->getNumOperands()-1).getValueType()== MVT::Flag); |
| 124 | std::reverse(NodeSUnit->FlaggedNodes.begin(), |
| 125 | NodeSUnit->FlaggedNodes.end()); |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 126 | } |
| 127 | |
| 128 | // Scan down, adding this node and any flagged succs to FlaggedNodes if they |
| 129 | // have a user of the flag operand. |
| 130 | N = NI; |
| 131 | while (N->getValueType(N->getNumValues()-1) == MVT::Flag) { |
| 132 | SDOperand FlagVal(N, N->getNumValues()-1); |
| 133 | |
| 134 | // There are either zero or one users of the Flag result. |
| 135 | bool HasFlagUse = false; |
| 136 | for (SDNode::use_iterator UI = N->use_begin(), E = N->use_end(); |
| 137 | UI != E; ++UI) |
Evan Cheng | 917be68 | 2008-03-04 00:41:45 +0000 | [diff] [blame] | 138 | if (FlagVal.isOperandOf(*UI)) { |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 139 | HasFlagUse = true; |
| 140 | NodeSUnit->FlaggedNodes.push_back(N); |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 141 | SUnitMap[N].push_back(NodeSUnit); |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 142 | N = *UI; |
| 143 | break; |
| 144 | } |
Chris Lattner | 228a18e | 2006-08-17 00:09:56 +0000 | [diff] [blame] | 145 | if (!HasFlagUse) break; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 146 | } |
| 147 | |
| 148 | // Now all flagged nodes are in FlaggedNodes and N is the bottom-most node. |
| 149 | // Update the SUnit |
| 150 | NodeSUnit->Node = N; |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 151 | SUnitMap[N].push_back(NodeSUnit); |
Evan Cheng | f10c973 | 2007-10-05 01:39:18 +0000 | [diff] [blame] | 152 | |
| 153 | ComputeLatency(NodeSUnit); |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 154 | } |
| 155 | |
| 156 | // Pass 2: add the preds, succs, etc. |
| 157 | for (unsigned su = 0, e = SUnits.size(); su != e; ++su) { |
| 158 | SUnit *SU = &SUnits[su]; |
| 159 | SDNode *MainNode = SU->Node; |
| 160 | |
| 161 | if (MainNode->isTargetOpcode()) { |
| 162 | unsigned Opc = MainNode->getTargetOpcode(); |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 163 | const TargetInstrDesc &TID = TII->get(Opc); |
Chris Lattner | 349c495 | 2008-01-07 03:13:06 +0000 | [diff] [blame] | 164 | for (unsigned i = 0; i != TID.getNumOperands(); ++i) { |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 165 | if (TID.getOperandConstraint(i, TOI::TIED_TO) != -1) { |
Evan Cheng | 95f6ede | 2006-11-04 09:44:31 +0000 | [diff] [blame] | 166 | SU->isTwoAddress = true; |
| 167 | break; |
| 168 | } |
| 169 | } |
Chris Lattner | 0ff2396 | 2008-01-07 06:42:05 +0000 | [diff] [blame] | 170 | if (TID.isCommutable()) |
Evan Cheng | 13d41b9 | 2006-05-12 01:58:24 +0000 | [diff] [blame] | 171 | SU->isCommutable = true; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 172 | } |
| 173 | |
| 174 | // Find all predecessors and successors of the group. |
| 175 | // Temporarily add N to make code simpler. |
| 176 | SU->FlaggedNodes.push_back(MainNode); |
| 177 | |
| 178 | for (unsigned n = 0, e = SU->FlaggedNodes.size(); n != e; ++n) { |
| 179 | SDNode *N = SU->FlaggedNodes[n]; |
Evan Cheng | 22a5299 | 2007-09-28 22:32:30 +0000 | [diff] [blame] | 180 | if (N->isTargetOpcode() && |
Chris Lattner | 349c495 | 2008-01-07 03:13:06 +0000 | [diff] [blame] | 181 | TII->get(N->getTargetOpcode()).getImplicitDefs() && |
| 182 | CountResults(N) > TII->get(N->getTargetOpcode()).getNumDefs()) |
Evan Cheng | 22a5299 | 2007-09-28 22:32:30 +0000 | [diff] [blame] | 183 | SU->hasPhysRegDefs = true; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 184 | |
| 185 | for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) { |
| 186 | SDNode *OpN = N->getOperand(i).Val; |
| 187 | if (isPassiveNode(OpN)) continue; // Not scheduled. |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 188 | SUnit *OpSU = SUnitMap[OpN].front(); |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 189 | assert(OpSU && "Node has no SUnit!"); |
| 190 | if (OpSU == SU) continue; // In the same group. |
| 191 | |
| 192 | MVT::ValueType OpVT = N->getOperand(i).getValueType(); |
| 193 | assert(OpVT != MVT::Flag && "Flagged nodes should be in same sunit!"); |
| 194 | bool isChain = OpVT == MVT::Other; |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 195 | |
| 196 | unsigned PhysReg = 0; |
| 197 | int Cost = 1; |
| 198 | // Determine if this is a physical register dependency. |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 199 | CheckForPhysRegDependency(OpN, N, i, TRI, TII, PhysReg, Cost); |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 200 | SU->addPred(OpSU, isChain, false, PhysReg, Cost); |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 201 | } |
| 202 | } |
| 203 | |
| 204 | // Remove MainNode from FlaggedNodes again. |
| 205 | SU->FlaggedNodes.pop_back(); |
| 206 | } |
| 207 | |
| 208 | return; |
| 209 | } |
| 210 | |
Evan Cheng | f10c973 | 2007-10-05 01:39:18 +0000 | [diff] [blame] | 211 | void ScheduleDAG::ComputeLatency(SUnit *SU) { |
| 212 | const InstrItineraryData &InstrItins = TM.getInstrItineraryData(); |
| 213 | |
| 214 | // Compute the latency for the node. We use the sum of the latencies for |
| 215 | // all nodes flagged together into this SUnit. |
| 216 | if (InstrItins.isEmpty()) { |
| 217 | // No latency information. |
| 218 | SU->Latency = 1; |
| 219 | } else { |
| 220 | SU->Latency = 0; |
| 221 | if (SU->Node->isTargetOpcode()) { |
Chris Lattner | ba6da5d | 2008-01-07 02:46:03 +0000 | [diff] [blame] | 222 | unsigned SchedClass = |
| 223 | TII->get(SU->Node->getTargetOpcode()).getSchedClass(); |
Dan Gohman | cfbb2f0 | 2008-03-25 21:45:14 +0000 | [diff] [blame^] | 224 | const InstrStage *S = InstrItins.begin(SchedClass); |
| 225 | const InstrStage *E = InstrItins.end(SchedClass); |
Evan Cheng | f10c973 | 2007-10-05 01:39:18 +0000 | [diff] [blame] | 226 | for (; S != E; ++S) |
| 227 | SU->Latency += S->Cycles; |
| 228 | } |
| 229 | for (unsigned i = 0, e = SU->FlaggedNodes.size(); i != e; ++i) { |
| 230 | SDNode *FNode = SU->FlaggedNodes[i]; |
| 231 | if (FNode->isTargetOpcode()) { |
Chris Lattner | ba6da5d | 2008-01-07 02:46:03 +0000 | [diff] [blame] | 232 | unsigned SchedClass =TII->get(FNode->getTargetOpcode()).getSchedClass(); |
Dan Gohman | cfbb2f0 | 2008-03-25 21:45:14 +0000 | [diff] [blame^] | 233 | const InstrStage *S = InstrItins.begin(SchedClass); |
| 234 | const InstrStage *E = InstrItins.end(SchedClass); |
Evan Cheng | f10c973 | 2007-10-05 01:39:18 +0000 | [diff] [blame] | 235 | for (; S != E; ++S) |
| 236 | SU->Latency += S->Cycles; |
| 237 | } |
| 238 | } |
| 239 | } |
| 240 | } |
| 241 | |
Roman Levenstein | d86449e | 2008-03-04 11:19:43 +0000 | [diff] [blame] | 242 | /// CalculateDepths - compute depths using algorithms for the longest |
| 243 | /// paths in the DAG |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 244 | void ScheduleDAG::CalculateDepths() { |
Roman Levenstein | d86449e | 2008-03-04 11:19:43 +0000 | [diff] [blame] | 245 | unsigned DAGSize = SUnits.size(); |
| 246 | std::vector<unsigned> InDegree(DAGSize); |
| 247 | std::vector<SUnit*> WorkList; |
| 248 | WorkList.reserve(DAGSize); |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 249 | |
Roman Levenstein | d86449e | 2008-03-04 11:19:43 +0000 | [diff] [blame] | 250 | // Initialize the data structures |
| 251 | for (unsigned i = 0, e = DAGSize; i != e; ++i) { |
| 252 | SUnit *SU = &SUnits[i]; |
| 253 | int NodeNum = SU->NodeNum; |
| 254 | unsigned Degree = SU->Preds.size(); |
| 255 | InDegree[NodeNum] = Degree; |
| 256 | SU->Depth = 0; |
| 257 | |
| 258 | // Is it a node without dependencies? |
| 259 | if (Degree == 0) { |
| 260 | assert(SU->Preds.empty() && "SUnit should have no predecessors"); |
| 261 | // Collect leaf nodes |
| 262 | WorkList.push_back(SU); |
| 263 | } |
| 264 | } |
| 265 | |
| 266 | // Process nodes in the topological order |
Evan Cheng | 9912628 | 2007-07-06 01:37:28 +0000 | [diff] [blame] | 267 | while (!WorkList.empty()) { |
Roman Levenstein | d86449e | 2008-03-04 11:19:43 +0000 | [diff] [blame] | 268 | SUnit *SU = WorkList.back(); |
Evan Cheng | 9912628 | 2007-07-06 01:37:28 +0000 | [diff] [blame] | 269 | WorkList.pop_back(); |
Roman Levenstein | d86449e | 2008-03-04 11:19:43 +0000 | [diff] [blame] | 270 | unsigned &SUDepth = SU->Depth; |
| 271 | |
| 272 | // Use dynamic programming: |
| 273 | // When current node is being processed, all of its dependencies |
| 274 | // are already processed. |
| 275 | // So, just iterate over all predecessors and take the longest path |
| 276 | for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end(); |
| 277 | I != E; ++I) { |
| 278 | unsigned PredDepth = I->Dep->Depth; |
| 279 | if (PredDepth+1 > SUDepth) { |
| 280 | SUDepth = PredDepth + 1; |
| 281 | } |
| 282 | } |
| 283 | |
| 284 | // Update InDegrees of all nodes depending on current SUnit |
| 285 | for (SUnit::const_succ_iterator I = SU->Succs.begin(), E = SU->Succs.end(); |
| 286 | I != E; ++I) { |
| 287 | SUnit *SU = I->Dep; |
| 288 | if (!--InDegree[SU->NodeNum]) |
| 289 | // If all dependencies of the node are processed already, |
| 290 | // then the longest path for the node can be computed now |
| 291 | WorkList.push_back(SU); |
Evan Cheng | 9912628 | 2007-07-06 01:37:28 +0000 | [diff] [blame] | 292 | } |
Evan Cheng | 626da3d | 2006-05-12 06:05:18 +0000 | [diff] [blame] | 293 | } |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 294 | } |
Evan Cheng | 9912628 | 2007-07-06 01:37:28 +0000 | [diff] [blame] | 295 | |
Roman Levenstein | d86449e | 2008-03-04 11:19:43 +0000 | [diff] [blame] | 296 | /// CalculateHeights - compute heights using algorithms for the longest |
| 297 | /// paths in the DAG |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 298 | void ScheduleDAG::CalculateHeights() { |
Roman Levenstein | d86449e | 2008-03-04 11:19:43 +0000 | [diff] [blame] | 299 | unsigned DAGSize = SUnits.size(); |
| 300 | std::vector<unsigned> InDegree(DAGSize); |
| 301 | std::vector<SUnit*> WorkList; |
| 302 | WorkList.reserve(DAGSize); |
Evan Cheng | 9912628 | 2007-07-06 01:37:28 +0000 | [diff] [blame] | 303 | |
Roman Levenstein | d86449e | 2008-03-04 11:19:43 +0000 | [diff] [blame] | 304 | // Initialize the data structures |
| 305 | for (unsigned i = 0, e = DAGSize; i != e; ++i) { |
| 306 | SUnit *SU = &SUnits[i]; |
| 307 | int NodeNum = SU->NodeNum; |
| 308 | unsigned Degree = SU->Succs.size(); |
| 309 | InDegree[NodeNum] = Degree; |
| 310 | SU->Height = 0; |
| 311 | |
| 312 | // Is it a node without dependencies? |
| 313 | if (Degree == 0) { |
| 314 | assert(SU->Succs.empty() && "Something wrong"); |
| 315 | assert(WorkList.empty() && "Should be empty"); |
| 316 | // Collect leaf nodes |
| 317 | WorkList.push_back(SU); |
| 318 | } |
| 319 | } |
| 320 | |
| 321 | // Process nodes in the topological order |
Evan Cheng | 9912628 | 2007-07-06 01:37:28 +0000 | [diff] [blame] | 322 | while (!WorkList.empty()) { |
Roman Levenstein | d86449e | 2008-03-04 11:19:43 +0000 | [diff] [blame] | 323 | SUnit *SU = WorkList.back(); |
Evan Cheng | 9912628 | 2007-07-06 01:37:28 +0000 | [diff] [blame] | 324 | WorkList.pop_back(); |
Roman Levenstein | d86449e | 2008-03-04 11:19:43 +0000 | [diff] [blame] | 325 | unsigned &SUHeight = SU->Height; |
| 326 | |
| 327 | // Use dynamic programming: |
| 328 | // When current node is being processed, all of its dependencies |
| 329 | // are already processed. |
| 330 | // So, just iterate over all successors and take the longest path |
| 331 | for (SUnit::const_succ_iterator I = SU->Succs.begin(), E = SU->Succs.end(); |
| 332 | I != E; ++I) { |
| 333 | unsigned SuccHeight = I->Dep->Height; |
| 334 | if (SuccHeight+1 > SUHeight) { |
| 335 | SUHeight = SuccHeight + 1; |
| 336 | } |
| 337 | } |
| 338 | |
| 339 | // Update InDegrees of all nodes depending on current SUnit |
| 340 | for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end(); |
| 341 | I != E; ++I) { |
| 342 | SUnit *SU = I->Dep; |
| 343 | if (!--InDegree[SU->NodeNum]) |
| 344 | // If all dependencies of the node are processed already, |
| 345 | // then the longest path for the node can be computed now |
| 346 | WorkList.push_back(SU); |
Evan Cheng | 9912628 | 2007-07-06 01:37:28 +0000 | [diff] [blame] | 347 | } |
| 348 | } |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 349 | } |
| 350 | |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 351 | /// CountResults - The results of target nodes have register or immediate |
| 352 | /// operands first, then an optional chain, and optional flag operands (which do |
Dan Gohman | 027ee7e | 2008-02-11 19:00:03 +0000 | [diff] [blame] | 353 | /// not go into the resulting MachineInstr). |
Evan Cheng | 95f6ede | 2006-11-04 09:44:31 +0000 | [diff] [blame] | 354 | unsigned ScheduleDAG::CountResults(SDNode *Node) { |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 355 | unsigned N = Node->getNumValues(); |
| 356 | while (N && Node->getValueType(N - 1) == MVT::Flag) |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 357 | --N; |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 358 | if (N && Node->getValueType(N - 1) == MVT::Other) |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 359 | --N; // Skip over chain result. |
| 360 | return N; |
| 361 | } |
| 362 | |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 363 | /// CountOperands - The inputs to target nodes have any actual inputs first, |
Dan Gohman | 42a7788 | 2008-02-16 00:36:48 +0000 | [diff] [blame] | 364 | /// followed by special operands that describe memory references, then an |
| 365 | /// optional chain operand, then flag operands. Compute the number of |
| 366 | /// actual operands that will go into the resulting MachineInstr. |
Evan Cheng | 95f6ede | 2006-11-04 09:44:31 +0000 | [diff] [blame] | 367 | unsigned ScheduleDAG::CountOperands(SDNode *Node) { |
Dan Gohman | 42a7788 | 2008-02-16 00:36:48 +0000 | [diff] [blame] | 368 | unsigned N = ComputeMemOperandsEnd(Node); |
Dan Gohman | cc20cd5 | 2008-02-11 19:00:34 +0000 | [diff] [blame] | 369 | while (N && isa<MemOperandSDNode>(Node->getOperand(N - 1).Val)) |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 370 | --N; // Ignore MemOperand nodes |
| 371 | return N; |
| 372 | } |
| 373 | |
Dan Gohman | 42a7788 | 2008-02-16 00:36:48 +0000 | [diff] [blame] | 374 | /// ComputeMemOperandsEnd - Find the index one past the last MemOperandSDNode |
| 375 | /// operand |
| 376 | unsigned ScheduleDAG::ComputeMemOperandsEnd(SDNode *Node) { |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 377 | unsigned N = Node->getNumOperands(); |
| 378 | while (N && Node->getOperand(N - 1).getValueType() == MVT::Flag) |
| 379 | --N; |
| 380 | if (N && Node->getOperand(N - 1).getValueType() == MVT::Other) |
| 381 | --N; // Ignore chain if it exists. |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 382 | return N; |
| 383 | } |
| 384 | |
Jim Laskey | 60f0992 | 2006-07-21 20:57:35 +0000 | [diff] [blame] | 385 | static const TargetRegisterClass *getInstrOperandRegClass( |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 386 | const TargetRegisterInfo *TRI, |
Jim Laskey | 60f0992 | 2006-07-21 20:57:35 +0000 | [diff] [blame] | 387 | const TargetInstrInfo *TII, |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 388 | const TargetInstrDesc &II, |
Jim Laskey | 60f0992 | 2006-07-21 20:57:35 +0000 | [diff] [blame] | 389 | unsigned Op) { |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 390 | if (Op >= II.getNumOperands()) { |
| 391 | assert(II.isVariadic() && "Invalid operand # of instruction"); |
Jim Laskey | 60f0992 | 2006-07-21 20:57:35 +0000 | [diff] [blame] | 392 | return NULL; |
| 393 | } |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 394 | if (II.OpInfo[Op].isLookupPtrRegClass()) |
Chris Lattner | 8ca5c67 | 2008-01-07 02:39:19 +0000 | [diff] [blame] | 395 | return TII->getPointerRegClass(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 396 | return TRI->getRegClass(II.OpInfo[Op].RegClass); |
Jim Laskey | 60f0992 | 2006-07-21 20:57:35 +0000 | [diff] [blame] | 397 | } |
| 398 | |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 399 | void ScheduleDAG::EmitCopyFromReg(SDNode *Node, unsigned ResNo, |
| 400 | unsigned InstanceNo, unsigned SrcReg, |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 401 | DenseMap<SDOperand, unsigned> &VRBaseMap) { |
| 402 | unsigned VRBase = 0; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 403 | if (TargetRegisterInfo::isVirtualRegister(SrcReg)) { |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 404 | // Just use the input register directly! |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 405 | if (InstanceNo > 0) |
| 406 | VRBaseMap.erase(SDOperand(Node, ResNo)); |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 407 | bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,ResNo),SrcReg)); |
| 408 | assert(isNew && "Node emitted out of order - early"); |
| 409 | return; |
| 410 | } |
| 411 | |
| 412 | // If the node is only used by a CopyToReg and the dest reg is a vreg, use |
| 413 | // the CopyToReg'd destination register instead of creating a new vreg. |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 414 | bool MatchReg = true; |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 415 | for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end(); |
| 416 | UI != E; ++UI) { |
| 417 | SDNode *Use = *UI; |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 418 | bool Match = true; |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 419 | if (Use->getOpcode() == ISD::CopyToReg && |
| 420 | Use->getOperand(2).Val == Node && |
| 421 | Use->getOperand(2).ResNo == ResNo) { |
| 422 | unsigned DestReg = cast<RegisterSDNode>(Use->getOperand(1))->getReg(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 423 | if (TargetRegisterInfo::isVirtualRegister(DestReg)) { |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 424 | VRBase = DestReg; |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 425 | Match = false; |
| 426 | } else if (DestReg != SrcReg) |
| 427 | Match = false; |
| 428 | } else { |
| 429 | for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) { |
| 430 | SDOperand Op = Use->getOperand(i); |
Evan Cheng | 7c07aeb | 2007-12-14 08:25:15 +0000 | [diff] [blame] | 431 | if (Op.Val != Node || Op.ResNo != ResNo) |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 432 | continue; |
| 433 | MVT::ValueType VT = Node->getValueType(Op.ResNo); |
| 434 | if (VT != MVT::Other && VT != MVT::Flag) |
| 435 | Match = false; |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 436 | } |
| 437 | } |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 438 | MatchReg &= Match; |
| 439 | if (VRBase) |
| 440 | break; |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 441 | } |
| 442 | |
Chris Lattner | 02b6d25 | 2008-03-09 08:49:15 +0000 | [diff] [blame] | 443 | const TargetRegisterClass *SrcRC = 0, *DstRC = 0; |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 444 | SrcRC = TRI->getPhysicalRegisterRegClass(SrcReg, Node->getValueType(ResNo)); |
Chris Lattner | 02b6d25 | 2008-03-09 08:49:15 +0000 | [diff] [blame] | 445 | |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 446 | // Figure out the register class to create for the destreg. |
Chris Lattner | 02b6d25 | 2008-03-09 08:49:15 +0000 | [diff] [blame] | 447 | if (VRBase) { |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 448 | DstRC = MRI.getRegClass(VRBase); |
Chris Lattner | 02b6d25 | 2008-03-09 08:49:15 +0000 | [diff] [blame] | 449 | } else { |
| 450 | DstRC = DAG.getTargetLoweringInfo() |
| 451 | .getRegClassFor(Node->getValueType(ResNo)); |
| 452 | } |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 453 | |
| 454 | // If all uses are reading from the src physical register and copying the |
| 455 | // register is either impossible or very expensive, then don't create a copy. |
Chris Lattner | 02b6d25 | 2008-03-09 08:49:15 +0000 | [diff] [blame] | 456 | if (MatchReg && SrcRC->getCopyCost() < 0) { |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 457 | VRBase = SrcReg; |
| 458 | } else { |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 459 | // Create the reg, emit the copy. |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 460 | VRBase = MRI.createVirtualRegister(DstRC); |
Chris Lattner | 02b6d25 | 2008-03-09 08:49:15 +0000 | [diff] [blame] | 461 | TII->copyRegToReg(*BB, BB->end(), VRBase, SrcReg, DstRC, SrcRC); |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 462 | } |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 463 | |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 464 | if (InstanceNo > 0) |
| 465 | VRBaseMap.erase(SDOperand(Node, ResNo)); |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 466 | bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,ResNo), VRBase)); |
| 467 | assert(isNew && "Node emitted out of order - early"); |
| 468 | } |
| 469 | |
Evan Cheng | da47e6e | 2008-03-15 00:03:38 +0000 | [diff] [blame] | 470 | void ScheduleDAG::CreateVirtualRegisters(SDNode *Node, MachineInstr *MI, |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 471 | const TargetInstrDesc &II, |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 472 | DenseMap<SDOperand, unsigned> &VRBaseMap) { |
Chris Lattner | 349c495 | 2008-01-07 03:13:06 +0000 | [diff] [blame] | 473 | for (unsigned i = 0; i < II.getNumDefs(); ++i) { |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 474 | // If the specific node value is only used by a CopyToReg and the dest reg |
| 475 | // is a vreg, use the CopyToReg'd destination register instead of creating |
| 476 | // a new vreg. |
| 477 | unsigned VRBase = 0; |
| 478 | for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end(); |
| 479 | UI != E; ++UI) { |
| 480 | SDNode *Use = *UI; |
| 481 | if (Use->getOpcode() == ISD::CopyToReg && |
| 482 | Use->getOperand(2).Val == Node && |
| 483 | Use->getOperand(2).ResNo == i) { |
| 484 | unsigned Reg = cast<RegisterSDNode>(Use->getOperand(1))->getReg(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 485 | if (TargetRegisterInfo::isVirtualRegister(Reg)) { |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 486 | VRBase = Reg; |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 487 | MI->addOperand(MachineOperand::CreateReg(Reg, true)); |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 488 | break; |
| 489 | } |
| 490 | } |
| 491 | } |
| 492 | |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 493 | // Create the result registers for this node and add the result regs to |
| 494 | // the machine instruction. |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 495 | if (VRBase == 0) { |
Evan Cheng | da47e6e | 2008-03-15 00:03:38 +0000 | [diff] [blame] | 496 | const TargetRegisterClass *RC; |
| 497 | if (Node->getTargetOpcode() == TargetInstrInfo::IMPLICIT_DEF) |
| 498 | // IMPLICIT_DEF can produce any type of result so its TargetInstrDesc |
| 499 | // does not include operand register class info. |
| 500 | RC = DAG.getTargetLoweringInfo().getRegClassFor(Node->getValueType(0)); |
| 501 | else |
| 502 | RC = getInstrOperandRegClass(TRI, TII, II, i); |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 503 | assert(RC && "Isn't a register operand!"); |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 504 | VRBase = MRI.createVirtualRegister(RC); |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 505 | MI->addOperand(MachineOperand::CreateReg(VRBase, true)); |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 506 | } |
| 507 | |
| 508 | bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,i), VRBase)); |
| 509 | assert(isNew && "Node emitted out of order - early"); |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 510 | } |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 511 | } |
| 512 | |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 513 | /// getVR - Return the virtual register corresponding to the specified result |
| 514 | /// of the specified node. |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 515 | static unsigned getVR(SDOperand Op, DenseMap<SDOperand, unsigned> &VRBaseMap) { |
| 516 | DenseMap<SDOperand, unsigned>::iterator I = VRBaseMap.find(Op); |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 517 | assert(I != VRBaseMap.end() && "Node emitted out of order - late"); |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 518 | return I->second; |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 519 | } |
| 520 | |
| 521 | |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 522 | /// AddOperand - Add the specified operand to the specified machine instr. II |
| 523 | /// specifies the instruction information for the node, and IIOpNum is the |
| 524 | /// operand number (in the II) that we are adding. IIOpNum and II are used for |
| 525 | /// assertions only. |
| 526 | void ScheduleDAG::AddOperand(MachineInstr *MI, SDOperand Op, |
| 527 | unsigned IIOpNum, |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 528 | const TargetInstrDesc *II, |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 529 | DenseMap<SDOperand, unsigned> &VRBaseMap) { |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 530 | if (Op.isTargetOpcode()) { |
| 531 | // Note that this case is redundant with the final else block, but we |
| 532 | // include it because it is the most common and it makes the logic |
| 533 | // simpler here. |
| 534 | assert(Op.getValueType() != MVT::Other && |
| 535 | Op.getValueType() != MVT::Flag && |
| 536 | "Chain and flag operands should occur at end of operand list!"); |
| 537 | |
| 538 | // Get/emit the operand. |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 539 | unsigned VReg = getVR(Op, VRBaseMap); |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 540 | const TargetInstrDesc &TID = MI->getDesc(); |
| 541 | bool isOptDef = (IIOpNum < TID.getNumOperands()) |
| 542 | ? (TID.OpInfo[IIOpNum].isOptionalDef()) : false; |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 543 | MI->addOperand(MachineOperand::CreateReg(VReg, isOptDef)); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 544 | |
| 545 | // Verify that it is right. |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 546 | assert(TargetRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?"); |
Chris Lattner | b779580 | 2008-03-11 00:59:28 +0000 | [diff] [blame] | 547 | #ifndef NDEBUG |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 548 | if (II) { |
Chris Lattner | b779580 | 2008-03-11 00:59:28 +0000 | [diff] [blame] | 549 | // There may be no register class for this operand if it is a variadic |
| 550 | // argument (RC will be NULL in this case). In this case, we just assume |
| 551 | // the regclass is ok. |
Jim Laskey | 60f0992 | 2006-07-21 20:57:35 +0000 | [diff] [blame] | 552 | const TargetRegisterClass *RC = |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 553 | getInstrOperandRegClass(TRI, TII, *II, IIOpNum); |
Chris Lattner | c5733ac | 2008-03-11 03:14:42 +0000 | [diff] [blame] | 554 | assert((RC || II->isVariadic()) && "Expected reg class info!"); |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 555 | const TargetRegisterClass *VRC = MRI.getRegClass(VReg); |
Chris Lattner | b779580 | 2008-03-11 00:59:28 +0000 | [diff] [blame] | 556 | if (RC && VRC != RC) { |
Chris Lattner | 0152829 | 2007-02-15 18:17:56 +0000 | [diff] [blame] | 557 | cerr << "Register class of operand and regclass of use don't agree!\n"; |
Chris Lattner | 0152829 | 2007-02-15 18:17:56 +0000 | [diff] [blame] | 558 | cerr << "Operand = " << IIOpNum << "\n"; |
Chris Lattner | 95ad943 | 2007-02-17 06:38:37 +0000 | [diff] [blame] | 559 | cerr << "Op->Val = "; Op.Val->dump(&DAG); cerr << "\n"; |
Chris Lattner | 0152829 | 2007-02-15 18:17:56 +0000 | [diff] [blame] | 560 | cerr << "MI = "; MI->print(cerr); |
| 561 | cerr << "VReg = " << VReg << "\n"; |
| 562 | cerr << "VReg RegClass size = " << VRC->getSize() |
Chris Lattner | 5d4a9f7 | 2007-02-15 18:19:15 +0000 | [diff] [blame] | 563 | << ", align = " << VRC->getAlignment() << "\n"; |
Chris Lattner | 0152829 | 2007-02-15 18:17:56 +0000 | [diff] [blame] | 564 | cerr << "Expected RegClass size = " << RC->getSize() |
Chris Lattner | 5d4a9f7 | 2007-02-15 18:19:15 +0000 | [diff] [blame] | 565 | << ", align = " << RC->getAlignment() << "\n"; |
Chris Lattner | 0152829 | 2007-02-15 18:17:56 +0000 | [diff] [blame] | 566 | cerr << "Fatal error, aborting.\n"; |
| 567 | abort(); |
| 568 | } |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 569 | } |
Chris Lattner | b779580 | 2008-03-11 00:59:28 +0000 | [diff] [blame] | 570 | #endif |
Chris Lattner | fec65d5 | 2007-12-30 00:51:11 +0000 | [diff] [blame] | 571 | } else if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 572 | MI->addOperand(MachineOperand::CreateImm(C->getValue())); |
Nate Begeman | e179584 | 2008-02-14 08:57:00 +0000 | [diff] [blame] | 573 | } else if (ConstantFPSDNode *F = dyn_cast<ConstantFPSDNode>(Op)) { |
| 574 | const Type *FType = MVT::getTypeForValueType(Op.getValueType()); |
| 575 | ConstantFP *CFP = ConstantFP::get(FType, F->getValueAPF()); |
| 576 | MI->addOperand(MachineOperand::CreateFPImm(CFP)); |
Chris Lattner | fec65d5 | 2007-12-30 00:51:11 +0000 | [diff] [blame] | 577 | } else if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Op)) { |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 578 | MI->addOperand(MachineOperand::CreateReg(R->getReg(), false)); |
Chris Lattner | fec65d5 | 2007-12-30 00:51:11 +0000 | [diff] [blame] | 579 | } else if (GlobalAddressSDNode *TGA = dyn_cast<GlobalAddressSDNode>(Op)) { |
| 580 | MI->addOperand(MachineOperand::CreateGA(TGA->getGlobal(),TGA->getOffset())); |
| 581 | } else if (BasicBlockSDNode *BB = dyn_cast<BasicBlockSDNode>(Op)) { |
| 582 | MI->addOperand(MachineOperand::CreateMBB(BB->getBasicBlock())); |
| 583 | } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(Op)) { |
| 584 | MI->addOperand(MachineOperand::CreateFI(FI->getIndex())); |
| 585 | } else if (JumpTableSDNode *JT = dyn_cast<JumpTableSDNode>(Op)) { |
| 586 | MI->addOperand(MachineOperand::CreateJTI(JT->getIndex())); |
| 587 | } else if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op)) { |
Evan Cheng | 404cb4f | 2006-02-25 09:54:52 +0000 | [diff] [blame] | 588 | int Offset = CP->getOffset(); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 589 | unsigned Align = CP->getAlignment(); |
Evan Cheng | d6594ae | 2006-09-12 21:00:35 +0000 | [diff] [blame] | 590 | const Type *Type = CP->getType(); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 591 | // MachineConstantPool wants an explicit alignment. |
| 592 | if (Align == 0) { |
Evan Cheng | de268f7 | 2007-01-24 07:03:39 +0000 | [diff] [blame] | 593 | Align = TM.getTargetData()->getPreferredTypeAlignmentShift(Type); |
Evan Cheng | f6d039a | 2007-01-22 23:13:55 +0000 | [diff] [blame] | 594 | if (Align == 0) { |
Reid Spencer | ac9dcb9 | 2007-02-15 03:39:18 +0000 | [diff] [blame] | 595 | // Alignment of vector types. FIXME! |
Duncan Sands | 514ab34 | 2007-11-01 20:53:16 +0000 | [diff] [blame] | 596 | Align = TM.getTargetData()->getABITypeSize(Type); |
Evan Cheng | f6d039a | 2007-01-22 23:13:55 +0000 | [diff] [blame] | 597 | Align = Log2_64(Align); |
Chris Lattner | 54a30b9 | 2006-03-20 01:51:46 +0000 | [diff] [blame] | 598 | } |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 599 | } |
| 600 | |
Evan Cheng | d6594ae | 2006-09-12 21:00:35 +0000 | [diff] [blame] | 601 | unsigned Idx; |
| 602 | if (CP->isMachineConstantPoolEntry()) |
| 603 | Idx = ConstPool->getConstantPoolIndex(CP->getMachineCPVal(), Align); |
| 604 | else |
| 605 | Idx = ConstPool->getConstantPoolIndex(CP->getConstVal(), Align); |
Chris Lattner | fec65d5 | 2007-12-30 00:51:11 +0000 | [diff] [blame] | 606 | MI->addOperand(MachineOperand::CreateCPI(Idx, Offset)); |
| 607 | } else if (ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op)) { |
| 608 | MI->addOperand(MachineOperand::CreateES(ES->getSymbol())); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 609 | } else { |
| 610 | assert(Op.getValueType() != MVT::Other && |
| 611 | Op.getValueType() != MVT::Flag && |
| 612 | "Chain and flag operands should occur at end of operand list!"); |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 613 | unsigned VReg = getVR(Op, VRBaseMap); |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 614 | MI->addOperand(MachineOperand::CreateReg(VReg, false)); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 615 | |
Chris Lattner | 02b6d25 | 2008-03-09 08:49:15 +0000 | [diff] [blame] | 616 | // Verify that it is right. Note that the reg class of the physreg and the |
| 617 | // vreg don't necessarily need to match, but the target copy insertion has |
| 618 | // to be able to handle it. This handles things like copies from ST(0) to |
| 619 | // an FP vreg on x86. |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 620 | assert(TargetRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?"); |
Chris Lattner | c5733ac | 2008-03-11 03:14:42 +0000 | [diff] [blame] | 621 | if (II && !II->isVariadic()) { |
Chris Lattner | 02b6d25 | 2008-03-09 08:49:15 +0000 | [diff] [blame] | 622 | assert(getInstrOperandRegClass(TRI, TII, *II, IIOpNum) && |
| 623 | "Don't have operand info for this instruction!"); |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 624 | } |
| 625 | } |
| 626 | |
| 627 | } |
| 628 | |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 629 | void ScheduleDAG::AddMemOperand(MachineInstr *MI, const MemOperand &MO) { |
| 630 | MI->addMemOperand(MO); |
| 631 | } |
| 632 | |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 633 | // Returns the Register Class of a subregister |
| 634 | static const TargetRegisterClass *getSubRegisterRegClass( |
| 635 | const TargetRegisterClass *TRC, |
| 636 | unsigned SubIdx) { |
| 637 | // Pick the register class of the subregister |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 638 | TargetRegisterInfo::regclass_iterator I = |
| 639 | TRC->subregclasses_begin() + SubIdx-1; |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 640 | assert(I < TRC->subregclasses_end() && |
| 641 | "Invalid subregister index for register class"); |
| 642 | return *I; |
| 643 | } |
| 644 | |
| 645 | static const TargetRegisterClass *getSuperregRegisterClass( |
| 646 | const TargetRegisterClass *TRC, |
| 647 | unsigned SubIdx, |
| 648 | MVT::ValueType VT) { |
| 649 | // Pick the register class of the superegister for this type |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 650 | for (TargetRegisterInfo::regclass_iterator I = TRC->superregclasses_begin(), |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 651 | E = TRC->superregclasses_end(); I != E; ++I) |
| 652 | if ((*I)->hasType(VT) && getSubRegisterRegClass(*I, SubIdx) == TRC) |
| 653 | return *I; |
| 654 | assert(false && "Couldn't find the register class"); |
| 655 | return 0; |
| 656 | } |
| 657 | |
| 658 | /// EmitSubregNode - Generate machine code for subreg nodes. |
| 659 | /// |
| 660 | void ScheduleDAG::EmitSubregNode(SDNode *Node, |
| 661 | DenseMap<SDOperand, unsigned> &VRBaseMap) { |
| 662 | unsigned VRBase = 0; |
| 663 | unsigned Opc = Node->getTargetOpcode(); |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 664 | |
| 665 | // If the node is only used by a CopyToReg and the dest reg is a vreg, use |
| 666 | // the CopyToReg'd destination register instead of creating a new vreg. |
| 667 | for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end(); |
| 668 | UI != E; ++UI) { |
| 669 | SDNode *Use = *UI; |
| 670 | if (Use->getOpcode() == ISD::CopyToReg && |
| 671 | Use->getOperand(2).Val == Node) { |
| 672 | unsigned DestReg = cast<RegisterSDNode>(Use->getOperand(1))->getReg(); |
| 673 | if (TargetRegisterInfo::isVirtualRegister(DestReg)) { |
| 674 | VRBase = DestReg; |
| 675 | break; |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 676 | } |
| 677 | } |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 678 | } |
| 679 | |
| 680 | if (Opc == TargetInstrInfo::EXTRACT_SUBREG) { |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 681 | unsigned SubIdx = cast<ConstantSDNode>(Node->getOperand(1))->getValue(); |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 682 | |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 683 | // Create the extract_subreg machine instruction. |
| 684 | MachineInstr *MI = |
| 685 | new MachineInstr(BB, TII->get(TargetInstrInfo::EXTRACT_SUBREG)); |
| 686 | |
| 687 | // Figure out the register class to create for the destreg. |
| 688 | unsigned VReg = getVR(Node->getOperand(0), VRBaseMap); |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 689 | const TargetRegisterClass *TRC = MRI.getRegClass(VReg); |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 690 | const TargetRegisterClass *SRC = getSubRegisterRegClass(TRC, SubIdx); |
| 691 | |
| 692 | if (VRBase) { |
| 693 | // Grab the destination register |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 694 | const TargetRegisterClass *DRC = MRI.getRegClass(VRBase); |
Christopher Lamb | 175e815 | 2008-01-31 07:09:08 +0000 | [diff] [blame] | 695 | assert(SRC && DRC && SRC == DRC && |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 696 | "Source subregister and destination must have the same class"); |
| 697 | } else { |
| 698 | // Create the reg |
Christopher Lamb | 175e815 | 2008-01-31 07:09:08 +0000 | [diff] [blame] | 699 | assert(SRC && "Couldn't find source register class"); |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 700 | VRBase = MRI.createVirtualRegister(SRC); |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 701 | } |
| 702 | |
| 703 | // Add def, source, and subreg index |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 704 | MI->addOperand(MachineOperand::CreateReg(VRBase, true)); |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 705 | AddOperand(MI, Node->getOperand(0), 0, 0, VRBaseMap); |
Chris Lattner | fec65d5 | 2007-12-30 00:51:11 +0000 | [diff] [blame] | 706 | MI->addOperand(MachineOperand::CreateImm(SubIdx)); |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 707 | |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 708 | } else if (Opc == TargetInstrInfo::INSERT_SUBREG || |
| 709 | Opc == TargetInstrInfo::SUBREG_TO_REG) { |
Christopher Lamb | 1fab4a6 | 2008-03-11 10:09:17 +0000 | [diff] [blame] | 710 | SDOperand N0 = Node->getOperand(0); |
| 711 | SDOperand N1 = Node->getOperand(1); |
| 712 | SDOperand N2 = Node->getOperand(2); |
| 713 | unsigned SubReg = getVR(N1, VRBaseMap); |
| 714 | unsigned SubIdx = cast<ConstantSDNode>(N2)->getValue(); |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 715 | |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 716 | |
| 717 | // Figure out the register class to create for the destreg. |
| 718 | const TargetRegisterClass *TRC = 0; |
| 719 | if (VRBase) { |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 720 | TRC = MRI.getRegClass(VRBase); |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 721 | } else { |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 722 | TRC = getSuperregRegisterClass(MRI.getRegClass(SubReg), SubIdx, |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 723 | Node->getValueType(0)); |
| 724 | assert(TRC && "Couldn't determine register class for insert_subreg"); |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 725 | VRBase = MRI.createVirtualRegister(TRC); // Create the reg |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 726 | } |
| 727 | |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 728 | // Create the insert_subreg or subreg_to_reg machine instruction. |
| 729 | MachineInstr *MI = |
| 730 | new MachineInstr(BB, TII->get(Opc)); |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 731 | MI->addOperand(MachineOperand::CreateReg(VRBase, true)); |
Christopher Lamb | 1fab4a6 | 2008-03-11 10:09:17 +0000 | [diff] [blame] | 732 | |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 733 | // If creating a subreg_to_reg, then the first input operand |
| 734 | // is an implicit value immediate, otherwise it's a register |
| 735 | if (Opc == TargetInstrInfo::SUBREG_TO_REG) { |
| 736 | const ConstantSDNode *SD = cast<ConstantSDNode>(N0); |
Christopher Lamb | 1fab4a6 | 2008-03-11 10:09:17 +0000 | [diff] [blame] | 737 | MI->addOperand(MachineOperand::CreateImm(SD->getValue())); |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 738 | } else |
Christopher Lamb | 1fab4a6 | 2008-03-11 10:09:17 +0000 | [diff] [blame] | 739 | AddOperand(MI, N0, 0, 0, VRBaseMap); |
| 740 | // Add the subregster being inserted |
| 741 | AddOperand(MI, N1, 0, 0, VRBaseMap); |
Chris Lattner | fec65d5 | 2007-12-30 00:51:11 +0000 | [diff] [blame] | 742 | MI->addOperand(MachineOperand::CreateImm(SubIdx)); |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 743 | } else |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 744 | assert(0 && "Node is not insert_subreg, extract_subreg, or subreg_to_reg"); |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 745 | |
| 746 | bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,0), VRBase)); |
| 747 | assert(isNew && "Node emitted out of order - early"); |
| 748 | } |
| 749 | |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 750 | /// EmitNode - Generate machine code for an node and needed dependencies. |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 751 | /// |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 752 | void ScheduleDAG::EmitNode(SDNode *Node, unsigned InstanceNo, |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 753 | DenseMap<SDOperand, unsigned> &VRBaseMap) { |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 754 | // If machine instruction |
| 755 | if (Node->isTargetOpcode()) { |
| 756 | unsigned Opc = Node->getTargetOpcode(); |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 757 | |
| 758 | // Handle subreg insert/extract specially |
| 759 | if (Opc == TargetInstrInfo::EXTRACT_SUBREG || |
Christopher Lamb | c929823 | 2008-03-16 03:12:01 +0000 | [diff] [blame] | 760 | Opc == TargetInstrInfo::INSERT_SUBREG || |
| 761 | Opc == TargetInstrInfo::SUBREG_TO_REG) { |
Christopher Lamb | e24f8f1 | 2007-07-26 08:12:07 +0000 | [diff] [blame] | 762 | EmitSubregNode(Node, VRBaseMap); |
| 763 | return; |
| 764 | } |
| 765 | |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 766 | const TargetInstrDesc &II = TII->get(Opc); |
Chris Lattner | 2d973e4 | 2005-08-18 20:07:59 +0000 | [diff] [blame] | 767 | |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 768 | unsigned NumResults = CountResults(Node); |
| 769 | unsigned NodeOperands = CountOperands(Node); |
Dan Gohman | 42a7788 | 2008-02-16 00:36:48 +0000 | [diff] [blame] | 770 | unsigned MemOperandsEnd = ComputeMemOperandsEnd(Node); |
Jim Laskey | e6b90fb | 2005-09-26 21:57:04 +0000 | [diff] [blame] | 771 | unsigned NumMIOperands = NodeOperands + NumResults; |
Chris Lattner | 349c495 | 2008-01-07 03:13:06 +0000 | [diff] [blame] | 772 | bool HasPhysRegOuts = (NumResults > II.getNumDefs()) && |
| 773 | II.getImplicitDefs() != 0; |
Chris Lattner | da8abb0 | 2005-09-01 18:44:10 +0000 | [diff] [blame] | 774 | #ifndef NDEBUG |
Chris Lattner | 349c495 | 2008-01-07 03:13:06 +0000 | [diff] [blame] | 775 | assert((II.getNumOperands() == NumMIOperands || |
Chris Lattner | 8f707e1 | 2008-01-07 05:19:29 +0000 | [diff] [blame] | 776 | HasPhysRegOuts || II.isVariadic()) && |
Chris Lattner | 2d973e4 | 2005-08-18 20:07:59 +0000 | [diff] [blame] | 777 | "#operands for dag node doesn't match .td file!"); |
Chris Lattner | ca6aa2f | 2005-08-19 01:01:34 +0000 | [diff] [blame] | 778 | #endif |
Chris Lattner | 2d973e4 | 2005-08-18 20:07:59 +0000 | [diff] [blame] | 779 | |
| 780 | // Create the new machine instruction. |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 781 | MachineInstr *MI = new MachineInstr(II); |
Chris Lattner | 2d973e4 | 2005-08-18 20:07:59 +0000 | [diff] [blame] | 782 | |
| 783 | // Add result register values for things that are defined by this |
| 784 | // instruction. |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 785 | if (NumResults) |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 786 | CreateVirtualRegisters(Node, MI, II, VRBaseMap); |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 787 | |
| 788 | // Emit all of the actual operands of this instruction, adding them to the |
| 789 | // instruction as appropriate. |
Chris Lattner | ed18b68 | 2006-02-24 18:54:03 +0000 | [diff] [blame] | 790 | for (unsigned i = 0; i != NodeOperands; ++i) |
Chris Lattner | 349c495 | 2008-01-07 03:13:06 +0000 | [diff] [blame] | 791 | AddOperand(MI, Node->getOperand(i), i+II.getNumDefs(), &II, VRBaseMap); |
Evan Cheng | 13d41b9 | 2006-05-12 01:58:24 +0000 | [diff] [blame] | 792 | |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 793 | // Emit all of the memory operands of this instruction |
Dan Gohman | 42a7788 | 2008-02-16 00:36:48 +0000 | [diff] [blame] | 794 | for (unsigned i = NodeOperands; i != MemOperandsEnd; ++i) |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 795 | AddMemOperand(MI, cast<MemOperandSDNode>(Node->getOperand(i))->MO); |
| 796 | |
Evan Cheng | 13d41b9 | 2006-05-12 01:58:24 +0000 | [diff] [blame] | 797 | // Commute node if it has been determined to be profitable. |
| 798 | if (CommuteSet.count(Node)) { |
| 799 | MachineInstr *NewMI = TII->commuteInstruction(MI); |
| 800 | if (NewMI == 0) |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 801 | DOUT << "Sched: COMMUTING FAILED!\n"; |
Evan Cheng | 13d41b9 | 2006-05-12 01:58:24 +0000 | [diff] [blame] | 802 | else { |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 803 | DOUT << "Sched: COMMUTED TO: " << *NewMI; |
Evan Cheng | 4c6f2f9 | 2006-05-31 18:03:39 +0000 | [diff] [blame] | 804 | if (MI != NewMI) { |
| 805 | delete MI; |
| 806 | MI = NewMI; |
| 807 | } |
Evan Cheng | 643afa5 | 2008-02-28 07:40:24 +0000 | [diff] [blame] | 808 | ++NumCommutes; |
Evan Cheng | 13d41b9 | 2006-05-12 01:58:24 +0000 | [diff] [blame] | 809 | } |
| 810 | } |
| 811 | |
Evan Cheng | 1b08bbc | 2008-02-01 09:10:45 +0000 | [diff] [blame] | 812 | if (II.usesCustomDAGSchedInsertionHook()) |
Evan Cheng | 6b2cf28 | 2008-01-30 19:35:32 +0000 | [diff] [blame] | 813 | // Insert this instruction into the basic block using a target |
| 814 | // specific inserter which may returns a new basic block. |
Evan Cheng | ff9b373 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 815 | BB = DAG.getTargetLoweringInfo().EmitInstrWithCustomInserter(MI, BB); |
Evan Cheng | 6b2cf28 | 2008-01-30 19:35:32 +0000 | [diff] [blame] | 816 | else |
| 817 | BB->push_back(MI); |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 818 | |
| 819 | // Additional results must be an physical register def. |
| 820 | if (HasPhysRegOuts) { |
Chris Lattner | 349c495 | 2008-01-07 03:13:06 +0000 | [diff] [blame] | 821 | for (unsigned i = II.getNumDefs(); i < NumResults; ++i) { |
| 822 | unsigned Reg = II.getImplicitDefs()[i - II.getNumDefs()]; |
Evan Cheng | 33d5595 | 2007-08-02 05:29:38 +0000 | [diff] [blame] | 823 | if (Node->hasAnyUseOfValue(i)) |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 824 | EmitCopyFromReg(Node, i, InstanceNo, Reg, VRBaseMap); |
Evan Cheng | 8409747 | 2007-08-02 00:28:15 +0000 | [diff] [blame] | 825 | } |
| 826 | } |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 827 | } else { |
| 828 | switch (Node->getOpcode()) { |
| 829 | default: |
Jim Laskey | 16d42c6 | 2006-07-11 18:25:13 +0000 | [diff] [blame] | 830 | #ifndef NDEBUG |
Dan Gohman | b5bec2b | 2007-06-19 14:13:56 +0000 | [diff] [blame] | 831 | Node->dump(&DAG); |
Jim Laskey | 16d42c6 | 2006-07-11 18:25:13 +0000 | [diff] [blame] | 832 | #endif |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 833 | assert(0 && "This target-independent node should have been selected!"); |
| 834 | case ISD::EntryToken: // fall thru |
| 835 | case ISD::TokenFactor: |
Jim Laskey | 1ee2925 | 2007-01-26 14:34:52 +0000 | [diff] [blame] | 836 | case ISD::LABEL: |
Evan Cheng | a844bde | 2008-02-02 04:07:54 +0000 | [diff] [blame] | 837 | case ISD::DECLARE: |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 838 | case ISD::SRCVALUE: |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 839 | break; |
| 840 | case ISD::CopyToReg: { |
Chris Lattner | f30e1cf | 2008-03-09 09:15:31 +0000 | [diff] [blame] | 841 | unsigned SrcReg; |
| 842 | SDOperand SrcVal = Node->getOperand(2); |
| 843 | if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(SrcVal)) |
| 844 | SrcReg = R->getReg(); |
Evan Cheng | 489a87c | 2007-01-05 20:59:06 +0000 | [diff] [blame] | 845 | else |
Chris Lattner | f30e1cf | 2008-03-09 09:15:31 +0000 | [diff] [blame] | 846 | SrcReg = getVR(SrcVal, VRBaseMap); |
| 847 | |
Chris Lattner | a417652 | 2005-10-30 18:54:27 +0000 | [diff] [blame] | 848 | unsigned DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg(); |
Chris Lattner | f30e1cf | 2008-03-09 09:15:31 +0000 | [diff] [blame] | 849 | if (SrcReg == DestReg) // Coalesced away the copy? Ignore. |
| 850 | break; |
| 851 | |
| 852 | const TargetRegisterClass *SrcTRC = 0, *DstTRC = 0; |
| 853 | // Get the register classes of the src/dst. |
| 854 | if (TargetRegisterInfo::isVirtualRegister(SrcReg)) |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 855 | SrcTRC = MRI.getRegClass(SrcReg); |
Chris Lattner | f30e1cf | 2008-03-09 09:15:31 +0000 | [diff] [blame] | 856 | else |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 857 | SrcTRC = TRI->getPhysicalRegisterRegClass(SrcReg,SrcVal.getValueType()); |
Chris Lattner | f30e1cf | 2008-03-09 09:15:31 +0000 | [diff] [blame] | 858 | |
| 859 | if (TargetRegisterInfo::isVirtualRegister(DestReg)) |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 860 | DstTRC = MRI.getRegClass(DestReg); |
Chris Lattner | f30e1cf | 2008-03-09 09:15:31 +0000 | [diff] [blame] | 861 | else |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 862 | DstTRC = TRI->getPhysicalRegisterRegClass(DestReg, |
| 863 | Node->getOperand(1).getValueType()); |
Chris Lattner | f30e1cf | 2008-03-09 09:15:31 +0000 | [diff] [blame] | 864 | TII->copyRegToReg(*BB, BB->end(), DestReg, SrcReg, DstTRC, SrcTRC); |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 865 | break; |
| 866 | } |
| 867 | case ISD::CopyFromReg: { |
| 868 | unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg(); |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 869 | EmitCopyFromReg(Node, 0, InstanceNo, SrcReg, VRBaseMap); |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 870 | break; |
| 871 | } |
Chris Lattner | acc43bf | 2006-01-26 23:28:04 +0000 | [diff] [blame] | 872 | case ISD::INLINEASM: { |
| 873 | unsigned NumOps = Node->getNumOperands(); |
| 874 | if (Node->getOperand(NumOps-1).getValueType() == MVT::Flag) |
| 875 | --NumOps; // Ignore the flag operand. |
| 876 | |
| 877 | // Create the inline asm machine instruction. |
| 878 | MachineInstr *MI = |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 879 | new MachineInstr(BB, TII->get(TargetInstrInfo::INLINEASM)); |
Chris Lattner | acc43bf | 2006-01-26 23:28:04 +0000 | [diff] [blame] | 880 | |
| 881 | // Add the asm string as an external symbol operand. |
| 882 | const char *AsmStr = |
| 883 | cast<ExternalSymbolSDNode>(Node->getOperand(1))->getSymbol(); |
Chris Lattner | fec65d5 | 2007-12-30 00:51:11 +0000 | [diff] [blame] | 884 | MI->addOperand(MachineOperand::CreateES(AsmStr)); |
Chris Lattner | acc43bf | 2006-01-26 23:28:04 +0000 | [diff] [blame] | 885 | |
| 886 | // Add all of the operand registers to the instruction. |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 887 | for (unsigned i = 2; i != NumOps;) { |
| 888 | unsigned Flags = cast<ConstantSDNode>(Node->getOperand(i))->getValue(); |
Chris Lattner | fd6d282 | 2006-02-24 19:18:20 +0000 | [diff] [blame] | 889 | unsigned NumVals = Flags >> 3; |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 890 | |
Chris Lattner | fec65d5 | 2007-12-30 00:51:11 +0000 | [diff] [blame] | 891 | MI->addOperand(MachineOperand::CreateImm(Flags)); |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 892 | ++i; // Skip the ID value. |
| 893 | |
| 894 | switch (Flags & 7) { |
Chris Lattner | acc43bf | 2006-01-26 23:28:04 +0000 | [diff] [blame] | 895 | default: assert(0 && "Bad flags!"); |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 896 | case 1: // Use of register. |
Chris Lattner | fd6d282 | 2006-02-24 19:18:20 +0000 | [diff] [blame] | 897 | for (; NumVals; --NumVals, ++i) { |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 898 | unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg(); |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 899 | MI->addOperand(MachineOperand::CreateReg(Reg, false)); |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 900 | } |
Chris Lattner | dc19b70 | 2006-02-04 02:26:14 +0000 | [diff] [blame] | 901 | break; |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 902 | case 2: // Def of register. |
Chris Lattner | fd6d282 | 2006-02-24 19:18:20 +0000 | [diff] [blame] | 903 | for (; NumVals; --NumVals, ++i) { |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 904 | unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg(); |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 905 | MI->addOperand(MachineOperand::CreateReg(Reg, true)); |
Chris Lattner | c3a9f8d | 2006-02-23 19:21:04 +0000 | [diff] [blame] | 906 | } |
Chris Lattner | dc19b70 | 2006-02-04 02:26:14 +0000 | [diff] [blame] | 907 | break; |
Chris Lattner | dc19b70 | 2006-02-04 02:26:14 +0000 | [diff] [blame] | 908 | case 3: { // Immediate. |
Chris Lattner | 7df31dc | 2007-08-25 00:53:07 +0000 | [diff] [blame] | 909 | for (; NumVals; --NumVals, ++i) { |
| 910 | if (ConstantSDNode *CS = |
| 911 | dyn_cast<ConstantSDNode>(Node->getOperand(i))) { |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 912 | MI->addOperand(MachineOperand::CreateImm(CS->getValue())); |
Dale Johannesen | eb57ea7 | 2007-11-05 21:20:28 +0000 | [diff] [blame] | 913 | } else if (GlobalAddressSDNode *GA = |
| 914 | dyn_cast<GlobalAddressSDNode>(Node->getOperand(i))) { |
Chris Lattner | fec65d5 | 2007-12-30 00:51:11 +0000 | [diff] [blame] | 915 | MI->addOperand(MachineOperand::CreateGA(GA->getGlobal(), |
| 916 | GA->getOffset())); |
Dale Johannesen | eb57ea7 | 2007-11-05 21:20:28 +0000 | [diff] [blame] | 917 | } else { |
Chris Lattner | fec65d5 | 2007-12-30 00:51:11 +0000 | [diff] [blame] | 918 | BasicBlockSDNode *BB =cast<BasicBlockSDNode>(Node->getOperand(i)); |
| 919 | MI->addOperand(MachineOperand::CreateMBB(BB->getBasicBlock())); |
Chris Lattner | 7df31dc | 2007-08-25 00:53:07 +0000 | [diff] [blame] | 920 | } |
Chris Lattner | efa46ce | 2006-10-31 20:01:56 +0000 | [diff] [blame] | 921 | } |
Chris Lattner | dc19b70 | 2006-02-04 02:26:14 +0000 | [diff] [blame] | 922 | break; |
| 923 | } |
Chris Lattner | fd6d282 | 2006-02-24 19:18:20 +0000 | [diff] [blame] | 924 | case 4: // Addressing mode. |
| 925 | // The addressing mode has been selected, just add all of the |
| 926 | // operands to the machine instruction. |
| 927 | for (; NumVals; --NumVals, ++i) |
Chris Lattner | df37506 | 2006-03-10 07:25:12 +0000 | [diff] [blame] | 928 | AddOperand(MI, Node->getOperand(i), 0, 0, VRBaseMap); |
Chris Lattner | fd6d282 | 2006-02-24 19:18:20 +0000 | [diff] [blame] | 929 | break; |
Chris Lattner | dc19b70 | 2006-02-04 02:26:14 +0000 | [diff] [blame] | 930 | } |
Chris Lattner | acc43bf | 2006-01-26 23:28:04 +0000 | [diff] [blame] | 931 | } |
| 932 | break; |
| 933 | } |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 934 | } |
| 935 | } |
Jim Laskey | b6d4c2c | 2005-09-30 19:15:27 +0000 | [diff] [blame] | 936 | } |
| 937 | |
Chris Lattner | a93dfcd | 2006-03-05 23:51:47 +0000 | [diff] [blame] | 938 | void ScheduleDAG::EmitNoop() { |
| 939 | TII->insertNoop(*BB, BB->end()); |
| 940 | } |
| 941 | |
Chris Lattner | d9c4c45 | 2008-03-09 07:51:01 +0000 | [diff] [blame] | 942 | void ScheduleDAG::EmitCrossRCCopy(SUnit *SU, |
| 943 | DenseMap<SUnit*, unsigned> &VRBaseMap) { |
Evan Cheng | 42d6027 | 2007-09-26 21:36:17 +0000 | [diff] [blame] | 944 | for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end(); |
| 945 | I != E; ++I) { |
| 946 | if (I->isCtrl) continue; // ignore chain preds |
| 947 | if (!I->Dep->Node) { |
| 948 | // Copy to physical register. |
| 949 | DenseMap<SUnit*, unsigned>::iterator VRI = VRBaseMap.find(I->Dep); |
| 950 | assert(VRI != VRBaseMap.end() && "Node emitted out of order - late"); |
| 951 | // Find the destination physical register. |
| 952 | unsigned Reg = 0; |
| 953 | for (SUnit::const_succ_iterator II = SU->Succs.begin(), |
| 954 | EE = SU->Succs.end(); II != EE; ++II) { |
| 955 | if (I->Reg) { |
| 956 | Reg = I->Reg; |
| 957 | break; |
| 958 | } |
| 959 | } |
| 960 | assert(I->Reg && "Unknown physical register!"); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 961 | TII->copyRegToReg(*BB, BB->end(), Reg, VRI->second, |
Evan Cheng | 42d6027 | 2007-09-26 21:36:17 +0000 | [diff] [blame] | 962 | SU->CopyDstRC, SU->CopySrcRC); |
| 963 | } else { |
| 964 | // Copy from physical register. |
| 965 | assert(I->Reg && "Unknown physical register!"); |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 966 | unsigned VRBase = MRI.createVirtualRegister(SU->CopyDstRC); |
Evan Cheng | 42d6027 | 2007-09-26 21:36:17 +0000 | [diff] [blame] | 967 | bool isNew = VRBaseMap.insert(std::make_pair(SU, VRBase)); |
| 968 | assert(isNew && "Node emitted out of order - early"); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 969 | TII->copyRegToReg(*BB, BB->end(), VRBase, I->Reg, |
Evan Cheng | 42d6027 | 2007-09-26 21:36:17 +0000 | [diff] [blame] | 970 | SU->CopyDstRC, SU->CopySrcRC); |
| 971 | } |
| 972 | break; |
| 973 | } |
| 974 | } |
| 975 | |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 976 | /// EmitLiveInCopy - Emit a copy for a live in physical register. If the |
| 977 | /// physical register has only a single copy use, then coalesced the copy |
Evan Cheng | db2d773 | 2008-03-14 00:14:55 +0000 | [diff] [blame] | 978 | /// if possible. |
| 979 | void ScheduleDAG::EmitLiveInCopy(MachineBasicBlock *MBB, |
| 980 | MachineBasicBlock::iterator &InsertPos, |
| 981 | unsigned VirtReg, unsigned PhysReg, |
| 982 | const TargetRegisterClass *RC, |
| 983 | DenseMap<MachineInstr*, unsigned> &CopyRegMap){ |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 984 | unsigned NumUses = 0; |
| 985 | MachineInstr *UseMI = NULL; |
| 986 | for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg), |
| 987 | UE = MRI.use_end(); UI != UE; ++UI) { |
| 988 | UseMI = &*UI; |
| 989 | if (++NumUses > 1) |
| 990 | break; |
| 991 | } |
| 992 | |
| 993 | // If the number of uses is not one, or the use is not a move instruction, |
Evan Cheng | db2d773 | 2008-03-14 00:14:55 +0000 | [diff] [blame] | 994 | // don't coalesce. Also, only coalesce away a virtual register to virtual |
| 995 | // register copy. |
| 996 | bool Coalesced = false; |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 997 | unsigned SrcReg, DstReg; |
Evan Cheng | db2d773 | 2008-03-14 00:14:55 +0000 | [diff] [blame] | 998 | if (NumUses == 1 && |
| 999 | TII->isMoveInstr(*UseMI, SrcReg, DstReg) && |
| 1000 | TargetRegisterInfo::isVirtualRegister(DstReg)) { |
| 1001 | VirtReg = DstReg; |
| 1002 | Coalesced = true; |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 1003 | } |
| 1004 | |
Evan Cheng | db2d773 | 2008-03-14 00:14:55 +0000 | [diff] [blame] | 1005 | // Now find an ideal location to insert the copy. |
| 1006 | MachineBasicBlock::iterator Pos = InsertPos; |
| 1007 | while (Pos != MBB->begin()) { |
| 1008 | MachineInstr *PrevMI = prior(Pos); |
| 1009 | DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI); |
| 1010 | // copyRegToReg might emit multiple instructions to do a copy. |
| 1011 | unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second; |
| 1012 | if (CopyDstReg && !TRI->regsOverlap(CopyDstReg, PhysReg)) |
| 1013 | // This is what the BB looks like right now: |
| 1014 | // r1024 = mov r0 |
| 1015 | // ... |
| 1016 | // r1 = mov r1024 |
| 1017 | // |
| 1018 | // We want to insert "r1025 = mov r1". Inserting this copy below the |
| 1019 | // move to r1024 makes it impossible for that move to be coalesced. |
| 1020 | // |
| 1021 | // r1025 = mov r1 |
| 1022 | // r1024 = mov r0 |
| 1023 | // ... |
| 1024 | // r1 = mov 1024 |
| 1025 | // r2 = mov 1025 |
| 1026 | break; // Woot! Found a good location. |
| 1027 | --Pos; |
| 1028 | } |
| 1029 | |
| 1030 | TII->copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC); |
| 1031 | CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg)); |
| 1032 | if (Coalesced) { |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 1033 | if (&*InsertPos == UseMI) ++InsertPos; |
| 1034 | MBB->erase(UseMI); |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 1035 | } |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 1036 | } |
| 1037 | |
| 1038 | /// EmitLiveInCopies - If this is the first basic block in the function, |
| 1039 | /// and if it has live ins that need to be copied into vregs, emit the |
| 1040 | /// copies into the top of the block. |
| 1041 | void ScheduleDAG::EmitLiveInCopies(MachineBasicBlock *MBB) { |
Evan Cheng | db2d773 | 2008-03-14 00:14:55 +0000 | [diff] [blame] | 1042 | DenseMap<MachineInstr*, unsigned> CopyRegMap; |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 1043 | MachineBasicBlock::iterator InsertPos = MBB->begin(); |
| 1044 | for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(), |
| 1045 | E = MRI.livein_end(); LI != E; ++LI) |
| 1046 | if (LI->second) { |
| 1047 | const TargetRegisterClass *RC = MRI.getRegClass(LI->second); |
Evan Cheng | db2d773 | 2008-03-14 00:14:55 +0000 | [diff] [blame] | 1048 | EmitLiveInCopy(MBB, InsertPos, LI->second, LI->first, RC, CopyRegMap); |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 1049 | } |
| 1050 | } |
| 1051 | |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 1052 | /// EmitSchedule - Emit the machine code in scheduled order. |
| 1053 | void ScheduleDAG::EmitSchedule() { |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 1054 | bool isEntryBB = &MF->front() == BB; |
| 1055 | |
| 1056 | if (isEntryBB && !SchedLiveInCopies) { |
| 1057 | // If this is the first basic block in the function, and if it has live ins |
| 1058 | // that need to be copied into vregs, emit the copies into the top of the |
| 1059 | // block before emitting the code for the block. |
| 1060 | for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(), |
| 1061 | E = MRI.livein_end(); LI != E; ++LI) |
Evan Cheng | 9efce63 | 2007-09-26 06:25:56 +0000 | [diff] [blame] | 1062 | if (LI->second) { |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 1063 | const TargetRegisterClass *RC = MRI.getRegClass(LI->second); |
Evan Cheng | 6b2cf28 | 2008-01-30 19:35:32 +0000 | [diff] [blame] | 1064 | TII->copyRegToReg(*MF->begin(), MF->begin()->end(), LI->second, |
Evan Cheng | 9efce63 | 2007-09-26 06:25:56 +0000 | [diff] [blame] | 1065 | LI->first, RC, RC); |
| 1066 | } |
Chris Lattner | 9664541 | 2006-05-16 06:10:58 +0000 | [diff] [blame] | 1067 | } |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 1068 | |
Chris Lattner | 9664541 | 2006-05-16 06:10:58 +0000 | [diff] [blame] | 1069 | // Finally, emit the code for all of the scheduled instructions. |
Evan Cheng | af825c8 | 2007-07-10 07:08:32 +0000 | [diff] [blame] | 1070 | DenseMap<SDOperand, unsigned> VRBaseMap; |
Evan Cheng | 42d6027 | 2007-09-26 21:36:17 +0000 | [diff] [blame] | 1071 | DenseMap<SUnit*, unsigned> CopyVRBaseMap; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 1072 | for (unsigned i = 0, e = Sequence.size(); i != e; i++) { |
| 1073 | if (SUnit *SU = Sequence[i]) { |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 1074 | for (unsigned j = 0, ee = SU->FlaggedNodes.size(); j != ee; ++j) |
| 1075 | EmitNode(SU->FlaggedNodes[j], SU->InstanceNo, VRBaseMap); |
Evan Cheng | 42d6027 | 2007-09-26 21:36:17 +0000 | [diff] [blame] | 1076 | if (SU->Node) |
| 1077 | EmitNode(SU->Node, SU->InstanceNo, VRBaseMap); |
| 1078 | else |
| 1079 | EmitCrossRCCopy(SU, CopyVRBaseMap); |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 1080 | } else { |
| 1081 | // Null SUnit* is a noop. |
| 1082 | EmitNoop(); |
| 1083 | } |
| 1084 | } |
Evan Cheng | 9e23336 | 2008-03-12 22:19:41 +0000 | [diff] [blame] | 1085 | |
| 1086 | if (isEntryBB && SchedLiveInCopies) |
| 1087 | EmitLiveInCopies(MF->begin()); |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 1088 | } |
| 1089 | |
| 1090 | /// dump - dump the schedule. |
| 1091 | void ScheduleDAG::dumpSchedule() const { |
| 1092 | for (unsigned i = 0, e = Sequence.size(); i != e; i++) { |
| 1093 | if (SUnit *SU = Sequence[i]) |
| 1094 | SU->dump(&DAG); |
| 1095 | else |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 1096 | cerr << "**** NOOP ****\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 1097 | } |
| 1098 | } |
| 1099 | |
| 1100 | |
Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 1101 | /// Run - perform scheduling. |
| 1102 | /// |
| 1103 | MachineBasicBlock *ScheduleDAG::Run() { |
Evan Cheng | a9c2091 | 2006-01-21 02:32:06 +0000 | [diff] [blame] | 1104 | Schedule(); |
| 1105 | return BB; |
Chris Lattner | d32b236 | 2005-08-18 18:45:24 +0000 | [diff] [blame] | 1106 | } |
Evan Cheng | 4ef1086 | 2006-01-23 07:01:07 +0000 | [diff] [blame] | 1107 | |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 1108 | /// SUnit - Scheduling unit. It's an wrapper around either a single SDNode or |
| 1109 | /// a group of nodes flagged together. |
| 1110 | void SUnit::dump(const SelectionDAG *G) const { |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 1111 | cerr << "SU(" << NodeNum << "): "; |
Evan Cheng | 42d6027 | 2007-09-26 21:36:17 +0000 | [diff] [blame] | 1112 | if (Node) |
| 1113 | Node->dump(G); |
| 1114 | else |
| 1115 | cerr << "CROSS RC COPY "; |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 1116 | cerr << "\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 1117 | if (FlaggedNodes.size() != 0) { |
| 1118 | for (unsigned i = 0, e = FlaggedNodes.size(); i != e; i++) { |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 1119 | cerr << " "; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 1120 | FlaggedNodes[i]->dump(G); |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 1121 | cerr << "\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 1122 | } |
| 1123 | } |
| 1124 | } |
Evan Cheng | 4ef1086 | 2006-01-23 07:01:07 +0000 | [diff] [blame] | 1125 | |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 1126 | void SUnit::dumpAll(const SelectionDAG *G) const { |
| 1127 | dump(G); |
| 1128 | |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 1129 | cerr << " # preds left : " << NumPredsLeft << "\n"; |
| 1130 | cerr << " # succs left : " << NumSuccsLeft << "\n"; |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 1131 | cerr << " Latency : " << Latency << "\n"; |
| 1132 | cerr << " Depth : " << Depth << "\n"; |
| 1133 | cerr << " Height : " << Height << "\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 1134 | |
| 1135 | if (Preds.size() != 0) { |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 1136 | cerr << " Predecessors:\n"; |
Chris Lattner | 228a18e | 2006-08-17 00:09:56 +0000 | [diff] [blame] | 1137 | for (SUnit::const_succ_iterator I = Preds.begin(), E = Preds.end(); |
| 1138 | I != E; ++I) { |
Evan Cheng | 713a98d | 2007-09-19 01:38:40 +0000 | [diff] [blame] | 1139 | if (I->isCtrl) |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 1140 | cerr << " ch #"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 1141 | else |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 1142 | cerr << " val #"; |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 1143 | cerr << I->Dep << " - SU(" << I->Dep->NodeNum << ")"; |
| 1144 | if (I->isSpecial) |
| 1145 | cerr << " *"; |
| 1146 | cerr << "\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 1147 | } |
| 1148 | } |
| 1149 | if (Succs.size() != 0) { |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 1150 | cerr << " Successors:\n"; |
Chris Lattner | 228a18e | 2006-08-17 00:09:56 +0000 | [diff] [blame] | 1151 | for (SUnit::const_succ_iterator I = Succs.begin(), E = Succs.end(); |
| 1152 | I != E; ++I) { |
Evan Cheng | 713a98d | 2007-09-19 01:38:40 +0000 | [diff] [blame] | 1153 | if (I->isCtrl) |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 1154 | cerr << " ch #"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 1155 | else |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 1156 | cerr << " val #"; |
Evan Cheng | a6fb1b6 | 2007-09-25 01:54:36 +0000 | [diff] [blame] | 1157 | cerr << I->Dep << " - SU(" << I->Dep->NodeNum << ")"; |
| 1158 | if (I->isSpecial) |
| 1159 | cerr << " *"; |
| 1160 | cerr << "\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 1161 | } |
| 1162 | } |
Bill Wendling | 832171c | 2006-12-07 20:04:42 +0000 | [diff] [blame] | 1163 | cerr << "\n"; |
Evan Cheng | e165a78 | 2006-05-11 23:55:42 +0000 | [diff] [blame] | 1164 | } |