blob: 2ea48cf89dbf246e8a4effea2f1f2ffba50b83b7 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000032#include "llvm/ParameterAttributes.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000033#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000036using namespace llvm;
37
Chris Lattner3ee77402007-06-19 05:46:06 +000038static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
39cl::desc("enable preincrement load/store generation on PPC (experimental)"),
40 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000041
Chris Lattner331d1bc2006-11-02 01:44:04 +000042PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Evan Cheng53301922008-07-12 02:23:19 +000043 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000044
Nate Begeman405e3ec2005-10-21 00:02:42 +000045 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000046
Chris Lattnerd145a612005-09-27 22:18:25 +000047 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000048 setUseUnderscoreSetJmp(true);
49 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000050
Chris Lattner7c5a3d32005-08-16 17:14:42 +000051 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000052 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
53 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
54 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000055
Evan Chengc5484282006-10-04 00:56:09 +000056 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Duncan Sandsf9c98e62008-01-23 20:39:46 +000057 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000058 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000059
Chris Lattnerddf89562008-01-17 19:59:44 +000060 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
61
Chris Lattner94e509c2006-11-10 23:58:45 +000062 // PowerPC has pre-inc load and store's.
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
65 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000066 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
67 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000068 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
70 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000071 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
72 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
73
Dale Johannesen638ccd52007-10-06 01:24:11 +000074 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
75 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
76 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen6eaeff22007-10-10 01:01:31 +000077 // This is used in the ppcf128->int sequence. Note it has different semantics
78 // from FP_ROUND: that rounds to nearest, this rounds to zero.
79 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000080
Chris Lattner7c5a3d32005-08-16 17:14:42 +000081 // PowerPC has no intrinsics for these particular operations
Andrew Lenharthd497d9f2008-02-16 14:46:26 +000082 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
83
Chris Lattner7c5a3d32005-08-16 17:14:42 +000084 // PowerPC has no SREM/UREM instructions
85 setOperationAction(ISD::SREM, MVT::i32, Expand);
86 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000087 setOperationAction(ISD::SREM, MVT::i64, Expand);
88 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000089
90 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
91 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
92 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
93 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
94 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
95 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
96 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
97 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
98 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000099
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000100 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000101 setOperationAction(ISD::FSIN , MVT::f64, Expand);
102 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000103 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000104 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000105 setOperationAction(ISD::FSIN , MVT::f32, Expand);
106 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000107 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000108 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000109
Dan Gohman1a024862008-01-31 00:41:03 +0000110 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000111
112 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000113 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000114 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
115 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
116 }
117
Chris Lattner9601a862006-03-05 05:08:37 +0000118 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
119 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
120
Nate Begemand88fc032006-01-14 03:14:10 +0000121 // PowerPC does not have BSWAP, CTPOP or CTTZ
122 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000123 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
124 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000125 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
126 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
127 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000128
Nate Begeman35ef9132006-01-11 21:21:00 +0000129 // PowerPC does not have ROTR
130 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
131
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000132 // PowerPC does not have Select
133 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000134 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000135 setOperationAction(ISD::SELECT, MVT::f32, Expand);
136 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000137
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000138 // PowerPC wants to turn select_cc of FP into fsel when possible.
139 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
140 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000141
Nate Begeman750ac1b2006-02-01 07:19:44 +0000142 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000143 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000144
Nate Begeman81e80972006-03-17 01:40:33 +0000145 // PowerPC does not have BRCOND which requires SetCC
146 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000147
148 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000149
Chris Lattnerf7605322005-08-31 21:09:52 +0000150 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
151 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000152
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000153 // PowerPC does not have [U|S]INT_TO_FP
154 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
155 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
156
Chris Lattner53e88452005-12-23 05:13:35 +0000157 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
158 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000159 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
160 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000161
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000162 // We cannot sextinreg(i1). Expand to shifts.
163 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000164
Jim Laskeyabf6d172006-01-05 01:25:28 +0000165 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000166 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000167 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000168
169 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
170 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
171 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
172 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
173
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000174
Nate Begeman28a6b022005-12-10 02:36:00 +0000175 // We want to legalize GlobalAddress and ConstantPool nodes into the
176 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000177 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000178 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000179 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000180 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000181 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000182 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000183 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
184 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
185
Nate Begemanee625572006-01-27 21:09:22 +0000186 // RET must be custom lowered, to meet ABI requirements
187 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000188
Nate Begemanacc398c2006-01-25 18:21:52 +0000189 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
190 setOperationAction(ISD::VASTART , MVT::Other, Custom);
191
Nicolas Geoffray01119992007-04-03 13:59:52 +0000192 // VAARG is custom lowered with ELF 32 ABI
193 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
194 setOperationAction(ISD::VAARG, MVT::Other, Custom);
195 else
196 setOperationAction(ISD::VAARG, MVT::Other, Expand);
197
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000198 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000199 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
200 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000201 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000202 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000203 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
204 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000205
Mon P Wang28873102008-06-25 08:15:39 +0000206 setOperationAction(ISD::ATOMIC_LOAD_ADD , MVT::i32 , Custom);
207 setOperationAction(ISD::ATOMIC_CMP_SWAP , MVT::i32 , Custom);
Evan Cheng54fc97d2008-04-19 01:30:48 +0000208 setOperationAction(ISD::ATOMIC_SWAP , MVT::i32 , Custom);
Evan Cheng8608f2e2008-04-19 02:30:38 +0000209 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Mon P Wang28873102008-06-25 08:15:39 +0000210 setOperationAction(ISD::ATOMIC_LOAD_ADD , MVT::i64 , Custom);
211 setOperationAction(ISD::ATOMIC_CMP_SWAP , MVT::i64 , Custom);
Evan Cheng8608f2e2008-04-19 02:30:38 +0000212 setOperationAction(ISD::ATOMIC_SWAP , MVT::i64 , Custom);
213 }
Evan Cheng54fc97d2008-04-19 01:30:48 +0000214
Chris Lattner6d92cad2006-03-26 10:06:40 +0000215 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000216 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000217
Chris Lattnera7a58542006-06-16 17:34:12 +0000218 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000219 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000220 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000221 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000222 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000223 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000224 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
225
Chris Lattner7fbcef72006-03-24 07:53:47 +0000226 // FIXME: disable this lowered code. This generates 64-bit register values,
227 // and we don't model the fact that the top part is clobbered by calls. We
228 // need to flag these together so that the value isn't live across a call.
229 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
230
Nate Begemanae749a92005-10-25 23:48:36 +0000231 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
232 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
233 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000234 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000235 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000236 }
237
Chris Lattnera7a58542006-06-16 17:34:12 +0000238 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000239 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000240 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000241 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
242 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000243 // 64-bit PowerPC wants to expand i128 shifts itself.
244 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
245 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
246 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000247 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000248 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000249 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
250 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
251 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000252 }
Evan Chengd30bf012006-03-01 01:11:20 +0000253
Nate Begeman425a9692005-11-29 08:17:20 +0000254 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000255 // First set operation action for all vector types to expand. Then we
256 // will selectively turn on ones that can be effectively codegen'd.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000257 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
258 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
259 MVT VT = (MVT::SimpleValueType)i;
260
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000261 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000262 setOperationAction(ISD::ADD , VT, Legal);
263 setOperationAction(ISD::SUB , VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000264
Chris Lattner7ff7e672006-04-04 17:25:31 +0000265 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000266 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
267 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000268
269 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000270 setOperationAction(ISD::AND , VT, Promote);
271 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
272 setOperationAction(ISD::OR , VT, Promote);
273 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
274 setOperationAction(ISD::XOR , VT, Promote);
275 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
276 setOperationAction(ISD::LOAD , VT, Promote);
277 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
278 setOperationAction(ISD::SELECT, VT, Promote);
279 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
280 setOperationAction(ISD::STORE, VT, Promote);
281 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000282
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000283 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000284 setOperationAction(ISD::MUL , VT, Expand);
285 setOperationAction(ISD::SDIV, VT, Expand);
286 setOperationAction(ISD::SREM, VT, Expand);
287 setOperationAction(ISD::UDIV, VT, Expand);
288 setOperationAction(ISD::UREM, VT, Expand);
289 setOperationAction(ISD::FDIV, VT, Expand);
290 setOperationAction(ISD::FNEG, VT, Expand);
291 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
292 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
293 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
294 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
295 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
296 setOperationAction(ISD::UDIVREM, VT, Expand);
297 setOperationAction(ISD::SDIVREM, VT, Expand);
298 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
299 setOperationAction(ISD::FPOW, VT, Expand);
300 setOperationAction(ISD::CTPOP, VT, Expand);
301 setOperationAction(ISD::CTLZ, VT, Expand);
302 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000303 }
304
Chris Lattner7ff7e672006-04-04 17:25:31 +0000305 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
306 // with merges, splats, etc.
307 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
308
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000309 setOperationAction(ISD::AND , MVT::v4i32, Legal);
310 setOperationAction(ISD::OR , MVT::v4i32, Legal);
311 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
312 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
313 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
314 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
315
Nate Begeman425a9692005-11-29 08:17:20 +0000316 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000317 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000318 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
319 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000320
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000321 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000322 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000323 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000324 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000325
Chris Lattnerb2177b92006-03-19 06:55:52 +0000326 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
327 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000328
Chris Lattner541f91b2006-04-02 00:43:36 +0000329 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
330 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000331 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
332 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000333 }
334
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000335 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000336 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000337
Jim Laskey2ad9f172007-02-22 14:56:36 +0000338 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000339 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000340 setExceptionPointerRegister(PPC::X3);
341 setExceptionSelectorRegister(PPC::X4);
342 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000343 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000344 setExceptionPointerRegister(PPC::R3);
345 setExceptionSelectorRegister(PPC::R4);
346 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000347
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000348 // We have target-specific dag combine patterns for the following nodes:
349 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000350 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000351 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000352 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000353
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000354 // Darwin long double math library functions have $LDBL128 appended.
355 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000356 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000357 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
358 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000359 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
360 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000361 }
362
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000363 computeRegisterProperties();
364}
365
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000366/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
367/// function arguments in the caller parameter area.
368unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
369 TargetMachine &TM = getTargetMachine();
370 // Darwin passes everything on 4 byte boundary.
371 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
372 return 4;
373 // FIXME Elf TBD
374 return 4;
375}
376
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000377const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
378 switch (Opcode) {
379 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000380 case PPCISD::FSEL: return "PPCISD::FSEL";
381 case PPCISD::FCFID: return "PPCISD::FCFID";
382 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
383 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
384 case PPCISD::STFIWX: return "PPCISD::STFIWX";
385 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
386 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
387 case PPCISD::VPERM: return "PPCISD::VPERM";
388 case PPCISD::Hi: return "PPCISD::Hi";
389 case PPCISD::Lo: return "PPCISD::Lo";
390 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
391 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
392 case PPCISD::SRL: return "PPCISD::SRL";
393 case PPCISD::SRA: return "PPCISD::SRA";
394 case PPCISD::SHL: return "PPCISD::SHL";
395 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
396 case PPCISD::STD_32: return "PPCISD::STD_32";
397 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
398 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
399 case PPCISD::MTCTR: return "PPCISD::MTCTR";
400 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
401 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
402 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
403 case PPCISD::MFCR: return "PPCISD::MFCR";
404 case PPCISD::VCMP: return "PPCISD::VCMP";
405 case PPCISD::VCMPo: return "PPCISD::VCMPo";
406 case PPCISD::LBRX: return "PPCISD::LBRX";
407 case PPCISD::STBRX: return "PPCISD::STBRX";
408 case PPCISD::ATOMIC_LOAD_ADD: return "PPCISD::ATOMIC_LOAD_ADD";
409 case PPCISD::ATOMIC_CMP_SWAP: return "PPCISD::ATOMIC_CMP_SWAP";
410 case PPCISD::ATOMIC_SWAP: return "PPCISD::ATOMIC_SWAP";
411 case PPCISD::LARX: return "PPCISD::LARX";
412 case PPCISD::STCX: return "PPCISD::STCX";
413 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
414 case PPCISD::MFFS: return "PPCISD::MFFS";
415 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
416 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
417 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
418 case PPCISD::MTFSF: return "PPCISD::MTFSF";
419 case PPCISD::TAILCALL: return "PPCISD::TAILCALL";
420 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000421 }
422}
423
Scott Michel5b8f82e2008-03-10 15:42:14 +0000424
Duncan Sands83ec4b62008-06-06 12:08:01 +0000425MVT PPCTargetLowering::getSetCCResultType(const SDOperand &) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000426 return MVT::i32;
427}
428
429
Chris Lattner1a635d62006-04-14 06:01:58 +0000430//===----------------------------------------------------------------------===//
431// Node matching predicates, for use by the tblgen matching code.
432//===----------------------------------------------------------------------===//
433
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000434/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
435static bool isFloatingPointZero(SDOperand Op) {
436 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000437 return CFP->getValueAPF().isZero();
Evan Cheng466685d2006-10-09 20:57:25 +0000438 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000439 // Maybe this has already been legalized into the constant pool?
440 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000441 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000442 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000443 }
444 return false;
445}
446
Chris Lattnerddb739e2006-04-06 17:23:16 +0000447/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
448/// true if Op is undef or if it matches the specified value.
449static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
450 return Op.getOpcode() == ISD::UNDEF ||
451 cast<ConstantSDNode>(Op)->getValue() == Val;
452}
453
454/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
455/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000456bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
457 if (!isUnary) {
458 for (unsigned i = 0; i != 16; ++i)
459 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
460 return false;
461 } else {
462 for (unsigned i = 0; i != 8; ++i)
463 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
464 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
465 return false;
466 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000467 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000468}
469
470/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
471/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000472bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
473 if (!isUnary) {
474 for (unsigned i = 0; i != 16; i += 2)
475 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
476 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
477 return false;
478 } else {
479 for (unsigned i = 0; i != 8; i += 2)
480 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
481 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
482 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
483 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
484 return false;
485 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000486 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000487}
488
Chris Lattnercaad1632006-04-06 22:02:42 +0000489/// isVMerge - Common function, used to match vmrg* shuffles.
490///
491static bool isVMerge(SDNode *N, unsigned UnitSize,
492 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000493 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
494 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
495 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
496 "Unsupported merge size!");
497
498 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
499 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
500 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000501 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000502 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000503 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000504 return false;
505 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000506 return true;
507}
508
509/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
510/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
511bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
512 if (!isUnary)
513 return isVMerge(N, UnitSize, 8, 24);
514 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000515}
516
517/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
518/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000519bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
520 if (!isUnary)
521 return isVMerge(N, UnitSize, 0, 16);
522 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000523}
524
525
Chris Lattnerd0608e12006-04-06 18:26:28 +0000526/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
527/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000528int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000529 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
530 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000531 // Find the first non-undef value in the shuffle mask.
532 unsigned i;
533 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
534 /*search*/;
535
536 if (i == 16) return -1; // all undef.
537
538 // Otherwise, check to see if the rest of the elements are consequtively
539 // numbered from this value.
540 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
541 if (ShiftAmt < i) return -1;
542 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000543
Chris Lattnerf24380e2006-04-06 22:28:36 +0000544 if (!isUnary) {
545 // Check the rest of the elements to see if they are consequtive.
546 for (++i; i != 16; ++i)
547 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
548 return -1;
549 } else {
550 // Check the rest of the elements to see if they are consequtive.
551 for (++i; i != 16; ++i)
552 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
553 return -1;
554 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000555
556 return ShiftAmt;
557}
Chris Lattneref819f82006-03-20 06:33:01 +0000558
559/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
560/// specifies a splat of a single element that is suitable for input to
561/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000562bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
563 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
564 N->getNumOperands() == 16 &&
565 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000566
Chris Lattner88a99ef2006-03-20 06:37:44 +0000567 // This is a splat operation if each element of the permute is the same, and
568 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000569 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000570 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000571 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
572 ElementBase = EltV->getValue();
573 else
574 return false; // FIXME: Handle UNDEF elements too!
575
576 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
577 return false;
578
579 // Check that they are consequtive.
580 for (unsigned i = 1; i != EltSize; ++i) {
581 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
582 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
583 return false;
584 }
585
Chris Lattner88a99ef2006-03-20 06:37:44 +0000586 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000587 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000588 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000589 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
590 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000591 for (unsigned j = 0; j != EltSize; ++j)
592 if (N->getOperand(i+j) != N->getOperand(j))
593 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000594 }
595
Chris Lattner7ff7e672006-04-04 17:25:31 +0000596 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000597}
598
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000599/// isAllNegativeZeroVector - Returns true if all elements of build_vector
600/// are -0.0.
601bool PPC::isAllNegativeZeroVector(SDNode *N) {
602 assert(N->getOpcode() == ISD::BUILD_VECTOR);
603 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
604 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000605 return CFP->getValueAPF().isNegZero();
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000606 return false;
607}
608
Chris Lattneref819f82006-03-20 06:33:01 +0000609/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
610/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000611unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
612 assert(isSplatShuffleMask(N, EltSize));
613 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000614}
615
Chris Lattnere87192a2006-04-12 17:37:20 +0000616/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000617/// by using a vspltis[bhw] instruction of the specified element size, return
618/// the constant being splatted. The ByteSize field indicates the number of
619/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000620SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000621 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000622
623 // If ByteSize of the splat is bigger than the element size of the
624 // build_vector, then we have a case where we are checking for a splat where
625 // multiple elements of the buildvector are folded together into a single
626 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
627 unsigned EltSize = 16/N->getNumOperands();
628 if (EltSize < ByteSize) {
629 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
630 SDOperand UniquedVals[4];
631 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
632
633 // See if all of the elements in the buildvector agree across.
634 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
635 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
636 // If the element isn't a constant, bail fully out.
637 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
638
639
640 if (UniquedVals[i&(Multiple-1)].Val == 0)
641 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
642 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
643 return SDOperand(); // no match.
644 }
645
646 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
647 // either constant or undef values that are identical for each chunk. See
648 // if these chunks can form into a larger vspltis*.
649
650 // Check to see if all of the leading entries are either 0 or -1. If
651 // neither, then this won't fit into the immediate field.
652 bool LeadingZero = true;
653 bool LeadingOnes = true;
654 for (unsigned i = 0; i != Multiple-1; ++i) {
655 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
656
657 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
658 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
659 }
660 // Finally, check the least significant entry.
661 if (LeadingZero) {
662 if (UniquedVals[Multiple-1].Val == 0)
663 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
664 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
665 if (Val < 16)
666 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
667 }
668 if (LeadingOnes) {
669 if (UniquedVals[Multiple-1].Val == 0)
670 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
671 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
672 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
673 return DAG.getTargetConstant(Val, MVT::i32);
674 }
675
676 return SDOperand();
677 }
678
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000679 // Check to see if this buildvec has a single non-undef value in its elements.
680 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
681 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
682 if (OpVal.Val == 0)
683 OpVal = N->getOperand(i);
684 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000685 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000686 }
687
Chris Lattner140a58f2006-04-08 06:46:53 +0000688 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000689
Nate Begeman98e70cc2006-03-28 04:15:58 +0000690 unsigned ValSizeInBytes = 0;
691 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000692 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
693 Value = CN->getValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000694 ValSizeInBytes = CN->getValueType(0).getSizeInBits()/8;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000695 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
696 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000697 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000698 ValSizeInBytes = 4;
699 }
700
701 // If the splat value is larger than the element value, then we can never do
702 // this splat. The only case that we could fit the replicated bits into our
703 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000704 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000705
706 // If the element value is larger than the splat value, cut it in half and
707 // check to see if the two halves are equal. Continue doing this until we
708 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
709 while (ValSizeInBytes > ByteSize) {
710 ValSizeInBytes >>= 1;
711
712 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000713 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
714 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000715 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000716 }
717
718 // Properly sign extend the value.
719 int ShAmt = (4-ByteSize)*8;
720 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
721
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000722 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000723 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000724
Chris Lattner140a58f2006-04-08 06:46:53 +0000725 // Finally, if this value fits in a 5 bit sext field, return it
726 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
727 return DAG.getTargetConstant(MaskVal, MVT::i32);
728 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000729}
730
Chris Lattner1a635d62006-04-14 06:01:58 +0000731//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000732// Addressing Mode Selection
733//===----------------------------------------------------------------------===//
734
735/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
736/// or 64-bit immediate, and if the value can be accurately represented as a
737/// sign extension from a 16-bit value. If so, this returns true and the
738/// immediate.
739static bool isIntS16Immediate(SDNode *N, short &Imm) {
740 if (N->getOpcode() != ISD::Constant)
741 return false;
742
743 Imm = (short)cast<ConstantSDNode>(N)->getValue();
744 if (N->getValueType(0) == MVT::i32)
745 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
746 else
747 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
748}
749static bool isIntS16Immediate(SDOperand Op, short &Imm) {
750 return isIntS16Immediate(Op.Val, Imm);
751}
752
753
754/// SelectAddressRegReg - Given the specified addressed, check to see if it
755/// can be represented as an indexed [r+r] operation. Returns false if it
756/// can be more efficiently represented with [r+imm].
757bool PPCTargetLowering::SelectAddressRegReg(SDOperand N, SDOperand &Base,
758 SDOperand &Index,
759 SelectionDAG &DAG) {
760 short imm = 0;
761 if (N.getOpcode() == ISD::ADD) {
762 if (isIntS16Immediate(N.getOperand(1), imm))
763 return false; // r+i
764 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
765 return false; // r+i
766
767 Base = N.getOperand(0);
768 Index = N.getOperand(1);
769 return true;
770 } else if (N.getOpcode() == ISD::OR) {
771 if (isIntS16Immediate(N.getOperand(1), imm))
772 return false; // r+i can fold it if we can.
773
774 // If this is an or of disjoint bitfields, we can codegen this as an add
775 // (for better address arithmetic) if the LHS and RHS of the OR are provably
776 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000777 APInt LHSKnownZero, LHSKnownOne;
778 APInt RHSKnownZero, RHSKnownOne;
779 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000780 APInt::getAllOnesValue(N.getOperand(0)
781 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000782 LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000783
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000784 if (LHSKnownZero.getBoolValue()) {
785 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000786 APInt::getAllOnesValue(N.getOperand(1)
787 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000788 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000789 // If all of the bits are known zero on the LHS or RHS, the add won't
790 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000791 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000792 Base = N.getOperand(0);
793 Index = N.getOperand(1);
794 return true;
795 }
796 }
797 }
798
799 return false;
800}
801
802/// Returns true if the address N can be represented by a base register plus
803/// a signed 16-bit displacement [r+imm], and if it is not better
804/// represented as reg+reg.
805bool PPCTargetLowering::SelectAddressRegImm(SDOperand N, SDOperand &Disp,
806 SDOperand &Base, SelectionDAG &DAG){
807 // If this can be more profitably realized as r+r, fail.
808 if (SelectAddressRegReg(N, Disp, Base, DAG))
809 return false;
810
811 if (N.getOpcode() == ISD::ADD) {
812 short imm = 0;
813 if (isIntS16Immediate(N.getOperand(1), imm)) {
814 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
815 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
816 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
817 } else {
818 Base = N.getOperand(0);
819 }
820 return true; // [r+i]
821 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
822 // Match LOAD (ADD (X, Lo(G))).
823 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
824 && "Cannot handle constant offsets yet!");
825 Disp = N.getOperand(1).getOperand(0); // The global address.
826 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
827 Disp.getOpcode() == ISD::TargetConstantPool ||
828 Disp.getOpcode() == ISD::TargetJumpTable);
829 Base = N.getOperand(0);
830 return true; // [&g+r]
831 }
832 } else if (N.getOpcode() == ISD::OR) {
833 short imm = 0;
834 if (isIntS16Immediate(N.getOperand(1), imm)) {
835 // If this is an or of disjoint bitfields, we can codegen this as an add
836 // (for better address arithmetic) if the LHS and RHS of the OR are
837 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000838 APInt LHSKnownZero, LHSKnownOne;
839 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000840 APInt::getAllOnesValue(N.getOperand(0)
841 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000842 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000843
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000844 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000845 // If all of the bits are known zero on the LHS or RHS, the add won't
846 // carry.
847 Base = N.getOperand(0);
848 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
849 return true;
850 }
851 }
852 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
853 // Loading from a constant address.
854
855 // If this address fits entirely in a 16-bit sext immediate field, codegen
856 // this as "d, 0"
857 short Imm;
858 if (isIntS16Immediate(CN, Imm)) {
859 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
860 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
861 return true;
862 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000863
864 // Handle 32-bit sext immediates with LIS + addr mode.
865 if (CN->getValueType(0) == MVT::i32 ||
866 (int64_t)CN->getValue() == (int)CN->getValue()) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000867 int Addr = (int)CN->getValue();
868
869 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000870 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
871
872 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
873 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
874 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000875 return true;
876 }
877 }
878
879 Disp = DAG.getTargetConstant(0, getPointerTy());
880 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
881 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
882 else
883 Base = N;
884 return true; // [r+0]
885}
886
887/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
888/// represented as an indexed [r+r] operation.
889bool PPCTargetLowering::SelectAddressRegRegOnly(SDOperand N, SDOperand &Base,
890 SDOperand &Index,
891 SelectionDAG &DAG) {
892 // Check to see if we can easily represent this as an [r+r] address. This
893 // will fail if it thinks that the address is more profitably represented as
894 // reg+imm, e.g. where imm = 0.
895 if (SelectAddressRegReg(N, Base, Index, DAG))
896 return true;
897
898 // If the operand is an addition, always emit this as [r+r], since this is
899 // better (for code size, and execution, as the memop does the add for free)
900 // than emitting an explicit add.
901 if (N.getOpcode() == ISD::ADD) {
902 Base = N.getOperand(0);
903 Index = N.getOperand(1);
904 return true;
905 }
906
907 // Otherwise, do it the hard way, using R0 as the base register.
908 Base = DAG.getRegister(PPC::R0, N.getValueType());
909 Index = N;
910 return true;
911}
912
913/// SelectAddressRegImmShift - Returns true if the address N can be
914/// represented by a base register plus a signed 14-bit displacement
915/// [r+imm*4]. Suitable for use by STD and friends.
916bool PPCTargetLowering::SelectAddressRegImmShift(SDOperand N, SDOperand &Disp,
917 SDOperand &Base,
918 SelectionDAG &DAG) {
919 // If this can be more profitably realized as r+r, fail.
920 if (SelectAddressRegReg(N, Disp, Base, DAG))
921 return false;
922
923 if (N.getOpcode() == ISD::ADD) {
924 short imm = 0;
925 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
926 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
927 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
928 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
929 } else {
930 Base = N.getOperand(0);
931 }
932 return true; // [r+i]
933 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
934 // Match LOAD (ADD (X, Lo(G))).
935 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
936 && "Cannot handle constant offsets yet!");
937 Disp = N.getOperand(1).getOperand(0); // The global address.
938 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
939 Disp.getOpcode() == ISD::TargetConstantPool ||
940 Disp.getOpcode() == ISD::TargetJumpTable);
941 Base = N.getOperand(0);
942 return true; // [&g+r]
943 }
944 } else if (N.getOpcode() == ISD::OR) {
945 short imm = 0;
946 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
947 // If this is an or of disjoint bitfields, we can codegen this as an add
948 // (for better address arithmetic) if the LHS and RHS of the OR are
949 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000950 APInt LHSKnownZero, LHSKnownOne;
951 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000952 APInt::getAllOnesValue(N.getOperand(0)
953 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000954 LHSKnownZero, LHSKnownOne);
955 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000956 // If all of the bits are known zero on the LHS or RHS, the add won't
957 // carry.
958 Base = N.getOperand(0);
959 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
960 return true;
961 }
962 }
963 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000964 // Loading from a constant address. Verify low two bits are clear.
965 if ((CN->getValue() & 3) == 0) {
966 // If this address fits entirely in a 14-bit sext immediate field, codegen
967 // this as "d, 0"
968 short Imm;
969 if (isIntS16Immediate(CN, Imm)) {
970 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
971 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
972 return true;
973 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000974
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000975 // Fold the low-part of 32-bit absolute addresses into addr mode.
976 if (CN->getValueType(0) == MVT::i32 ||
977 (int64_t)CN->getValue() == (int)CN->getValue()) {
978 int Addr = (int)CN->getValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000979
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000980 // Otherwise, break this down into an LIS + disp.
981 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
982
983 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
984 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
985 Base = SDOperand(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
986 return true;
987 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000988 }
989 }
990
991 Disp = DAG.getTargetConstant(0, getPointerTy());
992 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
993 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
994 else
995 Base = N;
996 return true; // [r+0]
997}
998
999
1000/// getPreIndexedAddressParts - returns true by value, base pointer and
1001/// offset pointer and addressing mode by reference if the node's address
1002/// can be legally represented as pre-indexed load / store address.
1003bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
1004 SDOperand &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001005 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001006 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001007 // Disabled by default for now.
1008 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001009
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001010 SDOperand Ptr;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001011 MVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001012 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1013 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001014 VT = LD->getMemoryVT();
Chris Lattner0851b4f2006-11-15 19:55:13 +00001015
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001016 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001017 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001018 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001019 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001020 } else
1021 return false;
1022
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001023 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001024 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001025 return false;
1026
Chris Lattner0851b4f2006-11-15 19:55:13 +00001027 // TODO: Check reg+reg first.
1028
1029 // LDU/STU use reg+imm*4, others use reg+imm.
1030 if (VT != MVT::i64) {
1031 // reg + imm
1032 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1033 return false;
1034 } else {
1035 // reg + imm * 4.
1036 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1037 return false;
1038 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001039
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001040 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001041 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1042 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001043 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001044 LD->getExtensionType() == ISD::SEXTLOAD &&
1045 isa<ConstantSDNode>(Offset))
1046 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +00001047 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001048
Chris Lattner4eab7142006-11-10 02:08:47 +00001049 AM = ISD::PRE_INC;
1050 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001051}
1052
1053//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001054// LowerOperation implementation
1055//===----------------------------------------------------------------------===//
1056
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001057SDOperand PPCTargetLowering::LowerConstantPool(SDOperand Op,
1058 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001059 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001060 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001061 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001062 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1063 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001064
1065 const TargetMachine &TM = DAG.getTarget();
1066
Chris Lattner059ca0f2006-06-16 21:01:35 +00001067 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
1068 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
1069
Chris Lattner1a635d62006-04-14 06:01:58 +00001070 // If this is a non-darwin platform, we don't support non-static relo models
1071 // yet.
1072 if (TM.getRelocationModel() == Reloc::Static ||
1073 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1074 // Generate non-pic code that has direct accesses to the constant pool.
1075 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001076 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001077 }
1078
Chris Lattner35d86fe2006-07-26 21:12:04 +00001079 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001080 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001081 Hi = DAG.getNode(ISD::ADD, PtrVT,
1082 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001083 }
1084
Chris Lattner059ca0f2006-06-16 21:01:35 +00001085 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001086 return Lo;
1087}
1088
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001089SDOperand PPCTargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001090 MVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001091 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001092 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1093 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +00001094
1095 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001096
1097 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
1098 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
1099
Nate Begeman37efe672006-04-22 18:53:45 +00001100 // If this is a non-darwin platform, we don't support non-static relo models
1101 // yet.
1102 if (TM.getRelocationModel() == Reloc::Static ||
1103 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1104 // Generate non-pic code that has direct accesses to the constant pool.
1105 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001106 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001107 }
1108
Chris Lattner35d86fe2006-07-26 21:12:04 +00001109 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001110 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001111 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001112 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001113 }
1114
Chris Lattner059ca0f2006-06-16 21:01:35 +00001115 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001116 return Lo;
1117}
1118
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001119SDOperand PPCTargetLowering::LowerGlobalTLSAddress(SDOperand Op,
1120 SelectionDAG &DAG) {
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001121 assert(0 && "TLS not implemented for PPC.");
Chris Lattnerd27c9912008-03-30 18:22:13 +00001122 return SDOperand(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001123}
1124
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001125SDOperand PPCTargetLowering::LowerGlobalAddress(SDOperand Op,
1126 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001127 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001128 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1129 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001130 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Evan Chengfcf5d4f2008-02-02 05:06:29 +00001131 // If it's a debug information descriptor, don't mess with it.
1132 if (DAG.isVerifiedDebugInfoDesc(Op))
1133 return GA;
Chris Lattner059ca0f2006-06-16 21:01:35 +00001134 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001135
1136 const TargetMachine &TM = DAG.getTarget();
1137
Chris Lattner059ca0f2006-06-16 21:01:35 +00001138 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1139 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
1140
Chris Lattner1a635d62006-04-14 06:01:58 +00001141 // If this is a non-darwin platform, we don't support non-static relo models
1142 // yet.
1143 if (TM.getRelocationModel() == Reloc::Static ||
1144 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1145 // Generate non-pic code that has direct accesses to globals.
1146 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001147 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001148 }
1149
Chris Lattner35d86fe2006-07-26 21:12:04 +00001150 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001151 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001152 Hi = DAG.getNode(ISD::ADD, PtrVT,
1153 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001154 }
1155
Chris Lattner059ca0f2006-06-16 21:01:35 +00001156 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001157
Chris Lattner57fc62c2006-12-11 23:22:45 +00001158 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001159 return Lo;
1160
1161 // If the global is weak or external, we have to go through the lazy
1162 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001163 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001164}
1165
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001166SDOperand PPCTargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001167 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1168
1169 // If we're comparing for equality to zero, expose the fact that this is
1170 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1171 // fold the new nodes.
1172 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1173 if (C->isNullValue() && CC == ISD::SETEQ) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001174 MVT VT = Op.getOperand(0).getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001175 SDOperand Zext = Op.getOperand(0);
Duncan Sands8e4eb092008-06-08 20:54:56 +00001176 if (VT.bitsLT(MVT::i32)) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001177 VT = MVT::i32;
1178 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1179 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001180 unsigned Log2b = Log2_32(VT.getSizeInBits());
Chris Lattner1a635d62006-04-14 06:01:58 +00001181 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1182 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
1183 DAG.getConstant(Log2b, MVT::i32));
1184 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1185 }
1186 // Leave comparisons against 0 and -1 alone for now, since they're usually
1187 // optimized. FIXME: revisit this when we can custom lower all setcc
1188 // optimizations.
1189 if (C->isAllOnesValue() || C->isNullValue())
1190 return SDOperand();
1191 }
1192
1193 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001194 // by xor'ing the rhs with the lhs, which is faster than setting a
1195 // condition register, reading it back out, and masking the correct bit. The
1196 // normal approach here uses sub to do this instead of xor. Using xor exposes
1197 // the result to other bit-twiddling opportunities.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001198 MVT LHSVT = Op.getOperand(0).getValueType();
1199 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1200 MVT VT = Op.getValueType();
Chris Lattnerac011bc2006-11-14 05:28:08 +00001201 SDOperand Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001202 Op.getOperand(1));
1203 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1204 }
1205 return SDOperand();
1206}
1207
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001208SDOperand PPCTargetLowering::LowerVAARG(SDOperand Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001209 int VarArgsFrameIndex,
1210 int VarArgsStackOffset,
1211 unsigned VarArgsNumGPR,
1212 unsigned VarArgsNumFPR,
1213 const PPCSubtarget &Subtarget) {
1214
1215 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
Chris Lattnerd27c9912008-03-30 18:22:13 +00001216 return SDOperand(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001217}
1218
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001219SDOperand PPCTargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001220 int VarArgsFrameIndex,
1221 int VarArgsStackOffset,
1222 unsigned VarArgsNumGPR,
1223 unsigned VarArgsNumFPR,
1224 const PPCSubtarget &Subtarget) {
1225
1226 if (Subtarget.isMachoABI()) {
1227 // vastart just stores the address of the VarArgsFrameIndex slot into the
1228 // memory location argument.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001229 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001230 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001231 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
1232 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001233 }
1234
1235 // For ELF 32 ABI we follow the layout of the va_list struct.
1236 // We suppose the given va_list is already allocated.
1237 //
1238 // typedef struct {
1239 // char gpr; /* index into the array of 8 GPRs
1240 // * stored in the register save area
1241 // * gpr=0 corresponds to r3,
1242 // * gpr=1 to r4, etc.
1243 // */
1244 // char fpr; /* index into the array of 8 FPRs
1245 // * stored in the register save area
1246 // * fpr=0 corresponds to f1,
1247 // * fpr=1 to f2, etc.
1248 // */
1249 // char *overflow_arg_area;
1250 // /* location on stack that holds
1251 // * the next overflow argument
1252 // */
1253 // char *reg_save_area;
1254 // /* where r3:r10 and f1:f8 (if saved)
1255 // * are stored
1256 // */
1257 // } va_list[1];
1258
1259
1260 SDOperand ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1261 SDOperand ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
1262
1263
Duncan Sands83ec4b62008-06-06 12:08:01 +00001264 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001265
Dan Gohman69de1932008-02-06 22:27:42 +00001266 SDOperand StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
Chris Lattner0d72a202006-07-28 16:45:47 +00001267 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001268
Duncan Sands83ec4b62008-06-06 12:08:01 +00001269 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman69de1932008-02-06 22:27:42 +00001270 SDOperand ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
1271
Duncan Sands83ec4b62008-06-06 12:08:01 +00001272 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman69de1932008-02-06 22:27:42 +00001273 SDOperand ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
1274
1275 uint64_t FPROffset = 1;
1276 SDOperand ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001277
Dan Gohman69de1932008-02-06 22:27:42 +00001278 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001279
1280 // Store first byte : number of int regs
1281 SDOperand firstStore = DAG.getStore(Op.getOperand(0), ArgGPR,
Dan Gohman69de1932008-02-06 22:27:42 +00001282 Op.getOperand(1), SV, 0);
1283 uint64_t nextOffset = FPROffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001284 SDOperand nextPtr = DAG.getNode(ISD::ADD, PtrVT, Op.getOperand(1),
1285 ConstFPROffset);
1286
1287 // Store second byte : number of float regs
Dan Gohman69de1932008-02-06 22:27:42 +00001288 SDOperand secondStore =
1289 DAG.getStore(firstStore, ArgFPR, nextPtr, SV, nextOffset);
1290 nextOffset += StackOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001291 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstStackOffset);
1292
1293 // Store second word : arguments given on stack
Dan Gohman69de1932008-02-06 22:27:42 +00001294 SDOperand thirdStore =
1295 DAG.getStore(secondStore, StackOffsetFI, nextPtr, SV, nextOffset);
1296 nextOffset += FrameOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001297 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstFrameOffset);
1298
1299 // Store third word : arguments given in registers
Dan Gohman69de1932008-02-06 22:27:42 +00001300 return DAG.getStore(thirdStore, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001301
Chris Lattner1a635d62006-04-14 06:01:58 +00001302}
1303
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001304#include "PPCGenCallingConv.inc"
1305
Chris Lattner9f0bc652007-02-25 05:34:32 +00001306/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1307/// depending on which subtarget is selected.
1308static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1309 if (Subtarget.isMachoABI()) {
1310 static const unsigned FPR[] = {
1311 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1312 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1313 };
1314 return FPR;
1315 }
1316
1317
1318 static const unsigned FPR[] = {
1319 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001320 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001321 };
1322 return FPR;
1323}
1324
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001325/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1326/// the stack.
1327static unsigned CalculateStackSlotSize(SDOperand Arg, SDOperand Flag,
1328 bool isVarArg, unsigned PtrByteSize) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001329 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001330 ISD::ArgFlagsTy Flags = cast<ARG_FLAGSSDNode>(Flag)->getArgFlags();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001331 unsigned ArgSize =ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001332 if (Flags.isByVal())
1333 ArgSize = Flags.getByValSize();
1334 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1335
1336 return ArgSize;
1337}
1338
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001339SDOperand
1340PPCTargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op,
1341 SelectionDAG &DAG,
1342 int &VarArgsFrameIndex,
1343 int &VarArgsStackOffset,
1344 unsigned &VarArgsNumGPR,
1345 unsigned &VarArgsNumFPR,
1346 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001347 // TODO: add description of PPC stack frame format, or at least some docs.
1348 //
1349 MachineFunction &MF = DAG.getMachineFunction();
1350 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001351 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Chris Lattner79e490a2006-08-11 17:18:05 +00001352 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001353 SDOperand Root = Op.getOperand(0);
Dale Johannesen75092de2008-03-12 00:22:17 +00001354 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001355
Duncan Sands83ec4b62008-06-06 12:08:01 +00001356 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001357 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001358 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001359 bool isELF32_ABI = Subtarget.isELF32_ABI();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001360 // Potential tail calls could cause overwriting of argument stack slots.
1361 unsigned CC = MF.getFunction()->getCallingConv();
1362 bool isImmutable = !(PerformTailCallOpt && (CC==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001363 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001364
Chris Lattner9f0bc652007-02-25 05:34:32 +00001365 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001366 // Area that is at least reserved in caller of this function.
1367 unsigned MinReservedArea = ArgOffset;
1368
Chris Lattnerc91a4752006-06-26 22:48:35 +00001369 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001370 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1371 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1372 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001373 static const unsigned GPR_64[] = { // 64-bit registers.
1374 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1375 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1376 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001377
1378 static const unsigned *FPR = GetFPR(Subtarget);
1379
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001380 static const unsigned VR[] = {
1381 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1382 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1383 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001384
Owen Anderson718cb662007-09-07 04:06:50 +00001385 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001386 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001387 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001388
1389 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1390
Chris Lattnerc91a4752006-06-26 22:48:35 +00001391 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001392
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001393 // In 32-bit non-varargs functions, the stack space for vectors is after the
1394 // stack space for non-vectors. We do not use this space unless we have
1395 // too many vectors to fit in registers, something that only occurs in
1396 // constructed examples:), but we have to walk the arglist to figure
1397 // that out...for the pathological case, compute VecArgOffset as the
1398 // start of the vector parameter area. Computing VecArgOffset is the
1399 // entire point of the following loop.
1400 // Altivec is not mentioned in the ppc32 Elf Supplement, so I'm not trying
1401 // to handle Elf here.
1402 unsigned VecArgOffset = ArgOffset;
1403 if (!isVarArg && !isPPC64) {
1404 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e;
1405 ++ArgNo) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001406 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1407 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001408 ISD::ArgFlagsTy Flags =
1409 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001410
Duncan Sands276dcbd2008-03-21 09:14:45 +00001411 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001412 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001413 ObjSize = Flags.getByValSize();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001414 unsigned ArgSize =
1415 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1416 VecArgOffset += ArgSize;
1417 continue;
1418 }
1419
Duncan Sands83ec4b62008-06-06 12:08:01 +00001420 switch(ObjectVT.getSimpleVT()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001421 default: assert(0 && "Unhandled argument type!");
1422 case MVT::i32:
1423 case MVT::f32:
1424 VecArgOffset += isPPC64 ? 8 : 4;
1425 break;
1426 case MVT::i64: // PPC64
1427 case MVT::f64:
1428 VecArgOffset += 8;
1429 break;
1430 case MVT::v4f32:
1431 case MVT::v4i32:
1432 case MVT::v8i16:
1433 case MVT::v16i8:
1434 // Nothing to do, we're only looking at Nonvector args here.
1435 break;
1436 }
1437 }
1438 }
1439 // We've found where the vector parameter area in memory is. Skip the
1440 // first 12 parameters; these don't use that memory.
1441 VecArgOffset = ((VecArgOffset+15)/16)*16;
1442 VecArgOffset += 12*16;
1443
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001444 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001445 // entry to a function on PPC, the arguments start after the linkage area,
1446 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001447 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001448 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001449 // represented with two words (long long or double) must be copied to an
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001450 // even GPR_idx value or to an even ArgOffset value.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001451
Dale Johannesen8419dd62008-03-07 20:27:40 +00001452 SmallVector<SDOperand, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001453 unsigned nAltivecParamsAtEnd = 0;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001454 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
1455 SDOperand ArgVal;
1456 bool needsLoad = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001457 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1458 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001459 unsigned ArgSize = ObjSize;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001460 ISD::ArgFlagsTy Flags =
1461 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001462 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00001463 bool Align = Flags.isSplit();
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001464
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001465 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001466
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001467 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
1468 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1469 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
1470 if (isVarArg || isPPC64) {
1471 MinReservedArea = ((MinReservedArea+15)/16)*16;
1472 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
1473 Op.getOperand(ArgNo+3),
1474 isVarArg,
1475 PtrByteSize);
1476 } else nAltivecParamsAtEnd++;
1477 } else
1478 // Calculate min reserved area.
1479 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
1480 Op.getOperand(ArgNo+3),
1481 isVarArg,
1482 PtrByteSize);
1483
Dale Johannesen8419dd62008-03-07 20:27:40 +00001484 // FIXME alignment for ELF may not be right
1485 // FIXME the codegen can be much improved in some cases.
1486 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001487 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001488 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001489 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001490 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001491 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001492 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001493 // Objects of size 1 and 2 are right justified, everything else is
1494 // left justified. This means the memory address is adjusted forwards.
1495 if (ObjSize==1 || ObjSize==2) {
1496 CurArgOffset = CurArgOffset + (4 - ObjSize);
1497 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001498 // The value of the object is its address.
1499 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
1500 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
1501 ArgValues.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001502 if (ObjSize==1 || ObjSize==2) {
1503 if (GPR_idx != Num_GPR_Regs) {
1504 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1505 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1506 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1507 SDOperand Store = DAG.getTruncStore(Val.getValue(1), Val, FIN,
1508 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
1509 MemOps.push_back(Store);
1510 ++GPR_idx;
1511 if (isMachoABI) ArgOffset += PtrByteSize;
1512 } else {
1513 ArgOffset += PtrByteSize;
1514 }
1515 continue;
1516 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001517 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1518 // Store whatever pieces of the object are in registers
1519 // to memory. ArgVal will be address of the beginning of
1520 // the object.
1521 if (GPR_idx != Num_GPR_Regs) {
1522 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1523 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1524 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
1525 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
1526 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1527 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1528 MemOps.push_back(Store);
1529 ++GPR_idx;
1530 if (isMachoABI) ArgOffset += PtrByteSize;
1531 } else {
1532 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1533 break;
1534 }
1535 }
1536 continue;
1537 }
1538
Duncan Sands83ec4b62008-06-06 12:08:01 +00001539 switch (ObjectVT.getSimpleVT()) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001540 default: assert(0 && "Unhandled argument type!");
1541 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001542 if (!isPPC64) {
1543 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001544 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001545
1546 if (GPR_idx != Num_GPR_Regs) {
1547 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1548 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1549 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
1550 ++GPR_idx;
1551 } else {
1552 needsLoad = true;
1553 ArgSize = PtrByteSize;
1554 }
1555 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001556 if (needsLoad && Align && isELF32_ABI)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001557 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1558 // All int arguments reserve stack space in Macho ABI.
1559 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
1560 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001561 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001562 // FALLTHROUGH
Chris Lattner9f0bc652007-02-25 05:34:32 +00001563 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001564 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001565 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1566 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001567 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001568
1569 if (ObjectVT == MVT::i32) {
1570 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1571 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001572 if (Flags.isSExt())
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001573 ArgVal = DAG.getNode(ISD::AssertSext, MVT::i64, ArgVal,
1574 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001575 else if (Flags.isZExt())
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001576 ArgVal = DAG.getNode(ISD::AssertZext, MVT::i64, ArgVal,
1577 DAG.getValueType(ObjectVT));
1578
1579 ArgVal = DAG.getNode(ISD::TRUNCATE, MVT::i32, ArgVal);
1580 }
1581
Chris Lattnerc91a4752006-06-26 22:48:35 +00001582 ++GPR_idx;
1583 } else {
1584 needsLoad = true;
1585 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001586 // All int arguments reserve stack space in Macho ABI.
1587 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001588 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001589
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001590 case MVT::f32:
1591 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001592 // Every 4 bytes of argument space consumes one of the GPRs available for
1593 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001594 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001595 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001596 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001597 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001598 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001599 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001600 unsigned VReg;
1601 if (ObjectVT == MVT::f32)
Chris Lattner84bc5422007-12-31 04:13:23 +00001602 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001603 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001604 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1605 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001606 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001607 ++FPR_idx;
1608 } else {
1609 needsLoad = true;
1610 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001611
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001612 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001613 if (needsLoad && Align && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001614 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001615 // All FP arguments reserve stack space in Macho ABI.
1616 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001617 break;
1618 case MVT::v4f32:
1619 case MVT::v4i32:
1620 case MVT::v8i16:
1621 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001622 // Note that vector arguments in registers don't reserve stack space,
1623 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001624 if (VR_idx != Num_VR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001625 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1626 RegInfo.addLiveIn(VR[VR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001627 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001628 if (isVarArg) {
1629 while ((ArgOffset % 16) != 0) {
1630 ArgOffset += PtrByteSize;
1631 if (GPR_idx != Num_GPR_Regs)
1632 GPR_idx++;
1633 }
1634 ArgOffset += 16;
1635 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs);
1636 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001637 ++VR_idx;
1638 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001639 if (!isVarArg && !isPPC64) {
1640 // Vectors go after all the nonvectors.
1641 CurArgOffset = VecArgOffset;
1642 VecArgOffset += 16;
1643 } else {
1644 // Vectors are aligned.
1645 ArgOffset = ((ArgOffset+15)/16)*16;
1646 CurArgOffset = ArgOffset;
1647 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00001648 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001649 needsLoad = true;
1650 }
1651 break;
1652 }
1653
1654 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001655 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001656 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001657 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001658 CurArgOffset + (ArgSize - ObjSize),
1659 isImmutable);
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001660 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
1661 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001662 }
1663
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001664 ArgValues.push_back(ArgVal);
1665 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001666
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001667 // Set the size that is at least reserved in caller of this function. Tail
1668 // call optimized function's reserved stack space needs to be aligned so that
1669 // taking the difference between two stack areas will result in an aligned
1670 // stack.
1671 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1672 // Add the Altivec parameters at the end, if needed.
1673 if (nAltivecParamsAtEnd) {
1674 MinReservedArea = ((MinReservedArea+15)/16)*16;
1675 MinReservedArea += 16*nAltivecParamsAtEnd;
1676 }
1677 MinReservedArea =
1678 std::max(MinReservedArea,
1679 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1680 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1681 getStackAlignment();
1682 unsigned AlignMask = TargetAlign-1;
1683 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1684 FI->setMinReservedArea(MinReservedArea);
1685
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001686 // If the function takes variable number of arguments, make a frame index for
1687 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001688 if (isVarArg) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001689
1690 int depth;
1691 if (isELF32_ABI) {
1692 VarArgsNumGPR = GPR_idx;
1693 VarArgsNumFPR = FPR_idx;
1694
1695 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1696 // pointer.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001697 depth = -(Num_GPR_Regs * PtrVT.getSizeInBits()/8 +
1698 Num_FPR_Regs * MVT(MVT::f64).getSizeInBits()/8 +
1699 PtrVT.getSizeInBits()/8);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001700
Duncan Sands83ec4b62008-06-06 12:08:01 +00001701 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001702 ArgOffset);
1703
1704 }
1705 else
1706 depth = ArgOffset;
1707
Duncan Sands83ec4b62008-06-06 12:08:01 +00001708 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001709 depth);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001710 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001711
Nicolas Geoffray01119992007-04-03 13:59:52 +00001712 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1713 // stored to the VarArgsFrameIndex on the stack.
1714 if (isELF32_ABI) {
1715 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
1716 SDOperand Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
1717 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1718 MemOps.push_back(Store);
1719 // Increment the address by four for the next argument to store
Duncan Sands83ec4b62008-06-06 12:08:01 +00001720 SDOperand PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001721 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1722 }
1723 }
1724
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001725 // If this function is vararg, store any remaining integer argument regs
1726 // to their spots on the stack so that they may be loaded by deferencing the
1727 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001728 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001729 unsigned VReg;
1730 if (isPPC64)
Chris Lattner84bc5422007-12-31 04:13:23 +00001731 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001732 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001733 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001734
Chris Lattner84bc5422007-12-31 04:13:23 +00001735 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001736 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001737 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001738 MemOps.push_back(Store);
1739 // Increment the address by four for the next argument to store
Duncan Sands83ec4b62008-06-06 12:08:01 +00001740 SDOperand PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001741 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001742 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001743
1744 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1745 // on the stack.
1746 if (isELF32_ABI) {
1747 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
1748 SDOperand Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
1749 SDOperand Store = DAG.getStore(Root, Val, FIN, NULL, 0);
1750 MemOps.push_back(Store);
1751 // Increment the address by eight for the next argument to store
Duncan Sands83ec4b62008-06-06 12:08:01 +00001752 SDOperand PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001753 PtrVT);
1754 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1755 }
1756
1757 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1758 unsigned VReg;
Chris Lattner84bc5422007-12-31 04:13:23 +00001759 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001760
Chris Lattner84bc5422007-12-31 04:13:23 +00001761 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001762 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::f64);
1763 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
1764 MemOps.push_back(Store);
1765 // Increment the address by eight for the next argument to store
Duncan Sands83ec4b62008-06-06 12:08:01 +00001766 SDOperand PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001767 PtrVT);
1768 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1769 }
1770 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001771 }
1772
Dale Johannesen8419dd62008-03-07 20:27:40 +00001773 if (!MemOps.empty())
1774 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
1775
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001776 ArgValues.push_back(Root);
1777
1778 // Return the new list of results.
Duncan Sandsf9516202008-06-30 10:19:09 +00001779 return DAG.getMergeValues(Op.Val->getVTList(), &ArgValues[0],
1780 ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001781}
1782
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001783/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
1784/// linkage area.
1785static unsigned
1786CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
1787 bool isPPC64,
1788 bool isMachoABI,
1789 bool isVarArg,
1790 unsigned CC,
1791 SDOperand Call,
1792 unsigned &nAltivecParamsAtEnd) {
1793 // Count how many bytes are to be pushed on the stack, including the linkage
1794 // area, and parameter passing area. We start with 24/48 bytes, which is
1795 // prereserved space for [SP][CR][LR][3 x unused].
1796 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
1797 unsigned NumOps = (Call.getNumOperands() - 5) / 2;
1798 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1799
1800 // Add up all the space actually used.
1801 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
1802 // they all go in registers, but we must reserve stack space for them for
1803 // possible use by the caller. In varargs or 64-bit calls, parameters are
1804 // assigned stack space in order, with padding so Altivec parameters are
1805 // 16-byte aligned.
1806 nAltivecParamsAtEnd = 0;
1807 for (unsigned i = 0; i != NumOps; ++i) {
1808 SDOperand Arg = Call.getOperand(5+2*i);
1809 SDOperand Flag = Call.getOperand(5+2*i+1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001810 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001811 // Varargs Altivec parameters are padded to a 16 byte boundary.
1812 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
1813 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
1814 if (!isVarArg && !isPPC64) {
1815 // Non-varargs Altivec parameters go after all the non-Altivec
1816 // parameters; handle those later so we know how much padding we need.
1817 nAltivecParamsAtEnd++;
1818 continue;
1819 }
1820 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
1821 NumBytes = ((NumBytes+15)/16)*16;
1822 }
1823 NumBytes += CalculateStackSlotSize(Arg, Flag, isVarArg, PtrByteSize);
1824 }
1825
1826 // Allow for Altivec parameters at the end, if needed.
1827 if (nAltivecParamsAtEnd) {
1828 NumBytes = ((NumBytes+15)/16)*16;
1829 NumBytes += 16*nAltivecParamsAtEnd;
1830 }
1831
1832 // The prolog code of the callee may store up to 8 GPR argument registers to
1833 // the stack, allowing va_start to index over them in memory if its varargs.
1834 // Because we cannot tell if this is needed on the caller side, we have to
1835 // conservatively assume that it is needed. As such, make sure we have at
1836 // least enough stack space for the caller to store the 8 GPRs.
1837 NumBytes = std::max(NumBytes,
1838 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1839
1840 // Tail call needs the stack to be aligned.
1841 if (CC==CallingConv::Fast && PerformTailCallOpt) {
1842 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1843 getStackAlignment();
1844 unsigned AlignMask = TargetAlign-1;
1845 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
1846 }
1847
1848 return NumBytes;
1849}
1850
1851/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
1852/// adjusted to accomodate the arguments for the tailcall.
1853static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool IsTailCall,
1854 unsigned ParamSize) {
1855
1856 if (!IsTailCall) return 0;
1857
1858 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
1859 unsigned CallerMinReservedArea = FI->getMinReservedArea();
1860 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
1861 // Remember only if the new adjustement is bigger.
1862 if (SPDiff < FI->getTailCallSPDelta())
1863 FI->setTailCallSPDelta(SPDiff);
1864
1865 return SPDiff;
1866}
1867
1868/// IsEligibleForTailCallElimination - Check to see whether the next instruction
1869/// following the call is a return. A function is eligible if caller/callee
1870/// calling conventions match, currently only fastcc supports tail calls, and
1871/// the function CALL is immediatly followed by a RET.
1872bool
1873PPCTargetLowering::IsEligibleForTailCallOptimization(SDOperand Call,
1874 SDOperand Ret,
1875 SelectionDAG& DAG) const {
1876 // Variable argument functions are not supported.
1877 if (!PerformTailCallOpt ||
1878 cast<ConstantSDNode>(Call.getOperand(2))->getValue() != 0) return false;
1879
1880 if (CheckTailCallReturnConstraints(Call, Ret)) {
1881 MachineFunction &MF = DAG.getMachineFunction();
1882 unsigned CallerCC = MF.getFunction()->getCallingConv();
1883 unsigned CalleeCC = cast<ConstantSDNode>(Call.getOperand(1))->getValue();
1884 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1885 // Functions containing by val parameters are not supported.
1886 for (unsigned i = 0; i != ((Call.getNumOperands()-5)/2); i++) {
1887 ISD::ArgFlagsTy Flags = cast<ARG_FLAGSSDNode>(Call.getOperand(5+2*i+1))
1888 ->getArgFlags();
1889 if (Flags.isByVal()) return false;
1890 }
1891
1892 SDOperand Callee = Call.getOperand(4);
1893 // Non PIC/GOT tail calls are supported.
1894 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
1895 return true;
1896
1897 // At the moment we can only do local tail calls (in same module, hidden
1898 // or protected) if we are generating PIC.
1899 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1900 return G->getGlobal()->hasHiddenVisibility()
1901 || G->getGlobal()->hasProtectedVisibility();
1902 }
1903 }
1904
1905 return false;
1906}
1907
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001908/// isCallCompatibleAddress - Return the immediate to use if the specified
1909/// 32-bit value is representable in the immediate field of a BxA instruction.
1910static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
1911 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1912 if (!C) return 0;
1913
1914 int Addr = C->getValue();
1915 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1916 (Addr << 6 >> 6) != Addr)
1917 return 0; // Top 6 bits have to be sext of immediate.
1918
Evan Cheng33118762007-10-22 19:46:19 +00001919 return DAG.getConstant((int)C->getValue() >> 2,
1920 DAG.getTargetLoweringInfo().getPointerTy()).Val;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001921}
1922
Dan Gohman844731a2008-05-13 00:00:25 +00001923namespace {
1924
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001925struct TailCallArgumentInfo {
1926 SDOperand Arg;
1927 SDOperand FrameIdxOp;
1928 int FrameIdx;
1929
1930 TailCallArgumentInfo() : FrameIdx(0) {}
1931};
1932
Dan Gohman844731a2008-05-13 00:00:25 +00001933}
1934
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001935/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
1936static void
1937StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
1938 SDOperand Chain,
1939 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
1940 SmallVector<SDOperand, 8> &MemOpChains) {
1941 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
1942 SDOperand Arg = TailCallArgs[i].Arg;
1943 SDOperand FIN = TailCallArgs[i].FrameIdxOp;
1944 int FI = TailCallArgs[i].FrameIdx;
1945 // Store relative to framepointer.
1946 MemOpChains.push_back(DAG.getStore(Chain, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001947 PseudoSourceValue::getFixedStack(FI),
1948 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001949 }
1950}
1951
1952/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
1953/// the appropriate stack slot for the tail call optimized function call.
1954static SDOperand EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
1955 MachineFunction &MF,
1956 SDOperand Chain,
1957 SDOperand OldRetAddr,
1958 SDOperand OldFP,
1959 int SPDiff,
1960 bool isPPC64,
1961 bool isMachoABI) {
1962 if (SPDiff) {
1963 // Calculate the new stack slot for the return address.
1964 int SlotSize = isPPC64 ? 8 : 4;
1965 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
1966 isMachoABI);
1967 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
1968 NewRetAddrLoc);
1969 int NewFPLoc = SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
1970 isMachoABI);
1971 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc);
1972
Duncan Sands83ec4b62008-06-06 12:08:01 +00001973 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001974 SDOperand NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
1975 Chain = DAG.getStore(Chain, OldRetAddr, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001976 PseudoSourceValue::getFixedStack(NewRetAddr), 0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001977 SDOperand NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
1978 Chain = DAG.getStore(Chain, OldFP, NewFramePtrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001979 PseudoSourceValue::getFixedStack(NewFPIdx), 0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001980 }
1981 return Chain;
1982}
1983
1984/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
1985/// the position of the argument.
1986static void
1987CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
1988 SDOperand Arg, int SPDiff, unsigned ArgOffset,
1989 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
1990 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001991 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001992 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001993 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001994 SDOperand FIN = DAG.getFrameIndex(FI, VT);
1995 TailCallArgumentInfo Info;
1996 Info.Arg = Arg;
1997 Info.FrameIdxOp = FIN;
1998 Info.FrameIdx = FI;
1999 TailCallArguments.push_back(Info);
2000}
2001
2002/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2003/// stack slot. Returns the chain as result and the loaded frame pointers in
2004/// LROpOut/FPOpout. Used when tail calling.
2005SDOperand PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
2006 int SPDiff,
2007 SDOperand Chain,
2008 SDOperand &LROpOut,
2009 SDOperand &FPOpOut) {
2010 if (SPDiff) {
2011 // Load the LR and FP stack slot for later adjusting.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002012 MVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002013 LROpOut = getReturnAddrFrameIndex(DAG);
2014 LROpOut = DAG.getLoad(VT, Chain, LROpOut, NULL, 0);
2015 Chain = SDOperand(LROpOut.Val, 1);
2016 FPOpOut = getFramePointerFrameIndex(DAG);
2017 FPOpOut = DAG.getLoad(VT, Chain, FPOpOut, NULL, 0);
2018 Chain = SDOperand(FPOpOut.Val, 1);
2019 }
2020 return Chain;
2021}
2022
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002023/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
2024/// by "Src" to address "Dst" of size "Size". Alignment information is
2025/// specified by the specific parameter attribute. The copy will be passed as
2026/// a byval function parameter.
2027/// Sometimes what we are copying is the end of a larger object, the part that
2028/// does not fit in registers.
2029static SDOperand
2030CreateCopyOfByValArgument(SDOperand Src, SDOperand Dst, SDOperand Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002031 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
2032 unsigned Size) {
Dan Gohman707e0182008-04-12 04:36:06 +00002033 SDOperand SizeNode = DAG.getConstant(Size, MVT::i32);
2034 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, Flags.getByValAlign(), false,
2035 NULL, 0, NULL, 0);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002036}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002037
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002038/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2039/// tail calls.
2040static void
2041LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDOperand Chain,
2042 SDOperand Arg, SDOperand PtrOff, int SPDiff,
2043 unsigned ArgOffset, bool isPPC64, bool isTailCall,
2044 bool isVector, SmallVector<SDOperand, 8> &MemOpChains,
2045 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002046 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002047 if (!isTailCall) {
2048 if (isVector) {
2049 SDOperand StackPtr;
2050 if (isPPC64)
2051 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2052 else
2053 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
2054 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2055 DAG.getConstant(ArgOffset, PtrVT));
2056 }
2057 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
2058 // Calculate and remember argument location.
2059 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2060 TailCallArguments);
2061}
2062
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002063SDOperand PPCTargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG,
Dan Gohman7925ed02008-03-19 21:39:28 +00002064 const PPCSubtarget &Subtarget,
2065 TargetMachine &TM) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00002066 SDOperand Chain = Op.getOperand(0);
2067 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002068 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
2069 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0 &&
2070 CC == CallingConv::Fast && PerformTailCallOpt;
Chris Lattner9f0bc652007-02-25 05:34:32 +00002071 SDOperand Callee = Op.getOperand(4);
2072 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
2073
2074 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002075 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00002076
Duncan Sands83ec4b62008-06-06 12:08:01 +00002077 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattnerc91a4752006-06-26 22:48:35 +00002078 bool isPPC64 = PtrVT == MVT::i64;
2079 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002080
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002081 MachineFunction &MF = DAG.getMachineFunction();
2082
Chris Lattnerabde4602006-05-16 22:56:08 +00002083 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
2084 // SelectExpr to use to put the arguments in the appropriate registers.
2085 std::vector<SDOperand> args_to_use;
2086
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002087 // Mark this function as potentially containing a function that contains a
2088 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2089 // and restoring the callers stack pointer in this functions epilog. This is
2090 // done because by tail calling the called function might overwrite the value
2091 // in this function's (MF) stack pointer stack slot 0(SP).
2092 if (PerformTailCallOpt && CC==CallingConv::Fast)
2093 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2094
2095 unsigned nAltivecParamsAtEnd = 0;
2096
Chris Lattnerabde4602006-05-16 22:56:08 +00002097 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002098 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002099 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002100 unsigned NumBytes =
2101 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isMachoABI, isVarArg, CC,
2102 Op, nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002103
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002104 // Calculate by how many bytes the stack has to be adjusted in case of tail
2105 // call optimization.
2106 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002107
2108 // Adjust the stack pointer for the new arguments...
2109 // These operations are automatically eliminated by the prolog/epilog pass
2110 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00002111 DAG.getConstant(NumBytes, PtrVT));
Dale Johannesen1f797a32008-03-05 23:31:27 +00002112 SDOperand CallSeqStart = Chain;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002113
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002114 // Load the return address and frame pointer so it can be move somewhere else
2115 // later.
2116 SDOperand LROp, FPOp;
2117 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp);
2118
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002119 // Set up a copy of the stack pointer for use loading and storing any
2120 // arguments that may not fit in the registers available for argument
2121 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002122 SDOperand StackPtr;
2123 if (isPPC64)
2124 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2125 else
2126 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002127
2128 // Figure out which arguments are going to go in registers, and which in
2129 // memory. Also, if this is a vararg function, floating point operations
2130 // must be stored to our stack, and loaded into integer regs as well, if
2131 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002132 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002133 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002134
Chris Lattnerc91a4752006-06-26 22:48:35 +00002135 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00002136 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2137 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2138 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002139 static const unsigned GPR_64[] = { // 64-bit registers.
2140 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2141 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2142 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00002143 static const unsigned *FPR = GetFPR(Subtarget);
2144
Chris Lattner9a2a4972006-05-17 06:01:33 +00002145 static const unsigned VR[] = {
2146 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2147 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2148 };
Owen Anderson718cb662007-09-07 04:06:50 +00002149 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00002150 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00002151 const unsigned NumVRs = array_lengthof( VR);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002152
Chris Lattnerc91a4752006-06-26 22:48:35 +00002153 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2154
Chris Lattner9a2a4972006-05-17 06:01:33 +00002155 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002156 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2157
Chris Lattnere2199452006-08-11 17:38:39 +00002158 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002159 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00002160 bool inMem = false;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002161 SDOperand Arg = Op.getOperand(5+2*i);
Duncan Sands276dcbd2008-03-21 09:14:45 +00002162 ISD::ArgFlagsTy Flags =
2163 cast<ARG_FLAGSSDNode>(Op.getOperand(5+2*i+1))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002164 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00002165 bool Align = Flags.isSplit();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002166
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002167 // PtrOff will be used to store the current argument to the stack if a
2168 // register cannot be found for it.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002169 SDOperand PtrOff;
2170
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002171 // Stack align in ELF 32
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002172 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002173 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
2174 StackPtr.getValueType());
2175 else
2176 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
2177
Chris Lattnerc91a4752006-06-26 22:48:35 +00002178 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
2179
2180 // On PPC64, promote integers to 64-bit values.
2181 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00002182 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2183 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002184 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
2185 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002186
2187 // FIXME Elf untested, what are alignment rules?
Dale Johannesen8419dd62008-03-07 20:27:40 +00002188 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002189 if (Flags.isByVal()) {
2190 unsigned Size = Flags.getByValSize();
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002191 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002192 if (Size==1 || Size==2) {
2193 // Very small objects are passed right-justified.
2194 // Everything else is passed left-justified.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002195 MVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002196 if (GPR_idx != NumGPRs) {
2197 SDOperand Load = DAG.getExtLoad(ISD::EXTLOAD, PtrVT, Chain, Arg,
2198 NULL, 0, VT);
2199 MemOpChains.push_back(Load.getValue(1));
2200 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2201 if (isMachoABI)
2202 ArgOffset += PtrByteSize;
2203 } else {
2204 SDOperand Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
2205 SDOperand AddPtr = DAG.getNode(ISD::ADD, PtrVT, PtrOff, Const);
2206 SDOperand MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
2207 CallSeqStart.Val->getOperand(0),
2208 Flags, DAG, Size);
2209 // This must go outside the CALLSEQ_START..END.
2210 SDOperand NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2211 CallSeqStart.Val->getOperand(1));
2212 DAG.ReplaceAllUsesWith(CallSeqStart.Val, NewCallSeqStart.Val);
2213 Chain = CallSeqStart = NewCallSeqStart;
2214 ArgOffset += PtrByteSize;
2215 }
2216 continue;
2217 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002218 // Copy entire object into memory. There are cases where gcc-generated
2219 // code assumes it is there, even if it could be put entirely into
2220 // registers. (This is not what the doc says.)
2221 SDOperand MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
2222 CallSeqStart.Val->getOperand(0),
2223 Flags, DAG, Size);
2224 // This must go outside the CALLSEQ_START..END.
2225 SDOperand NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2226 CallSeqStart.Val->getOperand(1));
2227 DAG.ReplaceAllUsesWith(CallSeqStart.Val, NewCallSeqStart.Val);
2228 Chain = CallSeqStart = NewCallSeqStart;
2229 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002230 for (unsigned j=0; j<Size; j+=PtrByteSize) {
2231 SDOperand Const = DAG.getConstant(j, PtrOff.getValueType());
2232 SDOperand AddArg = DAG.getNode(ISD::ADD, PtrVT, Arg, Const);
2233 if (GPR_idx != NumGPRs) {
2234 SDOperand Load = DAG.getLoad(PtrVT, Chain, AddArg, NULL, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00002235 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002236 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2237 if (isMachoABI)
2238 ArgOffset += PtrByteSize;
2239 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002240 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002241 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002242 }
2243 }
2244 continue;
2245 }
2246
Duncan Sands83ec4b62008-06-06 12:08:01 +00002247 switch (Arg.getValueType().getSimpleVT()) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002248 default: assert(0 && "Unexpected ValueType for argument!");
2249 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002250 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002251 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002252 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002253 if (GPR_idx != NumGPRs) {
2254 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002255 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002256 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2257 isPPC64, isTailCall, false, MemOpChains,
2258 TailCallArguments);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002259 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002260 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002261 if (inMem || isMachoABI) {
2262 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002263 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002264 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
2265
2266 ArgOffset += PtrByteSize;
2267 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002268 break;
2269 case MVT::f32:
2270 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00002271 if (FPR_idx != NumFPRs) {
2272 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
2273
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002274 if (isVarArg) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00002275 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002276 MemOpChains.push_back(Store);
2277
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002278 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00002279 if (GPR_idx != NumGPRs) {
Evan Cheng466685d2006-10-09 20:57:25 +00002280 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002281 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002282 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2283 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002284 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00002285 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002286 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00002287 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Evan Cheng466685d2006-10-09 20:57:25 +00002288 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002289 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002290 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2291 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00002292 }
2293 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002294 // If we have any FPRs remaining, we may also have GPRs remaining.
2295 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
2296 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002297 if (isMachoABI) {
2298 if (GPR_idx != NumGPRs)
2299 ++GPR_idx;
2300 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
2301 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
2302 ++GPR_idx;
2303 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002304 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002305 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002306 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2307 isPPC64, isTailCall, false, MemOpChains,
2308 TailCallArguments);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002309 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00002310 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002311 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002312 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002313 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002314 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00002315 if (isPPC64)
2316 ArgOffset += 8;
2317 else
2318 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
2319 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002320 break;
2321 case MVT::v4f32:
2322 case MVT::v4i32:
2323 case MVT::v8i16:
2324 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002325 if (isVarArg) {
2326 // These go aligned on the stack, or in the corresponding R registers
2327 // when within range. The Darwin PPC ABI doc claims they also go in
2328 // V registers; in fact gcc does this only for arguments that are
2329 // prototyped, not for those that match the ... We do it for all
2330 // arguments, seems to work.
2331 while (ArgOffset % 16 !=0) {
2332 ArgOffset += PtrByteSize;
2333 if (GPR_idx != NumGPRs)
2334 GPR_idx++;
2335 }
2336 // We could elide this store in the case where the object fits
2337 // entirely in R registers. Maybe later.
2338 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2339 DAG.getConstant(ArgOffset, PtrVT));
2340 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
2341 MemOpChains.push_back(Store);
2342 if (VR_idx != NumVRs) {
2343 SDOperand Load = DAG.getLoad(MVT::v4f32, Store, PtrOff, NULL, 0);
2344 MemOpChains.push_back(Load.getValue(1));
2345 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
2346 }
2347 ArgOffset += 16;
2348 for (unsigned i=0; i<16; i+=PtrByteSize) {
2349 if (GPR_idx == NumGPRs)
2350 break;
2351 SDOperand Ix = DAG.getNode(ISD::ADD, PtrVT, PtrOff,
2352 DAG.getConstant(i, PtrVT));
2353 SDOperand Load = DAG.getLoad(PtrVT, Store, Ix, NULL, 0);
2354 MemOpChains.push_back(Load.getValue(1));
2355 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2356 }
2357 break;
2358 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002359
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002360 // Non-varargs Altivec params generally go in registers, but have
2361 // stack space allocated at the end.
2362 if (VR_idx != NumVRs) {
2363 // Doesn't have GPR space allocated.
2364 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
2365 } else if (nAltivecParamsAtEnd==0) {
2366 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002367 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2368 isPPC64, isTailCall, true, MemOpChains,
2369 TailCallArguments);
Dale Johannesen75092de2008-03-12 00:22:17 +00002370 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00002371 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002372 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00002373 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002374 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002375 // If all Altivec parameters fit in registers, as they usually do,
2376 // they get stack space following the non-Altivec parameters. We
2377 // don't track this here because nobody below needs it.
2378 // If there are more Altivec parameters than fit in registers emit
2379 // the stores here.
2380 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
2381 unsigned j = 0;
2382 // Offset is aligned; skip 1st 12 params which go in V registers.
2383 ArgOffset = ((ArgOffset+15)/16)*16;
2384 ArgOffset += 12*16;
2385 for (unsigned i = 0; i != NumOps; ++i) {
2386 SDOperand Arg = Op.getOperand(5+2*i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002387 MVT ArgType = Arg.getValueType();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002388 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
2389 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
2390 if (++j > NumVRs) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002391 SDOperand PtrOff;
2392 // We are emitting Altivec params in order.
2393 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2394 isPPC64, isTailCall, true, MemOpChains,
2395 TailCallArguments);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002396 ArgOffset += 16;
2397 }
2398 }
2399 }
2400 }
2401
Chris Lattner9a2a4972006-05-17 06:01:33 +00002402 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00002403 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2404 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00002405
Chris Lattner9a2a4972006-05-17 06:01:33 +00002406 // Build a sequence of copy-to-reg nodes chained together with token chain
2407 // and flag operands which copy the outgoing args into the appropriate regs.
2408 SDOperand InFlag;
2409 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2410 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
2411 InFlag);
2412 InFlag = Chain.getValue(1);
2413 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002414
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002415 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
2416 if (isVarArg && isELF32_ABI) {
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00002417 SDOperand SetCR(DAG.getTargetNode(PPC::CRSET, MVT::i32), 0);
2418 Chain = DAG.getCopyToReg(Chain, PPC::CR1EQ, SetCR, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002419 InFlag = Chain.getValue(1);
2420 }
2421
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002422 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2423 // might overwrite each other in case of tail call optimization.
2424 if (isTailCall) {
2425 SmallVector<SDOperand, 8> MemOpChains2;
2426 // Do not flag preceeding copytoreg stuff together with the following stuff.
2427 InFlag = SDOperand();
2428 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2429 MemOpChains2);
2430 if (!MemOpChains2.empty())
2431 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2432 &MemOpChains2[0], MemOpChains2.size());
2433
2434 // Store the return address to the appropriate stack slot.
2435 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2436 isPPC64, isMachoABI);
2437 }
2438
2439 // Emit callseq_end just before tailcall node.
2440 if (isTailCall) {
2441 SmallVector<SDOperand, 8> CallSeqOps;
2442 SDVTList CallSeqNodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
2443 CallSeqOps.push_back(Chain);
2444 CallSeqOps.push_back(DAG.getIntPtrConstant(NumBytes));
2445 CallSeqOps.push_back(DAG.getIntPtrConstant(0));
2446 if (InFlag.Val)
2447 CallSeqOps.push_back(InFlag);
2448 Chain = DAG.getNode(ISD::CALLSEQ_END, CallSeqNodeTys, &CallSeqOps[0],
2449 CallSeqOps.size());
2450 InFlag = Chain.getValue(1);
2451 }
2452
Duncan Sands83ec4b62008-06-06 12:08:01 +00002453 std::vector<MVT> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00002454 NodeTys.push_back(MVT::Other); // Returns a chain
2455 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2456
Chris Lattner79e490a2006-08-11 17:18:05 +00002457 SmallVector<SDOperand, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00002458 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002459
2460 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2461 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2462 // node so that legalize doesn't hack it.
Nicolas Geoffray5a6c91a2007-12-21 12:22:29 +00002463 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2464 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
2465 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002466 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
2467 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2468 // If this is an absolute destination address, use the munged value.
2469 Callee = SDOperand(Dest, 0);
2470 else {
2471 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2472 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00002473 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
2474 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002475 InFlag = Chain.getValue(1);
2476
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002477 // Copy the callee address into R12/X12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002478 if (isMachoABI) {
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002479 unsigned Reg = Callee.getValueType() == MVT::i32 ? PPC::R12 : PPC::X12;
2480 Chain = DAG.getCopyToReg(Chain, Reg, Callee, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002481 InFlag = Chain.getValue(1);
2482 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002483
2484 NodeTys.clear();
2485 NodeTys.push_back(MVT::Other);
2486 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002487 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002488 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002489 Callee.Val = 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002490 // Add CTR register as callee so a bctr can be emitted later.
2491 if (isTailCall)
2492 Ops.push_back(DAG.getRegister(PPC::CTR, getPointerTy()));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002493 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00002494
Chris Lattner4a45abf2006-06-10 01:14:28 +00002495 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002496 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002497 Ops.push_back(Chain);
2498 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002499 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002500 // If this is a tail call add stack pointer delta.
2501 if (isTailCall)
2502 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
2503
Chris Lattner4a45abf2006-06-10 01:14:28 +00002504 // Add argument registers to the end of the list so that they are known live
2505 // into the call.
2506 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2507 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2508 RegsToPass[i].second.getValueType()));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002509
2510 // When performing tail call optimization the callee pops its arguments off
2511 // the stack. Account for this here so these bytes can be pushed back on in
2512 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2513 int BytesCalleePops =
2514 (CC==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
2515
Chris Lattner4a45abf2006-06-10 01:14:28 +00002516 if (InFlag.Val)
2517 Ops.push_back(InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002518
2519 // Emit tail call.
2520 if (isTailCall) {
2521 assert(InFlag.Val &&
2522 "Flag must be set. Depend on flag being set in LowerRET");
2523 Chain = DAG.getNode(PPCISD::TAILCALL,
2524 Op.Val->getVTList(), &Ops[0], Ops.size());
2525 return SDOperand(Chain.Val, Op.ResNo);
2526 }
2527
Chris Lattner79e490a2006-08-11 17:18:05 +00002528 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00002529 InFlag = Chain.getValue(1);
2530
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002531 Chain = DAG.getCALLSEQ_END(Chain,
2532 DAG.getConstant(NumBytes, PtrVT),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002533 DAG.getConstant(BytesCalleePops, PtrVT),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002534 InFlag);
2535 if (Op.Val->getValueType(0) != MVT::Other)
2536 InFlag = Chain.getValue(1);
2537
Dan Gohman7925ed02008-03-19 21:39:28 +00002538 SmallVector<SDOperand, 16> ResultVals;
2539 SmallVector<CCValAssign, 16> RVLocs;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002540 unsigned CallerCC = DAG.getMachineFunction().getFunction()->getCallingConv();
2541 CCState CCInfo(CallerCC, isVarArg, TM, RVLocs);
Dan Gohman7925ed02008-03-19 21:39:28 +00002542 CCInfo.AnalyzeCallResult(Op.Val, RetCC_PPC);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002543
Dan Gohman7925ed02008-03-19 21:39:28 +00002544 // Copy all of the result registers out of their specified physreg.
2545 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2546 CCValAssign &VA = RVLocs[i];
Duncan Sands83ec4b62008-06-06 12:08:01 +00002547 MVT VT = VA.getValVT();
Dan Gohman7925ed02008-03-19 21:39:28 +00002548 assert(VA.isRegLoc() && "Can only return in registers!");
2549 Chain = DAG.getCopyFromReg(Chain, VA.getLocReg(), VT, InFlag).getValue(1);
2550 ResultVals.push_back(Chain.getValue(0));
2551 InFlag = Chain.getValue(2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002552 }
Dan Gohman7925ed02008-03-19 21:39:28 +00002553
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002554 // If the function returns void, just return the chain.
Dan Gohman7925ed02008-03-19 21:39:28 +00002555 if (RVLocs.empty())
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002556 return Chain;
2557
2558 // Otherwise, merge everything together with a MERGE_VALUES node.
Dan Gohman7925ed02008-03-19 21:39:28 +00002559 ResultVals.push_back(Chain);
Duncan Sandsf9516202008-06-30 10:19:09 +00002560 SDOperand Res = DAG.getMergeValues(Op.Val->getVTList(), &ResultVals[0],
2561 ResultVals.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00002562 return Res.getValue(Op.ResNo);
2563}
2564
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002565SDOperand PPCTargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG,
2566 TargetMachine &TM) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002567 SmallVector<CCValAssign, 16> RVLocs;
2568 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00002569 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
2570 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002571 CCInfo.AnalyzeReturn(Op.Val, RetCC_PPC);
2572
2573 // If this is the first return lowered for this function, add the regs to the
2574 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002575 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002576 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00002577 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002578 }
2579
Chris Lattnercaddd442007-02-26 19:44:02 +00002580 SDOperand Chain = Op.getOperand(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002581
2582 Chain = GetPossiblePreceedingTailCall(Chain, PPCISD::TAILCALL);
2583 if (Chain.getOpcode() == PPCISD::TAILCALL) {
2584 SDOperand TailCall = Chain;
2585 SDOperand TargetAddress = TailCall.getOperand(1);
2586 SDOperand StackAdjustment = TailCall.getOperand(2);
2587
2588 assert(((TargetAddress.getOpcode() == ISD::Register &&
2589 cast<RegisterSDNode>(TargetAddress)->getReg() == PPC::CTR) ||
2590 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
2591 TargetAddress.getOpcode() == ISD::TargetGlobalAddress ||
2592 isa<ConstantSDNode>(TargetAddress)) &&
2593 "Expecting an global address, external symbol, absolute value or register");
2594
2595 assert(StackAdjustment.getOpcode() == ISD::Constant &&
2596 "Expecting a const value");
2597
2598 SmallVector<SDOperand,8> Operands;
2599 Operands.push_back(Chain.getOperand(0));
2600 Operands.push_back(TargetAddress);
2601 Operands.push_back(StackAdjustment);
2602 // Copy registers used by the call. Last operand is a flag so it is not
2603 // copied.
2604 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
2605 Operands.push_back(Chain.getOperand(i));
2606 }
2607 return DAG.getNode(PPCISD::TC_RETURN, MVT::Other, &Operands[0],
2608 Operands.size());
2609 }
2610
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002611 SDOperand Flag;
2612
2613 // Copy the result values into the output registers.
2614 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2615 CCValAssign &VA = RVLocs[i];
2616 assert(VA.isRegLoc() && "Can only return in registers!");
2617 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
2618 Flag = Chain.getValue(1);
2619 }
2620
2621 if (Flag.Val)
2622 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
2623 else
Chris Lattnercaddd442007-02-26 19:44:02 +00002624 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00002625}
2626
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002627SDOperand PPCTargetLowering::LowerSTACKRESTORE(SDOperand Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00002628 const PPCSubtarget &Subtarget) {
2629 // When we pop the dynamic allocation we need to restore the SP link.
2630
2631 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002632 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00002633
2634 // Construct the stack pointer operand.
2635 bool IsPPC64 = Subtarget.isPPC64();
2636 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
2637 SDOperand StackPtr = DAG.getRegister(SP, PtrVT);
2638
2639 // Get the operands for the STACKRESTORE.
2640 SDOperand Chain = Op.getOperand(0);
2641 SDOperand SaveSP = Op.getOperand(1);
2642
2643 // Load the old link SP.
2644 SDOperand LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
2645
2646 // Restore the stack pointer.
2647 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
2648
2649 // Store the old link SP.
2650 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
2651}
2652
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002653
2654
2655SDOperand
2656PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002657 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002658 bool IsPPC64 = PPCSubTarget.isPPC64();
2659 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002660 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002661
2662 // Get current frame pointer save index. The users of this index will be
2663 // primarily DYNALLOC instructions.
2664 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2665 int RASI = FI->getReturnAddrSaveIndex();
2666
2667 // If the frame pointer save index hasn't been defined yet.
2668 if (!RASI) {
2669 // Find out what the fix offset of the frame pointer save area.
2670 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, isMachoABI);
2671 // Allocate the frame index for frame pointer save area.
2672 RASI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, LROffset);
2673 // Save the result.
2674 FI->setReturnAddrSaveIndex(RASI);
2675 }
2676 return DAG.getFrameIndex(RASI, PtrVT);
2677}
2678
2679SDOperand
2680PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
2681 MachineFunction &MF = DAG.getMachineFunction();
2682 bool IsPPC64 = PPCSubTarget.isPPC64();
2683 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002684 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002685
2686 // Get current frame pointer save index. The users of this index will be
2687 // primarily DYNALLOC instructions.
2688 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2689 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002690
Jim Laskey2f616bf2006-11-16 22:43:37 +00002691 // If the frame pointer save index hasn't been defined yet.
2692 if (!FPSI) {
2693 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002694 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
2695
Jim Laskey2f616bf2006-11-16 22:43:37 +00002696 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002697 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002698 // Save the result.
2699 FI->setFramePointerSaveIndex(FPSI);
2700 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002701 return DAG.getFrameIndex(FPSI, PtrVT);
2702}
Jim Laskey2f616bf2006-11-16 22:43:37 +00002703
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002704SDOperand PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDOperand Op,
2705 SelectionDAG &DAG,
2706 const PPCSubtarget &Subtarget) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002707 // Get the inputs.
2708 SDOperand Chain = Op.getOperand(0);
2709 SDOperand Size = Op.getOperand(1);
2710
2711 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002712 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002713 // Negate the size.
2714 SDOperand NegSize = DAG.getNode(ISD::SUB, PtrVT,
2715 DAG.getConstant(0, PtrVT), Size);
2716 // Construct a node for the frame pointer save index.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002717 SDOperand FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002718 // Build a DYNALLOC node.
2719 SDOperand Ops[3] = { Chain, NegSize, FPSIdx };
2720 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
2721 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
2722}
2723
Mon P Wang28873102008-06-25 08:15:39 +00002724SDOperand PPCTargetLowering::LowerAtomicLOAD_ADD(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002725 MVT VT = Op.Val->getValueType(0);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002726 SDOperand Chain = Op.getOperand(0);
2727 SDOperand Ptr = Op.getOperand(1);
2728 SDOperand Incr = Op.getOperand(2);
2729
Evan Cheng53301922008-07-12 02:23:19 +00002730 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002731 SDOperand Ops[] = {
Evan Cheng53301922008-07-12 02:23:19 +00002732 Chain,
2733 Ptr,
2734 Incr,
Evan Cheng54fc97d2008-04-19 01:30:48 +00002735 };
Evan Cheng53301922008-07-12 02:23:19 +00002736 return DAG.getNode(PPCISD::ATOMIC_LOAD_ADD, VTs, Ops, 3);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002737}
2738
Mon P Wang28873102008-06-25 08:15:39 +00002739SDOperand PPCTargetLowering::LowerAtomicCMP_SWAP(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002740 MVT VT = Op.Val->getValueType(0);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002741 SDOperand Chain = Op.getOperand(0);
2742 SDOperand Ptr = Op.getOperand(1);
2743 SDOperand NewVal = Op.getOperand(2);
2744 SDOperand OldVal = Op.getOperand(3);
2745
Evan Cheng53301922008-07-12 02:23:19 +00002746 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002747 SDOperand Ops[] = {
Evan Cheng53301922008-07-12 02:23:19 +00002748 Chain,
2749 Ptr,
2750 OldVal,
2751 NewVal,
Evan Cheng54fc97d2008-04-19 01:30:48 +00002752 };
Evan Cheng53301922008-07-12 02:23:19 +00002753 return DAG.getNode(PPCISD::ATOMIC_CMP_SWAP, VTs, Ops, 4);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002754}
2755
2756SDOperand PPCTargetLowering::LowerAtomicSWAP(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002757 MVT VT = Op.Val->getValueType(0);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002758 SDOperand Chain = Op.getOperand(0);
2759 SDOperand Ptr = Op.getOperand(1);
2760 SDOperand NewVal = Op.getOperand(2);
2761
Evan Cheng53301922008-07-12 02:23:19 +00002762 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002763 SDOperand Ops[] = {
Evan Cheng53301922008-07-12 02:23:19 +00002764 Chain,
2765 Ptr,
2766 NewVal,
Evan Cheng54fc97d2008-04-19 01:30:48 +00002767 };
Evan Cheng53301922008-07-12 02:23:19 +00002768 return DAG.getNode(PPCISD::ATOMIC_SWAP, VTs, Ops, 3);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002769}
Jim Laskey2f616bf2006-11-16 22:43:37 +00002770
Chris Lattner1a635d62006-04-14 06:01:58 +00002771/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2772/// possible.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002773SDOperand PPCTargetLowering::LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002774 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002775 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
2776 !Op.getOperand(2).getValueType().isFloatingPoint())
Chris Lattner1a635d62006-04-14 06:01:58 +00002777 return SDOperand();
2778
2779 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
2780
2781 // Cannot handle SETEQ/SETNE.
2782 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
2783
Duncan Sands83ec4b62008-06-06 12:08:01 +00002784 MVT ResVT = Op.getValueType();
2785 MVT CmpVT = Op.getOperand(0).getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00002786 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2787 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
2788
2789 // If the RHS of the comparison is a 0.0, we don't need to do the
2790 // subtraction at all.
2791 if (isFloatingPointZero(RHS))
2792 switch (CC) {
2793 default: break; // SETUO etc aren't handled by fsel.
2794 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002795 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002796 case ISD::SETLT:
2797 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2798 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002799 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002800 case ISD::SETGE:
2801 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2802 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2803 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
2804 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002805 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002806 case ISD::SETGT:
2807 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2808 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002809 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002810 case ISD::SETLE:
2811 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2812 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2813 return DAG.getNode(PPCISD::FSEL, ResVT,
2814 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
2815 }
2816
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002817 SDOperand Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00002818 switch (CC) {
2819 default: break; // SETUO etc aren't handled by fsel.
2820 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002821 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002822 case ISD::SETLT:
2823 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2824 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2825 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2826 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2827 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002828 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002829 case ISD::SETGE:
2830 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2831 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2832 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2833 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2834 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002835 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002836 case ISD::SETGT:
2837 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2838 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2839 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2840 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2841 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002842 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002843 case ISD::SETLE:
2844 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2845 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2846 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2847 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2848 }
2849 return SDOperand();
2850}
2851
Chris Lattner1f873002007-11-28 18:44:47 +00002852// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002853SDOperand PPCTargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002854 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Chris Lattner1a635d62006-04-14 06:01:58 +00002855 SDOperand Src = Op.getOperand(0);
2856 if (Src.getValueType() == MVT::f32)
2857 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002858
Chris Lattner1a635d62006-04-14 06:01:58 +00002859 SDOperand Tmp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002860 switch (Op.getValueType().getSimpleVT()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002861 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2862 case MVT::i32:
2863 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
2864 break;
2865 case MVT::i64:
2866 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
2867 break;
2868 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00002869
Chris Lattner1a635d62006-04-14 06:01:58 +00002870 // Convert the FP value to an int value through memory.
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002871 SDOperand FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002872
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002873 // Emit a store to the stack slot.
2874 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Tmp, FIPtr, NULL, 0);
2875
2876 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2877 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00002878 if (Op.getValueType() == MVT::i32)
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002879 FIPtr = DAG.getNode(ISD::ADD, FIPtr.getValueType(), FIPtr,
2880 DAG.getConstant(4, FIPtr.getValueType()));
2881 return DAG.getLoad(Op.getValueType(), Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002882}
2883
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002884SDOperand PPCTargetLowering::LowerFP_ROUND_INREG(SDOperand Op,
2885 SelectionDAG &DAG) {
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002886 assert(Op.getValueType() == MVT::ppcf128);
2887 SDNode *Node = Op.Val;
2888 assert(Node->getOperand(0).getValueType() == MVT::ppcf128);
Chris Lattner26cb2862007-10-19 04:08:28 +00002889 assert(Node->getOperand(0).Val->getOpcode() == ISD::BUILD_PAIR);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002890 SDOperand Lo = Node->getOperand(0).Val->getOperand(0);
2891 SDOperand Hi = Node->getOperand(0).Val->getOperand(1);
2892
2893 // This sequence changes FPSCR to do round-to-zero, adds the two halves
2894 // of the long double, and puts FPSCR back the way it was. We do not
2895 // actually model FPSCR.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002896 std::vector<MVT> NodeTys;
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002897 SDOperand Ops[4], Result, MFFSreg, InFlag, FPreg;
2898
2899 NodeTys.push_back(MVT::f64); // Return register
2900 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
2901 Result = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2902 MFFSreg = Result.getValue(0);
2903 InFlag = Result.getValue(1);
2904
2905 NodeTys.clear();
2906 NodeTys.push_back(MVT::Flag); // Returns a flag
2907 Ops[0] = DAG.getConstant(31, MVT::i32);
2908 Ops[1] = InFlag;
2909 Result = DAG.getNode(PPCISD::MTFSB1, NodeTys, Ops, 2);
2910 InFlag = Result.getValue(0);
2911
2912 NodeTys.clear();
2913 NodeTys.push_back(MVT::Flag); // Returns a flag
2914 Ops[0] = DAG.getConstant(30, MVT::i32);
2915 Ops[1] = InFlag;
2916 Result = DAG.getNode(PPCISD::MTFSB0, NodeTys, Ops, 2);
2917 InFlag = Result.getValue(0);
2918
2919 NodeTys.clear();
2920 NodeTys.push_back(MVT::f64); // result of add
2921 NodeTys.push_back(MVT::Flag); // Returns a flag
2922 Ops[0] = Lo;
2923 Ops[1] = Hi;
2924 Ops[2] = InFlag;
2925 Result = DAG.getNode(PPCISD::FADDRTZ, NodeTys, Ops, 3);
2926 FPreg = Result.getValue(0);
2927 InFlag = Result.getValue(1);
2928
2929 NodeTys.clear();
2930 NodeTys.push_back(MVT::f64);
2931 Ops[0] = DAG.getConstant(1, MVT::i32);
2932 Ops[1] = MFFSreg;
2933 Ops[2] = FPreg;
2934 Ops[3] = InFlag;
2935 Result = DAG.getNode(PPCISD::MTFSF, NodeTys, Ops, 4);
2936 FPreg = Result.getValue(0);
2937
2938 // We know the low half is about to be thrown away, so just use something
2939 // convenient.
2940 return DAG.getNode(ISD::BUILD_PAIR, Lo.getValueType(), FPreg, FPreg);
2941}
2942
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002943SDOperand PPCTargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman034f60e2008-03-11 01:59:03 +00002944 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
2945 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
2946 return SDOperand();
2947
Chris Lattner1a635d62006-04-14 06:01:58 +00002948 if (Op.getOperand(0).getValueType() == MVT::i64) {
2949 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
2950 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
2951 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002952 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002953 return FP;
2954 }
2955
2956 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2957 "Unhandled SINT_TO_FP type in custom expander!");
2958 // Since we only generate this in 64-bit mode, we can take advantage of
2959 // 64-bit registers. In particular, sign extend the input value into the
2960 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2961 // then lfd it and fcfid it.
2962 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2963 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002964 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattner0d72a202006-07-28 16:45:47 +00002965 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002966
2967 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
2968 Op.getOperand(0));
2969
2970 // STD the extended value into the stack slot.
Dan Gohmana54cf172008-07-11 22:44:52 +00002971 MachineMemOperand MO(PseudoSourceValue::getFixedStack(FrameIdx),
2972 MachineMemOperand::MOStore, 0, 8, 8);
Chris Lattner1a635d62006-04-14 06:01:58 +00002973 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
2974 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman69de1932008-02-06 22:27:42 +00002975 DAG.getMemOperand(MO));
Chris Lattner1a635d62006-04-14 06:01:58 +00002976 // Load the value as a double.
Evan Cheng466685d2006-10-09 20:57:25 +00002977 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002978
2979 // FCFID it and return it.
2980 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
2981 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002982 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002983 return FP;
2984}
2985
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002986SDOperand PPCTargetLowering::LowerFLT_ROUNDS_(SDOperand Op, SelectionDAG &DAG) {
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002987 /*
2988 The rounding mode is in bits 30:31 of FPSR, and has the following
2989 settings:
2990 00 Round to nearest
2991 01 Round to 0
2992 10 Round to +inf
2993 11 Round to -inf
2994
2995 FLT_ROUNDS, on the other hand, expects the following:
2996 -1 Undefined
2997 0 Round to 0
2998 1 Round to nearest
2999 2 Round to +inf
3000 3 Round to -inf
3001
3002 To perform the conversion, we do:
3003 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3004 */
3005
3006 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003007 MVT VT = Op.getValueType();
3008 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3009 std::vector<MVT> NodeTys;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003010 SDOperand MFFSreg, InFlag;
3011
3012 // Save FP Control Word to register
3013 NodeTys.push_back(MVT::f64); // return register
3014 NodeTys.push_back(MVT::Flag); // unused in this context
3015 SDOperand Chain = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
3016
3017 // Save FP register to stack slot
3018 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
3019 SDOperand StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
3020 SDOperand Store = DAG.getStore(DAG.getEntryNode(), Chain,
3021 StackSlot, NULL, 0);
3022
3023 // Load FP Control Word from low 32 bits of stack slot.
3024 SDOperand Four = DAG.getConstant(4, PtrVT);
3025 SDOperand Addr = DAG.getNode(ISD::ADD, PtrVT, StackSlot, Four);
3026 SDOperand CWD = DAG.getLoad(MVT::i32, Store, Addr, NULL, 0);
3027
3028 // Transform as necessary
3029 SDOperand CWD1 =
3030 DAG.getNode(ISD::AND, MVT::i32,
3031 CWD, DAG.getConstant(3, MVT::i32));
3032 SDOperand CWD2 =
3033 DAG.getNode(ISD::SRL, MVT::i32,
3034 DAG.getNode(ISD::AND, MVT::i32,
3035 DAG.getNode(ISD::XOR, MVT::i32,
3036 CWD, DAG.getConstant(3, MVT::i32)),
3037 DAG.getConstant(3, MVT::i32)),
3038 DAG.getConstant(1, MVT::i8));
3039
3040 SDOperand RetVal =
3041 DAG.getNode(ISD::XOR, MVT::i32, CWD1, CWD2);
3042
Duncan Sands83ec4b62008-06-06 12:08:01 +00003043 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003044 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
3045}
3046
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003047SDOperand PPCTargetLowering::LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003048 MVT VT = Op.getValueType();
3049 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003050 assert(Op.getNumOperands() == 3 &&
3051 VT == Op.getOperand(1).getValueType() &&
3052 "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003053
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003054 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003055 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003056 SDOperand Lo = Op.getOperand(0);
3057 SDOperand Hi = Op.getOperand(1);
3058 SDOperand Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003059 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003060
Dan Gohman9ed06db2008-03-07 20:36:53 +00003061 SDOperand Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
3062 DAG.getConstant(BitWidth, AmtVT), Amt);
3063 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, VT, Hi, Amt);
3064 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, VT, Lo, Tmp1);
3065 SDOperand Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3066 SDOperand Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
3067 DAG.getConstant(-BitWidth, AmtVT));
3068 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, VT, Lo, Tmp5);
3069 SDOperand OutHi = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
3070 SDOperand OutLo = DAG.getNode(PPCISD::SHL, VT, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003071 SDOperand OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003072 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003073}
3074
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003075SDOperand PPCTargetLowering::LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003076 MVT VT = Op.getValueType();
3077 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003078 assert(Op.getNumOperands() == 3 &&
3079 VT == Op.getOperand(1).getValueType() &&
3080 "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003081
Dan Gohman9ed06db2008-03-07 20:36:53 +00003082 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003083 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003084 SDOperand Lo = Op.getOperand(0);
3085 SDOperand Hi = Op.getOperand(1);
3086 SDOperand Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003087 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003088
Dan Gohman9ed06db2008-03-07 20:36:53 +00003089 SDOperand Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
3090 DAG.getConstant(BitWidth, AmtVT), Amt);
3091 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
3092 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
3093 SDOperand Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3094 SDOperand Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
3095 DAG.getConstant(-BitWidth, AmtVT));
3096 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, VT, Hi, Tmp5);
3097 SDOperand OutLo = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
3098 SDOperand OutHi = DAG.getNode(PPCISD::SRL, VT, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003099 SDOperand OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003100 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003101}
3102
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003103SDOperand PPCTargetLowering::LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003104 MVT VT = Op.getValueType();
3105 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003106 assert(Op.getNumOperands() == 3 &&
3107 VT == Op.getOperand(1).getValueType() &&
3108 "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003109
Dan Gohman9ed06db2008-03-07 20:36:53 +00003110 // Expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003111 SDOperand Lo = Op.getOperand(0);
3112 SDOperand Hi = Op.getOperand(1);
3113 SDOperand Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003114 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003115
Dan Gohman9ed06db2008-03-07 20:36:53 +00003116 SDOperand Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
3117 DAG.getConstant(BitWidth, AmtVT), Amt);
3118 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
3119 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
3120 SDOperand Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3121 SDOperand Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
3122 DAG.getConstant(-BitWidth, AmtVT));
3123 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, VT, Hi, Tmp5);
3124 SDOperand OutHi = DAG.getNode(PPCISD::SRA, VT, Hi, Amt);
3125 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, AmtVT),
Chris Lattner1a635d62006-04-14 06:01:58 +00003126 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003127 SDOperand OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003128 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003129}
3130
3131//===----------------------------------------------------------------------===//
3132// Vector related lowering.
3133//
3134
Chris Lattnerac225ca2006-04-12 19:07:14 +00003135// If this is a vector of constants or undefs, get the bits. A bit in
3136// UndefBits is set if the corresponding element of the vector is an
3137// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3138// zero. Return true if this is not an array of constants, false if it is.
3139//
Chris Lattnerac225ca2006-04-12 19:07:14 +00003140static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
3141 uint64_t UndefBits[2]) {
3142 // Start with zero'd results.
3143 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
3144
Duncan Sands83ec4b62008-06-06 12:08:01 +00003145 unsigned EltBitSize = BV->getOperand(0).getValueType().getSizeInBits();
Chris Lattnerac225ca2006-04-12 19:07:14 +00003146 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
3147 SDOperand OpVal = BV->getOperand(i);
3148
3149 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00003150 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00003151
3152 uint64_t EltBits = 0;
3153 if (OpVal.getOpcode() == ISD::UNDEF) {
3154 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
3155 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
3156 continue;
3157 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
3158 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
3159 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
3160 assert(CN->getValueType(0) == MVT::f32 &&
3161 "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +00003162 EltBits = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattnerac225ca2006-04-12 19:07:14 +00003163 } else {
3164 // Nonconstant element.
3165 return true;
3166 }
3167
3168 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
3169 }
3170
3171 //printf("%llx %llx %llx %llx\n",
3172 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
3173 return false;
3174}
Chris Lattneref819f82006-03-20 06:33:01 +00003175
Chris Lattnerb17f1672006-04-16 01:01:29 +00003176// If this is a splat (repetition) of a value across the whole vector, return
3177// the smallest size that splats it. For example, "0x01010101010101..." is a
3178// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3179// SplatSize = 1 byte.
3180static bool isConstantSplat(const uint64_t Bits128[2],
3181 const uint64_t Undef128[2],
3182 unsigned &SplatBits, unsigned &SplatUndef,
3183 unsigned &SplatSize) {
3184
3185 // Don't let undefs prevent splats from matching. See if the top 64-bits are
3186 // the same as the lower 64-bits, ignoring undefs.
3187 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
3188 return false; // Can't be a splat if two pieces don't match.
3189
3190 uint64_t Bits64 = Bits128[0] | Bits128[1];
3191 uint64_t Undef64 = Undef128[0] & Undef128[1];
3192
3193 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
3194 // undefs.
3195 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
3196 return false; // Can't be a splat if two pieces don't match.
3197
3198 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
3199 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
3200
3201 // If the top 16-bits are different than the lower 16-bits, ignoring
3202 // undefs, we have an i32 splat.
3203 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
3204 SplatBits = Bits32;
3205 SplatUndef = Undef32;
3206 SplatSize = 4;
3207 return true;
3208 }
3209
3210 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
3211 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
3212
3213 // If the top 8-bits are different than the lower 8-bits, ignoring
3214 // undefs, we have an i16 splat.
3215 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
3216 SplatBits = Bits16;
3217 SplatUndef = Undef16;
3218 SplatSize = 2;
3219 return true;
3220 }
3221
3222 // Otherwise, we have an 8-bit splat.
3223 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
3224 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
3225 SplatSize = 1;
3226 return true;
3227}
3228
Chris Lattner4a998b92006-04-17 06:00:21 +00003229/// BuildSplatI - Build a canonical splati of Val with an element size of
3230/// SplatSize. Cast the result to VT.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003231static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT VT,
Chris Lattner4a998b92006-04-17 06:00:21 +00003232 SelectionDAG &DAG) {
3233 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003234
Duncan Sands83ec4b62008-06-06 12:08:01 +00003235 static const MVT VTys[] = { // canonical VT to use for each size.
Chris Lattner4a998b92006-04-17 06:00:21 +00003236 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
3237 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003238
Duncan Sands83ec4b62008-06-06 12:08:01 +00003239 MVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Chris Lattner70fa4932006-12-01 01:45:39 +00003240
3241 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3242 if (Val == -1)
3243 SplatSize = 1;
3244
Duncan Sands83ec4b62008-06-06 12:08:01 +00003245 MVT CanonicalVT = VTys[SplatSize-1];
Chris Lattner4a998b92006-04-17 06:00:21 +00003246
3247 // Build a canonical splat for this value.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003248 SDOperand Elt = DAG.getConstant(Val, CanonicalVT.getVectorElementType());
Chris Lattnere2199452006-08-11 17:38:39 +00003249 SmallVector<SDOperand, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003250 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Chris Lattnere2199452006-08-11 17:38:39 +00003251 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
3252 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00003253 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003254}
3255
Chris Lattnere7c768e2006-04-18 03:24:30 +00003256/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003257/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00003258static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
3259 SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003260 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003261 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
3262 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00003263 DAG.getConstant(IID, MVT::i32), LHS, RHS);
3264}
3265
Chris Lattnere7c768e2006-04-18 03:24:30 +00003266/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3267/// specified intrinsic ID.
3268static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
3269 SDOperand Op2, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003270 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003271 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
3272 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
3273 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
3274}
3275
3276
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003277/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3278/// amount. The result has the specified value type.
3279static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003280 MVT VT, SelectionDAG &DAG) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003281 // Force LHS/RHS to be the right type.
3282 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
3283 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003284
Chris Lattnere2199452006-08-11 17:38:39 +00003285 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003286 for (unsigned i = 0; i != 16; ++i)
Duncan Sandsd038e042008-07-21 10:20:31 +00003287 Ops[i] = DAG.getConstant(i+Amt, MVT::i8);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003288 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00003289 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003290 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
3291}
3292
Chris Lattnerf1b47082006-04-14 05:19:18 +00003293// If this is a case we can't handle, return null and let the default
3294// expansion code take care of it. If we CAN select this case, and if it
3295// selects to a single instruction, return Op. Otherwise, if we can codegen
3296// this case more efficiently than a constant pool load, lower it to the
3297// sequence of ops that should be used.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003298SDOperand PPCTargetLowering::LowerBUILD_VECTOR(SDOperand Op,
3299 SelectionDAG &DAG) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003300 // If this is a vector of constants or undefs, get the bits. A bit in
3301 // UndefBits is set if the corresponding element of the vector is an
3302 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3303 // zero.
3304 uint64_t VectorBits[2];
3305 uint64_t UndefBits[2];
3306 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
3307 return SDOperand(); // Not a constant vector.
3308
Chris Lattnerb17f1672006-04-16 01:01:29 +00003309 // If this is a splat (repetition) of a value across the whole vector, return
3310 // the smallest size that splats it. For example, "0x01010101010101..." is a
3311 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3312 // SplatSize = 1 byte.
3313 unsigned SplatBits, SplatUndef, SplatSize;
3314 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
3315 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
3316
3317 // First, handle single instruction cases.
3318
3319 // All zeros?
3320 if (SplatBits == 0) {
3321 // Canonicalize all zero vectors to be v4i32.
3322 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3323 SDOperand Z = DAG.getConstant(0, MVT::i32);
3324 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
3325 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
3326 }
3327 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003328 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003329
3330 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3331 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00003332 if (SextVal >= -16 && SextVal <= 15)
3333 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00003334
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003335
3336 // Two instruction sequences.
3337
Chris Lattner4a998b92006-04-17 06:00:21 +00003338 // If this value is in the range [-32,30] and is even, use:
3339 // tmp = VSPLTI[bhw], result = add tmp, tmp
3340 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Chris Lattner85e7ac02008-07-10 16:33:38 +00003341 SDOperand Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG);
3342 Res = DAG.getNode(ISD::ADD, Res.getValueType(), Res, Res);
3343 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003344 }
Chris Lattner6876e662006-04-17 06:58:41 +00003345
3346 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3347 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3348 // for fneg/fabs.
3349 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3350 // Make -1 and vspltisw -1:
3351 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
3352
3353 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00003354 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3355 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003356
3357 // xor by OnesV to invert it.
3358 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
3359 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
3360 }
3361
3362 // Check to see if this is a wide variety of vsplti*, binop self cases.
3363 unsigned SplatBitSize = SplatSize*8;
Lauro Ramos Venancio1baa1972007-03-27 16:33:08 +00003364 static const signed char SplatCsts[] = {
Chris Lattner6876e662006-04-17 06:58:41 +00003365 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003366 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00003367 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003368
Owen Anderson718cb662007-09-07 04:06:50 +00003369 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
Chris Lattner6876e662006-04-17 06:58:41 +00003370 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3371 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3372 int i = SplatCsts[idx];
3373
3374 // Figure out what shift amount will be used by altivec if shifted by i in
3375 // this splat size.
3376 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3377
3378 // vsplti + shl self.
3379 if (SextVal == (i << (int)TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003380 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003381 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3382 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3383 Intrinsic::ppc_altivec_vslw
3384 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003385 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3386 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003387 }
3388
3389 // vsplti + srl self.
3390 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003391 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003392 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3393 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3394 Intrinsic::ppc_altivec_vsrw
3395 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003396 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3397 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003398 }
3399
3400 // vsplti + sra self.
3401 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003402 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003403 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3404 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3405 Intrinsic::ppc_altivec_vsraw
3406 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003407 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3408 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003409 }
3410
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003411 // vsplti + rol self.
3412 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3413 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003414 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003415 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3416 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3417 Intrinsic::ppc_altivec_vrlw
3418 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003419 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3420 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003421 }
3422
3423 // t = vsplti c, result = vsldoi t, t, 1
3424 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
3425 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
3426 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
3427 }
3428 // t = vsplti c, result = vsldoi t, t, 2
3429 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
3430 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
3431 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
3432 }
3433 // t = vsplti c, result = vsldoi t, t, 3
3434 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
3435 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
3436 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
3437 }
Chris Lattner6876e662006-04-17 06:58:41 +00003438 }
3439
Chris Lattner6876e662006-04-17 06:58:41 +00003440 // Three instruction sequences.
3441
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003442 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3443 if (SextVal >= 0 && SextVal <= 31) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003444 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
3445 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00003446 LHS = DAG.getNode(ISD::SUB, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00003447 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003448 }
3449 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3450 if (SextVal >= -31 && SextVal <= 0) {
Chris Lattner15eb3292006-11-29 19:58:49 +00003451 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
3452 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00003453 LHS = DAG.getNode(ISD::ADD, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00003454 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003455 }
3456 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003457
Chris Lattnerf1b47082006-04-14 05:19:18 +00003458 return SDOperand();
3459}
3460
Chris Lattner59138102006-04-17 05:28:54 +00003461/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3462/// the specified operations to build the shuffle.
3463static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
3464 SDOperand RHS, SelectionDAG &DAG) {
3465 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3466 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3467 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3468
3469 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003470 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003471 OP_VMRGHW,
3472 OP_VMRGLW,
3473 OP_VSPLTISW0,
3474 OP_VSPLTISW1,
3475 OP_VSPLTISW2,
3476 OP_VSPLTISW3,
3477 OP_VSLDOI4,
3478 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003479 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003480 };
3481
3482 if (OpNum == OP_COPY) {
3483 if (LHSID == (1*9+2)*9+3) return LHS;
3484 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3485 return RHS;
3486 }
3487
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003488 SDOperand OpLHS, OpRHS;
3489 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
3490 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
3491
Chris Lattner59138102006-04-17 05:28:54 +00003492 unsigned ShufIdxs[16];
3493 switch (OpNum) {
3494 default: assert(0 && "Unknown i32 permute!");
3495 case OP_VMRGHW:
3496 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3497 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3498 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3499 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3500 break;
3501 case OP_VMRGLW:
3502 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3503 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3504 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3505 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3506 break;
3507 case OP_VSPLTISW0:
3508 for (unsigned i = 0; i != 16; ++i)
3509 ShufIdxs[i] = (i&3)+0;
3510 break;
3511 case OP_VSPLTISW1:
3512 for (unsigned i = 0; i != 16; ++i)
3513 ShufIdxs[i] = (i&3)+4;
3514 break;
3515 case OP_VSPLTISW2:
3516 for (unsigned i = 0; i != 16; ++i)
3517 ShufIdxs[i] = (i&3)+8;
3518 break;
3519 case OP_VSPLTISW3:
3520 for (unsigned i = 0; i != 16; ++i)
3521 ShufIdxs[i] = (i&3)+12;
3522 break;
3523 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003524 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003525 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003526 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003527 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003528 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003529 }
Chris Lattnere2199452006-08-11 17:38:39 +00003530 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00003531 for (unsigned i = 0; i != 16; ++i)
Duncan Sandsd038e042008-07-21 10:20:31 +00003532 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i8);
Chris Lattner59138102006-04-17 05:28:54 +00003533
3534 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00003535 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00003536}
3537
Chris Lattnerf1b47082006-04-14 05:19:18 +00003538/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3539/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3540/// return the code it can be lowered into. Worst case, it can always be
3541/// lowered into a vperm.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003542SDOperand PPCTargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op,
3543 SelectionDAG &DAG) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003544 SDOperand V1 = Op.getOperand(0);
3545 SDOperand V2 = Op.getOperand(1);
3546 SDOperand PermMask = Op.getOperand(2);
3547
3548 // Cases that are handled by instructions that take permute immediates
3549 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3550 // selected by the instruction selector.
3551 if (V2.getOpcode() == ISD::UNDEF) {
3552 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
3553 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
3554 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
3555 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
3556 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
3557 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
3558 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
3559 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
3560 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
3561 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
3562 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
3563 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
3564 return Op;
3565 }
3566 }
3567
3568 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3569 // and produce a fixed permutation. If any of these match, do not lower to
3570 // VPERM.
3571 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
3572 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
3573 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
3574 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
3575 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
3576 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
3577 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
3578 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
3579 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
3580 return Op;
3581
Chris Lattner59138102006-04-17 05:28:54 +00003582 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3583 // perfect shuffle table to emit an optimal matching sequence.
3584 unsigned PFIndexes[4];
3585 bool isFourElementShuffle = true;
3586 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3587 unsigned EltNo = 8; // Start out undef.
3588 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
3589 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
3590 continue; // Undef, ignore it.
3591
3592 unsigned ByteSource =
3593 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
3594 if ((ByteSource & 3) != j) {
3595 isFourElementShuffle = false;
3596 break;
3597 }
3598
3599 if (EltNo == 8) {
3600 EltNo = ByteSource/4;
3601 } else if (EltNo != ByteSource/4) {
3602 isFourElementShuffle = false;
3603 break;
3604 }
3605 }
3606 PFIndexes[i] = EltNo;
3607 }
3608
3609 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
3610 // perfect shuffle vector to determine if it is cost effective to do this as
3611 // discrete instructions, or whether we should use a vperm.
3612 if (isFourElementShuffle) {
3613 // Compute the index in the perfect shuffle table.
3614 unsigned PFTableIndex =
3615 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3616
3617 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3618 unsigned Cost = (PFEntry >> 30);
3619
3620 // Determining when to avoid vperm is tricky. Many things affect the cost
3621 // of vperm, particularly how many times the perm mask needs to be computed.
3622 // For example, if the perm mask can be hoisted out of a loop or is already
3623 // used (perhaps because there are multiple permutes with the same shuffle
3624 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3625 // the loop requires an extra register.
3626 //
3627 // As a compromise, we only emit discrete instructions if the shuffle can be
3628 // generated in 3 or fewer operations. When we have loop information
3629 // available, if this block is within a loop, we should avoid using vperm
3630 // for 3-operation perms and use a constant pool load instead.
3631 if (Cost < 3)
3632 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
3633 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00003634
3635 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3636 // vector that will get spilled to the constant pool.
3637 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
3638
3639 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
3640 // that it is in input element units, not in bytes. Convert now.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003641 MVT EltVT = V1.getValueType().getVectorElementType();
3642 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003643
Chris Lattnere2199452006-08-11 17:38:39 +00003644 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003645 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00003646 unsigned SrcElt;
3647 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
3648 SrcElt = 0;
3649 else
3650 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003651
3652 for (unsigned j = 0; j != BytesPerElement; ++j)
3653 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
3654 MVT::i8));
3655 }
3656
Chris Lattnere2199452006-08-11 17:38:39 +00003657 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
3658 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00003659 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
3660}
3661
Chris Lattner90564f22006-04-18 17:59:36 +00003662/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
3663/// altivec comparison. If it is, return true and fill in Opc/isDot with
3664/// information about the intrinsic.
3665static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
3666 bool &isDot) {
3667 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
3668 CompareOpc = -1;
3669 isDot = false;
3670 switch (IntrinsicID) {
3671 default: return false;
3672 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00003673 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
3674 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
3675 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
3676 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
3677 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
3678 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
3679 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
3680 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
3681 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
3682 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
3683 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
3684 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
3685 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
3686
3687 // Normal Comparisons.
3688 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
3689 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
3690 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
3691 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
3692 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
3693 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
3694 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
3695 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
3696 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
3697 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
3698 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
3699 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
3700 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
3701 }
Chris Lattner90564f22006-04-18 17:59:36 +00003702 return true;
3703}
3704
3705/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
3706/// lower, do it, otherwise return null.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003707SDOperand PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op,
3708 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00003709 // If this is a lowered altivec predicate compare, CompareOpc is set to the
3710 // opcode number of the comparison.
3711 int CompareOpc;
3712 bool isDot;
3713 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
3714 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00003715
Chris Lattner90564f22006-04-18 17:59:36 +00003716 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00003717 if (!isDot) {
3718 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
3719 Op.getOperand(1), Op.getOperand(2),
3720 DAG.getConstant(CompareOpc, MVT::i32));
3721 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
3722 }
3723
3724 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00003725 SDOperand Ops[] = {
3726 Op.getOperand(2), // LHS
3727 Op.getOperand(3), // RHS
3728 DAG.getConstant(CompareOpc, MVT::i32)
3729 };
Duncan Sands83ec4b62008-06-06 12:08:01 +00003730 std::vector<MVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00003731 VTs.push_back(Op.getOperand(2).getValueType());
3732 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00003733 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00003734
3735 // Now that we have the comparison, emit a copy from the CR to a GPR.
3736 // This is flagged to the above dot comparison.
3737 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
3738 DAG.getRegister(PPC::CR6, MVT::i32),
3739 CompNode.getValue(1));
3740
3741 // Unpack the result based on how the target uses it.
3742 unsigned BitNo; // Bit # of CR6.
3743 bool InvertBit; // Invert result?
3744 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
3745 default: // Can't happen, don't crash on invalid number though.
3746 case 0: // Return the value of the EQ bit of CR6.
3747 BitNo = 0; InvertBit = false;
3748 break;
3749 case 1: // Return the inverted value of the EQ bit of CR6.
3750 BitNo = 0; InvertBit = true;
3751 break;
3752 case 2: // Return the value of the LT bit of CR6.
3753 BitNo = 2; InvertBit = false;
3754 break;
3755 case 3: // Return the inverted value of the LT bit of CR6.
3756 BitNo = 2; InvertBit = true;
3757 break;
3758 }
3759
3760 // Shift the bit into the low position.
3761 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
3762 DAG.getConstant(8-(3-BitNo), MVT::i32));
3763 // Isolate the bit.
3764 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
3765 DAG.getConstant(1, MVT::i32));
3766
3767 // If we are supposed to, toggle the bit.
3768 if (InvertBit)
3769 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
3770 DAG.getConstant(1, MVT::i32));
3771 return Flags;
3772}
3773
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003774SDOperand PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op,
3775 SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003776 // Create a stack slot that is 16-byte aligned.
3777 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3778 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003779 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattner0d72a202006-07-28 16:45:47 +00003780 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00003781
3782 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00003783 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003784 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003785 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00003786 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003787}
3788
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003789SDOperand PPCTargetLowering::LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003790 if (Op.getValueType() == MVT::v4i32) {
3791 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3792
3793 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
3794 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
3795
3796 SDOperand RHSSwap = // = vrlw RHS, 16
3797 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
3798
3799 // Shrinkify inputs to v8i16.
3800 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
3801 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
3802 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
3803
3804 // Low parts multiplied together, generating 32-bit results (we ignore the
3805 // top parts).
3806 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
3807 LHS, RHS, DAG, MVT::v4i32);
3808
3809 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
3810 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
3811 // Shift the high parts up 16 bits.
3812 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
3813 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
3814 } else if (Op.getValueType() == MVT::v8i16) {
3815 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3816
Chris Lattnercea2aa72006-04-18 04:28:57 +00003817 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003818
Chris Lattnercea2aa72006-04-18 04:28:57 +00003819 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
3820 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00003821 } else if (Op.getValueType() == MVT::v16i8) {
3822 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3823
3824 // Multiply the even 8-bit parts, producing 16-bit sums.
3825 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
3826 LHS, RHS, DAG, MVT::v8i16);
3827 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
3828
3829 // Multiply the odd 8-bit parts, producing 16-bit sums.
3830 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
3831 LHS, RHS, DAG, MVT::v8i16);
3832 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
3833
3834 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00003835 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00003836 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00003837 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
3838 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00003839 }
Chris Lattner19a81522006-04-18 03:57:35 +00003840 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00003841 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003842 } else {
3843 assert(0 && "Unknown mul to lower!");
3844 abort();
3845 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00003846}
3847
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003848/// LowerOperation - Provide custom lowering hooks for some operations.
3849///
Nate Begeman21e463b2005-10-16 05:39:50 +00003850SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003851 switch (Op.getOpcode()) {
3852 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003853 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3854 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00003855 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00003856 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00003857 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nicolas Geoffray01119992007-04-03 13:59:52 +00003858 case ISD::VASTART:
3859 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3860 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3861
3862 case ISD::VAARG:
3863 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3864 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3865
Chris Lattneref957102006-06-21 00:34:03 +00003866 case ISD::FORMAL_ARGUMENTS:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003867 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
3868 VarArgsStackOffset, VarArgsNumGPR,
3869 VarArgsNumFPR, PPCSubTarget);
3870
Dan Gohman7925ed02008-03-19 21:39:28 +00003871 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget,
3872 getTargetMachine());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003873 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00003874 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00003875 case ISD::DYNAMIC_STACKALLOC:
3876 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00003877
Mon P Wang28873102008-06-25 08:15:39 +00003878 case ISD::ATOMIC_LOAD_ADD: return LowerAtomicLOAD_ADD(Op, DAG);
3879 case ISD::ATOMIC_CMP_SWAP: return LowerAtomicCMP_SWAP(Op, DAG);
Evan Cheng54fc97d2008-04-19 01:30:48 +00003880 case ISD::ATOMIC_SWAP: return LowerAtomicSWAP(Op, DAG);
Chris Lattner7c0d6642005-10-02 06:37:13 +00003881
Chris Lattner1a635d62006-04-14 06:01:58 +00003882 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3883 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
3884 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00003885 case ISD::FP_ROUND_INREG: return LowerFP_ROUND_INREG(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00003886 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003887
Chris Lattner1a635d62006-04-14 06:01:58 +00003888 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003889 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3890 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3891 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003892
Chris Lattner1a635d62006-04-14 06:01:58 +00003893 // Vector-related lowering.
3894 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3895 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3896 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3897 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003898 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003899
Chris Lattner3fc027d2007-12-08 06:59:59 +00003900 // Frame & Return address.
3901 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003902 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003903 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003904 return SDOperand();
3905}
3906
Duncan Sands126d9072008-07-04 11:47:58 +00003907SDNode *PPCTargetLowering::ReplaceNodeResults(SDNode *N, SelectionDAG &DAG) {
Chris Lattner1f873002007-11-28 18:44:47 +00003908 switch (N->getOpcode()) {
3909 default: assert(0 && "Wasn't expecting to be able to lower this!");
Duncan Sandsa7360f02008-07-19 16:26:02 +00003910 case ISD::FP_TO_SINT: {
3911 SDOperand Res = LowerFP_TO_SINT(SDOperand(N, 0), DAG);
3912 // Use MERGE_VALUES to drop the chain result value and get a node with one
3913 // result. This requires turning off getMergeValues simplification, since
3914 // otherwise it will give us Res back.
3915 return DAG.getMergeValues(&Res, 1, false).Val;
3916 }
Chris Lattner1f873002007-11-28 18:44:47 +00003917 }
3918}
3919
3920
Chris Lattner1a635d62006-04-14 06:01:58 +00003921//===----------------------------------------------------------------------===//
3922// Other Lowering Code
3923//===----------------------------------------------------------------------===//
3924
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003925MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003926PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
3927 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00003928 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00003929
3930 // To "insert" these instructions we actually have to insert their
3931 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003932 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003933 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003934 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00003935
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003936 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00003937
3938 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
3939 MI->getOpcode() == PPC::SELECT_CC_I8 ||
3940 MI->getOpcode() == PPC::SELECT_CC_F4 ||
3941 MI->getOpcode() == PPC::SELECT_CC_F8 ||
3942 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
3943
3944 // The incoming instruction knows the destination vreg to set, the
3945 // condition code register to branch on, the true/false values to
3946 // select between, and a branch opcode to use.
3947
3948 // thisMBB:
3949 // ...
3950 // TrueVal = ...
3951 // cmpTY ccX, r1, r2
3952 // bCC copy1MBB
3953 // fallthrough --> copy0MBB
3954 MachineBasicBlock *thisMBB = BB;
3955 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3956 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
3957 unsigned SelectPred = MI->getOperand(4).getImm();
3958 BuildMI(BB, TII->get(PPC::BCC))
3959 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
3960 F->insert(It, copy0MBB);
3961 F->insert(It, sinkMBB);
3962 // Update machine-CFG edges by transferring all successors of the current
3963 // block to the new block which will contain the Phi node for the select.
3964 sinkMBB->transferSuccessors(BB);
3965 // Next, add the true and fallthrough blocks as its successors.
3966 BB->addSuccessor(copy0MBB);
3967 BB->addSuccessor(sinkMBB);
3968
3969 // copy0MBB:
3970 // %FalseValue = ...
3971 // # fallthrough to sinkMBB
3972 BB = copy0MBB;
3973
3974 // Update machine-CFG edges
3975 BB->addSuccessor(sinkMBB);
3976
3977 // sinkMBB:
3978 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3979 // ...
3980 BB = sinkMBB;
3981 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
3982 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
3983 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3984 }
3985 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32 ||
3986 MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64) {
3987 bool is64bit = MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64;
3988
3989 unsigned dest = MI->getOperand(0).getReg();
3990 unsigned ptrA = MI->getOperand(1).getReg();
3991 unsigned ptrB = MI->getOperand(2).getReg();
3992 unsigned incr = MI->getOperand(3).getReg();
3993
3994 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3995 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3996 F->insert(It, loopMBB);
3997 F->insert(It, exitMBB);
3998 exitMBB->transferSuccessors(BB);
3999
4000 MachineRegisterInfo &RegInfo = F->getRegInfo();
4001 unsigned TmpReg = RegInfo.createVirtualRegister(
4002 is64bit ? (const TargetRegisterClass *) &PPC::GPRCRegClass :
4003 (const TargetRegisterClass *) &PPC::G8RCRegClass);
4004
4005 // thisMBB:
4006 // ...
4007 // fallthrough --> loopMBB
4008 BB->addSuccessor(loopMBB);
4009
4010 // loopMBB:
4011 // l[wd]arx dest, ptr
4012 // add r0, dest, incr
4013 // st[wd]cx. r0, ptr
4014 // bne- loopMBB
4015 // fallthrough --> exitMBB
4016 BB = loopMBB;
4017 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
4018 .addReg(ptrA).addReg(ptrB);
4019 BuildMI(BB, TII->get(is64bit ? PPC::ADD4 : PPC::ADD8), TmpReg)
4020 .addReg(incr).addReg(dest);
4021 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4022 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
4023 BuildMI(BB, TII->get(PPC::BCC))
4024 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
4025 BB->addSuccessor(loopMBB);
4026 BB->addSuccessor(exitMBB);
4027
4028 // exitMBB:
4029 // ...
4030 BB = exitMBB;
4031 }
4032 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4033 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4034 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4035
4036 unsigned dest = MI->getOperand(0).getReg();
4037 unsigned ptrA = MI->getOperand(1).getReg();
4038 unsigned ptrB = MI->getOperand(2).getReg();
4039 unsigned oldval = MI->getOperand(3).getReg();
4040 unsigned newval = MI->getOperand(4).getReg();
4041
4042 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4043 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4044 F->insert(It, loopMBB);
4045 F->insert(It, exitMBB);
4046 exitMBB->transferSuccessors(BB);
4047
4048 // thisMBB:
4049 // ...
4050 // fallthrough --> loopMBB
4051 BB->addSuccessor(loopMBB);
4052
4053 // loopMBB:
4054 // l[wd]arx dest, ptr
4055 // cmp[wd] dest, oldval
4056 // bne- exitMBB
4057 // st[wd]cx. newval, ptr
4058 // bne- loopMBB
4059 // fallthrough --> exitMBB
4060 BB = loopMBB;
4061 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
4062 .addReg(ptrA).addReg(ptrB);
4063 BuildMI(BB, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
4064 .addReg(oldval).addReg(dest);
4065 BuildMI(BB, TII->get(PPC::BCC))
4066 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(exitMBB);
4067 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4068 .addReg(newval).addReg(ptrA).addReg(ptrB);
4069 BuildMI(BB, TII->get(PPC::BCC))
4070 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
4071 BB->addSuccessor(loopMBB);
4072 BB->addSuccessor(exitMBB);
4073
4074 // exitMBB:
4075 // ...
4076 BB = exitMBB;
4077 }
4078 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32 ||
4079 MI->getOpcode() == PPC::ATOMIC_SWAP_I64) {
4080 bool is64bit = MI->getOpcode() == PPC::ATOMIC_SWAP_I64;
4081
4082 unsigned dest = MI->getOperand(0).getReg();
4083 unsigned ptrA = MI->getOperand(1).getReg();
4084 unsigned ptrB = MI->getOperand(2).getReg();
4085 unsigned newval = MI->getOperand(3).getReg();
4086
4087 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4088 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4089 F->insert(It, loopMBB);
4090 F->insert(It, exitMBB);
4091 exitMBB->transferSuccessors(BB);
4092
4093 // thisMBB:
4094 // ...
4095 // fallthrough --> loopMBB
4096 BB->addSuccessor(loopMBB);
4097
4098 // loopMBB:
4099 // l[wd]arx dest, ptr
4100 // st[wd]cx. newval, ptr
4101 // bne- loopMBB
4102 // fallthrough --> exitMBB
4103 BB = loopMBB;
4104 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
4105 .addReg(ptrA).addReg(ptrB);
4106 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4107 .addReg(newval).addReg(ptrA).addReg(ptrB);
4108 BuildMI(BB, TII->get(PPC::BCC))
4109 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
4110 BB->addSuccessor(loopMBB);
4111 BB->addSuccessor(exitMBB);
4112
4113 // exitMBB:
4114 // ...
4115 BB = exitMBB;
4116 }
4117 else {
4118 assert(0 && "Unexpected instr type to insert");
4119 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004120
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004121 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004122 return BB;
4123}
4124
Chris Lattner1a635d62006-04-14 06:01:58 +00004125//===----------------------------------------------------------------------===//
4126// Target Optimization Hooks
4127//===----------------------------------------------------------------------===//
4128
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004129SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
4130 DAGCombinerInfo &DCI) const {
4131 TargetMachine &TM = getTargetMachine();
4132 SelectionDAG &DAG = DCI.DAG;
4133 switch (N->getOpcode()) {
4134 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004135 case PPCISD::SHL:
4136 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
4137 if (C->getValue() == 0) // 0 << V -> 0.
4138 return N->getOperand(0);
4139 }
4140 break;
4141 case PPCISD::SRL:
4142 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
4143 if (C->getValue() == 0) // 0 >>u V -> 0.
4144 return N->getOperand(0);
4145 }
4146 break;
4147 case PPCISD::SRA:
4148 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
4149 if (C->getValue() == 0 || // 0 >>s V -> 0.
4150 C->isAllOnesValue()) // -1 >>s V -> -1.
4151 return N->getOperand(0);
4152 }
4153 break;
4154
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004155 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00004156 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004157 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4158 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4159 // We allow the src/dst to be either f32/f64, but the intermediate
4160 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00004161 if (N->getOperand(0).getValueType() == MVT::i64 &&
4162 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004163 SDOperand Val = N->getOperand(0).getOperand(0);
4164 if (Val.getValueType() == MVT::f32) {
4165 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
4166 DCI.AddToWorklist(Val.Val);
4167 }
4168
4169 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004170 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004171 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004172 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004173 if (N->getValueType(0) == MVT::f32) {
Chris Lattner0bd48932008-01-17 07:00:52 +00004174 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val,
4175 DAG.getIntPtrConstant(0));
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004176 DCI.AddToWorklist(Val.Val);
4177 }
4178 return Val;
4179 } else if (N->getOperand(0).getValueType() == MVT::i32) {
4180 // If the intermediate type is i32, we can avoid the load/store here
4181 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004182 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004183 }
4184 }
4185 break;
Chris Lattner51269842006-03-01 05:50:56 +00004186 case ISD::STORE:
4187 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4188 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00004189 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00004190 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00004191 N->getOperand(1).getValueType() == MVT::i32 &&
4192 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Chris Lattner51269842006-03-01 05:50:56 +00004193 SDOperand Val = N->getOperand(1).getOperand(0);
4194 if (Val.getValueType() == MVT::f32) {
4195 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
4196 DCI.AddToWorklist(Val.Val);
4197 }
4198 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
4199 DCI.AddToWorklist(Val.Val);
4200
4201 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
4202 N->getOperand(2), N->getOperand(3));
4203 DCI.AddToWorklist(Val.Val);
4204 return Val;
4205 }
Chris Lattnerd9989382006-07-10 20:56:58 +00004206
4207 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
4208 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
4209 N->getOperand(1).Val->hasOneUse() &&
4210 (N->getOperand(1).getValueType() == MVT::i32 ||
4211 N->getOperand(1).getValueType() == MVT::i16)) {
4212 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
4213 // Do an any-extend to 32-bits if this is a half-word input.
4214 if (BSwapOp.getValueType() == MVT::i16)
4215 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
4216
4217 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
4218 N->getOperand(2), N->getOperand(3),
4219 DAG.getValueType(N->getOperand(1).getValueType()));
4220 }
4221 break;
4222 case ISD::BSWAP:
4223 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00004224 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004225 N->getOperand(0).hasOneUse() &&
4226 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
4227 SDOperand Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00004228 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00004229 // Create the byte-swapping load.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004230 std::vector<MVT> VTs;
Chris Lattnerd9989382006-07-10 20:56:58 +00004231 VTs.push_back(MVT::i32);
4232 VTs.push_back(MVT::Other);
Dan Gohman69de1932008-02-06 22:27:42 +00004233 SDOperand MO = DAG.getMemOperand(LD->getMemOperand());
Chris Lattner79e490a2006-08-11 17:18:05 +00004234 SDOperand Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00004235 LD->getChain(), // Chain
4236 LD->getBasePtr(), // Ptr
Dan Gohman69de1932008-02-06 22:27:42 +00004237 MO, // MemOperand
Chris Lattner79e490a2006-08-11 17:18:05 +00004238 DAG.getValueType(N->getValueType(0)) // VT
4239 };
4240 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00004241
4242 // If this is an i16 load, insert the truncate.
4243 SDOperand ResVal = BSLoad;
4244 if (N->getValueType(0) == MVT::i16)
4245 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
4246
4247 // First, combine the bswap away. This makes the value produced by the
4248 // load dead.
4249 DCI.CombineTo(N, ResVal);
4250
4251 // Next, combine the load away, we give it a bogus result value but a real
4252 // chain result. The result value is dead because the bswap is dead.
4253 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
4254
4255 // Return N so it doesn't get rechecked!
4256 return SDOperand(N, 0);
4257 }
4258
Chris Lattner51269842006-03-01 05:50:56 +00004259 break;
Chris Lattner4468c222006-03-31 06:02:07 +00004260 case PPCISD::VCMP: {
4261 // If a VCMPo node already exists with exactly the same operands as this
4262 // node, use its result instead of this node (VCMPo computes both a CR6 and
4263 // a normal output).
4264 //
4265 if (!N->getOperand(0).hasOneUse() &&
4266 !N->getOperand(1).hasOneUse() &&
4267 !N->getOperand(2).hasOneUse()) {
4268
4269 // Scan all of the users of the LHS, looking for VCMPo's that match.
4270 SDNode *VCMPoNode = 0;
4271
4272 SDNode *LHSN = N->getOperand(0).Val;
4273 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
4274 UI != E; ++UI)
Roman Levensteindc1adac2008-04-07 10:06:32 +00004275 if ((*UI).getUser()->getOpcode() == PPCISD::VCMPo &&
4276 (*UI).getUser()->getOperand(1) == N->getOperand(1) &&
4277 (*UI).getUser()->getOperand(2) == N->getOperand(2) &&
4278 (*UI).getUser()->getOperand(0) == N->getOperand(0)) {
4279 VCMPoNode = UI->getUser();
Chris Lattner4468c222006-03-31 06:02:07 +00004280 break;
4281 }
4282
Chris Lattner00901202006-04-18 18:28:22 +00004283 // If there is no VCMPo node, or if the flag value has a single use, don't
4284 // transform this.
4285 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
4286 break;
4287
4288 // Look at the (necessarily single) use of the flag value. If it has a
4289 // chain, this transformation is more complex. Note that multiple things
4290 // could use the value result, which we should ignore.
4291 SDNode *FlagUser = 0;
4292 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
4293 FlagUser == 0; ++UI) {
4294 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Roman Levensteindc1adac2008-04-07 10:06:32 +00004295 SDNode *User = UI->getUser();
Chris Lattner00901202006-04-18 18:28:22 +00004296 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
4297 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
4298 FlagUser = User;
4299 break;
4300 }
4301 }
4302 }
4303
4304 // If the user is a MFCR instruction, we know this is safe. Otherwise we
4305 // give up for right now.
4306 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00004307 return SDOperand(VCMPoNode, 0);
4308 }
4309 break;
4310 }
Chris Lattner90564f22006-04-18 17:59:36 +00004311 case ISD::BR_CC: {
4312 // If this is a branch on an altivec predicate comparison, lower this so
4313 // that we don't have to do a MFCR: instead, branch directly on CR6. This
4314 // lowering is done pre-legalize, because the legalizer lowers the predicate
4315 // compare down to code that is difficult to reassemble.
4316 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
4317 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
4318 int CompareOpc;
4319 bool isDot;
4320
4321 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
4322 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
4323 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
4324 assert(isDot && "Can't compare against a vector result!");
4325
4326 // If this is a comparison against something other than 0/1, then we know
4327 // that the condition is never/always true.
4328 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
4329 if (Val != 0 && Val != 1) {
4330 if (CC == ISD::SETEQ) // Cond never true, remove branch.
4331 return N->getOperand(0);
4332 // Always !=, turn it into an unconditional branch.
4333 return DAG.getNode(ISD::BR, MVT::Other,
4334 N->getOperand(0), N->getOperand(4));
4335 }
4336
4337 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
4338
4339 // Create the PPCISD altivec 'dot' comparison node.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004340 std::vector<MVT> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00004341 SDOperand Ops[] = {
4342 LHS.getOperand(2), // LHS of compare
4343 LHS.getOperand(3), // RHS of compare
4344 DAG.getConstant(CompareOpc, MVT::i32)
4345 };
Chris Lattner90564f22006-04-18 17:59:36 +00004346 VTs.push_back(LHS.getOperand(2).getValueType());
4347 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00004348 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00004349
4350 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004351 PPC::Predicate CompOpc;
Chris Lattner90564f22006-04-18 17:59:36 +00004352 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
4353 default: // Can't happen, don't crash on invalid number though.
4354 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004355 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00004356 break;
4357 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004358 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00004359 break;
4360 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004361 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00004362 break;
4363 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004364 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00004365 break;
4366 }
4367
4368 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00004369 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00004370 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00004371 N->getOperand(4), CompNode.getValue(1));
4372 }
4373 break;
4374 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004375 }
4376
4377 return SDOperand();
4378}
4379
Chris Lattner1a635d62006-04-14 06:01:58 +00004380//===----------------------------------------------------------------------===//
4381// Inline Assembly Support
4382//===----------------------------------------------------------------------===//
4383
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004384void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004385 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004386 APInt &KnownZero,
4387 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004388 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004389 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004390 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004391 switch (Op.getOpcode()) {
4392 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00004393 case PPCISD::LBRX: {
4394 // lhbrx is known to have the top bits cleared out.
4395 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
4396 KnownZero = 0xFFFF0000;
4397 break;
4398 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004399 case ISD::INTRINSIC_WO_CHAIN: {
4400 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
4401 default: break;
4402 case Intrinsic::ppc_altivec_vcmpbfp_p:
4403 case Intrinsic::ppc_altivec_vcmpeqfp_p:
4404 case Intrinsic::ppc_altivec_vcmpequb_p:
4405 case Intrinsic::ppc_altivec_vcmpequh_p:
4406 case Intrinsic::ppc_altivec_vcmpequw_p:
4407 case Intrinsic::ppc_altivec_vcmpgefp_p:
4408 case Intrinsic::ppc_altivec_vcmpgtfp_p:
4409 case Intrinsic::ppc_altivec_vcmpgtsb_p:
4410 case Intrinsic::ppc_altivec_vcmpgtsh_p:
4411 case Intrinsic::ppc_altivec_vcmpgtsw_p:
4412 case Intrinsic::ppc_altivec_vcmpgtub_p:
4413 case Intrinsic::ppc_altivec_vcmpgtuh_p:
4414 case Intrinsic::ppc_altivec_vcmpgtuw_p:
4415 KnownZero = ~1U; // All bits but the low one are known to be zero.
4416 break;
4417 }
4418 }
4419 }
4420}
4421
4422
Chris Lattner4234f572007-03-25 02:14:49 +00004423/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004424/// constraint it is for this target.
4425PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004426PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
4427 if (Constraint.size() == 1) {
4428 switch (Constraint[0]) {
4429 default: break;
4430 case 'b':
4431 case 'r':
4432 case 'f':
4433 case 'v':
4434 case 'y':
4435 return C_RegisterClass;
4436 }
4437 }
4438 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004439}
4440
Chris Lattner331d1bc2006-11-02 01:44:04 +00004441std::pair<unsigned, const TargetRegisterClass*>
4442PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004443 MVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00004444 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00004445 // GCC RS6000 Constraint Letters
4446 switch (Constraint[0]) {
4447 case 'b': // R1-R31
4448 case 'r': // R0-R31
4449 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
4450 return std::make_pair(0U, PPC::G8RCRegisterClass);
4451 return std::make_pair(0U, PPC::GPRCRegisterClass);
4452 case 'f':
4453 if (VT == MVT::f32)
4454 return std::make_pair(0U, PPC::F4RCRegisterClass);
4455 else if (VT == MVT::f64)
4456 return std::make_pair(0U, PPC::F8RCRegisterClass);
4457 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00004458 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00004459 return std::make_pair(0U, PPC::VRRCRegisterClass);
4460 case 'y': // crrc
4461 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004462 }
4463 }
4464
Chris Lattner331d1bc2006-11-02 01:44:04 +00004465 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004466}
Chris Lattner763317d2006-02-07 00:47:13 +00004467
Chris Lattner331d1bc2006-11-02 01:44:04 +00004468
Chris Lattner48884cd2007-08-25 00:47:38 +00004469/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4470/// vector. If it is invalid, don't add anything to Ops.
4471void PPCTargetLowering::LowerAsmOperandForConstraint(SDOperand Op, char Letter,
4472 std::vector<SDOperand>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00004473 SelectionDAG &DAG) const {
Chris Lattner48884cd2007-08-25 00:47:38 +00004474 SDOperand Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00004475 switch (Letter) {
4476 default: break;
4477 case 'I':
4478 case 'J':
4479 case 'K':
4480 case 'L':
4481 case 'M':
4482 case 'N':
4483 case 'O':
4484 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00004485 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00004486 if (!CST) return; // Must be an immediate to match.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004487 unsigned Value = CST->getValue();
Chris Lattner763317d2006-02-07 00:47:13 +00004488 switch (Letter) {
4489 default: assert(0 && "Unknown constraint letter!");
4490 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004491 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004492 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004493 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004494 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
4495 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004496 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004497 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004498 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004499 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004500 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004501 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004502 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004503 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004504 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00004505 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004506 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004507 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004508 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00004509 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004510 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004511 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004512 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004513 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004514 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004515 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004516 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004517 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004518 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004519 }
4520 break;
4521 }
4522 }
4523
Chris Lattner48884cd2007-08-25 00:47:38 +00004524 if (Result.Val) {
4525 Ops.push_back(Result);
4526 return;
4527 }
4528
Chris Lattner763317d2006-02-07 00:47:13 +00004529 // Handle standard constraint letters.
Chris Lattner48884cd2007-08-25 00:47:38 +00004530 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00004531}
Evan Chengc4c62572006-03-13 23:20:37 +00004532
Chris Lattnerc9addb72007-03-30 23:15:24 +00004533// isLegalAddressingMode - Return true if the addressing mode represented
4534// by AM is legal for this target, for a load/store of the specified type.
4535bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
4536 const Type *Ty) const {
4537 // FIXME: PPC does not allow r+i addressing modes for vectors!
4538
4539 // PPC allows a sign-extended 16-bit immediate field.
4540 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
4541 return false;
4542
4543 // No global is ever allowed as a base.
4544 if (AM.BaseGV)
4545 return false;
4546
4547 // PPC only support r+r,
4548 switch (AM.Scale) {
4549 case 0: // "r+i" or just "i", depending on HasBaseReg.
4550 break;
4551 case 1:
4552 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
4553 return false;
4554 // Otherwise we have r+r or r+i.
4555 break;
4556 case 2:
4557 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
4558 return false;
4559 // Allow 2*r as r+r.
4560 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00004561 default:
4562 // No other scales are supported.
4563 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00004564 }
4565
4566 return true;
4567}
4568
Evan Chengc4c62572006-03-13 23:20:37 +00004569/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00004570/// as the offset of the target addressing mode for load / store of the
4571/// given type.
4572bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00004573 // PPC allows a sign-extended 16-bit immediate field.
4574 return (V > -(1 << 16) && V < (1 << 16)-1);
4575}
Reid Spencer3a9ec242006-08-28 01:02:49 +00004576
4577bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00004578 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00004579}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004580
Chris Lattner3fc027d2007-12-08 06:59:59 +00004581SDOperand PPCTargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4582 // Depths > 0 not supported yet!
4583 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4584 return SDOperand();
4585
4586 MachineFunction &MF = DAG.getMachineFunction();
4587 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004588
Chris Lattner3fc027d2007-12-08 06:59:59 +00004589 // Just load the return address off the stack.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004590 SDOperand RetAddrFI = getReturnAddrFrameIndex(DAG);
4591
4592 // Make sure the function really does not optimize away the store of the RA
4593 // to the stack.
4594 FuncInfo->setLRStoreRequired();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004595 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4596}
4597
4598SDOperand PPCTargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004599 // Depths > 0 not supported yet!
4600 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4601 return SDOperand();
4602
Duncan Sands83ec4b62008-06-06 12:08:01 +00004603 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004604 bool isPPC64 = PtrVT == MVT::i64;
4605
4606 MachineFunction &MF = DAG.getMachineFunction();
4607 MachineFrameInfo *MFI = MF.getFrameInfo();
4608 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
4609 && MFI->getStackSize();
4610
4611 if (isPPC64)
4612 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00004613 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004614 else
4615 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
4616 MVT::i32);
4617}