blob: e900c6b6036797afec83a68ee861a700683cad74 [file] [log] [blame]
Dan Gohman3b172f12010-04-22 20:06:42 +00001//===-- FastISel.cpp - Implementation of the FastISel class ---------------===//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Chad Rosier053e69a2011-11-16 21:05:28 +000042#define DEBUG_TYPE "isel"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000043#include "llvm/CodeGen/FastISel.h"
44#include "llvm/ADT/Statistic.h"
45#include "llvm/Analysis/Loads.h"
46#include "llvm/CodeGen/Analysis.h"
47#include "llvm/CodeGen/FunctionLoweringInfo.h"
48#include "llvm/CodeGen/MachineInstrBuilder.h"
49#include "llvm/CodeGen/MachineModuleInfo.h"
50#include "llvm/CodeGen/MachineRegisterInfo.h"
51#include "llvm/DataLayout.h"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000052#include "llvm/DebugInfo.h"
Dan Gohman33134c42008-09-25 17:05:24 +000053#include "llvm/Function.h"
54#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000055#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000056#include "llvm/IntrinsicInst.h"
Jay Foad562b84b2011-04-11 09:35:34 +000057#include "llvm/Operator.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000058#include "llvm/Support/Debug.h"
59#include "llvm/Support/ErrorHandling.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000060#include "llvm/Target/TargetInstrInfo.h"
Bob Wilsond49edb72012-08-03 04:06:28 +000061#include "llvm/Target/TargetLibraryInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000062#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000063#include "llvm/Target/TargetMachine.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000064using namespace llvm;
65
Chad Rosieraa5656c2011-11-28 19:59:09 +000066STATISTIC(NumFastIselSuccessIndependent, "Number of insts selected by "
67 "target-independent selector");
68STATISTIC(NumFastIselSuccessTarget, "Number of insts selected by "
69 "target-specific selector");
Chad Rosierae6f2cb2011-11-29 19:40:47 +000070STATISTIC(NumFastIselDead, "Number of dead insts removed on failure");
Chad Rosier053e69a2011-11-16 21:05:28 +000071
Dan Gohman84023e02010-07-10 09:00:22 +000072/// startNewBlock - Set the current block to which generated machine
73/// instructions will be appended, and clear the local CSE map.
74///
75void FastISel::startNewBlock() {
76 LocalValueMap.clear();
77
Ivan Krasin74af88a2011-08-18 22:06:10 +000078 EmitStartPt = 0;
Dan Gohman84023e02010-07-10 09:00:22 +000079
Ivan Krasin74af88a2011-08-18 22:06:10 +000080 // Advance the emit start point past any EH_LABEL instructions.
Dan Gohman84023e02010-07-10 09:00:22 +000081 MachineBasicBlock::iterator
82 I = FuncInfo.MBB->begin(), E = FuncInfo.MBB->end();
83 while (I != E && I->getOpcode() == TargetOpcode::EH_LABEL) {
Ivan Krasin74af88a2011-08-18 22:06:10 +000084 EmitStartPt = I;
Dan Gohman84023e02010-07-10 09:00:22 +000085 ++I;
86 }
Ivan Krasin74af88a2011-08-18 22:06:10 +000087 LastLocalValue = EmitStartPt;
88}
89
90void FastISel::flushLocalValueMap() {
91 LocalValueMap.clear();
92 LastLocalValue = EmitStartPt;
93 recomputeInsertPt();
Dan Gohman84023e02010-07-10 09:00:22 +000094}
95
Dan Gohmana6cb6412010-05-11 23:54:07 +000096bool FastISel::hasTrivialKill(const Value *V) const {
Dan Gohman7f0d6952010-05-14 22:53:18 +000097 // Don't consider constants or arguments to have trivial kills.
Dan Gohmana6cb6412010-05-11 23:54:07 +000098 const Instruction *I = dyn_cast<Instruction>(V);
Dan Gohman7f0d6952010-05-14 22:53:18 +000099 if (!I)
100 return false;
101
102 // No-op casts are trivially coalesced by fast-isel.
103 if (const CastInst *Cast = dyn_cast<CastInst>(I))
Chandler Carruthece6c6b2012-11-01 08:07:29 +0000104 if (Cast->isNoopCast(TD.getIntPtrType(Cast->getContext())) &&
105 !hasTrivialKill(Cast->getOperand(0)))
Dan Gohman7f0d6952010-05-14 22:53:18 +0000106 return false;
107
Chad Rosier22b34cc2011-11-15 23:34:05 +0000108 // GEPs with all zero indices are trivially coalesced by fast-isel.
109 if (const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(I))
110 if (GEP->hasAllZeroIndices() && !hasTrivialKill(GEP->getOperand(0)))
111 return false;
112
Dan Gohman7f0d6952010-05-14 22:53:18 +0000113 // Only instructions with a single use in the same basic block are considered
114 // to have trivial kills.
115 return I->hasOneUse() &&
116 !(I->getOpcode() == Instruction::BitCast ||
117 I->getOpcode() == Instruction::PtrToInt ||
118 I->getOpcode() == Instruction::IntToPtr) &&
Gabor Greif96f1d8e2010-07-22 13:36:47 +0000119 cast<Instruction>(*I->use_begin())->getParent() == I->getParent();
Dan Gohmana6cb6412010-05-11 23:54:07 +0000120}
121
Dan Gohman46510a72010-04-15 01:51:59 +0000122unsigned FastISel::getRegForValue(const Value *V) {
Owen Andersone50ed302009-08-10 22:56:29 +0000123 EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
Dan Gohman4fd55282009-04-07 20:40:11 +0000124 // Don't handle non-simple values in FastISel.
125 if (!RealVT.isSimple())
126 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000127
128 // Ignore illegal types. We must do this before looking up the value
129 // in ValueMap because Arguments are given virtual registers regardless
130 // of whether FastISel can handle them.
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 MVT VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000132 if (!TLI.isTypeLegal(VT)) {
Eli Friedman76927d732011-05-25 23:49:02 +0000133 // Handle integer promotions, though, because they're common and easy.
134 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Owen Anderson23b9b192009-08-12 00:36:31 +0000135 VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000136 else
137 return 0;
138 }
139
Eric Christopher4e270272012-03-20 01:07:47 +0000140 // Look up the value to see if we already have a register for it.
141 unsigned Reg = lookUpRegForValue(V);
Dan Gohman104e4ce2008-09-03 23:32:19 +0000142 if (Reg != 0)
143 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000144
Dan Gohman97c94b82010-05-06 00:02:14 +0000145 // In bottom-up mode, just create the virtual register which will be used
146 // to hold the value. It will be materialized later.
Dan Gohman84023e02010-07-10 09:00:22 +0000147 if (isa<Instruction>(V) &&
148 (!isa<AllocaInst>(V) ||
149 !FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(V))))
150 return FuncInfo.InitializeRegForValue(V);
Dan Gohman97c94b82010-05-06 00:02:14 +0000151
Eric Christopher76ad43c2012-10-03 08:10:01 +0000152 SavePoint SaveInsertPt = enterLocalValueArea();
Dan Gohman84023e02010-07-10 09:00:22 +0000153
154 // Materialize the value in a register. Emit any instructions in the
155 // local value area.
156 Reg = materializeRegForValue(V, VT);
157
Eric Christopher76ad43c2012-10-03 08:10:01 +0000158 leaveLocalValueArea(SaveInsertPt);
Dan Gohman84023e02010-07-10 09:00:22 +0000159
160 return Reg;
Dan Gohman1fdc6142010-05-03 23:36:34 +0000161}
162
Eric Christopher44a2c342010-08-17 01:30:33 +0000163/// materializeRegForValue - Helper for getRegForValue. This function is
Dan Gohman1fdc6142010-05-03 23:36:34 +0000164/// called when the value isn't already available in a register and must
165/// be materialized with new instructions.
166unsigned FastISel::materializeRegForValue(const Value *V, MVT VT) {
167 unsigned Reg = 0;
168
Dan Gohman46510a72010-04-15 01:51:59 +0000169 if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000170 if (CI->getValue().getActiveBits() <= 64)
171 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +0000172 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000173 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +0000174 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +0000175 // Translate this as an integer zero so that it can be
176 // local-CSE'd with actual integer zeros.
Owen Anderson1d0be152009-08-13 21:58:54 +0000177 Reg =
Chandler Carruthece6c6b2012-11-01 08:07:29 +0000178 getRegForValue(Constant::getNullValue(TD.getIntPtrType(V->getContext())));
Dan Gohman46510a72010-04-15 01:51:59 +0000179 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Eli Friedmanbd125382011-04-28 00:42:03 +0000180 if (CF->isNullValue()) {
Eli Friedman2790ba82011-04-27 22:41:55 +0000181 Reg = TargetMaterializeFloatZero(CF);
182 } else {
183 // Try to emit the constant directly.
184 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
185 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000186
187 if (!Reg) {
Dan Gohman4183e312010-04-13 17:07:06 +0000188 // Try to emit the constant by using an integer constant with a cast.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000189 const APFloat &Flt = CF->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000190 EVT IntVT = TLI.getPointerTy();
Dan Gohmanad368ac2008-08-27 18:10:19 +0000191
192 uint64_t x[2];
193 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000194 bool isExact;
195 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
Eric Christopherc415af22012-03-20 01:07:56 +0000196 APFloat::rmTowardZero, &isExact);
Dale Johannesen23a98552008-10-09 23:00:39 +0000197 if (isExact) {
Jeffrey Yasskin3ba292d2011-07-18 21:45:40 +0000198 APInt IntVal(IntBitWidth, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000199
Owen Andersone922c022009-07-22 00:24:57 +0000200 unsigned IntegerReg =
Owen Andersoneed707b2009-07-24 23:12:02 +0000201 getRegForValue(ConstantInt::get(V->getContext(), IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000202 if (IntegerReg != 0)
Dan Gohmana6cb6412010-05-11 23:54:07 +0000203 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP,
204 IntegerReg, /*Kill=*/false);
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000205 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000206 }
Dan Gohman46510a72010-04-15 01:51:59 +0000207 } else if (const Operator *Op = dyn_cast<Operator>(V)) {
Dan Gohman20d4be12010-07-01 02:58:57 +0000208 if (!SelectOperator(Op, Op->getOpcode()))
209 if (!isa<Instruction>(Op) ||
210 !TargetSelectInstruction(cast<Instruction>(Op)))
211 return 0;
Dan Gohman37db6cd2010-06-21 14:17:46 +0000212 Reg = lookUpRegForValue(Op);
Dan Gohman205d9252008-08-28 21:19:07 +0000213 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000214 Reg = createResultReg(TLI.getRegClassFor(VT));
Dan Gohman84023e02010-07-10 09:00:22 +0000215 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
216 TII.get(TargetOpcode::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000217 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000218
Dan Gohmandceffe62008-09-25 01:28:51 +0000219 // If target-independent code couldn't handle the value, give target-specific
220 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000221 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000222 Reg = TargetMaterializeConstant(cast<Constant>(V));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000223
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000224 // Don't cache constant materializations in the general ValueMap.
225 // To do so would require tracking what uses they dominate.
Dan Gohman84023e02010-07-10 09:00:22 +0000226 if (Reg != 0) {
Dan Gohmandceffe62008-09-25 01:28:51 +0000227 LocalValueMap[V] = Reg;
Dan Gohman84023e02010-07-10 09:00:22 +0000228 LastLocalValue = MRI.getVRegDef(Reg);
229 }
Dan Gohman104e4ce2008-09-03 23:32:19 +0000230 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000231}
232
Dan Gohman46510a72010-04-15 01:51:59 +0000233unsigned FastISel::lookUpRegForValue(const Value *V) {
Evan Cheng59fbc802008-09-09 01:26:59 +0000234 // Look up the value to see if we already have a register for it. We
235 // cache values defined by Instructions across blocks, and other values
236 // only locally. This is because Instructions already have the SSA
Dan Gohman1fdc6142010-05-03 23:36:34 +0000237 // def-dominates-use requirement enforced.
Dan Gohmana4160c32010-07-07 16:29:44 +0000238 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V);
239 if (I != FuncInfo.ValueMap.end())
Dan Gohman3193a682010-06-21 14:21:47 +0000240 return I->second;
Eric Christopher76ad43c2012-10-03 08:10:01 +0000241 return LocalValueMap[V];
Evan Cheng59fbc802008-09-09 01:26:59 +0000242}
243
Owen Andersoncc54e762008-08-30 00:38:46 +0000244/// UpdateValueMap - Update the value map to include the new mapping for this
245/// instruction, or insert an extra copy to get the result in a previous
246/// determined register.
247/// NOTE: This is only necessary because we might select a block that uses
248/// a value before we select the block that defines the value. It might be
249/// possible to fix this by selecting blocks in reverse postorder.
Eli Friedman482feb32011-05-16 21:06:17 +0000250void FastISel::UpdateValueMap(const Value *I, unsigned Reg, unsigned NumRegs) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000251 if (!isa<Instruction>(I)) {
252 LocalValueMap[I] = Reg;
Eli Friedman482feb32011-05-16 21:06:17 +0000253 return;
Dan Gohman40b189e2008-09-05 18:18:20 +0000254 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000255
Dan Gohmana4160c32010-07-07 16:29:44 +0000256 unsigned &AssignedReg = FuncInfo.ValueMap[I];
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000257 if (AssignedReg == 0)
Dan Gohman84023e02010-07-10 09:00:22 +0000258 // Use the new register.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000259 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000260 else if (Reg != AssignedReg) {
Dan Gohman84023e02010-07-10 09:00:22 +0000261 // Arrange for uses of AssignedReg to be replaced by uses of Reg.
Eli Friedman482feb32011-05-16 21:06:17 +0000262 for (unsigned i = 0; i < NumRegs; i++)
263 FuncInfo.RegFixups[AssignedReg+i] = Reg+i;
Dan Gohman84023e02010-07-10 09:00:22 +0000264
265 AssignedReg = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000266 }
Owen Andersoncc54e762008-08-30 00:38:46 +0000267}
268
Dan Gohmana6cb6412010-05-11 23:54:07 +0000269std::pair<unsigned, bool> FastISel::getRegForGEPIndex(const Value *Idx) {
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000270 unsigned IdxN = getRegForValue(Idx);
271 if (IdxN == 0)
272 // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000273 return std::pair<unsigned, bool>(0, false);
274
275 bool IdxNIsKill = hasTrivialKill(Idx);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000276
277 // If the index is smaller or larger than intptr_t, truncate or extend it.
Owen Anderson766b5ef2009-08-11 21:59:30 +0000278 MVT PtrVT = TLI.getPointerTy();
Owen Andersone50ed302009-08-10 22:56:29 +0000279 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000280 if (IdxVT.bitsLT(PtrVT)) {
281 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND,
282 IdxN, IdxNIsKill);
283 IdxNIsKill = true;
284 }
285 else if (IdxVT.bitsGT(PtrVT)) {
286 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE,
287 IdxN, IdxNIsKill);
288 IdxNIsKill = true;
289 }
290 return std::pair<unsigned, bool>(IdxN, IdxNIsKill);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000291}
292
Dan Gohman84023e02010-07-10 09:00:22 +0000293void FastISel::recomputeInsertPt() {
294 if (getLastLocalValue()) {
295 FuncInfo.InsertPt = getLastLocalValue();
Dan Gohmanc6e59b72010-07-19 22:48:56 +0000296 FuncInfo.MBB = FuncInfo.InsertPt->getParent();
Dan Gohman84023e02010-07-10 09:00:22 +0000297 ++FuncInfo.InsertPt;
298 } else
299 FuncInfo.InsertPt = FuncInfo.MBB->getFirstNonPHI();
300
301 // Now skip past any EH_LABELs, which must remain at the beginning.
302 while (FuncInfo.InsertPt != FuncInfo.MBB->end() &&
303 FuncInfo.InsertPt->getOpcode() == TargetOpcode::EH_LABEL)
304 ++FuncInfo.InsertPt;
305}
306
Chad Rosierae6f2cb2011-11-29 19:40:47 +0000307void FastISel::removeDeadCode(MachineBasicBlock::iterator I,
308 MachineBasicBlock::iterator E) {
309 assert (I && E && std::distance(I, E) > 0 && "Invalid iterator!");
310 while (I != E) {
311 MachineInstr *Dead = &*I;
312 ++I;
313 Dead->eraseFromParent();
314 ++NumFastIselDead;
315 }
316 recomputeInsertPt();
317}
318
Eric Christopher76ad43c2012-10-03 08:10:01 +0000319FastISel::SavePoint FastISel::enterLocalValueArea() {
Dan Gohman84023e02010-07-10 09:00:22 +0000320 MachineBasicBlock::iterator OldInsertPt = FuncInfo.InsertPt;
Eric Christopher76ad43c2012-10-03 08:10:01 +0000321 DebugLoc OldDL = DL;
Dan Gohman84023e02010-07-10 09:00:22 +0000322 recomputeInsertPt();
Eric Christopher76ad43c2012-10-03 08:10:01 +0000323 DL = DebugLoc();
324 SavePoint SP = { OldInsertPt, OldDL };
325 return SP;
Dan Gohman84023e02010-07-10 09:00:22 +0000326}
327
Eric Christopher76ad43c2012-10-03 08:10:01 +0000328void FastISel::leaveLocalValueArea(SavePoint OldInsertPt) {
Dan Gohman84023e02010-07-10 09:00:22 +0000329 if (FuncInfo.InsertPt != FuncInfo.MBB->begin())
330 LastLocalValue = llvm::prior(FuncInfo.InsertPt);
331
332 // Restore the previous insert position.
Eric Christopher76ad43c2012-10-03 08:10:01 +0000333 FuncInfo.InsertPt = OldInsertPt.InsertPt;
334 DL = OldInsertPt.DL;
Dan Gohman84023e02010-07-10 09:00:22 +0000335}
336
Dan Gohmanbdedd442008-08-20 00:11:48 +0000337/// SelectBinaryOp - Select and emit code for a binary operator instruction,
338/// which has an opcode which directly corresponds to the given ISD opcode.
339///
Dan Gohman46510a72010-04-15 01:51:59 +0000340bool FastISel::SelectBinaryOp(const User *I, unsigned ISDOpcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000341 EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 if (VT == MVT::Other || !VT.isSimple())
Dan Gohmanbdedd442008-08-20 00:11:48 +0000343 // Unhandled type. Halt "fast" selection and bail.
344 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000345
Dan Gohmanb71fea22008-08-26 20:52:40 +0000346 // We only handle legal types. For example, on x86-32 the instruction
347 // selector contains all of the 64-bit instructions from x86-64,
348 // under the assumption that i64 won't be used if the target doesn't
349 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000350 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000352 // don't require additional zeroing, which makes them easy.
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000354 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
355 ISDOpcode == ISD::XOR))
Owen Anderson23b9b192009-08-12 00:36:31 +0000356 VT = TLI.getTypeToTransformTo(I->getContext(), VT);
Dan Gohman638c6832008-09-05 18:44:22 +0000357 else
358 return false;
359 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000360
Chris Lattnerfff65b32011-04-17 01:16:47 +0000361 // Check if the first operand is a constant, and handle it as "ri". At -O0,
362 // we don't have anything that canonicalizes operand order.
363 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(0)))
364 if (isa<Instruction>(I) && cast<Instruction>(I)->isCommutative()) {
365 unsigned Op1 = getRegForValue(I->getOperand(1));
366 if (Op1 == 0) return false;
367
368 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
Owen Andersond74ea772011-04-22 23:38:06 +0000369
Chris Lattner602fc062011-04-17 20:23:29 +0000370 unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op1,
371 Op1IsKill, CI->getZExtValue(),
372 VT.getSimpleVT());
373 if (ResultReg == 0) return false;
Owen Andersond74ea772011-04-22 23:38:06 +0000374
Chris Lattner602fc062011-04-17 20:23:29 +0000375 // We successfully emitted code for the given LLVM Instruction.
376 UpdateValueMap(I, ResultReg);
377 return true;
Chris Lattnerfff65b32011-04-17 01:16:47 +0000378 }
Owen Andersond74ea772011-04-22 23:38:06 +0000379
380
Dan Gohman3df24e62008-09-03 23:12:08 +0000381 unsigned Op0 = getRegForValue(I->getOperand(0));
Chris Lattner602fc062011-04-17 20:23:29 +0000382 if (Op0 == 0) // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000383 return false;
384
Dan Gohmana6cb6412010-05-11 23:54:07 +0000385 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
386
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000387 // Check if the second operand is a constant and handle it appropriately.
388 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Chris Lattner602fc062011-04-17 20:23:29 +0000389 uint64_t Imm = CI->getZExtValue();
Owen Andersond74ea772011-04-22 23:38:06 +0000390
Chris Lattnerf051c1a2011-04-18 07:00:40 +0000391 // Transform "sdiv exact X, 8" -> "sra X, 3".
392 if (ISDOpcode == ISD::SDIV && isa<BinaryOperator>(I) &&
393 cast<BinaryOperator>(I)->isExact() &&
394 isPowerOf2_64(Imm)) {
395 Imm = Log2_64(Imm);
396 ISDOpcode = ISD::SRA;
397 }
Owen Andersond74ea772011-04-22 23:38:06 +0000398
Chad Rosier544b9b42012-03-22 00:21:17 +0000399 // Transform "urem x, pow2" -> "and x, pow2-1".
400 if (ISDOpcode == ISD::UREM && isa<BinaryOperator>(I) &&
401 isPowerOf2_64(Imm)) {
402 --Imm;
403 ISDOpcode = ISD::AND;
404 }
405
Chris Lattner602fc062011-04-17 20:23:29 +0000406 unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op0,
407 Op0IsKill, Imm, VT.getSimpleVT());
408 if (ResultReg == 0) return false;
Owen Andersond74ea772011-04-22 23:38:06 +0000409
Chris Lattner602fc062011-04-17 20:23:29 +0000410 // We successfully emitted code for the given LLVM Instruction.
411 UpdateValueMap(I, ResultReg);
412 return true;
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000413 }
414
Dan Gohman10df0fa2008-08-27 01:09:54 +0000415 // Check if the second operand is a constant float.
416 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000417 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000418 ISDOpcode, Op0, Op0IsKill, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000419 if (ResultReg != 0) {
420 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000421 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000422 return true;
423 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000424 }
425
Dan Gohman3df24e62008-09-03 23:12:08 +0000426 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000427 if (Op1 == 0)
428 // Unhandled operand. Halt "fast" selection and bail.
429 return false;
430
Dan Gohmana6cb6412010-05-11 23:54:07 +0000431 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
432
Dan Gohmanad368ac2008-08-27 18:10:19 +0000433 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000434 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000435 ISDOpcode,
436 Op0, Op0IsKill,
437 Op1, Op1IsKill);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000438 if (ResultReg == 0)
439 // Target-specific code wasn't able to find a machine opcode for
440 // the given ISD opcode and type. Halt "fast" selection and bail.
441 return false;
442
Dan Gohman8014e862008-08-20 00:23:20 +0000443 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000444 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000445 return true;
446}
447
Dan Gohman46510a72010-04-15 01:51:59 +0000448bool FastISel::SelectGetElementPtr(const User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000449 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000450 if (N == 0)
451 // Unhandled operand. Halt "fast" selection and bail.
452 return false;
453
Dan Gohmana6cb6412010-05-11 23:54:07 +0000454 bool NIsKill = hasTrivialKill(I->getOperand(0));
455
Chad Rosier478b06c2011-11-17 07:15:58 +0000456 // Keep a running tab of the total offset to coalesce multiple N = N + Offset
457 // into a single N = N + TotalOffset.
458 uint64_t TotalOffs = 0;
459 // FIXME: What's a good SWAG number for MaxOffs?
460 uint64_t MaxOffs = 2048;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000461 Type *Ty = I->getOperand(0)->getType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 MVT VT = TLI.getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +0000463 for (GetElementPtrInst::const_op_iterator OI = I->op_begin()+1,
464 E = I->op_end(); OI != E; ++OI) {
465 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000466 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Evan Cheng83785c82008-08-20 22:45:34 +0000467 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
468 if (Field) {
469 // N = N + Offset
Chad Rosier478b06c2011-11-17 07:15:58 +0000470 TotalOffs += TD.getStructLayout(StTy)->getElementOffset(Field);
471 if (TotalOffs >= MaxOffs) {
472 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
473 if (N == 0)
474 // Unhandled operand. Halt "fast" selection and bail.
475 return false;
476 NIsKill = true;
477 TotalOffs = 0;
478 }
Evan Cheng83785c82008-08-20 22:45:34 +0000479 }
480 Ty = StTy->getElementType(Field);
481 } else {
482 Ty = cast<SequentialType>(Ty)->getElementType();
483
484 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +0000485 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +0000486 if (CI->isZero()) continue;
Chad Rosier478b06c2011-11-17 07:15:58 +0000487 // N = N + Offset
Chad Rosier6016a4a2012-07-06 17:44:22 +0000488 TotalOffs +=
Duncan Sands777d2302009-05-09 07:06:46 +0000489 TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Chad Rosier478b06c2011-11-17 07:15:58 +0000490 if (TotalOffs >= MaxOffs) {
491 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
492 if (N == 0)
493 // Unhandled operand. Halt "fast" selection and bail.
494 return false;
495 NIsKill = true;
496 TotalOffs = 0;
497 }
498 continue;
499 }
500 if (TotalOffs) {
501 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000502 if (N == 0)
503 // Unhandled operand. Halt "fast" selection and bail.
504 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000505 NIsKill = true;
Chad Rosier478b06c2011-11-17 07:15:58 +0000506 TotalOffs = 0;
Evan Cheng83785c82008-08-20 22:45:34 +0000507 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000508
Evan Cheng83785c82008-08-20 22:45:34 +0000509 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +0000510 uint64_t ElementSize = TD.getTypeAllocSize(Ty);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000511 std::pair<unsigned, bool> Pair = getRegForGEPIndex(Idx);
512 unsigned IdxN = Pair.first;
513 bool IdxNIsKill = Pair.second;
Evan Cheng83785c82008-08-20 22:45:34 +0000514 if (IdxN == 0)
515 // Unhandled operand. Halt "fast" selection and bail.
516 return false;
517
Dan Gohman80bc6e22008-08-26 20:57:08 +0000518 if (ElementSize != 1) {
Dan Gohmana6cb6412010-05-11 23:54:07 +0000519 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, IdxNIsKill, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000520 if (IdxN == 0)
521 // Unhandled operand. Halt "fast" selection and bail.
522 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000523 IdxNIsKill = true;
Dan Gohman80bc6e22008-08-26 20:57:08 +0000524 }
Dan Gohmana6cb6412010-05-11 23:54:07 +0000525 N = FastEmit_rr(VT, VT, ISD::ADD, N, NIsKill, IdxN, IdxNIsKill);
Evan Cheng83785c82008-08-20 22:45:34 +0000526 if (N == 0)
527 // Unhandled operand. Halt "fast" selection and bail.
528 return false;
529 }
530 }
Chad Rosier478b06c2011-11-17 07:15:58 +0000531 if (TotalOffs) {
532 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
533 if (N == 0)
534 // Unhandled operand. Halt "fast" selection and bail.
535 return false;
536 }
Evan Cheng83785c82008-08-20 22:45:34 +0000537
538 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000539 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000540 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000541}
542
Dan Gohman46510a72010-04-15 01:51:59 +0000543bool FastISel::SelectCall(const User *I) {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000544 const CallInst *Call = cast<CallInst>(I);
545
546 // Handle simple inline asms.
Dan Gohman9e15d652011-10-12 15:56:56 +0000547 if (const InlineAsm *IA = dyn_cast<InlineAsm>(Call->getCalledValue())) {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000548 // Don't attempt to handle constraints.
549 if (!IA->getConstraintString().empty())
550 return false;
551
552 unsigned ExtraInfo = 0;
553 if (IA->hasSideEffects())
554 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
555 if (IA->isAlignStack())
556 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
557
558 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
559 TII.get(TargetOpcode::INLINEASM))
560 .addExternalSymbol(IA->getAsmString().c_str())
561 .addImm(ExtraInfo);
562 return true;
563 }
564
Michael J. Spencerc9c137b2012-02-22 19:06:13 +0000565 MachineModuleInfo &MMI = FuncInfo.MF->getMMI();
566 ComputeUsesVAFloatArgument(*Call, &MMI);
567
Dan Gohmana61e73b2011-04-26 17:18:34 +0000568 const Function *F = Call->getCalledFunction();
Dan Gohman33134c42008-09-25 17:05:24 +0000569 if (!F) return false;
570
Dan Gohman4183e312010-04-13 17:07:06 +0000571 // Handle selected intrinsic function calls.
Chris Lattner832e4942011-04-19 05:52:03 +0000572 switch (F->getIntrinsicID()) {
Dan Gohman33134c42008-09-25 17:05:24 +0000573 default: break;
Chad Rosieraefd36b2012-05-11 23:21:01 +0000574 // At -O0 we don't care about the lifetime intrinsics.
Eric Christopher9b5d6b82012-02-17 23:03:39 +0000575 case Intrinsic::lifetime_start:
576 case Intrinsic::lifetime_end:
Chad Rosierfd065bb2012-07-06 17:33:39 +0000577 // The donothing intrinsic does, well, nothing.
578 case Intrinsic::donothing:
Eric Christopher9b5d6b82012-02-17 23:03:39 +0000579 return true;
Chad Rosierfd065bb2012-07-06 17:33:39 +0000580
Bill Wendling92c1e122009-02-13 02:16:35 +0000581 case Intrinsic::dbg_declare: {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000582 const DbgDeclareInst *DI = cast<DbgDeclareInst>(Call);
Devang Patel02f0dbd2010-05-07 22:04:20 +0000583 if (!DIVariable(DI->getVariable()).Verify() ||
Eric Christopherbb54d212012-03-15 21:33:44 +0000584 !FuncInfo.MF->getMMI().hasDebugInfo()) {
585 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Devang Patel7e1e31f2009-07-02 22:43:26 +0000586 return true;
Eric Christopherbb54d212012-03-15 21:33:44 +0000587 }
Devang Patel7e1e31f2009-07-02 22:43:26 +0000588
Dan Gohman46510a72010-04-15 01:51:59 +0000589 const Value *Address = DI->getAddress();
Eric Christopherccaea7d2012-03-15 21:33:47 +0000590 if (!Address || isa<UndefValue>(Address)) {
Eric Christopherbb54d212012-03-15 21:33:44 +0000591 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesendc918562010-02-06 02:26:02 +0000592 return true;
Eric Christopherbb54d212012-03-15 21:33:44 +0000593 }
Devang Patel6fe75aa2010-09-14 20:29:31 +0000594
595 unsigned Reg = 0;
596 unsigned Offset = 0;
597 if (const Argument *Arg = dyn_cast<Argument>(Address)) {
Devang Patel9aee3352011-09-08 22:59:09 +0000598 // Some arguments' frame index is recorded during argument lowering.
599 Offset = FuncInfo.getArgumentFrameIndex(Arg);
600 if (Offset)
Eric Christopherc415af22012-03-20 01:07:56 +0000601 Reg = TRI.getFrameRegister(*FuncInfo.MF);
Devang Patel4bafda92010-09-10 20:32:09 +0000602 }
Devang Patel6fe75aa2010-09-14 20:29:31 +0000603 if (!Reg)
Eric Christopher8c5293c2012-03-20 01:07:58 +0000604 Reg = lookUpRegForValue(Address);
605
Bill Wendling84364a42012-03-30 00:02:55 +0000606 // If we have a VLA that has a "use" in a metadata node that's then used
607 // here but it has no other uses, then we have a problem. E.g.,
608 //
609 // int foo (const int *x) {
610 // char a[*x];
611 // return 0;
612 // }
613 //
614 // If we assign 'a' a vreg and fast isel later on has to use the selection
615 // DAG isel, it will want to copy the value to the vreg. However, there are
616 // no uses, which goes counter to what selection DAG isel expects.
617 if (!Reg && !Address->use_empty() && isa<Instruction>(Address) &&
Eric Christopher8c5293c2012-03-20 01:07:58 +0000618 (!isa<AllocaInst>(Address) ||
619 !FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(Address))))
620 Reg = FuncInfo.InitializeRegForValue(Address);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000621
Devang Patel6fe75aa2010-09-14 20:29:31 +0000622 if (Reg)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000623 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Devang Patel6fe75aa2010-09-14 20:29:31 +0000624 TII.get(TargetOpcode::DBG_VALUE))
625 .addReg(Reg, RegState::Debug).addImm(Offset)
626 .addMetadata(DI->getVariable());
Eric Christopher4476bae2012-03-20 01:07:53 +0000627 else
628 // We can't yet handle anything else here because it would require
629 // generating code, thus altering codegen because of debug info.
630 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dan Gohman33134c42008-09-25 17:05:24 +0000631 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000632 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000633 case Intrinsic::dbg_value: {
Dale Johannesen343b42e2010-04-07 01:15:14 +0000634 // This form of DBG_VALUE is target-independent.
Dan Gohmana61e73b2011-04-26 17:18:34 +0000635 const DbgValueInst *DI = cast<DbgValueInst>(Call);
Evan Chenge837dea2011-06-28 19:10:37 +0000636 const MCInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE);
Dan Gohman46510a72010-04-15 01:51:59 +0000637 const Value *V = DI->getValue();
Dale Johannesen45df7612010-02-26 20:01:55 +0000638 if (!V) {
639 // Currently the optimizer can produce this; insert an undef to
640 // help debugging. Probably the optimizer should not do this.
Dan Gohman84023e02010-07-10 09:00:22 +0000641 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
642 .addReg(0U).addImm(DI->getOffset())
643 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000644 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Devang Patel8594d422011-06-24 20:46:11 +0000645 if (CI->getBitWidth() > 64)
646 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
647 .addCImm(CI).addImm(DI->getOffset())
648 .addMetadata(DI->getVariable());
Chad Rosier6016a4a2012-07-06 17:44:22 +0000649 else
Devang Patel8594d422011-06-24 20:46:11 +0000650 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
651 .addImm(CI->getZExtValue()).addImm(DI->getOffset())
652 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000653 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000654 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
655 .addFPImm(CF).addImm(DI->getOffset())
656 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000657 } else if (unsigned Reg = lookUpRegForValue(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000658 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
659 .addReg(Reg, RegState::Debug).addImm(DI->getOffset())
660 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000661 } else {
662 // We can't yet handle anything else here because it would require
663 // generating code, thus altering codegen because of debug info.
Devang Patelafeaae72010-12-06 22:39:26 +0000664 DEBUG(dbgs() << "Dropping debug info for " << DI);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000665 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000666 return true;
667 }
Eli Friedmand0118a22011-05-14 00:47:51 +0000668 case Intrinsic::objectsize: {
669 ConstantInt *CI = cast<ConstantInt>(Call->getArgOperand(1));
670 unsigned long long Res = CI->isZero() ? -1ULL : 0;
671 Constant *ResCI = ConstantInt::get(Call->getType(), Res);
672 unsigned ResultReg = getRegForValue(ResCI);
673 if (ResultReg == 0)
674 return false;
675 UpdateValueMap(Call, ResultReg);
676 return true;
677 }
Dan Gohman33134c42008-09-25 17:05:24 +0000678 }
Dan Gohman4183e312010-04-13 17:07:06 +0000679
Ivan Krasin74af88a2011-08-18 22:06:10 +0000680 // Usually, it does not make sense to initialize a value,
681 // make an unrelated function call and use the value, because
682 // it tends to be spilled on the stack. So, we move the pointer
683 // to the last local value to the beginning of the block, so that
684 // all the values which have already been materialized,
685 // appear after the call. It also makes sense to skip intrinsics
686 // since they tend to be inlined.
687 if (!isa<IntrinsicInst>(F))
688 flushLocalValueMap();
689
Dan Gohman4183e312010-04-13 17:07:06 +0000690 // An arbitrary call. Bail.
Dan Gohman33134c42008-09-25 17:05:24 +0000691 return false;
692}
693
Dan Gohman46510a72010-04-15 01:51:59 +0000694bool FastISel::SelectCast(const User *I, unsigned Opcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000695 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
696 EVT DstVT = TLI.getValueType(I->getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000697
Owen Anderson825b72b2009-08-11 20:47:22 +0000698 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
699 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000700 // Unhandled type. Halt "fast" selection and bail.
701 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000702
Eli Friedman76927d732011-05-25 23:49:02 +0000703 // Check if the destination type is legal.
Dan Gohman474d3b32009-03-13 23:53:06 +0000704 if (!TLI.isTypeLegal(DstVT))
Eli Friedman76927d732011-05-25 23:49:02 +0000705 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000706
Eli Friedman76927d732011-05-25 23:49:02 +0000707 // Check if the source operand is legal.
Dan Gohman474d3b32009-03-13 23:53:06 +0000708 if (!TLI.isTypeLegal(SrcVT))
Eli Friedman76927d732011-05-25 23:49:02 +0000709 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000710
Dan Gohman3df24e62008-09-03 23:12:08 +0000711 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000712 if (!InputReg)
713 // Unhandled operand. Halt "fast" selection and bail.
714 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000715
Dan Gohmana6cb6412010-05-11 23:54:07 +0000716 bool InputRegIsKill = hasTrivialKill(I->getOperand(0));
717
Owen Andersond0533c92008-08-26 23:46:32 +0000718 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
719 DstVT.getSimpleVT(),
720 Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000721 InputReg, InputRegIsKill);
Owen Andersond0533c92008-08-26 23:46:32 +0000722 if (!ResultReg)
723 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000724
Dan Gohman3df24e62008-09-03 23:12:08 +0000725 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000726 return true;
727}
728
Dan Gohman46510a72010-04-15 01:51:59 +0000729bool FastISel::SelectBitCast(const User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000730 // If the bitcast doesn't change the type, just use the operand value.
731 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000732 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000733 if (Reg == 0)
734 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000735 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000736 return true;
737 }
738
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000739 // Bitcasts of other values become reg-reg copies or BITCAST operators.
Owen Andersone50ed302009-08-10 22:56:29 +0000740 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
741 EVT DstVT = TLI.getValueType(I->getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000742
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
744 DstVT == MVT::Other || !DstVT.isSimple() ||
Owen Andersond0533c92008-08-26 23:46:32 +0000745 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
746 // Unhandled type. Halt "fast" selection and bail.
747 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000748
Dan Gohman3df24e62008-09-03 23:12:08 +0000749 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000750 if (Op0 == 0)
751 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000752 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000753
754 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000755
Dan Gohmanad368ac2008-08-27 18:10:19 +0000756 // First, try to perform the bitcast by inserting a reg-reg copy.
757 unsigned ResultReg = 0;
758 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
Craig Topper44d23822012-02-22 05:59:10 +0000759 const TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
760 const TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
Jakob Stoklund Olesene7917bb2010-07-11 05:16:54 +0000761 // Don't attempt a cross-class copy. It will likely fail.
762 if (SrcClass == DstClass) {
763 ResultReg = createResultReg(DstClass);
764 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
765 ResultReg).addReg(Op0);
766 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000767 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000768
769 // If the reg-reg copy failed, select a BITCAST opcode.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000770 if (!ResultReg)
771 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000772 ISD::BITCAST, Op0, Op0IsKill);
773
Dan Gohmanad368ac2008-08-27 18:10:19 +0000774 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000775 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000776
Dan Gohman3df24e62008-09-03 23:12:08 +0000777 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000778 return true;
779}
780
Dan Gohman3df24e62008-09-03 23:12:08 +0000781bool
Dan Gohman46510a72010-04-15 01:51:59 +0000782FastISel::SelectInstruction(const Instruction *I) {
Dan Gohmane8c92dd2010-04-23 15:29:50 +0000783 // Just before the terminator instruction, insert instructions to
784 // feed PHI nodes in successor blocks.
785 if (isa<TerminatorInst>(I))
786 if (!HandlePHINodesInSuccessorBlocks(I->getParent()))
787 return false;
788
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000789 DL = I->getDebugLoc();
790
Chad Rosierae6f2cb2011-11-29 19:40:47 +0000791 MachineBasicBlock::iterator SavedInsertPt = FuncInfo.InsertPt;
792
Bob Wilson982dc842012-08-03 21:26:24 +0000793 // As a special case, don't handle calls to builtin library functions that
794 // may be translated directly to target instructions.
Bob Wilsond49edb72012-08-03 04:06:28 +0000795 if (const CallInst *Call = dyn_cast<CallInst>(I)) {
796 const Function *F = Call->getCalledFunction();
797 LibFunc::Func Func;
798 if (F && !F->hasLocalLinkage() && F->hasName() &&
799 LibInfo->getLibFunc(F->getName(), Func) &&
Bob Wilson982dc842012-08-03 21:26:24 +0000800 LibInfo->hasOptimizedCodeGen(Func))
Bob Wilsond49edb72012-08-03 04:06:28 +0000801 return false;
802 }
803
Dan Gohman6e3ff372009-12-05 01:27:58 +0000804 // First, try doing target-independent selection.
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000805 if (SelectOperator(I, I->getOpcode())) {
Chad Rosier053e69a2011-11-16 21:05:28 +0000806 ++NumFastIselSuccessIndependent;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000807 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000808 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000809 }
Chad Rosier6016a4a2012-07-06 17:44:22 +0000810 // Remove dead code. However, ignore call instructions since we've flushed
Chad Rosierae6f2cb2011-11-29 19:40:47 +0000811 // the local value map and recomputed the insert point.
812 if (!isa<CallInst>(I)) {
813 recomputeInsertPt();
814 if (SavedInsertPt != FuncInfo.InsertPt)
815 removeDeadCode(FuncInfo.InsertPt, SavedInsertPt);
816 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000817
818 // Next, try calling the target to attempt to handle the instruction.
Chad Rosierae6f2cb2011-11-29 19:40:47 +0000819 SavedInsertPt = FuncInfo.InsertPt;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000820 if (TargetSelectInstruction(I)) {
Chad Rosier053e69a2011-11-16 21:05:28 +0000821 ++NumFastIselSuccessTarget;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000822 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000823 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000824 }
Chad Rosierae6f2cb2011-11-29 19:40:47 +0000825 // Check for dead code and remove as necessary.
826 recomputeInsertPt();
827 if (SavedInsertPt != FuncInfo.InsertPt)
828 removeDeadCode(FuncInfo.InsertPt, SavedInsertPt);
Dan Gohman6e3ff372009-12-05 01:27:58 +0000829
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000830 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000831 return false;
Dan Gohman40b189e2008-09-05 18:18:20 +0000832}
833
Dan Gohmand98d6202008-10-02 22:15:21 +0000834/// FastEmitBranch - Emit an unconditional branch to the given block,
835/// unless it is the immediate (fall-through) successor, and update
836/// the CFG.
837void
Stuart Hastings3bf91252010-06-17 22:43:56 +0000838FastISel::FastEmitBranch(MachineBasicBlock *MSucc, DebugLoc DL) {
Eric Christopher18112d82012-04-10 18:18:10 +0000839
840 if (FuncInfo.MBB->getBasicBlock()->size() > 1 && FuncInfo.MBB->isLayoutSuccessor(MSucc)) {
841 // For more accurate line information if this is the only instruction
842 // in the block then emit it, otherwise we have the unconditional
843 // fall-through case, which needs no instructions.
Dan Gohmand98d6202008-10-02 22:15:21 +0000844 } else {
845 // The unconditional branch case.
Dan Gohman84023e02010-07-10 09:00:22 +0000846 TII.InsertBranch(*FuncInfo.MBB, MSucc, NULL,
847 SmallVector<MachineOperand, 0>(), DL);
Dan Gohmand98d6202008-10-02 22:15:21 +0000848 }
Dan Gohman84023e02010-07-10 09:00:22 +0000849 FuncInfo.MBB->addSuccessor(MSucc);
Dan Gohmand98d6202008-10-02 22:15:21 +0000850}
851
Dan Gohman3d45a852009-09-03 22:53:57 +0000852/// SelectFNeg - Emit an FNeg operation.
853///
854bool
Dan Gohman46510a72010-04-15 01:51:59 +0000855FastISel::SelectFNeg(const User *I) {
Dan Gohman3d45a852009-09-03 22:53:57 +0000856 unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I));
857 if (OpReg == 0) return false;
858
Dan Gohmana6cb6412010-05-11 23:54:07 +0000859 bool OpRegIsKill = hasTrivialKill(I);
860
Dan Gohman4a215a12009-09-11 00:36:43 +0000861 // If the target has ISD::FNEG, use it.
862 EVT VT = TLI.getValueType(I->getType());
863 unsigned ResultReg = FastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000864 ISD::FNEG, OpReg, OpRegIsKill);
Dan Gohman4a215a12009-09-11 00:36:43 +0000865 if (ResultReg != 0) {
866 UpdateValueMap(I, ResultReg);
867 return true;
868 }
869
Dan Gohman5e5abb72009-09-11 00:34:46 +0000870 // Bitcast the value to integer, twiddle the sign bit with xor,
871 // and then bitcast it back to floating-point.
Dan Gohman3d45a852009-09-03 22:53:57 +0000872 if (VT.getSizeInBits() > 64) return false;
Dan Gohman5e5abb72009-09-11 00:34:46 +0000873 EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits());
874 if (!TLI.isTypeLegal(IntVT))
875 return false;
876
877 unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000878 ISD::BITCAST, OpReg, OpRegIsKill);
Dan Gohman5e5abb72009-09-11 00:34:46 +0000879 if (IntReg == 0)
880 return false;
881
Dan Gohmana6cb6412010-05-11 23:54:07 +0000882 unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR,
883 IntReg, /*Kill=*/true,
Dan Gohman5e5abb72009-09-11 00:34:46 +0000884 UINT64_C(1) << (VT.getSizeInBits()-1),
885 IntVT.getSimpleVT());
886 if (IntResultReg == 0)
887 return false;
888
889 ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000890 ISD::BITCAST, IntResultReg, /*Kill=*/true);
Dan Gohman3d45a852009-09-03 22:53:57 +0000891 if (ResultReg == 0)
892 return false;
893
894 UpdateValueMap(I, ResultReg);
895 return true;
896}
897
Dan Gohman40b189e2008-09-05 18:18:20 +0000898bool
Eli Friedman2586b8f2011-05-16 20:27:46 +0000899FastISel::SelectExtractValue(const User *U) {
900 const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(U);
Eli Friedmana4c920d2011-05-16 20:34:53 +0000901 if (!EVI)
Eli Friedman2586b8f2011-05-16 20:27:46 +0000902 return false;
903
Eli Friedman482feb32011-05-16 21:06:17 +0000904 // Make sure we only try to handle extracts with a legal result. But also
905 // allow i1 because it's easy.
Eli Friedman2586b8f2011-05-16 20:27:46 +0000906 EVT RealVT = TLI.getValueType(EVI->getType(), /*AllowUnknown=*/true);
907 if (!RealVT.isSimple())
908 return false;
909 MVT VT = RealVT.getSimpleVT();
Eli Friedman482feb32011-05-16 21:06:17 +0000910 if (!TLI.isTypeLegal(VT) && VT != MVT::i1)
Eli Friedman2586b8f2011-05-16 20:27:46 +0000911 return false;
912
913 const Value *Op0 = EVI->getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000914 Type *AggTy = Op0->getType();
Eli Friedman2586b8f2011-05-16 20:27:46 +0000915
916 // Get the base result register.
917 unsigned ResultReg;
918 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(Op0);
919 if (I != FuncInfo.ValueMap.end())
920 ResultReg = I->second;
Eli Friedman0b4d96b2011-06-06 05:46:34 +0000921 else if (isa<Instruction>(Op0))
Eli Friedman2586b8f2011-05-16 20:27:46 +0000922 ResultReg = FuncInfo.InitializeRegForValue(Op0);
Eli Friedman0b4d96b2011-06-06 05:46:34 +0000923 else
924 return false; // fast-isel can't handle aggregate constants at the moment
Eli Friedman2586b8f2011-05-16 20:27:46 +0000925
926 // Get the actual result register, which is an offset from the base register.
Jay Foadfc6d3a42011-07-13 10:26:04 +0000927 unsigned VTIndex = ComputeLinearIndex(AggTy, EVI->getIndices());
Eli Friedman2586b8f2011-05-16 20:27:46 +0000928
929 SmallVector<EVT, 4> AggValueVTs;
930 ComputeValueVTs(TLI, AggTy, AggValueVTs);
931
932 for (unsigned i = 0; i < VTIndex; i++)
933 ResultReg += TLI.getNumRegisters(FuncInfo.Fn->getContext(), AggValueVTs[i]);
934
935 UpdateValueMap(EVI, ResultReg);
936 return true;
937}
938
939bool
Dan Gohman46510a72010-04-15 01:51:59 +0000940FastISel::SelectOperator(const User *I, unsigned Opcode) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000941 switch (Opcode) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000942 case Instruction::Add:
943 return SelectBinaryOp(I, ISD::ADD);
944 case Instruction::FAdd:
945 return SelectBinaryOp(I, ISD::FADD);
946 case Instruction::Sub:
947 return SelectBinaryOp(I, ISD::SUB);
948 case Instruction::FSub:
Dan Gohman3d45a852009-09-03 22:53:57 +0000949 // FNeg is currently represented in LLVM IR as a special case of FSub.
950 if (BinaryOperator::isFNeg(I))
951 return SelectFNeg(I);
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000952 return SelectBinaryOp(I, ISD::FSUB);
953 case Instruction::Mul:
954 return SelectBinaryOp(I, ISD::MUL);
955 case Instruction::FMul:
956 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman3df24e62008-09-03 23:12:08 +0000957 case Instruction::SDiv:
958 return SelectBinaryOp(I, ISD::SDIV);
959 case Instruction::UDiv:
960 return SelectBinaryOp(I, ISD::UDIV);
961 case Instruction::FDiv:
962 return SelectBinaryOp(I, ISD::FDIV);
963 case Instruction::SRem:
964 return SelectBinaryOp(I, ISD::SREM);
965 case Instruction::URem:
966 return SelectBinaryOp(I, ISD::UREM);
967 case Instruction::FRem:
968 return SelectBinaryOp(I, ISD::FREM);
969 case Instruction::Shl:
970 return SelectBinaryOp(I, ISD::SHL);
971 case Instruction::LShr:
972 return SelectBinaryOp(I, ISD::SRL);
973 case Instruction::AShr:
974 return SelectBinaryOp(I, ISD::SRA);
975 case Instruction::And:
976 return SelectBinaryOp(I, ISD::AND);
977 case Instruction::Or:
978 return SelectBinaryOp(I, ISD::OR);
979 case Instruction::Xor:
980 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000981
Dan Gohman3df24e62008-09-03 23:12:08 +0000982 case Instruction::GetElementPtr:
983 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000984
Dan Gohman3df24e62008-09-03 23:12:08 +0000985 case Instruction::Br: {
Dan Gohman46510a72010-04-15 01:51:59 +0000986 const BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000987
Dan Gohman3df24e62008-09-03 23:12:08 +0000988 if (BI->isUnconditional()) {
Dan Gohman46510a72010-04-15 01:51:59 +0000989 const BasicBlock *LLVMSucc = BI->getSuccessor(0);
Dan Gohmana4160c32010-07-07 16:29:44 +0000990 MachineBasicBlock *MSucc = FuncInfo.MBBMap[LLVMSucc];
Stuart Hastings3bf91252010-06-17 22:43:56 +0000991 FastEmitBranch(MSucc, BI->getDebugLoc());
Dan Gohman3df24e62008-09-03 23:12:08 +0000992 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000993 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000994
995 // Conditional branches are not handed yet.
996 // Halt "fast" selection and bail.
997 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000998 }
999
Dan Gohman087c8502008-09-05 01:08:41 +00001000 case Instruction::Unreachable:
1001 // Nothing to emit.
1002 return true;
1003
Dan Gohman0586d912008-09-10 20:11:02 +00001004 case Instruction::Alloca:
1005 // FunctionLowering has the static-sized case covered.
Dan Gohmana4160c32010-07-07 16:29:44 +00001006 if (FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(I)))
Dan Gohman0586d912008-09-10 20:11:02 +00001007 return true;
1008
1009 // Dynamic-sized alloca is not handled yet.
1010 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001011
Dan Gohman33134c42008-09-25 17:05:24 +00001012 case Instruction::Call:
1013 return SelectCall(I);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001014
Dan Gohman3df24e62008-09-03 23:12:08 +00001015 case Instruction::BitCast:
1016 return SelectBitCast(I);
1017
1018 case Instruction::FPToSI:
1019 return SelectCast(I, ISD::FP_TO_SINT);
1020 case Instruction::ZExt:
1021 return SelectCast(I, ISD::ZERO_EXTEND);
1022 case Instruction::SExt:
1023 return SelectCast(I, ISD::SIGN_EXTEND);
1024 case Instruction::Trunc:
1025 return SelectCast(I, ISD::TRUNCATE);
1026 case Instruction::SIToFP:
1027 return SelectCast(I, ISD::SINT_TO_FP);
1028
1029 case Instruction::IntToPtr: // Deliberate fall-through.
1030 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +00001031 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
1032 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman3df24e62008-09-03 23:12:08 +00001033 if (DstVT.bitsGT(SrcVT))
1034 return SelectCast(I, ISD::ZERO_EXTEND);
1035 if (DstVT.bitsLT(SrcVT))
1036 return SelectCast(I, ISD::TRUNCATE);
1037 unsigned Reg = getRegForValue(I->getOperand(0));
1038 if (Reg == 0) return false;
1039 UpdateValueMap(I, Reg);
1040 return true;
1041 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +00001042
Eli Friedman2586b8f2011-05-16 20:27:46 +00001043 case Instruction::ExtractValue:
1044 return SelectExtractValue(I);
1045
Dan Gohmanba5be5c2010-04-20 15:00:41 +00001046 case Instruction::PHI:
1047 llvm_unreachable("FastISel shouldn't visit PHI nodes!");
1048
Dan Gohman3df24e62008-09-03 23:12:08 +00001049 default:
1050 // Unhandled instruction. Halt "fast" selection and bail.
1051 return false;
1052 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001053}
1054
Bob Wilsond49edb72012-08-03 04:06:28 +00001055FastISel::FastISel(FunctionLoweringInfo &funcInfo,
1056 const TargetLibraryInfo *libInfo)
Dan Gohman84023e02010-07-10 09:00:22 +00001057 : FuncInfo(funcInfo),
Dan Gohmana4160c32010-07-07 16:29:44 +00001058 MRI(FuncInfo.MF->getRegInfo()),
1059 MFI(*FuncInfo.MF->getFrameInfo()),
1060 MCP(*FuncInfo.MF->getConstantPool()),
1061 TM(FuncInfo.MF->getTarget()),
Micah Villmow3574eca2012-10-08 16:38:25 +00001062 TD(*TM.getDataLayout()),
Dan Gohman22bb3112008-08-22 00:20:26 +00001063 TII(*TM.getInstrInfo()),
Dan Gohmana7a0ed72010-05-05 23:58:35 +00001064 TLI(*TM.getTargetLowering()),
Bob Wilsond49edb72012-08-03 04:06:28 +00001065 TRI(*TM.getRegisterInfo()),
1066 LibInfo(libInfo) {
Dan Gohmanbb466332008-08-20 21:05:57 +00001067}
1068
Dan Gohmane285a742008-08-14 21:51:29 +00001069FastISel::~FastISel() {}
1070
Owen Anderson825b72b2009-08-11 20:47:22 +00001071unsigned FastISel::FastEmit_(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001072 unsigned) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001073 return 0;
1074}
1075
Owen Anderson825b72b2009-08-11 20:47:22 +00001076unsigned FastISel::FastEmit_r(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001077 unsigned,
1078 unsigned /*Op0*/, bool /*Op0IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001079 return 0;
1080}
1081
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001082unsigned FastISel::FastEmit_rr(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001083 unsigned,
1084 unsigned /*Op0*/, bool /*Op0IsKill*/,
1085 unsigned /*Op1*/, bool /*Op1IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001086 return 0;
1087}
1088
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001089unsigned FastISel::FastEmit_i(MVT, MVT, unsigned, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +00001090 return 0;
1091}
1092
Owen Anderson825b72b2009-08-11 20:47:22 +00001093unsigned FastISel::FastEmit_f(MVT, MVT,
Dan Gohman46510a72010-04-15 01:51:59 +00001094 unsigned, const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001095 return 0;
1096}
1097
Owen Anderson825b72b2009-08-11 20:47:22 +00001098unsigned FastISel::FastEmit_ri(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001099 unsigned,
1100 unsigned /*Op0*/, bool /*Op0IsKill*/,
Owen Anderson0f84e4e2008-08-25 23:58:18 +00001101 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001102 return 0;
1103}
1104
Owen Anderson825b72b2009-08-11 20:47:22 +00001105unsigned FastISel::FastEmit_rf(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001106 unsigned,
1107 unsigned /*Op0*/, bool /*Op0IsKill*/,
Dan Gohman46510a72010-04-15 01:51:59 +00001108 const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001109 return 0;
1110}
1111
Owen Anderson825b72b2009-08-11 20:47:22 +00001112unsigned FastISel::FastEmit_rri(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001113 unsigned,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001114 unsigned /*Op0*/, bool /*Op0IsKill*/,
1115 unsigned /*Op1*/, bool /*Op1IsKill*/,
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001116 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +00001117 return 0;
1118}
1119
1120/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
1121/// to emit an instruction with an immediate operand using FastEmit_ri.
1122/// If that fails, it materializes the immediate into a register and try
1123/// FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001124unsigned FastISel::FastEmit_ri_(MVT VT, unsigned Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001125 unsigned Op0, bool Op0IsKill,
1126 uint64_t Imm, MVT ImmType) {
Chris Lattner602fc062011-04-17 20:23:29 +00001127 // If this is a multiply by a power of two, emit this as a shift left.
1128 if (Opcode == ISD::MUL && isPowerOf2_64(Imm)) {
1129 Opcode = ISD::SHL;
1130 Imm = Log2_64(Imm);
Chris Lattner090ca912011-04-18 06:55:51 +00001131 } else if (Opcode == ISD::UDIV && isPowerOf2_64(Imm)) {
1132 // div x, 8 -> srl x, 3
1133 Opcode = ISD::SRL;
1134 Imm = Log2_64(Imm);
Chris Lattner602fc062011-04-17 20:23:29 +00001135 }
Owen Andersond74ea772011-04-22 23:38:06 +00001136
Chris Lattner602fc062011-04-17 20:23:29 +00001137 // Horrible hack (to be removed), check to make sure shift amounts are
1138 // in-range.
1139 if ((Opcode == ISD::SHL || Opcode == ISD::SRA || Opcode == ISD::SRL) &&
1140 Imm >= VT.getSizeInBits())
1141 return 0;
Owen Andersond74ea772011-04-22 23:38:06 +00001142
Evan Cheng83785c82008-08-20 22:45:34 +00001143 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001144 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Op0IsKill, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +00001145 if (ResultReg != 0)
1146 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +00001147 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Eli Friedmanb2b03fc2011-04-29 23:34:52 +00001148 if (MaterialReg == 0) {
1149 // This is a bit ugly/slow, but failing here means falling out of
1150 // fast-isel, which would be very slow.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001151 IntegerType *ITy = IntegerType::get(FuncInfo.Fn->getContext(),
Eli Friedmanb2b03fc2011-04-29 23:34:52 +00001152 VT.getSizeInBits());
1153 MaterialReg = getRegForValue(ConstantInt::get(ITy, Imm));
1154 }
Dan Gohmana6cb6412010-05-11 23:54:07 +00001155 return FastEmit_rr(VT, VT, Opcode,
1156 Op0, Op0IsKill,
1157 MaterialReg, /*Kill=*/true);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001158}
1159
1160unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
1161 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +00001162}
1163
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001164unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +00001165 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001166 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001167 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001168
Dan Gohman84023e02010-07-10 09:00:22 +00001169 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001170 return ResultReg;
1171}
1172
1173unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
1174 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001175 unsigned Op0, bool Op0IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001176 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001177 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001178
Evan Cheng5960e4e2008-09-08 08:38:20 +00001179 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001180 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1181 .addReg(Op0, Op0IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001182 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001183 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1184 .addReg(Op0, Op0IsKill * RegState::Kill);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001185 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1186 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001187 }
1188
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001189 return ResultReg;
1190}
1191
1192unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
1193 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001194 unsigned Op0, bool Op0IsKill,
1195 unsigned Op1, bool Op1IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001196 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001197 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001198
Evan Cheng5960e4e2008-09-08 08:38:20 +00001199 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001200 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001201 .addReg(Op0, Op0IsKill * RegState::Kill)
1202 .addReg(Op1, Op1IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001203 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001204 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001205 .addReg(Op0, Op0IsKill * RegState::Kill)
1206 .addReg(Op1, Op1IsKill * RegState::Kill);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001207 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1208 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001209 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001210 return ResultReg;
1211}
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001212
Owen Andersond71867a2011-05-05 17:59:04 +00001213unsigned FastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
1214 const TargetRegisterClass *RC,
1215 unsigned Op0, bool Op0IsKill,
1216 unsigned Op1, bool Op1IsKill,
1217 unsigned Op2, bool Op2IsKill) {
1218 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001219 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Andersond71867a2011-05-05 17:59:04 +00001220
1221 if (II.getNumDefs() >= 1)
1222 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1223 .addReg(Op0, Op0IsKill * RegState::Kill)
1224 .addReg(Op1, Op1IsKill * RegState::Kill)
1225 .addReg(Op2, Op2IsKill * RegState::Kill);
1226 else {
1227 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1228 .addReg(Op0, Op0IsKill * RegState::Kill)
1229 .addReg(Op1, Op1IsKill * RegState::Kill)
1230 .addReg(Op2, Op2IsKill * RegState::Kill);
1231 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1232 ResultReg).addReg(II.ImplicitDefs[0]);
1233 }
1234 return ResultReg;
1235}
1236
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001237unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
1238 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001239 unsigned Op0, bool Op0IsKill,
1240 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001241 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001242 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001243
Evan Cheng5960e4e2008-09-08 08:38:20 +00001244 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001245 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001246 .addReg(Op0, Op0IsKill * RegState::Kill)
1247 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001248 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001249 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001250 .addReg(Op0, Op0IsKill * RegState::Kill)
1251 .addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001252 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1253 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001254 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001255 return ResultReg;
1256}
1257
Owen Anderson2ce5bf12011-03-11 21:33:55 +00001258unsigned FastISel::FastEmitInst_rii(unsigned MachineInstOpcode,
1259 const TargetRegisterClass *RC,
1260 unsigned Op0, bool Op0IsKill,
1261 uint64_t Imm1, uint64_t Imm2) {
1262 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001263 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Anderson2ce5bf12011-03-11 21:33:55 +00001264
1265 if (II.getNumDefs() >= 1)
1266 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1267 .addReg(Op0, Op0IsKill * RegState::Kill)
1268 .addImm(Imm1)
1269 .addImm(Imm2);
1270 else {
1271 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1272 .addReg(Op0, Op0IsKill * RegState::Kill)
1273 .addImm(Imm1)
1274 .addImm(Imm2);
1275 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1276 ResultReg).addReg(II.ImplicitDefs[0]);
1277 }
1278 return ResultReg;
1279}
1280
Dan Gohman10df0fa2008-08-27 01:09:54 +00001281unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
1282 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001283 unsigned Op0, bool Op0IsKill,
1284 const ConstantFP *FPImm) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001285 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001286 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohman10df0fa2008-08-27 01:09:54 +00001287
Evan Cheng5960e4e2008-09-08 08:38:20 +00001288 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001289 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001290 .addReg(Op0, Op0IsKill * RegState::Kill)
1291 .addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001292 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001293 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001294 .addReg(Op0, Op0IsKill * RegState::Kill)
1295 .addFPImm(FPImm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001296 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1297 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001298 }
Dan Gohman10df0fa2008-08-27 01:09:54 +00001299 return ResultReg;
1300}
1301
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001302unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
1303 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001304 unsigned Op0, bool Op0IsKill,
1305 unsigned Op1, bool Op1IsKill,
1306 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001307 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001308 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001309
Evan Cheng5960e4e2008-09-08 08:38:20 +00001310 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001311 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001312 .addReg(Op0, Op0IsKill * RegState::Kill)
1313 .addReg(Op1, Op1IsKill * RegState::Kill)
1314 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001315 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001316 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001317 .addReg(Op0, Op0IsKill * RegState::Kill)
1318 .addReg(Op1, Op1IsKill * RegState::Kill)
1319 .addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001320 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1321 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001322 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001323 return ResultReg;
1324}
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001325
Manman Ren68f25572012-06-01 19:33:18 +00001326unsigned FastISel::FastEmitInst_rrii(unsigned MachineInstOpcode,
1327 const TargetRegisterClass *RC,
1328 unsigned Op0, bool Op0IsKill,
1329 unsigned Op1, bool Op1IsKill,
1330 uint64_t Imm1, uint64_t Imm2) {
1331 unsigned ResultReg = createResultReg(RC);
1332 const MCInstrDesc &II = TII.get(MachineInstOpcode);
1333
1334 if (II.getNumDefs() >= 1)
1335 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1336 .addReg(Op0, Op0IsKill * RegState::Kill)
1337 .addReg(Op1, Op1IsKill * RegState::Kill)
1338 .addImm(Imm1).addImm(Imm2);
1339 else {
1340 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1341 .addReg(Op0, Op0IsKill * RegState::Kill)
1342 .addReg(Op1, Op1IsKill * RegState::Kill)
1343 .addImm(Imm1).addImm(Imm2);
1344 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1345 ResultReg).addReg(II.ImplicitDefs[0]);
1346 }
1347 return ResultReg;
1348}
1349
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001350unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
1351 const TargetRegisterClass *RC,
1352 uint64_t Imm) {
1353 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001354 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001355
Evan Cheng5960e4e2008-09-08 08:38:20 +00001356 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001357 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001358 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001359 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II).addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001360 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1361 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001362 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001363 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +00001364}
Owen Anderson8970f002008-08-27 22:30:02 +00001365
Owen Andersond74ea772011-04-22 23:38:06 +00001366unsigned FastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
1367 const TargetRegisterClass *RC,
1368 uint64_t Imm1, uint64_t Imm2) {
1369 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001370 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Andersond74ea772011-04-22 23:38:06 +00001371
1372 if (II.getNumDefs() >= 1)
1373 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1374 .addImm(Imm1).addImm(Imm2);
1375 else {
1376 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II).addImm(Imm1).addImm(Imm2);
1377 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1378 ResultReg).addReg(II.ImplicitDefs[0]);
1379 }
1380 return ResultReg;
1381}
1382
Owen Anderson825b72b2009-08-11 20:47:22 +00001383unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001384 unsigned Op0, bool Op0IsKill,
1385 uint32_t Idx) {
Evan Cheng536ab132009-01-22 09:10:11 +00001386 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001387 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
1388 "Cannot yet extract from physregs");
Jakob Stoklund Olesenee0d5d42012-05-20 06:38:37 +00001389 const TargetRegisterClass *RC = MRI.getRegClass(Op0);
1390 MRI.constrainRegClass(Op0, TRI.getSubClassWithSubReg(RC, Idx));
Dan Gohman84023e02010-07-10 09:00:22 +00001391 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
1392 DL, TII.get(TargetOpcode::COPY), ResultReg)
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001393 .addReg(Op0, getKillRegState(Op0IsKill), Idx);
Owen Anderson8970f002008-08-27 22:30:02 +00001394 return ResultReg;
1395}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001396
1397/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1398/// with all but the least significant bit set to zero.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001399unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op0, bool Op0IsKill) {
1400 return FastEmit_ri(VT, VT, ISD::AND, Op0, Op0IsKill, 1);
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001401}
Dan Gohmanf81eca02010-04-22 20:46:50 +00001402
1403/// HandlePHINodesInSuccessorBlocks - Handle PHI nodes in successor blocks.
1404/// Emit code to ensure constants are copied into registers when needed.
1405/// Remember the virtual registers that need to be added to the Machine PHI
1406/// nodes as input. We cannot just directly add them, because expansion
1407/// might result in multiple MBB's for one BB. As such, the start of the
1408/// BB might correspond to a different MBB than the end.
1409bool FastISel::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
1410 const TerminatorInst *TI = LLVMBB->getTerminator();
1411
1412 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
Dan Gohmana4160c32010-07-07 16:29:44 +00001413 unsigned OrigNumPHINodesToUpdate = FuncInfo.PHINodesToUpdate.size();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001414
1415 // Check successor nodes' PHI nodes that expect a constant to be available
1416 // from this block.
1417 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
1418 const BasicBlock *SuccBB = TI->getSuccessor(succ);
1419 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmana4160c32010-07-07 16:29:44 +00001420 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Dan Gohmanf81eca02010-04-22 20:46:50 +00001421
1422 // If this terminator has multiple identical successors (common for
1423 // switches), only handle each succ once.
1424 if (!SuccsHandled.insert(SuccMBB)) continue;
1425
1426 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
1427
1428 // At this point we know that there is a 1-1 correspondence between LLVM PHI
1429 // nodes and Machine PHI nodes, but the incoming operands have not been
1430 // emitted yet.
1431 for (BasicBlock::const_iterator I = SuccBB->begin();
1432 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanfb95f892010-05-07 01:10:20 +00001433
Dan Gohmanf81eca02010-04-22 20:46:50 +00001434 // Ignore dead phi's.
1435 if (PN->use_empty()) continue;
1436
1437 // Only handle legal types. Two interesting things to note here. First,
1438 // by bailing out early, we may leave behind some dead instructions,
1439 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001440 // own moves. Second, this check is necessary because FastISel doesn't
Dan Gohman89496d02010-07-02 00:10:16 +00001441 // use CreateRegs to create registers, so it always creates
Dan Gohmanf81eca02010-04-22 20:46:50 +00001442 // exactly one register for each non-void instruction.
1443 EVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
1444 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
Chad Rosier2f2d1d72012-02-04 00:39:19 +00001445 // Handle integer promotions, though, because they're common and easy.
1446 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Dan Gohmanf81eca02010-04-22 20:46:50 +00001447 VT = TLI.getTypeToTransformTo(LLVMBB->getContext(), VT);
1448 else {
Dan Gohmana4160c32010-07-07 16:29:44 +00001449 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001450 return false;
1451 }
1452 }
1453
1454 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
1455
Dan Gohmanfb95f892010-05-07 01:10:20 +00001456 // Set the DebugLoc for the copy. Prefer the location of the operand
1457 // if there is one; use the location of the PHI otherwise.
1458 DL = PN->getDebugLoc();
1459 if (const Instruction *Inst = dyn_cast<Instruction>(PHIOp))
1460 DL = Inst->getDebugLoc();
1461
Dan Gohmanf81eca02010-04-22 20:46:50 +00001462 unsigned Reg = getRegForValue(PHIOp);
1463 if (Reg == 0) {
Dan Gohmana4160c32010-07-07 16:29:44 +00001464 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001465 return false;
1466 }
Dan Gohmana4160c32010-07-07 16:29:44 +00001467 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
Dan Gohmanfb95f892010-05-07 01:10:20 +00001468 DL = DebugLoc();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001469 }
1470 }
1471
1472 return true;
1473}