blob: 97c254ce75a59b85776c0f4d1b48aa961d61eb34 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- Thumb2ITBlockPass.cpp - Insert Thumb-2 IT blocks ------------------===//
Evan Cheng06e16582009-07-10 01:54:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "thumb2-it"
11#include "ARM.h"
Evan Cheng06e16582009-07-10 01:54:42 +000012#include "ARMMachineFunctionInfo.h"
Evan Chenged338e82009-07-11 07:26:20 +000013#include "Thumb2InstrInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000014#include "llvm/ADT/SmallSet.h"
15#include "llvm/ADT/Statistic.h"
16#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng06e16582009-07-10 01:54:42 +000017#include "llvm/CodeGen/MachineInstr.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chengddfd1372011-12-14 02:11:42 +000019#include "llvm/CodeGen/MachineInstrBundle.h"
Evan Cheng06e16582009-07-10 01:54:42 +000020using namespace llvm;
21
Evan Chengd8471242010-06-09 01:46:50 +000022STATISTIC(NumITs, "Number of IT blocks inserted");
23STATISTIC(NumMovedInsts, "Number of predicated instructions moved");
Evan Cheng06e16582009-07-10 01:54:42 +000024
25namespace {
Evan Chengd8471242010-06-09 01:46:50 +000026 class Thumb2ITBlockPass : public MachineFunctionPass {
Evan Chengd8471242010-06-09 01:46:50 +000027 public:
Evan Cheng06e16582009-07-10 01:54:42 +000028 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000029 Thumb2ITBlockPass() : MachineFunctionPass(ID) {}
Evan Cheng06e16582009-07-10 01:54:42 +000030
Evan Chenged338e82009-07-11 07:26:20 +000031 const Thumb2InstrInfo *TII;
Evan Cheng86050dc2010-06-18 23:09:54 +000032 const TargetRegisterInfo *TRI;
Evan Cheng06e16582009-07-10 01:54:42 +000033 ARMFunctionInfo *AFI;
34
35 virtual bool runOnMachineFunction(MachineFunction &Fn);
36
37 virtual const char *getPassName() const {
38 return "Thumb IT blocks insertion pass";
39 }
40
41 private:
Evan Cheng86050dc2010-06-18 23:09:54 +000042 bool MoveCopyOutOfITBlock(MachineInstr *MI,
43 ARMCC::CondCodes CC, ARMCC::CondCodes OCC,
44 SmallSet<unsigned, 4> &Defs,
45 SmallSet<unsigned, 4> &Uses);
Evan Chengd8471242010-06-09 01:46:50 +000046 bool InsertITInstructions(MachineBasicBlock &MBB);
Evan Cheng06e16582009-07-10 01:54:42 +000047 };
48 char Thumb2ITBlockPass::ID = 0;
49}
50
Evan Cheng86050dc2010-06-18 23:09:54 +000051/// TrackDefUses - Tracking what registers are being defined and used by
52/// instructions in the IT block. This also tracks "dependencies", i.e. uses
53/// in the IT block that are defined before the IT instruction.
54static void TrackDefUses(MachineInstr *MI,
55 SmallSet<unsigned, 4> &Defs,
56 SmallSet<unsigned, 4> &Uses,
57 const TargetRegisterInfo *TRI) {
58 SmallVector<unsigned, 4> LocalDefs;
59 SmallVector<unsigned, 4> LocalUses;
60
Evan Chengd8471242010-06-09 01:46:50 +000061 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
62 MachineOperand &MO = MI->getOperand(i);
63 if (!MO.isReg())
64 continue;
65 unsigned Reg = MO.getReg();
Evan Cheng86050dc2010-06-18 23:09:54 +000066 if (!Reg || Reg == ARM::ITSTATE || Reg == ARM::SP)
Evan Chengd8471242010-06-09 01:46:50 +000067 continue;
Evan Cheng86050dc2010-06-18 23:09:54 +000068 if (MO.isUse())
69 LocalUses.push_back(Reg);
Evan Chengd8471242010-06-09 01:46:50 +000070 else
Evan Cheng86050dc2010-06-18 23:09:54 +000071 LocalDefs.push_back(Reg);
Evan Chengd8471242010-06-09 01:46:50 +000072 }
Evan Cheng86050dc2010-06-18 23:09:54 +000073
74 for (unsigned i = 0, e = LocalUses.size(); i != e; ++i) {
75 unsigned Reg = LocalUses[i];
76 Uses.insert(Reg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +000077 for (MCSubRegIterator Subreg(Reg, TRI); Subreg.isValid(); ++Subreg)
Evan Cheng86050dc2010-06-18 23:09:54 +000078 Uses.insert(*Subreg);
79 }
80
81 for (unsigned i = 0, e = LocalDefs.size(); i != e; ++i) {
82 unsigned Reg = LocalDefs[i];
83 Defs.insert(Reg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +000084 for (MCSubRegIterator Subreg(Reg, TRI); Subreg.isValid(); ++Subreg)
Evan Cheng86050dc2010-06-18 23:09:54 +000085 Defs.insert(*Subreg);
86 if (Reg == ARM::CPSR)
87 continue;
88 }
89}
90
Jakob Stoklund Olesenc66756b2010-07-16 22:35:32 +000091static bool isCopy(MachineInstr *MI) {
92 switch (MI->getOpcode()) {
93 default:
94 return false;
95 case ARM::MOVr:
96 case ARM::MOVr_TC:
97 case ARM::tMOVr:
Jakob Stoklund Olesenc66756b2010-07-16 22:35:32 +000098 case ARM::t2MOVr:
99 return true;
100 }
101}
102
Evan Cheng86050dc2010-06-18 23:09:54 +0000103bool
104Thumb2ITBlockPass::MoveCopyOutOfITBlock(MachineInstr *MI,
105 ARMCC::CondCodes CC, ARMCC::CondCodes OCC,
106 SmallSet<unsigned, 4> &Defs,
107 SmallSet<unsigned, 4> &Uses) {
Jakob Stoklund Olesenc66756b2010-07-16 22:35:32 +0000108 if (!isCopy(MI))
109 return false;
110 // llvm models select's as two-address instructions. That means a copy
111 // is inserted before a t2MOVccr, etc. If the copy is scheduled in
112 // between selects we would end up creating multiple IT blocks.
113 assert(MI->getOperand(0).getSubReg() == 0 &&
114 MI->getOperand(1).getSubReg() == 0 &&
115 "Sub-register indices still around?");
Evan Cheng86050dc2010-06-18 23:09:54 +0000116
Jakob Stoklund Olesenc66756b2010-07-16 22:35:32 +0000117 unsigned DstReg = MI->getOperand(0).getReg();
118 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Cheng86050dc2010-06-18 23:09:54 +0000119
Jakob Stoklund Olesenc66756b2010-07-16 22:35:32 +0000120 // First check if it's safe to move it.
121 if (Uses.count(DstReg) || Defs.count(SrcReg))
122 return false;
123
Bill Wendling721e1d22011-10-10 22:52:53 +0000124 // If the CPSR is defined by this copy, then we don't want to move it. E.g.,
125 // if we have:
126 //
127 // movs r1, r1
128 // rsb r1, 0
129 // movs r2, r2
130 // rsb r2, 0
131 //
132 // we don't want this to be converted to:
133 //
134 // movs r1, r1
135 // movs r2, r2
136 // itt mi
137 // rsb r1, 0
138 // rsb r2, 0
139 //
Bill Wendling3f56d4b2011-10-11 00:10:41 +0000140 const MCInstrDesc &MCID = MI->getDesc();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000141 if (MI->hasOptionalDef() &&
Bill Wendling3f56d4b2011-10-11 00:10:41 +0000142 MI->getOperand(MCID.getNumOperands() - 1).getReg() == ARM::CPSR)
143 return false;
Bill Wendling721e1d22011-10-10 22:52:53 +0000144
Jakob Stoklund Olesenc66756b2010-07-16 22:35:32 +0000145 // Then peek at the next instruction to see if it's predicated on CC or OCC.
146 // If not, then there is nothing to be gained by moving the copy.
147 MachineBasicBlock::iterator I = MI; ++I;
148 MachineBasicBlock::iterator E = MI->getParent()->end();
149 while (I != E && I->isDebugValue())
150 ++I;
151 if (I != E) {
152 unsigned NPredReg = 0;
Craig Topperc89c7442012-03-27 07:21:54 +0000153 ARMCC::CondCodes NCC = getITInstrPredicate(I, NPredReg);
Jakob Stoklund Olesenc66756b2010-07-16 22:35:32 +0000154 if (NCC == CC || NCC == OCC)
155 return true;
Evan Cheng86050dc2010-06-18 23:09:54 +0000156 }
157 return false;
Evan Chengd8471242010-06-09 01:46:50 +0000158}
159
160bool Thumb2ITBlockPass::InsertITInstructions(MachineBasicBlock &MBB) {
Evan Cheng06e16582009-07-10 01:54:42 +0000161 bool Modified = false;
162
Evan Chengd8471242010-06-09 01:46:50 +0000163 SmallSet<unsigned, 4> Defs;
164 SmallSet<unsigned, 4> Uses;
Evan Cheng06e16582009-07-10 01:54:42 +0000165 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
166 while (MBBI != E) {
167 MachineInstr *MI = &*MBBI;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000168 DebugLoc dl = MI->getDebugLoc();
169 unsigned PredReg = 0;
Craig Topperc89c7442012-03-27 07:21:54 +0000170 ARMCC::CondCodes CC = getITInstrPredicate(MI, PredReg);
Evan Cheng06e16582009-07-10 01:54:42 +0000171 if (CC == ARMCC::AL) {
172 ++MBBI;
173 continue;
174 }
175
Evan Chengd8471242010-06-09 01:46:50 +0000176 Defs.clear();
177 Uses.clear();
Evan Cheng86050dc2010-06-18 23:09:54 +0000178 TrackDefUses(MI, Defs, Uses, TRI);
Evan Chengd8471242010-06-09 01:46:50 +0000179
Evan Cheng06e16582009-07-10 01:54:42 +0000180 // Insert an IT instruction.
Evan Cheng06e16582009-07-10 01:54:42 +0000181 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(ARM::t2IT))
182 .addImm(CC);
Evan Cheng86050dc2010-06-18 23:09:54 +0000183
184 // Add implicit use of ITSTATE to IT block instructions.
185 MI->addOperand(MachineOperand::CreateReg(ARM::ITSTATE, false/*ifDef*/,
186 true/*isImp*/, false/*isKill*/));
187
188 MachineInstr *LastITMI = MI;
Evan Chengd8471242010-06-09 01:46:50 +0000189 MachineBasicBlock::iterator InsertPos = MIB;
Evan Cheng06e16582009-07-10 01:54:42 +0000190 ++MBBI;
191
Evan Cheng86050dc2010-06-18 23:09:54 +0000192 // Form IT block.
Evan Cheng06e16582009-07-10 01:54:42 +0000193 ARMCC::CondCodes OCC = ARMCC::getOppositeCondition(CC);
Evan Chengbc9b7542009-08-15 07:59:10 +0000194 unsigned Mask = 0, Pos = 3;
Sandeep Patel452b54a2009-10-15 22:25:32 +0000195 // Branches, including tricky ones like LDM_RET, need to end an IT
196 // block so check the instruction we just put in the block.
Jim Grosbach8077e762010-06-07 21:48:47 +0000197 for (; MBBI != E && Pos &&
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000198 (!MI->isBranch() && !MI->isReturn()) ; ++MBBI) {
Jim Grosbach8077e762010-06-07 21:48:47 +0000199 if (MBBI->isDebugValue())
200 continue;
Evan Chengd8471242010-06-09 01:46:50 +0000201
Evan Chengfd847112009-09-28 20:47:15 +0000202 MachineInstr *NMI = &*MBBI;
Sandeep Patel452b54a2009-10-15 22:25:32 +0000203 MI = NMI;
Evan Chengd8471242010-06-09 01:46:50 +0000204
Evan Chengfd847112009-09-28 20:47:15 +0000205 unsigned NPredReg = 0;
Craig Topperc89c7442012-03-27 07:21:54 +0000206 ARMCC::CondCodes NCC = getITInstrPredicate(NMI, NPredReg);
Evan Cheng86050dc2010-06-18 23:09:54 +0000207 if (NCC == CC || NCC == OCC) {
Johnny Chenb675e252010-03-17 23:14:23 +0000208 Mask |= (NCC & 1) << Pos;
Evan Cheng86050dc2010-06-18 23:09:54 +0000209 // Add implicit use of ITSTATE.
210 NMI->addOperand(MachineOperand::CreateReg(ARM::ITSTATE, false/*ifDef*/,
Jim Grosbache9e3f202010-06-28 04:27:01 +0000211 true/*isImp*/, false/*isKill*/));
Evan Cheng86050dc2010-06-18 23:09:54 +0000212 LastITMI = NMI;
213 } else {
Evan Chengd8471242010-06-09 01:46:50 +0000214 if (NCC == ARMCC::AL &&
Evan Cheng86050dc2010-06-18 23:09:54 +0000215 MoveCopyOutOfITBlock(NMI, CC, OCC, Defs, Uses)) {
216 --MBBI;
217 MBB.remove(NMI);
218 MBB.insert(InsertPos, NMI);
219 ++NumMovedInsts;
220 continue;
Evan Chengd8471242010-06-09 01:46:50 +0000221 }
Evan Cheng06e16582009-07-10 01:54:42 +0000222 break;
Evan Chengd8471242010-06-09 01:46:50 +0000223 }
Evan Cheng86050dc2010-06-18 23:09:54 +0000224 TrackDefUses(NMI, Defs, Uses, TRI);
Evan Chengbc9b7542009-08-15 07:59:10 +0000225 --Pos;
Evan Cheng06e16582009-07-10 01:54:42 +0000226 }
Evan Chengd8471242010-06-09 01:46:50 +0000227
Evan Cheng86050dc2010-06-18 23:09:54 +0000228 // Finalize IT mask.
Evan Chengbc9b7542009-08-15 07:59:10 +0000229 Mask |= (1 << Pos);
Johnny Chenb675e252010-03-17 23:14:23 +0000230 // Tag along (firstcond[0] << 4) with the mask.
231 Mask |= (CC & 1) << 4;
Evan Cheng06e16582009-07-10 01:54:42 +0000232 MIB.addImm(Mask);
Evan Cheng86050dc2010-06-18 23:09:54 +0000233
234 // Last instruction in IT block kills ITSTATE.
235 LastITMI->findRegisterUseOperand(ARM::ITSTATE)->setIsKill();
236
Evan Chengddfd1372011-12-14 02:11:42 +0000237 // Finalize the bundle.
Evan Chengbca15f92012-01-19 00:46:06 +0000238 MachineBasicBlock::instr_iterator LI = LastITMI;
239 finalizeBundle(MBB, InsertPos.getInstrIterator(), llvm::next(LI));
Evan Chengddfd1372011-12-14 02:11:42 +0000240
Evan Cheng06e16582009-07-10 01:54:42 +0000241 Modified = true;
242 ++NumITs;
243 }
244
245 return Modified;
246}
247
248bool Thumb2ITBlockPass::runOnMachineFunction(MachineFunction &Fn) {
249 const TargetMachine &TM = Fn.getTarget();
250 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chenged338e82009-07-11 07:26:20 +0000251 TII = static_cast<const Thumb2InstrInfo*>(TM.getInstrInfo());
Evan Cheng86050dc2010-06-18 23:09:54 +0000252 TRI = TM.getRegisterInfo();
Evan Cheng06e16582009-07-10 01:54:42 +0000253
254 if (!AFI->isThumbFunction())
255 return false;
256
257 bool Modified = false;
Evan Chengd8471242010-06-09 01:46:50 +0000258 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E; ) {
Evan Cheng06e16582009-07-10 01:54:42 +0000259 MachineBasicBlock &MBB = *MFI;
Evan Chengd8471242010-06-09 01:46:50 +0000260 ++MFI;
Evan Chengdca65392010-07-02 21:07:09 +0000261 Modified |= InsertITInstructions(MBB);
Evan Cheng06e16582009-07-10 01:54:42 +0000262 }
263
Evan Chengdca65392010-07-02 21:07:09 +0000264 if (Modified)
Evan Cheng86050dc2010-06-18 23:09:54 +0000265 AFI->setHasITBlocks(true);
266
Evan Cheng06e16582009-07-10 01:54:42 +0000267 return Modified;
268}
269
Evan Cheng34f8a022009-08-08 02:54:37 +0000270/// createThumb2ITBlockPass - Returns an instance of the Thumb2 IT blocks
Evan Cheng06e16582009-07-10 01:54:42 +0000271/// insertion pass.
Evan Chengdca65392010-07-02 21:07:09 +0000272FunctionPass *llvm::createThumb2ITBlockPass() {
273 return new Thumb2ITBlockPass();
Evan Cheng06e16582009-07-10 01:54:42 +0000274}