blob: 88490b31203c9785a6fc094eb70c79acef42e2f4 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetRegisterInfo.h"
48#include "llvm/Target/TargetData.h"
49#include "llvm/Target/TargetFrameInfo.h"
50#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000051#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000053#include "llvm/Target/TargetOptions.h"
54#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000055#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000057#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000059#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000060#include <algorithm>
61using namespace llvm;
62
Dale Johannesen601d3c02008-09-05 01:48:15 +000063/// LimitFloatPrecision - Generate low-precision inline sequences for
64/// some float libcalls (6, 8 or 12 bits).
65static unsigned LimitFloatPrecision;
66
67static cl::opt<unsigned, true>
68LimitFPPrecision("limit-float-precision",
69 cl::desc("Generate low-precision inline sequences "
70 "for some float libcalls"),
71 cl::location(LimitFloatPrecision),
72 cl::init(0));
73
Andrew Trickde91f3c2010-11-12 17:50:46 +000074// Limit the width of DAG chains. This is important in general to prevent
75// prevent DAG-based analysis from blowing up. For example, alias analysis and
76// load clustering may not complete in reasonable time. It is difficult to
77// recognize and avoid this situation within each individual analysis, and
78// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000079// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000080//
81// MaxParallelChains default is arbitrarily high to avoid affecting
82// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000083// sequence over this should have been converted to llvm.memcpy by the
84// frontend. It easy to induce this behavior with .ll code such as:
85// %buffer = alloca [4096 x i8]
86// %data = load [4096 x i8]* %argPtr
87// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trickde91f3c2010-11-12 17:50:46 +000088static cl::opt<unsigned>
89MaxParallelChains("dag-chain-limit", cl::desc("Max parallel isel dag chains"),
90 cl::init(64), cl::Hidden);
91
Chris Lattner3ac18842010-08-24 23:20:40 +000092static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
93 const SDValue *Parts, unsigned NumParts,
94 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000095
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000096/// getCopyFromParts - Create a value that contains the specified legal parts
97/// combined into the value they represent. If the parts combine to a type
98/// larger then ValueVT then AssertOp can be used to specify whether the extra
99/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
100/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +0000101static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000102 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000103 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000104 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000105 if (ValueVT.isVector())
106 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000108 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000109 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 SDValue Val = Parts[0];
111
112 if (NumParts > 1) {
113 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000114 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000115 unsigned PartBits = PartVT.getSizeInBits();
116 unsigned ValueBits = ValueVT.getSizeInBits();
117
118 // Assemble the power of 2 part.
119 unsigned RoundParts = NumParts & (NumParts - 1) ?
120 1 << Log2_32(NumParts) : NumParts;
121 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000122 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000123 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 SDValue Lo, Hi;
125
Owen Anderson23b9b192009-08-12 00:36:31 +0000126 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000127
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000128 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000129 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000130 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000131 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000132 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000133 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000134 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
135 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000136 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000137
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138 if (TLI.isBigEndian())
139 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000140
Chris Lattner3ac18842010-08-24 23:20:40 +0000141 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000142
143 if (RoundParts < NumParts) {
144 // Assemble the trailing non-power-of-2 part.
145 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000146 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000147 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000148 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000149
150 // Combine the round and odd parts.
151 Lo = Val;
152 if (TLI.isBigEndian())
153 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000154 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
156 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000158 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000159 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
160 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000161 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000162 } else if (PartVT.isFloatingPoint()) {
163 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 "Unexpected split");
166 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000167 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
168 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000169 if (TLI.isBigEndian())
170 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000171 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000172 } else {
173 // FP split into integer parts (soft fp)
174 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
175 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000176 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000177 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000178 }
179 }
180
181 // There is now one part, held in Val. Correct it to match ValueVT.
182 PartVT = Val.getValueType();
183
184 if (PartVT == ValueVT)
185 return Val;
186
Chris Lattner3ac18842010-08-24 23:20:40 +0000187 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000188 if (ValueVT.bitsLT(PartVT)) {
189 // For a truncate, see if we have any information to
190 // indicate whether the truncated bits will always be
191 // zero or sign-extension.
192 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000195 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000196 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000198 }
199
200 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000201 // FP_ROUND's are always exact here.
202 if (ValueVT.bitsLT(Val.getValueType()))
203 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000204 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000205
Chris Lattner3ac18842010-08-24 23:20:40 +0000206 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207 }
208
Bill Wendling4533cac2010-01-28 21:51:40 +0000209 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000210 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000211
Torok Edwinc23197a2009-07-14 16:55:14 +0000212 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000213 return SDValue();
214}
215
Chris Lattner3ac18842010-08-24 23:20:40 +0000216/// getCopyFromParts - Create a value that contains the specified legal parts
217/// combined into the value they represent. If the parts combine to a type
218/// larger then ValueVT then AssertOp can be used to specify whether the extra
219/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
220/// (ISD::AssertSext).
221static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
222 const SDValue *Parts, unsigned NumParts,
223 EVT PartVT, EVT ValueVT) {
224 assert(ValueVT.isVector() && "Not a vector value");
225 assert(NumParts > 0 && "No parts to assemble!");
226 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
227 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000228
Chris Lattner3ac18842010-08-24 23:20:40 +0000229 // Handle a multi-element vector.
230 if (NumParts > 1) {
231 EVT IntermediateVT, RegisterVT;
232 unsigned NumIntermediates;
233 unsigned NumRegs =
234 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
235 NumIntermediates, RegisterVT);
236 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
237 NumParts = NumRegs; // Silence a compiler warning.
238 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
239 assert(RegisterVT == Parts[0].getValueType() &&
240 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000241
Chris Lattner3ac18842010-08-24 23:20:40 +0000242 // Assemble the parts into intermediate operands.
243 SmallVector<SDValue, 8> Ops(NumIntermediates);
244 if (NumIntermediates == NumParts) {
245 // If the register was not expanded, truncate or copy the value,
246 // as appropriate.
247 for (unsigned i = 0; i != NumParts; ++i)
248 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
249 PartVT, IntermediateVT);
250 } else if (NumParts > 0) {
251 // If the intermediate type was expanded, build the intermediate
252 // operands from the parts.
253 assert(NumParts % NumIntermediates == 0 &&
254 "Must expand into a divisible number of parts!");
255 unsigned Factor = NumParts / NumIntermediates;
256 for (unsigned i = 0; i != NumIntermediates; ++i)
257 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
258 PartVT, IntermediateVT);
259 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000260
Chris Lattner3ac18842010-08-24 23:20:40 +0000261 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
262 // intermediate operands.
263 Val = DAG.getNode(IntermediateVT.isVector() ?
264 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
265 ValueVT, &Ops[0], NumIntermediates);
266 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000267
Chris Lattner3ac18842010-08-24 23:20:40 +0000268 // There is now one part, held in Val. Correct it to match ValueVT.
269 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000270
Chris Lattner3ac18842010-08-24 23:20:40 +0000271 if (PartVT == ValueVT)
272 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000273
Chris Lattnere6f7c262010-08-25 22:49:25 +0000274 if (PartVT.isVector()) {
275 // If the element type of the source/dest vectors are the same, but the
276 // parts vector has more elements than the value vector, then we have a
277 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
278 // elements we want.
279 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
280 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
281 "Cannot narrow, it would be a lossy transformation");
282 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
283 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000284 }
285
Chris Lattnere6f7c262010-08-25 22:49:25 +0000286 // Vector/Vector bitcast.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000287 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000288 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000289
Chris Lattner3ac18842010-08-24 23:20:40 +0000290 assert(ValueVT.getVectorElementType() == PartVT &&
291 ValueVT.getVectorNumElements() == 1 &&
292 "Only trivial scalar-to-vector conversions should get here!");
293 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
294}
295
296
297
Chris Lattnera13b8602010-08-24 23:10:06 +0000298
299static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
300 SDValue Val, SDValue *Parts, unsigned NumParts,
301 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000302
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000303/// getCopyToParts - Create a series of nodes that contain the specified value
304/// split into legal parts. If the parts contain more bits than Val, then, for
305/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000306static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000307 SDValue Val, SDValue *Parts, unsigned NumParts,
308 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000309 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000310 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000311
Chris Lattnera13b8602010-08-24 23:10:06 +0000312 // Handle the vector case separately.
313 if (ValueVT.isVector())
314 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000315
Chris Lattnera13b8602010-08-24 23:10:06 +0000316 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000317 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000318 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000319 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
320
Chris Lattnera13b8602010-08-24 23:10:06 +0000321 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322 return;
323
Chris Lattnera13b8602010-08-24 23:10:06 +0000324 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
325 if (PartVT == ValueVT) {
326 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000327 Parts[0] = Val;
328 return;
329 }
330
Chris Lattnera13b8602010-08-24 23:10:06 +0000331 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
332 // If the parts cover more bits than the value has, promote the value.
333 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
334 assert(NumParts == 1 && "Do not know what to promote to!");
335 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
336 } else {
337 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000338 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000339 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
340 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
341 }
342 } else if (PartBits == ValueVT.getSizeInBits()) {
343 // Different types of the same size.
344 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000345 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000346 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
347 // If the parts cover less bits than value has, truncate the value.
348 assert(PartVT.isInteger() && ValueVT.isInteger() &&
349 "Unknown mismatch!");
350 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
351 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
352 }
353
354 // The value may have changed - recompute ValueVT.
355 ValueVT = Val.getValueType();
356 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
357 "Failed to tile the value with PartVT!");
358
359 if (NumParts == 1) {
360 assert(PartVT == ValueVT && "Type conversion failed!");
361 Parts[0] = Val;
362 return;
363 }
364
365 // Expand the value into multiple parts.
366 if (NumParts & (NumParts - 1)) {
367 // The number of parts is not a power of 2. Split off and copy the tail.
368 assert(PartVT.isInteger() && ValueVT.isInteger() &&
369 "Do not know what to expand to!");
370 unsigned RoundParts = 1 << Log2_32(NumParts);
371 unsigned RoundBits = RoundParts * PartBits;
372 unsigned OddParts = NumParts - RoundParts;
373 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
374 DAG.getIntPtrConstant(RoundBits));
375 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
376
377 if (TLI.isBigEndian())
378 // The odd parts were reversed by getCopyToParts - unreverse them.
379 std::reverse(Parts + RoundParts, Parts + NumParts);
380
381 NumParts = RoundParts;
382 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
383 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
384 }
385
386 // The number of parts is a power of 2. Repeatedly bisect the value using
387 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000388 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000389 EVT::getIntegerVT(*DAG.getContext(),
390 ValueVT.getSizeInBits()),
391 Val);
392
393 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
394 for (unsigned i = 0; i < NumParts; i += StepSize) {
395 unsigned ThisBits = StepSize * PartBits / 2;
396 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
397 SDValue &Part0 = Parts[i];
398 SDValue &Part1 = Parts[i+StepSize/2];
399
400 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
401 ThisVT, Part0, DAG.getIntPtrConstant(1));
402 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
403 ThisVT, Part0, DAG.getIntPtrConstant(0));
404
405 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000406 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
407 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000408 }
409 }
410 }
411
412 if (TLI.isBigEndian())
413 std::reverse(Parts, Parts + OrigNumParts);
414}
415
416
417/// getCopyToPartsVector - Create a series of nodes that contain the specified
418/// value split into legal parts.
419static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
420 SDValue Val, SDValue *Parts, unsigned NumParts,
421 EVT PartVT) {
422 EVT ValueVT = Val.getValueType();
423 assert(ValueVT.isVector() && "Not a vector");
424 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000425
Chris Lattnera13b8602010-08-24 23:10:06 +0000426 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000427 if (PartVT == ValueVT) {
428 // Nothing to do.
429 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
430 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000431 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000432 } else if (PartVT.isVector() &&
433 PartVT.getVectorElementType() == ValueVT.getVectorElementType()&&
434 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
435 EVT ElementVT = PartVT.getVectorElementType();
436 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
437 // undef elements.
438 SmallVector<SDValue, 16> Ops;
439 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
440 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
441 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000442
Chris Lattnere6f7c262010-08-25 22:49:25 +0000443 for (unsigned i = ValueVT.getVectorNumElements(),
444 e = PartVT.getVectorNumElements(); i != e; ++i)
445 Ops.push_back(DAG.getUNDEF(ElementVT));
446
447 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
448
449 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000450
Chris Lattnere6f7c262010-08-25 22:49:25 +0000451 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
452 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
453 } else {
454 // Vector -> scalar conversion.
455 assert(ValueVT.getVectorElementType() == PartVT &&
456 ValueVT.getVectorNumElements() == 1 &&
457 "Only trivial vector-to-scalar conversions should get here!");
458 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
459 PartVT, Val, DAG.getIntPtrConstant(0));
Chris Lattnera13b8602010-08-24 23:10:06 +0000460 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000461
Chris Lattnera13b8602010-08-24 23:10:06 +0000462 Parts[0] = Val;
463 return;
464 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000465
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000466 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000467 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000468 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000469 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000470 IntermediateVT,
471 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000472 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000473
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000474 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
475 NumParts = NumRegs; // Silence a compiler warning.
476 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000477
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000478 // Split the vector into intermediate operands.
479 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000480 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000481 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000482 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000483 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000484 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000485 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000486 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000487 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000488 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000489
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000490 // Split the intermediate operands into legal parts.
491 if (NumParts == NumIntermediates) {
492 // If the register was not expanded, promote or copy the value,
493 // as appropriate.
494 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000495 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000496 } else if (NumParts > 0) {
497 // If the intermediate type was expanded, split each the value into
498 // legal parts.
499 assert(NumParts % NumIntermediates == 0 &&
500 "Must expand into a divisible number of parts!");
501 unsigned Factor = NumParts / NumIntermediates;
502 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000503 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000504 }
505}
506
Chris Lattnera13b8602010-08-24 23:10:06 +0000507
508
509
Dan Gohman462f6b52010-05-29 17:53:24 +0000510namespace {
511 /// RegsForValue - This struct represents the registers (physical or virtual)
512 /// that a particular set of values is assigned, and the type information
513 /// about the value. The most common situation is to represent one value at a
514 /// time, but struct or array values are handled element-wise as multiple
515 /// values. The splitting of aggregates is performed recursively, so that we
516 /// never have aggregate-typed registers. The values at this point do not
517 /// necessarily have legal types, so each value may require one or more
518 /// registers of some legal type.
519 ///
520 struct RegsForValue {
521 /// ValueVTs - The value types of the values, which may not be legal, and
522 /// may need be promoted or synthesized from one or more registers.
523 ///
524 SmallVector<EVT, 4> ValueVTs;
525
526 /// RegVTs - The value types of the registers. This is the same size as
527 /// ValueVTs and it records, for each value, what the type of the assigned
528 /// register or registers are. (Individual values are never synthesized
529 /// from more than one type of register.)
530 ///
531 /// With virtual registers, the contents of RegVTs is redundant with TLI's
532 /// getRegisterType member function, however when with physical registers
533 /// it is necessary to have a separate record of the types.
534 ///
535 SmallVector<EVT, 4> RegVTs;
536
537 /// Regs - This list holds the registers assigned to the values.
538 /// Each legal or promoted value requires one register, and each
539 /// expanded value requires multiple registers.
540 ///
541 SmallVector<unsigned, 4> Regs;
542
543 RegsForValue() {}
544
545 RegsForValue(const SmallVector<unsigned, 4> &regs,
546 EVT regvt, EVT valuevt)
547 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
548
Dan Gohman462f6b52010-05-29 17:53:24 +0000549 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
550 unsigned Reg, const Type *Ty) {
551 ComputeValueVTs(tli, Ty, ValueVTs);
552
553 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
554 EVT ValueVT = ValueVTs[Value];
555 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
556 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
557 for (unsigned i = 0; i != NumRegs; ++i)
558 Regs.push_back(Reg + i);
559 RegVTs.push_back(RegisterVT);
560 Reg += NumRegs;
561 }
562 }
563
564 /// areValueTypesLegal - Return true if types of all the values are legal.
565 bool areValueTypesLegal(const TargetLowering &TLI) {
566 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
567 EVT RegisterVT = RegVTs[Value];
568 if (!TLI.isTypeLegal(RegisterVT))
569 return false;
570 }
571 return true;
572 }
573
574 /// append - Add the specified values to this one.
575 void append(const RegsForValue &RHS) {
576 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
577 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
578 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
579 }
580
581 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
582 /// this value and returns the result as a ValueVTs value. This uses
583 /// Chain/Flag as the input and updates them for the output Chain/Flag.
584 /// If the Flag pointer is NULL, no flag is used.
585 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
586 DebugLoc dl,
587 SDValue &Chain, SDValue *Flag) const;
588
589 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
590 /// specified value into the registers specified by this object. This uses
591 /// Chain/Flag as the input and updates them for the output Chain/Flag.
592 /// If the Flag pointer is NULL, no flag is used.
593 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
594 SDValue &Chain, SDValue *Flag) const;
595
596 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
597 /// operand list. This adds the code marker, matching input operand index
598 /// (if applicable), and includes the number of values added into it.
599 void AddInlineAsmOperands(unsigned Kind,
600 bool HasMatching, unsigned MatchingIdx,
601 SelectionDAG &DAG,
602 std::vector<SDValue> &Ops) const;
603 };
604}
605
606/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
607/// this value and returns the result as a ValueVT value. This uses
608/// Chain/Flag as the input and updates them for the output Chain/Flag.
609/// If the Flag pointer is NULL, no flag is used.
610SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
611 FunctionLoweringInfo &FuncInfo,
612 DebugLoc dl,
613 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000614 // A Value with type {} or [0 x %t] needs no registers.
615 if (ValueVTs.empty())
616 return SDValue();
617
Dan Gohman462f6b52010-05-29 17:53:24 +0000618 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
619
620 // Assemble the legal parts into the final values.
621 SmallVector<SDValue, 4> Values(ValueVTs.size());
622 SmallVector<SDValue, 8> Parts;
623 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
624 // Copy the legal parts from the registers.
625 EVT ValueVT = ValueVTs[Value];
626 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
627 EVT RegisterVT = RegVTs[Value];
628
629 Parts.resize(NumRegs);
630 for (unsigned i = 0; i != NumRegs; ++i) {
631 SDValue P;
632 if (Flag == 0) {
633 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
634 } else {
635 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
636 *Flag = P.getValue(2);
637 }
638
639 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000640 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000641
642 // If the source register was virtual and if we know something about it,
643 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000644 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
645 !RegisterVT.isInteger() || RegisterVT.isVector())
646 continue;
647
648 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
649 if (SlotNo >= FuncInfo.LiveOutRegInfo.size()) continue;
650
651 const FunctionLoweringInfo::LiveOutInfo &LOI =
652 FuncInfo.LiveOutRegInfo[SlotNo];
Dan Gohman462f6b52010-05-29 17:53:24 +0000653
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000654 unsigned RegSize = RegisterVT.getSizeInBits();
655 unsigned NumSignBits = LOI.NumSignBits;
656 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000657
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000658 // FIXME: We capture more information than the dag can represent. For
659 // now, just use the tightest assertzext/assertsext possible.
660 bool isSExt = true;
661 EVT FromVT(MVT::Other);
662 if (NumSignBits == RegSize)
663 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
664 else if (NumZeroBits >= RegSize-1)
665 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
666 else if (NumSignBits > RegSize-8)
667 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
668 else if (NumZeroBits >= RegSize-8)
669 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
670 else if (NumSignBits > RegSize-16)
671 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
672 else if (NumZeroBits >= RegSize-16)
673 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
674 else if (NumSignBits > RegSize-32)
675 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
676 else if (NumZeroBits >= RegSize-32)
677 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
678 else
679 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000680
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000681 // Add an assertion node.
682 assert(FromVT != MVT::Other);
683 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
684 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000685 }
686
687 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
688 NumRegs, RegisterVT, ValueVT);
689 Part += NumRegs;
690 Parts.clear();
691 }
692
693 return DAG.getNode(ISD::MERGE_VALUES, dl,
694 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
695 &Values[0], ValueVTs.size());
696}
697
698/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
699/// specified value into the registers specified by this object. This uses
700/// Chain/Flag as the input and updates them for the output Chain/Flag.
701/// If the Flag pointer is NULL, no flag is used.
702void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
703 SDValue &Chain, SDValue *Flag) const {
704 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
705
706 // Get the list of the values's legal parts.
707 unsigned NumRegs = Regs.size();
708 SmallVector<SDValue, 8> Parts(NumRegs);
709 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
710 EVT ValueVT = ValueVTs[Value];
711 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
712 EVT RegisterVT = RegVTs[Value];
713
Chris Lattner3ac18842010-08-24 23:20:40 +0000714 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000715 &Parts[Part], NumParts, RegisterVT);
716 Part += NumParts;
717 }
718
719 // Copy the parts into the registers.
720 SmallVector<SDValue, 8> Chains(NumRegs);
721 for (unsigned i = 0; i != NumRegs; ++i) {
722 SDValue Part;
723 if (Flag == 0) {
724 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
725 } else {
726 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
727 *Flag = Part.getValue(1);
728 }
729
730 Chains[i] = Part.getValue(0);
731 }
732
733 if (NumRegs == 1 || Flag)
734 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
735 // flagged to it. That is the CopyToReg nodes and the user are considered
736 // a single scheduling unit. If we create a TokenFactor and return it as
737 // chain, then the TokenFactor is both a predecessor (operand) of the
738 // user as well as a successor (the TF operands are flagged to the user).
739 // c1, f1 = CopyToReg
740 // c2, f2 = CopyToReg
741 // c3 = TokenFactor c1, c2
742 // ...
743 // = op c3, ..., f2
744 Chain = Chains[NumRegs-1];
745 else
746 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
747}
748
749/// AddInlineAsmOperands - Add this value to the specified inlineasm node
750/// operand list. This adds the code marker and includes the number of
751/// values added into it.
752void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
753 unsigned MatchingIdx,
754 SelectionDAG &DAG,
755 std::vector<SDValue> &Ops) const {
756 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
757
758 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
759 if (HasMatching)
760 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
761 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
762 Ops.push_back(Res);
763
764 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
765 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
766 EVT RegisterVT = RegVTs[Value];
767 for (unsigned i = 0; i != NumRegs; ++i) {
768 assert(Reg < Regs.size() && "Mismatch in # registers expected");
769 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
770 }
771 }
772}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000773
Dan Gohman2048b852009-11-23 18:04:58 +0000774void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000775 AA = &aa;
776 GFI = gfi;
777 TD = DAG.getTarget().getTargetData();
778}
779
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000780/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000781/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000782/// for a new block. This doesn't clear out information about
783/// additional blocks that are needed to complete switch lowering
784/// or PHI node updating; that information is cleared out as it is
785/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000786void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000787 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000788 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000789 PendingLoads.clear();
790 PendingExports.clear();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000791 DanglingDebugInfoMap.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000792 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000793 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000794}
795
796/// getRoot - Return the current virtual root of the Selection DAG,
797/// flushing any PendingLoad items. This must be done before emitting
798/// a store or any other node that may need to be ordered after any
799/// prior load instructions.
800///
Dan Gohman2048b852009-11-23 18:04:58 +0000801SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000802 if (PendingLoads.empty())
803 return DAG.getRoot();
804
805 if (PendingLoads.size() == 1) {
806 SDValue Root = PendingLoads[0];
807 DAG.setRoot(Root);
808 PendingLoads.clear();
809 return Root;
810 }
811
812 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000814 &PendingLoads[0], PendingLoads.size());
815 PendingLoads.clear();
816 DAG.setRoot(Root);
817 return Root;
818}
819
820/// getControlRoot - Similar to getRoot, but instead of flushing all the
821/// PendingLoad items, flush all the PendingExports items. It is necessary
822/// to do this before emitting a terminator instruction.
823///
Dan Gohman2048b852009-11-23 18:04:58 +0000824SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000825 SDValue Root = DAG.getRoot();
826
827 if (PendingExports.empty())
828 return Root;
829
830 // Turn all of the CopyToReg chains into one factored node.
831 if (Root.getOpcode() != ISD::EntryToken) {
832 unsigned i = 0, e = PendingExports.size();
833 for (; i != e; ++i) {
834 assert(PendingExports[i].getNode()->getNumOperands() > 1);
835 if (PendingExports[i].getNode()->getOperand(0) == Root)
836 break; // Don't add the root if we already indirectly depend on it.
837 }
838
839 if (i == e)
840 PendingExports.push_back(Root);
841 }
842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000844 &PendingExports[0],
845 PendingExports.size());
846 PendingExports.clear();
847 DAG.setRoot(Root);
848 return Root;
849}
850
Bill Wendling4533cac2010-01-28 21:51:40 +0000851void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
852 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
853 DAG.AssignOrdering(Node, SDNodeOrder);
854
855 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
856 AssignOrderingToNode(Node->getOperand(I).getNode());
857}
858
Dan Gohman46510a72010-04-15 01:51:59 +0000859void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000860 // Set up outgoing PHI node register values before emitting the terminator.
861 if (isa<TerminatorInst>(&I))
862 HandlePHINodesInSuccessorBlocks(I.getParent());
863
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000864 CurDebugLoc = I.getDebugLoc();
865
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000866 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000867
Dan Gohman92884f72010-04-20 15:03:56 +0000868 if (!isa<TerminatorInst>(&I) && !HasTailCall)
869 CopyToExportRegsIfNeeded(&I);
870
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000871 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000872}
873
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000874void SelectionDAGBuilder::visitPHI(const PHINode &) {
875 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
876}
877
Dan Gohman46510a72010-04-15 01:51:59 +0000878void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000879 // Note: this doesn't use InstVisitor, because it has to work with
880 // ConstantExpr's in addition to instructions.
881 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000882 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000883 // Build the switch statement using the Instruction.def file.
884#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000885 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000886#include "llvm/Instruction.def"
887 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000888
889 // Assign the ordering to the freshly created DAG nodes.
890 if (NodeMap.count(&I)) {
891 ++SDNodeOrder;
892 AssignOrderingToNode(getValue(&I).getNode());
893 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000894}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000895
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000896// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
897// generate the debug data structures now that we've seen its definition.
898void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
899 SDValue Val) {
900 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000901 if (DDI.getDI()) {
902 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000903 DebugLoc dl = DDI.getdl();
904 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000905 MDNode *Variable = DI->getVariable();
906 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000907 SDDbgValue *SDV;
908 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000909 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000910 SDV = DAG.getDbgValue(Variable, Val.getNode(),
911 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
912 DAG.AddDbgValue(SDV, Val.getNode(), false);
913 }
Devang Patelafeaae72010-12-06 22:39:26 +0000914 } else
915 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000916 DanglingDebugInfoMap[V] = DanglingDebugInfo();
917 }
918}
919
Dan Gohman28a17352010-07-01 01:59:43 +0000920// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000921SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000922 // If we already have an SDValue for this value, use it. It's important
923 // to do this first, so that we don't create a CopyFromReg if we already
924 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000925 SDValue &N = NodeMap[V];
926 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000927
Dan Gohman28a17352010-07-01 01:59:43 +0000928 // If there's a virtual register allocated and initialized for this
929 // value, use it.
930 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
931 if (It != FuncInfo.ValueMap.end()) {
932 unsigned InReg = It->second;
933 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
934 SDValue Chain = DAG.getEntryNode();
Devang Patele130d782010-08-26 20:33:42 +0000935 return N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
Dan Gohman28a17352010-07-01 01:59:43 +0000936 }
937
938 // Otherwise create a new SDValue and remember it.
939 SDValue Val = getValueImpl(V);
940 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000941 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000942 return Val;
943}
944
945/// getNonRegisterValue - Return an SDValue for the given Value, but
946/// don't look in FuncInfo.ValueMap for a virtual register.
947SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
948 // If we already have an SDValue for this value, use it.
949 SDValue &N = NodeMap[V];
950 if (N.getNode()) return N;
951
952 // Otherwise create a new SDValue and remember it.
953 SDValue Val = getValueImpl(V);
954 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000955 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000956 return Val;
957}
958
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000959/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +0000960/// Create an SDValue for the given value.
961SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000962 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000963 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000964
Dan Gohman383b5f62010-04-17 15:32:28 +0000965 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000966 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000967
Dan Gohman383b5f62010-04-17 15:32:28 +0000968 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000969 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000970
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000971 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000972 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000973
Dan Gohman383b5f62010-04-17 15:32:28 +0000974 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000975 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000976
Nate Begeman9008ca62009-04-27 18:41:29 +0000977 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000978 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000979
Dan Gohman383b5f62010-04-17 15:32:28 +0000980 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000981 visit(CE->getOpcode(), *CE);
982 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000983 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000984 return N1;
985 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000986
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000987 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
988 SmallVector<SDValue, 4> Constants;
989 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
990 OI != OE; ++OI) {
991 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000992 // If the operand is an empty aggregate, there are no values.
993 if (!Val) continue;
994 // Add each leaf value from the operand to the Constants list
995 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000996 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
997 Constants.push_back(SDValue(Val, i));
998 }
Bill Wendling87710f02009-12-21 23:47:40 +0000999
Bill Wendling4533cac2010-01-28 21:51:40 +00001000 return DAG.getMergeValues(&Constants[0], Constants.size(),
1001 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001002 }
1003
Duncan Sands1df98592010-02-16 11:11:14 +00001004 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001005 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1006 "Unknown struct or array constant!");
1007
Owen Andersone50ed302009-08-10 22:56:29 +00001008 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001009 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1010 unsigned NumElts = ValueVTs.size();
1011 if (NumElts == 0)
1012 return SDValue(); // empty struct
1013 SmallVector<SDValue, 4> Constants(NumElts);
1014 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001015 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001016 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001017 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001018 else if (EltVT.isFloatingPoint())
1019 Constants[i] = DAG.getConstantFP(0, EltVT);
1020 else
1021 Constants[i] = DAG.getConstant(0, EltVT);
1022 }
Bill Wendling87710f02009-12-21 23:47:40 +00001023
Bill Wendling4533cac2010-01-28 21:51:40 +00001024 return DAG.getMergeValues(&Constants[0], NumElts,
1025 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001026 }
1027
Dan Gohman383b5f62010-04-17 15:32:28 +00001028 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001029 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001030
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001031 const VectorType *VecTy = cast<VectorType>(V->getType());
1032 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001033
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001034 // Now that we know the number and type of the elements, get that number of
1035 // elements into the Ops array based on what kind of constant it is.
1036 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001037 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001038 for (unsigned i = 0; i != NumElements; ++i)
1039 Ops.push_back(getValue(CP->getOperand(i)));
1040 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001041 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001042 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043
1044 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001045 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001046 Op = DAG.getConstantFP(0, EltVT);
1047 else
1048 Op = DAG.getConstant(0, EltVT);
1049 Ops.assign(NumElements, Op);
1050 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001051
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001052 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001053 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1054 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001055 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001056
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001057 // If this is a static alloca, generate it as the frameindex instead of
1058 // computation.
1059 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1060 DenseMap<const AllocaInst*, int>::iterator SI =
1061 FuncInfo.StaticAllocaMap.find(AI);
1062 if (SI != FuncInfo.StaticAllocaMap.end())
1063 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1064 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001065
Dan Gohman28a17352010-07-01 01:59:43 +00001066 // If this is an instruction which fast-isel has deferred, select it now.
1067 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001068 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1069 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1070 SDValue Chain = DAG.getEntryNode();
1071 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001072 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001073
Dan Gohman28a17352010-07-01 01:59:43 +00001074 llvm_unreachable("Can't get register for value!");
1075 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001076}
1077
Dan Gohman46510a72010-04-15 01:51:59 +00001078void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001079 SDValue Chain = getControlRoot();
1080 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001081 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001082
Dan Gohman7451d3e2010-05-29 17:03:36 +00001083 if (!FuncInfo.CanLowerReturn) {
1084 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001085 const Function *F = I.getParent()->getParent();
1086
1087 // Emit a store of the return value through the virtual register.
1088 // Leave Outs empty so that LowerReturn won't try to load return
1089 // registers the usual way.
1090 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001091 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001092 PtrValueVTs);
1093
1094 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1095 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001096
Owen Andersone50ed302009-08-10 22:56:29 +00001097 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001098 SmallVector<uint64_t, 4> Offsets;
1099 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001100 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001101
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001102 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001103 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001104 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1105 RetPtr.getValueType(), RetPtr,
1106 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001107 Chains[i] =
1108 DAG.getStore(Chain, getCurDebugLoc(),
1109 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001110 // FIXME: better loc info would be nice.
1111 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001112 }
1113
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001114 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1115 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001116 } else if (I.getNumOperands() != 0) {
1117 SmallVector<EVT, 4> ValueVTs;
1118 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1119 unsigned NumValues = ValueVTs.size();
1120 if (NumValues) {
1121 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001122 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1123 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001124
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001125 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001126
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001127 const Function *F = I.getParent()->getParent();
1128 if (F->paramHasAttr(0, Attribute::SExt))
1129 ExtendKind = ISD::SIGN_EXTEND;
1130 else if (F->paramHasAttr(0, Attribute::ZExt))
1131 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001132
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001133 // FIXME: C calling convention requires the return type to be promoted
1134 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001135 // conventions. The frontend should mark functions whose return values
1136 // require promoting with signext or zeroext attributes.
1137 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1138 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1139 if (VT.bitsLT(MinVT))
1140 VT = MinVT;
1141 }
1142
1143 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1144 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1145 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001146 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001147 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1148 &Parts[0], NumParts, PartVT, ExtendKind);
1149
1150 // 'inreg' on function refers to return value
1151 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1152 if (F->paramHasAttr(0, Attribute::InReg))
1153 Flags.setInReg();
1154
1155 // Propagate extension type if any
1156 if (F->paramHasAttr(0, Attribute::SExt))
1157 Flags.setSExt();
1158 else if (F->paramHasAttr(0, Attribute::ZExt))
1159 Flags.setZExt();
1160
Dan Gohmanc9403652010-07-07 15:54:55 +00001161 for (unsigned i = 0; i < NumParts; ++i) {
1162 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1163 /*isfixed=*/true));
1164 OutVals.push_back(Parts[i]);
1165 }
Evan Cheng3927f432009-03-25 20:20:11 +00001166 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001167 }
1168 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001169
1170 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001171 CallingConv::ID CallConv =
1172 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001173 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001174 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001175
1176 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001178 "LowerReturn didn't return a valid chain!");
1179
1180 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001181 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001182}
1183
Dan Gohmanad62f532009-04-23 23:13:24 +00001184/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1185/// created for it, emit nodes to copy the value into the virtual
1186/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001187void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001188 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1189 if (VMI != FuncInfo.ValueMap.end()) {
1190 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1191 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001192 }
1193}
1194
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001195/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1196/// the current basic block, add it to ValueMap now so that we'll get a
1197/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001198void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001199 // No need to export constants.
1200 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001201
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001202 // Already exported?
1203 if (FuncInfo.isExportedInst(V)) return;
1204
1205 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1206 CopyValueToVirtualRegister(V, Reg);
1207}
1208
Dan Gohman46510a72010-04-15 01:51:59 +00001209bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001210 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001211 // The operands of the setcc have to be in this block. We don't know
1212 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001213 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001214 // Can export from current BB.
1215 if (VI->getParent() == FromBB)
1216 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001217
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001218 // Is already exported, noop.
1219 return FuncInfo.isExportedInst(V);
1220 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001221
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001222 // If this is an argument, we can export it if the BB is the entry block or
1223 // if it is already exported.
1224 if (isa<Argument>(V)) {
1225 if (FromBB == &FromBB->getParent()->getEntryBlock())
1226 return true;
1227
1228 // Otherwise, can only export this if it is already exported.
1229 return FuncInfo.isExportedInst(V);
1230 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001231
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001232 // Otherwise, constants can always be exported.
1233 return true;
1234}
1235
1236static bool InBlock(const Value *V, const BasicBlock *BB) {
1237 if (const Instruction *I = dyn_cast<Instruction>(V))
1238 return I->getParent() == BB;
1239 return true;
1240}
1241
Dan Gohmanc2277342008-10-17 21:16:08 +00001242/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1243/// This function emits a branch and is used at the leaves of an OR or an
1244/// AND operator tree.
1245///
1246void
Dan Gohman46510a72010-04-15 01:51:59 +00001247SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001248 MachineBasicBlock *TBB,
1249 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001250 MachineBasicBlock *CurBB,
1251 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001252 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001253
Dan Gohmanc2277342008-10-17 21:16:08 +00001254 // If the leaf of the tree is a comparison, merge the condition into
1255 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001256 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001257 // The operands of the cmp have to be in this block. We don't know
1258 // how to export them from some other block. If this is the first block
1259 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001260 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001261 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1262 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001263 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001264 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001265 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001266 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001267 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001268 } else {
1269 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001270 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001271 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001272
1273 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001274 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1275 SwitchCases.push_back(CB);
1276 return;
1277 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001278 }
1279
1280 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001281 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001282 NULL, TBB, FBB, CurBB);
1283 SwitchCases.push_back(CB);
1284}
1285
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001286/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001287void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001288 MachineBasicBlock *TBB,
1289 MachineBasicBlock *FBB,
1290 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001291 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001292 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001293 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001294 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001295 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001296 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1297 BOp->getParent() != CurBB->getBasicBlock() ||
1298 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1299 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001300 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001301 return;
1302 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001303
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001304 // Create TmpBB after CurBB.
1305 MachineFunction::iterator BBI = CurBB;
1306 MachineFunction &MF = DAG.getMachineFunction();
1307 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1308 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001309
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001310 if (Opc == Instruction::Or) {
1311 // Codegen X | Y as:
1312 // jmp_if_X TBB
1313 // jmp TmpBB
1314 // TmpBB:
1315 // jmp_if_Y TBB
1316 // jmp FBB
1317 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001319 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001320 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001322 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001323 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001324 } else {
1325 assert(Opc == Instruction::And && "Unknown merge op!");
1326 // Codegen X & Y as:
1327 // jmp_if_X TmpBB
1328 // jmp FBB
1329 // TmpBB:
1330 // jmp_if_Y TBB
1331 // jmp FBB
1332 //
1333 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001334
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001335 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001336 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001337
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001338 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001339 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001340 }
1341}
1342
1343/// If the set of cases should be emitted as a series of branches, return true.
1344/// If we should emit this as a bunch of and/or'd together conditions, return
1345/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001346bool
Dan Gohman2048b852009-11-23 18:04:58 +00001347SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001348 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001349
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001350 // If this is two comparisons of the same values or'd or and'd together, they
1351 // will get folded into a single comparison, so don't emit two blocks.
1352 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1353 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1354 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1355 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1356 return false;
1357 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001358
Chris Lattner133ce872010-01-02 00:00:03 +00001359 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1360 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1361 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1362 Cases[0].CC == Cases[1].CC &&
1363 isa<Constant>(Cases[0].CmpRHS) &&
1364 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1365 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1366 return false;
1367 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1368 return false;
1369 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001370
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001371 return true;
1372}
1373
Dan Gohman46510a72010-04-15 01:51:59 +00001374void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001375 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001376
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001377 // Update machine-CFG edges.
1378 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1379
1380 // Figure out which block is immediately after the current one.
1381 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001382 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001383 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001384 NextBlock = BBI;
1385
1386 if (I.isUnconditional()) {
1387 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001388 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001389
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001390 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001391 if (Succ0MBB != NextBlock)
1392 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001393 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001394 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001395
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001396 return;
1397 }
1398
1399 // If this condition is one of the special cases we handle, do special stuff
1400 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001401 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001402 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1403
1404 // If this is a series of conditions that are or'd or and'd together, emit
1405 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001406 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001407 // For example, instead of something like:
1408 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001409 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001410 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001411 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001412 // or C, F
1413 // jnz foo
1414 // Emit:
1415 // cmp A, B
1416 // je foo
1417 // cmp D, E
1418 // jle foo
1419 //
Dan Gohman46510a72010-04-15 01:51:59 +00001420 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Chris Lattnerde189be2010-11-30 18:12:52 +00001421 if (!TLI.isJumpExpensive() &&
1422 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001423 (BOp->getOpcode() == Instruction::And ||
1424 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001425 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1426 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001427 // If the compares in later blocks need to use values not currently
1428 // exported from this block, export them now. This block should always
1429 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001430 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001431
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001432 // Allow some cases to be rejected.
1433 if (ShouldEmitAsBranches(SwitchCases)) {
1434 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1435 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1436 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1437 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001438
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001439 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001440 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001441 SwitchCases.erase(SwitchCases.begin());
1442 return;
1443 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001444
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001445 // Okay, we decided not to do this, remove any inserted MBB's and clear
1446 // SwitchCases.
1447 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001448 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001449
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001450 SwitchCases.clear();
1451 }
1452 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001453
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001454 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001455 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001456 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001457
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001458 // Use visitSwitchCase to actually insert the fast branch sequence for this
1459 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001460 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001461}
1462
1463/// visitSwitchCase - Emits the necessary code to represent a single node in
1464/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001465void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1466 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001467 SDValue Cond;
1468 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001469 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001470
1471 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001472 if (CB.CmpMHS == NULL) {
1473 // Fold "(X == true)" to X and "(X == false)" to !X to
1474 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001475 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001476 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001477 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001478 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001479 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001480 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001481 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001482 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001483 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001484 } else {
1485 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1486
Anton Korobeynikov23218582008-12-23 22:25:27 +00001487 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1488 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001489
1490 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001491 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001492
1493 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001494 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001495 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001496 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001497 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001498 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001499 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001500 DAG.getConstant(High-Low, VT), ISD::SETULE);
1501 }
1502 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001503
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001504 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001505 SwitchBB->addSuccessor(CB.TrueBB);
1506 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001508 // Set NextBlock to be the MBB immediately after the current one, if any.
1509 // This is used to avoid emitting unnecessary branches to the next block.
1510 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001511 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001512 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001513 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001514
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001515 // If the lhs block is the next block, invert the condition so that we can
1516 // fall through to the lhs instead of the rhs block.
1517 if (CB.TrueBB == NextBlock) {
1518 std::swap(CB.TrueBB, CB.FalseBB);
1519 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001520 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001521 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001522
Dale Johannesenf5d97892009-02-04 01:48:28 +00001523 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001524 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001525 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001526
Evan Cheng266a99d2010-09-23 06:51:55 +00001527 // Insert the false branch. Do this even if it's a fall through branch,
1528 // this makes it easier to do DAG optimizations which require inverting
1529 // the branch condition.
1530 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1531 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001532
1533 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001534}
1535
1536/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001537void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001538 // Emit the code for the jump table
1539 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001540 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001541 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1542 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001543 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001544 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1545 MVT::Other, Index.getValue(1),
1546 Table, Index);
1547 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001548}
1549
1550/// visitJumpTableHeader - This function emits necessary code to produce index
1551/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001552void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001553 JumpTableHeader &JTH,
1554 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001555 // Subtract the lowest switch case value from the value being switched on and
1556 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001557 // difference between smallest and largest cases.
1558 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001559 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001560 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001561 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001562
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001563 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001564 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001565 // can be used as an index into the jump table in a subsequent basic block.
1566 // This value may be smaller or larger than the target's pointer type, and
1567 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001568 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001569
Dan Gohman89496d02010-07-02 00:10:16 +00001570 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001571 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1572 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001573 JT.Reg = JumpTableReg;
1574
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001575 // Emit the range check for the jump table, and branch to the default block
1576 // for the switch statement if the value being switched on exceeds the largest
1577 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001578 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001579 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001580 DAG.getConstant(JTH.Last-JTH.First,VT),
1581 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001582
1583 // Set NextBlock to be the MBB immediately after the current one, if any.
1584 // This is used to avoid emitting unnecessary branches to the next block.
1585 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001586 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001587
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001588 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001589 NextBlock = BBI;
1590
Dale Johannesen66978ee2009-01-31 02:22:37 +00001591 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001593 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001594
Bill Wendling4533cac2010-01-28 21:51:40 +00001595 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001596 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1597 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001598
Bill Wendling87710f02009-12-21 23:47:40 +00001599 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001600}
1601
1602/// visitBitTestHeader - This function emits necessary code to produce value
1603/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001604void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1605 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001606 // Subtract the minimum value
1607 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001608 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001609 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001610 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001611
1612 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001613 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001614 TLI.getSetCCResultType(Sub.getValueType()),
1615 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001616 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001617
Evan Chengd08e5b42011-01-06 01:02:44 +00001618 // Determine the type of the test operands.
1619 bool UsePtrType = false;
1620 if (!TLI.isTypeLegal(VT))
1621 UsePtrType = true;
1622 else {
1623 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
1624 if ((uint64_t)((int64_t)B.Cases[i].Mask >> VT.getSizeInBits()) + 1 >= 2) {
1625 // Switch table case range are encoded into series of masks.
1626 // Just use pointer type, it's guaranteed to fit.
1627 UsePtrType = true;
1628 break;
1629 }
1630 }
1631 if (UsePtrType) {
1632 VT = TLI.getPointerTy();
1633 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1634 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001635
Evan Chengd08e5b42011-01-06 01:02:44 +00001636 B.RegVT = VT;
1637 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001638 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001639 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001640
1641 // Set NextBlock to be the MBB immediately after the current one, if any.
1642 // This is used to avoid emitting unnecessary branches to the next block.
1643 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001644 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001645 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001646 NextBlock = BBI;
1647
1648 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1649
Dan Gohman99be8ae2010-04-19 22:41:47 +00001650 SwitchBB->addSuccessor(B.Default);
1651 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001652
Dale Johannesen66978ee2009-01-31 02:22:37 +00001653 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001654 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001655 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001656
Evan Cheng8c1f4322010-09-23 18:32:19 +00001657 if (MBB != NextBlock)
1658 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1659 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001660
Bill Wendling87710f02009-12-21 23:47:40 +00001661 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001662}
1663
1664/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001665void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1666 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001667 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001668 BitTestCase &B,
1669 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001670 EVT VT = BB.RegVT;
1671 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1672 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001673 SDValue Cmp;
1674 if (CountPopulation_64(B.Mask) == 1) {
1675 // Testing for a single bit; just compare the shift count with what it
1676 // would need to be to shift a 1 bit in that position.
1677 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001678 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001679 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001680 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001681 ISD::SETEQ);
1682 } else {
1683 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001684 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1685 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001686
Dan Gohman8e0163a2010-06-24 02:06:24 +00001687 // Emit bit tests and jumps
1688 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001689 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001690 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001691 TLI.getSetCCResultType(VT),
1692 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001693 ISD::SETNE);
1694 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001695
Dan Gohman99be8ae2010-04-19 22:41:47 +00001696 SwitchBB->addSuccessor(B.TargetBB);
1697 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001698
Dale Johannesen66978ee2009-01-31 02:22:37 +00001699 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001700 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001701 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001702
1703 // Set NextBlock to be the MBB immediately after the current one, if any.
1704 // This is used to avoid emitting unnecessary branches to the next block.
1705 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001706 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001707 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001708 NextBlock = BBI;
1709
Evan Cheng8c1f4322010-09-23 18:32:19 +00001710 if (NextMBB != NextBlock)
1711 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1712 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001713
Bill Wendling87710f02009-12-21 23:47:40 +00001714 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001715}
1716
Dan Gohman46510a72010-04-15 01:51:59 +00001717void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001718 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001719
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001720 // Retrieve successors.
1721 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1722 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1723
Gabor Greifb67e6b32009-01-15 11:10:44 +00001724 const Value *Callee(I.getCalledValue());
1725 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001726 visitInlineAsm(&I);
1727 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001728 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001729
1730 // If the value of the invoke is used outside of its defining block, make it
1731 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001732 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001733
1734 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001735 InvokeMBB->addSuccessor(Return);
1736 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001737
1738 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001739 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1740 MVT::Other, getControlRoot(),
1741 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001742}
1743
Dan Gohman46510a72010-04-15 01:51:59 +00001744void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001745}
1746
1747/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1748/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001749bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1750 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001751 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001752 MachineBasicBlock *Default,
1753 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001754 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001755
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001756 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001757 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001758 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001759 return false;
1760
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001761 // Get the MachineFunction which holds the current MBB. This is used when
1762 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001763 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001764
1765 // Figure out which block is immediately after the current one.
1766 MachineBasicBlock *NextBlock = 0;
1767 MachineFunction::iterator BBI = CR.CaseBB;
1768
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001769 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001770 NextBlock = BBI;
1771
Benjamin Kramerce750f02010-11-22 09:45:38 +00001772 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001773 // is the same as the other, but has one bit unset that the other has set,
1774 // use bit manipulation to do two compares at once. For example:
1775 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001776 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1777 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1778 if (Size == 2 && CR.CaseBB == SwitchBB) {
1779 Case &Small = *CR.Range.first;
1780 Case &Big = *(CR.Range.second-1);
1781
1782 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1783 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1784 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1785
1786 // Check that there is only one bit different.
1787 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1788 (SmallValue | BigValue) == BigValue) {
1789 // Isolate the common bit.
1790 APInt CommonBit = BigValue & ~SmallValue;
1791 assert((SmallValue | CommonBit) == BigValue &&
1792 CommonBit.countPopulation() == 1 && "Not a common bit?");
1793
1794 SDValue CondLHS = getValue(SV);
1795 EVT VT = CondLHS.getValueType();
1796 DebugLoc DL = getCurDebugLoc();
1797
1798 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1799 DAG.getConstant(CommonBit, VT));
1800 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1801 Or, DAG.getConstant(BigValue, VT),
1802 ISD::SETEQ);
1803
1804 // Update successor info.
1805 SwitchBB->addSuccessor(Small.BB);
1806 SwitchBB->addSuccessor(Default);
1807
1808 // Insert the true branch.
1809 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1810 getControlRoot(), Cond,
1811 DAG.getBasicBlock(Small.BB));
1812
1813 // Insert the false branch.
1814 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1815 DAG.getBasicBlock(Default));
1816
1817 DAG.setRoot(BrCond);
1818 return true;
1819 }
1820 }
1821 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001822
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001823 // Rearrange the case blocks so that the last one falls through if possible.
1824 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1825 // The last case block won't fall through into 'NextBlock' if we emit the
1826 // branches in this order. See if rearranging a case value would help.
1827 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1828 if (I->BB == NextBlock) {
1829 std::swap(*I, BackCase);
1830 break;
1831 }
1832 }
1833 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001834
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001835 // Create a CaseBlock record representing a conditional branch to
1836 // the Case's target mbb if the value being switched on SV is equal
1837 // to C.
1838 MachineBasicBlock *CurBlock = CR.CaseBB;
1839 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1840 MachineBasicBlock *FallThrough;
1841 if (I != E-1) {
1842 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1843 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001844
1845 // Put SV in a virtual register to make it available from the new blocks.
1846 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001847 } else {
1848 // If the last case doesn't match, go to the default block.
1849 FallThrough = Default;
1850 }
1851
Dan Gohman46510a72010-04-15 01:51:59 +00001852 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001853 ISD::CondCode CC;
1854 if (I->High == I->Low) {
1855 // This is just small small case range :) containing exactly 1 case
1856 CC = ISD::SETEQ;
1857 LHS = SV; RHS = I->High; MHS = NULL;
1858 } else {
1859 CC = ISD::SETLE;
1860 LHS = I->Low; MHS = SV; RHS = I->High;
1861 }
1862 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001863
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001864 // If emitting the first comparison, just call visitSwitchCase to emit the
1865 // code into the current block. Otherwise, push the CaseBlock onto the
1866 // vector to be later processed by SDISel, and insert the node's MBB
1867 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001868 if (CurBlock == SwitchBB)
1869 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001870 else
1871 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001872
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001873 CurBlock = FallThrough;
1874 }
1875
1876 return true;
1877}
1878
1879static inline bool areJTsAllowed(const TargetLowering &TLI) {
1880 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001881 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1882 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001883}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001884
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001885static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001886 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00001887 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001888 return (LastExt - FirstExt + 1ULL);
1889}
1890
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001891/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001892bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1893 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001894 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001895 MachineBasicBlock* Default,
1896 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001897 Case& FrontCase = *CR.Range.first;
1898 Case& BackCase = *(CR.Range.second-1);
1899
Chris Lattnere880efe2009-11-07 07:50:34 +00001900 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1901 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001902
Chris Lattnere880efe2009-11-07 07:50:34 +00001903 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001904 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1905 I!=E; ++I)
1906 TSize += I->size();
1907
Dan Gohmane0567812010-04-08 23:03:40 +00001908 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001909 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001910
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001911 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001912 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001913 if (Density < 0.4)
1914 return false;
1915
David Greene4b69d992010-01-05 01:24:57 +00001916 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001917 << "First entry: " << First << ". Last entry: " << Last << '\n'
1918 << "Range: " << Range
1919 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001920
1921 // Get the MachineFunction which holds the current MBB. This is used when
1922 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001923 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001924
1925 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001926 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001927 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001928
1929 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1930
1931 // Create a new basic block to hold the code for loading the address
1932 // of the jump table, and jumping to it. Update successor information;
1933 // we will either branch to the default case for the switch, or the jump
1934 // table.
1935 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1936 CurMF->insert(BBI, JumpTableBB);
1937 CR.CaseBB->addSuccessor(Default);
1938 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001939
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001940 // Build a vector of destination BBs, corresponding to each target
1941 // of the jump table. If the value of the jump table slot corresponds to
1942 // a case statement, push the case's BB onto the vector, otherwise, push
1943 // the default BB.
1944 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001945 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001946 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001947 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1948 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001949
1950 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001951 DestBBs.push_back(I->BB);
1952 if (TEI==High)
1953 ++I;
1954 } else {
1955 DestBBs.push_back(Default);
1956 }
1957 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001958
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001959 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001960 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1961 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001962 E = DestBBs.end(); I != E; ++I) {
1963 if (!SuccsHandled[(*I)->getNumber()]) {
1964 SuccsHandled[(*I)->getNumber()] = true;
1965 JumpTableBB->addSuccessor(*I);
1966 }
1967 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001968
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001969 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001970 unsigned JTEncoding = TLI.getJumpTableEncoding();
1971 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001972 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001973
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001974 // Set the jump table information so that we can codegen it as a second
1975 // MachineBasicBlock
1976 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001977 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1978 if (CR.CaseBB == SwitchBB)
1979 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001980
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001981 JTCases.push_back(JumpTableBlock(JTH, JT));
1982
1983 return true;
1984}
1985
1986/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1987/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001988bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1989 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001990 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001991 MachineBasicBlock *Default,
1992 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001993 // Get the MachineFunction which holds the current MBB. This is used when
1994 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001995 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001996
1997 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001998 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001999 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002000
2001 Case& FrontCase = *CR.Range.first;
2002 Case& BackCase = *(CR.Range.second-1);
2003 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2004
2005 // Size is the number of Cases represented by this range.
2006 unsigned Size = CR.Range.second - CR.Range.first;
2007
Chris Lattnere880efe2009-11-07 07:50:34 +00002008 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2009 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002010 double FMetric = 0;
2011 CaseItr Pivot = CR.Range.first + Size/2;
2012
2013 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2014 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002015 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002016 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2017 I!=E; ++I)
2018 TSize += I->size();
2019
Chris Lattnere880efe2009-11-07 07:50:34 +00002020 APInt LSize = FrontCase.size();
2021 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002022 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002023 << "First: " << First << ", Last: " << Last <<'\n'
2024 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002025 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2026 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002027 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2028 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002029 APInt Range = ComputeRange(LEnd, RBegin);
2030 assert((Range - 2ULL).isNonNegative() &&
2031 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002032 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002033 (LEnd - First + 1ULL).roundToDouble();
2034 double RDensity = (double)RSize.roundToDouble() /
2035 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002036 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002037 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002038 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002039 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2040 << "LDensity: " << LDensity
2041 << ", RDensity: " << RDensity << '\n'
2042 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002043 if (FMetric < Metric) {
2044 Pivot = J;
2045 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002046 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002047 }
2048
2049 LSize += J->size();
2050 RSize -= J->size();
2051 }
2052 if (areJTsAllowed(TLI)) {
2053 // If our case is dense we *really* should handle it earlier!
2054 assert((FMetric > 0) && "Should handle dense range earlier!");
2055 } else {
2056 Pivot = CR.Range.first + Size/2;
2057 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002058
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002059 CaseRange LHSR(CR.Range.first, Pivot);
2060 CaseRange RHSR(Pivot, CR.Range.second);
2061 Constant *C = Pivot->Low;
2062 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002063
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002064 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002065 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002066 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002067 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002068 // Pivot's Value, then we can branch directly to the LHS's Target,
2069 // rather than creating a leaf node for it.
2070 if ((LHSR.second - LHSR.first) == 1 &&
2071 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002072 cast<ConstantInt>(C)->getValue() ==
2073 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002074 TrueBB = LHSR.first->BB;
2075 } else {
2076 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2077 CurMF->insert(BBI, TrueBB);
2078 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002079
2080 // Put SV in a virtual register to make it available from the new blocks.
2081 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002082 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002083
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002084 // Similar to the optimization above, if the Value being switched on is
2085 // known to be less than the Constant CR.LT, and the current Case Value
2086 // is CR.LT - 1, then we can branch directly to the target block for
2087 // the current Case Value, rather than emitting a RHS leaf node for it.
2088 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002089 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2090 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002091 FalseBB = RHSR.first->BB;
2092 } else {
2093 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2094 CurMF->insert(BBI, FalseBB);
2095 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002096
2097 // Put SV in a virtual register to make it available from the new blocks.
2098 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002099 }
2100
2101 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002102 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002103 // Otherwise, branch to LHS.
2104 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2105
Dan Gohman99be8ae2010-04-19 22:41:47 +00002106 if (CR.CaseBB == SwitchBB)
2107 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002108 else
2109 SwitchCases.push_back(CB);
2110
2111 return true;
2112}
2113
2114/// handleBitTestsSwitchCase - if current case range has few destination and
2115/// range span less, than machine word bitwidth, encode case range into series
2116/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002117bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2118 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002119 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002120 MachineBasicBlock* Default,
2121 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002122 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002123 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002124
2125 Case& FrontCase = *CR.Range.first;
2126 Case& BackCase = *(CR.Range.second-1);
2127
2128 // Get the MachineFunction which holds the current MBB. This is used when
2129 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002130 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002131
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002132 // If target does not have legal shift left, do not emit bit tests at all.
2133 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2134 return false;
2135
Anton Korobeynikov23218582008-12-23 22:25:27 +00002136 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002137 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2138 I!=E; ++I) {
2139 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002140 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002141 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002142
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002143 // Count unique destinations
2144 SmallSet<MachineBasicBlock*, 4> Dests;
2145 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2146 Dests.insert(I->BB);
2147 if (Dests.size() > 3)
2148 // Don't bother the code below, if there are too much unique destinations
2149 return false;
2150 }
David Greene4b69d992010-01-05 01:24:57 +00002151 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002152 << Dests.size() << '\n'
2153 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002154
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002155 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002156 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2157 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002158 APInt cmpRange = maxValue - minValue;
2159
David Greene4b69d992010-01-05 01:24:57 +00002160 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002161 << "Low bound: " << minValue << '\n'
2162 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002163
Dan Gohmane0567812010-04-08 23:03:40 +00002164 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002165 (!(Dests.size() == 1 && numCmps >= 3) &&
2166 !(Dests.size() == 2 && numCmps >= 5) &&
2167 !(Dests.size() >= 3 && numCmps >= 6)))
2168 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002169
David Greene4b69d992010-01-05 01:24:57 +00002170 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002171 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2172
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002173 // Optimize the case where all the case values fit in a
2174 // word without having to subtract minValue. In this case,
2175 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002176 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002177 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002178 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002179 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002180 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002181
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002182 CaseBitsVector CasesBits;
2183 unsigned i, count = 0;
2184
2185 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2186 MachineBasicBlock* Dest = I->BB;
2187 for (i = 0; i < count; ++i)
2188 if (Dest == CasesBits[i].BB)
2189 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002190
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002191 if (i == count) {
2192 assert((count < 3) && "Too much destinations to test!");
2193 CasesBits.push_back(CaseBits(0, Dest, 0));
2194 count++;
2195 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002196
2197 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2198 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2199
2200 uint64_t lo = (lowValue - lowBound).getZExtValue();
2201 uint64_t hi = (highValue - lowBound).getZExtValue();
2202
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002203 for (uint64_t j = lo; j <= hi; j++) {
2204 CasesBits[i].Mask |= 1ULL << j;
2205 CasesBits[i].Bits++;
2206 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002207
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002208 }
2209 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002210
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002211 BitTestInfo BTC;
2212
2213 // Figure out which block is immediately after the current one.
2214 MachineFunction::iterator BBI = CR.CaseBB;
2215 ++BBI;
2216
2217 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2218
David Greene4b69d992010-01-05 01:24:57 +00002219 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002220 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002221 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002222 << ", Bits: " << CasesBits[i].Bits
2223 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002224
2225 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2226 CurMF->insert(BBI, CaseBB);
2227 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2228 CaseBB,
2229 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002230
2231 // Put SV in a virtual register to make it available from the new blocks.
2232 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002233 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002234
2235 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002236 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002237 CR.CaseBB, Default, BTC);
2238
Dan Gohman99be8ae2010-04-19 22:41:47 +00002239 if (CR.CaseBB == SwitchBB)
2240 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002241
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002242 BitTestCases.push_back(BTB);
2243
2244 return true;
2245}
2246
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002247/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002248size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2249 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002250 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002251
2252 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002253 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002254 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2255 Cases.push_back(Case(SI.getSuccessorValue(i),
2256 SI.getSuccessorValue(i),
2257 SMBB));
2258 }
2259 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2260
2261 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002262 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002263 // Must recompute end() each iteration because it may be
2264 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002265 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2266 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2267 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002268 MachineBasicBlock* nextBB = J->BB;
2269 MachineBasicBlock* currentBB = I->BB;
2270
2271 // If the two neighboring cases go to the same destination, merge them
2272 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002273 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002274 I->High = J->High;
2275 J = Cases.erase(J);
2276 } else {
2277 I = J++;
2278 }
2279 }
2280
2281 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2282 if (I->Low != I->High)
2283 // A range counts double, since it requires two compares.
2284 ++numCmps;
2285 }
2286
2287 return numCmps;
2288}
2289
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002290void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2291 MachineBasicBlock *Last) {
2292 // Update JTCases.
2293 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2294 if (JTCases[i].first.HeaderBB == First)
2295 JTCases[i].first.HeaderBB = Last;
2296
2297 // Update BitTestCases.
2298 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2299 if (BitTestCases[i].Parent == First)
2300 BitTestCases[i].Parent = Last;
2301}
2302
Dan Gohman46510a72010-04-15 01:51:59 +00002303void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002304 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002306 // Figure out which block is immediately after the current one.
2307 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002308 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2309
2310 // If there is only the default destination, branch to it if it is not the
2311 // next basic block. Otherwise, just fall through.
2312 if (SI.getNumOperands() == 2) {
2313 // Update machine-CFG edges.
2314
2315 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002316 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002317 if (Default != NextBlock)
2318 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2319 MVT::Other, getControlRoot(),
2320 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002322 return;
2323 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002324
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002325 // If there are any non-default case statements, create a vector of Cases
2326 // representing each one, and sort the vector so that we can efficiently
2327 // create a binary search tree from them.
2328 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002329 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002330 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002331 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002332 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002333
2334 // Get the Value to be switched on and default basic blocks, which will be
2335 // inserted into CaseBlock records, representing basic blocks in the binary
2336 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002337 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002338
2339 // Push the initial CaseRec onto the worklist
2340 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002341 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2342 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002343
2344 while (!WorkList.empty()) {
2345 // Grab a record representing a case range to process off the worklist
2346 CaseRec CR = WorkList.back();
2347 WorkList.pop_back();
2348
Dan Gohman99be8ae2010-04-19 22:41:47 +00002349 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002350 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002351
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002352 // If the range has few cases (two or less) emit a series of specific
2353 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002354 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002355 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002356
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002357 // If the switch has more than 5 blocks, and at least 40% dense, and the
2358 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002359 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002360 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002361 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002362
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002363 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2364 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002365 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002366 }
2367}
2368
Dan Gohman46510a72010-04-15 01:51:59 +00002369void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002370 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002371
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002372 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002373 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002374 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002375 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002376 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002377 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002378 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2379 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002380 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002381
Bill Wendling4533cac2010-01-28 21:51:40 +00002382 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2383 MVT::Other, getControlRoot(),
2384 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002385}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002386
Dan Gohman46510a72010-04-15 01:51:59 +00002387void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002388 // -0.0 - X --> fneg
2389 const Type *Ty = I.getType();
Duncan Sands1df98592010-02-16 11:11:14 +00002390 if (Ty->isVectorTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002391 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2392 const VectorType *DestTy = cast<VectorType>(I.getType());
2393 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002394 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002395 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002396 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002397 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002398 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002399 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2400 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002401 return;
2402 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002403 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002404 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002405
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002406 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002407 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002408 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002409 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2410 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002411 return;
2412 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002413
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002414 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002415}
2416
Dan Gohman46510a72010-04-15 01:51:59 +00002417void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002418 SDValue Op1 = getValue(I.getOperand(0));
2419 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002420 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2421 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002422}
2423
Dan Gohman46510a72010-04-15 01:51:59 +00002424void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002425 SDValue Op1 = getValue(I.getOperand(0));
2426 SDValue Op2 = getValue(I.getOperand(1));
Duncan Sands1df98592010-02-16 11:11:14 +00002427 if (!I.getType()->isVectorTy() &&
Dan Gohman57fc82d2009-04-09 03:51:29 +00002428 Op2.getValueType() != TLI.getShiftAmountTy()) {
2429 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002430 EVT PTy = TLI.getPointerTy();
2431 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002432 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002433 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2434 TLI.getShiftAmountTy(), Op2);
2435 // If the operand is larger than the shift count type but the shift
2436 // count type has enough bits to represent any shift value, truncate
2437 // it now. This is a common case and it exposes the truncate to
2438 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002439 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002440 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2441 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2442 TLI.getShiftAmountTy(), Op2);
2443 // Otherwise we'll need to temporarily settle for some other
2444 // convenient type; type legalization will make adjustments as
2445 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002446 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002447 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002448 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002449 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002450 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002451 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002452 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002453
Bill Wendling4533cac2010-01-28 21:51:40 +00002454 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2455 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002456}
2457
Dan Gohman46510a72010-04-15 01:51:59 +00002458void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002459 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002460 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002461 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002462 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002463 predicate = ICmpInst::Predicate(IC->getPredicate());
2464 SDValue Op1 = getValue(I.getOperand(0));
2465 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002466 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002467
Owen Andersone50ed302009-08-10 22:56:29 +00002468 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002469 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002470}
2471
Dan Gohman46510a72010-04-15 01:51:59 +00002472void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002473 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002474 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002475 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002476 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002477 predicate = FCmpInst::Predicate(FC->getPredicate());
2478 SDValue Op1 = getValue(I.getOperand(0));
2479 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002480 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002481 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002482 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002483}
2484
Dan Gohman46510a72010-04-15 01:51:59 +00002485void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002486 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002487 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2488 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002489 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002490
Bill Wendling49fcff82009-12-21 22:30:11 +00002491 SmallVector<SDValue, 4> Values(NumValues);
2492 SDValue Cond = getValue(I.getOperand(0));
2493 SDValue TrueVal = getValue(I.getOperand(1));
2494 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002495
Bill Wendling4533cac2010-01-28 21:51:40 +00002496 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002497 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002498 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2499 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002500 SDValue(TrueVal.getNode(),
2501 TrueVal.getResNo() + i),
2502 SDValue(FalseVal.getNode(),
2503 FalseVal.getResNo() + i));
2504
Bill Wendling4533cac2010-01-28 21:51:40 +00002505 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2506 DAG.getVTList(&ValueVTs[0], NumValues),
2507 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002508}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002509
Dan Gohman46510a72010-04-15 01:51:59 +00002510void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002511 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2512 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002513 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002514 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002515}
2516
Dan Gohman46510a72010-04-15 01:51:59 +00002517void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002518 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2519 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2520 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002521 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002522 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002523}
2524
Dan Gohman46510a72010-04-15 01:51:59 +00002525void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002526 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2527 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2528 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002529 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002530 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002531}
2532
Dan Gohman46510a72010-04-15 01:51:59 +00002533void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002534 // FPTrunc is never a no-op cast, no need to check
2535 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002536 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002537 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2538 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002539}
2540
Dan Gohman46510a72010-04-15 01:51:59 +00002541void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002542 // FPTrunc is never a no-op cast, no need to check
2543 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002544 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002545 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002546}
2547
Dan Gohman46510a72010-04-15 01:51:59 +00002548void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002549 // FPToUI is never a no-op cast, no need to check
2550 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002551 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002552 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002553}
2554
Dan Gohman46510a72010-04-15 01:51:59 +00002555void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002556 // FPToSI is never a no-op cast, no need to check
2557 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002558 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002559 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002560}
2561
Dan Gohman46510a72010-04-15 01:51:59 +00002562void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002563 // UIToFP is never a no-op cast, no need to check
2564 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002565 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002566 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002567}
2568
Dan Gohman46510a72010-04-15 01:51:59 +00002569void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002570 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002571 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002572 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002573 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002574}
2575
Dan Gohman46510a72010-04-15 01:51:59 +00002576void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002577 // What to do depends on the size of the integer and the size of the pointer.
2578 // We can either truncate, zero extend, or no-op, accordingly.
2579 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002580 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002581 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002582}
2583
Dan Gohman46510a72010-04-15 01:51:59 +00002584void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002585 // What to do depends on the size of the integer and the size of the pointer.
2586 // We can either truncate, zero extend, or no-op, accordingly.
2587 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002588 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002589 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002590}
2591
Dan Gohman46510a72010-04-15 01:51:59 +00002592void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002593 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002594 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002595
Bill Wendling49fcff82009-12-21 22:30:11 +00002596 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002597 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002598 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002599 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002600 DestVT, N)); // convert types.
2601 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002602 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002603}
2604
Dan Gohman46510a72010-04-15 01:51:59 +00002605void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002606 SDValue InVec = getValue(I.getOperand(0));
2607 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002608 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002609 TLI.getPointerTy(),
2610 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002611 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2612 TLI.getValueType(I.getType()),
2613 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002614}
2615
Dan Gohman46510a72010-04-15 01:51:59 +00002616void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002617 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002618 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002619 TLI.getPointerTy(),
2620 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002621 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2622 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002623}
2624
Mon P Wangaeb06d22008-11-10 04:46:22 +00002625// Utility for visitShuffleVector - Returns true if the mask is mask starting
2626// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002627static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2628 unsigned MaskNumElts = Mask.size();
2629 for (unsigned i = 0; i != MaskNumElts; ++i)
2630 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002631 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002632 return true;
2633}
2634
Dan Gohman46510a72010-04-15 01:51:59 +00002635void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002636 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002637 SDValue Src1 = getValue(I.getOperand(0));
2638 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002639
Nate Begeman9008ca62009-04-27 18:41:29 +00002640 // Convert the ConstantVector mask operand into an array of ints, with -1
2641 // representing undef values.
2642 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002643 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002644 unsigned MaskNumElts = MaskElts.size();
2645 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002646 if (isa<UndefValue>(MaskElts[i]))
2647 Mask.push_back(-1);
2648 else
2649 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2650 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002651
Owen Andersone50ed302009-08-10 22:56:29 +00002652 EVT VT = TLI.getValueType(I.getType());
2653 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002654 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002655
Mon P Wangc7849c22008-11-16 05:06:27 +00002656 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002657 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2658 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002659 return;
2660 }
2661
2662 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002663 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2664 // Mask is longer than the source vectors and is a multiple of the source
2665 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002666 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002667 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2668 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002669 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2670 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002671 return;
2672 }
2673
Mon P Wangc7849c22008-11-16 05:06:27 +00002674 // Pad both vectors with undefs to make them the same length as the mask.
2675 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002676 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2677 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002678 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002679
Nate Begeman9008ca62009-04-27 18:41:29 +00002680 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2681 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002682 MOps1[0] = Src1;
2683 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002684
2685 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2686 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002687 &MOps1[0], NumConcat);
2688 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002689 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002690 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002691
Mon P Wangaeb06d22008-11-10 04:46:22 +00002692 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002693 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002694 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002695 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002696 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002697 MappedOps.push_back(Idx);
2698 else
2699 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002700 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002701
Bill Wendling4533cac2010-01-28 21:51:40 +00002702 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2703 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002704 return;
2705 }
2706
Mon P Wangc7849c22008-11-16 05:06:27 +00002707 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002708 // Analyze the access pattern of the vector to see if we can extract
2709 // two subvectors and do the shuffle. The analysis is done by calculating
2710 // the range of elements the mask access on both vectors.
2711 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2712 int MaxRange[2] = {-1, -1};
2713
Nate Begeman5a5ca152009-04-29 05:20:52 +00002714 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002715 int Idx = Mask[i];
2716 int Input = 0;
2717 if (Idx < 0)
2718 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002719
Nate Begeman5a5ca152009-04-29 05:20:52 +00002720 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002721 Input = 1;
2722 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002723 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002724 if (Idx > MaxRange[Input])
2725 MaxRange[Input] = Idx;
2726 if (Idx < MinRange[Input])
2727 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002728 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002729
Mon P Wangc7849c22008-11-16 05:06:27 +00002730 // Check if the access is smaller than the vector size and can we find
2731 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002732 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2733 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002734 int StartIdx[2]; // StartIdx to extract from
2735 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002736 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002737 RangeUse[Input] = 0; // Unused
2738 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002739 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002740 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002741 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002742 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002743 RangeUse[Input] = 1; // Extract from beginning of the vector
2744 StartIdx[Input] = 0;
2745 } else {
2746 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002747 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002748 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002749 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002750 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002751 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002752 }
2753
Bill Wendling636e2582009-08-21 18:16:06 +00002754 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002755 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002756 return;
2757 }
2758 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2759 // Extract appropriate subvector and generate a vector shuffle
2760 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002761 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002762 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002763 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002764 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002765 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002766 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002767 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002768
Mon P Wangc7849c22008-11-16 05:06:27 +00002769 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002770 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002771 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002772 int Idx = Mask[i];
2773 if (Idx < 0)
2774 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002775 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002776 MappedOps.push_back(Idx - StartIdx[0]);
2777 else
2778 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002779 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002780
Bill Wendling4533cac2010-01-28 21:51:40 +00002781 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2782 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002783 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002784 }
2785 }
2786
Mon P Wangc7849c22008-11-16 05:06:27 +00002787 // We can't use either concat vectors or extract subvectors so fall back to
2788 // replacing the shuffle with extract and build vector.
2789 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002790 EVT EltVT = VT.getVectorElementType();
2791 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002792 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002793 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002794 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002795 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002796 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002797 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002798 SDValue Res;
2799
Nate Begeman5a5ca152009-04-29 05:20:52 +00002800 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002801 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2802 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002803 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002804 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2805 EltVT, Src2,
2806 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2807
2808 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002809 }
2810 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002811
Bill Wendling4533cac2010-01-28 21:51:40 +00002812 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2813 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002814}
2815
Dan Gohman46510a72010-04-15 01:51:59 +00002816void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002817 const Value *Op0 = I.getOperand(0);
2818 const Value *Op1 = I.getOperand(1);
2819 const Type *AggTy = I.getType();
2820 const Type *ValTy = Op1->getType();
2821 bool IntoUndef = isa<UndefValue>(Op0);
2822 bool FromUndef = isa<UndefValue>(Op1);
2823
Dan Gohman0dadb152010-10-06 16:18:29 +00002824 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002825
Owen Andersone50ed302009-08-10 22:56:29 +00002826 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002827 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002828 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002829 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2830
2831 unsigned NumAggValues = AggValueVTs.size();
2832 unsigned NumValValues = ValValueVTs.size();
2833 SmallVector<SDValue, 4> Values(NumAggValues);
2834
2835 SDValue Agg = getValue(Op0);
2836 SDValue Val = getValue(Op1);
2837 unsigned i = 0;
2838 // Copy the beginning value(s) from the original aggregate.
2839 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002840 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002841 SDValue(Agg.getNode(), Agg.getResNo() + i);
2842 // Copy values from the inserted value(s).
2843 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002844 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002845 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2846 // Copy remaining value(s) from the original aggregate.
2847 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002848 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002849 SDValue(Agg.getNode(), Agg.getResNo() + i);
2850
Bill Wendling4533cac2010-01-28 21:51:40 +00002851 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2852 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2853 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002854}
2855
Dan Gohman46510a72010-04-15 01:51:59 +00002856void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002857 const Value *Op0 = I.getOperand(0);
2858 const Type *AggTy = Op0->getType();
2859 const Type *ValTy = I.getType();
2860 bool OutOfUndef = isa<UndefValue>(Op0);
2861
Dan Gohman0dadb152010-10-06 16:18:29 +00002862 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002863
Owen Andersone50ed302009-08-10 22:56:29 +00002864 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002865 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2866
2867 unsigned NumValValues = ValValueVTs.size();
2868 SmallVector<SDValue, 4> Values(NumValValues);
2869
2870 SDValue Agg = getValue(Op0);
2871 // Copy out the selected value(s).
2872 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2873 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002874 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002875 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002876 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002877
Bill Wendling4533cac2010-01-28 21:51:40 +00002878 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2879 DAG.getVTList(&ValValueVTs[0], NumValValues),
2880 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002881}
2882
Dan Gohman46510a72010-04-15 01:51:59 +00002883void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002884 SDValue N = getValue(I.getOperand(0));
2885 const Type *Ty = I.getOperand(0)->getType();
2886
Dan Gohman46510a72010-04-15 01:51:59 +00002887 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002888 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002889 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002890 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2891 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2892 if (Field) {
2893 // N = N + Offset
2894 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002895 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002896 DAG.getIntPtrConstant(Offset));
2897 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002898
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002899 Ty = StTy->getElementType(Field);
2900 } else {
2901 Ty = cast<SequentialType>(Ty)->getElementType();
2902
2903 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002904 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002905 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002906 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002907 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002908 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002909 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002910 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002911 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002912 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2913 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002914 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002915 else
Evan Chengb1032a82009-02-09 20:54:38 +00002916 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002917
Dale Johannesen66978ee2009-01-31 02:22:37 +00002918 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002919 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002920 continue;
2921 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002922
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002923 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002924 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2925 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002926 SDValue IdxN = getValue(Idx);
2927
2928 // If the index is smaller or larger than intptr_t, truncate or extend
2929 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002930 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002931
2932 // If this is a multiply by a power of two, turn it into a shl
2933 // immediately. This is a very common case.
2934 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002935 if (ElementSize.isPowerOf2()) {
2936 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002937 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002938 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002939 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002940 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002941 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002942 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002943 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002944 }
2945 }
2946
Scott Michelfdc40a02009-02-17 22:15:04 +00002947 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002948 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002949 }
2950 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002951
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002952 setValue(&I, N);
2953}
2954
Dan Gohman46510a72010-04-15 01:51:59 +00002955void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002956 // If this is a fixed sized alloca in the entry block of the function,
2957 // allocate it statically on the stack.
2958 if (FuncInfo.StaticAllocaMap.count(&I))
2959 return; // getValue will auto-populate this.
2960
2961 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002962 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002963 unsigned Align =
2964 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2965 I.getAlignment());
2966
2967 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002968
Owen Andersone50ed302009-08-10 22:56:29 +00002969 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002970 if (AllocSize.getValueType() != IntPtr)
2971 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2972
2973 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2974 AllocSize,
2975 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002976
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002977 // Handle alignment. If the requested alignment is less than or equal to
2978 // the stack alignment, ignore it. If the size is greater than or equal to
2979 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Dan Gohman55e59c12010-04-19 19:05:59 +00002980 unsigned StackAlign = TM.getFrameInfo()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002981 if (Align <= StackAlign)
2982 Align = 0;
2983
2984 // Round the size of the allocation up to the stack alignment size
2985 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002986 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002987 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002988 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002989
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002990 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002991 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002992 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002993 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2994
2995 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002996 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002997 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002998 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002999 setValue(&I, DSA);
3000 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003001
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003002 // Inform the Frame Information that we have just allocated a variable-sized
3003 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003004 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003005}
3006
Dan Gohman46510a72010-04-15 01:51:59 +00003007void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003008 const Value *SV = I.getOperand(0);
3009 SDValue Ptr = getValue(SV);
3010
3011 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003012
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003013 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003014 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003015 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003016 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003017
Owen Andersone50ed302009-08-10 22:56:29 +00003018 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003019 SmallVector<uint64_t, 4> Offsets;
3020 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3021 unsigned NumValues = ValueVTs.size();
3022 if (NumValues == 0)
3023 return;
3024
3025 SDValue Root;
3026 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003027 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003028 // Serialize volatile loads with other side effects.
3029 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003030 else if (AA->pointsToConstantMemory(
3031 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003032 // Do not serialize (non-volatile) loads of constant memory with anything.
3033 Root = DAG.getEntryNode();
3034 ConstantMemory = true;
3035 } else {
3036 // Do not serialize non-volatile loads against each other.
3037 Root = DAG.getRoot();
3038 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003039
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003040 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003041 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3042 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003043 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003044 unsigned ChainI = 0;
3045 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3046 // Serializing loads here may result in excessive register pressure, and
3047 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3048 // could recover a bit by hoisting nodes upward in the chain by recognizing
3049 // they are side-effect free or do not alias. The optimizer should really
3050 // avoid this case by converting large object/array copies to llvm.memcpy
3051 // (MaxParallelChains should always remain as failsafe).
3052 if (ChainI == MaxParallelChains) {
3053 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3054 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3055 MVT::Other, &Chains[0], ChainI);
3056 Root = Chain;
3057 ChainI = 0;
3058 }
Bill Wendling856ff412009-12-22 00:12:37 +00003059 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3060 PtrVT, Ptr,
3061 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003062 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003063 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003064 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003065
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003066 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003067 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003068 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003069
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003070 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003071 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003072 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003073 if (isVolatile)
3074 DAG.setRoot(Chain);
3075 else
3076 PendingLoads.push_back(Chain);
3077 }
3078
Bill Wendling4533cac2010-01-28 21:51:40 +00003079 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3080 DAG.getVTList(&ValueVTs[0], NumValues),
3081 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003082}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003083
Dan Gohman46510a72010-04-15 01:51:59 +00003084void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3085 const Value *SrcV = I.getOperand(0);
3086 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003087
Owen Andersone50ed302009-08-10 22:56:29 +00003088 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003089 SmallVector<uint64_t, 4> Offsets;
3090 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3091 unsigned NumValues = ValueVTs.size();
3092 if (NumValues == 0)
3093 return;
3094
3095 // Get the lowered operands. Note that we do this after
3096 // checking if NumResults is zero, because with zero results
3097 // the operands won't have values in the map.
3098 SDValue Src = getValue(SrcV);
3099 SDValue Ptr = getValue(PtrV);
3100
3101 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003102 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3103 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003104 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003105 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003106 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003107 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003108 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003109
Andrew Trickde91f3c2010-11-12 17:50:46 +00003110 unsigned ChainI = 0;
3111 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3112 // See visitLoad comments.
3113 if (ChainI == MaxParallelChains) {
3114 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3115 MVT::Other, &Chains[0], ChainI);
3116 Root = Chain;
3117 ChainI = 0;
3118 }
Bill Wendling856ff412009-12-22 00:12:37 +00003119 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3120 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003121 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3122 SDValue(Src.getNode(), Src.getResNo() + i),
3123 Add, MachinePointerInfo(PtrV, Offsets[i]),
3124 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3125 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003126 }
3127
Devang Patel7e13efa2010-10-26 22:14:52 +00003128 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003129 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003130 ++SDNodeOrder;
3131 AssignOrderingToNode(StoreNode.getNode());
3132 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003133}
3134
3135/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3136/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003137void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003138 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003139 bool HasChain = !I.doesNotAccessMemory();
3140 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3141
3142 // Build the operand list.
3143 SmallVector<SDValue, 8> Ops;
3144 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3145 if (OnlyLoad) {
3146 // We don't need to serialize loads against other loads.
3147 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003148 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003149 Ops.push_back(getRoot());
3150 }
3151 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003152
3153 // Info is set by getTgtMemInstrinsic
3154 TargetLowering::IntrinsicInfo Info;
3155 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3156
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003157 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003158 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3159 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003160 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003161
3162 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003163 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3164 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003165 assert(TLI.isTypeLegal(Op.getValueType()) &&
3166 "Intrinsic uses a non-legal type?");
3167 Ops.push_back(Op);
3168 }
3169
Owen Andersone50ed302009-08-10 22:56:29 +00003170 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003171 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3172#ifndef NDEBUG
3173 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3174 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3175 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003176 }
Bob Wilson8d919552009-07-31 22:41:21 +00003177#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003178
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003179 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003180 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003181
Bob Wilson8d919552009-07-31 22:41:21 +00003182 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003183
3184 // Create the node.
3185 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003186 if (IsTgtIntrinsic) {
3187 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003188 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003189 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003190 Info.memVT,
3191 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003192 Info.align, Info.vol,
3193 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003194 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003195 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003196 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003197 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003198 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003199 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003200 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003201 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003202 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003203 }
3204
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003205 if (HasChain) {
3206 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3207 if (OnlyLoad)
3208 PendingLoads.push_back(Chain);
3209 else
3210 DAG.setRoot(Chain);
3211 }
Bill Wendling856ff412009-12-22 00:12:37 +00003212
Benjamin Kramerf0127052010-01-05 13:12:22 +00003213 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003214 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003215 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003216 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003217 }
Bill Wendling856ff412009-12-22 00:12:37 +00003218
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003219 setValue(&I, Result);
3220 }
3221}
3222
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003223/// GetSignificand - Get the significand and build it into a floating-point
3224/// number with exponent of 1:
3225///
3226/// Op = (Op & 0x007fffff) | 0x3f800000;
3227///
3228/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003229static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003230GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003231 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3232 DAG.getConstant(0x007fffff, MVT::i32));
3233 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3234 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003235 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003236}
3237
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003238/// GetExponent - Get the exponent:
3239///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003240/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003241///
3242/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003243static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003244GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003245 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003246 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3247 DAG.getConstant(0x7f800000, MVT::i32));
3248 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003249 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003250 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3251 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003252 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003253}
3254
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003255/// getF32Constant - Get 32-bit floating point constant.
3256static SDValue
3257getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003258 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003259}
3260
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003261/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003262/// visitIntrinsicCall: I is a call instruction
3263/// Op is the associated NodeType for I
3264const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003265SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3266 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003267 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003268 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003269 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003270 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003271 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003272 getValue(I.getArgOperand(0)),
3273 getValue(I.getArgOperand(1)),
3274 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003275 setValue(&I, L);
3276 DAG.setRoot(L.getValue(1));
3277 return 0;
3278}
3279
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003280// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003281const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003282SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003283 SDValue Op1 = getValue(I.getArgOperand(0));
3284 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003285
Owen Anderson825b72b2009-08-11 20:47:22 +00003286 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003287 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003288 return 0;
3289}
Bill Wendling74c37652008-12-09 22:08:41 +00003290
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003291/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3292/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003293void
Dan Gohman46510a72010-04-15 01:51:59 +00003294SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003295 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003296 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003297
Gabor Greif0635f352010-06-25 09:38:13 +00003298 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003299 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003300 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003301
3302 // Put the exponent in the right bit position for later addition to the
3303 // final result:
3304 //
3305 // #define LOG2OFe 1.4426950f
3306 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003307 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003308 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003309 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003310
3311 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003312 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3313 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003314
3315 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003316 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003317 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003318
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003319 if (LimitFloatPrecision <= 6) {
3320 // For floating-point precision of 6:
3321 //
3322 // TwoToFractionalPartOfX =
3323 // 0.997535578f +
3324 // (0.735607626f + 0.252464424f * x) * x;
3325 //
3326 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003327 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003328 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003329 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003330 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003331 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3332 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003333 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003334 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003335
3336 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003337 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003338 TwoToFracPartOfX, IntegerPartOfX);
3339
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003340 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003341 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3342 // For floating-point precision of 12:
3343 //
3344 // TwoToFractionalPartOfX =
3345 // 0.999892986f +
3346 // (0.696457318f +
3347 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3348 //
3349 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003350 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003351 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003352 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003353 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003354 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3355 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003356 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003357 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3358 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003359 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003360 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003361
3362 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003363 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003364 TwoToFracPartOfX, IntegerPartOfX);
3365
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003366 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003367 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3368 // For floating-point precision of 18:
3369 //
3370 // TwoToFractionalPartOfX =
3371 // 0.999999982f +
3372 // (0.693148872f +
3373 // (0.240227044f +
3374 // (0.554906021e-1f +
3375 // (0.961591928e-2f +
3376 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3377 //
3378 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003379 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003380 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003381 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003382 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003383 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3384 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003385 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003386 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3387 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003388 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003389 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3390 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003391 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003392 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3393 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003394 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003395 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3396 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003397 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003398 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003399 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003400
3401 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003402 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003403 TwoToFracPartOfX, IntegerPartOfX);
3404
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003405 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003406 }
3407 } else {
3408 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003409 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003410 getValue(I.getArgOperand(0)).getValueType(),
3411 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003412 }
3413
Dale Johannesen59e577f2008-09-05 18:38:42 +00003414 setValue(&I, result);
3415}
3416
Bill Wendling39150252008-09-09 20:39:27 +00003417/// visitLog - Lower a log intrinsic. Handles the special sequences for
3418/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003419void
Dan Gohman46510a72010-04-15 01:51:59 +00003420SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003421 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003422 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003423
Gabor Greif0635f352010-06-25 09:38:13 +00003424 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003425 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003426 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003427 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003428
3429 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003430 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003431 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003432 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003433
3434 // Get the significand and build it into a floating-point number with
3435 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003436 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003437
3438 if (LimitFloatPrecision <= 6) {
3439 // For floating-point precision of 6:
3440 //
3441 // LogofMantissa =
3442 // -1.1609546f +
3443 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003444 //
Bill Wendling39150252008-09-09 20:39:27 +00003445 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003446 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003447 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003448 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003449 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003450 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3451 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003452 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003453
Scott Michelfdc40a02009-02-17 22:15:04 +00003454 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003455 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003456 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3457 // For floating-point precision of 12:
3458 //
3459 // LogOfMantissa =
3460 // -1.7417939f +
3461 // (2.8212026f +
3462 // (-1.4699568f +
3463 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3464 //
3465 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003466 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003467 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003468 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003469 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003470 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3471 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003472 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003473 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3474 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003475 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003476 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3477 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003478 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003479
Scott Michelfdc40a02009-02-17 22:15:04 +00003480 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003481 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003482 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3483 // For floating-point precision of 18:
3484 //
3485 // LogOfMantissa =
3486 // -2.1072184f +
3487 // (4.2372794f +
3488 // (-3.7029485f +
3489 // (2.2781945f +
3490 // (-0.87823314f +
3491 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3492 //
3493 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003494 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003495 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003496 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003497 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003498 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3499 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003500 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003501 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3502 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003503 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003504 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3505 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003506 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003507 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3508 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003509 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003510 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3511 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003512 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003513
Scott Michelfdc40a02009-02-17 22:15:04 +00003514 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003515 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003516 }
3517 } else {
3518 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003519 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003520 getValue(I.getArgOperand(0)).getValueType(),
3521 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003522 }
3523
Dale Johannesen59e577f2008-09-05 18:38:42 +00003524 setValue(&I, result);
3525}
3526
Bill Wendling3eb59402008-09-09 00:28:24 +00003527/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3528/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003529void
Dan Gohman46510a72010-04-15 01:51:59 +00003530SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003531 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003532 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003533
Gabor Greif0635f352010-06-25 09:38:13 +00003534 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003535 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003536 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003537 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003538
Bill Wendling39150252008-09-09 20:39:27 +00003539 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003540 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003541
Bill Wendling3eb59402008-09-09 00:28:24 +00003542 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003543 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003544 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003545
Bill Wendling3eb59402008-09-09 00:28:24 +00003546 // Different possible minimax approximations of significand in
3547 // floating-point for various degrees of accuracy over [1,2].
3548 if (LimitFloatPrecision <= 6) {
3549 // For floating-point precision of 6:
3550 //
3551 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3552 //
3553 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003554 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003555 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003556 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003557 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003558 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3559 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003560 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003561
Scott Michelfdc40a02009-02-17 22:15:04 +00003562 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003563 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003564 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3565 // For floating-point precision of 12:
3566 //
3567 // Log2ofMantissa =
3568 // -2.51285454f +
3569 // (4.07009056f +
3570 // (-2.12067489f +
3571 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003572 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003573 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003574 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003575 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003576 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003577 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003578 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3579 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003580 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003581 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3582 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003583 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003584 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3585 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003586 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003587
Scott Michelfdc40a02009-02-17 22:15:04 +00003588 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003589 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003590 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3591 // For floating-point precision of 18:
3592 //
3593 // Log2ofMantissa =
3594 // -3.0400495f +
3595 // (6.1129976f +
3596 // (-5.3420409f +
3597 // (3.2865683f +
3598 // (-1.2669343f +
3599 // (0.27515199f -
3600 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3601 //
3602 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003603 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003604 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003605 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003606 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003607 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3608 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003609 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003610 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3611 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003612 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003613 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3614 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003615 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003616 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3617 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003618 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003619 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3620 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003621 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003622
Scott Michelfdc40a02009-02-17 22:15:04 +00003623 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003624 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003625 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003626 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003627 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003628 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003629 getValue(I.getArgOperand(0)).getValueType(),
3630 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003631 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003632
Dale Johannesen59e577f2008-09-05 18:38:42 +00003633 setValue(&I, result);
3634}
3635
Bill Wendling3eb59402008-09-09 00:28:24 +00003636/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3637/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003638void
Dan Gohman46510a72010-04-15 01:51:59 +00003639SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003640 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003641 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003642
Gabor Greif0635f352010-06-25 09:38:13 +00003643 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003644 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003645 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003646 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003647
Bill Wendling39150252008-09-09 20:39:27 +00003648 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003649 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003650 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003651 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003652
3653 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003654 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003655 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003656
3657 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003658 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003659 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003660 // Log10ofMantissa =
3661 // -0.50419619f +
3662 // (0.60948995f - 0.10380950f * x) * x;
3663 //
3664 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003665 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003666 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003667 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003668 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003669 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3670 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003671 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003672
Scott Michelfdc40a02009-02-17 22:15:04 +00003673 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003674 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003675 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3676 // For floating-point precision of 12:
3677 //
3678 // Log10ofMantissa =
3679 // -0.64831180f +
3680 // (0.91751397f +
3681 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3682 //
3683 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003684 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003685 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003686 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003687 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003688 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3689 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003690 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003691 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3692 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003693 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003694
Scott Michelfdc40a02009-02-17 22:15:04 +00003695 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003696 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003697 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003698 // For floating-point precision of 18:
3699 //
3700 // Log10ofMantissa =
3701 // -0.84299375f +
3702 // (1.5327582f +
3703 // (-1.0688956f +
3704 // (0.49102474f +
3705 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3706 //
3707 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003708 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003709 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003710 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003711 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003712 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3713 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003714 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3716 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003717 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003718 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3719 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003720 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003721 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3722 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003723 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003724
Scott Michelfdc40a02009-02-17 22:15:04 +00003725 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003726 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003727 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003728 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003729 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003730 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003731 getValue(I.getArgOperand(0)).getValueType(),
3732 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003733 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003734
Dale Johannesen59e577f2008-09-05 18:38:42 +00003735 setValue(&I, result);
3736}
3737
Bill Wendlinge10c8142008-09-09 22:39:21 +00003738/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3739/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003740void
Dan Gohman46510a72010-04-15 01:51:59 +00003741SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003742 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003743 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003744
Gabor Greif0635f352010-06-25 09:38:13 +00003745 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003746 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003747 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003748
Owen Anderson825b72b2009-08-11 20:47:22 +00003749 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003750
3751 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003752 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3753 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003754
3755 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003756 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003757 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003758
3759 if (LimitFloatPrecision <= 6) {
3760 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003761 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003762 // TwoToFractionalPartOfX =
3763 // 0.997535578f +
3764 // (0.735607626f + 0.252464424f * x) * x;
3765 //
3766 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003768 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003769 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003770 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003771 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3772 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003773 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003774 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003775 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003777
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003778 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003780 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3781 // For floating-point precision of 12:
3782 //
3783 // TwoToFractionalPartOfX =
3784 // 0.999892986f +
3785 // (0.696457318f +
3786 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3787 //
3788 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003789 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003790 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003791 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003792 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003793 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3794 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003795 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003796 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3797 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003798 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003799 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003800 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003801 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003802
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003803 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003804 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003805 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3806 // For floating-point precision of 18:
3807 //
3808 // TwoToFractionalPartOfX =
3809 // 0.999999982f +
3810 // (0.693148872f +
3811 // (0.240227044f +
3812 // (0.554906021e-1f +
3813 // (0.961591928e-2f +
3814 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3815 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003816 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003817 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003818 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003819 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003820 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3821 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003822 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003823 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3824 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003825 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003826 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3827 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003828 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003829 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3830 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003831 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003832 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3833 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003834 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003835 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003836 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003837 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003838
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003839 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003840 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003841 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003842 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003843 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003844 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003845 getValue(I.getArgOperand(0)).getValueType(),
3846 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003847 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003848
Dale Johannesen601d3c02008-09-05 01:48:15 +00003849 setValue(&I, result);
3850}
3851
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003852/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3853/// limited-precision mode with x == 10.0f.
3854void
Dan Gohman46510a72010-04-15 01:51:59 +00003855SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003856 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003857 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003858 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003859 bool IsExp10 = false;
3860
Owen Anderson825b72b2009-08-11 20:47:22 +00003861 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003862 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003863 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3864 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3865 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3866 APFloat Ten(10.0f);
3867 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3868 }
3869 }
3870 }
3871
3872 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003873 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003874
3875 // Put the exponent in the right bit position for later addition to the
3876 // final result:
3877 //
3878 // #define LOG2OF10 3.3219281f
3879 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003880 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003881 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003882 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003883
3884 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003885 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3886 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003887
3888 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003889 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003890 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003891
3892 if (LimitFloatPrecision <= 6) {
3893 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003894 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003895 // twoToFractionalPartOfX =
3896 // 0.997535578f +
3897 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003898 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003899 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003900 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003901 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003902 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003903 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003904 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3905 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003906 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003907 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003908 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003909 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003910
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003911 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003912 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003913 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3914 // For floating-point precision of 12:
3915 //
3916 // TwoToFractionalPartOfX =
3917 // 0.999892986f +
3918 // (0.696457318f +
3919 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3920 //
3921 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003922 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003923 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003924 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003925 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003926 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3927 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003928 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003929 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3930 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003931 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003932 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003933 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003935
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003936 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003937 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003938 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3939 // For floating-point precision of 18:
3940 //
3941 // TwoToFractionalPartOfX =
3942 // 0.999999982f +
3943 // (0.693148872f +
3944 // (0.240227044f +
3945 // (0.554906021e-1f +
3946 // (0.961591928e-2f +
3947 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3948 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003949 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003950 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003951 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003952 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003953 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3954 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003955 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003956 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3957 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003958 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003959 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3960 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003961 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003962 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3963 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003964 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003965 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3966 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003967 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003968 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003969 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003970 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003971
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003972 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003973 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003974 }
3975 } else {
3976 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003977 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003978 getValue(I.getArgOperand(0)).getValueType(),
3979 getValue(I.getArgOperand(0)),
3980 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003981 }
3982
3983 setValue(&I, result);
3984}
3985
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003986
3987/// ExpandPowI - Expand a llvm.powi intrinsic.
3988static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3989 SelectionDAG &DAG) {
3990 // If RHS is a constant, we can expand this out to a multiplication tree,
3991 // otherwise we end up lowering to a call to __powidf2 (for example). When
3992 // optimizing for size, we only want to do this if the expansion would produce
3993 // a small number of multiplies, otherwise we do the full expansion.
3994 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3995 // Get the exponent as a positive value.
3996 unsigned Val = RHSC->getSExtValue();
3997 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003998
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003999 // powi(x, 0) -> 1.0
4000 if (Val == 0)
4001 return DAG.getConstantFP(1.0, LHS.getValueType());
4002
Dan Gohmanae541aa2010-04-15 04:33:49 +00004003 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004004 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4005 // If optimizing for size, don't insert too many multiplies. This
4006 // inserts up to 5 multiplies.
4007 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4008 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004009 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004010 // powi(x,15) generates one more multiply than it should), but this has
4011 // the benefit of being both really simple and much better than a libcall.
4012 SDValue Res; // Logically starts equal to 1.0
4013 SDValue CurSquare = LHS;
4014 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004015 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004016 if (Res.getNode())
4017 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4018 else
4019 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004020 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004021
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004022 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4023 CurSquare, CurSquare);
4024 Val >>= 1;
4025 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004026
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004027 // If the original was negative, invert the result, producing 1/(x*x*x).
4028 if (RHSC->getSExtValue() < 0)
4029 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4030 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4031 return Res;
4032 }
4033 }
4034
4035 // Otherwise, expand to a libcall.
4036 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4037}
4038
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004039/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4040/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4041/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004042bool
Devang Patel78a06e52010-08-25 20:39:26 +00004043SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004044 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004045 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004046 const Argument *Arg = dyn_cast<Argument>(V);
4047 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004048 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004049
Devang Patel719f6a92010-04-29 20:40:36 +00004050 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004051 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4052 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4053
Devang Patela83ce982010-04-29 18:50:36 +00004054 // Ignore inlined function arguments here.
4055 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004056 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004057 return false;
4058
Dan Gohman84023e02010-07-10 09:00:22 +00004059 MachineBasicBlock *MBB = FuncInfo.MBB;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004060 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004061 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004062
4063 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004064 if (Arg->hasByValAttr()) {
4065 // Byval arguments' frame index is recorded during argument lowering.
4066 // Use this info directly.
Devang Patel0b48ead2010-08-31 22:22:42 +00004067 Reg = TRI->getFrameRegister(MF);
4068 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00004069 // If byval argument ofset is not recorded then ignore this.
4070 if (!Offset)
4071 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004072 }
4073
Devang Patel6cd467b2010-08-26 22:53:27 +00004074 if (N.getNode() && N.getOpcode() == ISD::CopyFromReg) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004075 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Evan Cheng1deef272010-04-29 00:59:34 +00004076 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004077 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4078 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4079 if (PR)
4080 Reg = PR;
4081 }
4082 }
4083
Evan Chenga36acad2010-04-29 06:33:38 +00004084 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004085 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004086 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004087 if (VMI != FuncInfo.ValueMap.end())
4088 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004089 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004090
Devang Patel8bc9ef72010-11-02 17:19:03 +00004091 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004092 // Check if frame index is available.
4093 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004094 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004095 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4096 Reg = TRI->getFrameRegister(MF);
4097 Offset = FINode->getIndex();
4098 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004099 }
4100
4101 if (!Reg)
4102 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004103
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004104 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4105 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004106 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004107 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004108 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004109}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004110
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004111// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004112#if defined(_MSC_VER) && defined(setjmp) && \
4113 !defined(setjmp_undefined_for_msvc)
4114# pragma push_macro("setjmp")
4115# undef setjmp
4116# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004117#endif
4118
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004119/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4120/// we want to emit this as a call to a named external function, return the name
4121/// otherwise lower it and return null.
4122const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004123SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004124 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004125 SDValue Res;
4126
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004127 switch (Intrinsic) {
4128 default:
4129 // By default, turn this into a target intrinsic node.
4130 visitTargetIntrinsic(I, Intrinsic);
4131 return 0;
4132 case Intrinsic::vastart: visitVAStart(I); return 0;
4133 case Intrinsic::vaend: visitVAEnd(I); return 0;
4134 case Intrinsic::vacopy: visitVACopy(I); return 0;
4135 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004136 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004137 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004138 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004139 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004140 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004141 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004142 return 0;
4143 case Intrinsic::setjmp:
4144 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004145 case Intrinsic::longjmp:
4146 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004147 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004148 // Assert for address < 256 since we support only user defined address
4149 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004150 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004151 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004152 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004153 < 256 &&
4154 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004155 SDValue Op1 = getValue(I.getArgOperand(0));
4156 SDValue Op2 = getValue(I.getArgOperand(1));
4157 SDValue Op3 = getValue(I.getArgOperand(2));
4158 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4159 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004160 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004161 MachinePointerInfo(I.getArgOperand(0)),
4162 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004163 return 0;
4164 }
Chris Lattner824b9582008-11-21 16:42:48 +00004165 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004166 // Assert for address < 256 since we support only user defined address
4167 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004168 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004169 < 256 &&
4170 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004171 SDValue Op1 = getValue(I.getArgOperand(0));
4172 SDValue Op2 = getValue(I.getArgOperand(1));
4173 SDValue Op3 = getValue(I.getArgOperand(2));
4174 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4175 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004176 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004177 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004178 return 0;
4179 }
Chris Lattner824b9582008-11-21 16:42:48 +00004180 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004181 // Assert for address < 256 since we support only user defined address
4182 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004183 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004184 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004185 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004186 < 256 &&
4187 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004188 SDValue Op1 = getValue(I.getArgOperand(0));
4189 SDValue Op2 = getValue(I.getArgOperand(1));
4190 SDValue Op3 = getValue(I.getArgOperand(2));
4191 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4192 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004193 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004194 MachinePointerInfo(I.getArgOperand(0)),
4195 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004196 return 0;
4197 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004198 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004199 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004200 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004201 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004202 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004203 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004204
4205 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4206 // but do not always have a corresponding SDNode built. The SDNodeOrder
4207 // absolute, but not relative, values are different depending on whether
4208 // debug info exists.
4209 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004210
4211 // Check if address has undef value.
4212 if (isa<UndefValue>(Address) ||
4213 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004214 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004215 return 0;
4216 }
4217
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004218 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004219 if (!N.getNode() && isa<Argument>(Address))
4220 // Check unused arguments map.
4221 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004222 SDDbgValue *SDV;
4223 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004224 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004225 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004226 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4227 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4228 Address = BCI->getOperand(0);
4229 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4230
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004231 if (isParameter && !AI) {
4232 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4233 if (FINode)
4234 // Byval parameter. We have a frame index at this point.
4235 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4236 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004237 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004238 // Can't do anything with other non-AI cases yet. This might be a
4239 // parameter of a callee function that got inlined, for example.
Devang Patelafeaae72010-12-06 22:39:26 +00004240 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004241 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004242 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004243 } else if (AI)
4244 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4245 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004246 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004247 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004248 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004249 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004250 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004251 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4252 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004253 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004254 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004255 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004256 // If variable is pinned by a alloca in dominating bb then
4257 // use StaticAllocaMap.
4258 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004259 if (AI->getParent() != DI.getParent()) {
4260 DenseMap<const AllocaInst*, int>::iterator SI =
4261 FuncInfo.StaticAllocaMap.find(AI);
4262 if (SI != FuncInfo.StaticAllocaMap.end()) {
4263 SDV = DAG.getDbgValue(Variable, SI->second,
4264 0, dl, SDNodeOrder);
4265 DAG.AddDbgValue(SDV, 0, false);
4266 return 0;
4267 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004268 }
4269 }
Devang Patelafeaae72010-12-06 22:39:26 +00004270 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004271 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004272 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004273 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004274 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004275 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004276 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004277 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004278 return 0;
4279
4280 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004281 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004282 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004283 if (!V)
4284 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004285
4286 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4287 // but do not always have a corresponding SDNode built. The SDNodeOrder
4288 // absolute, but not relative, values are different depending on whether
4289 // debug info exists.
4290 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004291 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004292 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004293 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4294 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004295 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004296 // Do not use getValue() in here; we don't want to generate code at
4297 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004298 SDValue N = NodeMap[V];
4299 if (!N.getNode() && isa<Argument>(V))
4300 // Check unused arguments map.
4301 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004302 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004303 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004304 SDV = DAG.getDbgValue(Variable, N.getNode(),
4305 N.getResNo(), Offset, dl, SDNodeOrder);
4306 DAG.AddDbgValue(SDV, N.getNode(), false);
4307 }
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004308 } else if (isa<PHINode>(V) && !V->use_empty() ) {
4309 // Do not call getValue(V) yet, as we don't want to generate code.
4310 // Remember it for later.
4311 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4312 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004313 } else {
Devang Patel00190342010-03-15 19:15:44 +00004314 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004315 // data available is an unreferenced parameter.
4316 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004317 }
Devang Patel00190342010-03-15 19:15:44 +00004318 }
4319
4320 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004321 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004322 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004323 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004324 // Don't handle byval struct arguments or VLAs, for example.
4325 if (!AI)
4326 return 0;
4327 DenseMap<const AllocaInst*, int>::iterator SI =
4328 FuncInfo.StaticAllocaMap.find(AI);
4329 if (SI == FuncInfo.StaticAllocaMap.end())
4330 return 0; // VLAs.
4331 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004332
Chris Lattner512063d2010-04-05 06:19:28 +00004333 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4334 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4335 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004336 return 0;
4337 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004338 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004339 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004340 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004341 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004342 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004343 SDValue Ops[1];
4344 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004345 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004346 setValue(&I, Op);
4347 DAG.setRoot(Op.getValue(1));
4348 return 0;
4349 }
4350
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004351 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004352 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004353 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004354 if (CallMBB->isLandingPad())
4355 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004356 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004357#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004358 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004359#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004360 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4361 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004362 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004363 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004364
Chris Lattner3a5815f2009-09-17 23:54:54 +00004365 // Insert the EHSELECTION instruction.
4366 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4367 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004368 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004369 Ops[1] = getRoot();
4370 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004371 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004372 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004373 return 0;
4374 }
4375
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004376 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004377 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004378 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004379 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4380 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004381 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004382 return 0;
4383 }
4384
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004385 case Intrinsic::eh_return_i32:
4386 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004387 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4388 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4389 MVT::Other,
4390 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004391 getValue(I.getArgOperand(0)),
4392 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004393 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004394 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004395 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004396 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004397 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004398 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004399 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004400 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004401 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004402 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004403 TLI.getPointerTy()),
4404 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004405 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004406 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004407 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004408 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4409 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004410 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004411 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004412 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004413 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004414 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004415 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004416 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004417
Chris Lattner512063d2010-04-05 06:19:28 +00004418 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004419 return 0;
4420 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004421 case Intrinsic::eh_sjlj_setjmp: {
4422 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004423 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004424 return 0;
4425 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004426 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004427 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004428 getRoot(), getValue(I.getArgOperand(0))));
4429 return 0;
4430 }
4431 case Intrinsic::eh_sjlj_dispatch_setup: {
4432 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
4433 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004434 return 0;
4435 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004436
Dale Johannesen0488fb62010-09-30 23:57:10 +00004437 case Intrinsic::x86_mmx_pslli_w:
4438 case Intrinsic::x86_mmx_pslli_d:
4439 case Intrinsic::x86_mmx_pslli_q:
4440 case Intrinsic::x86_mmx_psrli_w:
4441 case Intrinsic::x86_mmx_psrli_d:
4442 case Intrinsic::x86_mmx_psrli_q:
4443 case Intrinsic::x86_mmx_psrai_w:
4444 case Intrinsic::x86_mmx_psrai_d: {
4445 SDValue ShAmt = getValue(I.getArgOperand(1));
4446 if (isa<ConstantSDNode>(ShAmt)) {
4447 visitTargetIntrinsic(I, Intrinsic);
4448 return 0;
4449 }
4450 unsigned NewIntrinsic = 0;
4451 EVT ShAmtVT = MVT::v2i32;
4452 switch (Intrinsic) {
4453 case Intrinsic::x86_mmx_pslli_w:
4454 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4455 break;
4456 case Intrinsic::x86_mmx_pslli_d:
4457 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4458 break;
4459 case Intrinsic::x86_mmx_pslli_q:
4460 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4461 break;
4462 case Intrinsic::x86_mmx_psrli_w:
4463 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4464 break;
4465 case Intrinsic::x86_mmx_psrli_d:
4466 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4467 break;
4468 case Intrinsic::x86_mmx_psrli_q:
4469 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4470 break;
4471 case Intrinsic::x86_mmx_psrai_w:
4472 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4473 break;
4474 case Intrinsic::x86_mmx_psrai_d:
4475 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4476 break;
4477 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4478 }
4479
4480 // The vector shift intrinsics with scalars uses 32b shift amounts but
4481 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4482 // to be zero.
4483 // We must do this early because v2i32 is not a legal type.
4484 DebugLoc dl = getCurDebugLoc();
4485 SDValue ShOps[2];
4486 ShOps[0] = ShAmt;
4487 ShOps[1] = DAG.getConstant(0, MVT::i32);
4488 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4489 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004490 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004491 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4492 DAG.getConstant(NewIntrinsic, MVT::i32),
4493 getValue(I.getArgOperand(0)), ShAmt);
4494 setValue(&I, Res);
4495 return 0;
4496 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004497 case Intrinsic::convertff:
4498 case Intrinsic::convertfsi:
4499 case Intrinsic::convertfui:
4500 case Intrinsic::convertsif:
4501 case Intrinsic::convertuif:
4502 case Intrinsic::convertss:
4503 case Intrinsic::convertsu:
4504 case Intrinsic::convertus:
4505 case Intrinsic::convertuu: {
4506 ISD::CvtCode Code = ISD::CVT_INVALID;
4507 switch (Intrinsic) {
4508 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4509 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4510 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4511 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4512 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4513 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4514 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4515 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4516 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4517 }
Owen Andersone50ed302009-08-10 22:56:29 +00004518 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004519 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004520 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4521 DAG.getValueType(DestVT),
4522 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004523 getValue(I.getArgOperand(1)),
4524 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004525 Code);
4526 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004527 return 0;
4528 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004529 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004530 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004531 getValue(I.getArgOperand(0)).getValueType(),
4532 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004533 return 0;
4534 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004535 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4536 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004537 return 0;
4538 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004539 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004540 getValue(I.getArgOperand(0)).getValueType(),
4541 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004542 return 0;
4543 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004544 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004545 getValue(I.getArgOperand(0)).getValueType(),
4546 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004547 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004548 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004549 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004550 return 0;
4551 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004552 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004553 return 0;
4554 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004555 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004556 return 0;
4557 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004558 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004559 return 0;
4560 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004561 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004562 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004563 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004564 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004565 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004566 case Intrinsic::convert_to_fp16:
4567 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004568 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004569 return 0;
4570 case Intrinsic::convert_from_fp16:
4571 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004572 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004573 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004574 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004575 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004576 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004577 return 0;
4578 }
4579 case Intrinsic::readcyclecounter: {
4580 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004581 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4582 DAG.getVTList(MVT::i64, MVT::Other),
4583 &Op, 1);
4584 setValue(&I, Res);
4585 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004586 return 0;
4587 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004588 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004589 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004590 getValue(I.getArgOperand(0)).getValueType(),
4591 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004592 return 0;
4593 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004594 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004595 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004596 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004597 return 0;
4598 }
4599 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004600 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004601 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004602 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004603 return 0;
4604 }
4605 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004606 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004607 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004608 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004609 return 0;
4610 }
4611 case Intrinsic::stacksave: {
4612 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004613 Res = DAG.getNode(ISD::STACKSAVE, dl,
4614 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4615 setValue(&I, Res);
4616 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004617 return 0;
4618 }
4619 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004620 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004621 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004622 return 0;
4623 }
Bill Wendling57344502008-11-18 11:01:33 +00004624 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004625 // Emit code into the DAG to store the stack guard onto the stack.
4626 MachineFunction &MF = DAG.getMachineFunction();
4627 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004628 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004629
Gabor Greif0635f352010-06-25 09:38:13 +00004630 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4631 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004632
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004633 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004634 MFI->setStackProtectorIndex(FI);
4635
4636 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4637
4638 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004639 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004640 MachinePointerInfo::getFixedStack(FI),
4641 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004642 setValue(&I, Res);
4643 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004644 return 0;
4645 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004646 case Intrinsic::objectsize: {
4647 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004648 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004649
4650 assert(CI && "Non-constant type in __builtin_object_size?");
4651
Gabor Greif0635f352010-06-25 09:38:13 +00004652 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004653 EVT Ty = Arg.getValueType();
4654
Dan Gohmane368b462010-06-18 14:22:04 +00004655 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004656 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004657 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004658 Res = DAG.getConstant(0, Ty);
4659
4660 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004661 return 0;
4662 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004663 case Intrinsic::var_annotation:
4664 // Discard annotate attributes
4665 return 0;
4666
4667 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004668 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004669
4670 SDValue Ops[6];
4671 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004672 Ops[1] = getValue(I.getArgOperand(0));
4673 Ops[2] = getValue(I.getArgOperand(1));
4674 Ops[3] = getValue(I.getArgOperand(2));
4675 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004676 Ops[5] = DAG.getSrcValue(F);
4677
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004678 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4679 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4680 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004681
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004682 setValue(&I, Res);
4683 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004684 return 0;
4685 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004686 case Intrinsic::gcroot:
4687 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004688 const Value *Alloca = I.getArgOperand(0);
4689 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004690
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004691 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4692 GFI->addStackRoot(FI->getIndex(), TypeMap);
4693 }
4694 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004695 case Intrinsic::gcread:
4696 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004697 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004698 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004699 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004700 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004701 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004702 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004703 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004704 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004705 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004706 return implVisitAluOverflow(I, ISD::UADDO);
4707 case Intrinsic::sadd_with_overflow:
4708 return implVisitAluOverflow(I, ISD::SADDO);
4709 case Intrinsic::usub_with_overflow:
4710 return implVisitAluOverflow(I, ISD::USUBO);
4711 case Intrinsic::ssub_with_overflow:
4712 return implVisitAluOverflow(I, ISD::SSUBO);
4713 case Intrinsic::umul_with_overflow:
4714 return implVisitAluOverflow(I, ISD::UMULO);
4715 case Intrinsic::smul_with_overflow:
4716 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004717
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004718 case Intrinsic::prefetch: {
4719 SDValue Ops[4];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004720 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004721 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004722 Ops[1] = getValue(I.getArgOperand(0));
4723 Ops[2] = getValue(I.getArgOperand(1));
4724 Ops[3] = getValue(I.getArgOperand(2));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004725 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
4726 DAG.getVTList(MVT::Other),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004727 &Ops[0], 4,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004728 EVT::getIntegerVT(*Context, 8),
4729 MachinePointerInfo(I.getArgOperand(0)),
4730 0, /* align */
4731 false, /* volatile */
4732 rw==0, /* read */
4733 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004734 return 0;
4735 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004736 case Intrinsic::memory_barrier: {
4737 SDValue Ops[6];
4738 Ops[0] = getRoot();
4739 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004740 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004741
Bill Wendling4533cac2010-01-28 21:51:40 +00004742 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004743 return 0;
4744 }
4745 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004746 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004747 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004748 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004749 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004750 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004751 getValue(I.getArgOperand(0)),
4752 getValue(I.getArgOperand(1)),
4753 getValue(I.getArgOperand(2)),
Chris Lattner60bddc82010-09-21 04:53:42 +00004754 MachinePointerInfo(I.getArgOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004755 setValue(&I, L);
4756 DAG.setRoot(L.getValue(1));
4757 return 0;
4758 }
4759 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004760 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004761 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004762 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004763 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004764 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004765 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004766 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004767 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004768 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004769 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004770 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004771 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004772 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004773 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004774 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004775 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004776 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004777 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004778 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004779 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004780 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004781
4782 case Intrinsic::invariant_start:
4783 case Intrinsic::lifetime_start:
4784 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004785 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004786 return 0;
4787 case Intrinsic::invariant_end:
4788 case Intrinsic::lifetime_end:
4789 // Discard region information.
4790 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004791 }
4792}
4793
Dan Gohman46510a72010-04-15 01:51:59 +00004794void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004795 bool isTailCall,
4796 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004797 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4798 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004799 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004800 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004801 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004802
4803 TargetLowering::ArgListTy Args;
4804 TargetLowering::ArgListEntry Entry;
4805 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004806
4807 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004808 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004809 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004810 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4811 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004812
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004813 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004814 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004815
4816 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00004817 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004818
4819 if (!CanLowerReturn) {
4820 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4821 FTy->getReturnType());
4822 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4823 FTy->getReturnType());
4824 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00004825 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004826 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4827
Chris Lattnerecf42c42010-09-21 16:36:31 +00004828 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004829 Entry.Node = DemoteStackSlot;
4830 Entry.Ty = StackSlotPtrType;
4831 Entry.isSExt = false;
4832 Entry.isZExt = false;
4833 Entry.isInReg = false;
4834 Entry.isSRet = true;
4835 Entry.isNest = false;
4836 Entry.isByVal = false;
4837 Entry.Alignment = Align;
4838 Args.push_back(Entry);
4839 RetTy = Type::getVoidTy(FTy->getContext());
4840 }
4841
Dan Gohman46510a72010-04-15 01:51:59 +00004842 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004843 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004844 SDValue ArgNode = getValue(*i);
4845 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4846
4847 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004848 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4849 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4850 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4851 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4852 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4853 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004854 Entry.Alignment = CS.getParamAlignment(attrInd);
4855 Args.push_back(Entry);
4856 }
4857
Chris Lattner512063d2010-04-05 06:19:28 +00004858 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004859 // Insert a label before the invoke call to mark the try range. This can be
4860 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004861 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004862
Jim Grosbachca752c92010-01-28 01:45:32 +00004863 // For SjLj, keep track of which landing pads go with which invokes
4864 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004865 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004866 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004867 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004868 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004869 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004870 }
4871
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004872 // Both PendingLoads and PendingExports must be flushed here;
4873 // this call might not return.
4874 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004875 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004876 }
4877
Dan Gohman98ca4f22009-08-05 01:29:28 +00004878 // Check if target-independent constraints permit a tail call here.
4879 // Target-dependent constraints are checked within TLI.LowerCallTo.
4880 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004881 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004882 isTailCall = false;
4883
Dan Gohmanbadcda42010-08-28 00:51:03 +00004884 // If there's a possibility that fast-isel has already selected some amount
4885 // of the current basic block, don't emit a tail call.
4886 if (isTailCall && EnableFastISel)
4887 isTailCall = false;
4888
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004889 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004890 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004891 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004892 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004893 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004894 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004895 isTailCall,
4896 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004897 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004898 assert((isTailCall || Result.second.getNode()) &&
4899 "Non-null chain expected with non-tail call!");
4900 assert((Result.second.getNode() || !Result.first.getNode()) &&
4901 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004902 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004903 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004904 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004905 // The instruction result is the result of loading from the
4906 // hidden sret parameter.
4907 SmallVector<EVT, 1> PVTs;
4908 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4909
4910 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4911 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4912 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004913 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004914 SmallVector<SDValue, 4> Values(NumValues);
4915 SmallVector<SDValue, 4> Chains(NumValues);
4916
4917 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004918 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4919 DemoteStackSlot,
4920 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004921 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00004922 Add,
4923 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
4924 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004925 Values[i] = L;
4926 Chains[i] = L.getValue(1);
4927 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004928
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004929 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4930 MVT::Other, &Chains[0], NumValues);
4931 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004932
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004933 // Collect the legal value parts into potentially illegal values
4934 // that correspond to the original function's return values.
4935 SmallVector<EVT, 4> RetTys;
4936 RetTy = FTy->getReturnType();
4937 ComputeValueVTs(TLI, RetTy, RetTys);
4938 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4939 SmallVector<SDValue, 4> ReturnValues;
4940 unsigned CurReg = 0;
4941 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4942 EVT VT = RetTys[I];
4943 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4944 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004945
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004946 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004947 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004948 RegisterVT, VT, AssertOp);
4949 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004950 CurReg += NumRegs;
4951 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004952
Bill Wendling4533cac2010-01-28 21:51:40 +00004953 setValue(CS.getInstruction(),
4954 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4955 DAG.getVTList(&RetTys[0], RetTys.size()),
4956 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004957
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004958 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004959
4960 // As a special case, a null chain means that a tail call has been emitted and
4961 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004962 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004963 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004964 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004965 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004966
Chris Lattner512063d2010-04-05 06:19:28 +00004967 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004968 // Insert a label at the end of the invoke call to mark the try range. This
4969 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004970 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004971 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004972
4973 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004974 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004975 }
4976}
4977
Chris Lattner8047d9a2009-12-24 00:37:38 +00004978/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4979/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004980static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4981 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004982 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004983 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004984 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004985 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004986 if (C->isNullValue())
4987 continue;
4988 // Unknown instruction.
4989 return false;
4990 }
4991 return true;
4992}
4993
Dan Gohman46510a72010-04-15 01:51:59 +00004994static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4995 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004996 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004997
Chris Lattner8047d9a2009-12-24 00:37:38 +00004998 // Check to see if this load can be trivially constant folded, e.g. if the
4999 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005000 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005001 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005002 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005003 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005004
Dan Gohman46510a72010-04-15 01:51:59 +00005005 if (const Constant *LoadCst =
5006 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5007 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005008 return Builder.getValue(LoadCst);
5009 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005010
Chris Lattner8047d9a2009-12-24 00:37:38 +00005011 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5012 // still constant memory, the input chain can be the entry node.
5013 SDValue Root;
5014 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005015
Chris Lattner8047d9a2009-12-24 00:37:38 +00005016 // Do not serialize (non-volatile) loads of constant memory with anything.
5017 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5018 Root = Builder.DAG.getEntryNode();
5019 ConstantMemory = true;
5020 } else {
5021 // Do not serialize non-volatile loads against each other.
5022 Root = Builder.DAG.getRoot();
5023 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005024
Chris Lattner8047d9a2009-12-24 00:37:38 +00005025 SDValue Ptr = Builder.getValue(PtrVal);
5026 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005027 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005028 false /*volatile*/,
5029 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005030
Chris Lattner8047d9a2009-12-24 00:37:38 +00005031 if (!ConstantMemory)
5032 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5033 return LoadVal;
5034}
5035
5036
5037/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5038/// If so, return true and lower it, otherwise return false and it will be
5039/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005040bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005041 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005042 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005043 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005044
Gabor Greif0635f352010-06-25 09:38:13 +00005045 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005046 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005047 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005048 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005049 return false;
5050
Gabor Greif0635f352010-06-25 09:38:13 +00005051 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005052
Chris Lattner8047d9a2009-12-24 00:37:38 +00005053 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5054 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005055 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5056 bool ActuallyDoIt = true;
5057 MVT LoadVT;
5058 const Type *LoadTy;
5059 switch (Size->getZExtValue()) {
5060 default:
5061 LoadVT = MVT::Other;
5062 LoadTy = 0;
5063 ActuallyDoIt = false;
5064 break;
5065 case 2:
5066 LoadVT = MVT::i16;
5067 LoadTy = Type::getInt16Ty(Size->getContext());
5068 break;
5069 case 4:
5070 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005071 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005072 break;
5073 case 8:
5074 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005075 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005076 break;
5077 /*
5078 case 16:
5079 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005080 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005081 LoadTy = VectorType::get(LoadTy, 4);
5082 break;
5083 */
5084 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005085
Chris Lattner04b091a2009-12-24 01:07:17 +00005086 // This turns into unaligned loads. We only do this if the target natively
5087 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5088 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005089
Chris Lattner04b091a2009-12-24 01:07:17 +00005090 // Require that we can find a legal MVT, and only do this if the target
5091 // supports unaligned loads of that type. Expanding into byte loads would
5092 // bloat the code.
5093 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5094 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5095 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5096 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5097 ActuallyDoIt = false;
5098 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005099
Chris Lattner04b091a2009-12-24 01:07:17 +00005100 if (ActuallyDoIt) {
5101 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5102 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005103
Chris Lattner04b091a2009-12-24 01:07:17 +00005104 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5105 ISD::SETNE);
5106 EVT CallVT = TLI.getValueType(I.getType(), true);
5107 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5108 return true;
5109 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005110 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005111
5112
Chris Lattner8047d9a2009-12-24 00:37:38 +00005113 return false;
5114}
5115
5116
Dan Gohman46510a72010-04-15 01:51:59 +00005117void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005118 // Handle inline assembly differently.
5119 if (isa<InlineAsm>(I.getCalledValue())) {
5120 visitInlineAsm(&I);
5121 return;
5122 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005123
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005124 // See if any floating point values are being passed to this function. This is
5125 // used to emit an undefined reference to fltused on Windows.
5126 const FunctionType *FT =
5127 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5128 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5129 if (FT->isVarArg() &&
5130 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5131 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
5132 const Type* T = I.getArgOperand(i)->getType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005133 for (po_iterator<const Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005134 i != e; ++i) {
5135 if (!i->isFloatingPointTy()) continue;
5136 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5137 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005138 }
5139 }
5140 }
5141
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005142 const char *RenameFn = 0;
5143 if (Function *F = I.getCalledFunction()) {
5144 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005145 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005146 if (unsigned IID = II->getIntrinsicID(F)) {
5147 RenameFn = visitIntrinsicCall(I, IID);
5148 if (!RenameFn)
5149 return;
5150 }
5151 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005152 if (unsigned IID = F->getIntrinsicID()) {
5153 RenameFn = visitIntrinsicCall(I, IID);
5154 if (!RenameFn)
5155 return;
5156 }
5157 }
5158
5159 // Check for well-known libc/libm calls. If the function is internal, it
5160 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005161 if (!F->hasLocalLinkage() && F->hasName()) {
5162 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005163 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005164 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005165 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5166 I.getType() == I.getArgOperand(0)->getType() &&
5167 I.getType() == I.getArgOperand(1)->getType()) {
5168 SDValue LHS = getValue(I.getArgOperand(0));
5169 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005170 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5171 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005172 return;
5173 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005174 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005175 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005176 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5177 I.getType() == I.getArgOperand(0)->getType()) {
5178 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005179 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5180 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005181 return;
5182 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005183 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005184 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005185 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5186 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005187 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005188 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005189 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5190 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005191 return;
5192 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005193 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005194 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005195 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5196 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005197 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005198 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005199 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5200 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005201 return;
5202 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005203 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005204 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005205 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5206 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005207 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005208 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005209 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5210 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005211 return;
5212 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005213 } else if (Name == "memcmp") {
5214 if (visitMemCmpCall(I))
5215 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005216 }
5217 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005218 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005219
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005220 SDValue Callee;
5221 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005222 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005223 else
Bill Wendling056292f2008-09-16 21:48:12 +00005224 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005225
Bill Wendling0d580132009-12-23 01:28:19 +00005226 // Check if we can potentially perform a tail call. More detailed checking is
5227 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005228 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005229}
5230
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005231namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00005232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005233/// AsmOperandInfo - This contains information for each constraint that we are
5234/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00005235class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00005236 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005237public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005238 /// CallOperand - If this is the result output operand or a clobber
5239 /// this is null, otherwise it is the incoming operand to the CallInst.
5240 /// This gets modified as the asm is processed.
5241 SDValue CallOperand;
5242
5243 /// AssignedRegs - If this is a register or register class operand, this
5244 /// contains the set of register corresponding to the operand.
5245 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005246
John Thompsoneac6e1d2010-09-13 18:15:37 +00005247 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005248 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5249 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005250
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005251 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5252 /// busy in OutputRegs/InputRegs.
5253 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005254 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005255 std::set<unsigned> &InputRegs,
5256 const TargetRegisterInfo &TRI) const {
5257 if (isOutReg) {
5258 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5259 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5260 }
5261 if (isInReg) {
5262 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5263 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5264 }
5265 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005266
Owen Andersone50ed302009-08-10 22:56:29 +00005267 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005268 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005269 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005270 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005271 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005272 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005273 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005274
Chris Lattner81249c92008-10-17 17:05:25 +00005275 if (isa<BasicBlock>(CallOperandVal))
5276 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005277
Chris Lattner81249c92008-10-17 17:05:25 +00005278 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005279
Chris Lattner81249c92008-10-17 17:05:25 +00005280 // If this is an indirect operand, the operand is a pointer to the
5281 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005282 if (isIndirect) {
5283 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5284 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005285 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005286 OpTy = PtrTy->getElementType();
5287 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005288
Chris Lattner81249c92008-10-17 17:05:25 +00005289 // If OpTy is not a single value, it may be a struct/union that we
5290 // can tile with integers.
5291 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5292 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5293 switch (BitSize) {
5294 default: break;
5295 case 1:
5296 case 8:
5297 case 16:
5298 case 32:
5299 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005300 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005301 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005302 break;
5303 }
5304 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005305
Chris Lattner81249c92008-10-17 17:05:25 +00005306 return TLI.getValueType(OpTy, true);
5307 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005308
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005309private:
5310 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5311 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005312 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005313 const TargetRegisterInfo &TRI) {
5314 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5315 Regs.insert(Reg);
5316 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5317 for (; *Aliases; ++Aliases)
5318 Regs.insert(*Aliases);
5319 }
5320};
Dan Gohman462f6b52010-05-29 17:53:24 +00005321
John Thompson44ab89e2010-10-29 17:29:13 +00005322typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5323
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005324} // end llvm namespace.
5325
Dan Gohman462f6b52010-05-29 17:53:24 +00005326/// isAllocatableRegister - If the specified register is safe to allocate,
5327/// i.e. it isn't a stack pointer or some other special register, return the
5328/// register class for the register. Otherwise, return null.
5329static const TargetRegisterClass *
5330isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5331 const TargetLowering &TLI,
5332 const TargetRegisterInfo *TRI) {
5333 EVT FoundVT = MVT::Other;
5334 const TargetRegisterClass *FoundRC = 0;
5335 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5336 E = TRI->regclass_end(); RCI != E; ++RCI) {
5337 EVT ThisVT = MVT::Other;
5338
5339 const TargetRegisterClass *RC = *RCI;
5340 // If none of the value types for this register class are valid, we
5341 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5342 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5343 I != E; ++I) {
5344 if (TLI.isTypeLegal(*I)) {
5345 // If we have already found this register in a different register class,
5346 // choose the one with the largest VT specified. For example, on
5347 // PowerPC, we favor f64 register classes over f32.
5348 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5349 ThisVT = *I;
5350 break;
5351 }
5352 }
5353 }
5354
5355 if (ThisVT == MVT::Other) continue;
5356
5357 // NOTE: This isn't ideal. In particular, this might allocate the
5358 // frame pointer in functions that need it (due to them not being taken
5359 // out of allocation, because a variable sized allocation hasn't been seen
5360 // yet). This is a slight code pessimization, but should still work.
5361 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5362 E = RC->allocation_order_end(MF); I != E; ++I)
5363 if (*I == Reg) {
5364 // We found a matching register class. Keep looking at others in case
5365 // we find one with larger registers that this physreg is also in.
5366 FoundRC = RC;
5367 FoundVT = ThisVT;
5368 break;
5369 }
5370 }
5371 return FoundRC;
5372}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005373
5374/// GetRegistersForValue - Assign registers (virtual or physical) for the
5375/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005376/// register allocator to handle the assignment process. However, if the asm
5377/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005378/// allocation. This produces generally horrible, but correct, code.
5379///
5380/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005381/// Input and OutputRegs are the set of already allocated physical registers.
5382///
Dan Gohman2048b852009-11-23 18:04:58 +00005383void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005384GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005385 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005386 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005387 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005388
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005389 // Compute whether this value requires an input register, an output register,
5390 // or both.
5391 bool isOutReg = false;
5392 bool isInReg = false;
5393 switch (OpInfo.Type) {
5394 case InlineAsm::isOutput:
5395 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005396
5397 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005398 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005399 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005400 break;
5401 case InlineAsm::isInput:
5402 isInReg = true;
5403 isOutReg = false;
5404 break;
5405 case InlineAsm::isClobber:
5406 isOutReg = true;
5407 isInReg = true;
5408 break;
5409 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005410
5411
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005412 MachineFunction &MF = DAG.getMachineFunction();
5413 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005414
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005415 // If this is a constraint for a single physreg, or a constraint for a
5416 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005417 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005418 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5419 OpInfo.ConstraintVT);
5420
5421 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005422 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005423 // If this is a FP input in an integer register (or visa versa) insert a bit
5424 // cast of the input value. More generally, handle any case where the input
5425 // value disagrees with the register class we plan to stick this in.
5426 if (OpInfo.Type == InlineAsm::isInput &&
5427 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005428 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005429 // types are identical size, use a bitcast to convert (e.g. two differing
5430 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005431 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005432 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005433 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005434 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005435 OpInfo.ConstraintVT = RegVT;
5436 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5437 // If the input is a FP value and we want it in FP registers, do a
5438 // bitcast to the corresponding integer type. This turns an f64 value
5439 // into i64, which can be passed with two i32 values on a 32-bit
5440 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005441 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005442 OpInfo.ConstraintVT.getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005443 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005444 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005445 OpInfo.ConstraintVT = RegVT;
5446 }
5447 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005448
Owen Anderson23b9b192009-08-12 00:36:31 +00005449 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005450 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005451
Owen Andersone50ed302009-08-10 22:56:29 +00005452 EVT RegVT;
5453 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005454
5455 // If this is a constraint for a specific physical register, like {r17},
5456 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005457 if (unsigned AssignedReg = PhysReg.first) {
5458 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005459 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005460 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005461
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005462 // Get the actual register value type. This is important, because the user
5463 // may have asked for (e.g.) the AX register in i32 type. We need to
5464 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005465 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005466
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005467 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005468 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005469
5470 // If this is an expanded reference, add the rest of the regs to Regs.
5471 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005472 TargetRegisterClass::iterator I = RC->begin();
5473 for (; *I != AssignedReg; ++I)
5474 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005475
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005476 // Already added the first reg.
5477 --NumRegs; ++I;
5478 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005479 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005480 Regs.push_back(*I);
5481 }
5482 }
Bill Wendling651ad132009-12-22 01:25:10 +00005483
Dan Gohman7451d3e2010-05-29 17:03:36 +00005484 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005485 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5486 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5487 return;
5488 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005489
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005490 // Otherwise, if this was a reference to an LLVM register class, create vregs
5491 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005492 if (const TargetRegisterClass *RC = PhysReg.second) {
5493 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005494 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005495 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005496
Evan Chengfb112882009-03-23 08:01:15 +00005497 // Create the appropriate number of virtual registers.
5498 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5499 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005500 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005501
Dan Gohman7451d3e2010-05-29 17:03:36 +00005502 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005503 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005504 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005505
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005506 // This is a reference to a register class that doesn't directly correspond
5507 // to an LLVM register class. Allocate NumRegs consecutive, available,
5508 // registers from the class.
5509 std::vector<unsigned> RegClassRegs
5510 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5511 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005512
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005513 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5514 unsigned NumAllocated = 0;
5515 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5516 unsigned Reg = RegClassRegs[i];
5517 // See if this register is available.
5518 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5519 (isInReg && InputRegs.count(Reg))) { // Already used.
5520 // Make sure we find consecutive registers.
5521 NumAllocated = 0;
5522 continue;
5523 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005524
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005525 // Check to see if this register is allocatable (i.e. don't give out the
5526 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005527 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5528 if (!RC) { // Couldn't allocate this register.
5529 // Reset NumAllocated to make sure we return consecutive registers.
5530 NumAllocated = 0;
5531 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005532 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005533
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005534 // Okay, this register is good, we can use it.
5535 ++NumAllocated;
5536
5537 // If we allocated enough consecutive registers, succeed.
5538 if (NumAllocated == NumRegs) {
5539 unsigned RegStart = (i-NumAllocated)+1;
5540 unsigned RegEnd = i+1;
5541 // Mark all of the allocated registers used.
5542 for (unsigned i = RegStart; i != RegEnd; ++i)
5543 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005544
Dan Gohman7451d3e2010-05-29 17:03:36 +00005545 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005546 OpInfo.ConstraintVT);
5547 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5548 return;
5549 }
5550 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005551
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005552 // Otherwise, we couldn't allocate enough registers for this.
5553}
5554
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005555/// visitInlineAsm - Handle a call to an InlineAsm object.
5556///
Dan Gohman46510a72010-04-15 01:51:59 +00005557void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5558 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005559
5560 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005561 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005562
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005563 std::set<unsigned> OutputRegs, InputRegs;
5564
John Thompson44ab89e2010-10-29 17:29:13 +00005565 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(CS);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005566 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005567
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005568 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5569 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005570 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5571 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005572 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005573
Owen Anderson825b72b2009-08-11 20:47:22 +00005574 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005575
5576 // Compute the value type for each operand.
5577 switch (OpInfo.Type) {
5578 case InlineAsm::isOutput:
5579 // Indirect outputs just consume an argument.
5580 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005581 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005582 break;
5583 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005584
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005585 // The return value of the call is this value. As such, there is no
5586 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005587 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005588 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005589 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5590 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5591 } else {
5592 assert(ResNo == 0 && "Asm only has one result!");
5593 OpVT = TLI.getValueType(CS.getType());
5594 }
5595 ++ResNo;
5596 break;
5597 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005598 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005599 break;
5600 case InlineAsm::isClobber:
5601 // Nothing to do.
5602 break;
5603 }
5604
5605 // If this is an input or an indirect output, process the call argument.
5606 // BasicBlocks are labels, currently appearing only in asm's.
5607 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005608 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005609 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005610 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005611 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005612 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005613
Owen Anderson1d0be152009-08-13 21:58:54 +00005614 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005615 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005616
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005617 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005618
John Thompsoneac6e1d2010-09-13 18:15:37 +00005619 // Indirect operand accesses access memory.
5620 if (OpInfo.isIndirect)
5621 hasMemory = true;
5622 else {
5623 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
5624 TargetLowering::ConstraintType CType = TLI.getConstraintType(OpInfo.Codes[j]);
5625 if (CType == TargetLowering::C_Memory) {
5626 hasMemory = true;
5627 break;
5628 }
5629 }
5630 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005631 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005632
John Thompsoneac6e1d2010-09-13 18:15:37 +00005633 SDValue Chain, Flag;
5634
5635 // We won't need to flush pending loads if this asm doesn't touch
5636 // memory and is nonvolatile.
5637 if (hasMemory || IA->hasSideEffects())
5638 Chain = getRoot();
5639 else
5640 Chain = DAG.getRoot();
5641
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005642 // Second pass over the constraints: compute which constraint option to use
5643 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005644 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005645 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005646
John Thompson54584742010-09-24 22:24:05 +00005647 // If this is an output operand with a matching input operand, look up the
5648 // matching input. If their types mismatch, e.g. one is an integer, the
5649 // other is floating point, or their sizes are different, flag it as an
5650 // error.
5651 if (OpInfo.hasMatchingInput()) {
5652 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005653
John Thompson54584742010-09-24 22:24:05 +00005654 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
5655 if ((OpInfo.ConstraintVT.isInteger() !=
5656 Input.ConstraintVT.isInteger()) ||
5657 (OpInfo.ConstraintVT.getSizeInBits() !=
5658 Input.ConstraintVT.getSizeInBits())) {
5659 report_fatal_error("Unsupported asm: input constraint"
5660 " with a matching output constraint of"
5661 " incompatible type!");
5662 }
5663 Input.ConstraintVT = OpInfo.ConstraintVT;
5664 }
5665 }
5666
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005667 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005668 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005669
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005670 // If this is a memory input, and if the operand is not indirect, do what we
5671 // need to to provide an address for the memory input.
5672 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5673 !OpInfo.isIndirect) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00005674 assert((OpInfo.isMultipleAlternative || (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005675 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005676
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005677 // Memory operands really want the address of the value. If we don't have
5678 // an indirect input, put it in the constpool if we can, otherwise spill
5679 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005680
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005681 // If the operand is a float, integer, or vector constant, spill to a
5682 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005683 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005684 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5685 isa<ConstantVector>(OpVal)) {
5686 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5687 TLI.getPointerTy());
5688 } else {
5689 // Otherwise, create a stack slot and emit a store to it before the
5690 // asm.
5691 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005692 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005693 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5694 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005695 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005696 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005697 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005698 OpInfo.CallOperand, StackSlot,
5699 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005700 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005701 OpInfo.CallOperand = StackSlot;
5702 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005703
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005704 // There is no longer a Value* corresponding to this operand.
5705 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005706
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005707 // It is now an indirect operand.
5708 OpInfo.isIndirect = true;
5709 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005710
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005711 // If this constraint is for a specific register, allocate it before
5712 // anything else.
5713 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005714 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005715 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005716
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005717 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005718 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005719 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5720 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005721
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005722 // C_Register operands have already been allocated, Other/Memory don't need
5723 // to be.
5724 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005725 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005726 }
5727
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005728 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5729 std::vector<SDValue> AsmNodeOperands;
5730 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5731 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005732 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5733 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005734
Chris Lattnerdecc2672010-04-07 05:20:54 +00005735 // If we have a !srcloc metadata node associated with it, we want to attach
5736 // this to the ultimately generated inline asm machineinstr. To do this, we
5737 // pass in the third operand as this (potentially null) inline asm MDNode.
5738 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5739 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005740
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005741 // Remember the AlignStack bit as operand 3.
5742 AsmNodeOperands.push_back(DAG.getTargetConstant(IA->isAlignStack() ? 1 : 0,
5743 MVT::i1));
5744
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005745 // Loop over all of the inputs, copying the operand values into the
5746 // appropriate registers and processing the output regs.
5747 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005748
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005749 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5750 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005751
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005752 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5753 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5754
5755 switch (OpInfo.Type) {
5756 case InlineAsm::isOutput: {
5757 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5758 OpInfo.ConstraintType != TargetLowering::C_Register) {
5759 // Memory output, or 'other' output (e.g. 'X' constraint).
5760 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5761
5762 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005763 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5764 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005765 TLI.getPointerTy()));
5766 AsmNodeOperands.push_back(OpInfo.CallOperand);
5767 break;
5768 }
5769
5770 // Otherwise, this is a register or register class output.
5771
5772 // Copy the output from the appropriate register. Find a register that
5773 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005774 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005775 report_fatal_error("Couldn't allocate output reg for constraint '" +
5776 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005777
5778 // If this is an indirect operand, store through the pointer after the
5779 // asm.
5780 if (OpInfo.isIndirect) {
5781 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5782 OpInfo.CallOperandVal));
5783 } else {
5784 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005785 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005786 // Concatenate this output onto the outputs list.
5787 RetValRegs.append(OpInfo.AssignedRegs);
5788 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005789
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005790 // Add information to the INLINEASM node to know that this register is
5791 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005792 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005793 InlineAsm::Kind_RegDefEarlyClobber :
5794 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005795 false,
5796 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005797 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005798 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005799 break;
5800 }
5801 case InlineAsm::isInput: {
5802 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005803
Chris Lattner6bdcda32008-10-17 16:47:46 +00005804 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005805 // If this is required to match an output register we have already set,
5806 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005807 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005808
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005809 // Scan until we find the definition we already emitted of this operand.
5810 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005811 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005812 for (; OperandNo; --OperandNo) {
5813 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005814 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005815 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005816 assert((InlineAsm::isRegDefKind(OpFlag) ||
5817 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5818 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005819 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005820 }
5821
Evan Cheng697cbbf2009-03-20 18:03:34 +00005822 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005823 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005824 if (InlineAsm::isRegDefKind(OpFlag) ||
5825 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005826 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005827 if (OpInfo.isIndirect) {
5828 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005829 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005830 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5831 " don't know how to handle tied "
5832 "indirect register inputs");
5833 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005834
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005835 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005836 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005837 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005838 MatchedRegs.RegVTs.push_back(RegVT);
5839 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005840 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005841 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005842 MatchedRegs.Regs.push_back
5843 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005844
5845 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005846 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005847 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005848 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005849 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005850 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005851 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005852 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005853
Chris Lattnerdecc2672010-04-07 05:20:54 +00005854 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5855 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5856 "Unexpected number of operands");
5857 // Add information to the INLINEASM node to know about this input.
5858 // See InlineAsm.h isUseOperandTiedToDef.
5859 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5860 OpInfo.getMatchedOperand());
5861 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5862 TLI.getPointerTy()));
5863 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5864 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005865 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005866
Dale Johannesenb5611a62010-07-13 20:17:05 +00005867 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00005868 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5869 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00005870 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005871
Dale Johannesenb5611a62010-07-13 20:17:05 +00005872 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005873 std::vector<SDValue> Ops;
5874 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005875 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005876 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005877 report_fatal_error("Invalid operand for inline asm constraint '" +
5878 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005879
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005880 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005881 unsigned ResOpType =
5882 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005883 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005884 TLI.getPointerTy()));
5885 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5886 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005887 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005888
Chris Lattnerdecc2672010-04-07 05:20:54 +00005889 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005890 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5891 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5892 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005893
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005894 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005895 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005896 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005897 TLI.getPointerTy()));
5898 AsmNodeOperands.push_back(InOperandVal);
5899 break;
5900 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005901
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005902 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5903 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5904 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005905 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005906 "Don't know how to handle indirect register inputs yet!");
5907
5908 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005909 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005910 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005911 report_fatal_error("Couldn't allocate input reg for constraint '" +
5912 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005913
Dale Johannesen66978ee2009-01-31 02:22:37 +00005914 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005915 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005916
Chris Lattnerdecc2672010-04-07 05:20:54 +00005917 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005918 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005919 break;
5920 }
5921 case InlineAsm::isClobber: {
5922 // Add the clobbered value to the operand list, so that the register
5923 // allocator is aware that the physreg got clobbered.
5924 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005925 OpInfo.AssignedRegs.AddInlineAsmOperands(
5926 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005927 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005928 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005929 break;
5930 }
5931 }
5932 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005933
Chris Lattnerdecc2672010-04-07 05:20:54 +00005934 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005935 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005936 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005937
Dale Johannesen66978ee2009-01-31 02:22:37 +00005938 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005939 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005940 &AsmNodeOperands[0], AsmNodeOperands.size());
5941 Flag = Chain.getValue(1);
5942
5943 // If this asm returns a register value, copy the result from that register
5944 // and set it as the value of the call.
5945 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005946 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005947 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005948
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005949 // FIXME: Why don't we do this for inline asms with MRVs?
5950 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005951 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005952
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005953 // If any of the results of the inline asm is a vector, it may have the
5954 // wrong width/num elts. This can happen for register classes that can
5955 // contain multiple different value types. The preg or vreg allocated may
5956 // not have the same VT as was expected. Convert it to the right type
5957 // with bit_convert.
5958 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005959 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005960 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005961
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005962 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005963 ResultType.isInteger() && Val.getValueType().isInteger()) {
5964 // If a result value was tied to an input value, the computed result may
5965 // have a wider width than the expected result. Extract the relevant
5966 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005967 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005968 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005969
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005970 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005971 }
Dan Gohman95915732008-10-18 01:03:45 +00005972
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005973 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005974 // Don't need to use this as a chain in this case.
5975 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5976 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005977 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005978
Dan Gohman46510a72010-04-15 01:51:59 +00005979 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005980
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005981 // Process indirect outputs, first output all of the flagged copies out of
5982 // physregs.
5983 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5984 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005985 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005986 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005987 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005988 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5989 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005990
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005991 // Emit the non-flagged stores from the physregs.
5992 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005993 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5994 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5995 StoresToEmit[i].first,
5996 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00005997 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005998 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005999 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006000 }
6001
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006002 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006003 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006004 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006005
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006006 DAG.setRoot(Chain);
6007}
6008
Dan Gohman46510a72010-04-15 01:51:59 +00006009void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006010 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6011 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006012 getValue(I.getArgOperand(0)),
6013 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006014}
6015
Dan Gohman46510a72010-04-15 01:51:59 +00006016void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006017 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006018 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6019 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006020 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006021 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006022 setValue(&I, V);
6023 DAG.setRoot(V.getValue(1));
6024}
6025
Dan Gohman46510a72010-04-15 01:51:59 +00006026void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006027 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6028 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006029 getValue(I.getArgOperand(0)),
6030 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006031}
6032
Dan Gohman46510a72010-04-15 01:51:59 +00006033void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006034 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6035 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006036 getValue(I.getArgOperand(0)),
6037 getValue(I.getArgOperand(1)),
6038 DAG.getSrcValue(I.getArgOperand(0)),
6039 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006040}
6041
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006042/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006043/// implementation, which just calls LowerCall.
6044/// FIXME: When all targets are
6045/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006046std::pair<SDValue, SDValue>
6047TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
6048 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006049 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006050 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006051 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006052 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006053 ArgListTy &Args, SelectionDAG &DAG,
6054 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006055 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006056 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006057 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006058 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006059 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006060 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6061 for (unsigned Value = 0, NumValues = ValueVTs.size();
6062 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006063 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006064 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006065 SDValue Op = SDValue(Args[i].Node.getNode(),
6066 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006067 ISD::ArgFlagsTy Flags;
6068 unsigned OriginalAlignment =
6069 getTargetData()->getABITypeAlignment(ArgTy);
6070
6071 if (Args[i].isZExt)
6072 Flags.setZExt();
6073 if (Args[i].isSExt)
6074 Flags.setSExt();
6075 if (Args[i].isInReg)
6076 Flags.setInReg();
6077 if (Args[i].isSRet)
6078 Flags.setSRet();
6079 if (Args[i].isByVal) {
6080 Flags.setByVal();
6081 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
6082 const Type *ElementTy = Ty->getElementType();
6083 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00006084 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006085 // For ByVal, alignment should come from FE. BE will guess if this
6086 // info is not there but there are cases it cannot get right.
6087 if (Args[i].Alignment)
6088 FrameAlign = Args[i].Alignment;
6089 Flags.setByValAlign(FrameAlign);
6090 Flags.setByValSize(FrameSize);
6091 }
6092 if (Args[i].isNest)
6093 Flags.setNest();
6094 Flags.setOrigAlign(OriginalAlignment);
6095
Owen Anderson23b9b192009-08-12 00:36:31 +00006096 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6097 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006098 SmallVector<SDValue, 4> Parts(NumParts);
6099 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6100
6101 if (Args[i].isSExt)
6102 ExtendKind = ISD::SIGN_EXTEND;
6103 else if (Args[i].isZExt)
6104 ExtendKind = ISD::ZERO_EXTEND;
6105
Bill Wendling46ada192010-03-02 01:55:18 +00006106 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006107 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006108
Dan Gohman98ca4f22009-08-05 01:29:28 +00006109 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006110 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006111 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6112 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006113 if (NumParts > 1 && j == 0)
6114 MyFlags.Flags.setSplit();
6115 else if (j != 0)
6116 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006117
Dan Gohman98ca4f22009-08-05 01:29:28 +00006118 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006119 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006120 }
6121 }
6122 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006123
Dan Gohman98ca4f22009-08-05 01:29:28 +00006124 // Handle the incoming return values from the call.
6125 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006126 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006127 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006128 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006129 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006130 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6131 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006132 for (unsigned i = 0; i != NumRegs; ++i) {
6133 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006134 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006135 MyFlags.Used = isReturnValueUsed;
6136 if (RetSExt)
6137 MyFlags.Flags.setSExt();
6138 if (RetZExt)
6139 MyFlags.Flags.setZExt();
6140 if (isInreg)
6141 MyFlags.Flags.setInReg();
6142 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006143 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006144 }
6145
Dan Gohman98ca4f22009-08-05 01:29:28 +00006146 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006147 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006148 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006149
6150 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006151 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006152 "LowerCall didn't return a valid chain!");
6153 assert((!isTailCall || InVals.empty()) &&
6154 "LowerCall emitted a return value for a tail call!");
6155 assert((isTailCall || InVals.size() == Ins.size()) &&
6156 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006157
6158 // For a tail call, the return value is merely live-out and there aren't
6159 // any nodes in the DAG representing it. Return a special value to
6160 // indicate that a tail call has been emitted and no more Instructions
6161 // should be processed in the current block.
6162 if (isTailCall) {
6163 DAG.setRoot(Chain);
6164 return std::make_pair(SDValue(), SDValue());
6165 }
6166
Evan Chengaf1871f2010-03-11 19:38:18 +00006167 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6168 assert(InVals[i].getNode() &&
6169 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006170 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006171 "LowerCall emitted a value with the wrong type!");
6172 });
6173
Dan Gohman98ca4f22009-08-05 01:29:28 +00006174 // Collect the legal value parts into potentially illegal values
6175 // that correspond to the original function's return values.
6176 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6177 if (RetSExt)
6178 AssertOp = ISD::AssertSext;
6179 else if (RetZExt)
6180 AssertOp = ISD::AssertZext;
6181 SmallVector<SDValue, 4> ReturnValues;
6182 unsigned CurReg = 0;
6183 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006184 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006185 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6186 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006187
Bill Wendling46ada192010-03-02 01:55:18 +00006188 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006189 NumRegs, RegisterVT, VT,
6190 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006191 CurReg += NumRegs;
6192 }
6193
6194 // For a function returning void, there is no return value. We can't create
6195 // such a node, so we just return a null return value in that case. In
6196 // that case, nothing will actualy look at the value.
6197 if (ReturnValues.empty())
6198 return std::make_pair(SDValue(), Chain);
6199
6200 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6201 DAG.getVTList(&RetTys[0], RetTys.size()),
6202 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006203 return std::make_pair(Res, Chain);
6204}
6205
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006206void TargetLowering::LowerOperationWrapper(SDNode *N,
6207 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006208 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006209 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006210 if (Res.getNode())
6211 Results.push_back(Res);
6212}
6213
Dan Gohmand858e902010-04-17 15:26:15 +00006214SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006215 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006216 return SDValue();
6217}
6218
Dan Gohman46510a72010-04-15 01:51:59 +00006219void
6220SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006221 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006222 assert((Op.getOpcode() != ISD::CopyFromReg ||
6223 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6224 "Copy from a reg to the same reg!");
6225 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6226
Owen Anderson23b9b192009-08-12 00:36:31 +00006227 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006228 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006229 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006230 PendingExports.push_back(Chain);
6231}
6232
6233#include "llvm/CodeGen/SelectionDAGISel.h"
6234
Dan Gohman46510a72010-04-15 01:51:59 +00006235void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006236 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006237 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006238 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006239 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006240 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006241 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006242
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006243 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006244 SmallVector<ISD::OutputArg, 4> Outs;
6245 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6246 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006247
Dan Gohman7451d3e2010-05-29 17:03:36 +00006248 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006249 // Put in an sret pointer parameter before all the other parameters.
6250 SmallVector<EVT, 1> ValueVTs;
6251 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6252
6253 // NOTE: Assuming that a pointer will never break down to more than one VT
6254 // or one register.
6255 ISD::ArgFlagsTy Flags;
6256 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006257 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006258 ISD::InputArg RetArg(Flags, RegisterVT, true);
6259 Ins.push_back(RetArg);
6260 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006261
Dan Gohman98ca4f22009-08-05 01:29:28 +00006262 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006263 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006264 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006265 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006266 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006267 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6268 bool isArgValueUsed = !I->use_empty();
6269 for (unsigned Value = 0, NumValues = ValueVTs.size();
6270 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006271 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00006272 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006273 ISD::ArgFlagsTy Flags;
6274 unsigned OriginalAlignment =
6275 TD->getABITypeAlignment(ArgTy);
6276
6277 if (F.paramHasAttr(Idx, Attribute::ZExt))
6278 Flags.setZExt();
6279 if (F.paramHasAttr(Idx, Attribute::SExt))
6280 Flags.setSExt();
6281 if (F.paramHasAttr(Idx, Attribute::InReg))
6282 Flags.setInReg();
6283 if (F.paramHasAttr(Idx, Attribute::StructRet))
6284 Flags.setSRet();
6285 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6286 Flags.setByVal();
6287 const PointerType *Ty = cast<PointerType>(I->getType());
6288 const Type *ElementTy = Ty->getElementType();
6289 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
6290 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
6291 // For ByVal, alignment should be passed from FE. BE will guess if
6292 // this info is not there but there are cases it cannot get right.
6293 if (F.getParamAlignment(Idx))
6294 FrameAlign = F.getParamAlignment(Idx);
6295 Flags.setByValAlign(FrameAlign);
6296 Flags.setByValSize(FrameSize);
6297 }
6298 if (F.paramHasAttr(Idx, Attribute::Nest))
6299 Flags.setNest();
6300 Flags.setOrigAlign(OriginalAlignment);
6301
Owen Anderson23b9b192009-08-12 00:36:31 +00006302 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6303 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006304 for (unsigned i = 0; i != NumRegs; ++i) {
6305 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6306 if (NumRegs > 1 && i == 0)
6307 MyFlags.Flags.setSplit();
6308 // if it isn't first piece, alignment must be 1
6309 else if (i > 0)
6310 MyFlags.Flags.setOrigAlign(1);
6311 Ins.push_back(MyFlags);
6312 }
6313 }
6314 }
6315
6316 // Call the target to set up the argument values.
6317 SmallVector<SDValue, 8> InVals;
6318 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6319 F.isVarArg(), Ins,
6320 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006321
6322 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006323 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006324 "LowerFormalArguments didn't return a valid chain!");
6325 assert(InVals.size() == Ins.size() &&
6326 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006327 DEBUG({
6328 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6329 assert(InVals[i].getNode() &&
6330 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006331 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006332 "LowerFormalArguments emitted a value with the wrong type!");
6333 }
6334 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006335
Dan Gohman5e866062009-08-06 15:37:27 +00006336 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006337 DAG.setRoot(NewRoot);
6338
6339 // Set up the argument values.
6340 unsigned i = 0;
6341 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006342 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006343 // Create a virtual register for the sret pointer, and put in a copy
6344 // from the sret argument into it.
6345 SmallVector<EVT, 1> ValueVTs;
6346 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6347 EVT VT = ValueVTs[0];
6348 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6349 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006350 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006351 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006352
Dan Gohman2048b852009-11-23 18:04:58 +00006353 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006354 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6355 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006356 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006357 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6358 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006359 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006360
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006361 // i indexes lowered arguments. Bump it past the hidden sret argument.
6362 // Idx indexes LLVM arguments. Don't touch it.
6363 ++i;
6364 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006365
Dan Gohman46510a72010-04-15 01:51:59 +00006366 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006367 ++I, ++Idx) {
6368 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006369 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006370 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006371 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006372
6373 // If this argument is unused then remember its value. It is used to generate
6374 // debugging information.
6375 if (I->use_empty() && NumValues)
6376 SDB->setUnusedArgValue(I, InVals[i]);
6377
Dan Gohman98ca4f22009-08-05 01:29:28 +00006378 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006379 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006380 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6381 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006382
6383 if (!I->use_empty()) {
6384 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6385 if (F.paramHasAttr(Idx, Attribute::SExt))
6386 AssertOp = ISD::AssertSext;
6387 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6388 AssertOp = ISD::AssertZext;
6389
Bill Wendling46ada192010-03-02 01:55:18 +00006390 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006391 NumParts, PartVT, VT,
6392 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006393 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006394
Dan Gohman98ca4f22009-08-05 01:29:28 +00006395 i += NumParts;
6396 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006397
Devang Patel0b48ead2010-08-31 22:22:42 +00006398 // Note down frame index for byval arguments.
6399 if (I->hasByValAttr() && !ArgValues.empty())
Michael J. Spencere70c5262010-10-16 08:25:21 +00006400 if (FrameIndexSDNode *FI =
Devang Patel0b48ead2010-08-31 22:22:42 +00006401 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6402 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6403
Dan Gohman98ca4f22009-08-05 01:29:28 +00006404 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006405 SDValue Res;
6406 if (!ArgValues.empty())
6407 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6408 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006409 SDB->setValue(I, Res);
6410
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006411 // If this argument is live outside of the entry block, insert a copy from
6412 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006413 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006414 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006415 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006416
Dan Gohman98ca4f22009-08-05 01:29:28 +00006417 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006418
6419 // Finally, if the target has anything special to do, allow it to do so.
6420 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006421 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006422}
6423
6424/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6425/// ensure constants are generated when needed. Remember the virtual registers
6426/// that need to be added to the Machine PHI nodes as input. We cannot just
6427/// directly add them, because expansion might result in multiple MBB's for one
6428/// BB. As such, the start of the BB might correspond to a different MBB than
6429/// the end.
6430///
6431void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006432SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006433 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006434
6435 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6436
6437 // Check successor nodes' PHI nodes that expect a constant to be available
6438 // from this block.
6439 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006440 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006441 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006442 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006443
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006444 // If this terminator has multiple identical successors (common for
6445 // switches), only handle each succ once.
6446 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006447
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006448 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006449
6450 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6451 // nodes and Machine PHI nodes, but the incoming operands have not been
6452 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006453 for (BasicBlock::const_iterator I = SuccBB->begin();
6454 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006455 // Ignore dead phi's.
6456 if (PN->use_empty()) continue;
6457
6458 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006459 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006460
Dan Gohman46510a72010-04-15 01:51:59 +00006461 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006462 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006463 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006464 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006465 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006466 }
6467 Reg = RegOut;
6468 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006469 DenseMap<const Value *, unsigned>::iterator I =
6470 FuncInfo.ValueMap.find(PHIOp);
6471 if (I != FuncInfo.ValueMap.end())
6472 Reg = I->second;
6473 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006474 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006475 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006476 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006477 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006478 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006479 }
6480 }
6481
6482 // Remember that this register needs to added to the machine PHI node as
6483 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006484 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006485 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6486 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006487 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006488 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006489 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006490 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006491 Reg += NumRegisters;
6492 }
6493 }
6494 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006495 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006496}