blob: 4fb9599687794c46ffa5c88a897e2f4f8e8227a4 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000020#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "ARMRegisterInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/CallingConv.h"
26#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000027#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000028#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000029#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000030#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000031#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000032#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineBasicBlock.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineFunction.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000040#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000041#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/ADT/VectorExtras.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000043#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000044#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000045#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000046#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000047using namespace llvm;
48
Owen Andersone50ed302009-08-10 22:56:29 +000049static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000053static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000054 CCValAssign::LocInfo &LocInfo,
55 ISD::ArgFlagsTy &ArgFlags,
56 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000057static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000058 CCValAssign::LocInfo &LocInfo,
59 ISD::ArgFlagsTy &ArgFlags,
60 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000061static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000062 CCValAssign::LocInfo &LocInfo,
63 ISD::ArgFlagsTy &ArgFlags,
64 CCState &State);
65
Owen Andersone50ed302009-08-10 22:56:29 +000066void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
67 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000068 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000069 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000070 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
71 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000072
Owen Anderson70671842009-08-10 20:18:46 +000073 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000074 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000075 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000076 }
77
Owen Andersone50ed302009-08-10 22:56:29 +000078 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000079 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000080 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000081 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000082 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000083 if (ElemTy != MVT::i32) {
84 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
85 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
86 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
87 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
88 }
Owen Anderson70671842009-08-10 20:18:46 +000089 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
90 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Owen Anderson70671842009-08-10 20:18:46 +000091 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000092 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +000093 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
94 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +000095 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +000096 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
97 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
98 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000099 }
100
101 // Promote all bit-wise operations.
102 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000103 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000104 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
105 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000106 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000107 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000108 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000109 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000110 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000111 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000112 }
Bob Wilson16330762009-09-16 00:17:28 +0000113
114 // Neon does not support vector divide/remainder operations.
115 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
116 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
117 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
118 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
119 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
120 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000121}
122
Owen Andersone50ed302009-08-10 22:56:29 +0000123void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000124 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000126}
127
Owen Andersone50ed302009-08-10 22:56:29 +0000128void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000129 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000131}
132
Chris Lattnerf0144122009-07-28 03:13:23 +0000133static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
134 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000135 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000136
Chris Lattner80ec2792009-08-02 00:34:36 +0000137 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000138}
139
Evan Chenga8e29892007-01-19 07:51:42 +0000140ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000141 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000142 Subtarget = &TM.getSubtarget<ARMSubtarget>();
143
Evan Chengb1df8f22007-04-27 08:15:43 +0000144 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000145 // Uses VFP for Thumb libfuncs if available.
146 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
147 // Single-precision floating-point arithmetic.
148 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
149 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
150 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
151 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000152
Evan Chengb1df8f22007-04-27 08:15:43 +0000153 // Double-precision floating-point arithmetic.
154 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
155 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
156 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
157 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000158
Evan Chengb1df8f22007-04-27 08:15:43 +0000159 // Single-precision comparisons.
160 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
161 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
162 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
163 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
164 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
165 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
166 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
167 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000168
Evan Chengb1df8f22007-04-27 08:15:43 +0000169 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
170 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
171 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
172 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
173 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
174 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
175 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
176 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000177
Evan Chengb1df8f22007-04-27 08:15:43 +0000178 // Double-precision comparisons.
179 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
180 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
181 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
182 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
183 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
184 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
185 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
186 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000187
Evan Chengb1df8f22007-04-27 08:15:43 +0000188 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
191 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
193 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
194 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
195 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000196
Evan Chengb1df8f22007-04-27 08:15:43 +0000197 // Floating-point to integer conversions.
198 // i64 conversions are done via library routines even when generating VFP
199 // instructions, so use the same ones.
200 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
201 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
202 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
203 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000204
Evan Chengb1df8f22007-04-27 08:15:43 +0000205 // Conversions between floating types.
206 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
207 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
208
209 // Integer to floating-point conversions.
210 // i64 conversions are done via library routines even when generating VFP
211 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000212 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
213 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000214 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
215 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
216 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
217 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
218 }
Evan Chenga8e29892007-01-19 07:51:42 +0000219 }
220
Bob Wilson2f954612009-05-22 17:38:41 +0000221 // These libcalls are not available in 32-bit.
222 setLibcallName(RTLIB::SHL_I128, 0);
223 setLibcallName(RTLIB::SRL_I128, 0);
224 setLibcallName(RTLIB::SRA_I128, 0);
225
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000226 // Libcalls should use the AAPCS base standard ABI, even if hard float
227 // is in effect, as per the ARM RTABI specification, section 4.1.2.
228 if (Subtarget->isAAPCS_ABI()) {
229 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
230 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
231 CallingConv::ARM_AAPCS);
232 }
233 }
234
David Goodwinf1daf7d2009-07-08 23:10:31 +0000235 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000237 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000239 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
241 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000242
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000244 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000245
246 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 addDRTypeForNEON(MVT::v2f32);
248 addDRTypeForNEON(MVT::v8i8);
249 addDRTypeForNEON(MVT::v4i16);
250 addDRTypeForNEON(MVT::v2i32);
251 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000252
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 addQRTypeForNEON(MVT::v4f32);
254 addQRTypeForNEON(MVT::v2f64);
255 addQRTypeForNEON(MVT::v16i8);
256 addQRTypeForNEON(MVT::v8i16);
257 addQRTypeForNEON(MVT::v4i32);
258 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000259
Bob Wilson74dc72e2009-09-15 23:55:57 +0000260 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
261 // neither Neon nor VFP support any arithmetic operations on it.
262 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
263 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
264 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
265 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
266 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
267 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
268 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
269 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
270 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
271 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
272 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
273 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
274 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
275 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
276 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
277 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
278 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
279 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
280 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
281 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
282 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
283 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
284 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
285 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
286
Bob Wilson642b3292009-09-16 00:32:15 +0000287 // Neon does not support some operations on v1i64 and v2i64 types.
288 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
289 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
290 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
291 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
292
Bob Wilson5bafff32009-06-22 23:27:02 +0000293 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
294 setTargetDAGCombine(ISD::SHL);
295 setTargetDAGCombine(ISD::SRL);
296 setTargetDAGCombine(ISD::SRA);
297 setTargetDAGCombine(ISD::SIGN_EXTEND);
298 setTargetDAGCombine(ISD::ZERO_EXTEND);
299 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000300 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000301 }
302
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000303 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000304
305 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000307
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000308 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000310
Evan Chenga8e29892007-01-19 07:51:42 +0000311 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000312 if (!Subtarget->isThumb1Only()) {
313 for (unsigned im = (unsigned)ISD::PRE_INC;
314 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setIndexedLoadAction(im, MVT::i1, Legal);
316 setIndexedLoadAction(im, MVT::i8, Legal);
317 setIndexedLoadAction(im, MVT::i16, Legal);
318 setIndexedLoadAction(im, MVT::i32, Legal);
319 setIndexedStoreAction(im, MVT::i1, Legal);
320 setIndexedStoreAction(im, MVT::i8, Legal);
321 setIndexedStoreAction(im, MVT::i16, Legal);
322 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000323 }
Evan Chenga8e29892007-01-19 07:51:42 +0000324 }
325
326 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000327 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::MUL, MVT::i64, Expand);
329 setOperationAction(ISD::MULHU, MVT::i32, Expand);
330 setOperationAction(ISD::MULHS, MVT::i32, Expand);
331 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
332 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000333 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::MUL, MVT::i64, Expand);
335 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000336 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000338 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000339 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000340 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000341 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::SRL, MVT::i64, Custom);
343 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000344
345 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000347 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000349 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000351
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000352 // Only ARMv6 has BSWAP.
353 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000355
Evan Chenga8e29892007-01-19 07:51:42 +0000356 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::SDIV, MVT::i32, Expand);
358 setOperationAction(ISD::UDIV, MVT::i32, Expand);
359 setOperationAction(ISD::SREM, MVT::i32, Expand);
360 setOperationAction(ISD::UREM, MVT::i32, Expand);
361 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
362 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000363
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
365 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
366 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
367 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000368 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000369
Evan Chenga8e29892007-01-19 07:51:42 +0000370 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::VASTART, MVT::Other, Custom);
372 setOperationAction(ISD::VAARG, MVT::Other, Expand);
373 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
374 setOperationAction(ISD::VAEND, MVT::Other, Expand);
375 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
376 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000377 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
378 // FIXME: Shouldn't need this, since no register is used, but the legalizer
379 // doesn't yet know how to not do that for SjLj.
380 setExceptionSelectorRegister(ARM::R0);
Evan Cheng86198642009-08-07 00:34:42 +0000381 if (Subtarget->isThumb())
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Evan Cheng86198642009-08-07 00:34:42 +0000383 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach3728e962009-12-10 00:11:09 +0000385 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000386
Evan Chengd27c9fc2009-07-03 01:43:10 +0000387 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
389 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000390 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000392
David Goodwinf1daf7d2009-07-08 23:10:31 +0000393 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000394 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
395 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000397
398 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000400
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 setOperationAction(ISD::SETCC, MVT::i32, Expand);
402 setOperationAction(ISD::SETCC, MVT::f32, Expand);
403 setOperationAction(ISD::SETCC, MVT::f64, Expand);
404 setOperationAction(ISD::SELECT, MVT::i32, Expand);
405 setOperationAction(ISD::SELECT, MVT::f32, Expand);
406 setOperationAction(ISD::SELECT, MVT::f64, Expand);
407 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
408 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
409 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000410
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
412 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
413 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
414 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
415 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000416
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000417 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::FSIN, MVT::f64, Expand);
419 setOperationAction(ISD::FSIN, MVT::f32, Expand);
420 setOperationAction(ISD::FCOS, MVT::f32, Expand);
421 setOperationAction(ISD::FCOS, MVT::f64, Expand);
422 setOperationAction(ISD::FREM, MVT::f64, Expand);
423 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000424 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
426 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000427 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 setOperationAction(ISD::FPOW, MVT::f64, Expand);
429 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000430
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000431 // Various VFP goodness
432 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000433 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
434 if (Subtarget->hasVFP2()) {
435 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
436 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
437 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
438 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
439 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000440 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000441 if (!Subtarget->hasFP16()) {
442 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
443 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000444 }
Evan Cheng110cf482008-04-01 01:50:16 +0000445 }
Evan Chenga8e29892007-01-19 07:51:42 +0000446
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000447 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000448 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000449 setTargetDAGCombine(ISD::ADD);
450 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000451
Evan Chenga8e29892007-01-19 07:51:42 +0000452 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000453 setSchedulingPreference(SchedulingForRegPressure);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000454
Evan Chengbc9b7542009-08-15 07:59:10 +0000455 // FIXME: If-converter should use instruction latency to determine
456 // profitability rather than relying on fixed limits.
457 if (Subtarget->getCPUString() == "generic") {
458 // Generic (and overly aggressive) if-conversion limits.
459 setIfCvtBlockSizeLimit(10);
460 setIfCvtDupBlockSizeLimit(2);
Jim Grosbach35075a72010-03-24 16:15:14 +0000461 } else if (Subtarget->hasV7Ops()) {
Jim Grosbachfceabef2010-03-24 00:03:13 +0000462 setIfCvtBlockSizeLimit(3);
463 setIfCvtDupBlockSizeLimit(1);
Evan Chengbc9b7542009-08-15 07:59:10 +0000464 } else if (Subtarget->hasV6Ops()) {
465 setIfCvtBlockSizeLimit(2);
466 setIfCvtDupBlockSizeLimit(1);
467 } else {
468 setIfCvtBlockSizeLimit(3);
469 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000470 }
471
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000472 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000473 // Do not enable CodePlacementOpt for now: it currently runs after the
474 // ARMConstantIslandPass and messes up branch relaxation and placement
475 // of constant islands.
476 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000477}
478
Evan Chenga8e29892007-01-19 07:51:42 +0000479const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
480 switch (Opcode) {
481 default: return 0;
482 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000483 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
484 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000485 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000486 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
487 case ARMISD::tCALL: return "ARMISD::tCALL";
488 case ARMISD::BRCOND: return "ARMISD::BRCOND";
489 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000490 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000491 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
492 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
493 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000494 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000495 case ARMISD::CMPFP: return "ARMISD::CMPFP";
496 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
497 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
498 case ARMISD::CMOV: return "ARMISD::CMOV";
499 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000500
Jim Grosbach3482c802010-01-18 19:58:49 +0000501 case ARMISD::RBIT: return "ARMISD::RBIT";
502
Bob Wilson76a312b2010-03-19 22:51:32 +0000503 case ARMISD::FTOSI: return "ARMISD::FTOSI";
504 case ARMISD::FTOUI: return "ARMISD::FTOUI";
505 case ARMISD::SITOF: return "ARMISD::SITOF";
506 case ARMISD::UITOF: return "ARMISD::UITOF";
507
Evan Chenga8e29892007-01-19 07:51:42 +0000508 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
509 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
510 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000511
Jim Grosbache5165492009-11-09 00:11:35 +0000512 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
513 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000514
Evan Chengc5942082009-10-28 06:55:03 +0000515 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
516 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
517
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000518 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000519
Evan Cheng86198642009-08-07 00:34:42 +0000520 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
521
Jim Grosbach3728e962009-12-10 00:11:09 +0000522 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
523 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
524
Bob Wilson5bafff32009-06-22 23:27:02 +0000525 case ARMISD::VCEQ: return "ARMISD::VCEQ";
526 case ARMISD::VCGE: return "ARMISD::VCGE";
527 case ARMISD::VCGEU: return "ARMISD::VCGEU";
528 case ARMISD::VCGT: return "ARMISD::VCGT";
529 case ARMISD::VCGTU: return "ARMISD::VCGTU";
530 case ARMISD::VTST: return "ARMISD::VTST";
531
532 case ARMISD::VSHL: return "ARMISD::VSHL";
533 case ARMISD::VSHRs: return "ARMISD::VSHRs";
534 case ARMISD::VSHRu: return "ARMISD::VSHRu";
535 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
536 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
537 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
538 case ARMISD::VSHRN: return "ARMISD::VSHRN";
539 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
540 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
541 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
542 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
543 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
544 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
545 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
546 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
547 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
548 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
549 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
550 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
551 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
552 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000553 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000554 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000555 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000556 case ARMISD::VREV64: return "ARMISD::VREV64";
557 case ARMISD::VREV32: return "ARMISD::VREV32";
558 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000559 case ARMISD::VZIP: return "ARMISD::VZIP";
560 case ARMISD::VUZP: return "ARMISD::VUZP";
561 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000562 case ARMISD::FMAX: return "ARMISD::FMAX";
563 case ARMISD::FMIN: return "ARMISD::FMIN";
Evan Chenga8e29892007-01-19 07:51:42 +0000564 }
565}
566
Bill Wendlingb4202b82009-07-01 18:50:55 +0000567/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000568unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Evan Cheng048e36f2009-10-02 06:57:25 +0000569 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 0 : 1;
Bill Wendling20c568f2009-06-30 22:38:32 +0000570}
571
Evan Chenga8e29892007-01-19 07:51:42 +0000572//===----------------------------------------------------------------------===//
573// Lowering Code
574//===----------------------------------------------------------------------===//
575
Evan Chenga8e29892007-01-19 07:51:42 +0000576/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
577static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
578 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000579 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000580 case ISD::SETNE: return ARMCC::NE;
581 case ISD::SETEQ: return ARMCC::EQ;
582 case ISD::SETGT: return ARMCC::GT;
583 case ISD::SETGE: return ARMCC::GE;
584 case ISD::SETLT: return ARMCC::LT;
585 case ISD::SETLE: return ARMCC::LE;
586 case ISD::SETUGT: return ARMCC::HI;
587 case ISD::SETUGE: return ARMCC::HS;
588 case ISD::SETULT: return ARMCC::LO;
589 case ISD::SETULE: return ARMCC::LS;
590 }
591}
592
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000593/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
594static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000595 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000596 CondCode2 = ARMCC::AL;
597 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000598 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000599 case ISD::SETEQ:
600 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
601 case ISD::SETGT:
602 case ISD::SETOGT: CondCode = ARMCC::GT; break;
603 case ISD::SETGE:
604 case ISD::SETOGE: CondCode = ARMCC::GE; break;
605 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000606 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000607 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
608 case ISD::SETO: CondCode = ARMCC::VC; break;
609 case ISD::SETUO: CondCode = ARMCC::VS; break;
610 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
611 case ISD::SETUGT: CondCode = ARMCC::HI; break;
612 case ISD::SETUGE: CondCode = ARMCC::PL; break;
613 case ISD::SETLT:
614 case ISD::SETULT: CondCode = ARMCC::LT; break;
615 case ISD::SETLE:
616 case ISD::SETULE: CondCode = ARMCC::LE; break;
617 case ISD::SETNE:
618 case ISD::SETUNE: CondCode = ARMCC::NE; break;
619 }
Evan Chenga8e29892007-01-19 07:51:42 +0000620}
621
Bob Wilson1f595bb2009-04-17 19:07:39 +0000622//===----------------------------------------------------------------------===//
623// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000624//===----------------------------------------------------------------------===//
625
626#include "ARMGenCallingConv.inc"
627
628// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000629static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000630 CCValAssign::LocInfo &LocInfo,
631 CCState &State, bool CanFail) {
632 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
633
634 // Try to get the first register.
635 if (unsigned Reg = State.AllocateReg(RegList, 4))
636 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
637 else {
638 // For the 2nd half of a v2f64, do not fail.
639 if (CanFail)
640 return false;
641
642 // Put the whole thing on the stack.
643 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
644 State.AllocateStack(8, 4),
645 LocVT, LocInfo));
646 return true;
647 }
648
649 // Try to get the second register.
650 if (unsigned Reg = State.AllocateReg(RegList, 4))
651 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
652 else
653 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
654 State.AllocateStack(4, 4),
655 LocVT, LocInfo));
656 return true;
657}
658
Owen Andersone50ed302009-08-10 22:56:29 +0000659static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000660 CCValAssign::LocInfo &LocInfo,
661 ISD::ArgFlagsTy &ArgFlags,
662 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000663 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
664 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000666 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
667 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000668 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000669}
670
671// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000672static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000673 CCValAssign::LocInfo &LocInfo,
674 CCState &State, bool CanFail) {
675 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
676 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
677
678 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
679 if (Reg == 0) {
680 // For the 2nd half of a v2f64, do not just fail.
681 if (CanFail)
682 return false;
683
684 // Put the whole thing on the stack.
685 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
686 State.AllocateStack(8, 8),
687 LocVT, LocInfo));
688 return true;
689 }
690
691 unsigned i;
692 for (i = 0; i < 2; ++i)
693 if (HiRegList[i] == Reg)
694 break;
695
696 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
697 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
698 LocVT, LocInfo));
699 return true;
700}
701
Owen Andersone50ed302009-08-10 22:56:29 +0000702static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000703 CCValAssign::LocInfo &LocInfo,
704 ISD::ArgFlagsTy &ArgFlags,
705 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000706 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
707 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000709 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
710 return false;
711 return true; // we handled it
712}
713
Owen Andersone50ed302009-08-10 22:56:29 +0000714static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000715 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000716 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
717 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
718
Bob Wilsone65586b2009-04-17 20:40:45 +0000719 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
720 if (Reg == 0)
721 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000722
Bob Wilsone65586b2009-04-17 20:40:45 +0000723 unsigned i;
724 for (i = 0; i < 2; ++i)
725 if (HiRegList[i] == Reg)
726 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000727
Bob Wilson5bafff32009-06-22 23:27:02 +0000728 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000729 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000730 LocVT, LocInfo));
731 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000732}
733
Owen Andersone50ed302009-08-10 22:56:29 +0000734static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000735 CCValAssign::LocInfo &LocInfo,
736 ISD::ArgFlagsTy &ArgFlags,
737 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000738 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
739 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000740 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000741 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000742 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000743}
744
Owen Andersone50ed302009-08-10 22:56:29 +0000745static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000746 CCValAssign::LocInfo &LocInfo,
747 ISD::ArgFlagsTy &ArgFlags,
748 CCState &State) {
749 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
750 State);
751}
752
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000753/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
754/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000755CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000756 bool Return,
757 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000758 switch (CC) {
759 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000760 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000761 case CallingConv::C:
762 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000763 // Use target triple & subtarget features to do actual dispatch.
764 if (Subtarget->isAAPCS_ABI()) {
765 if (Subtarget->hasVFP2() &&
766 FloatABIType == FloatABI::Hard && !isVarArg)
767 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
768 else
769 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
770 } else
771 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000772 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000773 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000774 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000775 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000776 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000777 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000778 }
779}
780
Dan Gohman98ca4f22009-08-05 01:29:28 +0000781/// LowerCallResult - Lower the result values of a call into the
782/// appropriate copies out of appropriate physical registers.
783SDValue
784ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000785 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000786 const SmallVectorImpl<ISD::InputArg> &Ins,
787 DebugLoc dl, SelectionDAG &DAG,
788 SmallVectorImpl<SDValue> &InVals) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000789
Bob Wilson1f595bb2009-04-17 19:07:39 +0000790 // Assign locations to each value returned by this call.
791 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000792 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000793 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000794 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000795 CCAssignFnForNode(CallConv, /* Return*/ true,
796 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000797
798 // Copy all of the result registers out of their specified physreg.
799 for (unsigned i = 0; i != RVLocs.size(); ++i) {
800 CCValAssign VA = RVLocs[i];
801
Bob Wilson80915242009-04-25 00:33:20 +0000802 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000803 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000804 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000806 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000807 Chain = Lo.getValue(1);
808 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000809 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000811 InFlag);
812 Chain = Hi.getValue(1);
813 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000814 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000815
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 if (VA.getLocVT() == MVT::v2f64) {
817 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
818 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
819 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000820
821 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000823 Chain = Lo.getValue(1);
824 InFlag = Lo.getValue(2);
825 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000827 Chain = Hi.getValue(1);
828 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000829 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000830 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
831 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000832 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000833 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000834 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
835 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000836 Chain = Val.getValue(1);
837 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000838 }
Bob Wilson80915242009-04-25 00:33:20 +0000839
840 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000841 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000842 case CCValAssign::Full: break;
843 case CCValAssign::BCvt:
844 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
845 break;
846 }
847
Dan Gohman98ca4f22009-08-05 01:29:28 +0000848 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000849 }
850
Dan Gohman98ca4f22009-08-05 01:29:28 +0000851 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000852}
853
854/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
855/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000856/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000857/// a byval function parameter.
858/// Sometimes what we are copying is the end of a larger object, the part that
859/// does not fit in registers.
860static SDValue
861CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
862 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
863 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000865 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +0000866 /*isVolatile=*/false, /*AlwaysInline=*/false,
867 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000868}
869
Bob Wilsondee46d72009-04-17 20:35:10 +0000870/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000871SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000872ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
873 SDValue StackPtr, SDValue Arg,
874 DebugLoc dl, SelectionDAG &DAG,
875 const CCValAssign &VA,
876 ISD::ArgFlagsTy Flags) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000877 unsigned LocMemOffset = VA.getLocMemOffset();
878 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
879 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
880 if (Flags.isByVal()) {
881 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
882 }
883 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +0000884 PseudoSourceValue::getStack(), LocMemOffset,
885 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000886}
887
Dan Gohman98ca4f22009-08-05 01:29:28 +0000888void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000889 SDValue Chain, SDValue &Arg,
890 RegsToPassVector &RegsToPass,
891 CCValAssign &VA, CCValAssign &NextVA,
892 SDValue &StackPtr,
893 SmallVector<SDValue, 8> &MemOpChains,
894 ISD::ArgFlagsTy Flags) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000895
Jim Grosbache5165492009-11-09 00:11:35 +0000896 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000898 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
899
900 if (NextVA.isRegLoc())
901 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
902 else {
903 assert(NextVA.isMemLoc());
904 if (StackPtr.getNode() == 0)
905 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
906
Dan Gohman98ca4f22009-08-05 01:29:28 +0000907 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
908 dl, DAG, NextVA,
909 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000910 }
911}
912
Dan Gohman98ca4f22009-08-05 01:29:28 +0000913/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000914/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
915/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000916SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000917ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000918 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000919 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000920 const SmallVectorImpl<ISD::OutputArg> &Outs,
921 const SmallVectorImpl<ISD::InputArg> &Ins,
922 DebugLoc dl, SelectionDAG &DAG,
923 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng0c439eb2010-01-27 00:07:07 +0000924 // ARM target does not yet support tail call optimization.
925 isTailCall = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000926
Bob Wilson1f595bb2009-04-17 19:07:39 +0000927 // Analyze operands of the call, assigning locations to each operand.
928 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000929 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
930 *DAG.getContext());
931 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000932 CCAssignFnForNode(CallConv, /* Return*/ false,
933 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000934
Bob Wilson1f595bb2009-04-17 19:07:39 +0000935 // Get a count of how many bytes are to be pushed on the stack.
936 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000937
938 // Adjust the stack pointer for the new arguments...
939 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000940 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000941
Jim Grosbachf9a4b762010-02-24 01:43:03 +0000942 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000943
Bob Wilson5bafff32009-06-22 23:27:02 +0000944 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000945 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000946
Bob Wilson1f595bb2009-04-17 19:07:39 +0000947 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000948 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000949 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
950 i != e;
951 ++i, ++realArgIdx) {
952 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000953 SDValue Arg = Outs[realArgIdx].Val;
954 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000955
Bob Wilson1f595bb2009-04-17 19:07:39 +0000956 // Promote the value if needed.
957 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000958 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000959 case CCValAssign::Full: break;
960 case CCValAssign::SExt:
961 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
962 break;
963 case CCValAssign::ZExt:
964 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
965 break;
966 case CCValAssign::AExt:
967 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
968 break;
969 case CCValAssign::BCvt:
970 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
971 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000972 }
973
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000974 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000975 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000976 if (VA.getLocVT() == MVT::v2f64) {
977 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
978 DAG.getConstant(0, MVT::i32));
979 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
980 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000981
Dan Gohman98ca4f22009-08-05 01:29:28 +0000982 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000983 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
984
985 VA = ArgLocs[++i]; // skip ahead to next loc
986 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000987 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000988 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
989 } else {
990 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +0000991
Dan Gohman98ca4f22009-08-05 01:29:28 +0000992 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
993 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000994 }
995 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000996 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000997 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000998 }
999 } else if (VA.isRegLoc()) {
1000 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1001 } else {
1002 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001003
Dan Gohman98ca4f22009-08-05 01:29:28 +00001004 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1005 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001006 }
Evan Chenga8e29892007-01-19 07:51:42 +00001007 }
1008
1009 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001010 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001011 &MemOpChains[0], MemOpChains.size());
1012
1013 // Build a sequence of copy-to-reg nodes chained together with token chain
1014 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001015 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +00001016 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001017 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001018 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +00001019 InFlag = Chain.getValue(1);
1020 }
1021
Bill Wendling056292f2008-09-16 21:48:12 +00001022 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1023 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1024 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001025 bool isDirect = false;
1026 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001027 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001028 MachineFunction &MF = DAG.getMachineFunction();
1029 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chenga8e29892007-01-19 07:51:42 +00001030 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1031 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001032 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001033 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001034 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001035 getTargetMachine().getRelocationModel() != Reloc::Static;
1036 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001037 // ARM call to a local ARM function is predicable.
1038 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +00001039 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001040 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001041 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001042 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001043 ARMPCLabelIndex,
1044 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001045 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001046 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001047 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001048 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001049 PseudoSourceValue::getConstantPool(), 0,
1050 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001051 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001052 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001053 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001054 } else
1055 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001056 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001057 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001058 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001059 getTargetMachine().getRelocationModel() != Reloc::Static;
1060 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001061 // tBX takes a register source operand.
1062 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001063 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001064 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001065 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001066 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001067 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001068 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001069 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001070 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001071 PseudoSourceValue::getConstantPool(), 0,
1072 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001073 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001074 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001075 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001076 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001077 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001078 }
1079
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001080 // FIXME: handle tail calls differently.
1081 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001082 if (Subtarget->isThumb()) {
1083 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001084 CallOpc = ARMISD::CALL_NOLINK;
1085 else
1086 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1087 } else {
1088 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001089 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1090 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001091 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001092 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001093 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001094 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001095 InFlag = Chain.getValue(1);
1096 }
1097
Dan Gohman475871a2008-07-27 21:46:04 +00001098 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001099 Ops.push_back(Chain);
1100 Ops.push_back(Callee);
1101
1102 // Add argument registers to the end of the list so that they are known live
1103 // into the call.
1104 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1105 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1106 RegsToPass[i].second.getValueType()));
1107
Gabor Greifba36cb52008-08-28 21:40:38 +00001108 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001109 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001110 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001111 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001112 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001113 InFlag = Chain.getValue(1);
1114
Chris Lattnere563bbc2008-10-11 22:08:30 +00001115 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1116 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001117 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001118 InFlag = Chain.getValue(1);
1119
Bob Wilson1f595bb2009-04-17 19:07:39 +00001120 // Handle result values, copying them out of physregs into vregs that we
1121 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001122 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1123 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001124}
1125
Dan Gohman98ca4f22009-08-05 01:29:28 +00001126SDValue
1127ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001128 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001129 const SmallVectorImpl<ISD::OutputArg> &Outs,
1130 DebugLoc dl, SelectionDAG &DAG) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001131
Bob Wilsondee46d72009-04-17 20:35:10 +00001132 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001133 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001134
Bob Wilsondee46d72009-04-17 20:35:10 +00001135 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001136 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1137 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001138
Dan Gohman98ca4f22009-08-05 01:29:28 +00001139 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001140 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1141 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001142
1143 // If this is the first return lowered for this function, add
1144 // the regs to the liveout set for the function.
1145 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1146 for (unsigned i = 0; i != RVLocs.size(); ++i)
1147 if (RVLocs[i].isRegLoc())
1148 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001149 }
1150
Bob Wilson1f595bb2009-04-17 19:07:39 +00001151 SDValue Flag;
1152
1153 // Copy the result values into the output registers.
1154 for (unsigned i = 0, realRVLocIdx = 0;
1155 i != RVLocs.size();
1156 ++i, ++realRVLocIdx) {
1157 CCValAssign &VA = RVLocs[i];
1158 assert(VA.isRegLoc() && "Can only return in registers!");
1159
Dan Gohman98ca4f22009-08-05 01:29:28 +00001160 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001161
1162 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001163 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001164 case CCValAssign::Full: break;
1165 case CCValAssign::BCvt:
1166 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1167 break;
1168 }
1169
Bob Wilson1f595bb2009-04-17 19:07:39 +00001170 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001171 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001172 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1174 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001175 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001176 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001177
1178 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1179 Flag = Chain.getValue(1);
1180 VA = RVLocs[++i]; // skip ahead to next loc
1181 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1182 HalfGPRs.getValue(1), Flag);
1183 Flag = Chain.getValue(1);
1184 VA = RVLocs[++i]; // skip ahead to next loc
1185
1186 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001187 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1188 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001189 }
1190 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1191 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001192 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001193 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001194 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001195 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001196 VA = RVLocs[++i]; // skip ahead to next loc
1197 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1198 Flag);
1199 } else
1200 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1201
Bob Wilsondee46d72009-04-17 20:35:10 +00001202 // Guarantee that all emitted copies are
1203 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001204 Flag = Chain.getValue(1);
1205 }
1206
1207 SDValue result;
1208 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001209 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001210 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001211 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001212
1213 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001214}
1215
Bob Wilsonb62d2572009-11-03 00:02:05 +00001216// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1217// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1218// one of the above mentioned nodes. It has to be wrapped because otherwise
1219// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1220// be used to form addressing mode. These wrapped nodes will be selected
1221// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001222static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001223 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001224 // FIXME there is no actual debug info here
1225 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001226 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001227 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001228 if (CP->isMachineConstantPoolEntry())
1229 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1230 CP->getAlignment());
1231 else
1232 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1233 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001234 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001235}
1236
Bob Wilsonddb16df2009-10-30 05:45:42 +00001237SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001238 MachineFunction &MF = DAG.getMachineFunction();
1239 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1240 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001241 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001242 EVT PtrVT = getPointerTy();
Bob Wilsonddb16df2009-10-30 05:45:42 +00001243 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001244 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1245 SDValue CPAddr;
1246 if (RelocM == Reloc::Static) {
1247 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1248 } else {
1249 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001250 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001251 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1252 ARMCP::CPBlockAddress,
1253 PCAdj);
1254 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1255 }
1256 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1257 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001258 PseudoSourceValue::getConstantPool(), 0,
1259 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001260 if (RelocM == Reloc::Static)
1261 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001262 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001263 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001264}
1265
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001266// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001267SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001268ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1269 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001270 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001271 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001272 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001273 MachineFunction &MF = DAG.getMachineFunction();
1274 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1275 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001276 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001277 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001278 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001279 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001280 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001281 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001282 PseudoSourceValue::getConstantPool(), 0,
1283 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001284 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001285
Evan Chenge7e0d622009-11-06 22:24:13 +00001286 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001287 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001288
1289 // call __tls_get_addr.
1290 ArgListTy Args;
1291 ArgListEntry Entry;
1292 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001293 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001294 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001295 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001296 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001297 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1298 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001299 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001300 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001301 return CallResult.first;
1302}
1303
1304// Lower ISD::GlobalTLSAddress using the "initial exec" or
1305// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001306SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001307ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001308 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001309 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001310 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001311 SDValue Offset;
1312 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001313 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001314 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001315 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001316
Chris Lattner4fb63d02009-07-15 04:12:33 +00001317 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001318 MachineFunction &MF = DAG.getMachineFunction();
1319 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1320 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1321 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001322 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1323 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001324 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001325 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001326 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001327 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001328 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001329 PseudoSourceValue::getConstantPool(), 0,
1330 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001331 Chain = Offset.getValue(1);
1332
Evan Chenge7e0d622009-11-06 22:24:13 +00001333 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001334 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001335
Evan Cheng9eda6892009-10-31 03:39:36 +00001336 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001337 PseudoSourceValue::getConstantPool(), 0,
1338 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001339 } else {
1340 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001341 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001342 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001343 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001344 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001345 PseudoSourceValue::getConstantPool(), 0,
1346 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001347 }
1348
1349 // The address of the thread local variable is the add of the thread
1350 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001351 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001352}
1353
Dan Gohman475871a2008-07-27 21:46:04 +00001354SDValue
1355ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001356 // TODO: implement the "local dynamic" model
1357 assert(Subtarget->isTargetELF() &&
1358 "TLS not implemented for non-ELF targets");
1359 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1360 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1361 // otherwise use the "Local Exec" TLS Model
1362 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1363 return LowerToTLSGeneralDynamicModel(GA, DAG);
1364 else
1365 return LowerToTLSExecModels(GA, DAG);
1366}
1367
Dan Gohman475871a2008-07-27 21:46:04 +00001368SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001369 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001370 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001371 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001372 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1373 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1374 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001375 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001376 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001377 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001378 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001379 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001380 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001381 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001382 PseudoSourceValue::getConstantPool(), 0,
1383 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001384 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001385 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001386 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001387 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001388 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001389 PseudoSourceValue::getGOT(), 0,
1390 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001391 return Result;
1392 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001393 // If we have T2 ops, we can materialize the address directly via movt/movw
1394 // pair. This is always cheaper.
1395 if (Subtarget->useMovt()) {
1396 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
1397 DAG.getTargetGlobalAddress(GV, PtrVT));
1398 } else {
1399 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1400 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1401 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001402 PseudoSourceValue::getConstantPool(), 0,
1403 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001404 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001405 }
1406}
1407
Dan Gohman475871a2008-07-27 21:46:04 +00001408SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001409 SelectionDAG &DAG) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001410 MachineFunction &MF = DAG.getMachineFunction();
1411 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1412 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001413 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001414 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001415 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1416 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001417 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001418 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001419 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001420 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001421 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001422 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1423 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001424 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001425 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001426 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001427 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001428
Evan Cheng9eda6892009-10-31 03:39:36 +00001429 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001430 PseudoSourceValue::getConstantPool(), 0,
1431 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001432 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001433
1434 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001435 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001436 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001437 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001438
Evan Cheng63476a82009-09-03 07:04:02 +00001439 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001440 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001441 PseudoSourceValue::getGOT(), 0,
1442 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001443
1444 return Result;
1445}
1446
Dan Gohman475871a2008-07-27 21:46:04 +00001447SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001448 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001449 assert(Subtarget->isTargetELF() &&
1450 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001451 MachineFunction &MF = DAG.getMachineFunction();
1452 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1453 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001454 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001455 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001456 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001457 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1458 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001459 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001460 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001461 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001462 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001463 PseudoSourceValue::getConstantPool(), 0,
1464 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001465 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001466 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001467}
1468
Jim Grosbach0e0da732009-05-12 23:59:14 +00001469SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001470ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
1471 const ARMSubtarget *Subtarget) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001472 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001473 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001474 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001475 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001476 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001477 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001478 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1479 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001480 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001481 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001482 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1483 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001484 EVT PtrVT = getPointerTy();
1485 DebugLoc dl = Op.getDebugLoc();
1486 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1487 SDValue CPAddr;
1488 unsigned PCAdj = (RelocM != Reloc::PIC_)
1489 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001490 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001491 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1492 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001493 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001494 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001495 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001496 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001497 PseudoSourceValue::getConstantPool(), 0,
1498 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001499 SDValue Chain = Result.getValue(1);
1500
1501 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001502 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001503 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1504 }
1505 return Result;
1506 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001507 case Intrinsic::eh_sjlj_setjmp:
Jim Grosbacha87ded22010-02-08 23:22:00 +00001508 SDValue Val = Subtarget->isThumb() ?
1509 DAG.getCopyFromReg(DAG.getEntryNode(), dl, ARM::SP, MVT::i32) :
1510 DAG.getConstant(0, MVT::i32);
1511 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1),
1512 Val);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001513 }
1514}
1515
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001516static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
1517 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001518 DebugLoc dl = Op.getDebugLoc();
1519 SDValue Op5 = Op.getOperand(5);
1520 SDValue Res;
1521 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
1522 if (isDeviceBarrier) {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001523 if (Subtarget->hasV7Ops())
1524 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0));
1525 else
1526 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0),
1527 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001528 } else {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001529 if (Subtarget->hasV7Ops())
1530 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
1531 else
1532 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
1533 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001534 }
1535 return Res;
1536}
1537
Dan Gohman475871a2008-07-27 21:46:04 +00001538static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001539 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001540 // vastart just stores the address of the VarArgsFrameIndex slot into the
1541 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001542 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001543 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001544 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001545 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001546 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1547 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001548}
1549
Dan Gohman475871a2008-07-27 21:46:04 +00001550SDValue
Evan Cheng86198642009-08-07 00:34:42 +00001551ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1552 SDNode *Node = Op.getNode();
1553 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001554 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001555 SDValue Chain = Op.getOperand(0);
1556 SDValue Size = Op.getOperand(1);
1557 SDValue Align = Op.getOperand(2);
1558
1559 // Chain the dynamic stack allocation so that it doesn't modify the stack
1560 // pointer when other instructions are using the stack.
1561 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1562
1563 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1564 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1565 if (AlignVal > StackAlign)
1566 // Do this now since selection pass cannot introduce new target
1567 // independent node.
1568 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1569
1570 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1571 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1572 // do even more horrible hack later.
1573 MachineFunction &MF = DAG.getMachineFunction();
1574 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1575 if (AFI->isThumb1OnlyFunction()) {
1576 bool Negate = true;
1577 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1578 if (C) {
1579 uint32_t Val = C->getZExtValue();
1580 if (Val <= 508 && ((Val & 3) == 0))
1581 Negate = false;
1582 }
1583 if (Negate)
1584 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1585 }
1586
Owen Anderson825b72b2009-08-11 20:47:22 +00001587 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001588 SDValue Ops1[] = { Chain, Size, Align };
1589 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1590 Chain = Res.getValue(1);
1591 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1592 DAG.getIntPtrConstant(0, true), SDValue());
1593 SDValue Ops2[] = { Res, Chain };
1594 return DAG.getMergeValues(Ops2, 2, dl);
1595}
1596
1597SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001598ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1599 SDValue &Root, SelectionDAG &DAG,
1600 DebugLoc dl) {
1601 MachineFunction &MF = DAG.getMachineFunction();
1602 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1603
1604 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001605 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001606 RC = ARM::tGPRRegisterClass;
1607 else
1608 RC = ARM::GPRRegisterClass;
1609
1610 // Transform the arguments stored in physical registers into virtual ones.
1611 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001612 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001613
1614 SDValue ArgValue2;
1615 if (NextVA.isMemLoc()) {
1616 unsigned ArgSize = NextVA.getLocVT().getSizeInBits()/8;
1617 MachineFrameInfo *MFI = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00001618 int FI = MFI->CreateFixedObject(ArgSize, NextVA.getLocMemOffset(),
1619 true, false);
Bob Wilson5bafff32009-06-22 23:27:02 +00001620
1621 // Create load node to retrieve arguments from the stack.
1622 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001623 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001624 PseudoSourceValue::getFixedStack(FI), 0,
1625 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001626 } else {
1627 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001628 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001629 }
1630
Jim Grosbache5165492009-11-09 00:11:35 +00001631 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001632}
1633
1634SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001635ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001636 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001637 const SmallVectorImpl<ISD::InputArg>
1638 &Ins,
1639 DebugLoc dl, SelectionDAG &DAG,
1640 SmallVectorImpl<SDValue> &InVals) {
1641
Bob Wilson1f595bb2009-04-17 19:07:39 +00001642 MachineFunction &MF = DAG.getMachineFunction();
1643 MachineFrameInfo *MFI = MF.getFrameInfo();
1644
Bob Wilson1f595bb2009-04-17 19:07:39 +00001645 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1646
1647 // Assign locations to all of the incoming arguments.
1648 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001649 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1650 *DAG.getContext());
1651 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001652 CCAssignFnForNode(CallConv, /* Return*/ false,
1653 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001654
1655 SmallVector<SDValue, 16> ArgValues;
1656
1657 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1658 CCValAssign &VA = ArgLocs[i];
1659
Bob Wilsondee46d72009-04-17 20:35:10 +00001660 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001661 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001662 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001663
Bob Wilson5bafff32009-06-22 23:27:02 +00001664 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001665 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001666 // f64 and vector types are split up into multiple registers or
1667 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001668 RegVT = MVT::i32;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001669
Owen Anderson825b72b2009-08-11 20:47:22 +00001670 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001671 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001672 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001673 VA = ArgLocs[++i]; // skip ahead to next loc
1674 SDValue ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001675 Chain, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001676 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1677 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001678 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001679 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001680 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1681 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001682 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001683
Bob Wilson5bafff32009-06-22 23:27:02 +00001684 } else {
1685 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001686
Owen Anderson825b72b2009-08-11 20:47:22 +00001687 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001688 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001689 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001690 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001691 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001692 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001693 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001694 RC = (AFI->isThumb1OnlyFunction() ?
1695 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001696 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001697 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001698
1699 // Transform the arguments in physical registers into virtual ones.
1700 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001701 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001702 }
1703
1704 // If this is an 8 or 16-bit value, it is really passed promoted
1705 // to 32 bits. Insert an assert[sz]ext to capture this, then
1706 // truncate to the right size.
1707 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001708 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001709 case CCValAssign::Full: break;
1710 case CCValAssign::BCvt:
1711 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1712 break;
1713 case CCValAssign::SExt:
1714 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1715 DAG.getValueType(VA.getValVT()));
1716 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1717 break;
1718 case CCValAssign::ZExt:
1719 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1720 DAG.getValueType(VA.getValVT()));
1721 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1722 break;
1723 }
1724
Dan Gohman98ca4f22009-08-05 01:29:28 +00001725 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001726
1727 } else { // VA.isRegLoc()
1728
1729 // sanity check
1730 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001731 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001732
1733 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001734 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
1735 true, false);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001736
Bob Wilsondee46d72009-04-17 20:35:10 +00001737 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001738 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001739 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001740 PseudoSourceValue::getFixedStack(FI), 0,
1741 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001742 }
1743 }
1744
1745 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001746 if (isVarArg) {
1747 static const unsigned GPRArgRegs[] = {
1748 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1749 };
1750
Bob Wilsondee46d72009-04-17 20:35:10 +00001751 unsigned NumGPRs = CCInfo.getFirstUnallocated
1752 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001753
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001754 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1755 unsigned VARegSize = (4 - NumGPRs) * 4;
1756 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00001757 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001758 if (VARegSaveSize) {
1759 // If this function is vararg, store any remaining integer argument regs
1760 // to their spots on the stack so that they may be loaded by deferencing
1761 // the result of va_next.
1762 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001763 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
David Greene3f2bf852009-11-12 20:49:22 +00001764 VARegSaveSize - VARegSize,
1765 true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001766 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001767
Dan Gohman475871a2008-07-27 21:46:04 +00001768 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001769 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001770 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001771 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001772 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001773 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001774 RC = ARM::GPRRegisterClass;
1775
Bob Wilson998e1252009-04-20 18:36:57 +00001776 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001777 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Evan Cheng9eda6892009-10-31 03:39:36 +00001778 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001779 PseudoSourceValue::getFixedStack(VarArgsFrameIndex), 0,
1780 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001781 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001782 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001783 DAG.getConstant(4, getPointerTy()));
1784 }
1785 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001786 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001787 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001788 } else
1789 // This will point to the next argument passed via stack.
David Greene3f2bf852009-11-12 20:49:22 +00001790 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset, true, false);
Evan Chenga8e29892007-01-19 07:51:42 +00001791 }
1792
Dan Gohman98ca4f22009-08-05 01:29:28 +00001793 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001794}
1795
1796/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001797static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001798 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001799 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001800 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001801 // Maybe this has already been legalized into the constant pool?
1802 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001803 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001804 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1805 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001806 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001807 }
1808 }
1809 return false;
1810}
1811
Evan Chenga8e29892007-01-19 07:51:42 +00001812/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1813/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00001814SDValue
1815ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
1816 SDValue &ARMCC, SelectionDAG &DAG, DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001817 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001818 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00001819 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001820 // Constant does not fit, try adjusting it by one?
1821 switch (CC) {
1822 default: break;
1823 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001824 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001825 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001826 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001827 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001828 }
1829 break;
1830 case ISD::SETULT:
1831 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001832 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001833 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001834 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001835 }
1836 break;
1837 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001838 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001839 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001840 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001841 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001842 }
1843 break;
1844 case ISD::SETULE:
1845 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001846 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001847 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001848 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001849 }
1850 break;
1851 }
1852 }
1853 }
1854
1855 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001856 ARMISD::NodeType CompareType;
1857 switch (CondCode) {
1858 default:
1859 CompareType = ARMISD::CMP;
1860 break;
1861 case ARMCC::EQ:
1862 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001863 // Uses only Z Flag
1864 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001865 break;
1866 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001867 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1868 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001869}
1870
1871/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001872static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001873 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001874 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001875 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001876 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001877 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001878 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1879 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001880}
1881
Evan Cheng06b53c02009-11-12 07:13:11 +00001882SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001883 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001884 SDValue LHS = Op.getOperand(0);
1885 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001886 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001887 SDValue TrueVal = Op.getOperand(2);
1888 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001889 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001890
Owen Anderson825b72b2009-08-11 20:47:22 +00001891 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001892 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001893 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001894 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00001895 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001896 }
1897
1898 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001899 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00001900
Owen Anderson825b72b2009-08-11 20:47:22 +00001901 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1902 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001903 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1904 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001905 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001906 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001907 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001908 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001909 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001910 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001911 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001912 }
1913 return Result;
1914}
1915
Evan Cheng06b53c02009-11-12 07:13:11 +00001916SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00001917 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001918 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001919 SDValue LHS = Op.getOperand(2);
1920 SDValue RHS = Op.getOperand(3);
1921 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001922 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001923
Owen Anderson825b72b2009-08-11 20:47:22 +00001924 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001925 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001926 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001927 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001928 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001929 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001930 }
1931
Owen Anderson825b72b2009-08-11 20:47:22 +00001932 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001933 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001934 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001935
Dale Johannesende064702009-02-06 21:50:26 +00001936 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001937 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1938 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1939 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001940 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001941 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001942 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001943 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001944 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001945 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001946 }
1947 return Res;
1948}
1949
Dan Gohman475871a2008-07-27 21:46:04 +00001950SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1951 SDValue Chain = Op.getOperand(0);
1952 SDValue Table = Op.getOperand(1);
1953 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001954 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001955
Owen Andersone50ed302009-08-10 22:56:29 +00001956 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001957 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1958 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001959 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001960 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00001961 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001962 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1963 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001964 if (Subtarget->isThumb2()) {
1965 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1966 // which does another jump to the destination. This also makes it easier
1967 // to translate it to TBB / TBH later.
1968 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00001969 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00001970 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001971 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001972 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00001973 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00001974 PseudoSourceValue::getJumpTable(), 0,
1975 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001976 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001977 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00001978 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001979 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00001980 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00001981 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001982 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001984 }
Evan Chenga8e29892007-01-19 07:51:42 +00001985}
1986
Bob Wilson76a312b2010-03-19 22:51:32 +00001987static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
1988 DebugLoc dl = Op.getDebugLoc();
1989 unsigned Opc;
1990
1991 switch (Op.getOpcode()) {
1992 default:
1993 assert(0 && "Invalid opcode!");
1994 case ISD::FP_TO_SINT:
1995 Opc = ARMISD::FTOSI;
1996 break;
1997 case ISD::FP_TO_UINT:
1998 Opc = ARMISD::FTOUI;
1999 break;
2000 }
2001 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2002 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2003}
2004
2005static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2006 EVT VT = Op.getValueType();
2007 DebugLoc dl = Op.getDebugLoc();
2008 unsigned Opc;
2009
2010 switch (Op.getOpcode()) {
2011 default:
2012 assert(0 && "Invalid opcode!");
2013 case ISD::SINT_TO_FP:
2014 Opc = ARMISD::SITOF;
2015 break;
2016 case ISD::UINT_TO_FP:
2017 Opc = ARMISD::UITOF;
2018 break;
2019 }
2020
2021 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2022 return DAG.getNode(Opc, dl, VT, Op);
2023}
2024
Dan Gohman475871a2008-07-27 21:46:04 +00002025static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002026 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002027 SDValue Tmp0 = Op.getOperand(0);
2028 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002029 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002030 EVT VT = Op.getValueType();
2031 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002032 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
2033 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002034 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
2035 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002036 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002037}
2038
Jim Grosbach0e0da732009-05-12 23:59:14 +00002039SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
2040 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2041 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00002042 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002043 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2044 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002045 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002046 ? ARM::R7 : ARM::R11;
2047 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2048 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002049 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2050 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002051 return FrameAddr;
2052}
2053
Dan Gohman475871a2008-07-27 21:46:04 +00002054SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00002055ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00002056 SDValue Chain,
2057 SDValue Dst, SDValue Src,
2058 SDValue Size, unsigned Align,
Mon P Wang20adc9d2010-04-04 03:10:48 +00002059 bool isVolatile, bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00002060 const Value *DstSV, uint64_t DstSVOff,
2061 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00002062 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00002063 // This requires 4-byte alignment.
2064 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00002065 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002066 // This requires the copy size to be a constant, preferrably
2067 // within a subtarget-specific limit.
2068 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
2069 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00002070 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002071 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002072 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00002073 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002074
2075 unsigned BytesLeft = SizeVal & 3;
2076 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002077 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00002078 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002079 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00002080 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00002081 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00002082 SDValue TFOps[MAX_LOADS_IN_LDM];
2083 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00002084 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002085
Evan Cheng4102eb52007-10-22 22:11:27 +00002086 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
2087 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002088 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00002089 while (EmittedNumMemOps < NumMemOps) {
2090 for (i = 0;
2091 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002092 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002093 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2094 DAG.getConstant(SrcOff, MVT::i32)),
Mon P Wang20adc9d2010-04-04 03:10:48 +00002095 SrcSV, SrcSVOff + SrcOff, isVolatile, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002096 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002097 SrcOff += VTSize;
2098 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002099 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002100
Evan Cheng4102eb52007-10-22 22:11:27 +00002101 for (i = 0;
2102 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002103 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
David Greene1b58cab2010-02-15 16:55:24 +00002104 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2105 DAG.getConstant(DstOff, MVT::i32)),
Mon P Wang20adc9d2010-04-04 03:10:48 +00002106 DstSV, DstSVOff + DstOff, isVolatile, false, 0);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002107 DstOff += VTSize;
2108 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002109 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002110
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002111 EmittedNumMemOps += i;
2112 }
2113
Bob Wilson2dc4f542009-03-20 22:42:55 +00002114 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00002115 return Chain;
2116
2117 // Issue loads / stores for the trailing (1 - 3) bytes.
2118 unsigned BytesLeftSave = BytesLeft;
2119 i = 0;
2120 while (BytesLeft) {
2121 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002122 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002123 VTSize = 2;
2124 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002125 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002126 VTSize = 1;
2127 }
2128
Dale Johannesen0f502f62009-02-03 22:26:09 +00002129 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002130 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2131 DAG.getConstant(SrcOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002132 SrcSV, SrcSVOff + SrcOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002133 TFOps[i] = Loads[i].getValue(1);
2134 ++i;
2135 SrcOff += VTSize;
2136 BytesLeft -= VTSize;
2137 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002138 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002139
2140 i = 0;
2141 BytesLeft = BytesLeftSave;
2142 while (BytesLeft) {
2143 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002144 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002145 VTSize = 2;
2146 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002147 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002148 VTSize = 1;
2149 }
2150
Dale Johannesen0f502f62009-02-03 22:26:09 +00002151 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002152 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2153 DAG.getConstant(DstOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002154 DstSV, DstSVOff + DstOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002155 ++i;
2156 DstOff += VTSize;
2157 BytesLeft -= VTSize;
2158 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002159 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002160}
2161
Duncan Sands1607f052008-12-01 11:39:25 +00002162static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00002163 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00002164 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002165 if (N->getValueType(0) == MVT::f64) {
Jim Grosbache5165492009-11-09 00:11:35 +00002166 // Turn i64->f64 into VMOVDRR.
Owen Anderson825b72b2009-08-11 20:47:22 +00002167 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2168 DAG.getConstant(0, MVT::i32));
2169 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2170 DAG.getConstant(1, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00002171 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002172 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002173
Jim Grosbache5165492009-11-09 00:11:35 +00002174 // Turn f64->i64 into VMOVRRD.
2175 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002176 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002177
Chris Lattner27a6c732007-11-24 07:07:01 +00002178 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002179 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00002180}
2181
Bob Wilson5bafff32009-06-22 23:27:02 +00002182/// getZeroVector - Returns a vector of specified type with all zero elements.
2183///
Owen Andersone50ed302009-08-10 22:56:29 +00002184static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002185 assert(VT.isVector() && "Expected a vector type");
2186
2187 // Zero vectors are used to represent vector negation and in those cases
2188 // will be implemented with the NEON VNEG instruction. However, VNEG does
2189 // not support i64 elements, so sometimes the zero vectors will need to be
2190 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002191 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002192 // to their dest type. This ensures they get CSE'd.
2193 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002194 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2195 SmallVector<SDValue, 8> Ops;
2196 MVT TVT;
2197
2198 if (VT.getSizeInBits() == 64) {
2199 Ops.assign(8, Cst); TVT = MVT::v8i8;
2200 } else {
2201 Ops.assign(16, Cst); TVT = MVT::v16i8;
2202 }
2203 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002204
2205 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2206}
2207
2208/// getOnesVector - Returns a vector of specified type with all bits set.
2209///
Owen Andersone50ed302009-08-10 22:56:29 +00002210static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002211 assert(VT.isVector() && "Expected a vector type");
2212
Bob Wilson929ffa22009-10-30 20:13:25 +00002213 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002214 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002215 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002216 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2217 SmallVector<SDValue, 8> Ops;
2218 MVT TVT;
2219
2220 if (VT.getSizeInBits() == 64) {
2221 Ops.assign(8, Cst); TVT = MVT::v8i8;
2222 } else {
2223 Ops.assign(16, Cst); TVT = MVT::v16i8;
2224 }
2225 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002226
2227 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2228}
2229
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002230/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2231/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Evan Cheng06b53c02009-11-12 07:13:11 +00002232SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG) {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002233 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2234 EVT VT = Op.getValueType();
2235 unsigned VTBits = VT.getSizeInBits();
2236 DebugLoc dl = Op.getDebugLoc();
2237 SDValue ShOpLo = Op.getOperand(0);
2238 SDValue ShOpHi = Op.getOperand(1);
2239 SDValue ShAmt = Op.getOperand(2);
2240 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002241 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002242
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002243 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2244
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002245 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2246 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2247 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2248 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2249 DAG.getConstant(VTBits, MVT::i32));
2250 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2251 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002252 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002253
2254 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2255 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002256 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002257 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002258 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2259 CCR, Cmp);
2260
2261 SDValue Ops[2] = { Lo, Hi };
2262 return DAG.getMergeValues(Ops, 2, dl);
2263}
2264
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002265/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2266/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Evan Cheng06b53c02009-11-12 07:13:11 +00002267SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG) {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002268 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2269 EVT VT = Op.getValueType();
2270 unsigned VTBits = VT.getSizeInBits();
2271 DebugLoc dl = Op.getDebugLoc();
2272 SDValue ShOpLo = Op.getOperand(0);
2273 SDValue ShOpHi = Op.getOperand(1);
2274 SDValue ShAmt = Op.getOperand(2);
2275 SDValue ARMCC;
2276
2277 assert(Op.getOpcode() == ISD::SHL_PARTS);
2278 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2279 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2280 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2281 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2282 DAG.getConstant(VTBits, MVT::i32));
2283 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2284 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2285
2286 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2287 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2288 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002289 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002290 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2291 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2292 CCR, Cmp);
2293
2294 SDValue Ops[2] = { Lo, Hi };
2295 return DAG.getMergeValues(Ops, 2, dl);
2296}
2297
Jim Grosbach3482c802010-01-18 19:58:49 +00002298static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2299 const ARMSubtarget *ST) {
2300 EVT VT = N->getValueType(0);
2301 DebugLoc dl = N->getDebugLoc();
2302
2303 if (!ST->hasV6T2Ops())
2304 return SDValue();
2305
2306 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2307 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2308}
2309
Bob Wilson5bafff32009-06-22 23:27:02 +00002310static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2311 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002312 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002313 DebugLoc dl = N->getDebugLoc();
2314
2315 // Lower vector shifts on NEON to use VSHL.
2316 if (VT.isVector()) {
2317 assert(ST->hasNEON() && "unexpected vector shift");
2318
2319 // Left shifts translate directly to the vshiftu intrinsic.
2320 if (N->getOpcode() == ISD::SHL)
2321 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002322 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002323 N->getOperand(0), N->getOperand(1));
2324
2325 assert((N->getOpcode() == ISD::SRA ||
2326 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2327
2328 // NEON uses the same intrinsics for both left and right shifts. For
2329 // right shifts, the shift amounts are negative, so negate the vector of
2330 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002331 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002332 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2333 getZeroVector(ShiftVT, DAG, dl),
2334 N->getOperand(1));
2335 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2336 Intrinsic::arm_neon_vshifts :
2337 Intrinsic::arm_neon_vshiftu);
2338 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002339 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002340 N->getOperand(0), NegatedCount);
2341 }
2342
Eli Friedmance392eb2009-08-22 03:13:10 +00002343 // We can get here for a node like i32 = ISD::SHL i32, i64
2344 if (VT != MVT::i64)
2345 return SDValue();
2346
2347 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002348 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002349
Chris Lattner27a6c732007-11-24 07:07:01 +00002350 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2351 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002352 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002353 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002354
Chris Lattner27a6c732007-11-24 07:07:01 +00002355 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002356 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002357
Chris Lattner27a6c732007-11-24 07:07:01 +00002358 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002359 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2360 DAG.getConstant(0, MVT::i32));
2361 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2362 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002363
Chris Lattner27a6c732007-11-24 07:07:01 +00002364 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2365 // captures the result into a carry flag.
2366 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002367 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002368
Chris Lattner27a6c732007-11-24 07:07:01 +00002369 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002370 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002371
Chris Lattner27a6c732007-11-24 07:07:01 +00002372 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002373 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002374}
2375
Bob Wilson5bafff32009-06-22 23:27:02 +00002376static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2377 SDValue TmpOp0, TmpOp1;
2378 bool Invert = false;
2379 bool Swap = false;
2380 unsigned Opc = 0;
2381
2382 SDValue Op0 = Op.getOperand(0);
2383 SDValue Op1 = Op.getOperand(1);
2384 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002385 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002386 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2387 DebugLoc dl = Op.getDebugLoc();
2388
2389 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2390 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002391 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002392 case ISD::SETUNE:
2393 case ISD::SETNE: Invert = true; // Fallthrough
2394 case ISD::SETOEQ:
2395 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2396 case ISD::SETOLT:
2397 case ISD::SETLT: Swap = true; // Fallthrough
2398 case ISD::SETOGT:
2399 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2400 case ISD::SETOLE:
2401 case ISD::SETLE: Swap = true; // Fallthrough
2402 case ISD::SETOGE:
2403 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2404 case ISD::SETUGE: Swap = true; // Fallthrough
2405 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2406 case ISD::SETUGT: Swap = true; // Fallthrough
2407 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2408 case ISD::SETUEQ: Invert = true; // Fallthrough
2409 case ISD::SETONE:
2410 // Expand this to (OLT | OGT).
2411 TmpOp0 = Op0;
2412 TmpOp1 = Op1;
2413 Opc = ISD::OR;
2414 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2415 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2416 break;
2417 case ISD::SETUO: Invert = true; // Fallthrough
2418 case ISD::SETO:
2419 // Expand this to (OLT | OGE).
2420 TmpOp0 = Op0;
2421 TmpOp1 = Op1;
2422 Opc = ISD::OR;
2423 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2424 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2425 break;
2426 }
2427 } else {
2428 // Integer comparisons.
2429 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002430 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002431 case ISD::SETNE: Invert = true;
2432 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2433 case ISD::SETLT: Swap = true;
2434 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2435 case ISD::SETLE: Swap = true;
2436 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2437 case ISD::SETULT: Swap = true;
2438 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2439 case ISD::SETULE: Swap = true;
2440 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2441 }
2442
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002443 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002444 if (Opc == ARMISD::VCEQ) {
2445
2446 SDValue AndOp;
2447 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2448 AndOp = Op0;
2449 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2450 AndOp = Op1;
2451
2452 // Ignore bitconvert.
2453 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2454 AndOp = AndOp.getOperand(0);
2455
2456 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2457 Opc = ARMISD::VTST;
2458 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2459 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2460 Invert = !Invert;
2461 }
2462 }
2463 }
2464
2465 if (Swap)
2466 std::swap(Op0, Op1);
2467
2468 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2469
2470 if (Invert)
2471 Result = DAG.getNOT(dl, Result, VT);
2472
2473 return Result;
2474}
2475
2476/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2477/// VMOV instruction, and if so, return the constant being splatted.
2478static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2479 unsigned SplatBitSize, SelectionDAG &DAG) {
2480 switch (SplatBitSize) {
2481 case 8:
2482 // Any 1-byte value is OK.
2483 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002484 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002485
2486 case 16:
2487 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2488 if ((SplatBits & ~0xff) == 0 ||
2489 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002490 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002491 break;
2492
2493 case 32:
2494 // NEON's 32-bit VMOV supports splat values where:
2495 // * only one byte is nonzero, or
2496 // * the least significant byte is 0xff and the second byte is nonzero, or
2497 // * the least significant 2 bytes are 0xff and the third is nonzero.
2498 if ((SplatBits & ~0xff) == 0 ||
2499 (SplatBits & ~0xff00) == 0 ||
2500 (SplatBits & ~0xff0000) == 0 ||
2501 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002502 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002503
2504 if ((SplatBits & ~0xffff) == 0 &&
2505 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002506 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002507
2508 if ((SplatBits & ~0xffffff) == 0 &&
2509 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002510 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002511
2512 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2513 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2514 // VMOV.I32. A (very) minor optimization would be to replicate the value
2515 // and fall through here to test for a valid 64-bit splat. But, then the
2516 // caller would also need to check and handle the change in size.
2517 break;
2518
2519 case 64: {
2520 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2521 uint64_t BitMask = 0xff;
2522 uint64_t Val = 0;
2523 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2524 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2525 Val |= BitMask;
2526 else if ((SplatBits & BitMask) != 0)
2527 return SDValue();
2528 BitMask <<= 8;
2529 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002530 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002531 }
2532
2533 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002534 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002535 break;
2536 }
2537
2538 return SDValue();
2539}
2540
2541/// getVMOVImm - If this is a build_vector of constants which can be
2542/// formed by using a VMOV instruction of the specified element size,
2543/// return the constant being splatted. The ByteSize field indicates the
2544/// number of bytes of each element [1248].
2545SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2546 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2547 APInt SplatBits, SplatUndef;
2548 unsigned SplatBitSize;
2549 bool HasAnyUndefs;
2550 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2551 HasAnyUndefs, ByteSize * 8))
2552 return SDValue();
2553
2554 if (SplatBitSize > ByteSize * 8)
2555 return SDValue();
2556
2557 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2558 SplatBitSize, DAG);
2559}
2560
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002561static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2562 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002563 unsigned NumElts = VT.getVectorNumElements();
2564 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002565 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002566
2567 // If this is a VEXT shuffle, the immediate value is the index of the first
2568 // element. The other shuffle indices must be the successive elements after
2569 // the first one.
2570 unsigned ExpectedElt = Imm;
2571 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002572 // Increment the expected index. If it wraps around, it may still be
2573 // a VEXT but the source vectors must be swapped.
2574 ExpectedElt += 1;
2575 if (ExpectedElt == NumElts * 2) {
2576 ExpectedElt = 0;
2577 ReverseVEXT = true;
2578 }
2579
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002580 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002581 return false;
2582 }
2583
2584 // Adjust the index value if the source operands will be swapped.
2585 if (ReverseVEXT)
2586 Imm -= NumElts;
2587
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002588 return true;
2589}
2590
Bob Wilson8bb9e482009-07-26 00:39:34 +00002591/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2592/// instruction with the specified blocksize. (The order of the elements
2593/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002594static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2595 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002596 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2597 "Only possible block sizes for VREV are: 16, 32, 64");
2598
Bob Wilson8bb9e482009-07-26 00:39:34 +00002599 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00002600 if (EltSz == 64)
2601 return false;
2602
2603 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002604 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002605
2606 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2607 return false;
2608
2609 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002610 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00002611 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2612 return false;
2613 }
2614
2615 return true;
2616}
2617
Bob Wilsonc692cb72009-08-21 20:54:19 +00002618static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
2619 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002620 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2621 if (EltSz == 64)
2622 return false;
2623
Bob Wilsonc692cb72009-08-21 20:54:19 +00002624 unsigned NumElts = VT.getVectorNumElements();
2625 WhichResult = (M[0] == 0 ? 0 : 1);
2626 for (unsigned i = 0; i < NumElts; i += 2) {
2627 if ((unsigned) M[i] != i + WhichResult ||
2628 (unsigned) M[i+1] != i + NumElts + WhichResult)
2629 return false;
2630 }
2631 return true;
2632}
2633
Bob Wilson324f4f12009-12-03 06:40:55 +00002634/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
2635/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2636/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
2637static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2638 unsigned &WhichResult) {
2639 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2640 if (EltSz == 64)
2641 return false;
2642
2643 unsigned NumElts = VT.getVectorNumElements();
2644 WhichResult = (M[0] == 0 ? 0 : 1);
2645 for (unsigned i = 0; i < NumElts; i += 2) {
2646 if ((unsigned) M[i] != i + WhichResult ||
2647 (unsigned) M[i+1] != i + WhichResult)
2648 return false;
2649 }
2650 return true;
2651}
2652
Bob Wilsonc692cb72009-08-21 20:54:19 +00002653static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
2654 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002655 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2656 if (EltSz == 64)
2657 return false;
2658
Bob Wilsonc692cb72009-08-21 20:54:19 +00002659 unsigned NumElts = VT.getVectorNumElements();
2660 WhichResult = (M[0] == 0 ? 0 : 1);
2661 for (unsigned i = 0; i != NumElts; ++i) {
2662 if ((unsigned) M[i] != 2 * i + WhichResult)
2663 return false;
2664 }
2665
2666 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002667 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002668 return false;
2669
2670 return true;
2671}
2672
Bob Wilson324f4f12009-12-03 06:40:55 +00002673/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
2674/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2675/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
2676static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2677 unsigned &WhichResult) {
2678 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2679 if (EltSz == 64)
2680 return false;
2681
2682 unsigned Half = VT.getVectorNumElements() / 2;
2683 WhichResult = (M[0] == 0 ? 0 : 1);
2684 for (unsigned j = 0; j != 2; ++j) {
2685 unsigned Idx = WhichResult;
2686 for (unsigned i = 0; i != Half; ++i) {
2687 if ((unsigned) M[i + j * Half] != Idx)
2688 return false;
2689 Idx += 2;
2690 }
2691 }
2692
2693 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2694 if (VT.is64BitVector() && EltSz == 32)
2695 return false;
2696
2697 return true;
2698}
2699
Bob Wilsonc692cb72009-08-21 20:54:19 +00002700static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
2701 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002702 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2703 if (EltSz == 64)
2704 return false;
2705
Bob Wilsonc692cb72009-08-21 20:54:19 +00002706 unsigned NumElts = VT.getVectorNumElements();
2707 WhichResult = (M[0] == 0 ? 0 : 1);
2708 unsigned Idx = WhichResult * NumElts / 2;
2709 for (unsigned i = 0; i != NumElts; i += 2) {
2710 if ((unsigned) M[i] != Idx ||
2711 (unsigned) M[i+1] != Idx + NumElts)
2712 return false;
2713 Idx += 1;
2714 }
2715
2716 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002717 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002718 return false;
2719
2720 return true;
2721}
2722
Bob Wilson324f4f12009-12-03 06:40:55 +00002723/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
2724/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2725/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
2726static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2727 unsigned &WhichResult) {
2728 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2729 if (EltSz == 64)
2730 return false;
2731
2732 unsigned NumElts = VT.getVectorNumElements();
2733 WhichResult = (M[0] == 0 ? 0 : 1);
2734 unsigned Idx = WhichResult * NumElts / 2;
2735 for (unsigned i = 0; i != NumElts; i += 2) {
2736 if ((unsigned) M[i] != Idx ||
2737 (unsigned) M[i+1] != Idx)
2738 return false;
2739 Idx += 1;
2740 }
2741
2742 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2743 if (VT.is64BitVector() && EltSz == 32)
2744 return false;
2745
2746 return true;
2747}
2748
2749
Owen Andersone50ed302009-08-10 22:56:29 +00002750static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002751 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002752 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002753 if (ConstVal->isNullValue())
2754 return getZeroVector(VT, DAG, dl);
2755 if (ConstVal->isAllOnesValue())
2756 return getOnesVector(VT, DAG, dl);
2757
Owen Andersone50ed302009-08-10 22:56:29 +00002758 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002759 if (VT.is64BitVector()) {
2760 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002761 case 8: CanonicalVT = MVT::v8i8; break;
2762 case 16: CanonicalVT = MVT::v4i16; break;
2763 case 32: CanonicalVT = MVT::v2i32; break;
2764 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002765 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002766 }
2767 } else {
2768 assert(VT.is128BitVector() && "unknown splat vector size");
2769 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002770 case 8: CanonicalVT = MVT::v16i8; break;
2771 case 16: CanonicalVT = MVT::v8i16; break;
2772 case 32: CanonicalVT = MVT::v4i32; break;
2773 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002774 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002775 }
2776 }
2777
2778 // Build a canonical splat for this value.
2779 SmallVector<SDValue, 8> Ops;
2780 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2781 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2782 Ops.size());
2783 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2784}
2785
2786// If this is a case we can't handle, return null and let the default
2787// expansion code take care of it.
2788static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002789 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002790 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002791 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002792
2793 APInt SplatBits, SplatUndef;
2794 unsigned SplatBitSize;
2795 bool HasAnyUndefs;
2796 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00002797 if (SplatBitSize <= 64) {
2798 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2799 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2800 if (Val.getNode())
2801 return BuildSplat(Val, VT, DAG, dl);
2802 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00002803 }
2804
2805 // If there are only 2 elements in a 128-bit vector, insert them into an
2806 // undef vector. This handles the common case for 128-bit vector argument
2807 // passing, where the insertions should be translated to subreg accesses
2808 // with no real instructions.
2809 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2810 SDValue Val = DAG.getUNDEF(VT);
2811 SDValue Op0 = Op.getOperand(0);
2812 SDValue Op1 = Op.getOperand(1);
2813 if (Op0.getOpcode() != ISD::UNDEF)
2814 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2815 DAG.getIntPtrConstant(0));
2816 if (Op1.getOpcode() != ISD::UNDEF)
2817 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2818 DAG.getIntPtrConstant(1));
2819 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002820 }
2821
2822 return SDValue();
2823}
2824
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002825/// isShuffleMaskLegal - Targets can use this to indicate that they only
2826/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
2827/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
2828/// are assumed to be legal.
2829bool
2830ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
2831 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002832 if (VT.getVectorNumElements() == 4 &&
2833 (VT.is128BitVector() || VT.is64BitVector())) {
2834 unsigned PFIndexes[4];
2835 for (unsigned i = 0; i != 4; ++i) {
2836 if (M[i] < 0)
2837 PFIndexes[i] = 8;
2838 else
2839 PFIndexes[i] = M[i];
2840 }
2841
2842 // Compute the index in the perfect shuffle table.
2843 unsigned PFTableIndex =
2844 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2845 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2846 unsigned Cost = (PFEntry >> 30);
2847
2848 if (Cost <= 4)
2849 return true;
2850 }
2851
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002852 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00002853 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002854
2855 return (ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
2856 isVREVMask(M, VT, 64) ||
2857 isVREVMask(M, VT, 32) ||
2858 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00002859 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
2860 isVTRNMask(M, VT, WhichResult) ||
2861 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00002862 isVZIPMask(M, VT, WhichResult) ||
2863 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
2864 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
2865 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002866}
2867
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002868/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2869/// the specified operations to build the shuffle.
2870static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
2871 SDValue RHS, SelectionDAG &DAG,
2872 DebugLoc dl) {
2873 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2874 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2875 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2876
2877 enum {
2878 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
2879 OP_VREV,
2880 OP_VDUP0,
2881 OP_VDUP1,
2882 OP_VDUP2,
2883 OP_VDUP3,
2884 OP_VEXT1,
2885 OP_VEXT2,
2886 OP_VEXT3,
2887 OP_VUZPL, // VUZP, left result
2888 OP_VUZPR, // VUZP, right result
2889 OP_VZIPL, // VZIP, left result
2890 OP_VZIPR, // VZIP, right result
2891 OP_VTRNL, // VTRN, left result
2892 OP_VTRNR // VTRN, right result
2893 };
2894
2895 if (OpNum == OP_COPY) {
2896 if (LHSID == (1*9+2)*9+3) return LHS;
2897 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2898 return RHS;
2899 }
2900
2901 SDValue OpLHS, OpRHS;
2902 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
2903 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
2904 EVT VT = OpLHS.getValueType();
2905
2906 switch (OpNum) {
2907 default: llvm_unreachable("Unknown shuffle opcode!");
2908 case OP_VREV:
2909 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
2910 case OP_VDUP0:
2911 case OP_VDUP1:
2912 case OP_VDUP2:
2913 case OP_VDUP3:
2914 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002915 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002916 case OP_VEXT1:
2917 case OP_VEXT2:
2918 case OP_VEXT3:
2919 return DAG.getNode(ARMISD::VEXT, dl, VT,
2920 OpLHS, OpRHS,
2921 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
2922 case OP_VUZPL:
2923 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002924 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002925 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
2926 case OP_VZIPL:
2927 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002928 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002929 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
2930 case OP_VTRNL:
2931 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002932 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2933 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002934 }
2935}
2936
Bob Wilson5bafff32009-06-22 23:27:02 +00002937static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002938 SDValue V1 = Op.getOperand(0);
2939 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00002940 DebugLoc dl = Op.getDebugLoc();
2941 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002942 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002943 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00002944
Bob Wilson28865062009-08-13 02:13:04 +00002945 // Convert shuffles that are directly supported on NEON to target-specific
2946 // DAG nodes, instead of keeping them as shuffles and matching them again
2947 // during code selection. This is more efficient and avoids the possibility
2948 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00002949 // FIXME: floating-point vectors should be canonicalized to integer vectors
2950 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002951 SVN->getMask(ShuffleMask);
2952
2953 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
Bob Wilson0ce37102009-08-14 05:08:32 +00002954 int Lane = SVN->getSplatIndex();
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00002955 // If this is undef splat, generate it via "just" vdup, if possible.
2956 if (Lane == -1) Lane = 0;
2957
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002958 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
2959 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002960 }
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002961 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002962 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00002963 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002964
2965 bool ReverseVEXT;
2966 unsigned Imm;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002967 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002968 if (ReverseVEXT)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002969 std::swap(V1, V2);
2970 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002971 DAG.getConstant(Imm, MVT::i32));
2972 }
2973
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002974 if (isVREVMask(ShuffleMask, VT, 64))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002975 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002976 if (isVREVMask(ShuffleMask, VT, 32))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002977 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002978 if (isVREVMask(ShuffleMask, VT, 16))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002979 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
2980
Bob Wilsonc692cb72009-08-21 20:54:19 +00002981 // Check for Neon shuffles that modify both input vectors in place.
2982 // If both results are used, i.e., if there are two shuffles with the same
2983 // source operands and with masks corresponding to both results of one of
2984 // these operations, DAG memoization will ensure that a single node is
2985 // used for both shuffles.
2986 unsigned WhichResult;
2987 if (isVTRNMask(ShuffleMask, VT, WhichResult))
2988 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2989 V1, V2).getValue(WhichResult);
2990 if (isVUZPMask(ShuffleMask, VT, WhichResult))
2991 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
2992 V1, V2).getValue(WhichResult);
2993 if (isVZIPMask(ShuffleMask, VT, WhichResult))
2994 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
2995 V1, V2).getValue(WhichResult);
2996
Bob Wilson324f4f12009-12-03 06:40:55 +00002997 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
2998 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2999 V1, V1).getValue(WhichResult);
3000 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3001 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3002 V1, V1).getValue(WhichResult);
3003 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3004 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3005 V1, V1).getValue(WhichResult);
3006
Bob Wilsonc692cb72009-08-21 20:54:19 +00003007 // If the shuffle is not directly supported and it has 4 elements, use
3008 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003009 if (VT.getVectorNumElements() == 4 &&
3010 (VT.is128BitVector() || VT.is64BitVector())) {
3011 unsigned PFIndexes[4];
3012 for (unsigned i = 0; i != 4; ++i) {
3013 if (ShuffleMask[i] < 0)
3014 PFIndexes[i] = 8;
3015 else
3016 PFIndexes[i] = ShuffleMask[i];
3017 }
3018
3019 // Compute the index in the perfect shuffle table.
3020 unsigned PFTableIndex =
3021 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3022
3023 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3024 unsigned Cost = (PFEntry >> 30);
3025
3026 if (Cost <= 4)
3027 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3028 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003029
Bob Wilson22cac0d2009-08-14 05:16:33 +00003030 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003031}
3032
Bob Wilson5bafff32009-06-22 23:27:02 +00003033static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003034 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003035 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003036 SDValue Vec = Op.getOperand(0);
3037 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003038 assert(VT == MVT::i32 &&
3039 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3040 "unexpected type for custom-lowering vector extract");
3041 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003042}
3043
Bob Wilsona6d65862009-08-03 20:36:38 +00003044static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3045 // The only time a CONCAT_VECTORS operation can have legal types is when
3046 // two 64-bit vectors are concatenated to a 128-bit vector.
3047 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3048 "unexpected CONCAT_VECTORS");
3049 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003050 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003051 SDValue Op0 = Op.getOperand(0);
3052 SDValue Op1 = Op.getOperand(1);
3053 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003054 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3055 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003056 DAG.getIntPtrConstant(0));
3057 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003058 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3059 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003060 DAG.getIntPtrConstant(1));
3061 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003062}
3063
Dan Gohman475871a2008-07-27 21:46:04 +00003064SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00003065 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003066 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003067 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003068 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003069 case ISD::GlobalAddress:
3070 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3071 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003072 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003073 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3074 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003075 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003076 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003077 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003078 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003079 case ISD::SINT_TO_FP:
3080 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3081 case ISD::FP_TO_SINT:
3082 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003083 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003084 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003085 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003086 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003087 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3088 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003089 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003090 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003091 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003092 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003093 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003094 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003095 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003096 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003097 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3098 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3099 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003100 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003101 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003102 }
Dan Gohman475871a2008-07-27 21:46:04 +00003103 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003104}
3105
Duncan Sands1607f052008-12-01 11:39:25 +00003106/// ReplaceNodeResults - Replace the results of node with an illegal result
3107/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003108void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3109 SmallVectorImpl<SDValue>&Results,
3110 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00003111 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003112 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003113 llvm_unreachable("Don't know how to custom expand this!");
Duncan Sands1607f052008-12-01 11:39:25 +00003114 return;
3115 case ISD::BIT_CONVERT:
3116 Results.push_back(ExpandBIT_CONVERT(N, DAG));
3117 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00003118 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00003119 case ISD::SRA: {
Bob Wilson5bafff32009-06-22 23:27:02 +00003120 SDValue Res = LowerShift(N, DAG, Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003121 if (Res.getNode())
3122 Results.push_back(Res);
3123 return;
3124 }
Chris Lattner27a6c732007-11-24 07:07:01 +00003125 }
3126}
Chris Lattner27a6c732007-11-24 07:07:01 +00003127
Evan Chenga8e29892007-01-19 07:51:42 +00003128//===----------------------------------------------------------------------===//
3129// ARM Scheduler Hooks
3130//===----------------------------------------------------------------------===//
3131
3132MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003133ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3134 MachineBasicBlock *BB,
3135 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003136 unsigned dest = MI->getOperand(0).getReg();
3137 unsigned ptr = MI->getOperand(1).getReg();
3138 unsigned oldval = MI->getOperand(2).getReg();
3139 unsigned newval = MI->getOperand(3).getReg();
3140 unsigned scratch = BB->getParent()->getRegInfo()
3141 .createVirtualRegister(ARM::GPRRegisterClass);
3142 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3143 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003144 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003145
3146 unsigned ldrOpc, strOpc;
3147 switch (Size) {
3148 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003149 case 1:
3150 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3151 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3152 break;
3153 case 2:
3154 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3155 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3156 break;
3157 case 4:
3158 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3159 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3160 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003161 }
3162
3163 MachineFunction *MF = BB->getParent();
3164 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3165 MachineFunction::iterator It = BB;
3166 ++It; // insert the new blocks after the current block
3167
3168 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3169 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3170 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3171 MF->insert(It, loop1MBB);
3172 MF->insert(It, loop2MBB);
3173 MF->insert(It, exitMBB);
3174 exitMBB->transferSuccessors(BB);
3175
3176 // thisMBB:
3177 // ...
3178 // fallthrough --> loop1MBB
3179 BB->addSuccessor(loop1MBB);
3180
3181 // loop1MBB:
3182 // ldrex dest, [ptr]
3183 // cmp dest, oldval
3184 // bne exitMBB
3185 BB = loop1MBB;
3186 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003187 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003188 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003189 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3190 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003191 BB->addSuccessor(loop2MBB);
3192 BB->addSuccessor(exitMBB);
3193
3194 // loop2MBB:
3195 // strex scratch, newval, [ptr]
3196 // cmp scratch, #0
3197 // bne loop1MBB
3198 BB = loop2MBB;
3199 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3200 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003201 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003202 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003203 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3204 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003205 BB->addSuccessor(loop1MBB);
3206 BB->addSuccessor(exitMBB);
3207
3208 // exitMBB:
3209 // ...
3210 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003211
3212 MF->DeleteMachineInstr(MI); // The instruction is gone now.
3213
Jim Grosbach5278eb82009-12-11 01:42:04 +00003214 return BB;
3215}
3216
3217MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003218ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3219 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003220 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3221 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3222
3223 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003224 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003225 MachineFunction::iterator It = BB;
3226 ++It;
3227
3228 unsigned dest = MI->getOperand(0).getReg();
3229 unsigned ptr = MI->getOperand(1).getReg();
3230 unsigned incr = MI->getOperand(2).getReg();
3231 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003232
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003233 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003234 unsigned ldrOpc, strOpc;
3235 switch (Size) {
3236 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003237 case 1:
3238 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003239 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003240 break;
3241 case 2:
3242 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3243 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3244 break;
3245 case 4:
3246 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3247 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3248 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003249 }
3250
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003251 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3252 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3253 MF->insert(It, loopMBB);
3254 MF->insert(It, exitMBB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003255 exitMBB->transferSuccessors(BB);
3256
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003257 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003258 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3259 unsigned scratch2 = (!BinOpcode) ? incr :
3260 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3261
3262 // thisMBB:
3263 // ...
3264 // fallthrough --> loopMBB
3265 BB->addSuccessor(loopMBB);
3266
3267 // loopMBB:
3268 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003269 // <binop> scratch2, dest, incr
3270 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003271 // cmp scratch, #0
3272 // bne- loopMBB
3273 // fallthrough --> exitMBB
3274 BB = loopMBB;
3275 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003276 if (BinOpcode) {
3277 // operand order needs to go the other way for NAND
3278 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3279 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3280 addReg(incr).addReg(dest)).addReg(0);
3281 else
3282 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3283 addReg(dest).addReg(incr)).addReg(0);
3284 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003285
3286 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3287 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003288 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003289 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003290 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3291 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003292
3293 BB->addSuccessor(loopMBB);
3294 BB->addSuccessor(exitMBB);
3295
3296 // exitMBB:
3297 // ...
3298 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003299
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003300 MF->DeleteMachineInstr(MI); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003301
Jim Grosbachc3c23542009-12-14 04:22:04 +00003302 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003303}
3304
3305MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003306ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00003307 MachineBasicBlock *BB,
3308 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003309 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003310 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003311 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003312 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003313 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003314 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003315 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003316
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003317 case ARM::ATOMIC_LOAD_ADD_I8:
3318 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3319 case ARM::ATOMIC_LOAD_ADD_I16:
3320 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3321 case ARM::ATOMIC_LOAD_ADD_I32:
3322 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003323
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003324 case ARM::ATOMIC_LOAD_AND_I8:
3325 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3326 case ARM::ATOMIC_LOAD_AND_I16:
3327 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3328 case ARM::ATOMIC_LOAD_AND_I32:
3329 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003330
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003331 case ARM::ATOMIC_LOAD_OR_I8:
3332 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3333 case ARM::ATOMIC_LOAD_OR_I16:
3334 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3335 case ARM::ATOMIC_LOAD_OR_I32:
3336 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003337
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003338 case ARM::ATOMIC_LOAD_XOR_I8:
3339 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3340 case ARM::ATOMIC_LOAD_XOR_I16:
3341 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3342 case ARM::ATOMIC_LOAD_XOR_I32:
3343 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003344
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003345 case ARM::ATOMIC_LOAD_NAND_I8:
3346 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3347 case ARM::ATOMIC_LOAD_NAND_I16:
3348 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3349 case ARM::ATOMIC_LOAD_NAND_I32:
3350 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003351
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003352 case ARM::ATOMIC_LOAD_SUB_I8:
3353 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3354 case ARM::ATOMIC_LOAD_SUB_I16:
3355 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3356 case ARM::ATOMIC_LOAD_SUB_I32:
3357 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003358
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003359 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3360 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3361 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003362
3363 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3364 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3365 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003366
Evan Cheng007ea272009-08-12 05:17:19 +00003367 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003368 // To "insert" a SELECT_CC instruction, we actually have to insert the
3369 // diamond control-flow pattern. The incoming instruction knows the
3370 // destination vreg to set, the condition code register to branch on, the
3371 // true/false values to select between, and a branch opcode to use.
3372 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003373 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003374 ++It;
3375
3376 // thisMBB:
3377 // ...
3378 // TrueVal = ...
3379 // cmpTY ccX, r1, r2
3380 // bCC copy1MBB
3381 // fallthrough --> copy0MBB
3382 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003383 MachineFunction *F = BB->getParent();
3384 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3385 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00003386 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00003387 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003388 F->insert(It, copy0MBB);
3389 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00003390 // Update machine-CFG edges by first adding all successors of the current
3391 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00003392 // Also inform sdisel of the edge changes.
3393 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
3394 E = BB->succ_end(); I != E; ++I) {
3395 EM->insert(std::make_pair(*I, sinkMBB));
3396 sinkMBB->addSuccessor(*I);
3397 }
Evan Chenga8e29892007-01-19 07:51:42 +00003398 // Next, remove all successors of the current block, and add the true
3399 // and fallthrough blocks as its successors.
Evan Chengce319102009-09-19 09:51:03 +00003400 while (!BB->succ_empty())
Evan Chenga8e29892007-01-19 07:51:42 +00003401 BB->removeSuccessor(BB->succ_begin());
3402 BB->addSuccessor(copy0MBB);
3403 BB->addSuccessor(sinkMBB);
3404
3405 // copy0MBB:
3406 // %FalseValue = ...
3407 // # fallthrough to sinkMBB
3408 BB = copy0MBB;
3409
3410 // Update machine-CFG edges
3411 BB->addSuccessor(sinkMBB);
3412
3413 // sinkMBB:
3414 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3415 // ...
3416 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00003417 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003418 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3419 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3420
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003421 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003422 return BB;
3423 }
Evan Cheng86198642009-08-07 00:34:42 +00003424
3425 case ARM::tANDsp:
3426 case ARM::tADDspr_:
3427 case ARM::tSUBspi_:
3428 case ARM::t2SUBrSPi_:
3429 case ARM::t2SUBrSPi12_:
3430 case ARM::t2SUBrSPs_: {
3431 MachineFunction *MF = BB->getParent();
3432 unsigned DstReg = MI->getOperand(0).getReg();
3433 unsigned SrcReg = MI->getOperand(1).getReg();
3434 bool DstIsDead = MI->getOperand(0).isDead();
3435 bool SrcIsKill = MI->getOperand(1).isKill();
3436
3437 if (SrcReg != ARM::SP) {
3438 // Copy the source to SP from virtual register.
3439 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3440 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3441 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
3442 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
3443 .addReg(SrcReg, getKillRegState(SrcIsKill));
3444 }
3445
3446 unsigned OpOpc = 0;
3447 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3448 switch (MI->getOpcode()) {
3449 default:
3450 llvm_unreachable("Unexpected pseudo instruction!");
3451 case ARM::tANDsp:
3452 OpOpc = ARM::tAND;
3453 NeedPred = true;
3454 break;
3455 case ARM::tADDspr_:
3456 OpOpc = ARM::tADDspr;
3457 break;
3458 case ARM::tSUBspi_:
3459 OpOpc = ARM::tSUBspi;
3460 break;
3461 case ARM::t2SUBrSPi_:
3462 OpOpc = ARM::t2SUBrSPi;
3463 NeedPred = true; NeedCC = true;
3464 break;
3465 case ARM::t2SUBrSPi12_:
3466 OpOpc = ARM::t2SUBrSPi12;
3467 NeedPred = true;
3468 break;
3469 case ARM::t2SUBrSPs_:
3470 OpOpc = ARM::t2SUBrSPs;
3471 NeedPred = true; NeedCC = true; NeedOp3 = true;
3472 break;
3473 }
3474 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
3475 if (OpOpc == ARM::tAND)
3476 AddDefaultT1CC(MIB);
3477 MIB.addReg(ARM::SP);
3478 MIB.addOperand(MI->getOperand(2));
3479 if (NeedOp3)
3480 MIB.addOperand(MI->getOperand(3));
3481 if (NeedPred)
3482 AddDefaultPred(MIB);
3483 if (NeedCC)
3484 AddDefaultCC(MIB);
3485
3486 // Copy the result from SP to virtual register.
3487 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3488 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3489 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
3490 BuildMI(BB, dl, TII->get(CopyOpc))
3491 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3492 .addReg(ARM::SP);
3493 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
3494 return BB;
3495 }
Evan Chenga8e29892007-01-19 07:51:42 +00003496 }
3497}
3498
3499//===----------------------------------------------------------------------===//
3500// ARM Optimization Hooks
3501//===----------------------------------------------------------------------===//
3502
Chris Lattnerd1980a52009-03-12 06:52:53 +00003503static
3504SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3505 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003506 SelectionDAG &DAG = DCI.DAG;
3507 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003508 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003509 unsigned Opc = N->getOpcode();
3510 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3511 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3512 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3513 ISD::CondCode CC = ISD::SETCC_INVALID;
3514
3515 if (isSlctCC) {
3516 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3517 } else {
3518 SDValue CCOp = Slct.getOperand(0);
3519 if (CCOp.getOpcode() == ISD::SETCC)
3520 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3521 }
3522
3523 bool DoXform = false;
3524 bool InvCC = false;
3525 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
3526 "Bad input!");
3527
3528 if (LHS.getOpcode() == ISD::Constant &&
3529 cast<ConstantSDNode>(LHS)->isNullValue()) {
3530 DoXform = true;
3531 } else if (CC != ISD::SETCC_INVALID &&
3532 RHS.getOpcode() == ISD::Constant &&
3533 cast<ConstantSDNode>(RHS)->isNullValue()) {
3534 std::swap(LHS, RHS);
3535 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00003536 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00003537 Op0.getOperand(0).getValueType();
3538 bool isInt = OpVT.isInteger();
3539 CC = ISD::getSetCCInverse(CC, isInt);
3540
3541 if (!TLI.isCondCodeLegal(CC, OpVT))
3542 return SDValue(); // Inverse operator isn't legal.
3543
3544 DoXform = true;
3545 InvCC = true;
3546 }
3547
3548 if (DoXform) {
3549 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
3550 if (isSlctCC)
3551 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
3552 Slct.getOperand(0), Slct.getOperand(1), CC);
3553 SDValue CCOp = Slct.getOperand(0);
3554 if (InvCC)
3555 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
3556 CCOp.getOperand(0), CCOp.getOperand(1), CC);
3557 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
3558 CCOp, OtherOp, Result);
3559 }
3560 return SDValue();
3561}
3562
3563/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3564static SDValue PerformADDCombine(SDNode *N,
3565 TargetLowering::DAGCombinerInfo &DCI) {
3566 // added by evan in r37685 with no testcase.
3567 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003568
Chris Lattnerd1980a52009-03-12 06:52:53 +00003569 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
3570 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
3571 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
3572 if (Result.getNode()) return Result;
3573 }
3574 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3575 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3576 if (Result.getNode()) return Result;
3577 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003578
Chris Lattnerd1980a52009-03-12 06:52:53 +00003579 return SDValue();
3580}
3581
3582/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
3583static SDValue PerformSUBCombine(SDNode *N,
3584 TargetLowering::DAGCombinerInfo &DCI) {
3585 // added by evan in r37685 with no testcase.
3586 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003587
Chris Lattnerd1980a52009-03-12 06:52:53 +00003588 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
3589 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3590 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3591 if (Result.getNode()) return Result;
3592 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003593
Chris Lattnerd1980a52009-03-12 06:52:53 +00003594 return SDValue();
3595}
3596
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00003597/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
3598/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00003599static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003600 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003601 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00003602 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00003603 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003604 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00003605 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003606}
3607
Bob Wilson5bafff32009-06-22 23:27:02 +00003608/// getVShiftImm - Check if this is a valid build_vector for the immediate
3609/// operand of a vector shift operation, where all the elements of the
3610/// build_vector must have the same constant integer value.
3611static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
3612 // Ignore bit_converts.
3613 while (Op.getOpcode() == ISD::BIT_CONVERT)
3614 Op = Op.getOperand(0);
3615 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3616 APInt SplatBits, SplatUndef;
3617 unsigned SplatBitSize;
3618 bool HasAnyUndefs;
3619 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3620 HasAnyUndefs, ElementBits) ||
3621 SplatBitSize > ElementBits)
3622 return false;
3623 Cnt = SplatBits.getSExtValue();
3624 return true;
3625}
3626
3627/// isVShiftLImm - Check if this is a valid build_vector for the immediate
3628/// operand of a vector shift left operation. That value must be in the range:
3629/// 0 <= Value < ElementBits for a left shift; or
3630/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003631static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003632 assert(VT.isVector() && "vector shift count is not a vector type");
3633 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3634 if (! getVShiftImm(Op, ElementBits, Cnt))
3635 return false;
3636 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
3637}
3638
3639/// isVShiftRImm - Check if this is a valid build_vector for the immediate
3640/// operand of a vector shift right operation. For a shift opcode, the value
3641/// is positive, but for an intrinsic the value count must be negative. The
3642/// absolute value must be in the range:
3643/// 1 <= |Value| <= ElementBits for a right shift; or
3644/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003645static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00003646 int64_t &Cnt) {
3647 assert(VT.isVector() && "vector shift count is not a vector type");
3648 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3649 if (! getVShiftImm(Op, ElementBits, Cnt))
3650 return false;
3651 if (isIntrinsic)
3652 Cnt = -Cnt;
3653 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
3654}
3655
3656/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
3657static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
3658 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3659 switch (IntNo) {
3660 default:
3661 // Don't do anything for most intrinsics.
3662 break;
3663
3664 // Vector shifts: check for immediate versions and lower them.
3665 // Note: This is done during DAG combining instead of DAG legalizing because
3666 // the build_vectors for 64-bit vector element shift counts are generally
3667 // not legal, and it is hard to see their values after they get legalized to
3668 // loads from a constant pool.
3669 case Intrinsic::arm_neon_vshifts:
3670 case Intrinsic::arm_neon_vshiftu:
3671 case Intrinsic::arm_neon_vshiftls:
3672 case Intrinsic::arm_neon_vshiftlu:
3673 case Intrinsic::arm_neon_vshiftn:
3674 case Intrinsic::arm_neon_vrshifts:
3675 case Intrinsic::arm_neon_vrshiftu:
3676 case Intrinsic::arm_neon_vrshiftn:
3677 case Intrinsic::arm_neon_vqshifts:
3678 case Intrinsic::arm_neon_vqshiftu:
3679 case Intrinsic::arm_neon_vqshiftsu:
3680 case Intrinsic::arm_neon_vqshiftns:
3681 case Intrinsic::arm_neon_vqshiftnu:
3682 case Intrinsic::arm_neon_vqshiftnsu:
3683 case Intrinsic::arm_neon_vqrshiftns:
3684 case Intrinsic::arm_neon_vqrshiftnu:
3685 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00003686 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003687 int64_t Cnt;
3688 unsigned VShiftOpc = 0;
3689
3690 switch (IntNo) {
3691 case Intrinsic::arm_neon_vshifts:
3692 case Intrinsic::arm_neon_vshiftu:
3693 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
3694 VShiftOpc = ARMISD::VSHL;
3695 break;
3696 }
3697 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
3698 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
3699 ARMISD::VSHRs : ARMISD::VSHRu);
3700 break;
3701 }
3702 return SDValue();
3703
3704 case Intrinsic::arm_neon_vshiftls:
3705 case Intrinsic::arm_neon_vshiftlu:
3706 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
3707 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003708 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003709
3710 case Intrinsic::arm_neon_vrshifts:
3711 case Intrinsic::arm_neon_vrshiftu:
3712 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
3713 break;
3714 return SDValue();
3715
3716 case Intrinsic::arm_neon_vqshifts:
3717 case Intrinsic::arm_neon_vqshiftu:
3718 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3719 break;
3720 return SDValue();
3721
3722 case Intrinsic::arm_neon_vqshiftsu:
3723 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3724 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003725 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003726
3727 case Intrinsic::arm_neon_vshiftn:
3728 case Intrinsic::arm_neon_vrshiftn:
3729 case Intrinsic::arm_neon_vqshiftns:
3730 case Intrinsic::arm_neon_vqshiftnu:
3731 case Intrinsic::arm_neon_vqshiftnsu:
3732 case Intrinsic::arm_neon_vqrshiftns:
3733 case Intrinsic::arm_neon_vqrshiftnu:
3734 case Intrinsic::arm_neon_vqrshiftnsu:
3735 // Narrowing shifts require an immediate right shift.
3736 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
3737 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003738 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003739
3740 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003741 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003742 }
3743
3744 switch (IntNo) {
3745 case Intrinsic::arm_neon_vshifts:
3746 case Intrinsic::arm_neon_vshiftu:
3747 // Opcode already set above.
3748 break;
3749 case Intrinsic::arm_neon_vshiftls:
3750 case Intrinsic::arm_neon_vshiftlu:
3751 if (Cnt == VT.getVectorElementType().getSizeInBits())
3752 VShiftOpc = ARMISD::VSHLLi;
3753 else
3754 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
3755 ARMISD::VSHLLs : ARMISD::VSHLLu);
3756 break;
3757 case Intrinsic::arm_neon_vshiftn:
3758 VShiftOpc = ARMISD::VSHRN; break;
3759 case Intrinsic::arm_neon_vrshifts:
3760 VShiftOpc = ARMISD::VRSHRs; break;
3761 case Intrinsic::arm_neon_vrshiftu:
3762 VShiftOpc = ARMISD::VRSHRu; break;
3763 case Intrinsic::arm_neon_vrshiftn:
3764 VShiftOpc = ARMISD::VRSHRN; break;
3765 case Intrinsic::arm_neon_vqshifts:
3766 VShiftOpc = ARMISD::VQSHLs; break;
3767 case Intrinsic::arm_neon_vqshiftu:
3768 VShiftOpc = ARMISD::VQSHLu; break;
3769 case Intrinsic::arm_neon_vqshiftsu:
3770 VShiftOpc = ARMISD::VQSHLsu; break;
3771 case Intrinsic::arm_neon_vqshiftns:
3772 VShiftOpc = ARMISD::VQSHRNs; break;
3773 case Intrinsic::arm_neon_vqshiftnu:
3774 VShiftOpc = ARMISD::VQSHRNu; break;
3775 case Intrinsic::arm_neon_vqshiftnsu:
3776 VShiftOpc = ARMISD::VQSHRNsu; break;
3777 case Intrinsic::arm_neon_vqrshiftns:
3778 VShiftOpc = ARMISD::VQRSHRNs; break;
3779 case Intrinsic::arm_neon_vqrshiftnu:
3780 VShiftOpc = ARMISD::VQRSHRNu; break;
3781 case Intrinsic::arm_neon_vqrshiftnsu:
3782 VShiftOpc = ARMISD::VQRSHRNsu; break;
3783 }
3784
3785 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003786 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003787 }
3788
3789 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003790 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003791 int64_t Cnt;
3792 unsigned VShiftOpc = 0;
3793
3794 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3795 VShiftOpc = ARMISD::VSLI;
3796 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3797 VShiftOpc = ARMISD::VSRI;
3798 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003799 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003800 }
3801
3802 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3803 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003804 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003805 }
3806
3807 case Intrinsic::arm_neon_vqrshifts:
3808 case Intrinsic::arm_neon_vqrshiftu:
3809 // No immediate versions of these to check for.
3810 break;
3811 }
3812
3813 return SDValue();
3814}
3815
3816/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3817/// lowers them. As with the vector shift intrinsics, this is done during DAG
3818/// combining instead of DAG legalizing because the build_vectors for 64-bit
3819/// vector element shift counts are generally not legal, and it is hard to see
3820/// their values after they get legalized to loads from a constant pool.
3821static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3822 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003823 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003824
3825 // Nothing to be done for scalar shifts.
3826 if (! VT.isVector())
3827 return SDValue();
3828
3829 assert(ST->hasNEON() && "unexpected vector shift");
3830 int64_t Cnt;
3831
3832 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003833 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003834
3835 case ISD::SHL:
3836 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3837 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003838 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003839 break;
3840
3841 case ISD::SRA:
3842 case ISD::SRL:
3843 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3844 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3845 ARMISD::VSHRs : ARMISD::VSHRu);
3846 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003847 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003848 }
3849 }
3850 return SDValue();
3851}
3852
3853/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3854/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3855static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3856 const ARMSubtarget *ST) {
3857 SDValue N0 = N->getOperand(0);
3858
3859 // Check for sign- and zero-extensions of vector extract operations of 8-
3860 // and 16-bit vector elements. NEON supports these directly. They are
3861 // handled during DAG combining because type legalization will promote them
3862 // to 32-bit types and it is messy to recognize the operations after that.
3863 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3864 SDValue Vec = N0.getOperand(0);
3865 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003866 EVT VT = N->getValueType(0);
3867 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003868 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3869
Owen Anderson825b72b2009-08-11 20:47:22 +00003870 if (VT == MVT::i32 &&
3871 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003872 TLI.isTypeLegal(Vec.getValueType())) {
3873
3874 unsigned Opc = 0;
3875 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003876 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003877 case ISD::SIGN_EXTEND:
3878 Opc = ARMISD::VGETLANEs;
3879 break;
3880 case ISD::ZERO_EXTEND:
3881 case ISD::ANY_EXTEND:
3882 Opc = ARMISD::VGETLANEu;
3883 break;
3884 }
3885 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3886 }
3887 }
3888
3889 return SDValue();
3890}
3891
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003892/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
3893/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
3894static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
3895 const ARMSubtarget *ST) {
3896 // If the target supports NEON, try to use vmax/vmin instructions for f32
3897 // selects like "x < y ? x : y". Unless the FiniteOnlyFPMath option is set,
3898 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
3899 // a NaN; only do the transformation when it matches that behavior.
3900
3901 // For now only do this when using NEON for FP operations; if using VFP, it
3902 // is not obvious that the benefit outweighs the cost of switching to the
3903 // NEON pipeline.
3904 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
3905 N->getValueType(0) != MVT::f32)
3906 return SDValue();
3907
3908 SDValue CondLHS = N->getOperand(0);
3909 SDValue CondRHS = N->getOperand(1);
3910 SDValue LHS = N->getOperand(2);
3911 SDValue RHS = N->getOperand(3);
3912 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
3913
3914 unsigned Opcode = 0;
3915 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00003916 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003917 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00003918 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003919 IsReversed = true ; // x CC y ? y : x
3920 } else {
3921 return SDValue();
3922 }
3923
Bob Wilsone742bb52010-02-24 22:15:53 +00003924 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003925 switch (CC) {
3926 default: break;
3927 case ISD::SETOLT:
3928 case ISD::SETOLE:
3929 case ISD::SETLT:
3930 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003931 case ISD::SETULT:
3932 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00003933 // If LHS is NaN, an ordered comparison will be false and the result will
3934 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
3935 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
3936 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
3937 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
3938 break;
3939 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
3940 // will return -0, so vmin can only be used for unsafe math or if one of
3941 // the operands is known to be nonzero.
3942 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
3943 !UnsafeFPMath &&
3944 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
3945 break;
3946 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003947 break;
3948
3949 case ISD::SETOGT:
3950 case ISD::SETOGE:
3951 case ISD::SETGT:
3952 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003953 case ISD::SETUGT:
3954 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00003955 // If LHS is NaN, an ordered comparison will be false and the result will
3956 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
3957 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
3958 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
3959 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
3960 break;
3961 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
3962 // will return +0, so vmax can only be used for unsafe math or if one of
3963 // the operands is known to be nonzero.
3964 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
3965 !UnsafeFPMath &&
3966 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
3967 break;
3968 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003969 break;
3970 }
3971
3972 if (!Opcode)
3973 return SDValue();
3974 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
3975}
3976
Dan Gohman475871a2008-07-27 21:46:04 +00003977SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003978 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003979 switch (N->getOpcode()) {
3980 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003981 case ISD::ADD: return PerformADDCombine(N, DCI);
3982 case ISD::SUB: return PerformSUBCombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00003983 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003984 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003985 case ISD::SHL:
3986 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003987 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003988 case ISD::SIGN_EXTEND:
3989 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003990 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
3991 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003992 }
Dan Gohman475871a2008-07-27 21:46:04 +00003993 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003994}
3995
Bill Wendlingaf566342009-08-15 21:21:19 +00003996bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
3997 if (!Subtarget->hasV6Ops())
3998 // Pre-v6 does not support unaligned mem access.
3999 return false;
Anton Korobeynikov90cfc132010-01-30 14:08:12 +00004000 else {
4001 // v6+ may or may not support unaligned mem access depending on the system
4002 // configuration.
4003 // FIXME: This is pretty conservative. Should we provide cmdline option to
4004 // control the behaviour?
Bill Wendlingaf566342009-08-15 21:21:19 +00004005 if (!Subtarget->isTargetDarwin())
4006 return false;
4007 }
4008
4009 switch (VT.getSimpleVT().SimpleTy) {
4010 default:
4011 return false;
4012 case MVT::i8:
4013 case MVT::i16:
4014 case MVT::i32:
4015 return true;
4016 // FIXME: VLD1 etc with standard alignment is legal.
4017 }
4018}
4019
Evan Chenge6c835f2009-08-14 20:09:37 +00004020static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4021 if (V < 0)
4022 return false;
4023
4024 unsigned Scale = 1;
4025 switch (VT.getSimpleVT().SimpleTy) {
4026 default: return false;
4027 case MVT::i1:
4028 case MVT::i8:
4029 // Scale == 1;
4030 break;
4031 case MVT::i16:
4032 // Scale == 2;
4033 Scale = 2;
4034 break;
4035 case MVT::i32:
4036 // Scale == 4;
4037 Scale = 4;
4038 break;
4039 }
4040
4041 if ((V & (Scale - 1)) != 0)
4042 return false;
4043 V /= Scale;
4044 return V == (V & ((1LL << 5) - 1));
4045}
4046
4047static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4048 const ARMSubtarget *Subtarget) {
4049 bool isNeg = false;
4050 if (V < 0) {
4051 isNeg = true;
4052 V = - V;
4053 }
4054
4055 switch (VT.getSimpleVT().SimpleTy) {
4056 default: return false;
4057 case MVT::i1:
4058 case MVT::i8:
4059 case MVT::i16:
4060 case MVT::i32:
4061 // + imm12 or - imm8
4062 if (isNeg)
4063 return V == (V & ((1LL << 8) - 1));
4064 return V == (V & ((1LL << 12) - 1));
4065 case MVT::f32:
4066 case MVT::f64:
4067 // Same as ARM mode. FIXME: NEON?
4068 if (!Subtarget->hasVFP2())
4069 return false;
4070 if ((V & 3) != 0)
4071 return false;
4072 V >>= 2;
4073 return V == (V & ((1LL << 8) - 1));
4074 }
4075}
4076
Evan Chengb01fad62007-03-12 23:30:29 +00004077/// isLegalAddressImmediate - Return true if the integer value can be used
4078/// as the offset of the target addressing mode for load / store of the
4079/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004080static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004081 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004082 if (V == 0)
4083 return true;
4084
Evan Cheng65011532009-03-09 19:15:00 +00004085 if (!VT.isSimple())
4086 return false;
4087
Evan Chenge6c835f2009-08-14 20:09:37 +00004088 if (Subtarget->isThumb1Only())
4089 return isLegalT1AddressImmediate(V, VT);
4090 else if (Subtarget->isThumb2())
4091 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004092
Evan Chenge6c835f2009-08-14 20:09:37 +00004093 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004094 if (V < 0)
4095 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004096 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004097 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004098 case MVT::i1:
4099 case MVT::i8:
4100 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004101 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004102 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004103 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004104 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004105 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004106 case MVT::f32:
4107 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004108 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004109 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004110 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004111 return false;
4112 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004113 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004114 }
Evan Chenga8e29892007-01-19 07:51:42 +00004115}
4116
Evan Chenge6c835f2009-08-14 20:09:37 +00004117bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4118 EVT VT) const {
4119 int Scale = AM.Scale;
4120 if (Scale < 0)
4121 return false;
4122
4123 switch (VT.getSimpleVT().SimpleTy) {
4124 default: return false;
4125 case MVT::i1:
4126 case MVT::i8:
4127 case MVT::i16:
4128 case MVT::i32:
4129 if (Scale == 1)
4130 return true;
4131 // r + r << imm
4132 Scale = Scale & ~1;
4133 return Scale == 2 || Scale == 4 || Scale == 8;
4134 case MVT::i64:
4135 // r + r
4136 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4137 return true;
4138 return false;
4139 case MVT::isVoid:
4140 // Note, we allow "void" uses (basically, uses that aren't loads or
4141 // stores), because arm allows folding a scale into many arithmetic
4142 // operations. This should be made more precise and revisited later.
4143
4144 // Allow r << imm, but the imm has to be a multiple of two.
4145 if (Scale & 1) return false;
4146 return isPowerOf2_32(Scale);
4147 }
4148}
4149
Chris Lattner37caf8c2007-04-09 23:33:39 +00004150/// isLegalAddressingMode - Return true if the addressing mode represented
4151/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004152bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004153 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004154 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004155 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004156 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004157
Chris Lattner37caf8c2007-04-09 23:33:39 +00004158 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004159 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004160 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004161
Chris Lattner37caf8c2007-04-09 23:33:39 +00004162 switch (AM.Scale) {
4163 case 0: // no scale reg, must be "r+i" or "r", or "i".
4164 break;
4165 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004166 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004167 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004168 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004169 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004170 // ARM doesn't support any R+R*scale+imm addr modes.
4171 if (AM.BaseOffs)
4172 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004173
Bob Wilson2c7dab12009-04-08 17:55:28 +00004174 if (!VT.isSimple())
4175 return false;
4176
Evan Chenge6c835f2009-08-14 20:09:37 +00004177 if (Subtarget->isThumb2())
4178 return isLegalT2ScaledAddressingMode(AM, VT);
4179
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004180 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004181 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004182 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004183 case MVT::i1:
4184 case MVT::i8:
4185 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004186 if (Scale < 0) Scale = -Scale;
4187 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004188 return true;
4189 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004190 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004191 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004192 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004193 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004194 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004195 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004196 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004197
Owen Anderson825b72b2009-08-11 20:47:22 +00004198 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004199 // Note, we allow "void" uses (basically, uses that aren't loads or
4200 // stores), because arm allows folding a scale into many arithmetic
4201 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004202
Chris Lattner37caf8c2007-04-09 23:33:39 +00004203 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004204 if (Scale & 1) return false;
4205 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004206 }
4207 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004208 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004209 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004210}
4211
Evan Cheng77e47512009-11-11 19:05:52 +00004212/// isLegalICmpImmediate - Return true if the specified immediate is legal
4213/// icmp immediate, that is the target has icmp instructions which can compare
4214/// a register against the immediate without having to materialize the
4215/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004216bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004217 if (!Subtarget->isThumb())
4218 return ARM_AM::getSOImmVal(Imm) != -1;
4219 if (Subtarget->isThumb2())
4220 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004221 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004222}
4223
Owen Andersone50ed302009-08-10 22:56:29 +00004224static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004225 bool isSEXTLoad, SDValue &Base,
4226 SDValue &Offset, bool &isInc,
4227 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004228 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4229 return false;
4230
Owen Anderson825b72b2009-08-11 20:47:22 +00004231 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004232 // AddressingMode 3
4233 Base = Ptr->getOperand(0);
4234 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004235 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004236 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004237 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004238 isInc = false;
4239 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4240 return true;
4241 }
4242 }
4243 isInc = (Ptr->getOpcode() == ISD::ADD);
4244 Offset = Ptr->getOperand(1);
4245 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004246 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004247 // AddressingMode 2
4248 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004249 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004250 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004251 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004252 isInc = false;
4253 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4254 Base = Ptr->getOperand(0);
4255 return true;
4256 }
4257 }
4258
4259 if (Ptr->getOpcode() == ISD::ADD) {
4260 isInc = true;
4261 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4262 if (ShOpcVal != ARM_AM::no_shift) {
4263 Base = Ptr->getOperand(1);
4264 Offset = Ptr->getOperand(0);
4265 } else {
4266 Base = Ptr->getOperand(0);
4267 Offset = Ptr->getOperand(1);
4268 }
4269 return true;
4270 }
4271
4272 isInc = (Ptr->getOpcode() == ISD::ADD);
4273 Base = Ptr->getOperand(0);
4274 Offset = Ptr->getOperand(1);
4275 return true;
4276 }
4277
Jim Grosbache5165492009-11-09 00:11:35 +00004278 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004279 return false;
4280}
4281
Owen Andersone50ed302009-08-10 22:56:29 +00004282static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004283 bool isSEXTLoad, SDValue &Base,
4284 SDValue &Offset, bool &isInc,
4285 SelectionDAG &DAG) {
4286 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4287 return false;
4288
4289 Base = Ptr->getOperand(0);
4290 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4291 int RHSC = (int)RHS->getZExtValue();
4292 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4293 assert(Ptr->getOpcode() == ISD::ADD);
4294 isInc = false;
4295 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4296 return true;
4297 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4298 isInc = Ptr->getOpcode() == ISD::ADD;
4299 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4300 return true;
4301 }
4302 }
4303
4304 return false;
4305}
4306
Evan Chenga8e29892007-01-19 07:51:42 +00004307/// getPreIndexedAddressParts - returns true by value, base pointer and
4308/// offset pointer and addressing mode by reference if the node's address
4309/// can be legally represented as pre-indexed load / store address.
4310bool
Dan Gohman475871a2008-07-27 21:46:04 +00004311ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4312 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004313 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004314 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004315 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004316 return false;
4317
Owen Andersone50ed302009-08-10 22:56:29 +00004318 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004319 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004320 bool isSEXTLoad = false;
4321 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4322 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004323 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004324 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4325 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4326 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004327 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004328 } else
4329 return false;
4330
4331 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004332 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004333 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004334 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
4335 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004336 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004337 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00004338 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00004339 if (!isLegal)
4340 return false;
4341
4342 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
4343 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004344}
4345
4346/// getPostIndexedAddressParts - returns true by value, base pointer and
4347/// offset pointer and addressing mode by reference if this node can be
4348/// combined with a load / store to form a post-indexed load / store.
4349bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00004350 SDValue &Base,
4351 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004352 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004353 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004354 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004355 return false;
4356
Owen Andersone50ed302009-08-10 22:56:29 +00004357 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004358 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004359 bool isSEXTLoad = false;
4360 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004361 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004362 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4363 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004364 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004365 } else
4366 return false;
4367
4368 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004369 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004370 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004371 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004372 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004373 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004374 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
4375 isInc, DAG);
4376 if (!isLegal)
4377 return false;
4378
4379 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
4380 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004381}
4382
Dan Gohman475871a2008-07-27 21:46:04 +00004383void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004384 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004385 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004386 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004387 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00004388 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004389 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004390 switch (Op.getOpcode()) {
4391 default: break;
4392 case ARMISD::CMOV: {
4393 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00004394 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004395 if (KnownZero == 0 && KnownOne == 0) return;
4396
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004397 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00004398 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
4399 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004400 KnownZero &= KnownZeroRHS;
4401 KnownOne &= KnownOneRHS;
4402 return;
4403 }
4404 }
4405}
4406
4407//===----------------------------------------------------------------------===//
4408// ARM Inline Assembly Support
4409//===----------------------------------------------------------------------===//
4410
4411/// getConstraintType - Given a constraint letter, return the type of
4412/// constraint it is for this target.
4413ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004414ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
4415 if (Constraint.size() == 1) {
4416 switch (Constraint[0]) {
4417 default: break;
4418 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004419 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00004420 }
Evan Chenga8e29892007-01-19 07:51:42 +00004421 }
Chris Lattner4234f572007-03-25 02:14:49 +00004422 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00004423}
4424
Bob Wilson2dc4f542009-03-20 22:42:55 +00004425std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00004426ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004427 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004428 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004429 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00004430 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004431 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004432 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004433 return std::make_pair(0U, ARM::tGPRRegisterClass);
4434 else
4435 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004436 case 'r':
4437 return std::make_pair(0U, ARM::GPRRegisterClass);
4438 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004439 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004440 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00004441 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004442 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00004443 if (VT.getSizeInBits() == 128)
4444 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004445 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004446 }
4447 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00004448 if (StringRef("{cc}").equals_lower(Constraint))
4449 return std::make_pair(0U, ARM::CCRRegisterClass);
4450
Evan Chenga8e29892007-01-19 07:51:42 +00004451 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4452}
4453
4454std::vector<unsigned> ARMTargetLowering::
4455getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004456 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004457 if (Constraint.size() != 1)
4458 return std::vector<unsigned>();
4459
4460 switch (Constraint[0]) { // GCC ARM Constraint Letters
4461 default: break;
4462 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004463 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4464 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4465 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004466 case 'r':
4467 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4468 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4469 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
4470 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004471 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004472 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004473 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
4474 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
4475 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
4476 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
4477 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
4478 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
4479 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
4480 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00004481 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004482 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
4483 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
4484 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
4485 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00004486 if (VT.getSizeInBits() == 128)
4487 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
4488 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004489 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004490 }
4491
4492 return std::vector<unsigned>();
4493}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004494
4495/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4496/// vector. If it is invalid, don't add anything to Ops.
4497void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
4498 char Constraint,
4499 bool hasMemory,
4500 std::vector<SDValue>&Ops,
4501 SelectionDAG &DAG) const {
4502 SDValue Result(0, 0);
4503
4504 switch (Constraint) {
4505 default: break;
4506 case 'I': case 'J': case 'K': case 'L':
4507 case 'M': case 'N': case 'O':
4508 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
4509 if (!C)
4510 return;
4511
4512 int64_t CVal64 = C->getSExtValue();
4513 int CVal = (int) CVal64;
4514 // None of these constraints allow values larger than 32 bits. Check
4515 // that the value fits in an int.
4516 if (CVal != CVal64)
4517 return;
4518
4519 switch (Constraint) {
4520 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004521 if (Subtarget->isThumb1Only()) {
4522 // This must be a constant between 0 and 255, for ADD
4523 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004524 if (CVal >= 0 && CVal <= 255)
4525 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004526 } else if (Subtarget->isThumb2()) {
4527 // A constant that can be used as an immediate value in a
4528 // data-processing instruction.
4529 if (ARM_AM::getT2SOImmVal(CVal) != -1)
4530 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004531 } else {
4532 // A constant that can be used as an immediate value in a
4533 // data-processing instruction.
4534 if (ARM_AM::getSOImmVal(CVal) != -1)
4535 break;
4536 }
4537 return;
4538
4539 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004540 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004541 // This must be a constant between -255 and -1, for negated ADD
4542 // immediates. This can be used in GCC with an "n" modifier that
4543 // prints the negated value, for use with SUB instructions. It is
4544 // not useful otherwise but is implemented for compatibility.
4545 if (CVal >= -255 && CVal <= -1)
4546 break;
4547 } else {
4548 // This must be a constant between -4095 and 4095. It is not clear
4549 // what this constraint is intended for. Implemented for
4550 // compatibility with GCC.
4551 if (CVal >= -4095 && CVal <= 4095)
4552 break;
4553 }
4554 return;
4555
4556 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004557 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004558 // A 32-bit value where only one byte has a nonzero value. Exclude
4559 // zero to match GCC. This constraint is used by GCC internally for
4560 // constants that can be loaded with a move/shift combination.
4561 // It is not useful otherwise but is implemented for compatibility.
4562 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
4563 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004564 } else if (Subtarget->isThumb2()) {
4565 // A constant whose bitwise inverse can be used as an immediate
4566 // value in a data-processing instruction. This can be used in GCC
4567 // with a "B" modifier that prints the inverted value, for use with
4568 // BIC and MVN instructions. It is not useful otherwise but is
4569 // implemented for compatibility.
4570 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
4571 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004572 } else {
4573 // A constant whose bitwise inverse can be used as an immediate
4574 // value in a data-processing instruction. This can be used in GCC
4575 // with a "B" modifier that prints the inverted value, for use with
4576 // BIC and MVN instructions. It is not useful otherwise but is
4577 // implemented for compatibility.
4578 if (ARM_AM::getSOImmVal(~CVal) != -1)
4579 break;
4580 }
4581 return;
4582
4583 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004584 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004585 // This must be a constant between -7 and 7,
4586 // for 3-operand ADD/SUB immediate instructions.
4587 if (CVal >= -7 && CVal < 7)
4588 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004589 } else if (Subtarget->isThumb2()) {
4590 // A constant whose negation can be used as an immediate value in a
4591 // data-processing instruction. This can be used in GCC with an "n"
4592 // modifier that prints the negated value, for use with SUB
4593 // instructions. It is not useful otherwise but is implemented for
4594 // compatibility.
4595 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
4596 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004597 } else {
4598 // A constant whose negation can be used as an immediate value in a
4599 // data-processing instruction. This can be used in GCC with an "n"
4600 // modifier that prints the negated value, for use with SUB
4601 // instructions. It is not useful otherwise but is implemented for
4602 // compatibility.
4603 if (ARM_AM::getSOImmVal(-CVal) != -1)
4604 break;
4605 }
4606 return;
4607
4608 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004609 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004610 // This must be a multiple of 4 between 0 and 1020, for
4611 // ADD sp + immediate.
4612 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
4613 break;
4614 } else {
4615 // A power of two or a constant between 0 and 32. This is used in
4616 // GCC for the shift amount on shifted register operands, but it is
4617 // useful in general for any shift amounts.
4618 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
4619 break;
4620 }
4621 return;
4622
4623 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004624 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004625 // This must be a constant between 0 and 31, for shift amounts.
4626 if (CVal >= 0 && CVal <= 31)
4627 break;
4628 }
4629 return;
4630
4631 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004632 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004633 // This must be a multiple of 4 between -508 and 508, for
4634 // ADD/SUB sp = sp + immediate.
4635 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
4636 break;
4637 }
4638 return;
4639 }
4640 Result = DAG.getTargetConstant(CVal, Op.getValueType());
4641 break;
4642 }
4643
4644 if (Result.getNode()) {
4645 Ops.push_back(Result);
4646 return;
4647 }
4648 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
4649 Ops, DAG);
4650}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00004651
4652bool
4653ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4654 // The ARM target isn't yet aware of offsets.
4655 return false;
4656}
Evan Cheng39382422009-10-28 01:44:26 +00004657
4658int ARM::getVFPf32Imm(const APFloat &FPImm) {
4659 APInt Imm = FPImm.bitcastToAPInt();
4660 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
4661 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
4662 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
4663
4664 // We can handle 4 bits of mantissa.
4665 // mantissa = (16+UInt(e:f:g:h))/16.
4666 if (Mantissa & 0x7ffff)
4667 return -1;
4668 Mantissa >>= 19;
4669 if ((Mantissa & 0xf) != Mantissa)
4670 return -1;
4671
4672 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4673 if (Exp < -3 || Exp > 4)
4674 return -1;
4675 Exp = ((Exp+3) & 0x7) ^ 4;
4676
4677 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4678}
4679
4680int ARM::getVFPf64Imm(const APFloat &FPImm) {
4681 APInt Imm = FPImm.bitcastToAPInt();
4682 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
4683 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
4684 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
4685
4686 // We can handle 4 bits of mantissa.
4687 // mantissa = (16+UInt(e:f:g:h))/16.
4688 if (Mantissa & 0xffffffffffffLL)
4689 return -1;
4690 Mantissa >>= 48;
4691 if ((Mantissa & 0xf) != Mantissa)
4692 return -1;
4693
4694 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4695 if (Exp < -3 || Exp > 4)
4696 return -1;
4697 Exp = ((Exp+3) & 0x7) ^ 4;
4698
4699 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4700}
4701
4702/// isFPImmLegal - Returns true if the target can instruction select the
4703/// specified FP immediate natively. If false, the legalizer will
4704/// materialize the FP immediate as a load from a constant pool.
4705bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
4706 if (!Subtarget->hasVFP3())
4707 return false;
4708 if (VT == MVT::f32)
4709 return ARM::getVFPf32Imm(Imm) != -1;
4710 if (VT == MVT::f64)
4711 return ARM::getVFPf64Imm(Imm) != -1;
4712 return false;
4713}