blob: c04d1f51db2195044a08398822d4df32ecfe38e0 [file] [log] [blame]
Nate Begeman21e463b2005-10-16 05:39:50 +00001//===-- PPCFrameInfo.h - Define TargetFrameInfo for PowerPC -----*- C++ -*-===//
Misha Brukmanb5f662f2005-04-21 23:30:14 +00002//
Nate Begemanca068e82004-08-14 22:16:36 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb5f662f2005-04-21 23:30:14 +00007//
Nate Begemanca068e82004-08-14 22:16:36 +00008//===----------------------------------------------------------------------===//
9//
10//
Nate Begeman21e463b2005-10-16 05:39:50 +000011//===----------------------------------------------------------------------===//
Nate Begemanca068e82004-08-14 22:16:36 +000012
13#ifndef POWERPC_FRAMEINFO_H
14#define POWERPC_FRAMEINFO_H
15
Chris Lattner26689592005-10-14 23:51:18 +000016#include "PPC.h"
Tilmann Schellerffd02002009-07-03 06:45:56 +000017#include "PPCSubtarget.h"
Nate Begemanca068e82004-08-14 22:16:36 +000018#include "llvm/Target/TargetFrameInfo.h"
19#include "llvm/Target/TargetMachine.h"
Tilmann Schellerffd02002009-07-03 06:45:56 +000020#include "llvm/ADT/STLExtras.h"
Nate Begemanca068e82004-08-14 22:16:36 +000021
22namespace llvm {
Anton Korobeynikov33464912010-11-15 00:06:54 +000023 class PPCSubtarget;
Nate Begemanca068e82004-08-14 22:16:36 +000024
Nate Begeman21e463b2005-10-16 05:39:50 +000025class PPCFrameInfo: public TargetFrameInfo {
Anton Korobeynikov33464912010-11-15 00:06:54 +000026 const PPCSubtarget &Subtarget;
Misha Brukmanb5f662f2005-04-21 23:30:14 +000027
Nate Begemanca068e82004-08-14 22:16:36 +000028public:
Anton Korobeynikov33464912010-11-15 00:06:54 +000029 PPCFrameInfo(const PPCSubtarget &sti)
30 : TargetFrameInfo(TargetFrameInfo::StackGrowsDown, 16, 0), Subtarget(sti) {
Nate Begemanca068e82004-08-14 22:16:36 +000031 }
32
Anton Korobeynikov33464912010-11-15 00:06:54 +000033 void determineFrameLayout(MachineFunction &MF) const;
34
35 /// emitProlog/emitEpilog - These methods insert prolog and epilog code into
36 /// the function.
37 void emitPrologue(MachineFunction &MF) const;
38 void emitEpilogue(MachineFunction &MF, MachineBasicBlock &MBB) const;
39
40 /// targetHandlesStackFrameRounding - Returns true if the target is
41 /// responsible for rounding up the stack frame (probably at emitPrologue
42 /// time).
43 bool targetHandlesStackFrameRounding() const { return true; }
44
Jim Laskey51fe9d92006-12-06 17:42:06 +000045 /// getReturnSaveOffset - Return the previous frame offset to save the
46 /// return address.
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000047 static unsigned getReturnSaveOffset(bool isPPC64, bool isDarwinABI) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000048 if (isDarwinABI)
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000049 return isPPC64 ? 16 : 8;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000050 // SVR4 ABI:
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000051 return isPPC64 ? 16 : 4;
Nate Begemanca068e82004-08-14 22:16:36 +000052 }
Jim Laskey51fe9d92006-12-06 17:42:06 +000053
Jim Laskey2f616bf2006-11-16 22:43:37 +000054 /// getFramePointerSaveOffset - Return the previous frame offset to save the
55 /// frame pointer.
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000056 static unsigned getFramePointerSaveOffset(bool isPPC64, bool isDarwinABI) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000057 // For the Darwin ABI:
Dale Johannesenf7801b42009-11-24 22:59:02 +000058 // We cannot use the TOC save slot (offset +20) in the PowerPC linkage area
59 // for saving the frame pointer (if needed.) While the published ABI has
60 // not used this slot since at least MacOSX 10.2, there is older code
61 // around that does use it, and that needs to continue to work.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000062 if (isDarwinABI)
Dale Johannesenf7801b42009-11-24 22:59:02 +000063 return isPPC64 ? -8U : -4U;
Anton Korobeynikov78b4fee2010-11-15 00:06:05 +000064
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000065 // SVR4 ABI: First slot in the general register save area.
Tilmann Schellercfcb7992009-12-18 13:00:34 +000066 return isPPC64 ? -8U : -4U;
Jim Laskey2f616bf2006-11-16 22:43:37 +000067 }
Anton Korobeynikov78b4fee2010-11-15 00:06:05 +000068
Jim Laskey2f616bf2006-11-16 22:43:37 +000069 /// getLinkageSize - Return the size of the PowerPC ABI linkage area.
70 ///
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000071 static unsigned getLinkageSize(bool isPPC64, bool isDarwinABI) {
72 if (isDarwinABI || isPPC64)
73 return 6 * (isPPC64 ? 8 : 4);
Anton Korobeynikov78b4fee2010-11-15 00:06:05 +000074
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +000075 // SVR4 ABI:
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +000076 return 8;
Jim Laskey2f616bf2006-11-16 22:43:37 +000077 }
78
79 /// getMinCallArgumentsSize - Return the size of the minium PowerPC ABI
80 /// argument area.
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000081 static unsigned getMinCallArgumentsSize(bool isPPC64, bool isDarwinABI) {
82 // For the Darwin ABI / 64-bit SVR4 ABI:
Chris Lattner9f0bc652007-02-25 05:34:32 +000083 // The prolog code of the callee may store up to 8 GPR argument registers to
84 // the stack, allowing va_start to index over them in memory if its varargs.
85 // Because we cannot tell if this is needed on the caller side, we have to
86 // conservatively assume that it is needed. As such, make sure we have at
87 // least enough stack space for the caller to store the 8 GPRs.
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000088 if (isDarwinABI || isPPC64)
89 return 8 * (isPPC64 ? 8 : 4);
Anton Korobeynikov78b4fee2010-11-15 00:06:05 +000090
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000091 // 32-bit SVR4 ABI:
Chris Lattner9f0bc652007-02-25 05:34:32 +000092 // There is no default stack allocated for the 8 first GPR arguments.
93 return 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +000094 }
95
96 /// getMinCallFrameSize - Return the minimum size a call frame can be using
97 /// the PowerPC ABI.
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000098 static unsigned getMinCallFrameSize(bool isPPC64, bool isDarwinABI) {
Jim Laskey2f616bf2006-11-16 22:43:37 +000099 // The call frame needs to be at least big enough for linkage and 8 args.
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000100 return getLinkageSize(isPPC64, isDarwinABI) +
101 getMinCallArgumentsSize(isPPC64, isDarwinABI);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000102 }
Tilmann Schellerffd02002009-07-03 06:45:56 +0000103
104 // With the SVR4 ABI, callee-saved registers have fixed offsets on the stack.
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000105 const SpillSlot *
Tilmann Schellerffd02002009-07-03 06:45:56 +0000106 getCalleeSavedSpillSlots(unsigned &NumEntries) const {
Anton Korobeynikov33464912010-11-15 00:06:54 +0000107 if (Subtarget.isDarwinABI()) {
Dale Johannesenf7801b42009-11-24 22:59:02 +0000108 NumEntries = 1;
Anton Korobeynikov33464912010-11-15 00:06:54 +0000109 if (Subtarget.isPPC64()) {
Dale Johannesen0106a0a2009-11-25 00:58:21 +0000110 static const SpillSlot darwin64Offsets = {PPC::X31, -8};
111 return &darwin64Offsets;
Dale Johannesenf7801b42009-11-24 22:59:02 +0000112 } else {
Dale Johannesen0106a0a2009-11-25 00:58:21 +0000113 static const SpillSlot darwinOffsets = {PPC::R31, -4};
114 return &darwinOffsets;
Dale Johannesenf7801b42009-11-24 22:59:02 +0000115 }
116 }
117
Tilmann Schellerffd02002009-07-03 06:45:56 +0000118 // Early exit if not using the SVR4 ABI.
Anton Korobeynikov33464912010-11-15 00:06:54 +0000119 if (!Subtarget.isSVR4ABI()) {
Tilmann Schellerffd02002009-07-03 06:45:56 +0000120 NumEntries = 0;
121 return 0;
122 }
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000123
124 static const SpillSlot Offsets[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +0000125 // Floating-point register save area offsets.
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000126 {PPC::F31, -8},
127 {PPC::F30, -16},
128 {PPC::F29, -24},
129 {PPC::F28, -32},
130 {PPC::F27, -40},
131 {PPC::F26, -48},
132 {PPC::F25, -56},
133 {PPC::F24, -64},
134 {PPC::F23, -72},
135 {PPC::F22, -80},
136 {PPC::F21, -88},
137 {PPC::F20, -96},
138 {PPC::F19, -104},
139 {PPC::F18, -112},
140 {PPC::F17, -120},
141 {PPC::F16, -128},
142 {PPC::F15, -136},
143 {PPC::F14, -144},
144
Tilmann Schellerffd02002009-07-03 06:45:56 +0000145 // General register save area offsets.
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000146 {PPC::R31, -4},
147 {PPC::R30, -8},
148 {PPC::R29, -12},
149 {PPC::R28, -16},
150 {PPC::R27, -20},
151 {PPC::R26, -24},
152 {PPC::R25, -28},
153 {PPC::R24, -32},
154 {PPC::R23, -36},
155 {PPC::R22, -40},
156 {PPC::R21, -44},
157 {PPC::R20, -48},
158 {PPC::R19, -52},
159 {PPC::R18, -56},
160 {PPC::R17, -60},
161 {PPC::R16, -64},
162 {PPC::R15, -68},
163 {PPC::R14, -72},
Tilmann Schellerffd02002009-07-03 06:45:56 +0000164
165 // CR save area offset.
Tilmann Scheller6a3a1ba2009-07-03 06:47:55 +0000166 // FIXME SVR4: Disable CR save area for now.
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000167// {PPC::CR2, -4},
168// {PPC::CR3, -4},
169// {PPC::CR4, -4},
170// {PPC::CR2LT, -4},
171// {PPC::CR2GT, -4},
172// {PPC::CR2EQ, -4},
173// {PPC::CR2UN, -4},
174// {PPC::CR3LT, -4},
175// {PPC::CR3GT, -4},
176// {PPC::CR3EQ, -4},
177// {PPC::CR3UN, -4},
178// {PPC::CR4LT, -4},
179// {PPC::CR4GT, -4},
180// {PPC::CR4EQ, -4},
181// {PPC::CR4UN, -4},
Tilmann Schellerffd02002009-07-03 06:45:56 +0000182
183 // VRSAVE save area offset.
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000184 {PPC::VRSAVE, -4},
185
Tilmann Schellerffd02002009-07-03 06:45:56 +0000186 // Vector register save area
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000187 {PPC::V31, -16},
188 {PPC::V30, -32},
189 {PPC::V29, -48},
190 {PPC::V28, -64},
191 {PPC::V27, -80},
192 {PPC::V26, -96},
193 {PPC::V25, -112},
194 {PPC::V24, -128},
195 {PPC::V23, -144},
196 {PPC::V22, -160},
197 {PPC::V21, -176},
198 {PPC::V20, -192}
Tilmann Schellerffd02002009-07-03 06:45:56 +0000199 };
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000200
201 static const SpillSlot Offsets64[] = {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000202 // Floating-point register save area offsets.
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000203 {PPC::F31, -8},
204 {PPC::F30, -16},
205 {PPC::F29, -24},
206 {PPC::F28, -32},
207 {PPC::F27, -40},
208 {PPC::F26, -48},
209 {PPC::F25, -56},
210 {PPC::F24, -64},
211 {PPC::F23, -72},
212 {PPC::F22, -80},
213 {PPC::F21, -88},
214 {PPC::F20, -96},
215 {PPC::F19, -104},
216 {PPC::F18, -112},
217 {PPC::F17, -120},
218 {PPC::F16, -128},
219 {PPC::F15, -136},
220 {PPC::F14, -144},
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000221
222 // General register save area offsets.
223 // FIXME 64-bit SVR4: Are 32-bit registers actually allocated in 64-bit
224 // mode?
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000225 {PPC::R31, -4},
226 {PPC::R30, -12},
227 {PPC::R29, -20},
228 {PPC::R28, -28},
229 {PPC::R27, -36},
230 {PPC::R26, -44},
231 {PPC::R25, -52},
232 {PPC::R24, -60},
233 {PPC::R23, -68},
234 {PPC::R22, -76},
235 {PPC::R21, -84},
236 {PPC::R20, -92},
237 {PPC::R19, -100},
238 {PPC::R18, -108},
239 {PPC::R17, -116},
240 {PPC::R16, -124},
241 {PPC::R15, -132},
242 {PPC::R14, -140},
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000243
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000244 {PPC::X31, -8},
245 {PPC::X30, -16},
246 {PPC::X29, -24},
247 {PPC::X28, -32},
248 {PPC::X27, -40},
249 {PPC::X26, -48},
250 {PPC::X25, -56},
251 {PPC::X24, -64},
252 {PPC::X23, -72},
253 {PPC::X22, -80},
254 {PPC::X21, -88},
255 {PPC::X20, -96},
256 {PPC::X19, -104},
257 {PPC::X18, -112},
258 {PPC::X17, -120},
259 {PPC::X16, -128},
260 {PPC::X15, -136},
261 {PPC::X14, -144},
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000262
263 // CR save area offset.
264 // FIXME SVR4: Disable CR save area for now.
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000265// {PPC::CR2, -4},
266// {PPC::CR3, -4},
267// {PPC::CR4, -4},
268// {PPC::CR2LT, -4},
269// {PPC::CR2GT, -4},
270// {PPC::CR2EQ, -4},
271// {PPC::CR2UN, -4},
272// {PPC::CR3LT, -4},
273// {PPC::CR3GT, -4},
274// {PPC::CR3EQ, -4},
275// {PPC::CR3UN, -4},
276// {PPC::CR4LT, -4},
277// {PPC::CR4GT, -4},
278// {PPC::CR4EQ, -4},
279// {PPC::CR4UN, -4},
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000280
281 // VRSAVE save area offset.
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000282 {PPC::VRSAVE, -4},
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000283
284 // Vector register save area
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000285 {PPC::V31, -16},
286 {PPC::V30, -32},
287 {PPC::V29, -48},
288 {PPC::V28, -64},
289 {PPC::V27, -80},
290 {PPC::V26, -96},
291 {PPC::V25, -112},
292 {PPC::V24, -128},
293 {PPC::V23, -144},
294 {PPC::V22, -160},
295 {PPC::V21, -176},
296 {PPC::V20, -192}
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000297 };
Tilmann Scheller8ff95de2009-09-27 17:58:47 +0000298
Anton Korobeynikov33464912010-11-15 00:06:54 +0000299 if (Subtarget.isPPC64()) {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000300 NumEntries = array_lengthof(Offsets64);
301
302 return Offsets64;
303 } else {
304 NumEntries = array_lengthof(Offsets);
305
306 return Offsets;
307 }
Tilmann Schellerffd02002009-07-03 06:45:56 +0000308 }
Nate Begemanca068e82004-08-14 22:16:36 +0000309};
310
311} // End llvm namespace
312
313#endif