Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1 | //===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 081ce94 | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file defines the interfaces that PPC uses to lower LLVM code into a |
| 11 | // selection DAG. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #ifndef LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H |
| 16 | #define LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H |
| 17 | |
| 18 | #include "llvm/Target/TargetLowering.h" |
| 19 | #include "llvm/CodeGen/SelectionDAG.h" |
| 20 | #include "PPC.h" |
| 21 | #include "PPCSubtarget.h" |
| 22 | |
| 23 | namespace llvm { |
| 24 | namespace PPCISD { |
| 25 | enum NodeType { |
| 26 | // Start the numbering where the builtin ops and target ops leave off. |
| 27 | FIRST_NUMBER = ISD::BUILTIN_OP_END+PPC::INSTRUCTION_LIST_END, |
| 28 | |
| 29 | /// FSEL - Traditional three-operand fsel node. |
| 30 | /// |
| 31 | FSEL, |
| 32 | |
| 33 | /// FCFID - The FCFID instruction, taking an f64 operand and producing |
| 34 | /// and f64 value containing the FP representation of the integer that |
| 35 | /// was temporarily in the f64 operand. |
| 36 | FCFID, |
| 37 | |
| 38 | /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64 |
| 39 | /// operand, producing an f64 value containing the integer representation |
| 40 | /// of that FP value. |
| 41 | FCTIDZ, FCTIWZ, |
| 42 | |
| 43 | /// STFIWX - The STFIWX instruction. The first operand is an input token |
| 44 | /// chain, then an f64 value to store, then an address to store it to, |
| 45 | /// then a SRCVALUE for the address. |
| 46 | STFIWX, |
| 47 | |
| 48 | // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking |
| 49 | // three v4f32 operands and producing a v4f32 result. |
| 50 | VMADDFP, VNMSUBFP, |
| 51 | |
| 52 | /// VPERM - The PPC VPERM Instruction. |
| 53 | /// |
| 54 | VPERM, |
| 55 | |
| 56 | /// Hi/Lo - These represent the high and low 16-bit parts of a global |
| 57 | /// address respectively. These nodes have two operands, the first of |
| 58 | /// which must be a TargetGlobalAddress, and the second of which must be a |
| 59 | /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C', |
| 60 | /// though these are usually folded into other nodes. |
| 61 | Hi, Lo, |
| 62 | |
| 63 | /// OPRC, CHAIN = DYNALLOC(CHAIN, NEGSIZE, FRAME_INDEX) |
| 64 | /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to |
| 65 | /// compute an allocation on the stack. |
| 66 | DYNALLOC, |
| 67 | |
| 68 | /// GlobalBaseReg - On Darwin, this node represents the result of the mflr |
| 69 | /// at function entry, used for PIC code. |
| 70 | GlobalBaseReg, |
| 71 | |
| 72 | /// These nodes represent the 32-bit PPC shifts that operate on 6-bit |
| 73 | /// shift amounts. These nodes are generated by the multi-precision shift |
| 74 | /// code. |
| 75 | SRL, SRA, SHL, |
| 76 | |
| 77 | /// EXTSW_32 - This is the EXTSW instruction for use with "32-bit" |
| 78 | /// registers. |
| 79 | EXTSW_32, |
| 80 | |
| 81 | /// STD_32 - This is the STD instruction for use with "32-bit" registers. |
| 82 | STD_32, |
| 83 | |
| 84 | /// CALL - A direct function call. |
| 85 | CALL_Macho, CALL_ELF, |
| 86 | |
| 87 | /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a |
| 88 | /// MTCTR instruction. |
| 89 | MTCTR, |
| 90 | |
| 91 | /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a |
| 92 | /// BCTRL instruction. |
| 93 | BCTRL_Macho, BCTRL_ELF, |
| 94 | |
| 95 | /// Return with a flag operand, matched by 'blr' |
| 96 | RET_FLAG, |
| 97 | |
| 98 | /// R32 = MFCR(CRREG, INFLAG) - Represents the MFCR/MFOCRF instructions. |
| 99 | /// This copies the bits corresponding to the specified CRREG into the |
| 100 | /// resultant GPR. Bits corresponding to other CR regs are undefined. |
| 101 | MFCR, |
| 102 | |
| 103 | /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP* |
| 104 | /// instructions. For lack of better number, we use the opcode number |
| 105 | /// encoding for the OPC field to identify the compare. For example, 838 |
| 106 | /// is VCMPGTSH. |
| 107 | VCMP, |
| 108 | |
| 109 | /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the |
| 110 | /// altivec VCMP*o instructions. For lack of better number, we use the |
| 111 | /// opcode number encoding for the OPC field to identify the compare. For |
| 112 | /// example, 838 is VCMPGTSH. |
| 113 | VCMPo, |
| 114 | |
| 115 | /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This |
| 116 | /// corresponds to the COND_BRANCH pseudo instruction. CRRC is the |
| 117 | /// condition register to branch on, OPC is the branch opcode to use (e.g. |
| 118 | /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is |
| 119 | /// an optional input flag argument. |
| 120 | COND_BRANCH, |
| 121 | |
| 122 | /// CHAIN = STBRX CHAIN, GPRC, Ptr, SRCVALUE, Type - This is a |
| 123 | /// byte-swapping store instruction. It byte-swaps the low "Type" bits of |
| 124 | /// the GPRC input, then stores it through Ptr. Type can be either i16 or |
| 125 | /// i32. |
| 126 | STBRX, |
| 127 | |
| 128 | /// GPRC, CHAIN = LBRX CHAIN, Ptr, SRCVALUE, Type - This is a |
| 129 | /// byte-swapping load instruction. It loads "Type" bits, byte swaps it, |
| 130 | /// then puts it in the bottom bits of the GPRC. TYPE can be either i16 |
| 131 | /// or i32. |
Dale Johannesen | 3d8578b | 2007-10-10 01:01:31 +0000 | [diff] [blame] | 132 | LBRX, |
| 133 | |
| 134 | // The following 5 instructions are used only as part of the |
| 135 | // long double-to-int conversion sequence. |
| 136 | |
| 137 | /// OUTFLAG = MFFS F8RC - This moves the FPSCR (not modelled) into the |
| 138 | /// register. |
| 139 | MFFS, |
| 140 | |
| 141 | /// OUTFLAG = MTFSB0 INFLAG - This clears a bit in the FPSCR. |
| 142 | MTFSB0, |
| 143 | |
| 144 | /// OUTFLAG = MTFSB1 INFLAG - This sets a bit in the FPSCR. |
| 145 | MTFSB1, |
| 146 | |
| 147 | /// F8RC, OUTFLAG = FADDRTZ F8RC, F8RC, INFLAG - This is an FADD done with |
| 148 | /// rounding towards zero. It has flags added so it won't move past the |
| 149 | /// FPSCR-setting instructions. |
| 150 | FADDRTZ, |
| 151 | |
| 152 | /// MTFSF = F8RC, INFLAG - This moves the register into the FPSCR. |
| 153 | MTFSF |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 154 | }; |
| 155 | } |
| 156 | |
| 157 | /// Define some predicates that are used for node matching. |
| 158 | namespace PPC { |
| 159 | /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a |
| 160 | /// VPKUHUM instruction. |
| 161 | bool isVPKUHUMShuffleMask(SDNode *N, bool isUnary); |
| 162 | |
| 163 | /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a |
| 164 | /// VPKUWUM instruction. |
| 165 | bool isVPKUWUMShuffleMask(SDNode *N, bool isUnary); |
| 166 | |
| 167 | /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for |
| 168 | /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes). |
| 169 | bool isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary); |
| 170 | |
| 171 | /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for |
| 172 | /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes). |
| 173 | bool isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary); |
| 174 | |
| 175 | /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift |
| 176 | /// amount, otherwise return -1. |
| 177 | int isVSLDOIShuffleMask(SDNode *N, bool isUnary); |
| 178 | |
| 179 | /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand |
| 180 | /// specifies a splat of a single element that is suitable for input to |
| 181 | /// VSPLTB/VSPLTH/VSPLTW. |
| 182 | bool isSplatShuffleMask(SDNode *N, unsigned EltSize); |
| 183 | |
Evan Cheng | c5912e3 | 2007-07-30 07:51:22 +0000 | [diff] [blame] | 184 | /// isAllNegativeZeroVector - Returns true if all elements of build_vector |
| 185 | /// are -0.0. |
| 186 | bool isAllNegativeZeroVector(SDNode *N); |
| 187 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 188 | /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the |
| 189 | /// specified isSplatShuffleMask VECTOR_SHUFFLE mask. |
| 190 | unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize); |
| 191 | |
| 192 | /// get_VSPLTI_elt - If this is a build_vector of constants which can be |
| 193 | /// formed by using a vspltis[bhw] instruction of the specified element |
| 194 | /// size, return the constant being splatted. The ByteSize field indicates |
| 195 | /// the number of bytes of each element [124] -> [bhw]. |
| 196 | SDOperand get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG); |
| 197 | } |
| 198 | |
| 199 | class PPCTargetLowering : public TargetLowering { |
| 200 | int VarArgsFrameIndex; // FrameIndex for start of varargs area. |
| 201 | int VarArgsStackOffset; // StackOffset for start of stack |
| 202 | // arguments. |
| 203 | unsigned VarArgsNumGPR; // Index of the first unused integer |
| 204 | // register for parameter passing. |
| 205 | unsigned VarArgsNumFPR; // Index of the first unused double |
| 206 | // register for parameter passing. |
| 207 | int ReturnAddrIndex; // FrameIndex for return slot. |
| 208 | const PPCSubtarget &PPCSubTarget; |
| 209 | public: |
Dan Gohman | 3a78bbf | 2007-08-02 21:21:54 +0000 | [diff] [blame] | 210 | explicit PPCTargetLowering(PPCTargetMachine &TM); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 211 | |
| 212 | /// getTargetNodeName() - This method returns the name of a target specific |
| 213 | /// DAG node. |
| 214 | virtual const char *getTargetNodeName(unsigned Opcode) const; |
| 215 | |
| 216 | /// getPreIndexedAddressParts - returns true by value, base pointer and |
| 217 | /// offset pointer and addressing mode by reference if the node's address |
| 218 | /// can be legally represented as pre-indexed load / store address. |
| 219 | virtual bool getPreIndexedAddressParts(SDNode *N, SDOperand &Base, |
| 220 | SDOperand &Offset, |
| 221 | ISD::MemIndexedMode &AM, |
| 222 | SelectionDAG &DAG); |
| 223 | |
| 224 | /// SelectAddressRegReg - Given the specified addressed, check to see if it |
| 225 | /// can be represented as an indexed [r+r] operation. Returns false if it |
| 226 | /// can be more efficiently represented with [r+imm]. |
| 227 | bool SelectAddressRegReg(SDOperand N, SDOperand &Base, SDOperand &Index, |
| 228 | SelectionDAG &DAG); |
| 229 | |
| 230 | /// SelectAddressRegImm - Returns true if the address N can be represented |
| 231 | /// by a base register plus a signed 16-bit displacement [r+imm], and if it |
| 232 | /// is not better represented as reg+reg. |
| 233 | bool SelectAddressRegImm(SDOperand N, SDOperand &Disp, SDOperand &Base, |
| 234 | SelectionDAG &DAG); |
| 235 | |
| 236 | /// SelectAddressRegRegOnly - Given the specified addressed, force it to be |
| 237 | /// represented as an indexed [r+r] operation. |
| 238 | bool SelectAddressRegRegOnly(SDOperand N, SDOperand &Base, SDOperand &Index, |
| 239 | SelectionDAG &DAG); |
| 240 | |
| 241 | /// SelectAddressRegImmShift - Returns true if the address N can be |
| 242 | /// represented by a base register plus a signed 14-bit displacement |
| 243 | /// [r+imm*4]. Suitable for use by STD and friends. |
| 244 | bool SelectAddressRegImmShift(SDOperand N, SDOperand &Disp, SDOperand &Base, |
| 245 | SelectionDAG &DAG); |
| 246 | |
| 247 | |
| 248 | /// LowerOperation - Provide custom lowering hooks for some operations. |
| 249 | /// |
| 250 | virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG); |
Chris Lattner | 2877109 | 2007-11-28 18:44:47 +0000 | [diff] [blame] | 251 | |
| 252 | virtual SDNode *ExpandOperationResult(SDNode *N, SelectionDAG &DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 253 | |
| 254 | virtual SDOperand PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
| 255 | |
| 256 | virtual void computeMaskedBitsForTargetNode(const SDOperand Op, |
Dan Gohman | d0dfc77 | 2008-02-13 22:28:48 +0000 | [diff] [blame^] | 257 | const APInt &Mask, |
Dan Gohman | 229fa05 | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 258 | APInt &KnownZero, |
| 259 | APInt &KnownOne, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 260 | const SelectionDAG &DAG, |
| 261 | unsigned Depth = 0) const; |
| 262 | |
Evan Cheng | e637db1 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 263 | virtual MachineBasicBlock *EmitInstrWithCustomInserter(MachineInstr *MI, |
| 264 | MachineBasicBlock *MBB); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 265 | |
| 266 | ConstraintType getConstraintType(const std::string &Constraint) const; |
| 267 | std::pair<unsigned, const TargetRegisterClass*> |
| 268 | getRegForInlineAsmConstraint(const std::string &Constraint, |
| 269 | MVT::ValueType VT) const; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 270 | |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 271 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops |
| 272 | /// vector. If it is invalid, don't add anything to Ops. |
| 273 | virtual void LowerAsmOperandForConstraint(SDOperand Op, |
| 274 | char ConstraintLetter, |
| 275 | std::vector<SDOperand> &Ops, |
| 276 | SelectionDAG &DAG); |
| 277 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 278 | /// isLegalAddressingMode - Return true if the addressing mode represented |
| 279 | /// by AM is legal for this target, for a load/store of the specified type. |
| 280 | virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const; |
| 281 | |
| 282 | /// isLegalAddressImmediate - Return true if the integer value can be used |
| 283 | /// as the offset of the target addressing mode for load / store of the |
| 284 | /// given type. |
| 285 | virtual bool isLegalAddressImmediate(int64_t V, const Type *Ty) const; |
| 286 | |
| 287 | /// isLegalAddressImmediate - Return true if the GlobalValue can be used as |
| 288 | /// the offset of the target addressing mode. |
| 289 | virtual bool isLegalAddressImmediate(GlobalValue *GV) const; |
| 290 | |
Chris Lattner | f8b9337 | 2007-12-08 06:59:59 +0000 | [diff] [blame] | 291 | SDOperand LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 292 | SDOperand LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG); |
| 293 | }; |
| 294 | } |
| 295 | |
| 296 | #endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H |