blob: ee498479488e288baf37ed05df6225f5607e0bd5 [file] [log] [blame]
Bill Wendling0f940c92007-12-07 21:42:31 +00001//===-- MachineLICM.cpp - Machine Loop Invariant Code Motion Pass ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bill Wendling0f940c92007-12-07 21:42:31 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This pass performs loop invariant code motion on machine instructions. We
11// attempt to remove as much code from the body of a loop as possible.
12//
Dan Gohmanc475c362009-01-15 22:01:38 +000013// This pass does not attempt to throttle itself to limit register pressure.
14// The register allocation phases are expected to perform rematerialization
15// to recover when register pressure is high.
16//
17// This pass is not intended to be a replacement or a complete alternative
18// for the LLVM-IR-level LICM pass. It is only designed to hoist simple
19// constructs that are not exposed before lowering and instruction selection.
20//
Bill Wendling0f940c92007-12-07 21:42:31 +000021//===----------------------------------------------------------------------===//
22
23#define DEBUG_TYPE "machine-licm"
Chris Lattnerac695822008-01-04 06:41:45 +000024#include "llvm/CodeGen/Passes.h"
Bill Wendling0f940c92007-12-07 21:42:31 +000025#include "llvm/CodeGen/MachineDominators.h"
Evan Chengd94671a2010-04-07 00:41:17 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
Bill Wendling0f940c92007-12-07 21:42:31 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohman589f1f52009-10-28 03:21:57 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Bill Wendling9258cd32008-01-02 19:32:43 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman589f1f52009-10-28 03:21:57 +000030#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000031#include "llvm/Target/TargetRegisterInfo.h"
Bill Wendlingefe2be72007-12-11 23:27:51 +000032#include "llvm/Target/TargetInstrInfo.h"
Bill Wendling0f940c92007-12-07 21:42:31 +000033#include "llvm/Target/TargetMachine.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000034#include "llvm/Analysis/AliasAnalysis.h"
Evan Chengaf6949d2009-02-05 08:45:46 +000035#include "llvm/ADT/DenseMap.h"
Evan Chengd94671a2010-04-07 00:41:17 +000036#include "llvm/ADT/SmallSet.h"
Chris Lattnerac695822008-01-04 06:41:45 +000037#include "llvm/ADT/Statistic.h"
Chris Lattnerac695822008-01-04 06:41:45 +000038#include "llvm/Support/Debug.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000039#include "llvm/Support/raw_ostream.h"
Bill Wendling0f940c92007-12-07 21:42:31 +000040
41using namespace llvm;
42
Bill Wendling041b3f82007-12-08 23:58:46 +000043STATISTIC(NumHoisted, "Number of machine instructions hoisted out of loops");
Evan Chengaf6949d2009-02-05 08:45:46 +000044STATISTIC(NumCSEed, "Number of hoisted machine instructions CSEed");
Evan Chengd94671a2010-04-07 00:41:17 +000045STATISTIC(NumPostRAHoisted,
46 "Number of machine instructions hoisted out of loops post regalloc");
Bill Wendlingb48519c2007-12-08 01:47:01 +000047
Bill Wendling0f940c92007-12-07 21:42:31 +000048namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000049 class MachineLICM : public MachineFunctionPass {
Evan Chengd94671a2010-04-07 00:41:17 +000050 bool PreRegAlloc;
51
Bill Wendling9258cd32008-01-02 19:32:43 +000052 const TargetMachine *TM;
Bill Wendlingefe2be72007-12-11 23:27:51 +000053 const TargetInstrInfo *TII;
Dan Gohmana8fb3362009-09-25 23:58:45 +000054 const TargetRegisterInfo *TRI;
Evan Chengd94671a2010-04-07 00:41:17 +000055 const MachineFrameInfo *MFI;
56 MachineRegisterInfo *RegInfo;
Bill Wendling12ebf142007-12-11 19:40:06 +000057
Bill Wendling0f940c92007-12-07 21:42:31 +000058 // Various analyses that we use...
Dan Gohmane33f44c2009-10-07 17:38:06 +000059 AliasAnalysis *AA; // Alias analysis info.
Evan Cheng4038f9c2010-04-08 01:03:47 +000060 MachineLoopInfo *MLI; // Current MachineLoopInfo
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +000061 MachineDominatorTree *DT; // Machine dominator tree for the cur loop
Bill Wendling0f940c92007-12-07 21:42:31 +000062
Bill Wendling0f940c92007-12-07 21:42:31 +000063 // State that is updated as we process loops
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +000064 bool Changed; // True if a loop is changed.
Evan Cheng82e0a1a2010-05-29 00:06:36 +000065 bool FirstInLoop; // True if it's the first LICM in the loop.
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +000066 MachineLoop *CurLoop; // The current loop we are working on.
Dan Gohmanc475c362009-01-15 22:01:38 +000067 MachineBasicBlock *CurPreheader; // The preheader for CurLoop.
Evan Chengaf6949d2009-02-05 08:45:46 +000068
Evan Chengd94671a2010-04-07 00:41:17 +000069 BitVector AllocatableSet;
70
Evan Cheng777c6b72009-11-03 21:40:02 +000071 // For each opcode, keep a list of potentail CSE instructions.
72 DenseMap<unsigned, std::vector<const MachineInstr*> > CSEMap;
Evan Chengd94671a2010-04-07 00:41:17 +000073
Bill Wendling0f940c92007-12-07 21:42:31 +000074 public:
75 static char ID; // Pass identification, replacement for typeid
Evan Chengd94671a2010-04-07 00:41:17 +000076 MachineLICM() :
77 MachineFunctionPass(&ID), PreRegAlloc(true) {}
78
79 explicit MachineLICM(bool PreRA) :
80 MachineFunctionPass(&ID), PreRegAlloc(PreRA) {}
Bill Wendling0f940c92007-12-07 21:42:31 +000081
82 virtual bool runOnMachineFunction(MachineFunction &MF);
83
Dan Gohman72241702008-12-18 01:37:56 +000084 const char *getPassName() const { return "Machine Instruction LICM"; }
85
Bill Wendling0f940c92007-12-07 21:42:31 +000086 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
87 AU.setPreservesCFG();
88 AU.addRequired<MachineLoopInfo>();
89 AU.addRequired<MachineDominatorTree>();
Dan Gohmane33f44c2009-10-07 17:38:06 +000090 AU.addRequired<AliasAnalysis>();
Bill Wendlingd5da7042008-01-04 08:48:49 +000091 AU.addPreserved<MachineLoopInfo>();
92 AU.addPreserved<MachineDominatorTree>();
93 MachineFunctionPass::getAnalysisUsage(AU);
Bill Wendling0f940c92007-12-07 21:42:31 +000094 }
Evan Chengaf6949d2009-02-05 08:45:46 +000095
96 virtual void releaseMemory() {
97 CSEMap.clear();
98 }
99
Bill Wendling0f940c92007-12-07 21:42:31 +0000100 private:
Evan Cheng4038f9c2010-04-08 01:03:47 +0000101 /// CandidateInfo - Keep track of information about hoisting candidates.
102 struct CandidateInfo {
103 MachineInstr *MI;
Evan Cheng4038f9c2010-04-08 01:03:47 +0000104 unsigned Def;
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000105 int FI;
106 CandidateInfo(MachineInstr *mi, unsigned def, int fi)
107 : MI(mi), Def(def), FI(fi) {}
Evan Cheng4038f9c2010-04-08 01:03:47 +0000108 };
109
110 /// HoistRegionPostRA - Walk the specified region of the CFG and hoist loop
111 /// invariants out to the preheader.
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000112 void HoistRegionPostRA();
Evan Cheng4038f9c2010-04-08 01:03:47 +0000113
114 /// HoistPostRA - When an instruction is found to only use loop invariant
115 /// operands that is safe to hoist, this instruction is called to do the
116 /// dirty work.
117 void HoistPostRA(MachineInstr *MI, unsigned Def);
118
119 /// ProcessMI - Examine the instruction for potentai LICM candidate. Also
120 /// gather register def and frame object update information.
121 void ProcessMI(MachineInstr *MI, unsigned *PhysRegDefs,
122 SmallSet<int, 32> &StoredFIs,
123 SmallVector<CandidateInfo, 32> &Candidates);
124
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000125 /// AddToLiveIns - Add register 'Reg' to the livein sets of BBs in the
126 /// current loop.
127 void AddToLiveIns(unsigned Reg);
Evan Cheng4038f9c2010-04-08 01:03:47 +0000128
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000129 /// IsLICMCandidate - Returns true if the instruction may be a suitable
Chris Lattner77910802010-07-12 00:00:35 +0000130 /// candidate for LICM. e.g. If the instruction is a call, then it's
131 /// obviously not safe to hoist it.
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000132 bool IsLICMCandidate(MachineInstr &I);
133
Bill Wendling041b3f82007-12-08 23:58:46 +0000134 /// IsLoopInvariantInst - Returns true if the instruction is loop
Bill Wendling0f940c92007-12-07 21:42:31 +0000135 /// invariant. I.e., all virtual register operands are defined outside of
136 /// the loop, physical registers aren't accessed (explicitly or implicitly),
137 /// and the instruction is hoistable.
138 ///
Bill Wendling041b3f82007-12-08 23:58:46 +0000139 bool IsLoopInvariantInst(MachineInstr &I);
Bill Wendling0f940c92007-12-07 21:42:31 +0000140
Evan Cheng45e94d62009-02-04 09:19:56 +0000141 /// IsProfitableToHoist - Return true if it is potentially profitable to
142 /// hoist the given loop invariant.
Evan Chengc26abd92009-11-20 23:31:34 +0000143 bool IsProfitableToHoist(MachineInstr &MI);
Evan Cheng45e94d62009-02-04 09:19:56 +0000144
Bill Wendling0f940c92007-12-07 21:42:31 +0000145 /// HoistRegion - Walk the specified region of the CFG (defined by all
146 /// blocks dominated by the specified block, and that are in the current
147 /// loop) in depth first order w.r.t the DominatorTree. This allows us to
148 /// visit definitions before uses, allowing us to hoist a loop body in one
149 /// pass without iteration.
150 ///
151 void HoistRegion(MachineDomTreeNode *N);
152
Evan Cheng87b75ba2009-11-20 19:55:37 +0000153 /// isLoadFromConstantMemory - Return true if the given instruction is a
154 /// load from constant memory.
155 bool isLoadFromConstantMemory(MachineInstr *MI);
156
Dan Gohman5c952302009-10-29 17:47:20 +0000157 /// ExtractHoistableLoad - Unfold a load from the given machineinstr if
158 /// the load itself could be hoisted. Return the unfolded and hoistable
159 /// load, or null if the load couldn't be unfolded or if it wouldn't
160 /// be hoistable.
161 MachineInstr *ExtractHoistableLoad(MachineInstr *MI);
162
Evan Cheng78e5c112009-11-07 03:52:02 +0000163 /// LookForDuplicate - Find an instruction amount PrevMIs that is a
164 /// duplicate of MI. Return this instruction if it's found.
165 const MachineInstr *LookForDuplicate(const MachineInstr *MI,
166 std::vector<const MachineInstr*> &PrevMIs);
167
Evan Cheng9fb744e2009-11-05 00:51:13 +0000168 /// EliminateCSE - Given a LICM'ed instruction, look for an instruction on
169 /// the preheader that compute the same value. If it's found, do a RAU on
170 /// with the definition of the existing instruction rather than hoisting
171 /// the instruction to the preheader.
172 bool EliminateCSE(MachineInstr *MI,
173 DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator &CI);
174
Bill Wendling0f940c92007-12-07 21:42:31 +0000175 /// Hoist - When an instruction is found to only use loop invariant operands
176 /// that is safe to hoist, this instruction is called to do the dirty work.
177 ///
Dan Gohman589f1f52009-10-28 03:21:57 +0000178 void Hoist(MachineInstr *MI);
Evan Cheng777c6b72009-11-03 21:40:02 +0000179
180 /// InitCSEMap - Initialize the CSE map with instructions that are in the
181 /// current loop preheader that may become duplicates of instructions that
182 /// are hoisted out of the loop.
183 void InitCSEMap(MachineBasicBlock *BB);
Dan Gohman853d3fb2010-06-22 17:25:57 +0000184
185 /// getCurPreheader - Get the preheader for the current loop, splitting
186 /// a critical edge if needed.
187 MachineBasicBlock *getCurPreheader();
Bill Wendling0f940c92007-12-07 21:42:31 +0000188 };
Bill Wendling0f940c92007-12-07 21:42:31 +0000189} // end anonymous namespace
190
Dan Gohman844731a2008-05-13 00:00:25 +0000191char MachineLICM::ID = 0;
Owen Andersond13db2c2010-07-21 22:09:45 +0000192INITIALIZE_PASS(MachineLICM, "machinelicm",
193 "Machine Loop Invariant Code Motion", false, false);
Dan Gohman844731a2008-05-13 00:00:25 +0000194
Evan Chengd94671a2010-04-07 00:41:17 +0000195FunctionPass *llvm::createMachineLICMPass(bool PreRegAlloc) {
196 return new MachineLICM(PreRegAlloc);
197}
Bill Wendling0f940c92007-12-07 21:42:31 +0000198
Dan Gohman853d3fb2010-06-22 17:25:57 +0000199/// LoopIsOuterMostWithPredecessor - Test if the given loop is the outer-most
200/// loop that has a unique predecessor.
201static bool LoopIsOuterMostWithPredecessor(MachineLoop *CurLoop) {
Dan Gohmanaa742602010-07-09 18:49:45 +0000202 // Check whether this loop even has a unique predecessor.
203 if (!CurLoop->getLoopPredecessor())
204 return false;
205 // Ok, now check to see if any of its outer loops do.
Dan Gohmanc475c362009-01-15 22:01:38 +0000206 for (MachineLoop *L = CurLoop->getParentLoop(); L; L = L->getParentLoop())
Dan Gohman853d3fb2010-06-22 17:25:57 +0000207 if (L->getLoopPredecessor())
Dan Gohmanc475c362009-01-15 22:01:38 +0000208 return false;
Dan Gohmanaa742602010-07-09 18:49:45 +0000209 // None of them did, so this is the outermost with a unique predecessor.
Dan Gohmanc475c362009-01-15 22:01:38 +0000210 return true;
211}
212
Bill Wendling0f940c92007-12-07 21:42:31 +0000213bool MachineLICM::runOnMachineFunction(MachineFunction &MF) {
Evan Chengd94671a2010-04-07 00:41:17 +0000214 if (PreRegAlloc)
215 DEBUG(dbgs() << "******** Pre-regalloc Machine LICM ********\n");
216 else
217 DEBUG(dbgs() << "******** Post-regalloc Machine LICM ********\n");
Bill Wendlinga17ad592007-12-11 22:22:22 +0000218
Evan Cheng82e0a1a2010-05-29 00:06:36 +0000219 Changed = FirstInLoop = false;
Bill Wendlingacb04ec2008-08-31 02:30:23 +0000220 TM = &MF.getTarget();
Bill Wendling9258cd32008-01-02 19:32:43 +0000221 TII = TM->getInstrInfo();
Dan Gohmana8fb3362009-09-25 23:58:45 +0000222 TRI = TM->getRegisterInfo();
Evan Chengd94671a2010-04-07 00:41:17 +0000223 MFI = MF.getFrameInfo();
Bill Wendlingacb04ec2008-08-31 02:30:23 +0000224 RegInfo = &MF.getRegInfo();
Dan Gohman45094e32009-09-26 02:34:00 +0000225 AllocatableSet = TRI->getAllocatableSet(MF);
Bill Wendling0f940c92007-12-07 21:42:31 +0000226
227 // Get our Loop information...
Evan Cheng4038f9c2010-04-08 01:03:47 +0000228 MLI = &getAnalysis<MachineLoopInfo>();
229 DT = &getAnalysis<MachineDominatorTree>();
230 AA = &getAnalysis<AliasAnalysis>();
Bill Wendling0f940c92007-12-07 21:42:31 +0000231
Dan Gohmanaa742602010-07-09 18:49:45 +0000232 SmallVector<MachineLoop *, 8> Worklist(MLI->begin(), MLI->end());
233 while (!Worklist.empty()) {
234 CurLoop = Worklist.pop_back_val();
Dan Gohman853d3fb2010-06-22 17:25:57 +0000235 CurPreheader = 0;
Bill Wendling0f940c92007-12-07 21:42:31 +0000236
Evan Cheng4038f9c2010-04-08 01:03:47 +0000237 // If this is done before regalloc, only visit outer-most preheader-sporting
238 // loops.
Dan Gohmanaa742602010-07-09 18:49:45 +0000239 if (PreRegAlloc && !LoopIsOuterMostWithPredecessor(CurLoop)) {
240 Worklist.append(CurLoop->begin(), CurLoop->end());
Dan Gohmanc475c362009-01-15 22:01:38 +0000241 continue;
Dan Gohmanaa742602010-07-09 18:49:45 +0000242 }
Dan Gohmanc475c362009-01-15 22:01:38 +0000243
Evan Chengd94671a2010-04-07 00:41:17 +0000244 if (!PreRegAlloc)
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000245 HoistRegionPostRA();
Evan Chengd94671a2010-04-07 00:41:17 +0000246 else {
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000247 // CSEMap is initialized for loop header when the first instruction is
248 // being hoisted.
249 MachineDomTreeNode *N = DT->getNode(CurLoop->getHeader());
Evan Cheng82e0a1a2010-05-29 00:06:36 +0000250 FirstInLoop = true;
Evan Chengd94671a2010-04-07 00:41:17 +0000251 HoistRegion(N);
252 CSEMap.clear();
253 }
Bill Wendling0f940c92007-12-07 21:42:31 +0000254 }
255
256 return Changed;
257}
258
Evan Cheng4038f9c2010-04-08 01:03:47 +0000259/// InstructionStoresToFI - Return true if instruction stores to the
260/// specified frame.
261static bool InstructionStoresToFI(const MachineInstr *MI, int FI) {
262 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
263 oe = MI->memoperands_end(); o != oe; ++o) {
264 if (!(*o)->isStore() || !(*o)->getValue())
265 continue;
266 if (const FixedStackPseudoSourceValue *Value =
267 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
268 if (Value->getFrameIndex() == FI)
269 return true;
270 }
271 }
272 return false;
273}
274
275/// ProcessMI - Examine the instruction for potentai LICM candidate. Also
276/// gather register def and frame object update information.
277void MachineLICM::ProcessMI(MachineInstr *MI,
278 unsigned *PhysRegDefs,
279 SmallSet<int, 32> &StoredFIs,
280 SmallVector<CandidateInfo, 32> &Candidates) {
281 bool RuledOut = false;
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000282 bool HasNonInvariantUse = false;
Evan Cheng4038f9c2010-04-08 01:03:47 +0000283 unsigned Def = 0;
284 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
285 const MachineOperand &MO = MI->getOperand(i);
286 if (MO.isFI()) {
287 // Remember if the instruction stores to the frame index.
288 int FI = MO.getIndex();
289 if (!StoredFIs.count(FI) &&
290 MFI->isSpillSlotObjectIndex(FI) &&
291 InstructionStoresToFI(MI, FI))
292 StoredFIs.insert(FI);
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000293 HasNonInvariantUse = true;
Evan Cheng4038f9c2010-04-08 01:03:47 +0000294 continue;
295 }
296
297 if (!MO.isReg())
298 continue;
299 unsigned Reg = MO.getReg();
300 if (!Reg)
301 continue;
302 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
303 "Not expecting virtual register!");
304
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000305 if (!MO.isDef()) {
Evan Cheng63275372010-04-13 22:13:34 +0000306 if (Reg && PhysRegDefs[Reg])
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000307 // If it's using a non-loop-invariant register, then it's obviously not
308 // safe to hoist.
309 HasNonInvariantUse = true;
Evan Cheng4038f9c2010-04-08 01:03:47 +0000310 continue;
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000311 }
Evan Cheng4038f9c2010-04-08 01:03:47 +0000312
313 if (MO.isImplicit()) {
314 ++PhysRegDefs[Reg];
315 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS)
316 ++PhysRegDefs[*AS];
317 if (!MO.isDead())
318 // Non-dead implicit def? This cannot be hoisted.
319 RuledOut = true;
320 // No need to check if a dead implicit def is also defined by
321 // another instruction.
322 continue;
323 }
324
325 // FIXME: For now, avoid instructions with multiple defs, unless
326 // it's a dead implicit def.
327 if (Def)
328 RuledOut = true;
329 else
330 Def = Reg;
331
332 // If we have already seen another instruction that defines the same
333 // register, then this is not safe.
334 if (++PhysRegDefs[Reg] > 1)
335 // MI defined register is seen defined by another instruction in
336 // the loop, it cannot be a LICM candidate.
337 RuledOut = true;
338 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS)
339 if (++PhysRegDefs[*AS] > 1)
340 RuledOut = true;
341 }
342
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000343 // Only consider reloads for now and remats which do not have register
344 // operands. FIXME: Consider unfold load folding instructions.
Evan Cheng4038f9c2010-04-08 01:03:47 +0000345 if (Def && !RuledOut) {
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000346 int FI = INT_MIN;
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000347 if ((!HasNonInvariantUse && IsLICMCandidate(*MI)) ||
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000348 (TII->isLoadFromStackSlot(MI, FI) && MFI->isSpillSlotObjectIndex(FI)))
349 Candidates.push_back(CandidateInfo(MI, Def, FI));
Evan Cheng4038f9c2010-04-08 01:03:47 +0000350 }
351}
352
353/// HoistRegionPostRA - Walk the specified region of the CFG and hoist loop
354/// invariants out to the preheader.
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000355void MachineLICM::HoistRegionPostRA() {
Evan Chengd94671a2010-04-07 00:41:17 +0000356 unsigned NumRegs = TRI->getNumRegs();
357 unsigned *PhysRegDefs = new unsigned[NumRegs];
358 std::fill(PhysRegDefs, PhysRegDefs + NumRegs, 0);
359
Evan Cheng4038f9c2010-04-08 01:03:47 +0000360 SmallVector<CandidateInfo, 32> Candidates;
Evan Chengd94671a2010-04-07 00:41:17 +0000361 SmallSet<int, 32> StoredFIs;
362
363 // Walk the entire region, count number of defs for each register, and
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000364 // collect potential LICM candidates.
365 const std::vector<MachineBasicBlock*> Blocks = CurLoop->getBlocks();
366 for (unsigned i = 0, e = Blocks.size(); i != e; ++i) {
367 MachineBasicBlock *BB = Blocks[i];
Evan Chengd94671a2010-04-07 00:41:17 +0000368 // Conservatively treat live-in's as an external def.
Evan Cheng4038f9c2010-04-08 01:03:47 +0000369 // FIXME: That means a reload that're reused in successor block(s) will not
370 // be LICM'ed.
Dan Gohman81bf03e2010-04-13 16:57:55 +0000371 for (MachineBasicBlock::livein_iterator I = BB->livein_begin(),
Evan Chengd94671a2010-04-07 00:41:17 +0000372 E = BB->livein_end(); I != E; ++I) {
373 unsigned Reg = *I;
374 ++PhysRegDefs[Reg];
Evan Cheng4038f9c2010-04-08 01:03:47 +0000375 for (const unsigned *AS = TRI->getAliasSet(Reg); *AS; ++AS)
376 ++PhysRegDefs[*AS];
Evan Chengd94671a2010-04-07 00:41:17 +0000377 }
378
379 for (MachineBasicBlock::iterator
380 MII = BB->begin(), E = BB->end(); MII != E; ++MII) {
Evan Chengd94671a2010-04-07 00:41:17 +0000381 MachineInstr *MI = &*MII;
Evan Cheng4038f9c2010-04-08 01:03:47 +0000382 ProcessMI(MI, PhysRegDefs, StoredFIs, Candidates);
Evan Chengd94671a2010-04-07 00:41:17 +0000383 }
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000384 }
Evan Chengd94671a2010-04-07 00:41:17 +0000385
386 // Now evaluate whether the potential candidates qualify.
387 // 1. Check if the candidate defined register is defined by another
388 // instruction in the loop.
389 // 2. If the candidate is a load from stack slot (always true for now),
390 // check if the slot is stored anywhere in the loop.
391 for (unsigned i = 0, e = Candidates.size(); i != e; ++i) {
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000392 if (Candidates[i].FI != INT_MIN &&
393 StoredFIs.count(Candidates[i].FI))
Evan Chengd94671a2010-04-07 00:41:17 +0000394 continue;
395
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000396 if (PhysRegDefs[Candidates[i].Def] == 1) {
397 bool Safe = true;
398 MachineInstr *MI = Candidates[i].MI;
Evan Chengc15d9132010-04-13 20:25:29 +0000399 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
400 const MachineOperand &MO = MI->getOperand(j);
Evan Cheng63275372010-04-13 22:13:34 +0000401 if (!MO.isReg() || MO.isDef() || !MO.getReg())
Evan Chengaeb2f4a2010-04-13 20:21:05 +0000402 continue;
403 if (PhysRegDefs[MO.getReg()]) {
404 // If it's using a non-loop-invariant register, then it's obviously
405 // not safe to hoist.
406 Safe = false;
407 break;
408 }
409 }
410 if (Safe)
411 HoistPostRA(MI, Candidates[i].Def);
412 }
Evan Chengd94671a2010-04-07 00:41:17 +0000413 }
Benjamin Kramer678d9b72010-04-12 11:38:35 +0000414
415 delete[] PhysRegDefs;
Evan Chengd94671a2010-04-07 00:41:17 +0000416}
417
Jakob Stoklund Olesen9196ab62010-04-20 18:45:47 +0000418/// AddToLiveIns - Add register 'Reg' to the livein sets of BBs in the current
419/// loop, and make sure it is not killed by any instructions in the loop.
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000420void MachineLICM::AddToLiveIns(unsigned Reg) {
421 const std::vector<MachineBasicBlock*> Blocks = CurLoop->getBlocks();
Jakob Stoklund Olesen9196ab62010-04-20 18:45:47 +0000422 for (unsigned i = 0, e = Blocks.size(); i != e; ++i) {
423 MachineBasicBlock *BB = Blocks[i];
424 if (!BB->isLiveIn(Reg))
425 BB->addLiveIn(Reg);
426 for (MachineBasicBlock::iterator
427 MII = BB->begin(), E = BB->end(); MII != E; ++MII) {
428 MachineInstr *MI = &*MII;
429 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
430 MachineOperand &MO = MI->getOperand(i);
431 if (!MO.isReg() || !MO.getReg() || MO.isDef()) continue;
432 if (MO.getReg() == Reg || TRI->isSuperRegister(Reg, MO.getReg()))
433 MO.setIsKill(false);
434 }
435 }
436 }
Evan Cheng4038f9c2010-04-08 01:03:47 +0000437}
438
439/// HoistPostRA - When an instruction is found to only use loop invariant
440/// operands that is safe to hoist, this instruction is called to do the
441/// dirty work.
442void MachineLICM::HoistPostRA(MachineInstr *MI, unsigned Def) {
Dan Gohman853d3fb2010-06-22 17:25:57 +0000443 MachineBasicBlock *Preheader = getCurPreheader();
444 if (!Preheader) return;
445
Evan Chengd94671a2010-04-07 00:41:17 +0000446 // Now move the instructions to the predecessor, inserting it before any
447 // terminator instructions.
448 DEBUG({
449 dbgs() << "Hoisting " << *MI;
Dan Gohman853d3fb2010-06-22 17:25:57 +0000450 if (Preheader->getBasicBlock())
Evan Chengd94671a2010-04-07 00:41:17 +0000451 dbgs() << " to MachineBasicBlock "
Dan Gohman853d3fb2010-06-22 17:25:57 +0000452 << Preheader->getName();
Evan Chengd94671a2010-04-07 00:41:17 +0000453 if (MI->getParent()->getBasicBlock())
454 dbgs() << " from MachineBasicBlock "
455 << MI->getParent()->getName();
456 dbgs() << "\n";
457 });
458
459 // Splice the instruction to the preheader.
Evan Cheng4038f9c2010-04-08 01:03:47 +0000460 MachineBasicBlock *MBB = MI->getParent();
Dan Gohman853d3fb2010-06-22 17:25:57 +0000461 Preheader->splice(Preheader->getFirstTerminator(), MBB, MI);
Evan Cheng4038f9c2010-04-08 01:03:47 +0000462
Evan Cheng94d1d9c2010-04-17 07:07:11 +0000463 // Add register to livein list to all the BBs in the current loop since a
464 // loop invariant must be kept live throughout the whole loop. This is
465 // important to ensure later passes do not scavenge the def register.
466 AddToLiveIns(Def);
Evan Chengd94671a2010-04-07 00:41:17 +0000467
468 ++NumPostRAHoisted;
469 Changed = true;
470}
471
Bill Wendling0f940c92007-12-07 21:42:31 +0000472/// HoistRegion - Walk the specified region of the CFG (defined by all blocks
473/// dominated by the specified block, and that are in the current loop) in depth
474/// first order w.r.t the DominatorTree. This allows us to visit definitions
475/// before uses, allowing us to hoist a loop body in one pass without iteration.
476///
477void MachineLICM::HoistRegion(MachineDomTreeNode *N) {
478 assert(N != 0 && "Null dominator tree node?");
479 MachineBasicBlock *BB = N->getBlock();
480
481 // If this subregion is not in the top level loop at all, exit.
482 if (!CurLoop->contains(BB)) return;
483
Dan Gohmanc475c362009-01-15 22:01:38 +0000484 for (MachineBasicBlock::iterator
Evan Chengaf6949d2009-02-05 08:45:46 +0000485 MII = BB->begin(), E = BB->end(); MII != E; ) {
486 MachineBasicBlock::iterator NextMII = MII; ++NextMII;
Evan Cheng777c6b72009-11-03 21:40:02 +0000487 Hoist(&*MII);
Evan Chengaf6949d2009-02-05 08:45:46 +0000488 MII = NextMII;
Dan Gohmanc475c362009-01-15 22:01:38 +0000489 }
Bill Wendling0f940c92007-12-07 21:42:31 +0000490
Dale Johannesenbf1ae5e2010-07-20 00:50:13 +0000491 // Don't hoist things out of a large switch statement. This often causes
492 // code to be hoisted that wasn't going to be executed, and increases
493 // register pressure in a situation where it's likely to matter.
Dale Johannesen21d35c12010-07-20 21:29:12 +0000494 if (BB->succ_size() < 25) {
495 const std::vector<MachineDomTreeNode*> &Children = N->getChildren();
Dale Johannesenbf1ae5e2010-07-20 00:50:13 +0000496 for (unsigned I = 0, E = Children.size(); I != E; ++I)
497 HoistRegion(Children[I]);
Dale Johannesen21d35c12010-07-20 21:29:12 +0000498 }
Bill Wendling0f940c92007-12-07 21:42:31 +0000499}
500
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000501/// IsLICMCandidate - Returns true if the instruction may be a suitable
502/// candidate for LICM. e.g. If the instruction is a call, then it's obviously
503/// not safe to hoist it.
504bool MachineLICM::IsLICMCandidate(MachineInstr &I) {
Chris Lattner77910802010-07-12 00:00:35 +0000505 // Check if it's safe to move the instruction.
506 bool DontMoveAcrossStore = true;
507 if (!I.isSafeToMove(TII, AA, DontMoveAcrossStore))
Chris Lattnera22edc82008-01-10 23:08:24 +0000508 return false;
Chris Lattner77910802010-07-12 00:00:35 +0000509
Evan Cheng5dc57ce2010-04-13 18:16:00 +0000510 return true;
511}
512
513/// IsLoopInvariantInst - Returns true if the instruction is loop
514/// invariant. I.e., all virtual register operands are defined outside of the
515/// loop, physical registers aren't accessed explicitly, and there are no side
516/// effects that aren't captured by the operands or other flags.
517///
518bool MachineLICM::IsLoopInvariantInst(MachineInstr &I) {
519 if (!IsLICMCandidate(I))
520 return false;
Bill Wendling074223a2008-03-10 08:13:01 +0000521
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +0000522 // The instruction is loop invariant if all of its operands are.
Bill Wendling0f940c92007-12-07 21:42:31 +0000523 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
524 const MachineOperand &MO = I.getOperand(i);
525
Dan Gohmand735b802008-10-03 15:45:36 +0000526 if (!MO.isReg())
Bill Wendlingfb018d02008-08-20 20:32:05 +0000527 continue;
528
Dan Gohmanc475c362009-01-15 22:01:38 +0000529 unsigned Reg = MO.getReg();
530 if (Reg == 0) continue;
531
532 // Don't hoist an instruction that uses or defines a physical register.
Dan Gohmana8fb3362009-09-25 23:58:45 +0000533 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohmana8fb3362009-09-25 23:58:45 +0000534 if (MO.isUse()) {
535 // If the physreg has no defs anywhere, it's just an ambient register
Dan Gohman45094e32009-09-26 02:34:00 +0000536 // and we can freely move its uses. Alternatively, if it's allocatable,
537 // it could get allocated to something with a def during allocation.
Dan Gohmana8fb3362009-09-25 23:58:45 +0000538 if (!RegInfo->def_empty(Reg))
539 return false;
Dan Gohman45094e32009-09-26 02:34:00 +0000540 if (AllocatableSet.test(Reg))
541 return false;
Dan Gohmana8fb3362009-09-25 23:58:45 +0000542 // Check for a def among the register's aliases too.
Dan Gohman45094e32009-09-26 02:34:00 +0000543 for (const unsigned *Alias = TRI->getAliasSet(Reg); *Alias; ++Alias) {
544 unsigned AliasReg = *Alias;
545 if (!RegInfo->def_empty(AliasReg))
Dan Gohmana8fb3362009-09-25 23:58:45 +0000546 return false;
Dan Gohman45094e32009-09-26 02:34:00 +0000547 if (AllocatableSet.test(AliasReg))
548 return false;
549 }
Dan Gohmana8fb3362009-09-25 23:58:45 +0000550 // Otherwise it's safe to move.
551 continue;
552 } else if (!MO.isDead()) {
553 // A def that isn't dead. We can't move it.
554 return false;
Dan Gohmana363a9b2010-02-28 00:08:44 +0000555 } else if (CurLoop->getHeader()->isLiveIn(Reg)) {
556 // If the reg is live into the loop, we can't hoist an instruction
557 // which would clobber it.
558 return false;
Dan Gohmana8fb3362009-09-25 23:58:45 +0000559 }
560 }
Bill Wendlingfb018d02008-08-20 20:32:05 +0000561
562 if (!MO.isUse())
Bill Wendling0f940c92007-12-07 21:42:31 +0000563 continue;
564
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +0000565 assert(RegInfo->getVRegDef(Reg) &&
566 "Machine instr not mapped for this vreg?!");
Bill Wendling0f940c92007-12-07 21:42:31 +0000567
568 // If the loop contains the definition of an operand, then the instruction
569 // isn't loop invariant.
Dan Gohman92329c72009-12-18 01:24:09 +0000570 if (CurLoop->contains(RegInfo->getVRegDef(Reg)))
Bill Wendling0f940c92007-12-07 21:42:31 +0000571 return false;
572 }
573
574 // If we got this far, the instruction is loop invariant!
575 return true;
576}
577
Evan Chengaf6949d2009-02-05 08:45:46 +0000578
579/// HasPHIUses - Return true if the specified register has any PHI use.
580static bool HasPHIUses(unsigned Reg, MachineRegisterInfo *RegInfo) {
Evan Cheng45e94d62009-02-04 09:19:56 +0000581 for (MachineRegisterInfo::use_iterator UI = RegInfo->use_begin(Reg),
582 UE = RegInfo->use_end(); UI != UE; ++UI) {
583 MachineInstr *UseMI = &*UI;
Chris Lattner518bb532010-02-09 19:54:29 +0000584 if (UseMI->isPHI())
Evan Chengaf6949d2009-02-05 08:45:46 +0000585 return true;
Evan Cheng45e94d62009-02-04 09:19:56 +0000586 }
Evan Chengaf6949d2009-02-05 08:45:46 +0000587 return false;
Evan Cheng45e94d62009-02-04 09:19:56 +0000588}
589
Evan Cheng87b75ba2009-11-20 19:55:37 +0000590/// isLoadFromConstantMemory - Return true if the given instruction is a
591/// load from constant memory. Machine LICM will hoist these even if they are
592/// not re-materializable.
593bool MachineLICM::isLoadFromConstantMemory(MachineInstr *MI) {
594 if (!MI->getDesc().mayLoad()) return false;
595 if (!MI->hasOneMemOperand()) return false;
596 MachineMemOperand *MMO = *MI->memoperands_begin();
597 if (MMO->isVolatile()) return false;
598 if (!MMO->getValue()) return false;
599 const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(MMO->getValue());
600 if (PSV) {
601 MachineFunction &MF = *MI->getParent()->getParent();
602 return PSV->isConstant(MF.getFrameInfo());
603 } else {
604 return AA->pointsToConstantMemory(MMO->getValue());
605 }
606}
607
Evan Cheng45e94d62009-02-04 09:19:56 +0000608/// IsProfitableToHoist - Return true if it is potentially profitable to hoist
609/// the given loop invariant.
Evan Chengc26abd92009-11-20 23:31:34 +0000610bool MachineLICM::IsProfitableToHoist(MachineInstr &MI) {
Evan Cheng45e94d62009-02-04 09:19:56 +0000611 // FIXME: For now, only hoist re-materilizable instructions. LICM will
612 // increase register pressure. We want to make sure it doesn't increase
613 // spilling.
Evan Cheng87b75ba2009-11-20 19:55:37 +0000614 // Also hoist loads from constant memory, e.g. load from stubs, GOT. Hoisting
615 // these tend to help performance in low register pressure situation. The
616 // trade off is it may cause spill in high pressure situation. It will end up
617 // adding a store in the loop preheader. But the reload is no more expensive.
618 // The side benefit is these loads are frequently CSE'ed.
619 if (!TII->isTriviallyReMaterializable(&MI, AA)) {
Evan Chengc26abd92009-11-20 23:31:34 +0000620 if (!isLoadFromConstantMemory(&MI))
Evan Cheng87b75ba2009-11-20 19:55:37 +0000621 return false;
Evan Cheng87b75ba2009-11-20 19:55:37 +0000622 }
Evan Cheng45e94d62009-02-04 09:19:56 +0000623
Evan Chengaf6949d2009-02-05 08:45:46 +0000624 // If result(s) of this instruction is used by PHIs, then don't hoist it.
625 // The presence of joins makes it difficult for current register allocator
626 // implementation to perform remat.
Evan Cheng45e94d62009-02-04 09:19:56 +0000627 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
628 const MachineOperand &MO = MI.getOperand(i);
629 if (!MO.isReg() || !MO.isDef())
630 continue;
Evan Chengaf6949d2009-02-05 08:45:46 +0000631 if (HasPHIUses(MO.getReg(), RegInfo))
632 return false;
Evan Cheng45e94d62009-02-04 09:19:56 +0000633 }
Evan Chengaf6949d2009-02-05 08:45:46 +0000634
635 return true;
636}
637
Dan Gohman5c952302009-10-29 17:47:20 +0000638MachineInstr *MachineLICM::ExtractHoistableLoad(MachineInstr *MI) {
639 // If not, we may be able to unfold a load and hoist that.
640 // First test whether the instruction is loading from an amenable
641 // memory location.
Evan Cheng87b75ba2009-11-20 19:55:37 +0000642 if (!isLoadFromConstantMemory(MI))
643 return 0;
644
Dan Gohman5c952302009-10-29 17:47:20 +0000645 // Next determine the register class for a temporary register.
Dan Gohman0115e162009-10-30 22:18:41 +0000646 unsigned LoadRegIndex;
Dan Gohman5c952302009-10-29 17:47:20 +0000647 unsigned NewOpc =
648 TII->getOpcodeAfterMemoryUnfold(MI->getOpcode(),
649 /*UnfoldLoad=*/true,
Dan Gohman0115e162009-10-30 22:18:41 +0000650 /*UnfoldStore=*/false,
651 &LoadRegIndex);
Dan Gohman5c952302009-10-29 17:47:20 +0000652 if (NewOpc == 0) return 0;
653 const TargetInstrDesc &TID = TII->get(NewOpc);
654 if (TID.getNumDefs() != 1) return 0;
Dan Gohman0115e162009-10-30 22:18:41 +0000655 const TargetRegisterClass *RC = TID.OpInfo[LoadRegIndex].getRegClass(TRI);
Dan Gohman5c952302009-10-29 17:47:20 +0000656 // Ok, we're unfolding. Create a temporary register and do the unfold.
657 unsigned Reg = RegInfo->createVirtualRegister(RC);
Evan Cheng87b75ba2009-11-20 19:55:37 +0000658
659 MachineFunction &MF = *MI->getParent()->getParent();
Dan Gohman5c952302009-10-29 17:47:20 +0000660 SmallVector<MachineInstr *, 2> NewMIs;
661 bool Success =
662 TII->unfoldMemoryOperand(MF, MI, Reg,
663 /*UnfoldLoad=*/true, /*UnfoldStore=*/false,
664 NewMIs);
665 (void)Success;
666 assert(Success &&
667 "unfoldMemoryOperand failed when getOpcodeAfterMemoryUnfold "
668 "succeeded!");
669 assert(NewMIs.size() == 2 &&
670 "Unfolded a load into multiple instructions!");
671 MachineBasicBlock *MBB = MI->getParent();
672 MBB->insert(MI, NewMIs[0]);
673 MBB->insert(MI, NewMIs[1]);
674 // If unfolding produced a load that wasn't loop-invariant or profitable to
675 // hoist, discard the new instructions and bail.
Evan Chengc26abd92009-11-20 23:31:34 +0000676 if (!IsLoopInvariantInst(*NewMIs[0]) || !IsProfitableToHoist(*NewMIs[0])) {
Dan Gohman5c952302009-10-29 17:47:20 +0000677 NewMIs[0]->eraseFromParent();
678 NewMIs[1]->eraseFromParent();
679 return 0;
680 }
681 // Otherwise we successfully unfolded a load that we can hoist.
682 MI->eraseFromParent();
683 return NewMIs[0];
684}
685
Evan Cheng777c6b72009-11-03 21:40:02 +0000686void MachineLICM::InitCSEMap(MachineBasicBlock *BB) {
687 for (MachineBasicBlock::iterator I = BB->begin(),E = BB->end(); I != E; ++I) {
688 const MachineInstr *MI = &*I;
689 // FIXME: For now, only hoist re-materilizable instructions. LICM will
690 // increase register pressure. We want to make sure it doesn't increase
691 // spilling.
692 if (TII->isTriviallyReMaterializable(MI, AA)) {
693 unsigned Opcode = MI->getOpcode();
694 DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator
695 CI = CSEMap.find(Opcode);
696 if (CI != CSEMap.end())
697 CI->second.push_back(MI);
698 else {
699 std::vector<const MachineInstr*> CSEMIs;
700 CSEMIs.push_back(MI);
701 CSEMap.insert(std::make_pair(Opcode, CSEMIs));
702 }
703 }
704 }
705}
706
Evan Cheng78e5c112009-11-07 03:52:02 +0000707const MachineInstr*
708MachineLICM::LookForDuplicate(const MachineInstr *MI,
709 std::vector<const MachineInstr*> &PrevMIs) {
Evan Cheng9fb744e2009-11-05 00:51:13 +0000710 for (unsigned i = 0, e = PrevMIs.size(); i != e; ++i) {
711 const MachineInstr *PrevMI = PrevMIs[i];
Evan Cheng506049f2010-03-03 01:44:33 +0000712 if (TII->produceSameValue(MI, PrevMI))
Evan Cheng9fb744e2009-11-05 00:51:13 +0000713 return PrevMI;
714 }
715 return 0;
716}
717
718bool MachineLICM::EliminateCSE(MachineInstr *MI,
719 DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator &CI) {
Evan Chengdb898092010-07-14 01:22:19 +0000720 // Do not CSE implicit_def so ProcessImplicitDefs can properly propagate
721 // the undef property onto uses.
722 if (CI == CSEMap.end() || MI->isImplicitDef())
Evan Cheng78e5c112009-11-07 03:52:02 +0000723 return false;
724
725 if (const MachineInstr *Dup = LookForDuplicate(MI, CI->second)) {
David Greene65a41eb2010-01-05 00:03:48 +0000726 DEBUG(dbgs() << "CSEing " << *MI << " with " << *Dup);
Dan Gohman6ac33b42010-02-28 01:33:43 +0000727
728 // Replace virtual registers defined by MI by their counterparts defined
729 // by Dup.
Evan Cheng78e5c112009-11-07 03:52:02 +0000730 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
731 const MachineOperand &MO = MI->getOperand(i);
Dan Gohman6ac33b42010-02-28 01:33:43 +0000732
733 // Physical registers may not differ here.
734 assert((!MO.isReg() || MO.getReg() == 0 ||
735 !TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
736 MO.getReg() == Dup->getOperand(i).getReg()) &&
737 "Instructions with different phys regs are not identical!");
738
739 if (MO.isReg() && MO.isDef() &&
Dan Gohmane6cd7572010-05-13 20:34:42 +0000740 !TargetRegisterInfo::isPhysicalRegister(MO.getReg())) {
Evan Cheng78e5c112009-11-07 03:52:02 +0000741 RegInfo->replaceRegWith(MO.getReg(), Dup->getOperand(i).getReg());
Dan Gohmane6cd7572010-05-13 20:34:42 +0000742 RegInfo->clearKillFlags(Dup->getOperand(i).getReg());
743 }
Evan Cheng9fb744e2009-11-05 00:51:13 +0000744 }
Evan Cheng78e5c112009-11-07 03:52:02 +0000745 MI->eraseFromParent();
746 ++NumCSEed;
747 return true;
Evan Cheng9fb744e2009-11-05 00:51:13 +0000748 }
749 return false;
750}
751
Bill Wendlinge4fc1cc2008-05-12 19:38:32 +0000752/// Hoist - When an instruction is found to use only loop invariant operands
753/// that are safe to hoist, this instruction is called to do the dirty work.
Bill Wendling0f940c92007-12-07 21:42:31 +0000754///
Dan Gohman589f1f52009-10-28 03:21:57 +0000755void MachineLICM::Hoist(MachineInstr *MI) {
Dan Gohman853d3fb2010-06-22 17:25:57 +0000756 MachineBasicBlock *Preheader = getCurPreheader();
757 if (!Preheader) return;
758
Dan Gohman589f1f52009-10-28 03:21:57 +0000759 // First check whether we should hoist this instruction.
Evan Chengc26abd92009-11-20 23:31:34 +0000760 if (!IsLoopInvariantInst(*MI) || !IsProfitableToHoist(*MI)) {
Dan Gohman5c952302009-10-29 17:47:20 +0000761 // If not, try unfolding a hoistable load.
762 MI = ExtractHoistableLoad(MI);
763 if (!MI) return;
Dan Gohman589f1f52009-10-28 03:21:57 +0000764 }
Bill Wendling0f940c92007-12-07 21:42:31 +0000765
Dan Gohmanc475c362009-01-15 22:01:38 +0000766 // Now move the instructions to the predecessor, inserting it before any
767 // terminator instructions.
768 DEBUG({
David Greene65a41eb2010-01-05 00:03:48 +0000769 dbgs() << "Hoisting " << *MI;
Dan Gohman853d3fb2010-06-22 17:25:57 +0000770 if (Preheader->getBasicBlock())
David Greene65a41eb2010-01-05 00:03:48 +0000771 dbgs() << " to MachineBasicBlock "
Dan Gohman853d3fb2010-06-22 17:25:57 +0000772 << Preheader->getName();
Dan Gohman589f1f52009-10-28 03:21:57 +0000773 if (MI->getParent()->getBasicBlock())
David Greene65a41eb2010-01-05 00:03:48 +0000774 dbgs() << " from MachineBasicBlock "
Jakob Stoklund Olesen324da762009-11-20 01:17:03 +0000775 << MI->getParent()->getName();
David Greene65a41eb2010-01-05 00:03:48 +0000776 dbgs() << "\n";
Dan Gohmanc475c362009-01-15 22:01:38 +0000777 });
Bill Wendling0f940c92007-12-07 21:42:31 +0000778
Evan Cheng777c6b72009-11-03 21:40:02 +0000779 // If this is the first instruction being hoisted to the preheader,
780 // initialize the CSE map with potential common expressions.
Evan Cheng82e0a1a2010-05-29 00:06:36 +0000781 if (FirstInLoop) {
Dan Gohman853d3fb2010-06-22 17:25:57 +0000782 InitCSEMap(Preheader);
Evan Cheng82e0a1a2010-05-29 00:06:36 +0000783 FirstInLoop = false;
784 }
Evan Cheng777c6b72009-11-03 21:40:02 +0000785
Evan Chengaf6949d2009-02-05 08:45:46 +0000786 // Look for opportunity to CSE the hoisted instruction.
Evan Cheng777c6b72009-11-03 21:40:02 +0000787 unsigned Opcode = MI->getOpcode();
788 DenseMap<unsigned, std::vector<const MachineInstr*> >::iterator
789 CI = CSEMap.find(Opcode);
Evan Cheng9fb744e2009-11-05 00:51:13 +0000790 if (!EliminateCSE(MI, CI)) {
791 // Otherwise, splice the instruction to the preheader.
Dan Gohman853d3fb2010-06-22 17:25:57 +0000792 Preheader->splice(Preheader->getFirstTerminator(),MI->getParent(),MI);
Evan Cheng777c6b72009-11-03 21:40:02 +0000793
Dan Gohmane6cd7572010-05-13 20:34:42 +0000794 // Clear the kill flags of any register this instruction defines,
795 // since they may need to be live throughout the entire loop
796 // rather than just live for part of it.
797 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
798 MachineOperand &MO = MI->getOperand(i);
799 if (MO.isReg() && MO.isDef() && !MO.isDead())
800 RegInfo->clearKillFlags(MO.getReg());
801 }
802
Evan Chengaf6949d2009-02-05 08:45:46 +0000803 // Add to the CSE map.
804 if (CI != CSEMap.end())
Dan Gohman589f1f52009-10-28 03:21:57 +0000805 CI->second.push_back(MI);
Evan Chengaf6949d2009-02-05 08:45:46 +0000806 else {
807 std::vector<const MachineInstr*> CSEMIs;
Dan Gohman589f1f52009-10-28 03:21:57 +0000808 CSEMIs.push_back(MI);
Evan Cheng777c6b72009-11-03 21:40:02 +0000809 CSEMap.insert(std::make_pair(Opcode, CSEMIs));
Evan Chengaf6949d2009-02-05 08:45:46 +0000810 }
811 }
Bill Wendling0f940c92007-12-07 21:42:31 +0000812
Dan Gohmanc475c362009-01-15 22:01:38 +0000813 ++NumHoisted;
Bill Wendling0f940c92007-12-07 21:42:31 +0000814 Changed = true;
Bill Wendling0f940c92007-12-07 21:42:31 +0000815}
Dan Gohman853d3fb2010-06-22 17:25:57 +0000816
817MachineBasicBlock *MachineLICM::getCurPreheader() {
818 // Determine the block to which to hoist instructions. If we can't find a
819 // suitable loop predecessor, we can't do any hoisting.
820
821 // If we've tried to get a preheader and failed, don't try again.
822 if (CurPreheader == reinterpret_cast<MachineBasicBlock *>(-1))
823 return 0;
824
825 if (!CurPreheader) {
826 CurPreheader = CurLoop->getLoopPreheader();
827 if (!CurPreheader) {
828 MachineBasicBlock *Pred = CurLoop->getLoopPredecessor();
829 if (!Pred) {
830 CurPreheader = reinterpret_cast<MachineBasicBlock *>(-1);
831 return 0;
832 }
833
834 CurPreheader = Pred->SplitCriticalEdge(CurLoop->getHeader(), this);
835 if (!CurPreheader) {
836 CurPreheader = reinterpret_cast<MachineBasicBlock *>(-1);
837 return 0;
838 }
839 }
840 }
841 return CurPreheader;
842}